/llvm-project/llvm/lib/Target/AArch64/GISel/ |
H A D | AArch64GlobalISelUtils.cpp | 129 changeFCMPPredToAArch64CC(const CmpInst::Predicate P,AArch64CC::CondCode & CondCode,AArch64CC::CondCode & CondCode2) changeFCMPPredToAArch64CC() argument 189 changeVectorFCMPPredToAArch64CC(const CmpInst::Predicate P,AArch64CC::CondCode & CondCode,AArch64CC::CondCode & CondCode2,bool & Invert) changeVectorFCMPPredToAArch64CC() argument [all...] |
H A D | AArch64InstructionSelector.cpp | 1368 changeFPCCToORAArch64CC(CmpInst::Predicate CC,AArch64CC::CondCode & CondCode,AArch64CC::CondCode & CondCode2) changeFPCCToORAArch64CC() argument 1425 changeFPCCToANDAArch64CC(CmpInst::Predicate CC,AArch64CC::CondCode & CondCode,AArch64CC::CondCode & CondCode2) changeFPCCToANDAArch64CC() argument 4899 AArch64CC::CondCode CondCode; tryOptSelect() local [all...] |
/llvm-project/llvm/lib/Target/Lanai/ |
H A D | LanaiCondCode.h | 10 enum CondCode { enum
|
H A D | LanaiInstrInfo.cpp | 521 unsigned CondCode = MI.getOperand(3).getImm(); in optimizeSelect() local [all...] |
/llvm-project/llvm/lib/Target/ARC/MCTargetDesc/ |
H A D | ARCInfo.h | 24 enum CondCode { enum
|
/llvm-project/llvm/lib/Target/M68k/ |
H A D | M68kInstrInfo.h | 34 enum CondCode { enum
|
H A D | M68kISelLowering.cpp | 2282 unsigned CondCode = Cond.getConstantOperandVal(0); LowerSELECT() local 2379 unsigned CondCode = CC->getAsZExtVal(); LowerSELECT() local [all...] |
/llvm-project/llvm/lib/Target/Mips/MCTargetDesc/ |
H A D | MipsInstPrinter.h | 32 enum CondCode { enum
|
/llvm-project/llvm/lib/Target/AArch64/ |
H A D | AArch64SpeculationHardening.cpp | 226 insertTrackingCode(MachineBasicBlock & SplitEdgeBB,AArch64CC::CondCode & CondCode,DebugLoc DL) const insertTrackingCode() argument 247 AArch64CC::CondCode CondCode; instrumentControlFlow() local [all...] |
/llvm-project/llvm/lib/Target/RISCV/ |
H A D | RISCVInstrInfo.h | 37 enum CondCode { enum
|
/llvm-project/llvm/lib/Target/VE/ |
H A D | VE.h | 42 enum CondCode { enum
|
/llvm-project/llvm/lib/Target/XCore/ |
H A D | XCoreInstrInfo.cpp | 37 enum CondCode { global() enum [all...] |
/llvm-project/llvm/lib/Target/Lanai/AsmParser/ |
H A D | LanaiAsmParser.cpp | 1058 if (CondCode != LPCC::UNKNOWN) { in splitMnemonic() local 1078 LPCC::CondCode CondCode = LPCC::suffixToLanaiCondCode(Mnemonic); splitMnemonic() local
|
/llvm-project/llvm/lib/Target/MSP430/AsmParser/ |
H A D | MSP430AsmParser.cpp | 334 unsigned CondCode; parseJccInstruction() local [all...] |
/llvm-project/llvm/lib/Target/AArch64/Utils/ |
H A D | AArch64BaseInfo.h | 255 enum CondCode { // Meaning (integer) Meaning (floating-point) global() enum
|
/llvm-project/llvm/tools/llvm-exegesis/lib/X86/ |
H A D | Target.cpp | 1318 for (int CondCode : CondCodes) generateInstructionVariants() local
|
/llvm-project/llvm/lib/Target/X86/MCTargetDesc/ |
H A D | X86BaseInfo.h | 77 enum CondCode { enum
|
/llvm-project/llvm/lib/Target/VE/AsmParser/ |
H A D | VEAsmParser.cpp | 859 VECC::CondCode CondCode = parseCC() local
|
/llvm-project/llvm/include/llvm/CodeGen/ |
H A D | ISDOpcodes.h | 1554 enum CondCode { global() enum [all...] |
H A D | TargetLowering.h | 5585 isXAndYEqZeroPreferableToXAndYEqY(ISD::CondCode,EVT) isXAndYEqZeroPreferableToXAndYEqY() argument [all...] |
/llvm-project/llvm/lib/Target/NVPTX/ |
H A D | NVPTXISelDAGToDAG.cpp | 574 getPTXCmpMode(const CondCodeSDNode & CondCode,bool FTZ) getPTXCmpMode() argument
|
/llvm-project/llvm/lib/Target/ARM/ |
H A D | ARMISelLowering.cpp | 2071 FPCCToARMCC(ISD::CondCode CC,ARMCC::CondCodes & CondCode,ARMCC::CondCodes & CondCode2) FPCCToARMCC() argument 4868 ARMCC::CondCodes CondCode = IntCCToARMCC(CC); getARMCmp() local 5217 checkVSELConstraints(ISD::CondCode CC,ARMCC::CondCodes & CondCode,bool & swpCmpOps,bool & swpVselOps) checkVSELConstraints() argument 5554 ARMCC::CondCodes CondCode = IntCCToARMCC(CC); LowerSELECT_CC() local 5571 ARMCC::CondCodes CondCode, CondCode2; LowerSELECT_CC() local 5716 ARMCC::CondCodes CondCode = IntCCToARMCC(CC); OptimizeVFPBrcond() local 5750 ARMCC::CondCodes CondCode = LowerBRCOND() local 5803 ARMCC::CondCodes CondCode = LowerBR_CC() local 5829 ARMCC::CondCodes CondCode, CondCode2; LowerBR_CC() local 10551 ARMCC::CondCodes CondCode, CondCode2; LowerFSETCC() local [all...] |
H A D | ARMBaseInstrInfo.cpp | 2376 unsigned CondCode = MI.getOperand(3).getImm(); optimizeSelect() local
|
/llvm-project/llvm/lib/Target/X86/ |
H A D | X86FastISel.cpp | 2871 unsigned BaseOpc, CondCode; fastLowerIntrinsicCall() local [all...] |
/llvm-project/llvm/lib/Target/PowerPC/ |
H A D | PPCISelDAGToDAG.cpp | 6064 SDValue CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC, dl); Select() local [all...] |