/freebsd-src/sys/netinet/ |
H A D | in_kdtrace.h | 58 SDT_PROVIDER_DECLARE(mib); 60 SDT_PROBE_DECLARE(mib, ip, count, ips_total); 61 SDT_PROBE_DECLARE(mib, ip, count, ips_badsum); 62 SDT_PROBE_DECLARE(mib, ip, count, ips_tooshort); 63 SDT_PROBE_DECLARE(mib, ip, count, ips_toosmall); 64 SDT_PROBE_DECLARE(mib, ip, count, ips_badhlen); 65 SDT_PROBE_DECLARE(mib, ip, count, ips_badlen); 66 SDT_PROBE_DECLARE(mib, ip, count, ips_fragments); 67 SDT_PROBE_DECLARE(mib, ip, count, ips_fragdropped); 68 SDT_PROBE_DECLARE(mib, i [all...] |
/freebsd-src/contrib/llvm-project/llvm/lib/Target/ARM/ |
H A D | MVETailPredUtils.h | 108 MachineInstrBuilder MIB = variable 110 MIB.add(MI->getOperand(1)); 111 MIB.addImm(0); 112 MIB.addImm(ARMCC::AL); 113 MIB.addReg(ARM::NoRegister); 115 MachineInstrBuilder MIB = variable 117 MIB.add(MI->getOperand(0)); 118 MIB.add(MI->getOperand(1)); 119 MIB.addImm(0); 120 MIB.addImm(ARMCC::AL); [all …]
|
H A D | ARMInstructionSelector.cpp | 47 bool selectCmp(CmpConstants Helper, MachineInstrBuilder &MIB, 60 bool selectGlobal(MachineInstrBuilder &MIB, MachineRegisterInfo &MRI) const; 61 bool selectSelect(MachineInstrBuilder &MIB, MachineRegisterInfo &MRI) const; 62 bool selectShift(unsigned ShiftOpc, MachineInstrBuilder &MIB) const; 145 void renderInvertedImm(MachineInstrBuilder &MIB, const MachineInstr &MI, 233 static bool selectMergeValues(MachineInstrBuilder &MIB, in selectMergeValues() 242 Register VReg0 = MIB.getReg(0); in selectMergeValues() 247 Register VReg1 = MIB.getReg(1); in selectMergeValues() 252 Register VReg2 = MIB.getReg(2); in selectMergeValues() 258 MIB in selectMergeValues() 231 selectMergeValues(MachineInstrBuilder & MIB,const ARMBaseInstrInfo & TII,MachineRegisterInfo & MRI,const TargetRegisterInfo & TRI,const RegisterBankInfo & RBI) selectMergeValues() argument 262 selectUnmergeValues(MachineInstrBuilder & MIB,const ARMBaseInstrInfo & TII,MachineRegisterInfo & MRI,const TargetRegisterInfo & TRI,const RegisterBankInfo & RBI) selectUnmergeValues() argument 527 selectCmp(CmpConstants Helper,MachineInstrBuilder & MIB,MachineRegisterInfo & MRI) const selectCmp() argument 609 selectGlobal(MachineInstrBuilder & MIB,MachineRegisterInfo & MRI) const selectGlobal() argument 653 __anon0997d8aa0302(MachineInstrBuilder &MIB) selectGlobal() argument 767 selectSelect(MachineInstrBuilder & MIB,MachineRegisterInfo & MRI) const selectSelect() argument 858 MachineInstrBuilder MIB{MF, I}; select() local [all...] |
/freebsd-src/tests/sys/kern/ |
H A D | sysctl_kern_proc.c | 33 int mib[4], pid_max; in sysctl_kern_proc_all() local 40 mib[0] = CTL_KERN; in sysctl_kern_proc_all() 41 mib[1] = KERN_PROC; in sysctl_kern_proc_all() 42 mib[2] = cmd; in sysctl_kern_proc_all() 44 mib[3] = i; in sysctl_kern_proc_all() 46 if (sysctl(mib, 4, NULL, &sz, NULL, 0) == 0) { in sysctl_kern_proc_all() 49 (void)sysctl(mib, 4, buf, &sz, NULL, 0); in sysctl_kern_proc_all() 54 mib[3] = -1; in sysctl_kern_proc_all() 55 ATF_REQUIRE_ERRNO(ESRCH, sysctl(mib, 4, NULL, &sz, NULL, 0) != 0); in sysctl_kern_proc_all() 66 int cmd, mib[4]; in ATF_TC_BODY() local [all …]
|
/freebsd-src/contrib/llvm-project/llvm/lib/Target/M68k/ |
H A D | M68kExpandPseudo.cpp | 75 MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI); in INITIALIZE_PASS() local 84 return TII->ExpandMOVI(MIB, MVT::i8); in INITIALIZE_PASS() 86 return TII->ExpandMOVI(MIB, MVT::i16); in INITIALIZE_PASS() 88 return TII->ExpandMOVI(MIB, MVT::i32); in INITIALIZE_PASS() 91 return TII->ExpandMOVX_RR(MIB, MVT::i16, MVT::i8); in INITIALIZE_PASS() 93 return TII->ExpandMOVX_RR(MIB, MVT::i32, MVT::i8); in INITIALIZE_PASS() 95 return TII->ExpandMOVX_RR(MIB, MVT::i32, MVT::i16); in INITIALIZE_PASS() 98 return TII->ExpandMOVSZX_RR(MIB, true, MVT::i16, MVT::i8); in INITIALIZE_PASS() 100 return TII->ExpandMOVSZX_RR(MIB, true, MVT::i32, MVT::i8); in INITIALIZE_PASS() 102 return TII->ExpandMOVSZX_RR(MIB, tru in INITIALIZE_PASS() 241 MachineInstrBuilder MIB = INITIALIZE_PASS() local [all...] |
H A D | M68kInstrInfo.cpp | 351 bool M68kInstrInfo::ExpandMOVI(MachineInstrBuilder &MIB, MVT MVTSize) const { in ExpandMOVX_RR() 352 Register Reg = MIB->getOperand(0).getReg(); in ExpandMOVX_RR() 353 int64_t Imm = MIB->getOperand(1).getImm(); in ExpandMOVX_RR() 363 LLVM_DEBUG(dbgs() << "Expand " << *MIB.getInstr() << " to "); in ExpandMOVX_RR() 373 MIB->setDesc(get(M68k::MOVQ)); in ExpandMOVX_RR() 374 MIB->getOperand(0).setReg(SReg); in ExpandMOVX_RR() 377 MIB->setDesc(get(MVTSize == MVT::i16 ? M68k::MOV16ri : M68k::MOV32ri)); in ExpandMOVX_RR() 383 bool M68kInstrInfo::ExpandMOVX_RR(MachineInstrBuilder &MIB, MVT MVTDst, in ExpandMOVX_RR() 386 Register Dst = MIB->getOperand(0).getReg(); 387 Register Src = MIB 349 ExpandMOVX_RR(MachineInstrBuilder & MIB,MVT MVTDst,MVT MVTSrc) const ExpandMOVX_RR() argument 388 ExpandMOVSZX_RR(MachineInstrBuilder & MIB,bool IsSigned,MVT MVTDst,MVT MVTSrc) const ExpandMOVSZX_RR() argument 438 ExpandMOVSZX_RM(MachineInstrBuilder & MIB,bool IsSigned,const MCInstrDesc & Desc,MVT MVTDst,MVT MVTSrc) const ExpandMOVSZX_RM() argument 475 ExpandPUSH_POP(MachineInstrBuilder & MIB,const MCInstrDesc & Desc,bool IsPush) const ExpandPUSH_POP() argument 491 ExpandCCR(MachineInstrBuilder & MIB,bool IsToCCR) const ExpandCCR() argument 508 ExpandMOVEM(MachineInstrBuilder & MIB,const MCInstrDesc & Desc,bool IsRM) const ExpandMOVEM() argument 562 Expand2AddrUndef(MachineInstrBuilder & MIB,const MCInstrDesc & Desc) Expand2AddrUndef() argument 578 MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI); expandPostRAPseudo() local 655 MachineInstrBuilder MIB(*MBB.getParent(), MI); copyPhysReg() local [all...] |
/freebsd-src/contrib/llvm-project/llvm/lib/Target/RISCV/GISel/ |
H A D | RISCVInstructionSelector.cpp | 61 void preISelLower(MachineInstr &MI, MachineIRBuilder &MIB, 64 bool replacePtrWithInt(MachineOperand &Op, MachineIRBuilder &MIB, 69 bool selectImplicitDef(MachineInstr &MI, MachineIRBuilder &MIB, 71 bool materializeImm(Register Reg, int64_t Imm, MachineIRBuilder &MIB) const; 72 bool selectAddr(MachineInstr &MI, MachineIRBuilder &MIB, 75 bool selectSExtInreg(MachineInstr &MI, MachineIRBuilder &MIB) const; 76 bool selectSelect(MachineInstr &MI, MachineIRBuilder &MIB, 78 bool selectFPCompare(MachineInstr &MI, MachineIRBuilder &MIB, 81 MachineIRBuilder &MIB) const; 82 bool selectMergeValues(MachineInstr &MI, MachineIRBuilder &MIB, 501 MachineIRBuilder MIB(MI); select() local 712 selectMergeValues(MachineInstr & MI,MachineIRBuilder & MIB,MachineRegisterInfo & MRI) const selectMergeValues() argument 728 selectUnmergeValues(MachineInstr & MI,MachineIRBuilder & MIB,MachineRegisterInfo & MRI) const selectUnmergeValues() argument 744 replacePtrWithInt(MachineOperand & Op,MachineIRBuilder & MIB,MachineRegisterInfo & MRI) replacePtrWithInt() argument 757 preISelLower(MachineInstr & MI,MachineIRBuilder & MIB,MachineRegisterInfo & MRI) preISelLower() argument 779 renderNegImm(MachineInstrBuilder & MIB,const MachineInstr & MI,int OpIdx) const renderNegImm() argument 788 renderImmSubFromXLen(MachineInstrBuilder & MIB,const MachineInstr & MI,int OpIdx) const renderImmSubFromXLen() argument 797 renderImmSubFrom32(MachineInstrBuilder & MIB,const MachineInstr & MI,int OpIdx) const renderImmSubFrom32() argument 806 renderImmPlus1(MachineInstrBuilder & MIB,const MachineInstr & MI,int OpIdx) const renderImmPlus1() argument 815 renderImm(MachineInstrBuilder & MIB,const MachineInstr & MI,int OpIdx) const renderImm() argument 824 renderTrailingZeros(MachineInstrBuilder & MIB,const MachineInstr & MI,int OpIdx) const renderTrailingZeros() argument 887 selectImplicitDef(MachineInstr & MI,MachineIRBuilder & MIB,MachineRegisterInfo & MRI) const selectImplicitDef() argument 956 selectAddr(MachineInstr & MI,MachineIRBuilder & MIB,MachineRegisterInfo & MRI,bool IsLocal,bool IsExternWeak) const selectAddr() argument 1093 selectSelect(MachineInstr & MI,MachineIRBuilder & MIB,MachineRegisterInfo & MRI) const selectSelect() argument 1174 selectFPCompare(MachineInstr & MI,MachineIRBuilder & MIB,MachineRegisterInfo & MRI) const selectFPCompare() argument 1246 selectIntrinsicWithSideEffects(MachineInstr & MI,MachineIRBuilder & MIB,MachineRegisterInfo & MRI) const selectIntrinsicWithSideEffects() argument [all...] |
/freebsd-src/lib/libc/gen/ |
H A D | sysconf.c | 75 int mib[2], sverrno, value; in sysconf() local 83 mib[0] = CTL_KERN; in sysconf() 84 mib[1] = KERN_ARGMAX; in sysconf() 99 mib[0] = CTL_KERN; in sysconf() 100 mib[1] = KERN_NGROUPS; in sysconf() 135 mib[0] = CTL_KERN; in sysconf() 136 mib[1] = KERN_SAVED_IDS; in sysconf() 139 mib[0] = CTL_KERN; in sysconf() 140 mib[1] = KERN_POSIX1; in sysconf() 194 mib[0] = CTL_P1003_1B; in sysconf() [all …]
|
H A D | __xuname.c | 42 int mib[2], rval; in __xuname() local 50 mib[0] = CTL_KERN; in __xuname() 55 mib[1] = KERN_OSTYPE; in __xuname() 58 if (sysctl(mib, 2, q, &len, NULL, 0) == -1) { in __xuname() 68 mib[1] = KERN_HOSTNAME; in __xuname() 71 if (sysctl(mib, 2, q, &len, NULL, 0) == -1) { in __xuname() 83 mib[1] = KERN_OSRELEASE; in __xuname() 86 if (sysctl(mib, 2, q, &len, NULL, 0) == -1) { in __xuname() 104 mib[1] = KERN_VERSION; in __xuname() 107 if (sysctl(mib, 2, q, &len, NULL, 0) == -1) { in __xuname() [all …]
|
/freebsd-src/contrib/xz/src/xz/ |
H A D | xz.1 | 219 currently requires 65\ MiB of memory. 317 .B MiB 728 even on systems with only 16\ MiB RAM. 741 8\ MiB, 16\ MiB, and 32\ MiB, respectively. 760 \-0;256 KiB;0;3 MiB;1 MiB 761 \-1;1 MiB;1;9 MiB;2 MiB 762 \-2;2 MiB;2;17 MiB;3 MiB 763 \-3;4 MiB;3;32 MiB;5 MiB 764 \-4;4 MiB;4;48 MiB;5 MiB 765 \-5;8 MiB;5;94 MiB;9 MiB [all …]
|
/freebsd-src/sys/dev/bfe/ |
H A D | if_bfereg.h | 158 #define BFE_EMAC_INT_MIB 0x00000002 /* MIB Interrupt */ 188 #define BFE_MIB_CTRL 0x00000438 /* EMAC MIB Control */ 192 #define BFE_TX_GOOD_O 0x00000500 /* MIB TX Good Octets */ 193 #define BFE_TX_GOOD_P 0x00000504 /* MIB TX Good Packets */ 194 #define BFE_TX_O 0x00000508 /* MIB TX Octets */ 195 #define BFE_TX_P 0x0000050C /* MIB TX Packets */ 196 #define BFE_TX_BCAST 0x00000510 /* MIB TX Broadcast Packets */ 197 #define BFE_TX_MCAST 0x00000514 /* MIB TX Multicast Packets */ 198 #define BFE_TX_64 0x00000518 /* MIB TX <= 64 byte Packets */ 199 #define BFE_TX_65_127 0x0000051C /* MIB TX 65 to 127 byte Packets */ [all …]
|
/freebsd-src/sys/x86/pci/ |
H A D | pci_early_quirks.c | 45 #define MiB(v) ((unsigned long)(v) << 20) macro 104 return (MiB(1)); in intel_stolen_size_gen3() 106 return (MiB(4)); in intel_stolen_size_gen3() 108 return (MiB(8)); in intel_stolen_size_gen3() 110 return (MiB(16)); in intel_stolen_size_gen3() 112 return (MiB(32)); in intel_stolen_size_gen3() 114 return (MiB(48)); in intel_stolen_size_gen3() 116 return (MiB(64)); in intel_stolen_size_gen3() 118 return (MiB(128)); in intel_stolen_size_gen3() 120 return (MiB(256)); in intel_stolen_size_gen3() [all …]
|
/freebsd-src/sys/contrib/dev/mediatek/mt76/mt7915/ |
H A D | debugfs.c | 289 phy->mib.dl_cck_cnt, in mt7915_muru_stats_show() 290 phy->mib.dl_ofdm_cnt, in mt7915_muru_stats_show() 291 phy->mib.dl_htmix_cnt, in mt7915_muru_stats_show() 292 phy->mib.dl_htgf_cnt, in mt7915_muru_stats_show() 293 phy->mib.dl_vht_su_cnt); in mt7915_muru_stats_show() 302 phy->mib.dl_vht_2mu_cnt, in mt7915_muru_stats_show() 303 phy->mib.dl_vht_3mu_cnt, in mt7915_muru_stats_show() 304 phy->mib.dl_vht_4mu_cnt); in mt7915_muru_stats_show() 306 sub_total_cnt = phy->mib.dl_vht_2mu_cnt + in mt7915_muru_stats_show() 307 phy->mib.dl_vht_3mu_cnt + in mt7915_muru_stats_show() [all …]
|
H A D | main.c | 902 struct mt76_mib_stats *mib = &phy->mib; in mt7915_get_stats() local 906 stats->dot11RTSSuccessCount = mib->rts_cnt; in mt7915_get_stats() 907 stats->dot11RTSFailureCount = mib->rts_retries_cnt; in mt7915_get_stats() 908 stats->dot11FCSErrorCount = mib->fcs_err_cnt; in mt7915_get_stats() 909 stats->dot11ACKFailureCount = mib->ack_fail_cnt; in mt7915_get_stats() 1423 struct mt76_mib_stats *mib = &phy->mib; in mt7915_get_et_stats() local 1435 data[ei++] = mib->tx_ampdu_cnt; in mt7915_get_et_stats() 1436 data[ei++] = mib->tx_stop_q_empty_cnt; in mt7915_get_et_stats() 1437 data[ei++] = mib->tx_mpdu_attempts_cnt; in mt7915_get_et_stats() 1438 data[ei++] = mib->tx_mpdu_success_cnt; in mt7915_get_et_stats() [all …]
|
/freebsd-src/crypto/openssl/crypto/ |
H A D | ia64cpuid.S | 20 { .mib; br.ret.sptk.many b0 };; 26 { .mib; mov r8=ar.itc 44 { .mib; cmp.ne p6,p0=r2,r3 47 { .mib; nop.m 0 67 { .mib; alloc r2=ar.pfs,0,96,0,96 137 { .mib; mov r8=sp 145 { .mib; cmp.eq p6,p0=0,r33 // len==0 148 { .mib; and r2=7,r32 153 { .mib; st1 [r32]=r0,1 160 { .mib; cmp.eq p6,p0=0,r2 [all …]
|
/freebsd-src/sys/contrib/dev/mediatek/mt76/ |
H A D | mt792x_mac.c | 82 struct mt76_mib_stats *mib = &phy->mib; in mt792x_mac_update_mib_stats() local 87 mib->fcs_err_cnt += mt76_get_field(dev, MT_MIB_SDR3(0), in mt792x_mac_update_mib_stats() 89 mib->ack_fail_cnt += mt76_get_field(dev, MT_MIB_MB_BSDR3(0), in mt792x_mac_update_mib_stats() 91 mib->ba_miss_cnt += mt76_get_field(dev, MT_MIB_MB_BSDR2(0), in mt792x_mac_update_mib_stats() 93 mib->rts_cnt += mt76_get_field(dev, MT_MIB_MB_BSDR0(0), in mt792x_mac_update_mib_stats() 95 mib->rts_retries_cnt += mt76_get_field(dev, MT_MIB_MB_BSDR1(0), in mt792x_mac_update_mib_stats() 98 mib->tx_ampdu_cnt += mt76_rr(dev, MT_MIB_SDR12(0)); in mt792x_mac_update_mib_stats() 99 mib->tx_mpdu_attempts_cnt += mt76_rr(dev, MT_MIB_SDR14(0)); in mt792x_mac_update_mib_stats() 100 mib->tx_mpdu_success_cnt += mt76_rr(dev, MT_MIB_SDR15(0)); in mt792x_mac_update_mib_stats() 103 mib->tx_pkt_ebf_cnt += FIELD_GET(MT_MIB_SDR9_EBF_CNT_MASK, val); in mt792x_mac_update_mib_stats() [all …]
|
/freebsd-src/contrib/llvm-project/llvm/lib/Target/AMDGPU/ |
H A D | AMDGPUInstructionSelector.cpp | 557 MachineInstrBuilder MIB = in selectG_MERGE_VALUES() 561 MIB.addReg(Src.getReg(), getUndefRegState(Src.isUndef())); in selectG_MERGE_VALUES() 562 MIB.addImm(SubRegs[I]); in selectG_MERGE_VALUES() 702 auto MIB = BuildMI(*BB, MI, DL, TII.get(AMDGPU::V_AND_B32_e32), TmpReg) in selectG_BUILD_VECTOR() 705 if (!constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI)) in selectG_BUILD_VECTOR() 708 MIB = BuildMI(*BB, MI, DL, TII.get(AMDGPU::V_LSHL_OR_B32_e64), Dst) in selectG_BUILD_VECTOR() local 712 if (!constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI)) in selectG_BUILD_VECTOR() 753 auto MIB = BuildMI(*BB, &MI, DL, TII.get(AMDGPU::S_LSHR_B32), Dst) in selectG_BUILD_VECTOR() 759 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); in selectG_BUILD_VECTOR() local 861 auto MIB in selectG_SBFX_UBFX() 563 MachineInstrBuilder MIB = selectG_MERGE_VALUES() local 871 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), DstReg) selectG_SBFX_UBFX() local 941 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::V_WRITELANE_B32), VDst); selectWritelane() local 1007 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), Dst0) selectDivScale() local 1508 auto MIB = BuildMI(*MBB, &I, DL, TII.get(Mov), DstReg); selectGroupStaticSize() local 1732 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(gwsIntrinToOpcode(IID))); selectDSGWSIntrinsic() local 1775 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc), MI.getOperand(0).getReg()) selectDSAppendConsume() local 1991 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opcode)) selectImageIntrinsic() local 2108 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(AMDGPU::DS_BVH_STACK_RTN_B32), Dst0) selectDSBvhStackIntrinsic() local 2976 auto MIB = BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_AND_B64), DstReg) selectG_PTRMASK() local 3285 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc)); selectBufferLoadLds() local 3404 auto MIB = BuildMI(*MBB, &MI, DL, TII.get(Opc)) selectGlobalLoadLds() local 3978 auto MIB = B.buildInstr(AMDGPU::REG_SEQUENCE) buildRegSequence() local 5038 addZeroImm(MachineInstrBuilder & MIB) addZeroImm() argument 5625 MachineInstrBuilder MIB; selectNamedBarrierInst() local 5652 renderTruncImm32(MachineInstrBuilder & MIB,const MachineInstr & MI,int OpIdx) const renderTruncImm32() argument 5660 renderNegateImm(MachineInstrBuilder & MIB,const MachineInstr & MI,int OpIdx) const renderNegateImm() argument 5668 renderBitcastImm(MachineInstrBuilder & MIB,const MachineInstr & MI,int OpIdx) const renderBitcastImm() argument 5682 renderPopcntImm(MachineInstrBuilder & MIB,const MachineInstr & MI,int OpIdx) const renderPopcntImm() argument 5692 renderTruncTImm(MachineInstrBuilder & MIB,const MachineInstr & MI,int OpIdx) const renderTruncTImm() argument 5698 renderOpSelTImm(MachineInstrBuilder & MIB,const MachineInstr & MI,int OpIdx) const renderOpSelTImm() argument 5705 renderExtractCPol(MachineInstrBuilder & MIB,const MachineInstr & MI,int OpIdx) const renderExtractCPol() argument 5714 renderExtractSWZ(MachineInstrBuilder & MIB,const MachineInstr & MI,int OpIdx) const renderExtractSWZ() argument 5725 renderExtractCpolSetGLC(MachineInstrBuilder & MIB,const MachineInstr & MI,int OpIdx) const renderExtractCpolSetGLC() argument 5733 renderFrameIndex(MachineInstrBuilder & MIB,const MachineInstr & MI,int OpIdx) const renderFrameIndex() argument 5739 renderFPPow2ToExponent(MachineInstrBuilder & MIB,const MachineInstr & MI,int OpIdx) const renderFPPow2ToExponent() argument [all...] |
/freebsd-src/contrib/llvm-project/llvm/lib/Target/X86/ |
H A D | X86InstrBuilder.h | 124 addDirectMem(const MachineInstrBuilder &MIB, unsigned Reg) { in addDirectMem() argument 127 return MIB.addReg(Reg).addImm(1).addReg(0).addImm(0).addReg(0); in addDirectMem() 143 addOffset(const MachineInstrBuilder &MIB, int Offset) { in addOffset() argument 144 return MIB.addImm(1).addReg(0).addImm(Offset).addReg(0); in addOffset() 148 addOffset(const MachineInstrBuilder &MIB, const MachineOperand& Offset) { in addOffset() argument 149 return MIB.addImm(1).addReg(0).add(Offset).addReg(0); in addOffset() 157 addRegOffset(const MachineInstrBuilder &MIB, in addRegOffset() argument 159 return addOffset(MIB.addReg(Reg, getKillRegState(isKill)), Offset); in addRegOffset() 164 static inline const MachineInstrBuilder &addRegReg(const MachineInstrBuilder &MIB, in addRegReg() argument 167 return MIB.addReg(Reg1, getKillRegState(isKill1)).addImm(1) in addRegReg() [all …]
|
/freebsd-src/usr.sbin/bsnmpd/modules/snmp_bridge/ |
H A D | snmp_bridge.3 | 37 module implements the BRIDGE-MIB as standardized in RFC 4188, the RSTP-MIB 38 standardized in RFC4318 and a private BEGEMOT-BRIDGE-MIB, which allows 40 Most of the objects defined in the private BEGEMOT-BRIDGE-MIB are duplicates 41 of the original objects defined by the standard BRIDGE-MIB, but the private 101 The description of the MIB tree implemented by 103 .It Pa /usr/share/snmp/mibs/BRIDGE-MIB.txt 104 This is the BRIDGE-MIB that is implemented by this module. 105 .It Pa /usr/share/snmp/mibs/RSTP-MIB.txt 106 This is the RSTP-MIB implemented by this module. 107 .It Pa /usr/share/snmp/mibs/BEGEMOT-BRIDGE-MIB.txt [all …]
|
/freebsd-src/usr.sbin/bsnmpd/modules/snmp_lm75/ |
H A D | snmp_lm75.c | 85 "This module implements the BEGEMOT MIB for reading LM75 sensors data.", 109 "The MIB module for reading lm75 sensors data.", module); in lm75_start() 137 int mib[12]; in sysctlname() local 139 if (nlen > (int)(sizeof(mib) / sizeof(int) - 2)) in sysctlname() 142 mib[0] = 0; in sysctlname() 143 mib[1] = 1; in sysctlname() 144 memcpy(mib + 2, oid, nlen * sizeof(int)); in sysctlname() 146 if (sysctl(mib, nlen + 2, name, &len, 0, 0) == -1) in sysctlname() 155 int mib[12]; in sysctlgetnext() local 157 if (nlen > (int)(sizeof(mib) / sizeof(int) - 2)) in sysctlgetnext() [all …]
|
/freebsd-src/contrib/jemalloc/src/ |
H A D | ctl.c | 50 static int n##_ctl(tsd_t *tsd, const size_t *mib, size_t miblen, \ 55 const size_t *mib, size_t miblen, size_t i); 1297 size_t mib[CTL_MAX_DEPTH]; in ctl_byname() local 1306 ret = ctl_lookup(tsd_tsdn(tsd), name, nodes, mib, &depth); in ctl_byname() 1313 ret = node->ctl(tsd, mib, depth, oldp, oldlenp, newp, newlen); in ctl_byname() 1338 ctl_bymib(tsd_t *tsd, const size_t *mib, size_t miblen, void *oldp, in ctl_bymib() argument 1356 if (node->nchildren <= mib[i]) { in ctl_bymib() 1360 node = ctl_named_children(node, mib[i]); in ctl_bymib() 1366 node = inode->index(tsd_tsdn(tsd), mib, miblen, mib[i]); in ctl_bymib() 1376 ret = node->ctl(tsd, mib, miblen, oldp, oldlenp, newp, newlen); in ctl_bymib() [all …]
|
/freebsd-src/contrib/llvm-project/llvm/lib/CodeGen/GlobalISel/ |
H A D | CSEMIRBuilder.cpp | 128 MachineInstrBuilder CSEMIRBuilder::memoizeMI(MachineInstrBuilder MIB, in memoizeMI() 130 assert(canPerformCSEForOpc(MIB->getOpcode()) && in memoizeMI() 132 MachineInstr *MIBInstr = MIB; in checkCopyToDefsPossible() 134 return MIB; in checkCopyToDefsPossible() 149 MachineInstrBuilder &MIB) { in generateCopiesIfRequired() 151 "Impossible return a single MIB with copies to multiple defs"); in generateCopiesIfRequired() 155 return buildCopy(Op.getReg(), MIB.getReg(0)); in generateCopiesIfRequired() 165 Observer->changingInstr(*MIB); in generateCopiesIfRequired() 166 MIB->setDebugLoc( in generateCopiesIfRequired() 167 DILocation::getMergedLocation(MIB in generateCopiesIfRequired() 123 memoizeMI(MachineInstrBuilder MIB,void * NodeInsertPos) memoizeMI() argument 144 generateCopiesIfRequired(ArrayRef<DstOp> DstOps,MachineInstrBuilder & MIB) generateCopiesIfRequired() argument 282 auto MIB = MachineIRBuilder::buildInstr(Opc, DstOps, SrcOps, Flag); buildInstr() local 292 MachineInstrBuilder MIB = getDominatingInstrForID(ID, InsertPos); buildInstr() local 320 MachineInstrBuilder MIB = getDominatingInstrForID(ID, InsertPos); buildConstant() local 347 MachineInstrBuilder MIB = getDominatingInstrForID(ID, InsertPos); buildFConstant() local [all...] |
/freebsd-src/lib/libutil/ |
H A D | kinfo_getvmmap.c | 13 int mib[4]; in kinfo_getvmmap() local 22 mib[0] = CTL_KERN; in kinfo_getvmmap() 23 mib[1] = KERN_PROC; in kinfo_getvmmap() 24 mib[2] = KERN_PROC_VMMAP; in kinfo_getvmmap() 25 mib[3] = pid; in kinfo_getvmmap() 27 error = sysctl(mib, nitems(mib), NULL, &len, NULL, 0); in kinfo_getvmmap() 34 error = sysctl(mib, nitems(mib), buf, &len, NULL, 0); in kinfo_getvmmap()
|
H A D | kinfo_getfile.c | 13 int mib[4]; in kinfo_getfile() local 22 mib[0] = CTL_KERN; in kinfo_getfile() 23 mib[1] = KERN_PROC; in kinfo_getfile() 24 mib[2] = KERN_PROC_FILEDESC; in kinfo_getfile() 25 mib[3] = pid; in kinfo_getfile() 27 error = sysctl(mib, nitems(mib), NULL, &len, NULL, 0); in kinfo_getfile() 34 error = sysctl(mib, nitems(mib), buf, &len, NULL, 0); in kinfo_getfile()
|
/freebsd-src/contrib/llvm-project/llvm/lib/Target/M68k/GISel/ |
H A D | M68kCallLowering.cpp | 37 MachineInstrBuilder &MIB) in CallReturnHandler() 38 : M68kIncomingValueHandler(MIRBuilder, MRI), MIB(MIB) {} in CallReturnHandler() 44 MachineInstrBuilder &MIB; member 54 MachineInstrBuilder MIB) in M68kOutgoingArgHandler() 55 : OutgoingValueHandler(MIRBuilder, MRI), MIB(MIB), in M68kOutgoingArgHandler() 61 MIB.addUse(PhysReg, RegState::Implicit); in assignValueToReg() 89 MachineInstrBuilder MIB; member 98 auto MIB in lowerReturn() local 215 auto MIB = MIRBuilder.buildInstrNoInsert(Opc) lowerCall() local [all...] |