xref: /plan9/sys/src/9/teg2/ether8169.c (revision 3de6a9c0b3d5cf34fc4090d0bf1930d83799a7fd)
1*3de6a9c0SDavid du Colombier /*
2*3de6a9c0SDavid du Colombier  * Realtek RTL8110/8168/8169 Gigabit Ethernet Controllers.
3*3de6a9c0SDavid du Colombier  * There are some magic register values used which are not described in
4*3de6a9c0SDavid du Colombier  * any datasheet or driver but seem to be necessary.
5*3de6a9c0SDavid du Colombier  * There are slight differences between the chips in the series so some
6*3de6a9c0SDavid du Colombier  * tweaks may be needed.
7*3de6a9c0SDavid du Colombier  *
8*3de6a9c0SDavid du Colombier  * we use l1 and l2 cache ops; data must reach ram for dma.
9*3de6a9c0SDavid du Colombier  */
10*3de6a9c0SDavid du Colombier #include "u.h"
11*3de6a9c0SDavid du Colombier #include "../port/lib.h"
12*3de6a9c0SDavid du Colombier #include "mem.h"
13*3de6a9c0SDavid du Colombier #include "dat.h"
14*3de6a9c0SDavid du Colombier #include "fns.h"
15*3de6a9c0SDavid du Colombier #include "io.h"
16*3de6a9c0SDavid du Colombier #include "../port/error.h"
17*3de6a9c0SDavid du Colombier #include "../port/netif.h"
18*3de6a9c0SDavid du Colombier 
19*3de6a9c0SDavid du Colombier #include "etherif.h"
20*3de6a9c0SDavid du Colombier #include "ethermii.h"
21*3de6a9c0SDavid du Colombier 
22*3de6a9c0SDavid du Colombier typedef struct Ctlr Ctlr;
23*3de6a9c0SDavid du Colombier typedef struct D D;			/* Transmit/Receive Descriptor */
24*3de6a9c0SDavid du Colombier typedef struct Dtcc Dtcc;
25*3de6a9c0SDavid du Colombier 
26*3de6a9c0SDavid du Colombier enum {
27*3de6a9c0SDavid du Colombier 	Debug = 0,  /* beware: > 1 interferes with correct operation */
28*3de6a9c0SDavid du Colombier };
29*3de6a9c0SDavid du Colombier 
30*3de6a9c0SDavid du Colombier enum {					/* registers */
31*3de6a9c0SDavid du Colombier 	Idr0		= 0x00,		/* MAC address */
32*3de6a9c0SDavid du Colombier 	Mar0		= 0x08,		/* Multicast address */
33*3de6a9c0SDavid du Colombier 	Dtccr		= 0x10,		/* Dump Tally Counter Command */
34*3de6a9c0SDavid du Colombier 	Tnpds		= 0x20,		/* Transmit Normal Priority Descriptors */
35*3de6a9c0SDavid du Colombier 	Thpds		= 0x28,		/* Transmit High Priority Descriptors */
36*3de6a9c0SDavid du Colombier 	Flash		= 0x30,		/* Flash Memory Read/Write */
37*3de6a9c0SDavid du Colombier 	Erbcr		= 0x34,		/* Early Receive Byte Count */
38*3de6a9c0SDavid du Colombier 	Ersr		= 0x36,		/* Early Receive Status */
39*3de6a9c0SDavid du Colombier 	Cr		= 0x37,		/* Command Register */
40*3de6a9c0SDavid du Colombier 	Tppoll		= 0x38,		/* Transmit Priority Polling */
41*3de6a9c0SDavid du Colombier 	Imr		= 0x3C,		/* Interrupt Mask */
42*3de6a9c0SDavid du Colombier 	Isr		= 0x3E,		/* Interrupt Status */
43*3de6a9c0SDavid du Colombier 	Tcr		= 0x40,		/* Transmit Configuration */
44*3de6a9c0SDavid du Colombier 	Rcr		= 0x44,		/* Receive Configuration */
45*3de6a9c0SDavid du Colombier 	Tctr		= 0x48,		/* Timer Count */
46*3de6a9c0SDavid du Colombier 	Mpc		= 0x4C,		/* Missed Packet Counter */
47*3de6a9c0SDavid du Colombier 	Cr9346		= 0x50,		/* 9346 Command Register */
48*3de6a9c0SDavid du Colombier 	Config0		= 0x51,		/* Configuration Register 0 */
49*3de6a9c0SDavid du Colombier 	Config1		= 0x52,		/* Configuration Register 1 */
50*3de6a9c0SDavid du Colombier 	Config2		= 0x53,		/* Configuration Register 2 */
51*3de6a9c0SDavid du Colombier 	Config3		= 0x54,		/* Configuration Register 3 */
52*3de6a9c0SDavid du Colombier 	Config4		= 0x55,		/* Configuration Register 4 */
53*3de6a9c0SDavid du Colombier 	Config5		= 0x56,		/* Configuration Register 5 */
54*3de6a9c0SDavid du Colombier 	Timerint	= 0x58,		/* Timer Interrupt */
55*3de6a9c0SDavid du Colombier 	Mulint		= 0x5C,		/* Multiple Interrupt Select */
56*3de6a9c0SDavid du Colombier 	Phyar		= 0x60,		/* PHY Access */
57*3de6a9c0SDavid du Colombier 	Tbicsr0		= 0x64,		/* TBI Control and Status */
58*3de6a9c0SDavid du Colombier 	Tbianar		= 0x68,		/* TBI Auto-Negotiation Advertisment */
59*3de6a9c0SDavid du Colombier 	Tbilpar		= 0x6A,		/* TBI Auto-Negotiation Link Partner */
60*3de6a9c0SDavid du Colombier 	Phystatus	= 0x6C,		/* PHY Status */
61*3de6a9c0SDavid du Colombier 
62*3de6a9c0SDavid du Colombier 	Rms		= 0xDA,		/* Receive Packet Maximum Size */
63*3de6a9c0SDavid du Colombier 	Cplusc		= 0xE0,		/* C+ Command */
64*3de6a9c0SDavid du Colombier 	Coal		= 0xE2,		/* Interrupt Mitigation (Coalesce) */
65*3de6a9c0SDavid du Colombier 	Rdsar		= 0xE4,		/* Receive Descriptor Start Address */
66*3de6a9c0SDavid du Colombier 	Etx		= 0xEC,		/* 8169: Early Tx Threshold; 32-byte units */
67*3de6a9c0SDavid du Colombier 	Mtps		= 0xEC,		/* 8168: Maximum Transmit Packet Size */
68*3de6a9c0SDavid du Colombier };
69*3de6a9c0SDavid du Colombier 
70*3de6a9c0SDavid du Colombier enum {					/* Dtccr */
71*3de6a9c0SDavid du Colombier 	Cmd		= 0x00000008,	/* Command */
72*3de6a9c0SDavid du Colombier };
73*3de6a9c0SDavid du Colombier 
74*3de6a9c0SDavid du Colombier enum {					/* Cr */
75*3de6a9c0SDavid du Colombier 	Te		= 0x04,		/* Transmitter Enable */
76*3de6a9c0SDavid du Colombier 	Re		= 0x08,		/* Receiver Enable */
77*3de6a9c0SDavid du Colombier 	Rst		= 0x10,		/* Software Reset */
78*3de6a9c0SDavid du Colombier };
79*3de6a9c0SDavid du Colombier 
80*3de6a9c0SDavid du Colombier enum {					/* Tppoll */
81*3de6a9c0SDavid du Colombier 	Fswint		= 0x01,		/* Forced Software Interrupt */
82*3de6a9c0SDavid du Colombier 	Npq		= 0x40,		/* Normal Priority Queue polling */
83*3de6a9c0SDavid du Colombier 	Hpq		= 0x80,		/* High Priority Queue polling */
84*3de6a9c0SDavid du Colombier };
85*3de6a9c0SDavid du Colombier 
86*3de6a9c0SDavid du Colombier enum {					/* Imr/Isr */
87*3de6a9c0SDavid du Colombier 	Rok		= 0x0001,	/* Receive OK */
88*3de6a9c0SDavid du Colombier 	Rer		= 0x0002,	/* Receive Error */
89*3de6a9c0SDavid du Colombier 	Tok		= 0x0004,	/* Transmit OK */
90*3de6a9c0SDavid du Colombier 	Ter		= 0x0008,	/* Transmit Error */
91*3de6a9c0SDavid du Colombier 	Rdu		= 0x0010,	/* Receive Descriptor Unavailable */
92*3de6a9c0SDavid du Colombier 	Punlc		= 0x0020,	/* Packet Underrun or Link Change */
93*3de6a9c0SDavid du Colombier 	Fovw		= 0x0040,	/* Receive FIFO Overflow */
94*3de6a9c0SDavid du Colombier 	Tdu		= 0x0080,	/* Transmit Descriptor Unavailable */
95*3de6a9c0SDavid du Colombier 	Swint		= 0x0100,	/* Software Interrupt */
96*3de6a9c0SDavid du Colombier 	Timeout		= 0x4000,	/* Timer */
97*3de6a9c0SDavid du Colombier 	Serr		= 0x8000,	/* System Error */
98*3de6a9c0SDavid du Colombier };
99*3de6a9c0SDavid du Colombier 
100*3de6a9c0SDavid du Colombier enum {					/* Tcr */
101*3de6a9c0SDavid du Colombier 	MtxdmaSHIFT	= 8,		/* Max. DMA Burst Size */
102*3de6a9c0SDavid du Colombier 	MtxdmaMASK	= 0x00000700,
103*3de6a9c0SDavid du Colombier 	Mtxdmaunlimited	= 0x00000700,
104*3de6a9c0SDavid du Colombier 	Acrc		= 0x00010000,	/* Append CRC (not) */
105*3de6a9c0SDavid du Colombier 	Lbk0		= 0x00020000,	/* Loopback Test 0 */
106*3de6a9c0SDavid du Colombier 	Lbk1		= 0x00040000,	/* Loopback Test 1 */
107*3de6a9c0SDavid du Colombier 	Ifg2		= 0x00080000,	/* Interframe Gap 2 */
108*3de6a9c0SDavid du Colombier 	HwveridSHIFT	= 23,		/* Hardware Version ID */
109*3de6a9c0SDavid du Colombier 	HwveridMASK	= 0x7C800000,
110*3de6a9c0SDavid du Colombier 	Macv01		= 0x00000000,	/* RTL8169 */
111*3de6a9c0SDavid du Colombier 	Macv02		= 0x00800000,	/* RTL8169S/8110S */
112*3de6a9c0SDavid du Colombier 	Macv03		= 0x04000000,	/* RTL8169S/8110S */
113*3de6a9c0SDavid du Colombier 	Macv04		= 0x10000000,	/* RTL8169SB/8110SB */
114*3de6a9c0SDavid du Colombier 	Macv05		= 0x18000000,	/* RTL8169SC/8110SC */
115*3de6a9c0SDavid du Colombier 	Macv07		= 0x24800000,	/* RTL8102e */
116*3de6a9c0SDavid du Colombier //	Macv8103e	= 0x24C00000,
117*3de6a9c0SDavid du Colombier 	Macv25		= 0x28000000,	/* RTL8168D */
118*3de6a9c0SDavid du Colombier //	Macv8168dp	= 0x28800000,
119*3de6a9c0SDavid du Colombier //	Macv8168e	= 0x2C000000,
120*3de6a9c0SDavid du Colombier 	Macv11		= 0x30000000,	/* RTL8168B/8111B */
121*3de6a9c0SDavid du Colombier 	Macv14		= 0x30800000,	/* RTL8100E */
122*3de6a9c0SDavid du Colombier 	Macv13		= 0x34000000,	/* RTL8101E */
123*3de6a9c0SDavid du Colombier 	Macv07a		= 0x34800000,	/* RTL8102e */
124*3de6a9c0SDavid du Colombier 	Macv12		= 0x38000000,	/* RTL8169B/8111B */
125*3de6a9c0SDavid du Colombier //	Macv8168spin3	= 0x38400000,
126*3de6a9c0SDavid du Colombier 	Macv15		= 0x38800000,	/* RTL8100E */
127*3de6a9c0SDavid du Colombier 	Macv12a		= 0x3c000000,	/* RTL8169C/8111C */
128*3de6a9c0SDavid du Colombier //	Macv19		= 0x3c000000,	/* dup Macv12a: RTL8111c-gr */
129*3de6a9c0SDavid du Colombier //	Macv8168cspin2	= 0x3c400000,
130*3de6a9c0SDavid du Colombier //	Macv8168cp	= 0x3c800000,
131*3de6a9c0SDavid du Colombier //	Macv8139	= 0x60000000,
132*3de6a9c0SDavid du Colombier //	Macv8139a	= 0x70000000,
133*3de6a9c0SDavid du Colombier //	Macv8139ag	= 0x70800000,
134*3de6a9c0SDavid du Colombier //	Macv8139b	= 0x78000000,
135*3de6a9c0SDavid du Colombier //	Macv8130	= 0x7C000000,
136*3de6a9c0SDavid du Colombier //	Macv8139c	= 0x74000000,
137*3de6a9c0SDavid du Colombier //	Macv8139d	= 0x74400000,
138*3de6a9c0SDavid du Colombier //	Macv8139cplus	= 0x74800000,
139*3de6a9c0SDavid du Colombier //	Macv8101	= 0x74c00000,
140*3de6a9c0SDavid du Colombier //	Macv8100	= 0x78800000,
141*3de6a9c0SDavid du Colombier //	Macv8169_8110sbl= 0x7cc00000,
142*3de6a9c0SDavid du Colombier //	Macv8169_8110sce= 0x98000000,
143*3de6a9c0SDavid du Colombier 	Ifg0		= 0x01000000,	/* Interframe Gap 0 */
144*3de6a9c0SDavid du Colombier 	Ifg1		= 0x02000000,	/* Interframe Gap 1 */
145*3de6a9c0SDavid du Colombier };
146*3de6a9c0SDavid du Colombier 
147*3de6a9c0SDavid du Colombier enum {					/* Rcr */
148*3de6a9c0SDavid du Colombier 	Aap		= 0x00000001,	/* Accept All Packets */
149*3de6a9c0SDavid du Colombier 	Apm		= 0x00000002,	/* Accept Physical Match */
150*3de6a9c0SDavid du Colombier 	Am		= 0x00000004,	/* Accept Multicast */
151*3de6a9c0SDavid du Colombier 	Ab		= 0x00000008,	/* Accept Broadcast */
152*3de6a9c0SDavid du Colombier 	Ar		= 0x00000010,	/* Accept Runt */
153*3de6a9c0SDavid du Colombier 	Aer		= 0x00000020,	/* Accept Error */
154*3de6a9c0SDavid du Colombier 	Sel9356		= 0x00000040,	/* 9356 EEPROM used */
155*3de6a9c0SDavid du Colombier 	MrxdmaSHIFT	= 8,		/* Max. DMA Burst Size */
156*3de6a9c0SDavid du Colombier 	MrxdmaMASK	= 0x00000700,
157*3de6a9c0SDavid du Colombier 	Mrxdmaunlimited	= 0x00000700,
158*3de6a9c0SDavid du Colombier 	RxfthSHIFT	= 13,		/* Receive Buffer Length */
159*3de6a9c0SDavid du Colombier 	RxfthMASK	= 0x0000E000,
160*3de6a9c0SDavid du Colombier 	Rxfth256	= 0x00008000,
161*3de6a9c0SDavid du Colombier 	Rxfthnone	= 0x0000E000,
162*3de6a9c0SDavid du Colombier 	Rer8		= 0x00010000,	/* Accept Error Packets > 8 bytes */
163*3de6a9c0SDavid du Colombier 	MulERINT	= 0x01000000,	/* Multiple Early Interrupt Select */
164*3de6a9c0SDavid du Colombier };
165*3de6a9c0SDavid du Colombier 
166*3de6a9c0SDavid du Colombier enum {					/* Cr9346 */
167*3de6a9c0SDavid du Colombier 	Eedo		= 0x01,		/* */
168*3de6a9c0SDavid du Colombier 	Eedi		= 0x02,		/* */
169*3de6a9c0SDavid du Colombier 	Eesk		= 0x04,		/* */
170*3de6a9c0SDavid du Colombier 	Eecs		= 0x08,		/* */
171*3de6a9c0SDavid du Colombier 	Eem0		= 0x40,		/* Operating Mode */
172*3de6a9c0SDavid du Colombier 	Eem1		= 0x80,
173*3de6a9c0SDavid du Colombier };
174*3de6a9c0SDavid du Colombier 
175*3de6a9c0SDavid du Colombier enum {					/* Phyar */
176*3de6a9c0SDavid du Colombier 	DataMASK	= 0x0000FFFF,	/* 16-bit GMII/MII Register Data */
177*3de6a9c0SDavid du Colombier 	DataSHIFT	= 0,
178*3de6a9c0SDavid du Colombier 	RegaddrMASK	= 0x001F0000,	/* 5-bit GMII/MII Register Address */
179*3de6a9c0SDavid du Colombier 	RegaddrSHIFT	= 16,
180*3de6a9c0SDavid du Colombier 	Flag		= 0x80000000,	/* */
181*3de6a9c0SDavid du Colombier };
182*3de6a9c0SDavid du Colombier 
183*3de6a9c0SDavid du Colombier enum {					/* Phystatus */
184*3de6a9c0SDavid du Colombier 	Fd		= 0x01,		/* Full Duplex */
185*3de6a9c0SDavid du Colombier 	Linksts		= 0x02,		/* Link Status */
186*3de6a9c0SDavid du Colombier 	Speed10		= 0x04,		/* */
187*3de6a9c0SDavid du Colombier 	Speed100	= 0x08,		/* */
188*3de6a9c0SDavid du Colombier 	Speed1000	= 0x10,		/* */
189*3de6a9c0SDavid du Colombier 	Rxflow		= 0x20,		/* */
190*3de6a9c0SDavid du Colombier 	Txflow		= 0x40,		/* */
191*3de6a9c0SDavid du Colombier 	Entbi		= 0x80,		/* */
192*3de6a9c0SDavid du Colombier };
193*3de6a9c0SDavid du Colombier 
194*3de6a9c0SDavid du Colombier enum {					/* Cplusc */
195*3de6a9c0SDavid du Colombier 	Init1		= 0x0001,	/* 8168 */
196*3de6a9c0SDavid du Colombier 	Mulrw		= 0x0008,	/* PCI Multiple R/W Enable */
197*3de6a9c0SDavid du Colombier 	Dac		= 0x0010,	/* PCI Dual Address Cycle Enable */
198*3de6a9c0SDavid du Colombier 	Rxchksum	= 0x0020,	/* Receive Checksum Offload Enable */
199*3de6a9c0SDavid du Colombier 	Rxvlan		= 0x0040,	/* Receive VLAN De-tagging Enable */
200*3de6a9c0SDavid du Colombier 	Pktcntoff	= 0x0080,	/* 8168, 8101 */
201*3de6a9c0SDavid du Colombier 	Endian		= 0x0200,	/* Endian Mode */
202*3de6a9c0SDavid du Colombier };
203*3de6a9c0SDavid du Colombier 
204*3de6a9c0SDavid du Colombier struct D {
205*3de6a9c0SDavid du Colombier 	u32int	control;
206*3de6a9c0SDavid du Colombier 	u32int	vlan;
207*3de6a9c0SDavid du Colombier 	u32int	addrlo;
208*3de6a9c0SDavid du Colombier 	u32int	addrhi;
209*3de6a9c0SDavid du Colombier };
210*3de6a9c0SDavid du Colombier 
211*3de6a9c0SDavid du Colombier enum {					/* Transmit Descriptor control */
212*3de6a9c0SDavid du Colombier 	TxflMASK	= 0x0000FFFF,	/* Transmit Frame Length */
213*3de6a9c0SDavid du Colombier 	TxflSHIFT	= 0,
214*3de6a9c0SDavid du Colombier 	Tcps		= 0x00010000,	/* TCP Checksum Offload */
215*3de6a9c0SDavid du Colombier 	Udpcs		= 0x00020000,	/* UDP Checksum Offload */
216*3de6a9c0SDavid du Colombier 	Ipcs		= 0x00040000,	/* IP Checksum Offload */
217*3de6a9c0SDavid du Colombier 	Lgsen		= 0x08000000,	/* TSO; WARNING: contains lark's vomit */
218*3de6a9c0SDavid du Colombier };
219*3de6a9c0SDavid du Colombier 
220*3de6a9c0SDavid du Colombier enum {					/* Receive Descriptor control */
221*3de6a9c0SDavid du Colombier 	RxflMASK	= 0x00001FFF,	/* Receive Frame Length */
222*3de6a9c0SDavid du Colombier 	Tcpf		= 0x00004000,	/* TCP Checksum Failure */
223*3de6a9c0SDavid du Colombier 	Udpf		= 0x00008000,	/* UDP Checksum Failure */
224*3de6a9c0SDavid du Colombier 	Ipf		= 0x00010000,	/* IP Checksum Failure */
225*3de6a9c0SDavid du Colombier 	Pid0		= 0x00020000,	/* Protocol ID0 */
226*3de6a9c0SDavid du Colombier 	Pid1		= 0x00040000,	/* Protocol ID1 */
227*3de6a9c0SDavid du Colombier 	Crce		= 0x00080000,	/* CRC Error */
228*3de6a9c0SDavid du Colombier 	Runt		= 0x00100000,	/* Runt Packet */
229*3de6a9c0SDavid du Colombier 	Res		= 0x00200000,	/* Receive Error Summary */
230*3de6a9c0SDavid du Colombier 	Rwt		= 0x00400000,	/* Receive Watchdog Timer Expired */
231*3de6a9c0SDavid du Colombier 	Fovf		= 0x00800000,	/* FIFO Overflow */
232*3de6a9c0SDavid du Colombier 	Bovf		= 0x01000000,	/* Buffer Overflow */
233*3de6a9c0SDavid du Colombier 	Bar		= 0x02000000,	/* Broadcast Address Received */
234*3de6a9c0SDavid du Colombier 	Pam		= 0x04000000,	/* Physical Address Matched */
235*3de6a9c0SDavid du Colombier 	Mar		= 0x08000000,	/* Multicast Address Received */
236*3de6a9c0SDavid du Colombier };
237*3de6a9c0SDavid du Colombier 
238*3de6a9c0SDavid du Colombier enum {					/* General Descriptor control */
239*3de6a9c0SDavid du Colombier 	Ls		= 0x10000000,	/* Last Segment Descriptor */
240*3de6a9c0SDavid du Colombier 	Fs		= 0x20000000,	/* First Segment Descriptor */
241*3de6a9c0SDavid du Colombier 	Eor		= 0x40000000,	/* End of Descriptor Ring */
242*3de6a9c0SDavid du Colombier 	Own		= 0x80000000,	/* Ownership: belongs to hw */
243*3de6a9c0SDavid du Colombier };
244*3de6a9c0SDavid du Colombier 
245*3de6a9c0SDavid du Colombier /*
246*3de6a9c0SDavid du Colombier  */
247*3de6a9c0SDavid du Colombier enum {					/* Ring sizes  (<= 1024) */
248*3de6a9c0SDavid du Colombier 	Ntd		= 1024,		/* Transmit Ring */
249*3de6a9c0SDavid du Colombier 	/* at 1Gb/s, it only takes 12 ms. to fill a 1024-buffer ring */
250*3de6a9c0SDavid du Colombier 	Nrd		= 1024,		/* Receive Ring */
251*3de6a9c0SDavid du Colombier 	Nrb		= 4096,
252*3de6a9c0SDavid du Colombier 
253*3de6a9c0SDavid du Colombier 	Mtu		= ETHERMAXTU,
254*3de6a9c0SDavid du Colombier 	Mps		= ROUNDUP(ETHERMAXTU+4, 128),
255*3de6a9c0SDavid du Colombier //	Mps		= Mtu + 8 + 14,	/* if(mtu>ETHERMAXTU) */
256*3de6a9c0SDavid du Colombier };
257*3de6a9c0SDavid du Colombier 
258*3de6a9c0SDavid du Colombier struct Dtcc {
259*3de6a9c0SDavid du Colombier 	u64int	txok;
260*3de6a9c0SDavid du Colombier 	u64int	rxok;
261*3de6a9c0SDavid du Colombier 	u64int	txer;
262*3de6a9c0SDavid du Colombier 	u32int	rxer;
263*3de6a9c0SDavid du Colombier 	u16int	misspkt;
264*3de6a9c0SDavid du Colombier 	u16int	fae;
265*3de6a9c0SDavid du Colombier 	u32int	tx1col;
266*3de6a9c0SDavid du Colombier 	u32int	txmcol;
267*3de6a9c0SDavid du Colombier 	u64int	rxokph;
268*3de6a9c0SDavid du Colombier 	u64int	rxokbrd;
269*3de6a9c0SDavid du Colombier 	u32int	rxokmu;
270*3de6a9c0SDavid du Colombier 	u16int	txabt;
271*3de6a9c0SDavid du Colombier 	u16int	txundrn;
272*3de6a9c0SDavid du Colombier };
273*3de6a9c0SDavid du Colombier 
274*3de6a9c0SDavid du Colombier enum {						/* Variants */
275*3de6a9c0SDavid du Colombier 	Rtl8100e	= (0x8136<<16)|0x10EC,	/* RTL810[01]E: pci -e */
276*3de6a9c0SDavid du Colombier 	Rtl8169c	= (0x0116<<16)|0x16EC,	/* RTL8169C+ (USR997902) */
277*3de6a9c0SDavid du Colombier 	Rtl8169sc	= (0x8167<<16)|0x10EC,	/* RTL8169SC */
278*3de6a9c0SDavid du Colombier 	Rtl8168b	= (0x8168<<16)|0x10EC,	/* RTL8168B: pci-e */
279*3de6a9c0SDavid du Colombier 	Rtl8169		= (0x8169<<16)|0x10EC,	/* RTL8169 */
280*3de6a9c0SDavid du Colombier 	/*
281*3de6a9c0SDavid du Colombier 	 * trimslice is 10ec/8168 (8168b) Macv25 (8168D) but
282*3de6a9c0SDavid du Colombier 	 * compulab says 8111dl.
283*3de6a9c0SDavid du Colombier 	 *	oui 0x732 (aaeon) phyno 1, macv = 0x28000000 phyv = 0x0002
284*3de6a9c0SDavid du Colombier 	 */
285*3de6a9c0SDavid du Colombier };
286*3de6a9c0SDavid du Colombier 
287*3de6a9c0SDavid du Colombier struct Ctlr {
288*3de6a9c0SDavid du Colombier 	void*	nic;
289*3de6a9c0SDavid du Colombier 	int	port;
290*3de6a9c0SDavid du Colombier 	Pcidev*	pcidev;
291*3de6a9c0SDavid du Colombier 	Ctlr*	next;
292*3de6a9c0SDavid du Colombier 	Ether*	ether;			/* point back */
293*3de6a9c0SDavid du Colombier 	int	active;
294*3de6a9c0SDavid du Colombier 
295*3de6a9c0SDavid du Colombier 	QLock	alock;			/* attach */
296*3de6a9c0SDavid du Colombier 	Lock	ilock;			/* init */
297*3de6a9c0SDavid du Colombier 	int	init;			/*  */
298*3de6a9c0SDavid du Colombier 
299*3de6a9c0SDavid du Colombier 	int	pciv;			/*  */
300*3de6a9c0SDavid du Colombier 	int	macv;			/* MAC version */
301*3de6a9c0SDavid du Colombier 	int	phyv;			/* PHY version */
302*3de6a9c0SDavid du Colombier 	int	pcie;			/* flag: pci-express device? */
303*3de6a9c0SDavid du Colombier 
304*3de6a9c0SDavid du Colombier 	uvlong	mchash;			/* multicast hash */
305*3de6a9c0SDavid du Colombier 
306*3de6a9c0SDavid du Colombier 	Mii*	mii;
307*3de6a9c0SDavid du Colombier 
308*3de6a9c0SDavid du Colombier //	Lock	tlock;			/* transmit */
309*3de6a9c0SDavid du Colombier 	Rendez	trendez;
310*3de6a9c0SDavid du Colombier 	D*	td;			/* descriptor ring */
311*3de6a9c0SDavid du Colombier 	Block**	tb;			/* transmit buffers */
312*3de6a9c0SDavid du Colombier 	int	ntd;
313*3de6a9c0SDavid du Colombier 
314*3de6a9c0SDavid du Colombier 	int	tdh;			/* head - producer index (host) */
315*3de6a9c0SDavid du Colombier 	int	tdt;			/* tail - consumer index (NIC) */
316*3de6a9c0SDavid du Colombier 	int	ntdfree;
317*3de6a9c0SDavid du Colombier 	int	ntq;
318*3de6a9c0SDavid du Colombier 
319*3de6a9c0SDavid du Colombier 	int	nrb;
320*3de6a9c0SDavid du Colombier 
321*3de6a9c0SDavid du Colombier //	Lock	rlock;			/* receive */
322*3de6a9c0SDavid du Colombier 	Rendez	rrendez;
323*3de6a9c0SDavid du Colombier 	D*	rd;			/* descriptor ring */
324*3de6a9c0SDavid du Colombier 	Block**	rb;			/* receive buffers */
325*3de6a9c0SDavid du Colombier 	int	nrd;
326*3de6a9c0SDavid du Colombier 
327*3de6a9c0SDavid du Colombier 	int	rdh;			/* head - producer index (NIC) */
328*3de6a9c0SDavid du Colombier 	int	rdt;			/* tail - consumer index (host) */
329*3de6a9c0SDavid du Colombier 	int	nrdfree;
330*3de6a9c0SDavid du Colombier 
331*3de6a9c0SDavid du Colombier 	Lock	reglock;
332*3de6a9c0SDavid du Colombier 	int	tcr;			/* transmit configuration register */
333*3de6a9c0SDavid du Colombier 	int	rcr;			/* receive configuration register */
334*3de6a9c0SDavid du Colombier 	int	imr;
335*3de6a9c0SDavid du Colombier 	int	isr;			/* sw copy for kprocs */
336*3de6a9c0SDavid du Colombier 
337*3de6a9c0SDavid du Colombier 	QLock	slock;			/* statistics */
338*3de6a9c0SDavid du Colombier 	Dtcc*	dtcc;
339*3de6a9c0SDavid du Colombier 	uint	txdu;
340*3de6a9c0SDavid du Colombier 	uint	tcpf;
341*3de6a9c0SDavid du Colombier 	uint	udpf;
342*3de6a9c0SDavid du Colombier 	uint	ipf;
343*3de6a9c0SDavid du Colombier 	uint	fovf;
344*3de6a9c0SDavid du Colombier 	uint	ierrs;
345*3de6a9c0SDavid du Colombier 	uint	rer;
346*3de6a9c0SDavid du Colombier 	uint	rdu;
347*3de6a9c0SDavid du Colombier 	uint	punlc;
348*3de6a9c0SDavid du Colombier 	uint	fovw;
349*3de6a9c0SDavid du Colombier 	uint	mcast;
350*3de6a9c0SDavid du Colombier 	uint	frag;			/* partial packets; rb was too small */
351*3de6a9c0SDavid du Colombier };
352*3de6a9c0SDavid du Colombier 
353*3de6a9c0SDavid du Colombier static Ctlr* rtl8169ctlrhead;
354*3de6a9c0SDavid du Colombier static Ctlr* rtl8169ctlrtail;
355*3de6a9c0SDavid du Colombier 
356*3de6a9c0SDavid du Colombier static Lock rblock;			/* free receive Blocks */
357*3de6a9c0SDavid du Colombier static Block* rbpool;
358*3de6a9c0SDavid du Colombier 
359*3de6a9c0SDavid du Colombier #define csr8r(c, r)	(*((uchar *) ((c)->nic)+(r)))
360*3de6a9c0SDavid du Colombier #define csr16r(c, r)	(*((u16int *)((c)->nic)+((r)/2)))
361*3de6a9c0SDavid du Colombier #define csr32p(c, r)	((u32int *)  ((c)->nic)+((r)/4))
362*3de6a9c0SDavid du Colombier #define csr32r(c, r)	(*csr32p(c, r))
363*3de6a9c0SDavid du Colombier 
364*3de6a9c0SDavid du Colombier #define csr8w(c, r, b)	(*((uchar *) ((c)->nic)+(r))     = (b), coherence())
365*3de6a9c0SDavid du Colombier #define csr16w(c, r, w)	(*((u16int *)((c)->nic)+((r)/2)) = (w), coherence())
366*3de6a9c0SDavid du Colombier #define csr32w(c, r, v)	(*csr32p(c, r) = (v), coherence())
367*3de6a9c0SDavid du Colombier 
368*3de6a9c0SDavid du Colombier static int
rtl8169miimir(Mii * mii,int pa,int ra)369*3de6a9c0SDavid du Colombier rtl8169miimir(Mii* mii, int pa, int ra)
370*3de6a9c0SDavid du Colombier {
371*3de6a9c0SDavid du Colombier 	uint r;
372*3de6a9c0SDavid du Colombier 	int timeo;
373*3de6a9c0SDavid du Colombier 	Ctlr *ctlr;
374*3de6a9c0SDavid du Colombier 
375*3de6a9c0SDavid du Colombier 	if(pa != 1)
376*3de6a9c0SDavid du Colombier 		return -1;
377*3de6a9c0SDavid du Colombier 	ctlr = mii->ctlr;
378*3de6a9c0SDavid du Colombier 	r = (ra<<16) & RegaddrMASK;
379*3de6a9c0SDavid du Colombier 	csr32w(ctlr, Phyar, r);
380*3de6a9c0SDavid du Colombier 	delay(1);
381*3de6a9c0SDavid du Colombier 	for(timeo = 0; timeo < 2000; timeo++){
382*3de6a9c0SDavid du Colombier 		if((r = csr32r(ctlr, Phyar)) & Flag)
383*3de6a9c0SDavid du Colombier 			break;
384*3de6a9c0SDavid du Colombier 		microdelay(100);
385*3de6a9c0SDavid du Colombier 	}
386*3de6a9c0SDavid du Colombier 	if(!(r & Flag))
387*3de6a9c0SDavid du Colombier 		return -1;
388*3de6a9c0SDavid du Colombier 
389*3de6a9c0SDavid du Colombier 	return (r & DataMASK)>>DataSHIFT;
390*3de6a9c0SDavid du Colombier }
391*3de6a9c0SDavid du Colombier 
392*3de6a9c0SDavid du Colombier static int
rtl8169miimiw(Mii * mii,int pa,int ra,int data)393*3de6a9c0SDavid du Colombier rtl8169miimiw(Mii* mii, int pa, int ra, int data)
394*3de6a9c0SDavid du Colombier {
395*3de6a9c0SDavid du Colombier 	uint r;
396*3de6a9c0SDavid du Colombier 	int timeo;
397*3de6a9c0SDavid du Colombier 	Ctlr *ctlr;
398*3de6a9c0SDavid du Colombier 
399*3de6a9c0SDavid du Colombier 	if(pa != 1)
400*3de6a9c0SDavid du Colombier 		return -1;
401*3de6a9c0SDavid du Colombier 	ctlr = mii->ctlr;
402*3de6a9c0SDavid du Colombier 	r = Flag|((ra<<16) & RegaddrMASK)|((data<<DataSHIFT) & DataMASK);
403*3de6a9c0SDavid du Colombier 	csr32w(ctlr, Phyar, r);
404*3de6a9c0SDavid du Colombier 	delay(1);
405*3de6a9c0SDavid du Colombier 	for(timeo = 0; timeo < 2000; timeo++){
406*3de6a9c0SDavid du Colombier 		if(!((r = csr32r(ctlr, Phyar)) & Flag))
407*3de6a9c0SDavid du Colombier 			break;
408*3de6a9c0SDavid du Colombier 		microdelay(100);
409*3de6a9c0SDavid du Colombier 	}
410*3de6a9c0SDavid du Colombier 	if(r & Flag)
411*3de6a9c0SDavid du Colombier 		return -1;
412*3de6a9c0SDavid du Colombier 
413*3de6a9c0SDavid du Colombier 	return 0;
414*3de6a9c0SDavid du Colombier }
415*3de6a9c0SDavid du Colombier 
416*3de6a9c0SDavid du Colombier static int
rtl8169mii(Ctlr * ctlr)417*3de6a9c0SDavid du Colombier rtl8169mii(Ctlr* ctlr)
418*3de6a9c0SDavid du Colombier {
419*3de6a9c0SDavid du Colombier 	MiiPhy *phy;
420*3de6a9c0SDavid du Colombier 
421*3de6a9c0SDavid du Colombier 	/*
422*3de6a9c0SDavid du Colombier 	 * Link management.
423*3de6a9c0SDavid du Colombier 	 */
424*3de6a9c0SDavid du Colombier 	if((ctlr->mii = malloc(sizeof(Mii))) == nil)
425*3de6a9c0SDavid du Colombier 		return -1;
426*3de6a9c0SDavid du Colombier 	ctlr->mii->mir = rtl8169miimir;
427*3de6a9c0SDavid du Colombier 	ctlr->mii->miw = rtl8169miimiw;
428*3de6a9c0SDavid du Colombier 	ctlr->mii->ctlr = ctlr;
429*3de6a9c0SDavid du Colombier 
430*3de6a9c0SDavid du Colombier 	/*
431*3de6a9c0SDavid du Colombier 	 * Get rev number out of Phyidr2 so can config properly.
432*3de6a9c0SDavid du Colombier 	 * There's probably more special stuff for Macv0[234] needed here.
433*3de6a9c0SDavid du Colombier 	 */
434*3de6a9c0SDavid du Colombier 	ilock(&ctlr->reglock);
435*3de6a9c0SDavid du Colombier 	ctlr->phyv = rtl8169miimir(ctlr->mii, 1, Phyidr2) & 0x0F;
436*3de6a9c0SDavid du Colombier 	if(ctlr->macv == Macv02){
437*3de6a9c0SDavid du Colombier 		csr8w(ctlr, 0x82, 1);				/* magic */
438*3de6a9c0SDavid du Colombier 		rtl8169miimiw(ctlr->mii, 1, 0x0B, 0x0000);	/* magic */
439*3de6a9c0SDavid du Colombier 	}
440*3de6a9c0SDavid du Colombier 
441*3de6a9c0SDavid du Colombier 	if(mii(ctlr->mii, (1<<1)) == 0 || (phy = ctlr->mii->curphy) == nil){
442*3de6a9c0SDavid du Colombier 		iunlock(&ctlr->reglock);
443*3de6a9c0SDavid du Colombier 		free(ctlr->mii);
444*3de6a9c0SDavid du Colombier 		ctlr->mii = nil;
445*3de6a9c0SDavid du Colombier 		return -1;
446*3de6a9c0SDavid du Colombier 	}
447*3de6a9c0SDavid du Colombier 	print("rtl8169: oui %#ux phyno %d, macv = %#8.8ux phyv = %#4.4ux\n",
448*3de6a9c0SDavid du Colombier 		phy->oui, phy->phyno, ctlr->macv, ctlr->phyv);
449*3de6a9c0SDavid du Colombier 
450*3de6a9c0SDavid du Colombier 	miiane(ctlr->mii, ~0, ~0, ~0);
451*3de6a9c0SDavid du Colombier 	iunlock(&ctlr->reglock);
452*3de6a9c0SDavid du Colombier 
453*3de6a9c0SDavid du Colombier 	return 0;
454*3de6a9c0SDavid du Colombier }
455*3de6a9c0SDavid du Colombier 
456*3de6a9c0SDavid du Colombier static Block*
rballoc(void)457*3de6a9c0SDavid du Colombier rballoc(void)
458*3de6a9c0SDavid du Colombier {
459*3de6a9c0SDavid du Colombier 	Block *bp;
460*3de6a9c0SDavid du Colombier 
461*3de6a9c0SDavid du Colombier 	ilock(&rblock);
462*3de6a9c0SDavid du Colombier 	if((bp = rbpool) != nil){
463*3de6a9c0SDavid du Colombier 		rbpool = bp->next;
464*3de6a9c0SDavid du Colombier 		bp->next = nil;
465*3de6a9c0SDavid du Colombier 		_xinc(&bp->ref);	/* prevent bp from being freed */
466*3de6a9c0SDavid du Colombier 	}
467*3de6a9c0SDavid du Colombier 	iunlock(&rblock);
468*3de6a9c0SDavid du Colombier 	return bp;
469*3de6a9c0SDavid du Colombier }
470*3de6a9c0SDavid du Colombier 
471*3de6a9c0SDavid du Colombier static void
rbfree(Block * bp)472*3de6a9c0SDavid du Colombier rbfree(Block *bp)
473*3de6a9c0SDavid du Colombier {
474*3de6a9c0SDavid du Colombier 	bp->wp = bp->rp = bp->lim - Mps;
475*3de6a9c0SDavid du Colombier  	bp->flag &= ~(Bipck | Budpck | Btcpck | Bpktck);
476*3de6a9c0SDavid du Colombier 
477*3de6a9c0SDavid du Colombier 	ilock(&rblock);
478*3de6a9c0SDavid du Colombier 	bp->next = rbpool;
479*3de6a9c0SDavid du Colombier 	rbpool = bp;
480*3de6a9c0SDavid du Colombier 	iunlock(&rblock);
481*3de6a9c0SDavid du Colombier }
482*3de6a9c0SDavid du Colombier 
483*3de6a9c0SDavid du Colombier static void
rtl8169promiscuous(void * arg,int on)484*3de6a9c0SDavid du Colombier rtl8169promiscuous(void* arg, int on)
485*3de6a9c0SDavid du Colombier {
486*3de6a9c0SDavid du Colombier 	Ether *edev;
487*3de6a9c0SDavid du Colombier 	Ctlr * ctlr;
488*3de6a9c0SDavid du Colombier 
489*3de6a9c0SDavid du Colombier 	edev = arg;
490*3de6a9c0SDavid du Colombier 	ctlr = edev->ctlr;
491*3de6a9c0SDavid du Colombier 	ilock(&ctlr->ilock);
492*3de6a9c0SDavid du Colombier 	ilock(&ctlr->reglock);
493*3de6a9c0SDavid du Colombier 
494*3de6a9c0SDavid du Colombier 	if(on)
495*3de6a9c0SDavid du Colombier 		ctlr->rcr |= Aap;
496*3de6a9c0SDavid du Colombier 	else
497*3de6a9c0SDavid du Colombier 		ctlr->rcr &= ~Aap;
498*3de6a9c0SDavid du Colombier 	csr32w(ctlr, Rcr, ctlr->rcr);
499*3de6a9c0SDavid du Colombier 	iunlock(&ctlr->reglock);
500*3de6a9c0SDavid du Colombier 	iunlock(&ctlr->ilock);
501*3de6a9c0SDavid du Colombier }
502*3de6a9c0SDavid du Colombier 
503*3de6a9c0SDavid du Colombier enum {
504*3de6a9c0SDavid du Colombier 	/* everyone else uses 0x04c11db7, but they both produce the same crc */
505*3de6a9c0SDavid du Colombier 	Etherpolybe = 0x04c11db6,
506*3de6a9c0SDavid du Colombier 	Bytemask = (1<<8) - 1,
507*3de6a9c0SDavid du Colombier };
508*3de6a9c0SDavid du Colombier 
509*3de6a9c0SDavid du Colombier static ulong
ethercrcbe(uchar * addr,long len)510*3de6a9c0SDavid du Colombier ethercrcbe(uchar *addr, long len)
511*3de6a9c0SDavid du Colombier {
512*3de6a9c0SDavid du Colombier 	int i, j;
513*3de6a9c0SDavid du Colombier 	ulong c, crc, carry;
514*3de6a9c0SDavid du Colombier 
515*3de6a9c0SDavid du Colombier 	crc = ~0UL;
516*3de6a9c0SDavid du Colombier 	for (i = 0; i < len; i++) {
517*3de6a9c0SDavid du Colombier 		c = addr[i];
518*3de6a9c0SDavid du Colombier 		for (j = 0; j < 8; j++) {
519*3de6a9c0SDavid du Colombier 			carry = ((crc & (1UL << 31))? 1: 0) ^ (c & 1);
520*3de6a9c0SDavid du Colombier 			crc <<= 1;
521*3de6a9c0SDavid du Colombier 			c >>= 1;
522*3de6a9c0SDavid du Colombier 			if (carry)
523*3de6a9c0SDavid du Colombier 				crc = (crc ^ Etherpolybe) | carry;
524*3de6a9c0SDavid du Colombier 		}
525*3de6a9c0SDavid du Colombier 	}
526*3de6a9c0SDavid du Colombier 	return crc;
527*3de6a9c0SDavid du Colombier }
528*3de6a9c0SDavid du Colombier 
529*3de6a9c0SDavid du Colombier static ulong
swabl(ulong l)530*3de6a9c0SDavid du Colombier swabl(ulong l)
531*3de6a9c0SDavid du Colombier {
532*3de6a9c0SDavid du Colombier 	return l>>24 | (l>>8) & (Bytemask<<8) |
533*3de6a9c0SDavid du Colombier 		(l<<8) & (Bytemask<<16) | l<<24;
534*3de6a9c0SDavid du Colombier }
535*3de6a9c0SDavid du Colombier 
536*3de6a9c0SDavid du Colombier static void
rtl8169multicast(void * ether,uchar * eaddr,int add)537*3de6a9c0SDavid du Colombier rtl8169multicast(void* ether, uchar *eaddr, int add)
538*3de6a9c0SDavid du Colombier {
539*3de6a9c0SDavid du Colombier 	Ether *edev;
540*3de6a9c0SDavid du Colombier 	Ctlr *ctlr;
541*3de6a9c0SDavid du Colombier 
542*3de6a9c0SDavid du Colombier 	if (!add)
543*3de6a9c0SDavid du Colombier 		return;	/* ok to keep receiving on old mcast addrs */
544*3de6a9c0SDavid du Colombier 
545*3de6a9c0SDavid du Colombier 	edev = ether;
546*3de6a9c0SDavid du Colombier 	ctlr = edev->ctlr;
547*3de6a9c0SDavid du Colombier 	ilock(&ctlr->ilock);
548*3de6a9c0SDavid du Colombier 	ilock(&ctlr->reglock);
549*3de6a9c0SDavid du Colombier 
550*3de6a9c0SDavid du Colombier 	ctlr->mchash |= 1ULL << (ethercrcbe(eaddr, Eaddrlen) >> 26);
551*3de6a9c0SDavid du Colombier 
552*3de6a9c0SDavid du Colombier 	ctlr->rcr |= Am;
553*3de6a9c0SDavid du Colombier 	csr32w(ctlr, Rcr, ctlr->rcr);
554*3de6a9c0SDavid du Colombier 
555*3de6a9c0SDavid du Colombier 	/* pci-e variants reverse the order of the hash byte registers */
556*3de6a9c0SDavid du Colombier 	if (ctlr->pcie) {
557*3de6a9c0SDavid du Colombier 		csr32w(ctlr, Mar0,   swabl(ctlr->mchash>>32));
558*3de6a9c0SDavid du Colombier 		csr32w(ctlr, Mar0+4, swabl(ctlr->mchash));
559*3de6a9c0SDavid du Colombier 	} else {
560*3de6a9c0SDavid du Colombier 		csr32w(ctlr, Mar0,   ctlr->mchash);
561*3de6a9c0SDavid du Colombier 		csr32w(ctlr, Mar0+4, ctlr->mchash>>32);
562*3de6a9c0SDavid du Colombier 	}
563*3de6a9c0SDavid du Colombier 
564*3de6a9c0SDavid du Colombier 	iunlock(&ctlr->reglock);
565*3de6a9c0SDavid du Colombier 	iunlock(&ctlr->ilock);
566*3de6a9c0SDavid du Colombier }
567*3de6a9c0SDavid du Colombier 
568*3de6a9c0SDavid du Colombier static long
rtl8169ifstat(Ether * edev,void * a,long n,ulong offset)569*3de6a9c0SDavid du Colombier rtl8169ifstat(Ether* edev, void* a, long n, ulong offset)
570*3de6a9c0SDavid du Colombier {
571*3de6a9c0SDavid du Colombier 	char *p;
572*3de6a9c0SDavid du Colombier 	Ctlr *ctlr;
573*3de6a9c0SDavid du Colombier 	Dtcc *dtcc;
574*3de6a9c0SDavid du Colombier 	int i, l, r, timeo;
575*3de6a9c0SDavid du Colombier 
576*3de6a9c0SDavid du Colombier 	ctlr = edev->ctlr;
577*3de6a9c0SDavid du Colombier 	qlock(&ctlr->slock);
578*3de6a9c0SDavid du Colombier 
579*3de6a9c0SDavid du Colombier 	p = nil;
580*3de6a9c0SDavid du Colombier 	if(waserror()){
581*3de6a9c0SDavid du Colombier 		qunlock(&ctlr->slock);
582*3de6a9c0SDavid du Colombier 		free(p);
583*3de6a9c0SDavid du Colombier 		nexterror();
584*3de6a9c0SDavid du Colombier 	}
585*3de6a9c0SDavid du Colombier 
586*3de6a9c0SDavid du Colombier 	/* copy hw statistics into ctlr->dtcc */
587*3de6a9c0SDavid du Colombier 	dtcc = ctlr->dtcc;
588*3de6a9c0SDavid du Colombier 	allcache->invse(dtcc, sizeof *dtcc);
589*3de6a9c0SDavid du Colombier 	ilock(&ctlr->reglock);
590*3de6a9c0SDavid du Colombier 	csr32w(ctlr, Dtccr+4, 0);
591*3de6a9c0SDavid du Colombier 	csr32w(ctlr, Dtccr, PCIWADDR(dtcc)|Cmd);	/* initiate dma? */
592*3de6a9c0SDavid du Colombier 	for(timeo = 0; timeo < 1000; timeo++){
593*3de6a9c0SDavid du Colombier 		if(!(csr32r(ctlr, Dtccr) & Cmd))
594*3de6a9c0SDavid du Colombier 			break;
595*3de6a9c0SDavid du Colombier 		delay(1);
596*3de6a9c0SDavid du Colombier 	}
597*3de6a9c0SDavid du Colombier 	iunlock(&ctlr->reglock);
598*3de6a9c0SDavid du Colombier 	if(csr32r(ctlr, Dtccr) & Cmd)
599*3de6a9c0SDavid du Colombier 		error(Eio);
600*3de6a9c0SDavid du Colombier 
601*3de6a9c0SDavid du Colombier 	edev->oerrs = dtcc->txer;
602*3de6a9c0SDavid du Colombier 	edev->crcs = dtcc->rxer;
603*3de6a9c0SDavid du Colombier 	edev->frames = dtcc->fae;
604*3de6a9c0SDavid du Colombier 	edev->buffs = dtcc->misspkt;
605*3de6a9c0SDavid du Colombier 	edev->overflows = ctlr->txdu + ctlr->rdu;
606*3de6a9c0SDavid du Colombier 
607*3de6a9c0SDavid du Colombier 	if(n == 0){
608*3de6a9c0SDavid du Colombier 		qunlock(&ctlr->slock);
609*3de6a9c0SDavid du Colombier 		poperror();
610*3de6a9c0SDavid du Colombier 		return 0;
611*3de6a9c0SDavid du Colombier 	}
612*3de6a9c0SDavid du Colombier 
613*3de6a9c0SDavid du Colombier 	if((p = malloc(READSTR)) == nil)
614*3de6a9c0SDavid du Colombier 		error(Enomem);
615*3de6a9c0SDavid du Colombier 
616*3de6a9c0SDavid du Colombier 	l = snprint(p, READSTR, "TxOk: %llud\n", dtcc->txok);
617*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "RxOk: %llud\n", dtcc->rxok);
618*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "TxEr: %llud\n", dtcc->txer);
619*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "RxEr: %ud\n", dtcc->rxer);
620*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "MissPkt: %ud\n", dtcc->misspkt);
621*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "FAE: %ud\n", dtcc->fae);
622*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "Tx1Col: %ud\n", dtcc->tx1col);
623*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "TxMCol: %ud\n", dtcc->txmcol);
624*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "RxOkPh: %llud\n", dtcc->rxokph);
625*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "RxOkBrd: %llud\n", dtcc->rxokbrd);
626*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "RxOkMu: %ud\n", dtcc->rxokmu);
627*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "TxAbt: %ud\n", dtcc->txabt);
628*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "TxUndrn: %ud\n", dtcc->txundrn);
629*3de6a9c0SDavid du Colombier 
630*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "txdu: %ud\n", ctlr->txdu);
631*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "tcpf: %ud\n", ctlr->tcpf);
632*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "udpf: %ud\n", ctlr->udpf);
633*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "ipf: %ud\n", ctlr->ipf);
634*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "fovf: %ud\n", ctlr->fovf);
635*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "ierrs: %ud\n", ctlr->ierrs);
636*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "rer: %ud\n", ctlr->rer);
637*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "rdu: %ud\n", ctlr->rdu);
638*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "punlc: %ud\n", ctlr->punlc);
639*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "fovw: %ud\n", ctlr->fovw);
640*3de6a9c0SDavid du Colombier 
641*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "tcr: %#8.8ux\n", ctlr->tcr);
642*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "rcr: %#8.8ux\n", ctlr->rcr);
643*3de6a9c0SDavid du Colombier 	l += snprint(p+l, READSTR-l, "multicast: %ud\n", ctlr->mcast);
644*3de6a9c0SDavid du Colombier 
645*3de6a9c0SDavid du Colombier 	if(ctlr->mii != nil && ctlr->mii->curphy != nil){
646*3de6a9c0SDavid du Colombier 		l += snprint(p+l, READSTR, "phy:   ");
647*3de6a9c0SDavid du Colombier 		for(i = 0; i < NMiiPhyr; i++){
648*3de6a9c0SDavid du Colombier 			if(i && ((i & 0x07) == 0))
649*3de6a9c0SDavid du Colombier 				l += snprint(p+l, READSTR-l, "\n       ");
650*3de6a9c0SDavid du Colombier 			r = miimir(ctlr->mii, i);
651*3de6a9c0SDavid du Colombier 			l += snprint(p+l, READSTR-l, " %4.4ux", r);
652*3de6a9c0SDavid du Colombier 		}
653*3de6a9c0SDavid du Colombier 		snprint(p+l, READSTR-l, "\n");
654*3de6a9c0SDavid du Colombier 	}
655*3de6a9c0SDavid du Colombier 
656*3de6a9c0SDavid du Colombier 	n = readstr(offset, a, n, p);
657*3de6a9c0SDavid du Colombier 
658*3de6a9c0SDavid du Colombier 	qunlock(&ctlr->slock);
659*3de6a9c0SDavid du Colombier 	poperror();
660*3de6a9c0SDavid du Colombier 	free(p);
661*3de6a9c0SDavid du Colombier 
662*3de6a9c0SDavid du Colombier 	return n;
663*3de6a9c0SDavid du Colombier }
664*3de6a9c0SDavid du Colombier 
665*3de6a9c0SDavid du Colombier static void
rtl8169halt(Ctlr * ctlr)666*3de6a9c0SDavid du Colombier rtl8169halt(Ctlr* ctlr)
667*3de6a9c0SDavid du Colombier {
668*3de6a9c0SDavid du Colombier 	ilock(&ctlr->reglock);
669*3de6a9c0SDavid du Colombier 	csr32w(ctlr, Timerint, 0);
670*3de6a9c0SDavid du Colombier 	csr8w(ctlr, Cr, 0);
671*3de6a9c0SDavid du Colombier 	csr16w(ctlr, Imr, 0);
672*3de6a9c0SDavid du Colombier 	csr16w(ctlr, Isr, ~0);
673*3de6a9c0SDavid du Colombier 	iunlock(&ctlr->reglock);
674*3de6a9c0SDavid du Colombier }
675*3de6a9c0SDavid du Colombier 
676*3de6a9c0SDavid du Colombier static int
rtl8169reset(Ctlr * ctlr)677*3de6a9c0SDavid du Colombier rtl8169reset(Ctlr* ctlr)
678*3de6a9c0SDavid du Colombier {
679*3de6a9c0SDavid du Colombier 	u32int r;
680*3de6a9c0SDavid du Colombier 	int timeo;
681*3de6a9c0SDavid du Colombier 
682*3de6a9c0SDavid du Colombier 	/*
683*3de6a9c0SDavid du Colombier 	 * Soft reset the controller.
684*3de6a9c0SDavid du Colombier 	 */
685*3de6a9c0SDavid du Colombier 	ilock(&ctlr->reglock);
686*3de6a9c0SDavid du Colombier 	csr8w(ctlr, Cr, Rst);
687*3de6a9c0SDavid du Colombier 	for(r = timeo = 0; timeo < 1000; timeo++){
688*3de6a9c0SDavid du Colombier 		r = csr8r(ctlr, Cr);
689*3de6a9c0SDavid du Colombier 		if(!(r & Rst))
690*3de6a9c0SDavid du Colombier 			break;
691*3de6a9c0SDavid du Colombier 		delay(1);
692*3de6a9c0SDavid du Colombier 	}
693*3de6a9c0SDavid du Colombier 	iunlock(&ctlr->reglock);
694*3de6a9c0SDavid du Colombier 
695*3de6a9c0SDavid du Colombier 	rtl8169halt(ctlr);
696*3de6a9c0SDavid du Colombier 
697*3de6a9c0SDavid du Colombier 	if(r & Rst)
698*3de6a9c0SDavid du Colombier 		return -1;
699*3de6a9c0SDavid du Colombier 	return 0;
700*3de6a9c0SDavid du Colombier }
701*3de6a9c0SDavid du Colombier 
702*3de6a9c0SDavid du Colombier static void
rtl8169shutdown(Ether * ether)703*3de6a9c0SDavid du Colombier rtl8169shutdown(Ether *ether)
704*3de6a9c0SDavid du Colombier {
705*3de6a9c0SDavid du Colombier 	rtl8169reset(ether->ctlr);
706*3de6a9c0SDavid du Colombier }
707*3de6a9c0SDavid du Colombier 
708*3de6a9c0SDavid du Colombier static int
rtl8169replenish(Ether * edev)709*3de6a9c0SDavid du Colombier rtl8169replenish(Ether *edev)
710*3de6a9c0SDavid du Colombier {
711*3de6a9c0SDavid du Colombier 	int rdt;
712*3de6a9c0SDavid du Colombier 	Block *bp;
713*3de6a9c0SDavid du Colombier 	Ctlr *ctlr;
714*3de6a9c0SDavid du Colombier 	D *d;
715*3de6a9c0SDavid du Colombier 
716*3de6a9c0SDavid du Colombier 	ctlr = edev->ctlr;
717*3de6a9c0SDavid du Colombier 	if (ctlr->nrd == 0) {
718*3de6a9c0SDavid du Colombier 		iprint("rtl8169replenish: not yet initialised\n");
719*3de6a9c0SDavid du Colombier 		return -1;
720*3de6a9c0SDavid du Colombier 	}
721*3de6a9c0SDavid du Colombier 	rdt = ctlr->rdt;
722*3de6a9c0SDavid du Colombier 	assert(ctlr->rb);
723*3de6a9c0SDavid du Colombier 	assert(ctlr->rd);
724*3de6a9c0SDavid du Colombier 	while(NEXT(rdt, ctlr->nrd) != ctlr->rdh){
725*3de6a9c0SDavid du Colombier 		d = &ctlr->rd[rdt];
726*3de6a9c0SDavid du Colombier 		if (d == nil)
727*3de6a9c0SDavid du Colombier 			panic("rtl8169replenish: nil ctlr->rd[%d]", rdt);
728*3de6a9c0SDavid du Colombier 		if (d->control & Own) {	/* ctlr owns it? shouldn't happen */
729*3de6a9c0SDavid du Colombier 			iprint("replenish: descriptor owned by hw\n");
730*3de6a9c0SDavid du Colombier 			break;
731*3de6a9c0SDavid du Colombier 		}
732*3de6a9c0SDavid du Colombier 		if(ctlr->rb[rdt] == nil){
733*3de6a9c0SDavid du Colombier 			bp = rballoc();
734*3de6a9c0SDavid du Colombier 			if(bp == nil){
735*3de6a9c0SDavid du Colombier 				iprint("rtl8169: no available buffers\n");
736*3de6a9c0SDavid du Colombier 				break;
737*3de6a9c0SDavid du Colombier 			}
738*3de6a9c0SDavid du Colombier 			ctlr->rb[rdt] = bp;
739*3de6a9c0SDavid du Colombier 			d->addrhi = 0;
740*3de6a9c0SDavid du Colombier 			coherence();
741*3de6a9c0SDavid du Colombier 			d->addrlo = PCIWADDR(bp->rp);
742*3de6a9c0SDavid du Colombier 			coherence();
743*3de6a9c0SDavid du Colombier 		} else
744*3de6a9c0SDavid du Colombier 			iprint("8169: replenish: rx overrun\n");
745*3de6a9c0SDavid du Colombier 		d->control = (d->control & ~RxflMASK) | Mps | Own;
746*3de6a9c0SDavid du Colombier 		coherence();
747*3de6a9c0SDavid du Colombier 
748*3de6a9c0SDavid du Colombier 		rdt = NEXT(rdt, ctlr->nrd);
749*3de6a9c0SDavid du Colombier 		ctlr->nrdfree++;
750*3de6a9c0SDavid du Colombier 	}
751*3de6a9c0SDavid du Colombier 	ctlr->rdt = rdt;
752*3de6a9c0SDavid du Colombier 	coherence();
753*3de6a9c0SDavid du Colombier 	return 0;
754*3de6a9c0SDavid du Colombier }
755*3de6a9c0SDavid du Colombier 
756*3de6a9c0SDavid du Colombier static void
ckrderrs(Ctlr * ctlr,Block * bp,ulong control)757*3de6a9c0SDavid du Colombier ckrderrs(Ctlr *ctlr, Block *bp, ulong control)
758*3de6a9c0SDavid du Colombier {
759*3de6a9c0SDavid du Colombier 	if(control & Fovf)
760*3de6a9c0SDavid du Colombier 		ctlr->fovf++;
761*3de6a9c0SDavid du Colombier 	if(control & Mar)
762*3de6a9c0SDavid du Colombier 		ctlr->mcast++;
763*3de6a9c0SDavid du Colombier 
764*3de6a9c0SDavid du Colombier 	switch(control & (Pid1|Pid0)){
765*3de6a9c0SDavid du Colombier 	case Pid0:
766*3de6a9c0SDavid du Colombier 		if(control & Tcpf){
767*3de6a9c0SDavid du Colombier 			iprint("8169: bad tcp checksum\n");
768*3de6a9c0SDavid du Colombier 			ctlr->tcpf++;
769*3de6a9c0SDavid du Colombier 			break;
770*3de6a9c0SDavid du Colombier 		}
771*3de6a9c0SDavid du Colombier 		bp->flag |= Btcpck;
772*3de6a9c0SDavid du Colombier 		break;
773*3de6a9c0SDavid du Colombier 	case Pid1:
774*3de6a9c0SDavid du Colombier 		if(control & Udpf){
775*3de6a9c0SDavid du Colombier 			iprint("8169: bad udp checksum\n");
776*3de6a9c0SDavid du Colombier 			ctlr->udpf++;
777*3de6a9c0SDavid du Colombier 			break;
778*3de6a9c0SDavid du Colombier 		}
779*3de6a9c0SDavid du Colombier 		bp->flag |= Budpck;
780*3de6a9c0SDavid du Colombier 		break;
781*3de6a9c0SDavid du Colombier 	case Pid1|Pid0:
782*3de6a9c0SDavid du Colombier 		if(control & Ipf){
783*3de6a9c0SDavid du Colombier 			iprint("8169: bad ip checksum\n");
784*3de6a9c0SDavid du Colombier 			ctlr->ipf++;
785*3de6a9c0SDavid du Colombier 			break;
786*3de6a9c0SDavid du Colombier 		}
787*3de6a9c0SDavid du Colombier 		bp->flag |= Bipck;
788*3de6a9c0SDavid du Colombier 		break;
789*3de6a9c0SDavid du Colombier 	}
790*3de6a9c0SDavid du Colombier }
791*3de6a9c0SDavid du Colombier 
792*3de6a9c0SDavid du Colombier static void
badpkt(Ether * edev,int rdh,ulong control)793*3de6a9c0SDavid du Colombier badpkt(Ether *edev, int rdh, ulong control)
794*3de6a9c0SDavid du Colombier {
795*3de6a9c0SDavid du Colombier 	Ctlr *ctlr;
796*3de6a9c0SDavid du Colombier 
797*3de6a9c0SDavid du Colombier 	ctlr = edev->ctlr;
798*3de6a9c0SDavid du Colombier 	/* Res is only valid if Fs is set */
799*3de6a9c0SDavid du Colombier 	if(control & Res)
800*3de6a9c0SDavid du Colombier 		iprint("8169: rcv error; d->control %#.8lux\n", control);
801*3de6a9c0SDavid du Colombier 	else if (control == 0) {		/* buggered? */
802*3de6a9c0SDavid du Colombier 		if (edev->link)
803*3de6a9c0SDavid du Colombier 			iprint("8169: rcv: d->control==0 (wtf?)\n");
804*3de6a9c0SDavid du Colombier 	} else {
805*3de6a9c0SDavid du Colombier 		ctlr->frag++;
806*3de6a9c0SDavid du Colombier 		iprint("8169: rcv'd frag; d->control %#.8lux\n", control);
807*3de6a9c0SDavid du Colombier 	}
808*3de6a9c0SDavid du Colombier 	if (ctlr->rb[rdh])
809*3de6a9c0SDavid du Colombier 		freeb(ctlr->rb[rdh]);
810*3de6a9c0SDavid du Colombier }
811*3de6a9c0SDavid du Colombier 
812*3de6a9c0SDavid du Colombier void
qpkt(Ether * edev,int rdh,ulong control)813*3de6a9c0SDavid du Colombier qpkt(Ether *edev, int rdh, ulong control)
814*3de6a9c0SDavid du Colombier {
815*3de6a9c0SDavid du Colombier 	int len;
816*3de6a9c0SDavid du Colombier 	Block *bp;
817*3de6a9c0SDavid du Colombier 	Ctlr *ctlr;
818*3de6a9c0SDavid du Colombier 
819*3de6a9c0SDavid du Colombier 	ctlr = edev->ctlr;
820*3de6a9c0SDavid du Colombier 	len = (control & RxflMASK) - 4;
821*3de6a9c0SDavid du Colombier 	if ((uint)len > Mps)
822*3de6a9c0SDavid du Colombier 		if (len < 0)
823*3de6a9c0SDavid du Colombier 			panic("8169: received pkt non-existent");
824*3de6a9c0SDavid du Colombier 		else if (len > Mps)
825*3de6a9c0SDavid du Colombier 			panic("8169: received pkt too big");
826*3de6a9c0SDavid du Colombier 	bp = ctlr->rb[rdh];
827*3de6a9c0SDavid du Colombier 	bp->wp = bp->rp + len;
828*3de6a9c0SDavid du Colombier 	bp->next = nil;
829*3de6a9c0SDavid du Colombier 
830*3de6a9c0SDavid du Colombier 	allcache->invse(bp->rp, len);	/* clear any stale cached packet */
831*3de6a9c0SDavid du Colombier 	ckrderrs(ctlr, bp, control);
832*3de6a9c0SDavid du Colombier 	etheriq(edev, bp, 1);
833*3de6a9c0SDavid du Colombier 
834*3de6a9c0SDavid du Colombier 	if(Debug > 1)
835*3de6a9c0SDavid du Colombier 		iprint("R%d ", len);
836*3de6a9c0SDavid du Colombier }
837*3de6a9c0SDavid du Colombier 
838*3de6a9c0SDavid du Colombier static int
pktstoread(void * v)839*3de6a9c0SDavid du Colombier pktstoread(void* v)
840*3de6a9c0SDavid du Colombier {
841*3de6a9c0SDavid du Colombier 	Ctlr *ctlr = v;
842*3de6a9c0SDavid du Colombier 
843*3de6a9c0SDavid du Colombier 	return ctlr->isr & (Fovw|Rdu|Rer|Rok) &&
844*3de6a9c0SDavid du Colombier 		!(ctlr->rd[ctlr->rdh].control & Own);
845*3de6a9c0SDavid du Colombier }
846*3de6a9c0SDavid du Colombier 
847*3de6a9c0SDavid du Colombier static void
rproc(void * arg)848*3de6a9c0SDavid du Colombier rproc(void* arg)
849*3de6a9c0SDavid du Colombier {
850*3de6a9c0SDavid du Colombier 	int rdh;
851*3de6a9c0SDavid du Colombier 	ulong control;
852*3de6a9c0SDavid du Colombier 	Ctlr *ctlr;
853*3de6a9c0SDavid du Colombier 	D *rd;
854*3de6a9c0SDavid du Colombier 	Ether *edev;
855*3de6a9c0SDavid du Colombier 
856*3de6a9c0SDavid du Colombier 	edev = arg;
857*3de6a9c0SDavid du Colombier 	ctlr = edev->ctlr;
858*3de6a9c0SDavid du Colombier 	for(;;){
859*3de6a9c0SDavid du Colombier 		/* wait for next interrupt */
860*3de6a9c0SDavid du Colombier 		ilock(&ctlr->reglock);
861*3de6a9c0SDavid du Colombier 		ctlr->imr |= Fovw|Rdu|Rer|Rok;
862*3de6a9c0SDavid du Colombier 		csr16w(ctlr, Imr, ctlr->imr);
863*3de6a9c0SDavid du Colombier 		iunlock(&ctlr->reglock);
864*3de6a9c0SDavid du Colombier 
865*3de6a9c0SDavid du Colombier 		sleep(&ctlr->rrendez, pktstoread, ctlr);
866*3de6a9c0SDavid du Colombier 
867*3de6a9c0SDavid du Colombier 		/* clear saved isr bits */
868*3de6a9c0SDavid du Colombier 		ilock(&ctlr->reglock);
869*3de6a9c0SDavid du Colombier 		ctlr->isr &= ~(Fovw|Rdu|Rer|Rok);
870*3de6a9c0SDavid du Colombier 		iunlock(&ctlr->reglock);
871*3de6a9c0SDavid du Colombier 
872*3de6a9c0SDavid du Colombier 		rdh = ctlr->rdh;
873*3de6a9c0SDavid du Colombier 		for (rd = &ctlr->rd[rdh]; !(rd->control & Own);
874*3de6a9c0SDavid du Colombier 		     rd = &ctlr->rd[rdh]){
875*3de6a9c0SDavid du Colombier 			control = rd->control;
876*3de6a9c0SDavid du Colombier 			if((control & (Fs|Ls|Res)) == (Fs|Ls))
877*3de6a9c0SDavid du Colombier 				qpkt(edev, rdh, control);
878*3de6a9c0SDavid du Colombier 			else
879*3de6a9c0SDavid du Colombier 				badpkt(edev, rdh, control);
880*3de6a9c0SDavid du Colombier 			ctlr->rb[rdh] = nil;
881*3de6a9c0SDavid du Colombier 			coherence();
882*3de6a9c0SDavid du Colombier 			rd->control &= Eor;
883*3de6a9c0SDavid du Colombier 			coherence();
884*3de6a9c0SDavid du Colombier 
885*3de6a9c0SDavid du Colombier 			ctlr->nrdfree--;
886*3de6a9c0SDavid du Colombier 			rdh = NEXT(rdh, ctlr->nrd);
887*3de6a9c0SDavid du Colombier 			if(ctlr->nrdfree < ctlr->nrd/2) {
888*3de6a9c0SDavid du Colombier 				/* replenish reads ctlr->rdh */
889*3de6a9c0SDavid du Colombier 				ctlr->rdh = rdh;
890*3de6a9c0SDavid du Colombier 				rtl8169replenish(edev);
891*3de6a9c0SDavid du Colombier 				/* if replenish called restart, rdh is reset */
892*3de6a9c0SDavid du Colombier 				rdh = ctlr->rdh;
893*3de6a9c0SDavid du Colombier 			}
894*3de6a9c0SDavid du Colombier 		}
895*3de6a9c0SDavid du Colombier 		ctlr->rdh = rdh;
896*3de6a9c0SDavid du Colombier 	}
897*3de6a9c0SDavid du Colombier }
898*3de6a9c0SDavid du Colombier 
899*3de6a9c0SDavid du Colombier static int
pktstosend(void * v)900*3de6a9c0SDavid du Colombier pktstosend(void* v)
901*3de6a9c0SDavid du Colombier {
902*3de6a9c0SDavid du Colombier 	Ether *edev = v;
903*3de6a9c0SDavid du Colombier 	Ctlr *ctlr = edev->ctlr;
904*3de6a9c0SDavid du Colombier 
905*3de6a9c0SDavid du Colombier 	return ctlr->isr & (Ter|Tok) &&
906*3de6a9c0SDavid du Colombier 		!(ctlr->td[ctlr->tdh].control & Own) && edev->link;
907*3de6a9c0SDavid du Colombier }
908*3de6a9c0SDavid du Colombier 
909*3de6a9c0SDavid du Colombier static void
tproc(void * arg)910*3de6a9c0SDavid du Colombier tproc(void* arg)
911*3de6a9c0SDavid du Colombier {
912*3de6a9c0SDavid du Colombier 	int x, len;
913*3de6a9c0SDavid du Colombier 	Block *bp;
914*3de6a9c0SDavid du Colombier 	Ctlr *ctlr;
915*3de6a9c0SDavid du Colombier 	D *d;
916*3de6a9c0SDavid du Colombier 	Ether *edev;
917*3de6a9c0SDavid du Colombier 
918*3de6a9c0SDavid du Colombier 	edev = arg;
919*3de6a9c0SDavid du Colombier 	ctlr = edev->ctlr;
920*3de6a9c0SDavid du Colombier 	for(;;){
921*3de6a9c0SDavid du Colombier 		/* wait for next interrupt */
922*3de6a9c0SDavid du Colombier 		ilock(&ctlr->reglock);
923*3de6a9c0SDavid du Colombier 		ctlr->imr |= Ter|Tok;
924*3de6a9c0SDavid du Colombier 		csr16w(ctlr, Imr, ctlr->imr);
925*3de6a9c0SDavid du Colombier 		iunlock(&ctlr->reglock);
926*3de6a9c0SDavid du Colombier 
927*3de6a9c0SDavid du Colombier 		sleep(&ctlr->trendez, pktstosend, edev);
928*3de6a9c0SDavid du Colombier 
929*3de6a9c0SDavid du Colombier 		/* clear saved isr bits */
930*3de6a9c0SDavid du Colombier 		ilock(&ctlr->reglock);
931*3de6a9c0SDavid du Colombier 		ctlr->isr &= ~(Ter|Tok);
932*3de6a9c0SDavid du Colombier 		iunlock(&ctlr->reglock);
933*3de6a9c0SDavid du Colombier 
934*3de6a9c0SDavid du Colombier 		/* reclaim transmitted Blocks */
935*3de6a9c0SDavid du Colombier 		for(x = ctlr->tdh; ctlr->ntq > 0; x = NEXT(x, ctlr->ntd)){
936*3de6a9c0SDavid du Colombier 			d = &ctlr->td[x];
937*3de6a9c0SDavid du Colombier 			if(d == nil || d->control & Own)
938*3de6a9c0SDavid du Colombier 				break;
939*3de6a9c0SDavid du Colombier 
940*3de6a9c0SDavid du Colombier 			/*
941*3de6a9c0SDavid du Colombier 			 * Free it up.
942*3de6a9c0SDavid du Colombier 			 * Need to clean the descriptor here? Not really.
943*3de6a9c0SDavid du Colombier 			 * Simple freeb for now (no chain and freeblist).
944*3de6a9c0SDavid du Colombier 			 * Use ntq count for now.
945*3de6a9c0SDavid du Colombier 			 */
946*3de6a9c0SDavid du Colombier 			freeb(ctlr->tb[x]);
947*3de6a9c0SDavid du Colombier 			ctlr->tb[x] = nil;
948*3de6a9c0SDavid du Colombier 			d->control &= Eor;
949*3de6a9c0SDavid du Colombier 			coherence();
950*3de6a9c0SDavid du Colombier 
951*3de6a9c0SDavid du Colombier 			ctlr->ntq--;
952*3de6a9c0SDavid du Colombier 		}
953*3de6a9c0SDavid du Colombier 		ctlr->tdh = x;
954*3de6a9c0SDavid du Colombier 
955*3de6a9c0SDavid du Colombier 		if (ctlr->ntq > 0)
956*3de6a9c0SDavid du Colombier 			csr8w(ctlr, Tppoll, Npq); /* kick xmiter to keep it going */
957*3de6a9c0SDavid du Colombier 		/* copy as much of my output q as possible into output ring */
958*3de6a9c0SDavid du Colombier 		x = ctlr->tdt;
959*3de6a9c0SDavid du Colombier 		while(ctlr->ntq < (ctlr->ntd-1)){
960*3de6a9c0SDavid du Colombier 			if((bp = qget(edev->oq)) == nil)
961*3de6a9c0SDavid du Colombier 				break;
962*3de6a9c0SDavid du Colombier 
963*3de6a9c0SDavid du Colombier 			/* make sure the whole packet is in ram */
964*3de6a9c0SDavid du Colombier 			len = BLEN(bp);
965*3de6a9c0SDavid du Colombier 			allcache->wbse(bp->rp, len);
966*3de6a9c0SDavid du Colombier 
967*3de6a9c0SDavid du Colombier 			d = &ctlr->td[x];
968*3de6a9c0SDavid du Colombier 			assert(d);
969*3de6a9c0SDavid du Colombier 			assert(!(d->control & Own));
970*3de6a9c0SDavid du Colombier 			d->addrhi = 0;
971*3de6a9c0SDavid du Colombier 			d->addrlo = PCIWADDR(bp->rp);
972*3de6a9c0SDavid du Colombier 			ctlr->tb[x] = bp;
973*3de6a9c0SDavid du Colombier 			coherence();
974*3de6a9c0SDavid du Colombier 			d->control = (d->control & ~TxflMASK) |
975*3de6a9c0SDavid du Colombier 				Own | Fs | Ls | len;
976*3de6a9c0SDavid du Colombier 			coherence();
977*3de6a9c0SDavid du Colombier 
978*3de6a9c0SDavid du Colombier 			if(Debug > 1)
979*3de6a9c0SDavid du Colombier 				iprint("T%d ", len);
980*3de6a9c0SDavid du Colombier 
981*3de6a9c0SDavid du Colombier 			x = NEXT(x, ctlr->ntd);
982*3de6a9c0SDavid du Colombier 			ctlr->ntq++;
983*3de6a9c0SDavid du Colombier 
984*3de6a9c0SDavid du Colombier 			ctlr->tdt = x;
985*3de6a9c0SDavid du Colombier 			coherence();
986*3de6a9c0SDavid du Colombier 			csr8w(ctlr, Tppoll, Npq);	/* kick xmiter again */
987*3de6a9c0SDavid du Colombier 		}
988*3de6a9c0SDavid du Colombier 		if(x != ctlr->tdt){		/* added new packet(s)? */
989*3de6a9c0SDavid du Colombier 			ctlr->tdt = x;
990*3de6a9c0SDavid du Colombier 			coherence();
991*3de6a9c0SDavid du Colombier 			csr8w(ctlr, Tppoll, Npq);
992*3de6a9c0SDavid du Colombier 		}
993*3de6a9c0SDavid du Colombier 		else if(ctlr->ntq >= (ctlr->ntd-1))
994*3de6a9c0SDavid du Colombier 			ctlr->txdu++;
995*3de6a9c0SDavid du Colombier 	}
996*3de6a9c0SDavid du Colombier }
997*3de6a9c0SDavid du Colombier 
998*3de6a9c0SDavid du Colombier static int
rtl8169init(Ether * edev)999*3de6a9c0SDavid du Colombier rtl8169init(Ether* edev)
1000*3de6a9c0SDavid du Colombier {
1001*3de6a9c0SDavid du Colombier 	u32int r;
1002*3de6a9c0SDavid du Colombier 	Ctlr *ctlr;
1003*3de6a9c0SDavid du Colombier 	ushort cplusc;
1004*3de6a9c0SDavid du Colombier 
1005*3de6a9c0SDavid du Colombier 	ctlr = edev->ctlr;
1006*3de6a9c0SDavid du Colombier 	ilock(&ctlr->ilock);
1007*3de6a9c0SDavid du Colombier 	rtl8169reset(ctlr);
1008*3de6a9c0SDavid du Colombier 
1009*3de6a9c0SDavid du Colombier 	ilock(&ctlr->reglock);
1010*3de6a9c0SDavid du Colombier 	switch(ctlr->pciv){
1011*3de6a9c0SDavid du Colombier 	case Rtl8169sc:
1012*3de6a9c0SDavid du Colombier 		csr8w(ctlr, Cr, 0);
1013*3de6a9c0SDavid du Colombier 		break;
1014*3de6a9c0SDavid du Colombier 	case Rtl8168b:
1015*3de6a9c0SDavid du Colombier 	case Rtl8169c:
1016*3de6a9c0SDavid du Colombier 		/* 8168b manual says set c+ reg first, then command */
1017*3de6a9c0SDavid du Colombier 		csr16w(ctlr, Cplusc, 0x2000);		/* magic */
1018*3de6a9c0SDavid du Colombier 		csr8w(ctlr, Cr, 0);
1019*3de6a9c0SDavid du Colombier 		break;
1020*3de6a9c0SDavid du Colombier 	}
1021*3de6a9c0SDavid du Colombier 
1022*3de6a9c0SDavid du Colombier 	/*
1023*3de6a9c0SDavid du Colombier 	 * MAC Address is not settable on some (all?) chips.
1024*3de6a9c0SDavid du Colombier 	 * Must put chip into config register write enable mode.
1025*3de6a9c0SDavid du Colombier 	 */
1026*3de6a9c0SDavid du Colombier 	csr8w(ctlr, Cr9346, Eem1|Eem0);
1027*3de6a9c0SDavid du Colombier 
1028*3de6a9c0SDavid du Colombier 	/*
1029*3de6a9c0SDavid du Colombier 	 * Transmitter.
1030*3de6a9c0SDavid du Colombier 	 */
1031*3de6a9c0SDavid du Colombier 	memset(ctlr->td, 0, sizeof(D)*ctlr->ntd);
1032*3de6a9c0SDavid du Colombier 	ctlr->tdh = ctlr->tdt = 0;
1033*3de6a9c0SDavid du Colombier 	ctlr->ntq = 0;
1034*3de6a9c0SDavid du Colombier 	ctlr->td[ctlr->ntd-1].control = Eor;
1035*3de6a9c0SDavid du Colombier 
1036*3de6a9c0SDavid du Colombier 	/*
1037*3de6a9c0SDavid du Colombier 	 * Receiver.
1038*3de6a9c0SDavid du Colombier 	 * Need to do something here about the multicast filter.
1039*3de6a9c0SDavid du Colombier 	 */
1040*3de6a9c0SDavid du Colombier 	memset(ctlr->rd, 0, sizeof(D)*ctlr->nrd);
1041*3de6a9c0SDavid du Colombier 	ctlr->nrdfree = ctlr->rdh = ctlr->rdt = 0;
1042*3de6a9c0SDavid du Colombier 	ctlr->rd[ctlr->nrd-1].control = Eor;
1043*3de6a9c0SDavid du Colombier 
1044*3de6a9c0SDavid du Colombier 	rtl8169replenish(edev);
1045*3de6a9c0SDavid du Colombier 
1046*3de6a9c0SDavid du Colombier 	switch(ctlr->pciv){
1047*3de6a9c0SDavid du Colombier 	default:
1048*3de6a9c0SDavid du Colombier 		ctlr->rcr = Rxfthnone|Mrxdmaunlimited|Ab|Apm;
1049*3de6a9c0SDavid du Colombier 		break;
1050*3de6a9c0SDavid du Colombier 	case Rtl8168b:
1051*3de6a9c0SDavid du Colombier 	case Rtl8169c:
1052*3de6a9c0SDavid du Colombier 		ctlr->rcr = Rxfthnone|6<<MrxdmaSHIFT|Ab|Apm; /* DMA max 1024 */
1053*3de6a9c0SDavid du Colombier 		break;
1054*3de6a9c0SDavid du Colombier 	}
1055*3de6a9c0SDavid du Colombier 
1056*3de6a9c0SDavid du Colombier 	/*
1057*3de6a9c0SDavid du Colombier 	 * Setting Mulrw in Cplusc disables the Tx/Rx DMA burst
1058*3de6a9c0SDavid du Colombier 	 * settings in Tcr/Rcr; the (1<<14) is magic.
1059*3de6a9c0SDavid du Colombier 	 */
1060*3de6a9c0SDavid du Colombier 	cplusc = csr16r(ctlr, Cplusc) & ~(1<<14);
1061*3de6a9c0SDavid du Colombier 	switch(ctlr->pciv){
1062*3de6a9c0SDavid du Colombier 	case Rtl8168b:
1063*3de6a9c0SDavid du Colombier 	case Rtl8169c:
1064*3de6a9c0SDavid du Colombier 		cplusc |= Pktcntoff | Init1;
1065*3de6a9c0SDavid du Colombier 		break;
1066*3de6a9c0SDavid du Colombier 	}
1067*3de6a9c0SDavid du Colombier 	cplusc |= /*Rxchksum|*/Mulrw;
1068*3de6a9c0SDavid du Colombier 	switch(ctlr->macv){
1069*3de6a9c0SDavid du Colombier 	default:
1070*3de6a9c0SDavid du Colombier 		panic("ether8169: unknown macv %#08ux for vid %#ux did %#ux",
1071*3de6a9c0SDavid du Colombier 			ctlr->macv, ctlr->pcidev->vid, ctlr->pcidev->did);
1072*3de6a9c0SDavid du Colombier 	case Macv01:
1073*3de6a9c0SDavid du Colombier 		break;
1074*3de6a9c0SDavid du Colombier 	case Macv02:
1075*3de6a9c0SDavid du Colombier 	case Macv03:
1076*3de6a9c0SDavid du Colombier 		cplusc |= 1<<14;			/* magic */
1077*3de6a9c0SDavid du Colombier 		break;
1078*3de6a9c0SDavid du Colombier 	case Macv05:
1079*3de6a9c0SDavid du Colombier 		/*
1080*3de6a9c0SDavid du Colombier 		 * This is interpreted from clearly bogus code
1081*3de6a9c0SDavid du Colombier 		 * in the manufacturer-supplied driver, it could
1082*3de6a9c0SDavid du Colombier 		 * be wrong. Untested.
1083*3de6a9c0SDavid du Colombier 		 */
1084*3de6a9c0SDavid du Colombier 		r = csr8r(ctlr, Config2) & 0x07;
1085*3de6a9c0SDavid du Colombier 		if(r == 0x01)				/* 66MHz PCI */
1086*3de6a9c0SDavid du Colombier 			csr32w(ctlr, 0x7C, 0x0007FFFF);	/* magic */
1087*3de6a9c0SDavid du Colombier 		else
1088*3de6a9c0SDavid du Colombier 			csr32w(ctlr, 0x7C, 0x0007FF00);	/* magic */
1089*3de6a9c0SDavid du Colombier 		pciclrmwi(ctlr->pcidev);
1090*3de6a9c0SDavid du Colombier 		break;
1091*3de6a9c0SDavid du Colombier 	case Macv13:
1092*3de6a9c0SDavid du Colombier 		/*
1093*3de6a9c0SDavid du Colombier 		 * This is interpreted from clearly bogus code
1094*3de6a9c0SDavid du Colombier 		 * in the manufacturer-supplied driver, it could
1095*3de6a9c0SDavid du Colombier 		 * be wrong. Untested.
1096*3de6a9c0SDavid du Colombier 		 */
1097*3de6a9c0SDavid du Colombier 		pcicfgw8(ctlr->pcidev, 0x68, 0x00);	/* magic */
1098*3de6a9c0SDavid du Colombier 		pcicfgw8(ctlr->pcidev, 0x69, 0x08);	/* magic */
1099*3de6a9c0SDavid du Colombier 		break;
1100*3de6a9c0SDavid du Colombier 	case Macv04:
1101*3de6a9c0SDavid du Colombier 	case Macv07:
1102*3de6a9c0SDavid du Colombier 	case Macv07a:
1103*3de6a9c0SDavid du Colombier 	case Macv11:
1104*3de6a9c0SDavid du Colombier 	case Macv12:
1105*3de6a9c0SDavid du Colombier 	case Macv12a:
1106*3de6a9c0SDavid du Colombier 	case Macv14:
1107*3de6a9c0SDavid du Colombier 	case Macv15:
1108*3de6a9c0SDavid du Colombier 	case Macv25:
1109*3de6a9c0SDavid du Colombier 		break;
1110*3de6a9c0SDavid du Colombier 	}
1111*3de6a9c0SDavid du Colombier 
1112*3de6a9c0SDavid du Colombier 	/*
1113*3de6a9c0SDavid du Colombier 	 * Enable receiver/transmitter.
1114*3de6a9c0SDavid du Colombier 	 * Need to do this first or some of the settings below
1115*3de6a9c0SDavid du Colombier 	 * won't take.
1116*3de6a9c0SDavid du Colombier 	 */
1117*3de6a9c0SDavid du Colombier 	switch(ctlr->pciv){
1118*3de6a9c0SDavid du Colombier 	default:
1119*3de6a9c0SDavid du Colombier 		csr8w(ctlr, Cr, Te|Re);
1120*3de6a9c0SDavid du Colombier 		csr32w(ctlr, Tcr, Ifg1|Ifg0|Mtxdmaunlimited);
1121*3de6a9c0SDavid du Colombier 		csr32w(ctlr, Rcr, ctlr->rcr);
1122*3de6a9c0SDavid du Colombier 		break;
1123*3de6a9c0SDavid du Colombier 	case Rtl8169sc:
1124*3de6a9c0SDavid du Colombier 	case Rtl8168b:
1125*3de6a9c0SDavid du Colombier 		break;
1126*3de6a9c0SDavid du Colombier 	}
1127*3de6a9c0SDavid du Colombier 	ctlr->mchash = 0;
1128*3de6a9c0SDavid du Colombier 	csr32w(ctlr, Mar0,   0);
1129*3de6a9c0SDavid du Colombier 	csr32w(ctlr, Mar0+4, 0);
1130*3de6a9c0SDavid du Colombier 
1131*3de6a9c0SDavid du Colombier 	/*
1132*3de6a9c0SDavid du Colombier 	 * Interrupts.
1133*3de6a9c0SDavid du Colombier 	 * Disable Tdu for now, the transmit routine will tidy.
1134*3de6a9c0SDavid du Colombier 	 * Tdu means the NIC ran out of descriptors to send (i.e., the
1135*3de6a9c0SDavid du Colombier 	 * output ring is empty), so it doesn't really need to ever be on.
1136*3de6a9c0SDavid du Colombier 	 *
1137*3de6a9c0SDavid du Colombier 	 * The timer runs at the PCI(-E) clock frequency, 125MHz for PCI-E,
1138*3de6a9c0SDavid du Colombier 	 * presumably 66MHz for PCI.  Thus the units for PCI-E controllers
1139*3de6a9c0SDavid du Colombier 	 * (e.g., 8168) are 8ns, and only the buggy 8168 seems to need to use
1140*3de6a9c0SDavid du Colombier 	 * timeouts to keep from stalling.
1141*3de6a9c0SDavid du Colombier 	 */
1142*3de6a9c0SDavid du Colombier 	csr32w(ctlr, Tctr, 0);
1143*3de6a9c0SDavid du Colombier 	/* Tok makes the whole system run faster */
1144*3de6a9c0SDavid du Colombier 	ctlr->imr = Serr|Fovw|Punlc|Rdu|Ter|Tok|Rer|Rok;
1145*3de6a9c0SDavid du Colombier 	switch(ctlr->pciv){
1146*3de6a9c0SDavid du Colombier 	case Rtl8169sc:
1147*3de6a9c0SDavid du Colombier 	case Rtl8168b:
1148*3de6a9c0SDavid du Colombier 		/* alleged workaround for rx fifo overflow on 8168[bd] */
1149*3de6a9c0SDavid du Colombier 		ctlr->imr &= ~Rdu;
1150*3de6a9c0SDavid du Colombier 		break;
1151*3de6a9c0SDavid du Colombier 	}
1152*3de6a9c0SDavid du Colombier 	csr16w(ctlr, Imr, ctlr->imr);
1153*3de6a9c0SDavid du Colombier 
1154*3de6a9c0SDavid du Colombier 	/*
1155*3de6a9c0SDavid du Colombier 	 * Clear missed-packet counter;
1156*3de6a9c0SDavid du Colombier 	 * clear early transmit threshold value;
1157*3de6a9c0SDavid du Colombier 	 * set the descriptor ring base addresses;
1158*3de6a9c0SDavid du Colombier 	 * set the maximum receive packet size;
1159*3de6a9c0SDavid du Colombier 	 * no early-receive interrupts.
1160*3de6a9c0SDavid du Colombier 	 *
1161*3de6a9c0SDavid du Colombier 	 * note: the maximum rx size is a filter.  the size of the buffer
1162*3de6a9c0SDavid du Colombier 	 * in the descriptor ring is still honored.  we will toss >Mtu
1163*3de6a9c0SDavid du Colombier 	 * packets because they've been fragmented into multiple
1164*3de6a9c0SDavid du Colombier 	 * rx buffers.
1165*3de6a9c0SDavid du Colombier 	 */
1166*3de6a9c0SDavid du Colombier 	csr32w(ctlr, Mpc, 0);
1167*3de6a9c0SDavid du Colombier 	if (ctlr->pcie)
1168*3de6a9c0SDavid du Colombier 		csr8w(ctlr, Mtps, Mps / 128);
1169*3de6a9c0SDavid du Colombier 	else
1170*3de6a9c0SDavid du Colombier 		csr8w(ctlr, Etx, 0x3f);		/* max; no early transmission */
1171*3de6a9c0SDavid du Colombier 	csr32w(ctlr, Tnpds+4, 0);
1172*3de6a9c0SDavid du Colombier 	csr32w(ctlr, Tnpds, PCIWADDR(ctlr->td));
1173*3de6a9c0SDavid du Colombier 	csr32w(ctlr, Rdsar+4, 0);
1174*3de6a9c0SDavid du Colombier 	csr32w(ctlr, Rdsar, PCIWADDR(ctlr->rd));
1175*3de6a9c0SDavid du Colombier 	csr16w(ctlr, Rms, 2048);		/* was Mps; see above comment */
1176*3de6a9c0SDavid du Colombier 	r = csr16r(ctlr, Mulint) & 0xF000;	/* no early rx interrupts */
1177*3de6a9c0SDavid du Colombier 	csr16w(ctlr, Mulint, r);
1178*3de6a9c0SDavid du Colombier 	csr16w(ctlr, Cplusc, cplusc);
1179*3de6a9c0SDavid du Colombier 	csr16w(ctlr, Coal, 0);
1180*3de6a9c0SDavid du Colombier 
1181*3de6a9c0SDavid du Colombier 	/*
1182*3de6a9c0SDavid du Colombier 	 * Set configuration.
1183*3de6a9c0SDavid du Colombier 	 */
1184*3de6a9c0SDavid du Colombier 	switch(ctlr->pciv){
1185*3de6a9c0SDavid du Colombier 	case Rtl8169sc:
1186*3de6a9c0SDavid du Colombier 		csr8w(ctlr, Cr, Te|Re);
1187*3de6a9c0SDavid du Colombier 		csr32w(ctlr, Tcr, Ifg1|Ifg0|Mtxdmaunlimited);
1188*3de6a9c0SDavid du Colombier 		csr32w(ctlr, Rcr, ctlr->rcr);
1189*3de6a9c0SDavid du Colombier 		break;
1190*3de6a9c0SDavid du Colombier 	case Rtl8168b:
1191*3de6a9c0SDavid du Colombier 	case Rtl8169c:
1192*3de6a9c0SDavid du Colombier 		csr16w(ctlr, Cplusc, 0x2000);		/* magic */
1193*3de6a9c0SDavid du Colombier 		csr8w(ctlr, Cr, Te|Re);
1194*3de6a9c0SDavid du Colombier 		csr32w(ctlr, Tcr, Ifg1|Ifg0|6<<MtxdmaSHIFT); /* DMA max 1024 */
1195*3de6a9c0SDavid du Colombier 		csr32w(ctlr, Rcr, ctlr->rcr);
1196*3de6a9c0SDavid du Colombier 		break;
1197*3de6a9c0SDavid du Colombier 	}
1198*3de6a9c0SDavid du Colombier 	ctlr->tcr = csr32r(ctlr, Tcr);
1199*3de6a9c0SDavid du Colombier 	csr8w(ctlr, Cr9346, 0);
1200*3de6a9c0SDavid du Colombier 
1201*3de6a9c0SDavid du Colombier 	iunlock(&ctlr->reglock);
1202*3de6a9c0SDavid du Colombier 	iunlock(&ctlr->ilock);
1203*3de6a9c0SDavid du Colombier 
1204*3de6a9c0SDavid du Colombier //	rtl8169mii(ctlr);
1205*3de6a9c0SDavid du Colombier 
1206*3de6a9c0SDavid du Colombier 	return 0;
1207*3de6a9c0SDavid du Colombier }
1208*3de6a9c0SDavid du Colombier 
1209*3de6a9c0SDavid du Colombier static void
rtl8169attach(Ether * edev)1210*3de6a9c0SDavid du Colombier rtl8169attach(Ether* edev)
1211*3de6a9c0SDavid du Colombier {
1212*3de6a9c0SDavid du Colombier 	int timeo, s, i;
1213*3de6a9c0SDavid du Colombier 	char name[KNAMELEN];
1214*3de6a9c0SDavid du Colombier 	Block *bp;
1215*3de6a9c0SDavid du Colombier 	Ctlr *ctlr;
1216*3de6a9c0SDavid du Colombier 
1217*3de6a9c0SDavid du Colombier 	ctlr = edev->ctlr;
1218*3de6a9c0SDavid du Colombier 	s = splhi();
1219*3de6a9c0SDavid du Colombier 	qlock(&ctlr->alock);
1220*3de6a9c0SDavid du Colombier 	if(ctlr->init || waserror()) {
1221*3de6a9c0SDavid du Colombier 		qunlock(&ctlr->alock);
1222*3de6a9c0SDavid du Colombier 		splx(s);
1223*3de6a9c0SDavid du Colombier 		return;
1224*3de6a9c0SDavid du Colombier 	}
1225*3de6a9c0SDavid du Colombier 	ctlr->td = ucallocalign(sizeof(D)*Ntd, 256, 0);
1226*3de6a9c0SDavid du Colombier 	ctlr->tb = malloc(Ntd*sizeof(Block*));
1227*3de6a9c0SDavid du Colombier 	ctlr->ntd = Ntd;
1228*3de6a9c0SDavid du Colombier 
1229*3de6a9c0SDavid du Colombier 	ctlr->rd = ucallocalign(sizeof(D)*Nrd, 256, 0);
1230*3de6a9c0SDavid du Colombier 	ctlr->rb = malloc(Nrd*sizeof(Block*));
1231*3de6a9c0SDavid du Colombier 	ctlr->nrd = Nrd;
1232*3de6a9c0SDavid du Colombier 
1233*3de6a9c0SDavid du Colombier 	ctlr->dtcc = mallocalign(sizeof(Dtcc), 64, 0, 0);
1234*3de6a9c0SDavid du Colombier 	if(waserror()){
1235*3de6a9c0SDavid du Colombier 		free(ctlr->td);
1236*3de6a9c0SDavid du Colombier 		free(ctlr->tb);
1237*3de6a9c0SDavid du Colombier 		free(ctlr->rd);
1238*3de6a9c0SDavid du Colombier 		free(ctlr->rb);
1239*3de6a9c0SDavid du Colombier 		free(ctlr->dtcc);
1240*3de6a9c0SDavid du Colombier 		nexterror();
1241*3de6a9c0SDavid du Colombier 	}
1242*3de6a9c0SDavid du Colombier 	if(ctlr->td == nil || ctlr->tb == nil || ctlr->rd == nil ||
1243*3de6a9c0SDavid du Colombier 	   ctlr->rb == nil || ctlr->dtcc == nil)
1244*3de6a9c0SDavid du Colombier 		error(Enomem);
1245*3de6a9c0SDavid du Colombier 
1246*3de6a9c0SDavid du Colombier 	/* allocate private receive-buffer pool */
1247*3de6a9c0SDavid du Colombier 	ctlr->nrb = Nrb;
1248*3de6a9c0SDavid du Colombier 	for(i = 0; i < Nrb; i++){
1249*3de6a9c0SDavid du Colombier 		if((bp = allocb(Mps)) == nil)
1250*3de6a9c0SDavid du Colombier 			error(Enomem);
1251*3de6a9c0SDavid du Colombier 		bp->free = rbfree;
1252*3de6a9c0SDavid du Colombier 		freeb(bp);
1253*3de6a9c0SDavid du Colombier 	}
1254*3de6a9c0SDavid du Colombier 
1255*3de6a9c0SDavid du Colombier 	rtl8169init(edev);
1256*3de6a9c0SDavid du Colombier 	ctlr->init = 1;
1257*3de6a9c0SDavid du Colombier 	qunlock(&ctlr->alock);
1258*3de6a9c0SDavid du Colombier 	splx(s);
1259*3de6a9c0SDavid du Colombier 	poperror();				/* free */
1260*3de6a9c0SDavid du Colombier 	poperror();				/* qunlock */
1261*3de6a9c0SDavid du Colombier 
1262*3de6a9c0SDavid du Colombier 	/* signal secondary cpus that l1 ptes are stable */
1263*3de6a9c0SDavid du Colombier 	l1ptstable.word = 1;
1264*3de6a9c0SDavid du Colombier 	allcache->wbse(&l1ptstable, sizeof l1ptstable);
1265*3de6a9c0SDavid du Colombier 
1266*3de6a9c0SDavid du Colombier 	s = spllo();
1267*3de6a9c0SDavid du Colombier 	/* Don't wait long for link to be ready. */
1268*3de6a9c0SDavid du Colombier 	for(timeo = 0; timeo < 50 && miistatus(ctlr->mii) != 0; timeo++)
1269*3de6a9c0SDavid du Colombier //		tsleep(&up->sleep, return0, 0, 100); /* fewer miistatus msgs */
1270*3de6a9c0SDavid du Colombier 		delay(100);
1271*3de6a9c0SDavid du Colombier 
1272*3de6a9c0SDavid du Colombier 	while (!edev->link)
1273*3de6a9c0SDavid du Colombier 		tsleep(&up->sleep, return0, 0, 10);
1274*3de6a9c0SDavid du Colombier 	splx(s);
1275*3de6a9c0SDavid du Colombier 
1276*3de6a9c0SDavid du Colombier 	snprint(name, KNAMELEN, "#l%drproc", edev->ctlrno);
1277*3de6a9c0SDavid du Colombier 	kproc(name, rproc, edev);
1278*3de6a9c0SDavid du Colombier 
1279*3de6a9c0SDavid du Colombier 	snprint(name, KNAMELEN, "#l%dtproc", edev->ctlrno);
1280*3de6a9c0SDavid du Colombier 	kproc(name, tproc, edev);
1281*3de6a9c0SDavid du Colombier }
1282*3de6a9c0SDavid du Colombier 
1283*3de6a9c0SDavid du Colombier /* call with ctlr->reglock held */
1284*3de6a9c0SDavid du Colombier static void
rtl8169link(Ether * edev)1285*3de6a9c0SDavid du Colombier rtl8169link(Ether* edev)
1286*3de6a9c0SDavid du Colombier {
1287*3de6a9c0SDavid du Colombier 	uint r;
1288*3de6a9c0SDavid du Colombier 	int limit;
1289*3de6a9c0SDavid du Colombier 	Ctlr *ctlr;
1290*3de6a9c0SDavid du Colombier 
1291*3de6a9c0SDavid du Colombier 	ctlr = edev->ctlr;
1292*3de6a9c0SDavid du Colombier 
1293*3de6a9c0SDavid du Colombier 	if(!((r = csr8r(ctlr, Phystatus)) & Linksts)){
1294*3de6a9c0SDavid du Colombier 		if (edev->link) {
1295*3de6a9c0SDavid du Colombier 			edev->link = 0;
1296*3de6a9c0SDavid du Colombier 			csr8w(ctlr, Cr, Re);
1297*3de6a9c0SDavid du Colombier 			iprint("#l%d: link down\n", edev->ctlrno);
1298*3de6a9c0SDavid du Colombier 		}
1299*3de6a9c0SDavid du Colombier 		return;
1300*3de6a9c0SDavid du Colombier 	}
1301*3de6a9c0SDavid du Colombier 	if (edev->link == 0) {
1302*3de6a9c0SDavid du Colombier 		edev->link = 1;
1303*3de6a9c0SDavid du Colombier 		csr8w(ctlr, Cr, Te|Re);
1304*3de6a9c0SDavid du Colombier 		iprint("#l%d: link up\n", edev->ctlrno);
1305*3de6a9c0SDavid du Colombier 	}
1306*3de6a9c0SDavid du Colombier 	limit = 256*1024;
1307*3de6a9c0SDavid du Colombier 	if(r & Speed10){
1308*3de6a9c0SDavid du Colombier 		edev->mbps = 10;
1309*3de6a9c0SDavid du Colombier 		limit = 65*1024;
1310*3de6a9c0SDavid du Colombier 	} else if(r & Speed100)
1311*3de6a9c0SDavid du Colombier 		edev->mbps = 100;
1312*3de6a9c0SDavid du Colombier 	else if(r & Speed1000)
1313*3de6a9c0SDavid du Colombier 		edev->mbps = 1000;
1314*3de6a9c0SDavid du Colombier 
1315*3de6a9c0SDavid du Colombier 	if(edev->oq != nil)
1316*3de6a9c0SDavid du Colombier 		qsetlimit(edev->oq, limit);
1317*3de6a9c0SDavid du Colombier }
1318*3de6a9c0SDavid du Colombier 
1319*3de6a9c0SDavid du Colombier static void
rtl8169transmit(Ether * edev)1320*3de6a9c0SDavid du Colombier rtl8169transmit(Ether* edev)
1321*3de6a9c0SDavid du Colombier {
1322*3de6a9c0SDavid du Colombier 	Ctlr *ctlr;
1323*3de6a9c0SDavid du Colombier 
1324*3de6a9c0SDavid du Colombier 	ctlr = edev->ctlr;
1325*3de6a9c0SDavid du Colombier 	if (ctlr == nil || ctlr->ntd == 0) {
1326*3de6a9c0SDavid du Colombier 		iprint("rtl8169transmit: not yet initialised\n");
1327*3de6a9c0SDavid du Colombier 		return;
1328*3de6a9c0SDavid du Colombier 	}
1329*3de6a9c0SDavid du Colombier 	wakeup(&ctlr->trendez);
1330*3de6a9c0SDavid du Colombier }
1331*3de6a9c0SDavid du Colombier 
1332*3de6a9c0SDavid du Colombier /*
1333*3de6a9c0SDavid du Colombier  * the controller has lost its mind, so reset it.
1334*3de6a9c0SDavid du Colombier  * call with ctlr->reglock held.
1335*3de6a9c0SDavid du Colombier  */
1336*3de6a9c0SDavid du Colombier static void
restart(Ether * edev,char * why)1337*3de6a9c0SDavid du Colombier restart(Ether *edev, char *why)
1338*3de6a9c0SDavid du Colombier {
1339*3de6a9c0SDavid du Colombier 	int i, s, del;
1340*3de6a9c0SDavid du Colombier 	Ctlr *ctlr;
1341*3de6a9c0SDavid du Colombier 	static int inrestart;
1342*3de6a9c0SDavid du Colombier 	static Lock rstrtlck;
1343*3de6a9c0SDavid du Colombier 
1344*3de6a9c0SDavid du Colombier 	/* keep other cpus out */
1345*3de6a9c0SDavid du Colombier 	s = splhi();
1346*3de6a9c0SDavid du Colombier 	if (inrestart) {
1347*3de6a9c0SDavid du Colombier 		splx(s);
1348*3de6a9c0SDavid du Colombier 		return;
1349*3de6a9c0SDavid du Colombier 	}
1350*3de6a9c0SDavid du Colombier 	ilock(&rstrtlck);
1351*3de6a9c0SDavid du Colombier 
1352*3de6a9c0SDavid du Colombier 	ctlr = edev->ctlr;
1353*3de6a9c0SDavid du Colombier 	if (ctlr == nil || !ctlr->init) {
1354*3de6a9c0SDavid du Colombier 		iunlock(&rstrtlck);
1355*3de6a9c0SDavid du Colombier 		splx(s);
1356*3de6a9c0SDavid du Colombier 		return;
1357*3de6a9c0SDavid du Colombier 	}
1358*3de6a9c0SDavid du Colombier 
1359*3de6a9c0SDavid du Colombier 	if (Debug)
1360*3de6a9c0SDavid du Colombier 		iprint("#l%d: restart due to %s\n", edev->ctlrno, why);
1361*3de6a9c0SDavid du Colombier 	inrestart = 1;
1362*3de6a9c0SDavid du Colombier 
1363*3de6a9c0SDavid du Colombier 	/* process any pkts in the rings */
1364*3de6a9c0SDavid du Colombier 	wakeup(&ctlr->rrendez);
1365*3de6a9c0SDavid du Colombier 	coherence();
1366*3de6a9c0SDavid du Colombier 	rtl8169transmit(edev);
1367*3de6a9c0SDavid du Colombier 	/* allow time to drain 1024-buffer ring */
1368*3de6a9c0SDavid du Colombier 	for (del = 0; del < 13 && ctlr->ntq > 0; del++)
1369*3de6a9c0SDavid du Colombier 		delay(1);
1370*3de6a9c0SDavid du Colombier 
1371*3de6a9c0SDavid du Colombier 	iunlock(&ctlr->reglock);
1372*3de6a9c0SDavid du Colombier 	rtl8169reset(ctlr);
1373*3de6a9c0SDavid du Colombier 	/* free any remaining unprocessed input buffers */
1374*3de6a9c0SDavid du Colombier 	for (i = 0; i < ctlr->nrd; i++) {
1375*3de6a9c0SDavid du Colombier 		freeb(ctlr->rb[i]);
1376*3de6a9c0SDavid du Colombier 		ctlr->rb[i] = nil;
1377*3de6a9c0SDavid du Colombier 	}
1378*3de6a9c0SDavid du Colombier 	rtl8169init(edev);
1379*3de6a9c0SDavid du Colombier 	ilock(&ctlr->reglock);
1380*3de6a9c0SDavid du Colombier 
1381*3de6a9c0SDavid du Colombier 	rtl8169link(edev);
1382*3de6a9c0SDavid du Colombier 	rtl8169transmit(edev);		/* drain any output queue */
1383*3de6a9c0SDavid du Colombier 	wakeup(&ctlr->rrendez);
1384*3de6a9c0SDavid du Colombier 
1385*3de6a9c0SDavid du Colombier 	inrestart = 0;
1386*3de6a9c0SDavid du Colombier 
1387*3de6a9c0SDavid du Colombier 	iunlock(&rstrtlck);
1388*3de6a9c0SDavid du Colombier 	splx(s);
1389*3de6a9c0SDavid du Colombier }
1390*3de6a9c0SDavid du Colombier 
1391*3de6a9c0SDavid du Colombier static ulong
rcvdiag(Ether * edev,ulong isr)1392*3de6a9c0SDavid du Colombier rcvdiag(Ether *edev, ulong isr)
1393*3de6a9c0SDavid du Colombier {
1394*3de6a9c0SDavid du Colombier 	Ctlr *ctlr;
1395*3de6a9c0SDavid du Colombier 
1396*3de6a9c0SDavid du Colombier 	ctlr = edev->ctlr;
1397*3de6a9c0SDavid du Colombier 	if(!(isr & (Punlc|Rok)))
1398*3de6a9c0SDavid du Colombier 		ctlr->ierrs++;
1399*3de6a9c0SDavid du Colombier 	if(isr & Rer)
1400*3de6a9c0SDavid du Colombier 		ctlr->rer++;
1401*3de6a9c0SDavid du Colombier 	if(isr & Rdu)
1402*3de6a9c0SDavid du Colombier 		ctlr->rdu++;
1403*3de6a9c0SDavid du Colombier 	if(isr & Punlc)
1404*3de6a9c0SDavid du Colombier 		ctlr->punlc++;
1405*3de6a9c0SDavid du Colombier 	if(isr & Fovw)
1406*3de6a9c0SDavid du Colombier 		ctlr->fovw++;
1407*3de6a9c0SDavid du Colombier 	if (isr & (Fovw|Rdu|Rer)) {
1408*3de6a9c0SDavid du Colombier 		if (isr & ~(Tdu|Tok|Rok))		/* harmless */
1409*3de6a9c0SDavid du Colombier 			iprint("#l%d: isr %8.8#lux\n", edev->ctlrno, isr);
1410*3de6a9c0SDavid du Colombier 		restart(edev, "rcv error");
1411*3de6a9c0SDavid du Colombier 		isr = ~0;
1412*3de6a9c0SDavid du Colombier 	}
1413*3de6a9c0SDavid du Colombier 	return isr;
1414*3de6a9c0SDavid du Colombier }
1415*3de6a9c0SDavid du Colombier 
1416*3de6a9c0SDavid du Colombier void
rtl8169interrupt(Ureg *,void * arg)1417*3de6a9c0SDavid du Colombier rtl8169interrupt(Ureg*, void* arg)
1418*3de6a9c0SDavid du Colombier {
1419*3de6a9c0SDavid du Colombier 	Ctlr *ctlr;
1420*3de6a9c0SDavid du Colombier 	Ether *edev;
1421*3de6a9c0SDavid du Colombier 	u32int isr;
1422*3de6a9c0SDavid du Colombier 
1423*3de6a9c0SDavid du Colombier 	edev = arg;
1424*3de6a9c0SDavid du Colombier 	ctlr = edev->ctlr;
1425*3de6a9c0SDavid du Colombier 	ilock(&ctlr->reglock);
1426*3de6a9c0SDavid du Colombier 
1427*3de6a9c0SDavid du Colombier 	while((isr = csr16r(ctlr, Isr)) != 0 && isr != 0xFFFF){
1428*3de6a9c0SDavid du Colombier 		ctlr->isr |= isr;		/* merge bits for [rt]proc */
1429*3de6a9c0SDavid du Colombier 		csr16w(ctlr, Isr, isr);		/* dismiss? */
1430*3de6a9c0SDavid du Colombier 		if((isr & ctlr->imr) == 0)
1431*3de6a9c0SDavid du Colombier 			break;
1432*3de6a9c0SDavid du Colombier 		if(isr & Fovw && ctlr->pciv == Rtl8168b) {
1433*3de6a9c0SDavid du Colombier 			/*
1434*3de6a9c0SDavid du Colombier 			 * Fovw means we got behind; relatively common on 8168.
1435*3de6a9c0SDavid du Colombier 			 * this is a big hammer, but it gets things going again.
1436*3de6a9c0SDavid du Colombier 			 */
1437*3de6a9c0SDavid du Colombier 			ctlr->fovw++;
1438*3de6a9c0SDavid du Colombier 			restart(edev, "rx fifo overrun");
1439*3de6a9c0SDavid du Colombier 			break;
1440*3de6a9c0SDavid du Colombier 		}
1441*3de6a9c0SDavid du Colombier 		if(isr & (Fovw|Punlc|Rdu|Rer|Rok)) {
1442*3de6a9c0SDavid du Colombier 			ctlr->imr &= ~(Fovw|Rdu|Rer|Rok);
1443*3de6a9c0SDavid du Colombier 			csr16w(ctlr, Imr, ctlr->imr);
1444*3de6a9c0SDavid du Colombier 			wakeup(&ctlr->rrendez);
1445*3de6a9c0SDavid du Colombier 
1446*3de6a9c0SDavid du Colombier 			if (isr & (Fovw|Punlc|Rdu|Rer)) {
1447*3de6a9c0SDavid du Colombier 				isr = rcvdiag(edev, isr);
1448*3de6a9c0SDavid du Colombier 				if (isr == ~0)
1449*3de6a9c0SDavid du Colombier 					break;		/* restarted */
1450*3de6a9c0SDavid du Colombier 			}
1451*3de6a9c0SDavid du Colombier 			isr &= ~(Fovw|Rdu|Rer|Rok);
1452*3de6a9c0SDavid du Colombier 		}
1453*3de6a9c0SDavid du Colombier 		if(isr & (Ter|Tok)){
1454*3de6a9c0SDavid du Colombier 			ctlr->imr &= ~(Ter|Tok);
1455*3de6a9c0SDavid du Colombier 			csr16w(ctlr, Imr, ctlr->imr);
1456*3de6a9c0SDavid du Colombier 			wakeup(&ctlr->trendez);
1457*3de6a9c0SDavid du Colombier 
1458*3de6a9c0SDavid du Colombier 			if (isr & Ter)
1459*3de6a9c0SDavid du Colombier 				iprint("xmit err; isr %8.8#ux\n", isr);
1460*3de6a9c0SDavid du Colombier 			isr &= ~(Ter|Tok);
1461*3de6a9c0SDavid du Colombier 		}
1462*3de6a9c0SDavid du Colombier 
1463*3de6a9c0SDavid du Colombier 		if(isr & Punlc){
1464*3de6a9c0SDavid du Colombier 			rtl8169link(edev);
1465*3de6a9c0SDavid du Colombier 			isr &= ~Punlc;
1466*3de6a9c0SDavid du Colombier 		}
1467*3de6a9c0SDavid du Colombier 
1468*3de6a9c0SDavid du Colombier 		/*
1469*3de6a9c0SDavid du Colombier 		 * Some of the reserved bits get set sometimes...
1470*3de6a9c0SDavid du Colombier 		 */
1471*3de6a9c0SDavid du Colombier 		if(isr & (Serr|Fovw|Punlc|Rdu|Ter|Tok|Rer|Rok))
1472*3de6a9c0SDavid du Colombier 			panic("rtl8169interrupt: imr %#4.4ux isr %#4.4ux",
1473*3de6a9c0SDavid du Colombier 				csr16r(ctlr, Imr), isr);
1474*3de6a9c0SDavid du Colombier 	}
1475*3de6a9c0SDavid du Colombier 	if (edev->link && ctlr->ntq > 0)
1476*3de6a9c0SDavid du Colombier 		csr8w(ctlr, Tppoll, Npq); /* kick xmiter to keep it going */
1477*3de6a9c0SDavid du Colombier 	iunlock(&ctlr->reglock);
1478*3de6a9c0SDavid du Colombier 	/*
1479*3de6a9c0SDavid du Colombier 	 * extinguish pci-e controller interrupt source.
1480*3de6a9c0SDavid du Colombier 	 * should be done more cleanly.
1481*3de6a9c0SDavid du Colombier 	 */
1482*3de6a9c0SDavid du Colombier 	if (ctlr->pcie)
1483*3de6a9c0SDavid du Colombier 		pcieintrdone();
1484*3de6a9c0SDavid du Colombier }
1485*3de6a9c0SDavid du Colombier 
1486*3de6a9c0SDavid du Colombier int
vetmacv(Ctlr * ctlr,uint * macv)1487*3de6a9c0SDavid du Colombier vetmacv(Ctlr *ctlr, uint *macv)
1488*3de6a9c0SDavid du Colombier {
1489*3de6a9c0SDavid du Colombier 	*macv = csr32r(ctlr, Tcr) & HwveridMASK;
1490*3de6a9c0SDavid du Colombier 	switch(*macv){
1491*3de6a9c0SDavid du Colombier 	default:
1492*3de6a9c0SDavid du Colombier 		return -1;
1493*3de6a9c0SDavid du Colombier 	case Macv01:
1494*3de6a9c0SDavid du Colombier 	case Macv02:
1495*3de6a9c0SDavid du Colombier 	case Macv03:
1496*3de6a9c0SDavid du Colombier 	case Macv04:
1497*3de6a9c0SDavid du Colombier 	case Macv05:
1498*3de6a9c0SDavid du Colombier 	case Macv07:
1499*3de6a9c0SDavid du Colombier 	case Macv07a:
1500*3de6a9c0SDavid du Colombier 	case Macv11:
1501*3de6a9c0SDavid du Colombier 	case Macv12:
1502*3de6a9c0SDavid du Colombier 	case Macv12a:
1503*3de6a9c0SDavid du Colombier 	case Macv13:
1504*3de6a9c0SDavid du Colombier 	case Macv14:
1505*3de6a9c0SDavid du Colombier 	case Macv15:
1506*3de6a9c0SDavid du Colombier 	case Macv25:
1507*3de6a9c0SDavid du Colombier 		break;
1508*3de6a9c0SDavid du Colombier 	}
1509*3de6a9c0SDavid du Colombier 	return 0;
1510*3de6a9c0SDavid du Colombier }
1511*3de6a9c0SDavid du Colombier 
1512*3de6a9c0SDavid du Colombier static void
rtl8169pci(void)1513*3de6a9c0SDavid du Colombier rtl8169pci(void)
1514*3de6a9c0SDavid du Colombier {
1515*3de6a9c0SDavid du Colombier 	Pcidev *p;
1516*3de6a9c0SDavid du Colombier 	Ctlr *ctlr;
1517*3de6a9c0SDavid du Colombier 	int i, pcie;
1518*3de6a9c0SDavid du Colombier 	uint macv, bar;
1519*3de6a9c0SDavid du Colombier 	void *mem;
1520*3de6a9c0SDavid du Colombier 
1521*3de6a9c0SDavid du Colombier 	p = nil;
1522*3de6a9c0SDavid du Colombier 	while(p = pcimatch(p, 0, 0)){
1523*3de6a9c0SDavid du Colombier 		if(p->ccrb != 0x02 || p->ccru != 0)
1524*3de6a9c0SDavid du Colombier 			continue;
1525*3de6a9c0SDavid du Colombier 
1526*3de6a9c0SDavid du Colombier 		pcie = 0;
1527*3de6a9c0SDavid du Colombier 		switch(i = ((p->did<<16)|p->vid)){
1528*3de6a9c0SDavid du Colombier 		default:
1529*3de6a9c0SDavid du Colombier 			continue;
1530*3de6a9c0SDavid du Colombier 		case Rtl8100e:			/* RTL810[01]E ? */
1531*3de6a9c0SDavid du Colombier 		case Rtl8168b:			/* RTL8168B */
1532*3de6a9c0SDavid du Colombier 			pcie = 1;
1533*3de6a9c0SDavid du Colombier 			break;
1534*3de6a9c0SDavid du Colombier 		case Rtl8169c:			/* RTL8169C */
1535*3de6a9c0SDavid du Colombier 		case Rtl8169sc:			/* RTL8169SC */
1536*3de6a9c0SDavid du Colombier 		case Rtl8169:			/* RTL8169 */
1537*3de6a9c0SDavid du Colombier 			break;
1538*3de6a9c0SDavid du Colombier 		case (0xC107<<16)|0x1259:	/* Corega CG-LAPCIGT */
1539*3de6a9c0SDavid du Colombier 			i = Rtl8169;
1540*3de6a9c0SDavid du Colombier 			break;
1541*3de6a9c0SDavid du Colombier 		}
1542*3de6a9c0SDavid du Colombier 
1543*3de6a9c0SDavid du Colombier 		bar = p->mem[2].bar & ~0x0F;
1544*3de6a9c0SDavid du Colombier 		assert(bar != 0);
1545*3de6a9c0SDavid du Colombier 		assert(!(p->mem[2].bar & Barioaddr));
1546*3de6a9c0SDavid du Colombier 		if(0) iprint("rtl8169: %d-bit register accesses\n",
1547*3de6a9c0SDavid du Colombier 			((p->mem[2].bar >> Barwidthshift) & Barwidthmask) ==
1548*3de6a9c0SDavid du Colombier 			 Barwidth32? 32: 64);
1549*3de6a9c0SDavid du Colombier 		mem = (void *)bar;	/* don't need to vmap on trimslice */
1550*3de6a9c0SDavid du Colombier 		if(mem == 0){
1551*3de6a9c0SDavid du Colombier 			print("rtl8169: can't map %#ux\n", bar);
1552*3de6a9c0SDavid du Colombier 			continue;
1553*3de6a9c0SDavid du Colombier 		}
1554*3de6a9c0SDavid du Colombier 		ctlr = malloc(sizeof(Ctlr));
1555*3de6a9c0SDavid du Colombier 		if(ctlr == nil)
1556*3de6a9c0SDavid du Colombier 			error(Enomem);
1557*3de6a9c0SDavid du Colombier 		ctlr->nic = mem;
1558*3de6a9c0SDavid du Colombier 		ctlr->port = bar;
1559*3de6a9c0SDavid du Colombier 		ctlr->pcidev = p;
1560*3de6a9c0SDavid du Colombier 		ctlr->pciv = i;
1561*3de6a9c0SDavid du Colombier 		ctlr->pcie = pcie;
1562*3de6a9c0SDavid du Colombier 
1563*3de6a9c0SDavid du Colombier 		if(vetmacv(ctlr, &macv) == -1){
1564*3de6a9c0SDavid du Colombier 			free(ctlr);
1565*3de6a9c0SDavid du Colombier 			print("rtl8169: unknown mac %.4ux %.8ux\n", p->did, macv);
1566*3de6a9c0SDavid du Colombier 			continue;
1567*3de6a9c0SDavid du Colombier 		}
1568*3de6a9c0SDavid du Colombier 
1569*3de6a9c0SDavid du Colombier 		if(pcigetpms(p) > 0){
1570*3de6a9c0SDavid du Colombier 			pcisetpms(p, 0);
1571*3de6a9c0SDavid du Colombier 
1572*3de6a9c0SDavid du Colombier 			for(i = 0; i < 6; i++)
1573*3de6a9c0SDavid du Colombier 				pcicfgw32(p, PciBAR0+i*4, p->mem[i].bar);
1574*3de6a9c0SDavid du Colombier 			pcicfgw8(p, PciINTL, p->intl);
1575*3de6a9c0SDavid du Colombier 			pcicfgw8(p, PciLTR, p->ltr);
1576*3de6a9c0SDavid du Colombier 			pcicfgw8(p, PciCLS, p->cls);
1577*3de6a9c0SDavid du Colombier 			pcicfgw16(p, PciPCR, p->pcr);
1578*3de6a9c0SDavid du Colombier 		}
1579*3de6a9c0SDavid du Colombier 
1580*3de6a9c0SDavid du Colombier 		if(rtl8169reset(ctlr)){
1581*3de6a9c0SDavid du Colombier 			free(ctlr);
1582*3de6a9c0SDavid du Colombier 			continue;
1583*3de6a9c0SDavid du Colombier 		}
1584*3de6a9c0SDavid du Colombier 
1585*3de6a9c0SDavid du Colombier 		/*
1586*3de6a9c0SDavid du Colombier 		 * Extract the chip hardware version,
1587*3de6a9c0SDavid du Colombier 		 * needed to configure each properly.
1588*3de6a9c0SDavid du Colombier 		 */
1589*3de6a9c0SDavid du Colombier 		ctlr->macv = macv;
1590*3de6a9c0SDavid du Colombier 
1591*3de6a9c0SDavid du Colombier 		rtl8169mii(ctlr);
1592*3de6a9c0SDavid du Colombier 		pcisetbme(p);
1593*3de6a9c0SDavid du Colombier 
1594*3de6a9c0SDavid du Colombier 		if(rtl8169ctlrhead != nil)
1595*3de6a9c0SDavid du Colombier 			rtl8169ctlrtail->next = ctlr;
1596*3de6a9c0SDavid du Colombier 		else
1597*3de6a9c0SDavid du Colombier 			rtl8169ctlrhead = ctlr;
1598*3de6a9c0SDavid du Colombier 		rtl8169ctlrtail = ctlr;
1599*3de6a9c0SDavid du Colombier 	}
1600*3de6a9c0SDavid du Colombier }
1601*3de6a9c0SDavid du Colombier 
1602*3de6a9c0SDavid du Colombier static int
rtl8169pnp(Ether * edev)1603*3de6a9c0SDavid du Colombier rtl8169pnp(Ether* edev)
1604*3de6a9c0SDavid du Colombier {
1605*3de6a9c0SDavid du Colombier 	u32int r;
1606*3de6a9c0SDavid du Colombier 	Ctlr *ctlr;
1607*3de6a9c0SDavid du Colombier 	uchar ea[Eaddrlen];
1608*3de6a9c0SDavid du Colombier 	static int once;
1609*3de6a9c0SDavid du Colombier 
1610*3de6a9c0SDavid du Colombier 	if(once == 0){
1611*3de6a9c0SDavid du Colombier 		once = 1;
1612*3de6a9c0SDavid du Colombier 		rtl8169pci();
1613*3de6a9c0SDavid du Colombier 	}
1614*3de6a9c0SDavid du Colombier 
1615*3de6a9c0SDavid du Colombier 	/*
1616*3de6a9c0SDavid du Colombier 	 * Any adapter matches if no edev->port is supplied,
1617*3de6a9c0SDavid du Colombier 	 * otherwise the ports must match.
1618*3de6a9c0SDavid du Colombier 	 */
1619*3de6a9c0SDavid du Colombier 	for(ctlr = rtl8169ctlrhead; ctlr != nil; ctlr = ctlr->next){
1620*3de6a9c0SDavid du Colombier 		if(ctlr->active)
1621*3de6a9c0SDavid du Colombier 			continue;
1622*3de6a9c0SDavid du Colombier 		if(edev->port == 0 || edev->port == ctlr->port){
1623*3de6a9c0SDavid du Colombier 			ctlr->active = 1;
1624*3de6a9c0SDavid du Colombier 			break;
1625*3de6a9c0SDavid du Colombier 		}
1626*3de6a9c0SDavid du Colombier 	}
1627*3de6a9c0SDavid du Colombier 	if(ctlr == nil)
1628*3de6a9c0SDavid du Colombier 		return -1;
1629*3de6a9c0SDavid du Colombier 
1630*3de6a9c0SDavid du Colombier 	edev->ctlr = ctlr;
1631*3de6a9c0SDavid du Colombier 	ctlr->ether = edev;
1632*3de6a9c0SDavid du Colombier 	edev->port = ctlr->port;
1633*3de6a9c0SDavid du Colombier //	edev->irq = ctlr->pcidev->intl;	/* incorrect on trimslice */
1634*3de6a9c0SDavid du Colombier 	edev->irq = Pcieirq;		/* trimslice: non-msi pci-e intr */
1635*3de6a9c0SDavid du Colombier 	edev->tbdf = ctlr->pcidev->tbdf;
1636*3de6a9c0SDavid du Colombier 	edev->mbps = 1000;
1637*3de6a9c0SDavid du Colombier 	edev->maxmtu = Mtu;
1638*3de6a9c0SDavid du Colombier 
1639*3de6a9c0SDavid du Colombier 	/*
1640*3de6a9c0SDavid du Colombier 	 * Check if the adapter's station address is to be overridden.
1641*3de6a9c0SDavid du Colombier 	 * If not, read it from the device and set in edev->ea.
1642*3de6a9c0SDavid du Colombier 	 */
1643*3de6a9c0SDavid du Colombier 	memset(ea, 0, Eaddrlen);
1644*3de6a9c0SDavid du Colombier 	if(memcmp(ea, edev->ea, Eaddrlen) == 0){
1645*3de6a9c0SDavid du Colombier 		r = csr32r(ctlr, Idr0);
1646*3de6a9c0SDavid du Colombier 		edev->ea[0] = r;
1647*3de6a9c0SDavid du Colombier 		edev->ea[1] = r>>8;
1648*3de6a9c0SDavid du Colombier 		edev->ea[2] = r>>16;
1649*3de6a9c0SDavid du Colombier 		edev->ea[3] = r>>24;
1650*3de6a9c0SDavid du Colombier 		r = csr32r(ctlr, Idr0+4);
1651*3de6a9c0SDavid du Colombier 		edev->ea[4] = r;
1652*3de6a9c0SDavid du Colombier 		edev->ea[5] = r>>8;
1653*3de6a9c0SDavid du Colombier 	}
1654*3de6a9c0SDavid du Colombier 
1655*3de6a9c0SDavid du Colombier 	edev->attach = rtl8169attach;
1656*3de6a9c0SDavid du Colombier 	edev->transmit = rtl8169transmit;
1657*3de6a9c0SDavid du Colombier 	edev->interrupt = rtl8169interrupt;
1658*3de6a9c0SDavid du Colombier 	edev->ifstat = rtl8169ifstat;
1659*3de6a9c0SDavid du Colombier 
1660*3de6a9c0SDavid du Colombier 	edev->arg = edev;
1661*3de6a9c0SDavid du Colombier 	edev->promiscuous = rtl8169promiscuous;
1662*3de6a9c0SDavid du Colombier 	edev->multicast = rtl8169multicast;
1663*3de6a9c0SDavid du Colombier 	edev->shutdown = rtl8169shutdown;
1664*3de6a9c0SDavid du Colombier 
1665*3de6a9c0SDavid du Colombier 	ilock(&ctlr->reglock);
1666*3de6a9c0SDavid du Colombier 	rtl8169link(edev);
1667*3de6a9c0SDavid du Colombier 	iunlock(&ctlr->reglock);
1668*3de6a9c0SDavid du Colombier 	return 0;
1669*3de6a9c0SDavid du Colombier }
1670*3de6a9c0SDavid du Colombier 
1671*3de6a9c0SDavid du Colombier void
ether8169link(void)1672*3de6a9c0SDavid du Colombier ether8169link(void)
1673*3de6a9c0SDavid du Colombier {
1674*3de6a9c0SDavid du Colombier 	addethercard("rtl8169", rtl8169pnp);
1675*3de6a9c0SDavid du Colombier }
1676