15779Sxy150489 /* 25779Sxy150489 * CDDL HEADER START 35779Sxy150489 * 45779Sxy150489 * The contents of this file are subject to the terms of the 55779Sxy150489 * Common Development and Distribution License (the "License"). 65779Sxy150489 * You may not use this file except in compliance with the License. 75779Sxy150489 * 8*12111SGuoqing.Zhu@Sun.COM * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 9*12111SGuoqing.Zhu@Sun.COM * or http://www.opensolaris.org/os/licensing. 105779Sxy150489 * See the License for the specific language governing permissions 115779Sxy150489 * and limitations under the License. 125779Sxy150489 * 13*12111SGuoqing.Zhu@Sun.COM * When distributing Covered Code, include this CDDL HEADER in each 14*12111SGuoqing.Zhu@Sun.COM * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 155779Sxy150489 * If applicable, add the following below this CDDL HEADER, with the 165779Sxy150489 * fields enclosed by brackets "[]" replaced with your own identifying 175779Sxy150489 * information: Portions Copyright [yyyy] [name of copyright owner] 185779Sxy150489 * 195779Sxy150489 * CDDL HEADER END 205779Sxy150489 */ 215779Sxy150489 225779Sxy150489 /* 23*12111SGuoqing.Zhu@Sun.COM * Copyright(c) 2007-2010 Intel Corporation. All rights reserved. 245779Sxy150489 */ 255779Sxy150489 26*12111SGuoqing.Zhu@Sun.COM /* 27*12111SGuoqing.Zhu@Sun.COM * Copyright (c) 2008, 2010, Oracle and/or its affiliates. All rights reserved. 28*12111SGuoqing.Zhu@Sun.COM */ 29*12111SGuoqing.Zhu@Sun.COM 30*12111SGuoqing.Zhu@Sun.COM /* IntelVersion: 1.81 v3_3_14_3_BHSW1 */ 315812Sxy150489 325779Sxy150489 #ifndef _IGB_PHY_H 335779Sxy150489 #define _IGB_PHY_H 345779Sxy150489 355779Sxy150489 #ifdef __cplusplus 365779Sxy150489 extern "C" { 375779Sxy150489 #endif 385779Sxy150489 398571SChenlu.Chen@Sun.COM void e1000_init_phy_ops_generic(struct e1000_hw *hw); 408571SChenlu.Chen@Sun.COM s32 e1000_null_read_reg(struct e1000_hw *hw, u32 offset, u16 *data); 418571SChenlu.Chen@Sun.COM void e1000_null_phy_generic(struct e1000_hw *hw); 428571SChenlu.Chen@Sun.COM s32 e1000_null_lplu_state(struct e1000_hw *hw, bool active); 438571SChenlu.Chen@Sun.COM s32 e1000_null_write_reg(struct e1000_hw *hw, u32 offset, u16 data); 445779Sxy150489 s32 e1000_check_downshift_generic(struct e1000_hw *hw); 455779Sxy150489 s32 e1000_check_polarity_m88(struct e1000_hw *hw); 465779Sxy150489 s32 e1000_check_polarity_igp(struct e1000_hw *hw); 4710319SJason.Xu@Sun.COM s32 e1000_check_polarity_ife(struct e1000_hw *hw); 485779Sxy150489 s32 e1000_check_reset_block_generic(struct e1000_hw *hw); 495779Sxy150489 s32 e1000_copper_link_setup_igp(struct e1000_hw *hw); 505779Sxy150489 s32 e1000_copper_link_setup_m88(struct e1000_hw *hw); 515779Sxy150489 s32 e1000_phy_force_speed_duplex_igp(struct e1000_hw *hw); 525779Sxy150489 s32 e1000_phy_force_speed_duplex_m88(struct e1000_hw *hw); 5310319SJason.Xu@Sun.COM s32 e1000_phy_force_speed_duplex_ife(struct e1000_hw *hw); 545779Sxy150489 s32 e1000_get_cable_length_m88(struct e1000_hw *hw); 555779Sxy150489 s32 e1000_get_cable_length_igp_2(struct e1000_hw *hw); 565779Sxy150489 s32 e1000_get_cfg_done_generic(struct e1000_hw *hw); 575779Sxy150489 s32 e1000_get_phy_id(struct e1000_hw *hw); 585779Sxy150489 s32 e1000_get_phy_info_igp(struct e1000_hw *hw); 595779Sxy150489 s32 e1000_get_phy_info_m88(struct e1000_hw *hw); 605779Sxy150489 s32 e1000_phy_sw_reset_generic(struct e1000_hw *hw); 615779Sxy150489 void e1000_phy_force_speed_duplex_setup(struct e1000_hw *hw, u16 *phy_ctrl); 625779Sxy150489 s32 e1000_phy_hw_reset_generic(struct e1000_hw *hw); 635779Sxy150489 s32 e1000_phy_reset_dsp_generic(struct e1000_hw *hw); 645779Sxy150489 s32 e1000_read_kmrn_reg_generic(struct e1000_hw *hw, u32 offset, u16 *data); 6511155SJason.Xu@Sun.COM s32 e1000_read_kmrn_reg_locked(struct e1000_hw *hw, u32 offset, u16 *data); 665779Sxy150489 s32 e1000_read_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 *data); 6711155SJason.Xu@Sun.COM s32 e1000_read_phy_reg_igp_locked(struct e1000_hw *hw, u32 offset, u16 *data); 685779Sxy150489 s32 e1000_read_phy_reg_m88(struct e1000_hw *hw, u32 offset, u16 *data); 695779Sxy150489 s32 e1000_set_d3_lplu_state_generic(struct e1000_hw *hw, bool active); 705779Sxy150489 s32 e1000_setup_copper_link_generic(struct e1000_hw *hw); 715779Sxy150489 s32 e1000_wait_autoneg_generic(struct e1000_hw *hw); 725779Sxy150489 s32 e1000_write_kmrn_reg_generic(struct e1000_hw *hw, u32 offset, u16 data); 7311155SJason.Xu@Sun.COM s32 e1000_write_kmrn_reg_locked(struct e1000_hw *hw, u32 offset, u16 data); 745779Sxy150489 s32 e1000_write_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 data); 7511155SJason.Xu@Sun.COM s32 e1000_write_phy_reg_igp_locked(struct e1000_hw *hw, u32 offset, u16 data); 765779Sxy150489 s32 e1000_write_phy_reg_m88(struct e1000_hw *hw, u32 offset, u16 data); 775779Sxy150489 s32 e1000_phy_reset_dsp(struct e1000_hw *hw); 785779Sxy150489 s32 e1000_phy_has_link_generic(struct e1000_hw *hw, u32 iterations, 795779Sxy150489 u32 usec_interval, bool *success); 805779Sxy150489 s32 e1000_phy_init_script_igp3(struct e1000_hw *hw); 818571SChenlu.Chen@Sun.COM enum e1000_phy_type e1000_get_phy_type_from_id(u32 phy_id); 8210319SJason.Xu@Sun.COM s32 e1000_determine_phy_address(struct e1000_hw *hw); 835779Sxy150489 void e1000_power_up_phy_copper(struct e1000_hw *hw); 845779Sxy150489 void e1000_power_down_phy_copper(struct e1000_hw *hw); 855779Sxy150489 s32 e1000_read_phy_reg_mdic(struct e1000_hw *hw, u32 offset, u16 *data); 865779Sxy150489 s32 e1000_write_phy_reg_mdic(struct e1000_hw *hw, u32 offset, u16 data); 8711155SJason.Xu@Sun.COM s32 e1000_read_phy_reg_i2c(struct e1000_hw *hw, u32 offset, u16 *data); 8811155SJason.Xu@Sun.COM s32 e1000_write_phy_reg_i2c(struct e1000_hw *hw, u32 offset, u16 data); 8911155SJason.Xu@Sun.COM s32 e1000_copper_link_setup_82577(struct e1000_hw *hw); 9011155SJason.Xu@Sun.COM s32 e1000_check_polarity_82577(struct e1000_hw *hw); 9111155SJason.Xu@Sun.COM s32 e1000_get_phy_info_82577(struct e1000_hw *hw); 9211155SJason.Xu@Sun.COM s32 e1000_phy_force_speed_duplex_82577(struct e1000_hw *hw); 9311155SJason.Xu@Sun.COM s32 e1000_get_cable_length_82577(struct e1000_hw *hw); 945779Sxy150489 955779Sxy150489 #define E1000_MAX_PHY_ADDR 4 965779Sxy150489 975779Sxy150489 /* IGP01E1000 Specific Registers */ 985779Sxy150489 #define IGP01E1000_PHY_PORT_CONFIG 0x10 /* Port Config */ 995779Sxy150489 #define IGP01E1000_PHY_PORT_STATUS 0x11 /* Status */ 1005779Sxy150489 #define IGP01E1000_PHY_PORT_CTRL 0x12 /* Control */ 1015779Sxy150489 #define IGP01E1000_PHY_LINK_HEALTH 0x13 /* PHY Link Health */ 1025779Sxy150489 #define IGP01E1000_GMII_FIFO 0x14 /* GMII FIFO */ 1035779Sxy150489 #define IGP01E1000_PHY_CHANNEL_QUALITY 0x15 /* PHY Channel Quality */ 1045779Sxy150489 #define IGP02E1000_PHY_POWER_MGMT 0x19 /* Power Management */ 1055779Sxy150489 #define IGP01E1000_PHY_PAGE_SELECT 0x1F /* Page Select */ 1065779Sxy150489 #define BM_PHY_PAGE_SELECT 22 /* Page Select for BM */ 1075779Sxy150489 #define IGP_PAGE_SHIFT 5 1085779Sxy150489 #define PHY_REG_MASK 0x1F 1095779Sxy150489 11011155SJason.Xu@Sun.COM #define HV_INTC_FC_PAGE_START 768 11111155SJason.Xu@Sun.COM #define I82578_ADDR_REG 29 11211155SJason.Xu@Sun.COM #define I82577_ADDR_REG 16 11311155SJason.Xu@Sun.COM #define I82577_CFG_REG 22 11411155SJason.Xu@Sun.COM #define I82577_CFG_ASSERT_CRS_ON_TX (1 << 15) 11511155SJason.Xu@Sun.COM #define I82577_CFG_ENABLE_DOWNSHIFT (3 << 10) /* auto downshift 100/10 */ 11611155SJason.Xu@Sun.COM #define I82577_CTRL_REG 23 11711155SJason.Xu@Sun.COM 11811155SJason.Xu@Sun.COM /* 82577 specific PHY registers */ 11911155SJason.Xu@Sun.COM #define I82577_PHY_CTRL_2 18 12011155SJason.Xu@Sun.COM #define I82577_PHY_LBK_CTRL 19 12111155SJason.Xu@Sun.COM #define I82577_PHY_STATUS_2 26 12211155SJason.Xu@Sun.COM #define I82577_PHY_DIAG_STATUS 31 12311155SJason.Xu@Sun.COM 12411155SJason.Xu@Sun.COM /* I82577 PHY Status 2 */ 12511155SJason.Xu@Sun.COM #define I82577_PHY_STATUS2_REV_POLARITY 0x0400 12611155SJason.Xu@Sun.COM #define I82577_PHY_STATUS2_MDIX 0x0800 12711155SJason.Xu@Sun.COM #define I82577_PHY_STATUS2_SPEED_MASK 0x0300 12811155SJason.Xu@Sun.COM #define I82577_PHY_STATUS2_SPEED_1000MBPS 0x0200 12911155SJason.Xu@Sun.COM #define I82577_PHY_STATUS2_SPEED_100MBPS 0x0100 13011155SJason.Xu@Sun.COM 13111155SJason.Xu@Sun.COM /* I82577 PHY Control 2 */ 13211155SJason.Xu@Sun.COM #define I82577_PHY_CTRL2_AUTO_MDIX 0x0400 13311155SJason.Xu@Sun.COM #define I82577_PHY_CTRL2_FORCE_MDI_MDIX 0x0200 13411155SJason.Xu@Sun.COM 13511155SJason.Xu@Sun.COM /* I82577 PHY Diagnostics Status */ 13611155SJason.Xu@Sun.COM #define I82577_DSTATUS_CABLE_LENGTH 0x03FC 13711155SJason.Xu@Sun.COM #define I82577_DSTATUS_CABLE_LENGTH_SHIFT 2 13811155SJason.Xu@Sun.COM 1395779Sxy150489 #define IGP01E1000_PHY_PCS_INIT_REG 0x00B4 1405779Sxy150489 #define IGP01E1000_PHY_POLARITY_MASK 0x0078 1415779Sxy150489 1425779Sxy150489 #define IGP01E1000_PSCR_AUTO_MDIX 0x1000 1435779Sxy150489 #define IGP01E1000_PSCR_FORCE_MDI_MDIX 0x2000 /* 0=MDI, 1=MDIX */ 1445779Sxy150489 1455779Sxy150489 #define IGP01E1000_PSCFR_SMART_SPEED 0x0080 1465779Sxy150489 1475779Sxy150489 /* Enable flexible speed on link-up */ 1485779Sxy150489 #define IGP01E1000_GMII_FLEX_SPD 0x0010 1495779Sxy150489 #define IGP01E1000_GMII_SPD 0x0020 /* Enable SPD */ 1505779Sxy150489 1515779Sxy150489 #define IGP02E1000_PM_SPD 0x0001 /* Smart Power Down */ 1525779Sxy150489 #define IGP02E1000_PM_D0_LPLU 0x0002 /* For D0a states */ 1535779Sxy150489 #define IGP02E1000_PM_D3_LPLU 0x0004 /* For all other states */ 1545779Sxy150489 1555779Sxy150489 #define IGP01E1000_PLHR_SS_DOWNGRADE 0x8000 1565779Sxy150489 1575779Sxy150489 #define IGP01E1000_PSSR_POLARITY_REVERSED 0x0002 15810319SJason.Xu@Sun.COM #define IGP01E1000_PSSR_MDIX 0x0800 1595779Sxy150489 #define IGP01E1000_PSSR_SPEED_MASK 0xC000 1605779Sxy150489 #define IGP01E1000_PSSR_SPEED_1000MBPS 0xC000 1615779Sxy150489 1625779Sxy150489 #define IGP02E1000_PHY_CHANNEL_NUM 4 1635779Sxy150489 #define IGP02E1000_PHY_AGC_A 0x11B1 1645779Sxy150489 #define IGP02E1000_PHY_AGC_B 0x12B1 1655779Sxy150489 #define IGP02E1000_PHY_AGC_C 0x14B1 1665779Sxy150489 #define IGP02E1000_PHY_AGC_D 0x18B1 1675779Sxy150489 1685779Sxy150489 #define IGP02E1000_AGC_LENGTH_SHIFT 9 /* Course - 15:13, Fine - 12:9 */ 1695779Sxy150489 #define IGP02E1000_AGC_LENGTH_MASK 0x7F 1705779Sxy150489 #define IGP02E1000_AGC_RANGE 15 1715779Sxy150489 1725779Sxy150489 #define IGP03E1000_PHY_MISC_CTRL 0x1B 1735779Sxy150489 #define IGP03E1000_PHY_MISC_DUPLEX_MANUAL_SET 0x1000 /* Manually Set Duplex */ 1745779Sxy150489 1755779Sxy150489 #define E1000_CABLE_LENGTH_UNDEFINED 0xFF 1765779Sxy150489 1775779Sxy150489 #define E1000_KMRNCTRLSTA_OFFSET 0x001F0000 1785779Sxy150489 #define E1000_KMRNCTRLSTA_OFFSET_SHIFT 16 1795779Sxy150489 #define E1000_KMRNCTRLSTA_REN 0x00200000 1805779Sxy150489 #define E1000_KMRNCTRLSTA_DIAG_OFFSET 0x3 /* Kumeran Diagnostic */ 18110319SJason.Xu@Sun.COM #define E1000_KMRNCTRLSTA_TIMEOUTS 0x4 /* Kumeran Timeouts */ 18210319SJason.Xu@Sun.COM #define E1000_KMRNCTRLSTA_INBAND_PARAM 0x9 /* Kumeran InBand Parameters */ 1835779Sxy150489 #define E1000_KMRNCTRLSTA_DIAG_NELPBK 0x1000 /* Nearend Loopback mode */ 1845779Sxy150489 1855779Sxy150489 #define IFE_PHY_EXTENDED_STATUS_CONTROL 0x10 1865779Sxy150489 #define IFE_PHY_SPECIAL_CONTROL 0x11 /* 100BaseTx PHY Special Control */ 1875779Sxy150489 #define IFE_PHY_SPECIAL_CONTROL_LED 0x1B /* PHY Special and LED Control */ 1885779Sxy150489 #define IFE_PHY_MDIX_CONTROL 0x1C /* MDI/MDI-X Control */ 1895779Sxy150489 1905779Sxy150489 /* IFE PHY Extended Status Control */ 1915779Sxy150489 #define IFE_PESC_POLARITY_REVERSED 0x0100 1925779Sxy150489 1935779Sxy150489 /* IFE PHY Special Control */ 1945779Sxy150489 #define IFE_PSC_AUTO_POLARITY_DISABLE 0x0010 1955779Sxy150489 #define IFE_PSC_FORCE_POLARITY 0x0020 1965779Sxy150489 #define IFE_PSC_DISABLE_DYNAMIC_POWER_DOWN 0x0100 1975779Sxy150489 1985779Sxy150489 /* IFE PHY Special Control and LED Control */ 1995779Sxy150489 #define IFE_PSCL_PROBE_MODE 0x0020 2005779Sxy150489 #define IFE_PSCL_PROBE_LEDS_OFF 0x0006 /* Force LEDs 0 and 2 off */ 2015779Sxy150489 #define IFE_PSCL_PROBE_LEDS_ON 0x0007 /* Force LEDs 0 and 2 on */ 2025779Sxy150489 2035779Sxy150489 /* IFE PHY MDIX Control */ 2045779Sxy150489 #define IFE_PMC_MDIX_STATUS 0x0020 /* 1=MDI-X, 0=MDI */ 2055779Sxy150489 #define IFE_PMC_FORCE_MDIX 0x0040 /* 1=force MDI-X, 0=force MDI */ 2065779Sxy150489 #define IFE_PMC_AUTO_MDIX 0x0080 /* 1=enable auto MDI/MDI-X, 0=disable */ 2075779Sxy150489 2085779Sxy150489 #ifdef __cplusplus 2095779Sxy150489 } 2105779Sxy150489 #endif 2115779Sxy150489 2125779Sxy150489 #endif /* _IGB_PHY_H */ 213