14919Sxy150489 /* 24919Sxy150489 * This file is provided under a CDDLv1 license. When using or 34919Sxy150489 * redistributing this file, you may do so under this license. 44919Sxy150489 * In redistributing this file this license must be included 54919Sxy150489 * and no other modification of this header file is permitted. 64919Sxy150489 * 74919Sxy150489 * CDDL LICENSE SUMMARY 84919Sxy150489 * 98479SChenlu.Chen@Sun.COM * Copyright(c) 1999 - 2009 Intel Corporation. All rights reserved. 104919Sxy150489 * 114919Sxy150489 * The contents of this file are subject to the terms of Version 124919Sxy150489 * 1.0 of the Common Development and Distribution License (the "License"). 134919Sxy150489 * 144919Sxy150489 * You should have received a copy of the License with this software. 154919Sxy150489 * You can obtain a copy of the License at 164919Sxy150489 * http://www.opensolaris.org/os/licensing. 174919Sxy150489 * See the License for the specific language governing permissions 184919Sxy150489 * and limitations under the License. 194919Sxy150489 */ 204919Sxy150489 214919Sxy150489 /* 228479SChenlu.Chen@Sun.COM * Copyright 2009 Sun Microsystems, Inc. All rights reserved. 234919Sxy150489 * Use is subject to license terms of the CDDLv1. 244919Sxy150489 */ 254919Sxy150489 264919Sxy150489 /* 27*11020SMin.Xu@Sun.COM * IntelVersion: 1.118 v3-1-10-1_2009-9-18_Release14-6 284919Sxy150489 */ 294919Sxy150489 #ifndef _E1000_DEFINES_H_ 304919Sxy150489 #define _E1000_DEFINES_H_ 314919Sxy150489 324919Sxy150489 /* Number of Transmit and Receive Descriptors must be a multiple of 8 */ 334919Sxy150489 #define REQ_TX_DESCRIPTOR_MULTIPLE 8 344919Sxy150489 #define REQ_RX_DESCRIPTOR_MULTIPLE 8 354919Sxy150489 364919Sxy150489 /* Definitions for power management and wakeup registers */ 374919Sxy150489 /* Wake Up Control */ 386735Scc210113 #define E1000_WUC_APME 0x00000001 /* APM Enable */ 396735Scc210113 #define E1000_WUC_PME_EN 0x00000002 /* PME Enable */ 406735Scc210113 #define E1000_WUC_PME_STATUS 0x00000004 /* PME Status */ 416735Scc210113 #define E1000_WUC_APMPME 0x00000008 /* Assert PME on APM Wakeup */ 426735Scc210113 #define E1000_WUC_LSCWE 0x00000010 /* Link Status wake up enable */ 436735Scc210113 #define E1000_WUC_LSCWO 0x00000020 /* Link Status wake up override */ 446735Scc210113 #define E1000_WUC_SPM 0x80000000 /* Enable SPM */ 456735Scc210113 #define E1000_WUC_PHY_WAKE 0x00000100 /* if PHY supports wakeup */ 464919Sxy150489 474919Sxy150489 /* Wake Up Filter Control */ 484919Sxy150489 #define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */ 494919Sxy150489 #define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */ 504919Sxy150489 #define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */ 514919Sxy150489 #define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */ 524919Sxy150489 #define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */ 534919Sxy150489 #define E1000_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */ 544919Sxy150489 #define E1000_WUFC_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Enable */ 554919Sxy150489 #define E1000_WUFC_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Enable */ 568479SChenlu.Chen@Sun.COM #define E1000_WUFC_IGNORE_TCO_PHY 0x00000800 /* Ignore WakeOn TCO packets */ 578479SChenlu.Chen@Sun.COM #define E1000_WUFC_FLX0_PHY 0x00001000 /* Flexible Filter 0 Enable */ 588479SChenlu.Chen@Sun.COM #define E1000_WUFC_FLX1_PHY 0x00002000 /* Flexible Filter 1 Enable */ 598479SChenlu.Chen@Sun.COM #define E1000_WUFC_FLX2_PHY 0x00004000 /* Flexible Filter 2 Enable */ 608479SChenlu.Chen@Sun.COM #define E1000_WUFC_FLX3_PHY 0x00008000 /* Flexible Filter 3 Enable */ 6110680SMin.Xu@Sun.COM #define E1000_WUFC_FLX4_PHY 0x00000200 /* Flexible Filter 4 Enable */ 6210680SMin.Xu@Sun.COM #define E1000_WUFC_FLX5_PHY 0x00000400 /* Flexible Filter 5 Enable */ 634919Sxy150489 #define E1000_WUFC_IGNORE_TCO 0x00008000 /* Ignore WakeOn TCO packets */ 644919Sxy150489 #define E1000_WUFC_FLX0 0x00010000 /* Flexible Filter 0 Enable */ 654919Sxy150489 #define E1000_WUFC_FLX1 0x00020000 /* Flexible Filter 1 Enable */ 664919Sxy150489 #define E1000_WUFC_FLX2 0x00040000 /* Flexible Filter 2 Enable */ 674919Sxy150489 #define E1000_WUFC_FLX3 0x00080000 /* Flexible Filter 3 Enable */ 6810680SMin.Xu@Sun.COM #define E1000_WUFC_FLX4 0x00100000 /* Flexible Filter 4 Enable */ 6910680SMin.Xu@Sun.COM #define E1000_WUFC_FLX5 0x00200000 /* Flexible Filter 5 Enable */ 706735Scc210113 /* Mask for all wakeup filters */ 718479SChenlu.Chen@Sun.COM #define E1000_WUFC_ALL_FILTERS_PHY_4 0x0000F0FF 728479SChenlu.Chen@Sun.COM #define E1000_WUFC_FLX_OFFSET_PHY 12 /* Offset to the Flexible Filters bits */ 738479SChenlu.Chen@Sun.COM /* Mask for 4 flexible filters */ 7410680SMin.Xu@Sun.COM #define E1000_WUFC_FLX_FILTERS_PHY_4 0x0000F000 7510680SMin.Xu@Sun.COM /* Mask for 6 wakeup filters */ 7610680SMin.Xu@Sun.COM #define E1000_WUFC_ALL_FILTERS_PHY_6 0x0000F6FF 7710680SMin.Xu@Sun.COM /* Mask for 6 flexible filters */ 7810680SMin.Xu@Sun.COM #define E1000_WUFC_FLX_FILTERS_PHY_6 0x0000F600 794919Sxy150489 #define E1000_WUFC_ALL_FILTERS 0x000F00FF /* Mask for all wakeup filters */ 8010680SMin.Xu@Sun.COM /* Mask for all 6 wakeup filters */ 8110680SMin.Xu@Sun.COM #define E1000_WUFC_ALL_FILTERS_6 0x003F00FF 8210680SMin.Xu@Sun.COM /* Offset to the Flexible Filters bits */ 8310680SMin.Xu@Sun.COM #define E1000_WUFC_FLX_OFFSET 16 8410680SMin.Xu@Sun.COM /* Mask for the 4 flexible filters */ 8510680SMin.Xu@Sun.COM #define E1000_WUFC_FLX_FILTERS 0x000F0000 8610680SMin.Xu@Sun.COM /* Mask for 6 flexible filters */ 8710680SMin.Xu@Sun.COM #define E1000_WUFC_FLX_FILTERS_6 0x003F0000 884919Sxy150489 894919Sxy150489 /* Wake Up Status */ 908479SChenlu.Chen@Sun.COM #define E1000_WUS_LNKC E1000_WUFC_LNKC 918479SChenlu.Chen@Sun.COM #define E1000_WUS_MAG E1000_WUFC_MAG 928479SChenlu.Chen@Sun.COM #define E1000_WUS_EX E1000_WUFC_EX 938479SChenlu.Chen@Sun.COM #define E1000_WUS_MC E1000_WUFC_MC 948479SChenlu.Chen@Sun.COM #define E1000_WUS_BC E1000_WUFC_BC 958479SChenlu.Chen@Sun.COM #define E1000_WUS_ARP E1000_WUFC_ARP 968479SChenlu.Chen@Sun.COM #define E1000_WUS_IPV4 E1000_WUFC_IPV4 978479SChenlu.Chen@Sun.COM #define E1000_WUS_IPV6 E1000_WUFC_IPV6 988479SChenlu.Chen@Sun.COM #define E1000_WUS_FLX0_PHY E1000_WUFC_FLX0_PHY 998479SChenlu.Chen@Sun.COM #define E1000_WUS_FLX1_PHY E1000_WUFC_FLX1_PHY 1008479SChenlu.Chen@Sun.COM #define E1000_WUS_FLX2_PHY E1000_WUFC_FLX2_PHY 1018479SChenlu.Chen@Sun.COM #define E1000_WUS_FLX3_PHY E1000_WUFC_FLX3_PHY 10210680SMin.Xu@Sun.COM #define E1000_WUS_FLX4_PHY E1000_WUFC_FLX4_PHY 10310680SMin.Xu@Sun.COM #define E1000_WUS_FLX5_PHY E1000_WUFC_FLX5_PHY 10410680SMin.Xu@Sun.COM 1058479SChenlu.Chen@Sun.COM #define E1000_WUS_FLX_FILTERS_PHY_4 E1000_WUFC_FLX_FILTERS_PHY_4 1068479SChenlu.Chen@Sun.COM #define E1000_WUS_FLX0 E1000_WUFC_FLX0 1078479SChenlu.Chen@Sun.COM #define E1000_WUS_FLX1 E1000_WUFC_FLX1 1088479SChenlu.Chen@Sun.COM #define E1000_WUS_FLX2 E1000_WUFC_FLX2 1098479SChenlu.Chen@Sun.COM #define E1000_WUS_FLX3 E1000_WUFC_FLX3 11010680SMin.Xu@Sun.COM #define E1000_WUS_FLX4 E1000_WUFC_FLX4 11110680SMin.Xu@Sun.COM #define E1000_WUS_FLX5 E1000_WUFC_FLX5 11210680SMin.Xu@Sun.COM 1138479SChenlu.Chen@Sun.COM #define E1000_WUS_FLX_FILTERS E1000_WUFC_FLX_FILTERS 11410680SMin.Xu@Sun.COM #define E1000_WUS_FLX_FILTERS_6 E1000_WUFC_FLX_FILTERS_6 11510680SMin.Xu@Sun.COM #define E1000_WUS_FLX_FILTERS_PHY_6 E1000_WUFC_FLX_FILTERS_PHY_6 1164919Sxy150489 1174919Sxy150489 /* Wake Up Packet Length */ 1184919Sxy150489 #define E1000_WUPL_LENGTH_MASK 0x0FFF /* Only the lower 12 bits are valid */ 1194919Sxy150489 1204919Sxy150489 /* Four Flexible Filters are supported */ 1214919Sxy150489 #define E1000_FLEXIBLE_FILTER_COUNT_MAX 4 12210680SMin.Xu@Sun.COM /* Six Flexible Filters are supported */ 12310680SMin.Xu@Sun.COM #define E1000_FLEXIBLE_FILTER_COUNT_MAX_6 6 1244919Sxy150489 1254919Sxy150489 /* Each Flexible Filter is at most 128 (0x80) bytes in length */ 1264919Sxy150489 #define E1000_FLEXIBLE_FILTER_SIZE_MAX 128 1274919Sxy150489 1284919Sxy150489 #define E1000_FFLT_SIZE E1000_FLEXIBLE_FILTER_COUNT_MAX 12910680SMin.Xu@Sun.COM #define E1000_FFLT_SIZE_6 E1000_FLEXIBLE_FILTER_COUNT_MAX_6 1304919Sxy150489 #define E1000_FFMT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX 1314919Sxy150489 #define E1000_FFVT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX 1324919Sxy150489 1334919Sxy150489 /* Extended Device Control */ 1344919Sxy150489 #define E1000_CTRL_EXT_GPI0_EN 0x00000001 /* Maps SDP4 to GPI0 */ 1354919Sxy150489 #define E1000_CTRL_EXT_GPI1_EN 0x00000002 /* Maps SDP5 to GPI1 */ 1364919Sxy150489 #define E1000_CTRL_EXT_PHYINT_EN E1000_CTRL_EXT_GPI1_EN 1374919Sxy150489 #define E1000_CTRL_EXT_GPI2_EN 0x00000004 /* Maps SDP6 to GPI2 */ 1384919Sxy150489 #define E1000_CTRL_EXT_GPI3_EN 0x00000008 /* Maps SDP7 to GPI3 */ 1396735Scc210113 /* Reserved (bits 4,5) in >= 82575 */ 1406735Scc210113 #define E1000_CTRL_EXT_SDP4_DATA 0x00000010 /* Value of SW Definable Pin 4 */ 1416735Scc210113 #define E1000_CTRL_EXT_SDP5_DATA 0x00000020 /* Value of SW Definable Pin 5 */ 1424919Sxy150489 #define E1000_CTRL_EXT_PHY_INT E1000_CTRL_EXT_SDP5_DATA 1436735Scc210113 #define E1000_CTRL_EXT_SDP6_DATA 0x00000040 /* Value of SW Definable Pin 6 */ 14410680SMin.Xu@Sun.COM #define E1000_CTRL_EXT_SDP3_DATA 0x00000080 /* Value of SW Definable Pin 3 */ 1456735Scc210113 /* SDP 4/5 (bits 8,9) are reserved in >= 82575 */ 1464919Sxy150489 #define E1000_CTRL_EXT_SDP4_DIR 0x00000100 /* Direction of SDP4 0=in 1=out */ 1474919Sxy150489 #define E1000_CTRL_EXT_SDP5_DIR 0x00000200 /* Direction of SDP5 0=in 1=out */ 1484919Sxy150489 #define E1000_CTRL_EXT_SDP6_DIR 0x00000400 /* Direction of SDP6 0=in 1=out */ 14910680SMin.Xu@Sun.COM #define E1000_CTRL_EXT_SDP3_DIR 0x00000800 /* Direction of SDP3 0=in 1=out */ 1504919Sxy150489 #define E1000_CTRL_EXT_ASDCHK 0x00001000 /* Initiate an ASD sequence */ 1514919Sxy150489 #define E1000_CTRL_EXT_EE_RST 0x00002000 /* Reinitialize from EEPROM */ 1524919Sxy150489 #define E1000_CTRL_EXT_IPS 0x00004000 /* Invert Power State */ 1534919Sxy150489 #define E1000_CTRL_EXT_SPD_BYPS 0x00008000 /* Speed Select Bypass */ 1544919Sxy150489 #define E1000_CTRL_EXT_RO_DIS 0x00020000 /* Relaxed Ordering disable */ 15510680SMin.Xu@Sun.COM /* DMA Dynamic Clock Gating */ 15610680SMin.Xu@Sun.COM #define E1000_CTRL_EXT_DMA_DYN_CLK_EN 0x00080000 1574919Sxy150489 #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000 1584919Sxy150489 #define E1000_CTRL_EXT_LINK_MODE_GMII 0x00000000 1594919Sxy150489 #define E1000_CTRL_EXT_LINK_MODE_TBI 0x00C00000 1604919Sxy150489 #define E1000_CTRL_EXT_LINK_MODE_KMRN 0x00000000 1614919Sxy150489 #define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES 0x00C00000 1624919Sxy150489 #define E1000_CTRL_EXT_LINK_MODE_PCIX_SERDES 0x00800000 1634919Sxy150489 #define E1000_CTRL_EXT_LINK_MODE_SGMII 0x00800000 1644919Sxy150489 #define E1000_CTRL_EXT_EIAME 0x01000000 1654919Sxy150489 #define E1000_CTRL_EXT_IRCA 0x00000001 1664919Sxy150489 #define E1000_CTRL_EXT_WR_WMARK_MASK 0x03000000 1674919Sxy150489 #define E1000_CTRL_EXT_WR_WMARK_256 0x00000000 1684919Sxy150489 #define E1000_CTRL_EXT_WR_WMARK_320 0x01000000 1694919Sxy150489 #define E1000_CTRL_EXT_WR_WMARK_384 0x02000000 1704919Sxy150489 #define E1000_CTRL_EXT_WR_WMARK_448 0x03000000 1718479SChenlu.Chen@Sun.COM #define E1000_CTRL_EXT_CANC 0x04000000 /* Int delay cancellation */ 1724919Sxy150489 #define E1000_CTRL_EXT_DRV_LOAD 0x10000000 /* Driver loaded bit for FW */ 1736735Scc210113 /* IAME enable bit (27) was removed in >= 82575 */ 1748479SChenlu.Chen@Sun.COM #define E1000_CTRL_EXT_IAME 0x08000000 /* Int acknowledge Auto-mask */ 1754919Sxy150489 /* packet buffer parity error detection enabled */ 1764919Sxy150489 #define E1000_CRTL_EXT_PB_PAREN 0x01000000 1774919Sxy150489 /* descriptor FIFO parity error detection enable */ 1784919Sxy150489 #define E1000_CTRL_EXT_DF_PAREN 0x02000000 1794919Sxy150489 #define E1000_CTRL_EXT_GHOST_PAREN 0x40000000 1804919Sxy150489 #define E1000_CTRL_EXT_PBA_CLR 0x80000000 /* PBA Clear */ 1817607STed.You@Sun.COM #define E1000_CTRL_EXT_LSECCK 0x00001000 18210680SMin.Xu@Sun.COM #define E1000_CTRL_EXT_PHYPDEN 0x00100000 1834919Sxy150489 #define E1000_I2CCMD_REG_ADDR_SHIFT 16 1844919Sxy150489 #define E1000_I2CCMD_REG_ADDR 0x00FF0000 1854919Sxy150489 #define E1000_I2CCMD_PHY_ADDR_SHIFT 24 1864919Sxy150489 #define E1000_I2CCMD_PHY_ADDR 0x07000000 1874919Sxy150489 #define E1000_I2CCMD_OPCODE_READ 0x08000000 1884919Sxy150489 #define E1000_I2CCMD_OPCODE_WRITE 0x00000000 1894919Sxy150489 #define E1000_I2CCMD_RESET 0x10000000 1904919Sxy150489 #define E1000_I2CCMD_READY 0x20000000 1914919Sxy150489 #define E1000_I2CCMD_INTERRUPT_ENA 0x40000000 1924919Sxy150489 #define E1000_I2CCMD_ERROR 0x80000000 1934919Sxy150489 #define E1000_MAX_SGMII_PHY_REG_ADDR 255 1944919Sxy150489 #define E1000_I2CCMD_PHY_TIMEOUT 200 1954919Sxy150489 1966735Scc210113 /* Receive Descriptor bit definitions */ 1974919Sxy150489 #define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */ 1984919Sxy150489 #define E1000_RXD_STAT_EOP 0x02 /* End of Packet */ 1994919Sxy150489 #define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */ 2004919Sxy150489 #define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */ 2016735Scc210113 #define E1000_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */ 2024919Sxy150489 #define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */ 2034919Sxy150489 #define E1000_RXD_STAT_IPCS 0x40 /* IP xsum calculated */ 2044919Sxy150489 #define E1000_RXD_STAT_PIF 0x80 /* passed in-exact filter */ 2054919Sxy150489 #define E1000_RXD_STAT_CRCV 0x100 /* Speculative CRC Valid */ 2064919Sxy150489 #define E1000_RXD_STAT_IPIDV 0x200 /* IP identification valid */ 2074919Sxy150489 #define E1000_RXD_STAT_UDPV 0x400 /* Valid UDP checksum */ 2084919Sxy150489 #define E1000_RXD_STAT_DYNINT 0x800 /* Pkt caused INT via DYNINT */ 2094919Sxy150489 #define E1000_RXD_STAT_ACK 0x8000 /* ACK Packet indication */ 2104919Sxy150489 #define E1000_RXD_ERR_CE 0x01 /* CRC Error */ 2114919Sxy150489 #define E1000_RXD_ERR_SE 0x02 /* Symbol Error */ 2124919Sxy150489 #define E1000_RXD_ERR_SEQ 0x04 /* Sequence Error */ 2134919Sxy150489 #define E1000_RXD_ERR_CXE 0x10 /* Carrier Extension Error */ 2144919Sxy150489 #define E1000_RXD_ERR_TCPE 0x20 /* TCP/UDP Checksum Error */ 2154919Sxy150489 #define E1000_RXD_ERR_IPE 0x40 /* IP Checksum Error */ 2164919Sxy150489 #define E1000_RXD_ERR_RXE 0x80 /* Rx Data Error */ 2174919Sxy150489 #define E1000_RXD_SPC_VLAN_MASK 0x0FFF /* VLAN ID is in lower 12 bits */ 2184919Sxy150489 #define E1000_RXD_SPC_PRI_MASK 0xE000 /* Priority is in upper 3 bits */ 2194919Sxy150489 #define E1000_RXD_SPC_PRI_SHIFT 13 2204919Sxy150489 #define E1000_RXD_SPC_CFI_MASK 0x1000 /* CFI is bit 12 */ 2214919Sxy150489 #define E1000_RXD_SPC_CFI_SHIFT 12 2224919Sxy150489 2234919Sxy150489 #define E1000_RXDEXT_STATERR_CE 0x01000000 2244919Sxy150489 #define E1000_RXDEXT_STATERR_SE 0x02000000 2254919Sxy150489 #define E1000_RXDEXT_STATERR_SEQ 0x04000000 2264919Sxy150489 #define E1000_RXDEXT_STATERR_CXE 0x10000000 2274919Sxy150489 #define E1000_RXDEXT_STATERR_TCPE 0x20000000 2284919Sxy150489 #define E1000_RXDEXT_STATERR_IPE 0x40000000 2294919Sxy150489 #define E1000_RXDEXT_STATERR_RXE 0x80000000 2304919Sxy150489 2317607STed.You@Sun.COM #define E1000_RXDEXT_LSECH 0x01000000 2327607STed.You@Sun.COM #define E1000_RXDEXT_LSECE_MASK 0x60000000 2337607STed.You@Sun.COM #define E1000_RXDEXT_LSECE_NO_ERROR 0x00000000 2347607STed.You@Sun.COM #define E1000_RXDEXT_LSECE_NO_SA_MATCH 0x20000000 2357607STed.You@Sun.COM #define E1000_RXDEXT_LSECE_REPLAY_DETECT 0x40000000 2367607STed.You@Sun.COM #define E1000_RXDEXT_LSECE_BAD_SIG 0x60000000 2377607STed.You@Sun.COM 2384919Sxy150489 /* mask to determine if packets should be dropped due to frame errors */ 2394919Sxy150489 #define E1000_RXD_ERR_FRAME_ERR_MASK ( \ 2404919Sxy150489 E1000_RXD_ERR_CE | \ 2414919Sxy150489 E1000_RXD_ERR_SE | \ 2424919Sxy150489 E1000_RXD_ERR_SEQ | \ 2434919Sxy150489 E1000_RXD_ERR_CXE | \ 2444919Sxy150489 E1000_RXD_ERR_RXE) 2454919Sxy150489 2464919Sxy150489 /* Same mask, but for extended and packet split descriptors */ 2474919Sxy150489 #define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \ 2484919Sxy150489 E1000_RXDEXT_STATERR_CE | \ 2494919Sxy150489 E1000_RXDEXT_STATERR_SE | \ 2504919Sxy150489 E1000_RXDEXT_STATERR_SEQ | \ 2514919Sxy150489 E1000_RXDEXT_STATERR_CXE | \ 2524919Sxy150489 E1000_RXDEXT_STATERR_RXE) 2534919Sxy150489 2544919Sxy150489 #define E1000_MRQC_ENABLE_MASK 0x00000007 2554919Sxy150489 #define E1000_MRQC_ENABLE_RSS_2Q 0x00000001 2564919Sxy150489 #define E1000_MRQC_ENABLE_RSS_INT 0x00000004 2574919Sxy150489 #define E1000_MRQC_RSS_FIELD_MASK 0xFFFF0000 2584919Sxy150489 #define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000 2594919Sxy150489 #define E1000_MRQC_RSS_FIELD_IPV4 0x00020000 2604919Sxy150489 #define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000 2614919Sxy150489 #define E1000_MRQC_RSS_FIELD_IPV6_EX 0x00080000 2624919Sxy150489 #define E1000_MRQC_RSS_FIELD_IPV6 0x00100000 2634919Sxy150489 #define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000 2644919Sxy150489 2654919Sxy150489 #define E1000_RXDPS_HDRSTAT_HDRSP 0x00008000 2664919Sxy150489 #define E1000_RXDPS_HDRSTAT_HDRLEN_MASK 0x000003FF 2674919Sxy150489 2684919Sxy150489 /* Management Control */ 2694919Sxy150489 #define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */ 2704919Sxy150489 #define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */ 2714919Sxy150489 #define E1000_MANC_R_ON_FORCE 0x00000004 /* Reset on Force TCO - RO */ 2724919Sxy150489 #define E1000_MANC_RMCP_EN 0x00000100 /* Enable RCMP 026Fh Filtering */ 2734919Sxy150489 #define E1000_MANC_0298_EN 0x00000200 /* Enable RCMP 0298h Filtering */ 2744919Sxy150489 #define E1000_MANC_IPV4_EN 0x00000400 /* Enable IPv4 */ 2754919Sxy150489 #define E1000_MANC_IPV6_EN 0x00000800 /* Enable IPv6 */ 2764919Sxy150489 #define E1000_MANC_SNAP_EN 0x00001000 /* Accept LLC/SNAP */ 2774919Sxy150489 #define E1000_MANC_ARP_EN 0x00002000 /* Enable ARP Request Filtering */ 2784919Sxy150489 /* Enable Neighbor Discovery Filtering */ 2794919Sxy150489 #define E1000_MANC_NEIGHBOR_EN 0x00004000 2804919Sxy150489 #define E1000_MANC_ARP_RES_EN 0x00008000 /* Enable ARP response Filtering */ 2814919Sxy150489 #define E1000_MANC_TCO_RESET 0x00010000 /* TCO Reset Occurred */ 2824919Sxy150489 #define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */ 2834919Sxy150489 #define E1000_MANC_REPORT_STATUS 0x00040000 /* Status Reporting Enabled */ 2844919Sxy150489 #define E1000_MANC_RCV_ALL 0x00080000 /* Receive All Enabled */ 2854919Sxy150489 #define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */ 2864919Sxy150489 /* Enable MAC address filtering */ 2874919Sxy150489 #define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000 2884919Sxy150489 /* Enable MNG packets to host memory */ 2894919Sxy150489 #define E1000_MANC_EN_MNG2HOST 0x00200000 2904919Sxy150489 /* Enable IP address filtering */ 2914919Sxy150489 #define E1000_MANC_EN_IP_ADDR_FILTER 0x00400000 2924919Sxy150489 #define E1000_MANC_EN_XSUM_FILTER 0x00800000 /* Enable cksum filtering */ 2934919Sxy150489 #define E1000_MANC_BR_EN 0x01000000 /* Enable broadcast filtering */ 2944919Sxy150489 #define E1000_MANC_SMB_REQ 0x01000000 /* SMBus Request */ 2954919Sxy150489 #define E1000_MANC_SMB_GNT 0x02000000 /* SMBus Grant */ 2964919Sxy150489 #define E1000_MANC_SMB_CLK_IN 0x04000000 /* SMBus Clock In */ 2974919Sxy150489 #define E1000_MANC_SMB_DATA_IN 0x08000000 /* SMBus Data In */ 2984919Sxy150489 #define E1000_MANC_SMB_DATA_OUT 0x10000000 /* SMBus Data Out */ 2994919Sxy150489 #define E1000_MANC_SMB_CLK_OUT 0x20000000 /* SMBus Clock Out */ 3004919Sxy150489 3014919Sxy150489 #define E1000_MANC_SMB_DATA_OUT_SHIFT 28 /* SMBus Data Out Shift */ 3024919Sxy150489 #define E1000_MANC_SMB_CLK_OUT_SHIFT 29 /* SMBus Clock Out Shift */ 3034919Sxy150489 3044919Sxy150489 /* Receive Control */ 3054919Sxy150489 #define E1000_RCTL_RST 0x00000001 /* Software reset */ 3064919Sxy150489 #define E1000_RCTL_EN 0x00000002 /* enable */ 3074919Sxy150489 #define E1000_RCTL_SBP 0x00000004 /* store bad packet */ 30810680SMin.Xu@Sun.COM #define E1000_RCTL_UPE 0x00000008 /* unicast promisc enable */ 30910680SMin.Xu@Sun.COM #define E1000_RCTL_MPE 0x00000010 /* multicast promisc enable */ 3104919Sxy150489 #define E1000_RCTL_LPE 0x00000020 /* long packet enable */ 3114919Sxy150489 #define E1000_RCTL_LBM_NO 0x00000000 /* no loopback mode */ 3124919Sxy150489 #define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */ 3134919Sxy150489 #define E1000_RCTL_LBM_SLP 0x00000080 /* serial link loopback mode */ 3144919Sxy150489 #define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */ 3154919Sxy150489 #define E1000_RCTL_DTYP_MASK 0x00000C00 /* Descriptor type mask */ 3164919Sxy150489 #define E1000_RCTL_DTYP_PS 0x00000400 /* Packet Split descriptor */ 31710680SMin.Xu@Sun.COM #define E1000_RCTL_RDMTS_HALF 0x00000000 /* rx desc min thresh size */ 31810680SMin.Xu@Sun.COM #define E1000_RCTL_RDMTS_QUAT 0x00000100 /* rx desc min thresh size */ 31910680SMin.Xu@Sun.COM #define E1000_RCTL_RDMTS_EIGTH 0x00000200 /* rx desc min thresh size */ 3204919Sxy150489 #define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */ 3214919Sxy150489 #define E1000_RCTL_MO_0 0x00000000 /* multicast offset 11:0 */ 3224919Sxy150489 #define E1000_RCTL_MO_1 0x00001000 /* multicast offset 12:1 */ 3234919Sxy150489 #define E1000_RCTL_MO_2 0x00002000 /* multicast offset 13:2 */ 3244919Sxy150489 #define E1000_RCTL_MO_3 0x00003000 /* multicast offset 15:4 */ 3254919Sxy150489 #define E1000_RCTL_MDR 0x00004000 /* multicast desc ring 0 */ 3264919Sxy150489 #define E1000_RCTL_BAM 0x00008000 /* broadcast enable */ 3274919Sxy150489 /* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */ 3284919Sxy150489 #define E1000_RCTL_SZ_2048 0x00000000 /* rx buffer size 2048 */ 3294919Sxy150489 #define E1000_RCTL_SZ_1024 0x00010000 /* rx buffer size 1024 */ 3304919Sxy150489 #define E1000_RCTL_SZ_512 0x00020000 /* rx buffer size 512 */ 3314919Sxy150489 #define E1000_RCTL_SZ_256 0x00030000 /* rx buffer size 256 */ 3324919Sxy150489 /* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */ 3334919Sxy150489 #define E1000_RCTL_SZ_16384 0x00010000 /* rx buffer size 16384 */ 3344919Sxy150489 #define E1000_RCTL_SZ_8192 0x00020000 /* rx buffer size 8192 */ 3354919Sxy150489 #define E1000_RCTL_SZ_4096 0x00030000 /* rx buffer size 4096 */ 3364919Sxy150489 #define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */ 3374919Sxy150489 #define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */ 3384919Sxy150489 #define E1000_RCTL_CFI 0x00100000 /* canonical form indicator */ 3394919Sxy150489 #define E1000_RCTL_DPF 0x00400000 /* discard pause frames */ 3404919Sxy150489 #define E1000_RCTL_PMCF 0x00800000 /* pass MAC control frames */ 3414919Sxy150489 #define E1000_RCTL_BSEX 0x02000000 /* Buffer size extension */ 3424919Sxy150489 #define E1000_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */ 3434919Sxy150489 #define E1000_RCTL_FLXBUF_MASK 0x78000000 /* Flexible buffer size */ 3444919Sxy150489 #define E1000_RCTL_FLXBUF_SHIFT 27 /* Flexible buffer shift */ 3454919Sxy150489 3464919Sxy150489 /* 3474919Sxy150489 * Use byte values for the following shift parameters 3484919Sxy150489 * Usage: 3494919Sxy150489 * psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) & 3504919Sxy150489 * E1000_PSRCTL_BSIZE0_MASK) | 3514919Sxy150489 * ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) & 3524919Sxy150489 * E1000_PSRCTL_BSIZE1_MASK) | 3534919Sxy150489 * ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) & 3544919Sxy150489 * E1000_PSRCTL_BSIZE2_MASK) | 3554919Sxy150489 * ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |; 3564919Sxy150489 * E1000_PSRCTL_BSIZE3_MASK)) 3574919Sxy150489 * where value0 = [128..16256], default=256 3584919Sxy150489 * value1 = [1024..64512], default=4096 3594919Sxy150489 * value2 = [0..64512], default=4096 3604919Sxy150489 * value3 = [0..64512], default=0 3614919Sxy150489 */ 3624919Sxy150489 3634919Sxy150489 #define E1000_PSRCTL_BSIZE0_MASK 0x0000007F 3644919Sxy150489 #define E1000_PSRCTL_BSIZE1_MASK 0x00003F00 3654919Sxy150489 #define E1000_PSRCTL_BSIZE2_MASK 0x003F0000 3664919Sxy150489 #define E1000_PSRCTL_BSIZE3_MASK 0x3F000000 3674919Sxy150489 3684919Sxy150489 #define E1000_PSRCTL_BSIZE0_SHIFT 7 /* Shift _right_ 7 */ 3694919Sxy150489 #define E1000_PSRCTL_BSIZE1_SHIFT 2 /* Shift _right_ 2 */ 3704919Sxy150489 #define E1000_PSRCTL_BSIZE2_SHIFT 6 /* Shift _left_ 6 */ 3714919Sxy150489 #define E1000_PSRCTL_BSIZE3_SHIFT 14 /* Shift _left_ 14 */ 3724919Sxy150489 3734919Sxy150489 /* SWFW_SYNC Definitions */ 37410680SMin.Xu@Sun.COM #define E1000_SWFW_EEP_SM 0x01 37510680SMin.Xu@Sun.COM #define E1000_SWFW_PHY0_SM 0x02 37610680SMin.Xu@Sun.COM #define E1000_SWFW_PHY1_SM 0x04 37710680SMin.Xu@Sun.COM #define E1000_SWFW_CSR_SM 0x08 3784919Sxy150489 3796735Scc210113 /* FACTPS Definitions */ 3806735Scc210113 #define E1000_FACTPS_LFS 0x40000000 /* LAN Function Select */ 3814919Sxy150489 /* Device Control */ 3824919Sxy150489 #define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */ 3834919Sxy150489 #define E1000_CTRL_BEM 0x00000002 /* Endian Mode.0=little,1=big */ 3844919Sxy150489 #define E1000_CTRL_PRIOR 0x00000004 /* Priority on PCI. 0=rx,1=fair */ 38510680SMin.Xu@Sun.COM #define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /* Block new Master reqs */ 3864919Sxy150489 #define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */ 3874919Sxy150489 #define E1000_CTRL_TME 0x00000010 /* Test mode. 0=normal,1=test */ 3884919Sxy150489 #define E1000_CTRL_SLE 0x00000020 /* Serial Link on 0=dis,1=en */ 3894919Sxy150489 #define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */ 3904919Sxy150489 #define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */ 3914919Sxy150489 #define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */ 3924919Sxy150489 #define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */ 3934919Sxy150489 #define E1000_CTRL_SPD_10 0x00000000 /* Force 10Mb */ 3944919Sxy150489 #define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */ 3954919Sxy150489 #define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */ 3964919Sxy150489 #define E1000_CTRL_BEM32 0x00000400 /* Big Endian 32 mode */ 3974919Sxy150489 #define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */ 3984919Sxy150489 #define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */ 3994919Sxy150489 #define E1000_CTRL_D_UD_EN 0x00002000 /* Dock/Undock enable */ 4004919Sxy150489 /* Defined polarity of Dock/Undock indication in SDP[0] */ 4014919Sxy150489 #define E1000_CTRL_D_UD_POLARITY 0x00004000 4024919Sxy150489 /* Reset both PHY ports, through PHYRST_N pin */ 4034919Sxy150489 #define E1000_CTRL_FORCE_PHY_RESET 0x00008000 4044919Sxy150489 /* enable link status from external LINK_0 and LINK_1 pins */ 4054919Sxy150489 #define E1000_CTRL_EXT_LINK_EN 0x00010000 4064919Sxy150489 #define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */ 4074919Sxy150489 #define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */ 4084919Sxy150489 #define E1000_CTRL_SWDPIN2 0x00100000 /* SWDPIN 2 value */ 4094919Sxy150489 #define E1000_CTRL_SWDPIN3 0x00200000 /* SWDPIN 3 value */ 4104919Sxy150489 #define E1000_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */ 4114919Sxy150489 #define E1000_CTRL_SWDPIO1 0x00800000 /* SWDPIN 1 input or output */ 4124919Sxy150489 #define E1000_CTRL_SWDPIO2 0x01000000 /* SWDPIN 2 input or output */ 4134919Sxy150489 #define E1000_CTRL_SWDPIO3 0x02000000 /* SWDPIN 3 input or output */ 4144919Sxy150489 #define E1000_CTRL_RST 0x04000000 /* Global reset */ 4154919Sxy150489 #define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */ 4164919Sxy150489 #define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */ 4174919Sxy150489 #define E1000_CTRL_RTE 0x20000000 /* Routing tag enable */ 4184919Sxy150489 #define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */ 4194919Sxy150489 #define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */ 4208479SChenlu.Chen@Sun.COM /* Initiate an interrupt to ME */ 4214919Sxy150489 #define E1000_CTRL_SW2FW_INT 0x02000000 4224919Sxy150489 #define E1000_CTRL_I2C_ENA 0x02000000 /* I2C enable */ 4234919Sxy150489 4244919Sxy150489 /* 4254919Sxy150489 * Bit definitions for the Management Data IO (MDIO) and Management Data 4264919Sxy150489 * Clock (MDC) pins in the Device Control Register. 4274919Sxy150489 */ 4284919Sxy150489 #define E1000_CTRL_PHY_RESET_DIR E1000_CTRL_SWDPIO0 4294919Sxy150489 #define E1000_CTRL_PHY_RESET E1000_CTRL_SWDPIN0 4304919Sxy150489 #define E1000_CTRL_MDIO_DIR E1000_CTRL_SWDPIO2 4314919Sxy150489 #define E1000_CTRL_MDIO E1000_CTRL_SWDPIN2 4324919Sxy150489 #define E1000_CTRL_MDC_DIR E1000_CTRL_SWDPIO3 4334919Sxy150489 #define E1000_CTRL_MDC E1000_CTRL_SWDPIN3 4344919Sxy150489 #define E1000_CTRL_PHY_RESET_DIR4 E1000_CTRL_EXT_SDP4_DIR 4354919Sxy150489 #define E1000_CTRL_PHY_RESET4 E1000_CTRL_EXT_SDP4_DATA 4364919Sxy150489 4374919Sxy150489 #define E1000_CONNSW_ENRGSRC 0x4 4387607STed.You@Sun.COM #define E1000_PCS_CFG_PCS_EN 8 4394919Sxy150489 #define E1000_PCS_LCTL_FLV_LINK_UP 1 4404919Sxy150489 #define E1000_PCS_LCTL_FSV_10 0 4414919Sxy150489 #define E1000_PCS_LCTL_FSV_100 2 4424919Sxy150489 #define E1000_PCS_LCTL_FSV_1000 4 4434919Sxy150489 #define E1000_PCS_LCTL_FDV_FULL 8 4444919Sxy150489 #define E1000_PCS_LCTL_FSD 0x10 4454919Sxy150489 #define E1000_PCS_LCTL_FORCE_LINK 0x20 4464919Sxy150489 #define E1000_PCS_LCTL_LOW_LINK_LATCH 0x40 4477607STed.You@Sun.COM #define E1000_PCS_LCTL_FORCE_FCTRL 0x80 4484919Sxy150489 #define E1000_PCS_LCTL_AN_ENABLE 0x10000 4494919Sxy150489 #define E1000_PCS_LCTL_AN_RESTART 0x20000 4504919Sxy150489 #define E1000_PCS_LCTL_AN_TIMEOUT 0x40000 4514919Sxy150489 #define E1000_PCS_LCTL_AN_SGMII_BYPASS 0x80000 4524919Sxy150489 #define E1000_PCS_LCTL_AN_SGMII_TRIGGER 0x100000 4534919Sxy150489 #define E1000_PCS_LCTL_FAST_LINK_TIMER 0x1000000 4544919Sxy150489 #define E1000_PCS_LCTL_LINK_OK_FIX 0x2000000 4554919Sxy150489 #define E1000_PCS_LCTL_CRS_ON_NI 0x4000000 4564919Sxy150489 #define E1000_ENABLE_SERDES_LOOPBACK 0x0410 4574919Sxy150489 4584919Sxy150489 #define E1000_PCS_LSTS_LINK_OK 1 4594919Sxy150489 #define E1000_PCS_LSTS_SPEED_10 0 4604919Sxy150489 #define E1000_PCS_LSTS_SPEED_100 2 4614919Sxy150489 #define E1000_PCS_LSTS_SPEED_1000 4 4624919Sxy150489 #define E1000_PCS_LSTS_DUPLEX_FULL 8 4634919Sxy150489 #define E1000_PCS_LSTS_SYNK_OK 0x10 4644919Sxy150489 #define E1000_PCS_LSTS_AN_COMPLETE 0x10000 4654919Sxy150489 #define E1000_PCS_LSTS_AN_PAGE_RX 0x20000 4664919Sxy150489 #define E1000_PCS_LSTS_AN_TIMED_OUT 0x40000 4674919Sxy150489 #define E1000_PCS_LSTS_AN_REMOTE_FAULT 0x80000 4684919Sxy150489 #define E1000_PCS_LSTS_AN_ERROR_RWS 0x100000 4694919Sxy150489 4704919Sxy150489 /* Device Status */ 4714919Sxy150489 #define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */ 4724919Sxy150489 #define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */ 4734919Sxy150489 #define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */ 4744919Sxy150489 #define E1000_STATUS_FUNC_SHIFT 2 4754919Sxy150489 #define E1000_STATUS_FUNC_0 0x00000000 /* Function 0 */ 4764919Sxy150489 #define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */ 4774919Sxy150489 #define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */ 4784919Sxy150489 #define E1000_STATUS_TBIMODE 0x00000020 /* TBI mode */ 4794919Sxy150489 #define E1000_STATUS_SPEED_MASK 0x000000C0 4804919Sxy150489 #define E1000_STATUS_SPEED_10 0x00000000 /* Speed 10Mb/s */ 4814919Sxy150489 #define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */ 4824919Sxy150489 #define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */ 4834919Sxy150489 #define E1000_STATUS_LAN_INIT_DONE 0x00000200 /* Lan Init Completion by NVM */ 4844919Sxy150489 #define E1000_STATUS_ASDV 0x00000300 /* Auto speed detect value */ 48510680SMin.Xu@Sun.COM #define E1000_STATUS_PHYRA 0x00000400 /* PHY Reset Asserted */ 4864919Sxy150489 /* Change in Dock/Undock state. Clear on write '0'. */ 4874919Sxy150489 #define E1000_STATUS_DOCK_CI 0x00000800 4888479SChenlu.Chen@Sun.COM /* Master request status */ 4894919Sxy150489 #define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000 4904919Sxy150489 #define E1000_STATUS_MTXCKOK 0x00000400 /* MTX clock running OK */ 4914919Sxy150489 #define E1000_STATUS_PCI66 0x00000800 /* In 66Mhz slot */ 4924919Sxy150489 #define E1000_STATUS_BUS64 0x00001000 /* In 64 bit slot */ 4934919Sxy150489 #define E1000_STATUS_PCIX_MODE 0x00002000 /* PCI-X mode */ 4944919Sxy150489 #define E1000_STATUS_PCIX_SPEED 0x0000C000 /* PCI-X bus speed */ 4954919Sxy150489 #define E1000_STATUS_BMC_SKU_0 0x00100000 /* BMC USB redirect disabled */ 4964919Sxy150489 #define E1000_STATUS_BMC_SKU_1 0x00200000 /* BMC SRAM disabled */ 4974919Sxy150489 #define E1000_STATUS_BMC_SKU_2 0x00400000 /* BMC SDRAM disabled */ 4984919Sxy150489 #define E1000_STATUS_BMC_CRYPTO 0x00800000 /* BMC crypto disabled */ 4994919Sxy150489 /* BMC external code execution disabled */ 5004919Sxy150489 #define E1000_STATUS_BMC_LITE 0x01000000 5014919Sxy150489 #define E1000_STATUS_RGMII_ENABLE 0x02000000 /* RGMII disabled */ 5024919Sxy150489 #define E1000_STATUS_FUSE_8 0x04000000 5034919Sxy150489 #define E1000_STATUS_FUSE_9 0x08000000 5044919Sxy150489 #define E1000_STATUS_SERDES0_DIS 0x10000000 /* SERDES disabled on port 0 */ 5054919Sxy150489 #define E1000_STATUS_SERDES1_DIS 0x20000000 /* SERDES disabled on port 1 */ 5064919Sxy150489 5076735Scc210113 /* Constants used to interpret the masked PCI-X bus speed. */ 5084919Sxy150489 /* PCI-X bus speed 50-66 MHz */ 5094919Sxy150489 #define E1000_STATUS_PCIX_SPEED_66 0x00000000 5104919Sxy150489 /* PCI-X bus speed 66-100 MHz */ 5114919Sxy150489 #define E1000_STATUS_PCIX_SPEED_100 0x00004000 5124919Sxy150489 /* PCI-X bus speed 100-133 MHz */ 5134919Sxy150489 #define E1000_STATUS_PCIX_SPEED_133 0x00008000 5144919Sxy150489 5154919Sxy150489 #define SPEED_10 10 5164919Sxy150489 #define SPEED_100 100 5174919Sxy150489 #define SPEED_1000 1000 5184919Sxy150489 #define HALF_DUPLEX 1 5194919Sxy150489 #define FULL_DUPLEX 2 5204919Sxy150489 5214919Sxy150489 #define PHY_FORCE_TIME 20 5224919Sxy150489 5234919Sxy150489 #define ADVERTISE_10_HALF 0x0001 5244919Sxy150489 #define ADVERTISE_10_FULL 0x0002 5254919Sxy150489 #define ADVERTISE_100_HALF 0x0004 5264919Sxy150489 #define ADVERTISE_100_FULL 0x0008 5274919Sxy150489 #define ADVERTISE_1000_HALF 0x0010 /* Not used, just FYI */ 5284919Sxy150489 #define ADVERTISE_1000_FULL 0x0020 5294919Sxy150489 5304919Sxy150489 /* 1000/H is not supported, nor spec-compliant. */ 5314919Sxy150489 #define E1000_ALL_SPEED_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \ 5324919Sxy150489 ADVERTISE_100_HALF | ADVERTISE_100_FULL | \ 5334919Sxy150489 ADVERTISE_1000_FULL) 5344919Sxy150489 #define E1000_ALL_NOT_GIG (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \ 5354919Sxy150489 ADVERTISE_100_HALF | ADVERTISE_100_FULL) 5364919Sxy150489 #define E1000_ALL_100_SPEED (ADVERTISE_100_HALF | ADVERTISE_100_FULL) 5374919Sxy150489 #define E1000_ALL_10_SPEED (ADVERTISE_10_HALF | ADVERTISE_10_FULL) 5384919Sxy150489 #define E1000_ALL_FULL_DUPLEX (ADVERTISE_10_FULL | ADVERTISE_100_FULL | \ 5394919Sxy150489 ADVERTISE_1000_FULL) 5404919Sxy150489 #define E1000_ALL_HALF_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_100_HALF) 5414919Sxy150489 5424919Sxy150489 #define AUTONEG_ADVERTISE_SPEED_DEFAULT E1000_ALL_SPEED_DUPLEX 5434919Sxy150489 5444919Sxy150489 /* LED Control */ 54510680SMin.Xu@Sun.COM #define E1000_PHY_LED0_MODE_MASK 0x00000007 54610680SMin.Xu@Sun.COM #define E1000_PHY_LED0_IVRT 0x00000008 54710680SMin.Xu@Sun.COM #define E1000_PHY_LED0_BLINK 0x00000010 54810680SMin.Xu@Sun.COM #define E1000_PHY_LED0_MASK 0x0000001F 54910680SMin.Xu@Sun.COM 5504919Sxy150489 #define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F 5514919Sxy150489 #define E1000_LEDCTL_LED0_MODE_SHIFT 0 5524919Sxy150489 #define E1000_LEDCTL_LED0_BLINK_RATE 0x00000020 5534919Sxy150489 #define E1000_LEDCTL_LED0_IVRT 0x00000040 5544919Sxy150489 #define E1000_LEDCTL_LED0_BLINK 0x00000080 5554919Sxy150489 #define E1000_LEDCTL_LED1_MODE_MASK 0x00000F00 5564919Sxy150489 #define E1000_LEDCTL_LED1_MODE_SHIFT 8 5574919Sxy150489 #define E1000_LEDCTL_LED1_BLINK_RATE 0x00002000 5584919Sxy150489 #define E1000_LEDCTL_LED1_IVRT 0x00004000 5594919Sxy150489 #define E1000_LEDCTL_LED1_BLINK 0x00008000 5604919Sxy150489 #define E1000_LEDCTL_LED2_MODE_MASK 0x000F0000 5614919Sxy150489 #define E1000_LEDCTL_LED2_MODE_SHIFT 16 5624919Sxy150489 #define E1000_LEDCTL_LED2_BLINK_RATE 0x00200000 5634919Sxy150489 #define E1000_LEDCTL_LED2_IVRT 0x00400000 5644919Sxy150489 #define E1000_LEDCTL_LED2_BLINK 0x00800000 5654919Sxy150489 #define E1000_LEDCTL_LED3_MODE_MASK 0x0F000000 5664919Sxy150489 #define E1000_LEDCTL_LED3_MODE_SHIFT 24 5674919Sxy150489 #define E1000_LEDCTL_LED3_BLINK_RATE 0x20000000 5684919Sxy150489 #define E1000_LEDCTL_LED3_IVRT 0x40000000 5694919Sxy150489 #define E1000_LEDCTL_LED3_BLINK 0x80000000 5704919Sxy150489 5714919Sxy150489 #define E1000_LEDCTL_MODE_LINK_10_1000 0x0 5724919Sxy150489 #define E1000_LEDCTL_MODE_LINK_100_1000 0x1 5734919Sxy150489 #define E1000_LEDCTL_MODE_LINK_UP 0x2 5744919Sxy150489 #define E1000_LEDCTL_MODE_ACTIVITY 0x3 5754919Sxy150489 #define E1000_LEDCTL_MODE_LINK_ACTIVITY 0x4 5764919Sxy150489 #define E1000_LEDCTL_MODE_LINK_10 0x5 5774919Sxy150489 #define E1000_LEDCTL_MODE_LINK_100 0x6 5784919Sxy150489 #define E1000_LEDCTL_MODE_LINK_1000 0x7 5794919Sxy150489 #define E1000_LEDCTL_MODE_PCIX_MODE 0x8 5804919Sxy150489 #define E1000_LEDCTL_MODE_FULL_DUPLEX 0x9 5814919Sxy150489 #define E1000_LEDCTL_MODE_COLLISION 0xA 5824919Sxy150489 #define E1000_LEDCTL_MODE_BUS_SPEED 0xB 5834919Sxy150489 #define E1000_LEDCTL_MODE_BUS_SIZE 0xC 5844919Sxy150489 #define E1000_LEDCTL_MODE_PAUSED 0xD 5854919Sxy150489 #define E1000_LEDCTL_MODE_LED_ON 0xE 5864919Sxy150489 #define E1000_LEDCTL_MODE_LED_OFF 0xF 5874919Sxy150489 5884919Sxy150489 /* Transmit Descriptor bit definitions */ 5894919Sxy150489 #define E1000_TXD_DTYP_D 0x00100000 /* Data Descriptor */ 5904919Sxy150489 #define E1000_TXD_DTYP_C 0x00000000 /* Context Descriptor */ 5916735Scc210113 #define E1000_TXD_POPTS_SHIFT 8 /* POPTS shift */ 5924919Sxy150489 #define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */ 5934919Sxy150489 #define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */ 5944919Sxy150489 #define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */ 5954919Sxy150489 #define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */ 5964919Sxy150489 #define E1000_TXD_CMD_IC 0x04000000 /* Insert Checksum */ 5974919Sxy150489 #define E1000_TXD_CMD_RS 0x08000000 /* Report Status */ 5984919Sxy150489 #define E1000_TXD_CMD_RPS 0x10000000 /* Report Packet Sent */ 5994919Sxy150489 /* Descriptor extension (0 = legacy) */ 6004919Sxy150489 #define E1000_TXD_CMD_DEXT 0x20000000 6014919Sxy150489 #define E1000_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */ 6024919Sxy150489 #define E1000_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */ 6034919Sxy150489 #define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */ 6044919Sxy150489 #define E1000_TXD_STAT_EC 0x00000002 /* Excess Collisions */ 6054919Sxy150489 #define E1000_TXD_STAT_LC 0x00000004 /* Late Collisions */ 6064919Sxy150489 #define E1000_TXD_STAT_TU 0x00000008 /* Transmit underrun */ 6074919Sxy150489 #define E1000_TXD_CMD_TCP 0x01000000 /* TCP packet */ 6084919Sxy150489 #define E1000_TXD_CMD_IP 0x02000000 /* IP packet */ 6094919Sxy150489 #define E1000_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */ 6104919Sxy150489 #define E1000_TXD_STAT_TC 0x00000004 /* Tx Underrun */ 6114919Sxy150489 /* Extended desc bits for Linksec and timesync */ 6127607STed.You@Sun.COM #define E1000_TXD_CMD_LINKSEC 0x10000000 /* Apply LinkSec on packet */ 6137607STed.You@Sun.COM #define E1000_TXD_EXTCMD_TSTAMP 0x00000010 /* IEEE1588 Timestamp packet */ 6144919Sxy150489 6154919Sxy150489 /* Transmit Control */ 6164919Sxy150489 #define E1000_TCTL_RST 0x00000001 /* software reset */ 6174919Sxy150489 #define E1000_TCTL_EN 0x00000002 /* enable tx */ 6184919Sxy150489 #define E1000_TCTL_BCE 0x00000004 /* busy check enable */ 6194919Sxy150489 #define E1000_TCTL_PSP 0x00000008 /* pad short packets */ 6204919Sxy150489 #define E1000_TCTL_CT 0x00000ff0 /* collision threshold */ 6214919Sxy150489 #define E1000_TCTL_COLD 0x003ff000 /* collision distance */ 6224919Sxy150489 #define E1000_TCTL_SWXOFF 0x00400000 /* SW Xoff transmission */ 6234919Sxy150489 #define E1000_TCTL_PBE 0x00800000 /* Packet Burst Enable */ 6244919Sxy150489 #define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */ 6254919Sxy150489 #define E1000_TCTL_NRTU 0x02000000 /* No Re-transmit on underrun */ 6264919Sxy150489 #define E1000_TCTL_MULR 0x10000000 /* Multiple request support */ 6274919Sxy150489 6284919Sxy150489 /* Transmit Arbitration Count */ 6294919Sxy150489 #define E1000_TARC0_ENABLE 0x00000400 /* Enable Tx Queue 0 */ 6304919Sxy150489 6314919Sxy150489 /* SerDes Control */ 6324919Sxy150489 #define E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400 6334919Sxy150489 6344919Sxy150489 /* Receive Checksum Control */ 6354919Sxy150489 #define E1000_RXCSUM_PCSS_MASK 0x000000FF /* Packet Checksum Start */ 6364919Sxy150489 #define E1000_RXCSUM_IPOFL 0x00000100 /* IPv4 checksum offload */ 6374919Sxy150489 #define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */ 6384919Sxy150489 #define E1000_RXCSUM_IPV6OFL 0x00000400 /* IPv6 checksum offload */ 6394919Sxy150489 #define E1000_RXCSUM_CRCOFL 0x00000800 /* CRC32 offload enable */ 6404919Sxy150489 #define E1000_RXCSUM_IPPCSE 0x00001000 /* IP payload checksum enable */ 6414919Sxy150489 #define E1000_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */ 6424919Sxy150489 6434919Sxy150489 /* Header split receive */ 6444919Sxy150489 #define E1000_RFCTL_ISCSI_DIS 0x00000001 6454919Sxy150489 #define E1000_RFCTL_ISCSI_DWC_MASK 0x0000003E 6464919Sxy150489 #define E1000_RFCTL_ISCSI_DWC_SHIFT 1 6474919Sxy150489 #define E1000_RFCTL_NFSW_DIS 0x00000040 6484919Sxy150489 #define E1000_RFCTL_NFSR_DIS 0x00000080 6494919Sxy150489 #define E1000_RFCTL_NFS_VER_MASK 0x00000300 6504919Sxy150489 #define E1000_RFCTL_NFS_VER_SHIFT 8 6514919Sxy150489 #define E1000_RFCTL_IPV6_DIS 0x00000400 6524919Sxy150489 #define E1000_RFCTL_IPV6_XSUM_DIS 0x00000800 6534919Sxy150489 #define E1000_RFCTL_ACK_DIS 0x00001000 6544919Sxy150489 #define E1000_RFCTL_ACKD_DIS 0x00002000 6554919Sxy150489 #define E1000_RFCTL_IPFRSP_DIS 0x00004000 6564919Sxy150489 #define E1000_RFCTL_EXTEN 0x00008000 6574919Sxy150489 #define E1000_RFCTL_IPV6_EX_DIS 0x00010000 6584919Sxy150489 #define E1000_RFCTL_NEW_IPV6_EXT_DIS 0x00020000 6597607STed.You@Sun.COM #define E1000_RFCTL_LEF 0x00040000 6604919Sxy150489 6614919Sxy150489 /* Collision related configuration parameters */ 6624919Sxy150489 #define E1000_COLLISION_THRESHOLD 15 6634919Sxy150489 #define E1000_CT_SHIFT 4 6644919Sxy150489 #define E1000_COLLISION_DISTANCE 63 6654919Sxy150489 #define E1000_COLD_SHIFT 12 6664919Sxy150489 6674919Sxy150489 /* Default values for the transmit IPG register */ 6684919Sxy150489 #define DEFAULT_82542_TIPG_IPGT 10 6694919Sxy150489 #define DEFAULT_82543_TIPG_IPGT_FIBER 9 6704919Sxy150489 #define DEFAULT_82543_TIPG_IPGT_COPPER 8 6714919Sxy150489 6724919Sxy150489 #define E1000_TIPG_IPGT_MASK 0x000003FF 6734919Sxy150489 #define E1000_TIPG_IPGR1_MASK 0x000FFC00 6744919Sxy150489 #define E1000_TIPG_IPGR2_MASK 0x3FF00000 6754919Sxy150489 6764919Sxy150489 #define DEFAULT_82542_TIPG_IPGR1 2 6774919Sxy150489 #define DEFAULT_82543_TIPG_IPGR1 8 6784919Sxy150489 #define E1000_TIPG_IPGR1_SHIFT 10 6794919Sxy150489 6804919Sxy150489 #define DEFAULT_82542_TIPG_IPGR2 10 6814919Sxy150489 #define DEFAULT_82543_TIPG_IPGR2 6 6824919Sxy150489 #define DEFAULT_80003ES2LAN_TIPG_IPGR2 7 6834919Sxy150489 #define E1000_TIPG_IPGR2_SHIFT 20 6844919Sxy150489 6854919Sxy150489 /* Ethertype field values */ 6864919Sxy150489 #define ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.3ac packet */ 6874919Sxy150489 6884919Sxy150489 #define ETHERNET_FCS_SIZE 4 6894919Sxy150489 #define MAX_JUMBO_FRAME_SIZE 0x3F00 6904919Sxy150489 6914919Sxy150489 /* Extended Configuration Control and Size */ 6924919Sxy150489 #define E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP 0x00000020 6934919Sxy150489 #define E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE 0x00000001 694*11020SMin.Xu@Sun.COM #define E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE 0x00000008 6954919Sxy150489 #define E1000_EXTCNF_CTRL_SWFLAG 0x00000020 6964919Sxy150489 #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK 0x00FF0000 6974919Sxy150489 #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT 16 6984919Sxy150489 #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK 0x0FFF0000 6994919Sxy150489 #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT 16 7004919Sxy150489 7014919Sxy150489 #define E1000_PHY_CTRL_SPD_EN 0x00000001 7024919Sxy150489 #define E1000_PHY_CTRL_D0A_LPLU 0x00000002 7034919Sxy150489 #define E1000_PHY_CTRL_NOND0A_LPLU 0x00000004 7044919Sxy150489 #define E1000_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008 7054919Sxy150489 #define E1000_PHY_CTRL_GBE_DISABLE 0x00000040 7064919Sxy150489 7074919Sxy150489 #define E1000_KABGTXD_BGSQLBIAS 0x00050000 7084919Sxy150489 7094919Sxy150489 /* PBA constants */ 7107607STed.You@Sun.COM #define E1000_PBA_6K 0x0006 /* 6KB */ 7116735Scc210113 #define E1000_PBA_8K 0x0008 /* 8KB */ 71210680SMin.Xu@Sun.COM #define E1000_PBA_10K 0x000A /* 10KB */ 7136735Scc210113 #define E1000_PBA_12K 0x000C /* 12KB */ 71410680SMin.Xu@Sun.COM #define E1000_PBA_14K 0x000E /* 14KB */ 7156735Scc210113 #define E1000_PBA_16K 0x0010 /* 16KB */ 71610680SMin.Xu@Sun.COM #define E1000_PBA_18K 0x0012 7174919Sxy150489 #define E1000_PBA_20K 0x0014 7184919Sxy150489 #define E1000_PBA_22K 0x0016 7194919Sxy150489 #define E1000_PBA_24K 0x0018 72010680SMin.Xu@Sun.COM #define E1000_PBA_26K 0x001A 7214919Sxy150489 #define E1000_PBA_30K 0x001E 7224919Sxy150489 #define E1000_PBA_32K 0x0020 7234919Sxy150489 #define E1000_PBA_34K 0x0022 72410680SMin.Xu@Sun.COM #define E1000_PBA_35K 0x0023 7254919Sxy150489 #define E1000_PBA_38K 0x0026 7264919Sxy150489 #define E1000_PBA_40K 0x0028 7276735Scc210113 #define E1000_PBA_48K 0x0030 /* 48KB */ 7286735Scc210113 #define E1000_PBA_64K 0x0040 /* 64KB */ 7294919Sxy150489 7304919Sxy150489 #define E1000_PBS_16K E1000_PBA_16K 7314919Sxy150489 #define E1000_PBS_24K E1000_PBA_24K 7324919Sxy150489 7334919Sxy150489 #define IFS_MAX 80 7344919Sxy150489 #define IFS_MIN 40 7354919Sxy150489 #define IFS_RATIO 4 7364919Sxy150489 #define IFS_STEP 10 7374919Sxy150489 #define MIN_NUM_XMITS 1000 7384919Sxy150489 7394919Sxy150489 /* SW Semaphore Register */ 7404919Sxy150489 #define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */ 7414919Sxy150489 #define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */ 7424919Sxy150489 #define E1000_SWSM_WMNG 0x00000004 /* Wake MNG Clock */ 7434919Sxy150489 #define E1000_SWSM_DRV_LOAD 0x00000008 /* Driver Loaded Bit */ 7444919Sxy150489 74510680SMin.Xu@Sun.COM /* Secondary driver semaphore bit */ 74610680SMin.Xu@Sun.COM #define E1000_SWSM2_LOCK 0x00000002 74710680SMin.Xu@Sun.COM 7484919Sxy150489 /* Interrupt Cause Read */ 7494919Sxy150489 #define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */ 7504919Sxy150489 #define E1000_ICR_TXQE 0x00000002 /* Transmit Queue empty */ 7514919Sxy150489 #define E1000_ICR_LSC 0x00000004 /* Link Status Change */ 7524919Sxy150489 #define E1000_ICR_RXSEQ 0x00000008 /* rx sequence error */ 7534919Sxy150489 #define E1000_ICR_RXDMT0 0x00000010 /* rx desc min. threshold (0) */ 7544919Sxy150489 #define E1000_ICR_RXO 0x00000040 /* rx overrun */ 7554919Sxy150489 #define E1000_ICR_RXT0 0x00000080 /* rx timer intr (ring 0) */ 7567607STed.You@Sun.COM #define E1000_ICR_VMMB 0x00000100 /* VM MB event */ 7574919Sxy150489 #define E1000_ICR_MDAC 0x00000200 /* MDIO access complete */ 7586735Scc210113 #define E1000_ICR_RXCFG 0x00000400 /* Rx /c/ ordered set */ 7594919Sxy150489 #define E1000_ICR_GPI_EN0 0x00000800 /* GP Int 0 */ 7604919Sxy150489 #define E1000_ICR_GPI_EN1 0x00001000 /* GP Int 1 */ 7614919Sxy150489 #define E1000_ICR_GPI_EN2 0x00002000 /* GP Int 2 */ 7624919Sxy150489 #define E1000_ICR_GPI_EN3 0x00004000 /* GP Int 3 */ 7634919Sxy150489 #define E1000_ICR_TXD_LOW 0x00008000 7644919Sxy150489 #define E1000_ICR_SRPD 0x00010000 7654919Sxy150489 #define E1000_ICR_ACK 0x00020000 /* Receive Ack frame */ 7664919Sxy150489 #define E1000_ICR_MNG 0x00040000 /* Manageability event */ 7674919Sxy150489 #define E1000_ICR_DOCK 0x00080000 /* Dock/Undock */ 7684919Sxy150489 /* If this bit asserted, the driver should claim the interrupt */ 7694919Sxy150489 #define E1000_ICR_INT_ASSERTED 0x80000000 7708479SChenlu.Chen@Sun.COM /* Q0 Rx desc FIFO parity error */ 7714919Sxy150489 #define E1000_ICR_RXD_FIFO_PAR0 0x00100000 7728479SChenlu.Chen@Sun.COM /* Q0 Tx desc FIFO parity error */ 7734919Sxy150489 #define E1000_ICR_TXD_FIFO_PAR0 0x00200000 7748479SChenlu.Chen@Sun.COM /* host arb read buffer parity err */ 7754919Sxy150489 #define E1000_ICR_HOST_ARB_PAR 0x00400000 7764919Sxy150489 /* packet buffer parity error */ 7774919Sxy150489 #define E1000_ICR_PB_PAR 0x00800000 7788479SChenlu.Chen@Sun.COM /* Q1 Rx desc FIFO parity error */ 7794919Sxy150489 #define E1000_ICR_RXD_FIFO_PAR1 0x01000000 7808479SChenlu.Chen@Sun.COM /* Q1 Tx desc FIFO parity error */ 7814919Sxy150489 #define E1000_ICR_TXD_FIFO_PAR1 0x02000000 7824919Sxy150489 /* all parity error bits */ 7834919Sxy150489 #define E1000_ICR_ALL_PARITY 0x03F00000 7844919Sxy150489 /* FW changed the status of DISSW bit in the FWSM */ 7854919Sxy150489 #define E1000_ICR_DSW 0x00000020 7864919Sxy150489 /* LAN connected device generates an interrupt */ 7874919Sxy150489 #define E1000_ICR_PHYINT 0x00001000 7888479SChenlu.Chen@Sun.COM /* NIC DMA out of sync */ 7898479SChenlu.Chen@Sun.COM #define E1000_ICR_DOUTSYNC 0x10000000 7906735Scc210113 /* ME hardware reset occurs */ 7914919Sxy150489 #define E1000_ICR_EPRST 0x00100000 7927607STed.You@Sun.COM #define E1000_ICR_RXQ0 0x00100000 /* Rx Queue 0 Interrupt */ 7937607STed.You@Sun.COM #define E1000_ICR_RXQ1 0x00200000 /* Rx Queue 1 Interrupt */ 7947607STed.You@Sun.COM #define E1000_ICR_TXQ0 0x00400000 /* Tx Queue 0 Interrupt */ 7957607STed.You@Sun.COM #define E1000_ICR_TXQ1 0x00800000 /* Tx Queue 1 Interrupt */ 7967607STed.You@Sun.COM #define E1000_ICR_OTHER 0x01000000 /* Other Interrupts */ 7974919Sxy150489 79810680SMin.Xu@Sun.COM /* PBA ECC Register */ 79910680SMin.Xu@Sun.COM #define E1000_PBA_ECC_COUNTER_MASK 0xFFF00000 /* ECC counter mask */ 80010680SMin.Xu@Sun.COM #define E1000_PBA_ECC_COUNTER_SHIFT 20 /* ECC counter shift value */ 80110680SMin.Xu@Sun.COM /* Enable ECC error correction */ 80210680SMin.Xu@Sun.COM #define E1000_PBA_ECC_CORR_EN 0x00000001 80310680SMin.Xu@Sun.COM #define E1000_PBA_ECC_STAT_CLR 0x00000002 /* Clear ECC error counter */ 80410680SMin.Xu@Sun.COM /* Enable ICR bit 5 on ECC error */ 80510680SMin.Xu@Sun.COM #define E1000_PBA_ECC_INT_EN 0x00000004 80610680SMin.Xu@Sun.COM 8074919Sxy150489 /* 8084919Sxy150489 * This defines the bits that are set in the Interrupt Mask 8094919Sxy150489 * Set/Read Register. Each bit is documented below: 8104919Sxy150489 * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0) 8114919Sxy150489 * o RXSEQ = Receive Sequence Error 8124919Sxy150489 */ 8134919Sxy150489 #define POLL_IMS_ENABLE_MASK ( \ 8144919Sxy150489 E1000_IMS_RXDMT0 | \ 8154919Sxy150489 E1000_IMS_RXSEQ) 8164919Sxy150489 8174919Sxy150489 /* 8184919Sxy150489 * This defines the bits that are set in the Interrupt Mask 8194919Sxy150489 * Set/Read Register. Each bit is documented below: 8204919Sxy150489 * o RXT0 = Receiver Timer Interrupt (ring 0) 8214919Sxy150489 * o TXDW = Transmit Descriptor Written Back 8224919Sxy150489 * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0) 8234919Sxy150489 * o RXSEQ = Receive Sequence Error 8244919Sxy150489 * o LSC = Link Status Change 8254919Sxy150489 */ 8264919Sxy150489 #define IMS_ENABLE_MASK ( \ 8274919Sxy150489 E1000_IMS_RXT0 | \ 8284919Sxy150489 E1000_IMS_TXDW | \ 8294919Sxy150489 E1000_IMS_RXDMT0 | \ 8304919Sxy150489 E1000_IMS_RXSEQ | \ 8314919Sxy150489 E1000_IMS_LSC) 8324919Sxy150489 8334919Sxy150489 /* Interrupt Mask Set */ 83410680SMin.Xu@Sun.COM #define E1000_IMS_TXDW E1000_ICR_TXDW /* Tx desc written back */ 8354919Sxy150489 #define E1000_IMS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */ 8364919Sxy150489 #define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */ 8378479SChenlu.Chen@Sun.COM #define E1000_IMS_VMMB E1000_ICR_VMMB /* Mail box activity */ 8384919Sxy150489 #define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */ 8394919Sxy150489 #define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */ 8404919Sxy150489 #define E1000_IMS_RXO E1000_ICR_RXO /* rx overrun */ 8414919Sxy150489 #define E1000_IMS_RXT0 E1000_ICR_RXT0 /* rx timer intr */ 8424919Sxy150489 #define E1000_IMS_MDAC E1000_ICR_MDAC /* MDIO access complete */ 8436735Scc210113 #define E1000_IMS_RXCFG E1000_ICR_RXCFG /* Rx /c/ ordered set */ 8444919Sxy150489 #define E1000_IMS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */ 8454919Sxy150489 #define E1000_IMS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */ 8464919Sxy150489 #define E1000_IMS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */ 8474919Sxy150489 #define E1000_IMS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */ 8484919Sxy150489 #define E1000_IMS_TXD_LOW E1000_ICR_TXD_LOW 8494919Sxy150489 #define E1000_IMS_SRPD E1000_ICR_SRPD 8504919Sxy150489 #define E1000_IMS_ACK E1000_ICR_ACK /* Receive Ack frame */ 8514919Sxy150489 #define E1000_IMS_MNG E1000_ICR_MNG /* Manageability event */ 8524919Sxy150489 #define E1000_IMS_DOCK E1000_ICR_DOCK /* Dock/Undock */ 8538479SChenlu.Chen@Sun.COM /* Q0 Rx desc FIFO parity error */ 8544919Sxy150489 #define E1000_IMS_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0 8558479SChenlu.Chen@Sun.COM /* Q0 Tx desc FIFO parity error */ 8564919Sxy150489 #define E1000_IMS_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0 8574919Sxy150489 /* host arb read buffer parity error */ 8584919Sxy150489 #define E1000_IMS_HOST_ARB_PAR E1000_ICR_HOST_ARB_PAR 8594919Sxy150489 /* packet buffer parity error */ 8604919Sxy150489 #define E1000_IMS_PB_PAR E1000_ICR_PB_PAR 8618479SChenlu.Chen@Sun.COM /* Q1 Rx desc FIFO parity error */ 8624919Sxy150489 #define E1000_IMS_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1 8638479SChenlu.Chen@Sun.COM /* Q1 Tx desc FIFO parity error */ 8644919Sxy150489 #define E1000_IMS_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1 8654919Sxy150489 #define E1000_IMS_DSW E1000_ICR_DSW 8664919Sxy150489 #define E1000_IMS_PHYINT E1000_ICR_PHYINT 8678479SChenlu.Chen@Sun.COM #define E1000_IMS_DOUTSYNC E1000_ICR_DOUTSYNC /* NIC DMA out of sync */ 8684919Sxy150489 #define E1000_IMS_EPRST E1000_ICR_EPRST 8697607STed.You@Sun.COM #define E1000_IMS_RXQ0 E1000_ICR_RXQ0 /* Rx Queue 0 Interrupt */ 8707607STed.You@Sun.COM #define E1000_IMS_RXQ1 E1000_ICR_RXQ1 /* Rx Queue 1 Interrupt */ 8717607STed.You@Sun.COM #define E1000_IMS_TXQ0 E1000_ICR_TXQ0 /* Tx Queue 0 Interrupt */ 8727607STed.You@Sun.COM #define E1000_IMS_TXQ1 E1000_ICR_TXQ1 /* Tx Queue 1 Interrupt */ 8737607STed.You@Sun.COM #define E1000_IMS_OTHER E1000_ICR_OTHER /* Other Interrupts */ 8744919Sxy150489 8754919Sxy150489 /* Interrupt Cause Set */ 87610680SMin.Xu@Sun.COM #define E1000_ICS_TXDW E1000_ICR_TXDW /* Tx desc written back */ 8774919Sxy150489 #define E1000_ICS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */ 8784919Sxy150489 #define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */ 8794919Sxy150489 #define E1000_ICS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */ 8804919Sxy150489 #define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */ 8814919Sxy150489 #define E1000_ICS_RXO E1000_ICR_RXO /* rx overrun */ 8824919Sxy150489 #define E1000_ICS_RXT0 E1000_ICR_RXT0 /* rx timer intr */ 8834919Sxy150489 #define E1000_ICS_MDAC E1000_ICR_MDAC /* MDIO access complete */ 8846735Scc210113 #define E1000_ICS_RXCFG E1000_ICR_RXCFG /* Rx /c/ ordered set */ 8854919Sxy150489 #define E1000_ICS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */ 8864919Sxy150489 #define E1000_ICS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */ 8874919Sxy150489 #define E1000_ICS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */ 8884919Sxy150489 #define E1000_ICS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */ 8894919Sxy150489 #define E1000_ICS_TXD_LOW E1000_ICR_TXD_LOW 8904919Sxy150489 #define E1000_ICS_SRPD E1000_ICR_SRPD 8914919Sxy150489 #define E1000_ICS_ACK E1000_ICR_ACK /* Receive Ack frame */ 8924919Sxy150489 #define E1000_ICS_MNG E1000_ICR_MNG /* Manageability event */ 8934919Sxy150489 #define E1000_ICS_DOCK E1000_ICR_DOCK /* Dock/Undock */ 8948479SChenlu.Chen@Sun.COM /* Q0 Rx desc FIFO parity error */ 8954919Sxy150489 #define E1000_ICS_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0 8968479SChenlu.Chen@Sun.COM /* Q0 Tx desc FIFO parity error */ 8974919Sxy150489 #define E1000_ICS_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0 8984919Sxy150489 /* host arb read buffer parity error */ 8994919Sxy150489 #define E1000_ICS_HOST_ARB_PAR E1000_ICR_HOST_ARB_PAR 9004919Sxy150489 /* packet buffer parity error */ 9014919Sxy150489 #define E1000_ICS_PB_PAR E1000_ICR_PB_PAR 9028479SChenlu.Chen@Sun.COM /* Q1 Rx desc FIFO parity error */ 9034919Sxy150489 #define E1000_ICS_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1 9048479SChenlu.Chen@Sun.COM /* Q1 Tx desc FIFO parity error */ 9054919Sxy150489 #define E1000_ICS_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1 9064919Sxy150489 #define E1000_ICS_DSW E1000_ICR_DSW 9078479SChenlu.Chen@Sun.COM #define E1000_ICS_DOUTSYNC E1000_ICR_DOUTSYNC /* NIC DMA out of sync */ 9084919Sxy150489 #define E1000_ICS_PHYINT E1000_ICR_PHYINT 9094919Sxy150489 #define E1000_ICS_EPRST E1000_ICR_EPRST 9104919Sxy150489 9114919Sxy150489 /* Transmit Descriptor Control */ 9124919Sxy150489 #define E1000_TXDCTL_PTHRESH 0x0000003F /* TXDCTL Prefetch Threshold */ 9134919Sxy150489 #define E1000_TXDCTL_HTHRESH 0x00003F00 /* TXDCTL Host Threshold */ 9144919Sxy150489 #define E1000_TXDCTL_WTHRESH 0x003F0000 /* TXDCTL Writeback Threshold */ 9154919Sxy150489 #define E1000_TXDCTL_GRAN 0x01000000 /* TXDCTL Granularity */ 9164919Sxy150489 #define E1000_TXDCTL_LWTHRESH 0xFE000000 /* TXDCTL Low Threshold */ 9174919Sxy150489 #define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */ 9184919Sxy150489 #define E1000_TXDCTL_MAX_TX_DESC_PREFETCH 0x0100001F /* GRAN=1, PTHRESH=31 */ 9194919Sxy150489 /* Enable the counting of descriptors still to be processed. */ 9204919Sxy150489 #define E1000_TXDCTL_COUNT_DESC 0x00400000 9214919Sxy150489 9224919Sxy150489 /* Flow Control Constants */ 9234919Sxy150489 #define FLOW_CONTROL_ADDRESS_LOW 0x00C28001 9244919Sxy150489 #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100 9254919Sxy150489 #define FLOW_CONTROL_TYPE 0x8808 9264919Sxy150489 9274919Sxy150489 /* 802.1q VLAN Packet Size */ 9284919Sxy150489 #define VLAN_TAG_SIZE 4 /* 802.3ac tag (not DMA'd) */ 9294919Sxy150489 #define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */ 9304919Sxy150489 9314919Sxy150489 /* Receive Address */ 9324919Sxy150489 /* 9334919Sxy150489 * Number of high/low register pairs in the RAR. The RAR (Receive Address 9344919Sxy150489 * Registers) holds the directed and multicast addresses that we monitor. 9354919Sxy150489 * Technically, we have 16 spots. However, we reserve one of these spots 9364919Sxy150489 * (RAR[15]) for our directed address used by controllers with 9374919Sxy150489 * manageability enabled, allowing us room for 15 multicast addresses. 9384919Sxy150489 */ 9394919Sxy150489 #define E1000_RAR_ENTRIES 15 9404919Sxy150489 #define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */ 94110680SMin.Xu@Sun.COM #define E1000_RAL_MAC_ADDR_LEN 4 94210680SMin.Xu@Sun.COM #define E1000_RAH_MAC_ADDR_LEN 2 94310680SMin.Xu@Sun.COM #define E1000_RAH_POOL_MASK 0x03FC0000 94410680SMin.Xu@Sun.COM #define E1000_RAH_POOL_1 0x00040000 9454919Sxy150489 9464919Sxy150489 /* Error Codes */ 9474919Sxy150489 #define E1000_SUCCESS 0 9484919Sxy150489 #define E1000_ERR_NVM 1 9494919Sxy150489 #define E1000_ERR_PHY 2 9504919Sxy150489 #define E1000_ERR_CONFIG 3 9514919Sxy150489 #define E1000_ERR_PARAM 4 9524919Sxy150489 #define E1000_ERR_MAC_INIT 5 9534919Sxy150489 #define E1000_ERR_PHY_TYPE 6 9544919Sxy150489 #define E1000_ERR_RESET 9 9554919Sxy150489 #define E1000_ERR_MASTER_REQUESTS_PENDING 10 9564919Sxy150489 #define E1000_ERR_HOST_INTERFACE_COMMAND 11 9574919Sxy150489 #define E1000_BLK_PHY_RESET 12 9584919Sxy150489 #define E1000_ERR_SWFW_SYNC 13 9594919Sxy150489 #define E1000_NOT_IMPLEMENTED 14 96010680SMin.Xu@Sun.COM #define E1000_ERR_MBX 15 9614919Sxy150489 9624919Sxy150489 /* Loop limit on how long we wait for auto-negotiation to complete */ 9634919Sxy150489 #define FIBER_LINK_UP_LIMIT 50 9644919Sxy150489 #define COPPER_LINK_UP_LIMIT 10 9654919Sxy150489 #define PHY_AUTO_NEG_LIMIT 45 9664919Sxy150489 #define PHY_FORCE_LIMIT 20 9674919Sxy150489 /* Number of 100 microseconds we wait for PCI Express master disable */ 9684919Sxy150489 #define MASTER_DISABLE_TIMEOUT 800 9694919Sxy150489 /* Number of milliseconds we wait for PHY configuration done after MAC reset */ 9704919Sxy150489 #define PHY_CFG_TIMEOUT 100 9714919Sxy150489 /* Number of 2 milliseconds we wait for acquiring MDIO ownership. */ 9724919Sxy150489 #define MDIO_OWNERSHIP_TIMEOUT 10 9734919Sxy150489 /* Number of milliseconds for NVM auto read done after MAC reset. */ 9744919Sxy150489 #define AUTO_READ_DONE_TIMEOUT 10 9754919Sxy150489 9764919Sxy150489 /* Flow Control */ 9774919Sxy150489 #define E1000_FCRTH_RTH 0x0000FFF8 /* Mask Bits[15:3] for RTH */ 9784919Sxy150489 #define E1000_FCRTH_XFCE 0x80000000 /* External Flow Control Enable */ 9794919Sxy150489 #define E1000_FCRTL_RTL 0x0000FFF8 /* Mask Bits[15:3] for RTL */ 9804919Sxy150489 #define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */ 9814919Sxy150489 9824919Sxy150489 /* Transmit Configuration Word */ 9834919Sxy150489 #define E1000_TXCW_FD 0x00000020 /* TXCW full duplex */ 9844919Sxy150489 #define E1000_TXCW_HD 0x00000040 /* TXCW half duplex */ 9854919Sxy150489 #define E1000_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */ 9864919Sxy150489 #define E1000_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */ 9874919Sxy150489 #define E1000_TXCW_PAUSE_MASK 0x00000180 /* TXCW pause request mask */ 9884919Sxy150489 #define E1000_TXCW_RF 0x00003000 /* TXCW remote fault */ 9894919Sxy150489 #define E1000_TXCW_NP 0x00008000 /* TXCW next page */ 9904919Sxy150489 #define E1000_TXCW_CW 0x0000ffff /* TxConfigWord mask */ 9914919Sxy150489 #define E1000_TXCW_TXC 0x40000000 /* Transmit Config control */ 9924919Sxy150489 #define E1000_TXCW_ANE 0x80000000 /* Auto-neg enable */ 9934919Sxy150489 9944919Sxy150489 /* Receive Configuration Word */ 9954919Sxy150489 #define E1000_RXCW_CW 0x0000ffff /* RxConfigWord mask */ 9964919Sxy150489 #define E1000_RXCW_NC 0x04000000 /* Receive config no carrier */ 9974919Sxy150489 #define E1000_RXCW_IV 0x08000000 /* Receive config invalid */ 9984919Sxy150489 #define E1000_RXCW_CC 0x10000000 /* Receive config change */ 9994919Sxy150489 #define E1000_RXCW_C 0x20000000 /* Receive config */ 10004919Sxy150489 #define E1000_RXCW_SYNCH 0x40000000 /* Receive config synch */ 10014919Sxy150489 #define E1000_RXCW_ANC 0x80000000 /* Auto-neg complete */ 10024919Sxy150489 10034919Sxy150489 /* PCI Express Control */ 10044919Sxy150489 #define E1000_GCR_RXD_NO_SNOOP 0x00000001 10054919Sxy150489 #define E1000_GCR_RXDSCW_NO_SNOOP 0x00000002 10064919Sxy150489 #define E1000_GCR_RXDSCR_NO_SNOOP 0x00000004 10074919Sxy150489 #define E1000_GCR_TXD_NO_SNOOP 0x00000008 10084919Sxy150489 #define E1000_GCR_TXDSCW_NO_SNOOP 0x00000010 10094919Sxy150489 #define E1000_GCR_TXDSCR_NO_SNOOP 0x00000020 101010680SMin.Xu@Sun.COM #define E1000_GCR_CMPL_TMOUT_MASK 0x0000F000 101110680SMin.Xu@Sun.COM #define E1000_GCR_CMPL_TMOUT_10ms 0x00001000 101210680SMin.Xu@Sun.COM #define E1000_GCR_CMPL_TMOUT_RESEND 0x00010000 101310680SMin.Xu@Sun.COM #define E1000_GCR_CAP_VER2 0x00040000 10144919Sxy150489 10154919Sxy150489 #define PCIE_NO_SNOOP_ALL (E1000_GCR_RXD_NO_SNOOP | \ 10164919Sxy150489 E1000_GCR_RXDSCW_NO_SNOOP | \ 10174919Sxy150489 E1000_GCR_RXDSCR_NO_SNOOP | \ 10184919Sxy150489 E1000_GCR_TXD_NO_SNOOP | \ 10194919Sxy150489 E1000_GCR_TXDSCW_NO_SNOOP | \ 10204919Sxy150489 E1000_GCR_TXDSCR_NO_SNOOP) 10214919Sxy150489 10224919Sxy150489 /* PHY Control Register */ 10234919Sxy150489 #define MII_CR_SPEED_SELECT_MSB 0x0040 /* bits 6,13: 10=1000, 01=100, 00=10 */ 10244919Sxy150489 #define MII_CR_COLL_TEST_ENABLE 0x0080 /* Collision test enable */ 10254919Sxy150489 #define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */ 10264919Sxy150489 #define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */ 10274919Sxy150489 #define MII_CR_ISOLATE 0x0400 /* Isolate PHY from MII */ 10284919Sxy150489 #define MII_CR_POWER_DOWN 0x0800 /* Power down */ 10294919Sxy150489 #define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */ 10304919Sxy150489 #define MII_CR_SPEED_SELECT_LSB 0x2000 /* bits 6,13: 10=1000, 01=100, 00=10 */ 10314919Sxy150489 #define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */ 10324919Sxy150489 #define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */ 10334919Sxy150489 #define MII_CR_SPEED_1000 0x0040 10344919Sxy150489 #define MII_CR_SPEED_100 0x2000 10354919Sxy150489 #define MII_CR_SPEED_10 0x0000 10364919Sxy150489 10374919Sxy150489 /* PHY Status Register */ 10384919Sxy150489 #define MII_SR_EXTENDED_CAPS 0x0001 /* Extended register capabilities */ 10394919Sxy150489 #define MII_SR_JABBER_DETECT 0x0002 /* Jabber Detected */ 10404919Sxy150489 #define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */ 10414919Sxy150489 #define MII_SR_AUTONEG_CAPS 0x0008 /* Auto Neg Capable */ 10424919Sxy150489 #define MII_SR_REMOTE_FAULT 0x0010 /* Remote Fault Detect */ 10434919Sxy150489 #define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */ 10444919Sxy150489 #define MII_SR_PREAMBLE_SUPPRESS 0x0040 /* Preamble may be suppressed */ 10454919Sxy150489 #define MII_SR_EXTENDED_STATUS 0x0100 /* Ext. status info in Reg 0x0F */ 10464919Sxy150489 #define MII_SR_100T2_HD_CAPS 0x0200 /* 100T2 Half Duplex Capable */ 10474919Sxy150489 #define MII_SR_100T2_FD_CAPS 0x0400 /* 100T2 Full Duplex Capable */ 10484919Sxy150489 #define MII_SR_10T_HD_CAPS 0x0800 /* 10T Half Duplex Capable */ 10494919Sxy150489 #define MII_SR_10T_FD_CAPS 0x1000 /* 10T Full Duplex Capable */ 10504919Sxy150489 #define MII_SR_100X_HD_CAPS 0x2000 /* 100X Half Duplex Capable */ 10514919Sxy150489 #define MII_SR_100X_FD_CAPS 0x4000 /* 100X Full Duplex Capable */ 10524919Sxy150489 #define MII_SR_100T4_CAPS 0x8000 /* 100T4 Capable */ 10534919Sxy150489 10544919Sxy150489 /* Autoneg Advertisement Register */ 10554919Sxy150489 #define NWAY_AR_SELECTOR_FIELD 0x0001 /* indicates IEEE 802.3 CSMA/CD */ 10564919Sxy150489 #define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */ 10574919Sxy150489 #define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */ 10584919Sxy150489 #define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */ 10594919Sxy150489 #define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */ 10604919Sxy150489 #define NWAY_AR_100T4_CAPS 0x0200 /* 100T4 Capable */ 10614919Sxy150489 #define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */ 10624919Sxy150489 #define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */ 10634919Sxy150489 #define NWAY_AR_REMOTE_FAULT 0x2000 /* Remote Fault detected */ 10644919Sxy150489 #define NWAY_AR_NEXT_PAGE 0x8000 /* Next Page ability supported */ 10654919Sxy150489 10664919Sxy150489 /* Link Partner Ability Register (Base Page) */ 10674919Sxy150489 #define NWAY_LPAR_SELECTOR_FIELD 0x0000 /* LP protocol selector field */ 10684919Sxy150489 #define NWAY_LPAR_10T_HD_CAPS 0x0020 /* LP is 10T Half Duplex Capable */ 10694919Sxy150489 #define NWAY_LPAR_10T_FD_CAPS 0x0040 /* LP is 10T Full Duplex Capable */ 10704919Sxy150489 #define NWAY_LPAR_100TX_HD_CAPS 0x0080 /* LP is 100TX Half Duplex Capable */ 10714919Sxy150489 #define NWAY_LPAR_100TX_FD_CAPS 0x0100 /* LP is 100TX Full Duplex Capable */ 10724919Sxy150489 #define NWAY_LPAR_100T4_CAPS 0x0200 /* LP is 100T4 Capable */ 10734919Sxy150489 #define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */ 10744919Sxy150489 #define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asymmetric Pause Direction bit */ 10754919Sxy150489 #define NWAY_LPAR_REMOTE_FAULT 0x2000 /* LP has detected Remote Fault */ 10764919Sxy150489 #define NWAY_LPAR_ACKNOWLEDGE 0x4000 /* LP has rx'd link code word */ 10774919Sxy150489 #define NWAY_LPAR_NEXT_PAGE 0x8000 /* Next Page ability supported */ 10784919Sxy150489 10794919Sxy150489 /* Autoneg Expansion Register */ 10804919Sxy150489 #define NWAY_ER_LP_NWAY_CAPS 0x0001 /* LP has Auto Neg Capability */ 10814919Sxy150489 #define NWAY_ER_PAGE_RXD 0x0002 /* LP is 10T Half Duplex Capable */ 10824919Sxy150489 #define NWAY_ER_NEXT_PAGE_CAPS 0x0004 /* LP is 10T Full Duplex Capable */ 10834919Sxy150489 #define NWAY_ER_LP_NEXT_PAGE_CAPS 0x0008 /* LP is 100TX Half Duplex Capable */ 10844919Sxy150489 #define NWAY_ER_PAR_DETECT_FAULT 0x0010 /* LP is 100TX Full Duplex Capable */ 10854919Sxy150489 10864919Sxy150489 /* 1000BASE-T Control Register */ 10874919Sxy150489 #define CR_1000T_ASYM_PAUSE 0x0080 /* Advertise asymmetric pause bit */ 10884919Sxy150489 #define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */ 10894919Sxy150489 #define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */ 10904919Sxy150489 #define CR_1000T_REPEATER_DTE 0x0400 /* 1=Repeater/switch device port */ 10914919Sxy150489 /* 0=DTE device */ 10924919Sxy150489 #define CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master */ 10934919Sxy150489 /* 0=Configure PHY as Slave */ 10944919Sxy150489 #define CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value */ 10954919Sxy150489 /* 0=Automatic Master/Slave config */ 10964919Sxy150489 #define CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */ 10974919Sxy150489 #define CR_1000T_TEST_MODE_1 0x2000 /* Transmit Waveform test */ 10984919Sxy150489 #define CR_1000T_TEST_MODE_2 0x4000 /* Master Transmit Jitter test */ 10994919Sxy150489 #define CR_1000T_TEST_MODE_3 0x6000 /* Slave Transmit Jitter test */ 11004919Sxy150489 #define CR_1000T_TEST_MODE_4 0x8000 /* Transmitter Distortion test */ 11014919Sxy150489 11024919Sxy150489 /* 1000BASE-T Status Register */ 11034919Sxy150489 #define SR_1000T_IDLE_ERROR_CNT 0x00FF /* Num idle errors since last read */ 11044919Sxy150489 #define SR_1000T_ASYM_PAUSE_DIR 0x0100 /* LP asymmetric pause direction bit */ 11054919Sxy150489 #define SR_1000T_LP_HD_CAPS 0x0400 /* LP is 1000T HD capable */ 11064919Sxy150489 #define SR_1000T_LP_FD_CAPS 0x0800 /* LP is 1000T FD capable */ 11074919Sxy150489 #define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */ 11084919Sxy150489 #define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */ 11096735Scc210113 #define SR_1000T_MS_CONFIG_RES 0x4000 /* 1=Local Tx is Master, 0=Slave */ 11104919Sxy150489 #define SR_1000T_MS_CONFIG_FAULT 0x8000 /* Master/Slave config fault */ 11114919Sxy150489 11124919Sxy150489 #define SR_1000T_PHY_EXCESSIVE_IDLE_ERR_COUNT 5 11134919Sxy150489 11144919Sxy150489 /* PHY 1000 MII Register/Bit Definitions */ 11154919Sxy150489 /* PHY Registers defined by IEEE */ 11164919Sxy150489 #define PHY_CONTROL 0x00 /* Control Register */ 11176735Scc210113 #define PHY_STATUS 0x01 /* Status Register */ 11184919Sxy150489 #define PHY_ID1 0x02 /* Phy Id Reg (word 1) */ 11194919Sxy150489 #define PHY_ID2 0x03 /* Phy Id Reg (word 2) */ 11204919Sxy150489 #define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */ 11214919Sxy150489 #define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */ 11224919Sxy150489 #define PHY_AUTONEG_EXP 0x06 /* Autoneg Expansion Reg */ 11236735Scc210113 #define PHY_NEXT_PAGE_TX 0x07 /* Next Page Tx */ 11244919Sxy150489 #define PHY_LP_NEXT_PAGE 0x08 /* Link Partner Next Page */ 11254919Sxy150489 #define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */ 11264919Sxy150489 #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */ 11274919Sxy150489 #define PHY_EXT_STATUS 0x0F /* Extended Status Reg */ 11284919Sxy150489 112910680SMin.Xu@Sun.COM #define PHY_CONTROL_LB 0x4000 /* PHY Loopback bit */ 113010680SMin.Xu@Sun.COM 11314919Sxy150489 /* NVM Control */ 11324919Sxy150489 #define E1000_EECD_SK 0x00000001 /* NVM Clock */ 11334919Sxy150489 #define E1000_EECD_CS 0x00000002 /* NVM Chip Select */ 11344919Sxy150489 #define E1000_EECD_DI 0x00000004 /* NVM Data In */ 11354919Sxy150489 #define E1000_EECD_DO 0x00000008 /* NVM Data Out */ 11364919Sxy150489 #define E1000_EECD_FWE_MASK 0x00000030 11374919Sxy150489 #define E1000_EECD_FWE_DIS 0x00000010 /* Disable FLASH writes */ 11384919Sxy150489 #define E1000_EECD_FWE_EN 0x00000020 /* Enable FLASH writes */ 11394919Sxy150489 #define E1000_EECD_FWE_SHIFT 4 11404919Sxy150489 #define E1000_EECD_REQ 0x00000040 /* NVM Access Request */ 11414919Sxy150489 #define E1000_EECD_GNT 0x00000080 /* NVM Access Grant */ 11424919Sxy150489 #define E1000_EECD_PRES 0x00000100 /* NVM Present */ 11434919Sxy150489 #define E1000_EECD_SIZE 0x00000200 /* NVM Size (0=64 word 1=256 word) */ 11444919Sxy150489 /* NVM Addressing bits based on type 0=small, 1=large */ 11454919Sxy150489 #define E1000_EECD_ADDR_BITS 0x00000400 11464919Sxy150489 #define E1000_EECD_TYPE 0x00002000 /* NVM Type (1-SPI, 0-Microwire) */ 11474919Sxy150489 #ifndef E1000_NVM_GRANT_ATTEMPTS 11484919Sxy150489 #define E1000_NVM_GRANT_ATTEMPTS 1000 /* NVM # attempts to gain grant */ 11494919Sxy150489 #endif 11504919Sxy150489 #define E1000_EECD_AUTO_RD 0x00000200 /* NVM Auto Read done */ 11514919Sxy150489 #define E1000_EECD_SIZE_EX_MASK 0x00007800 /* NVM Size */ 11524919Sxy150489 #define E1000_EECD_SIZE_EX_SHIFT 11 11534919Sxy150489 #define E1000_EECD_NVADDS 0x00018000 /* NVM Address Size */ 11544919Sxy150489 #define E1000_EECD_SELSHAD 0x00020000 /* Select Shadow RAM */ 11554919Sxy150489 #define E1000_EECD_INITSRAM 0x00040000 /* Initialize Shadow RAM */ 11564919Sxy150489 #define E1000_EECD_FLUPD 0x00080000 /* Update FLASH */ 11574919Sxy150489 #define E1000_EECD_AUPDEN 0x00100000 /* Enable Autonomous FLASH update */ 11584919Sxy150489 #define E1000_EECD_SHADV 0x00200000 /* Shadow RAM Data Valid */ 11594919Sxy150489 #define E1000_EECD_SEC1VAL 0x00400000 /* Sector One Valid */ 11604919Sxy150489 #define E1000_EECD_SECVAL_SHIFT 22 116110680SMin.Xu@Sun.COM #define E1000_EECD_SEC1VAL_VALID_MASK (E1000_EECD_AUTO_RD | E1000_EECD_PRES) 11624919Sxy150489 11634919Sxy150489 #define E1000_NVM_SWDPIN0 0x0001 /* SWDPIN 0 NVM Value */ 11644919Sxy150489 #define E1000_NVM_LED_LOGIC 0x0020 /* Led Logic Word */ 11658479SChenlu.Chen@Sun.COM /* Offset to data in NVM read/write regs */ 11664919Sxy150489 #define E1000_NVM_RW_REG_DATA 16 11674919Sxy150489 #define E1000_NVM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */ 11684919Sxy150489 #define E1000_NVM_RW_REG_START 1 /* Start operation */ 11694919Sxy150489 #define E1000_NVM_RW_ADDR_SHIFT 2 /* Shift to the address bits */ 11704919Sxy150489 #define E1000_NVM_POLL_WRITE 1 /* Flag for polling for write complete */ 11714919Sxy150489 #define E1000_NVM_POLL_READ 0 /* Flag for polling for read complete */ 11724919Sxy150489 #define E1000_FLASH_UPDATES 2000 11734919Sxy150489 11744919Sxy150489 /* NVM Word Offsets */ 11754919Sxy150489 #define NVM_COMPAT 0x0003 11764919Sxy150489 #define NVM_ID_LED_SETTINGS 0x0004 11774919Sxy150489 #define NVM_VERSION 0x0005 11788479SChenlu.Chen@Sun.COM /* SERDES output amplitude */ 11794919Sxy150489 #define NVM_SERDES_AMPLITUDE 0x0006 11804919Sxy150489 #define NVM_PHY_CLASS_WORD 0x0007 11814919Sxy150489 #define NVM_INIT_CONTROL1_REG 0x000A 11824919Sxy150489 #define NVM_INIT_CONTROL2_REG 0x000F 11834919Sxy150489 #define NVM_SWDEF_PINS_CTRL_PORT_1 0x0010 11844919Sxy150489 #define NVM_INIT_CONTROL3_PORT_B 0x0014 11854919Sxy150489 #define NVM_INIT_3GIO_3 0x001A 11864919Sxy150489 #define NVM_SWDEF_PINS_CTRL_PORT_0 0x0020 11874919Sxy150489 #define NVM_INIT_CONTROL3_PORT_A 0x0024 11884919Sxy150489 #define NVM_CFG 0x0012 11894919Sxy150489 #define NVM_FLASH_VERSION 0x0032 11906735Scc210113 #define NVM_ALT_MAC_ADDR_PTR 0x0037 11914919Sxy150489 #define NVM_CHECKSUM_REG 0x003F 11924919Sxy150489 119310680SMin.Xu@Sun.COM /* MNG config cycle done */ 119410680SMin.Xu@Sun.COM #define E1000_NVM_CFG_DONE_PORT_0 0x040000 119510680SMin.Xu@Sun.COM /* ...for second port */ 119610680SMin.Xu@Sun.COM #define E1000_NVM_CFG_DONE_PORT_1 0x080000 11974919Sxy150489 11984919Sxy150489 /* Mask bits for fields in Word 0x0f of the NVM */ 11994919Sxy150489 #define NVM_WORD0F_PAUSE_MASK 0x3000 12004919Sxy150489 #define NVM_WORD0F_PAUSE 0x1000 12014919Sxy150489 #define NVM_WORD0F_ASM_DIR 0x2000 12024919Sxy150489 #define NVM_WORD0F_ANE 0x0800 12034919Sxy150489 #define NVM_WORD0F_SWPDIO_EXT_MASK 0x00F0 12044919Sxy150489 #define NVM_WORD0F_LPLU 0x0001 12054919Sxy150489 12064919Sxy150489 /* Mask bits for fields in Word 0x1a of the NVM */ 12074919Sxy150489 #define NVM_WORD1A_ASPM_MASK 0x000C 12084919Sxy150489 12094919Sxy150489 /* For checksumming, the sum of all words in the NVM should equal 0xBABA. */ 12104919Sxy150489 #define NVM_SUM 0xBABA 12114919Sxy150489 12124919Sxy150489 #define NVM_MAC_ADDR_OFFSET 0 12134919Sxy150489 #define NVM_PBA_OFFSET_0 8 12144919Sxy150489 #define NVM_PBA_OFFSET_1 9 12154919Sxy150489 #define NVM_RESERVED_WORD 0xFFFF 12164919Sxy150489 #define NVM_PHY_CLASS_A 0x8000 12174919Sxy150489 #define NVM_SERDES_AMPLITUDE_MASK 0x000F 12184919Sxy150489 #define NVM_SIZE_MASK 0x1C00 12194919Sxy150489 #define NVM_SIZE_SHIFT 10 12204919Sxy150489 #define NVM_WORD_SIZE_BASE_SHIFT 6 12214919Sxy150489 #define NVM_SWDPIO_EXT_SHIFT 4 12224919Sxy150489 12234919Sxy150489 /* NVM Commands - Microwire */ 12244919Sxy150489 #define NVM_READ_OPCODE_MICROWIRE 0x6 /* NVM read opcode */ 12254919Sxy150489 #define NVM_WRITE_OPCODE_MICROWIRE 0x5 /* NVM write opcode */ 12264919Sxy150489 #define NVM_ERASE_OPCODE_MICROWIRE 0x7 /* NVM erase opcode */ 12274919Sxy150489 #define NVM_EWEN_OPCODE_MICROWIRE 0x13 /* NVM erase/write enable */ 12286735Scc210113 #define NVM_EWDS_OPCODE_MICROWIRE 0x10 /* NVM erase/write disable */ 12294919Sxy150489 12304919Sxy150489 /* NVM Commands - SPI */ 12314919Sxy150489 #define NVM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */ 12324919Sxy150489 #define NVM_READ_OPCODE_SPI 0x03 /* NVM read opcode */ 12334919Sxy150489 #define NVM_WRITE_OPCODE_SPI 0x02 /* NVM write opcode */ 12344919Sxy150489 #define NVM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */ 12354919Sxy150489 #define NVM_WREN_OPCODE_SPI 0x06 /* NVM set Write Enable latch */ 12364919Sxy150489 #define NVM_WRDI_OPCODE_SPI 0x04 /* NVM reset Write Enable latch */ 12374919Sxy150489 #define NVM_RDSR_OPCODE_SPI 0x05 /* NVM read Status register */ 12384919Sxy150489 #define NVM_WRSR_OPCODE_SPI 0x01 /* NVM write Status register */ 12394919Sxy150489 12404919Sxy150489 /* SPI NVM Status Register */ 12414919Sxy150489 #define NVM_STATUS_RDY_SPI 0x01 12424919Sxy150489 #define NVM_STATUS_WEN_SPI 0x02 12434919Sxy150489 #define NVM_STATUS_BP0_SPI 0x04 12444919Sxy150489 #define NVM_STATUS_BP1_SPI 0x08 12454919Sxy150489 #define NVM_STATUS_WPEN_SPI 0x80 12464919Sxy150489 12474919Sxy150489 /* Word definitions for ID LED Settings */ 12484919Sxy150489 #define ID_LED_RESERVED_0000 0x0000 12494919Sxy150489 #define ID_LED_RESERVED_FFFF 0xFFFF 12504919Sxy150489 #define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \ 12514919Sxy150489 (ID_LED_OFF1_OFF2 << 8) | \ 12524919Sxy150489 (ID_LED_DEF1_DEF2 << 4) | \ 12534919Sxy150489 (ID_LED_DEF1_DEF2)) 12544919Sxy150489 #define ID_LED_DEF1_DEF2 0x1 12554919Sxy150489 #define ID_LED_DEF1_ON2 0x2 12564919Sxy150489 #define ID_LED_DEF1_OFF2 0x3 12574919Sxy150489 #define ID_LED_ON1_DEF2 0x4 12584919Sxy150489 #define ID_LED_ON1_ON2 0x5 12594919Sxy150489 #define ID_LED_ON1_OFF2 0x6 12604919Sxy150489 #define ID_LED_OFF1_DEF2 0x7 12614919Sxy150489 #define ID_LED_OFF1_ON2 0x8 12624919Sxy150489 #define ID_LED_OFF1_OFF2 0x9 12634919Sxy150489 12644919Sxy150489 #define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF 12654919Sxy150489 #define IGP_ACTIVITY_LED_ENABLE 0x0300 12664919Sxy150489 #define IGP_LED3_MODE 0x07000000 12674919Sxy150489 12684919Sxy150489 /* PCI/PCI-X/PCI-EX Config space */ 12694919Sxy150489 #define PCIX_COMMAND_REGISTER 0xE6 12704919Sxy150489 #define PCIX_STATUS_REGISTER_LO 0xE8 12714919Sxy150489 #define PCIX_STATUS_REGISTER_HI 0xEA 12724919Sxy150489 #define PCI_HEADER_TYPE_REGISTER 0x0E 12734919Sxy150489 #define PCIE_LINK_STATUS 0x12 127410680SMin.Xu@Sun.COM #define PCIE_DEVICE_CONTROL2 0x28 12754919Sxy150489 12764919Sxy150489 #define PCIX_COMMAND_MMRBC_MASK 0x000C 12774919Sxy150489 #define PCIX_COMMAND_MMRBC_SHIFT 0x2 12784919Sxy150489 #define PCIX_STATUS_HI_MMRBC_MASK 0x0060 12794919Sxy150489 #define PCIX_STATUS_HI_MMRBC_SHIFT 0x5 12804919Sxy150489 #define PCIX_STATUS_HI_MMRBC_4K 0x3 12814919Sxy150489 #define PCIX_STATUS_HI_MMRBC_2K 0x2 12824919Sxy150489 #define PCIX_STATUS_LO_FUNC_MASK 0x7 12834919Sxy150489 #define PCI_HEADER_TYPE_MULTIFUNC 0x80 12844919Sxy150489 #define PCIE_LINK_WIDTH_MASK 0x3F0 12854919Sxy150489 #define PCIE_LINK_WIDTH_SHIFT 4 128610680SMin.Xu@Sun.COM #define PCIE_DEVICE_CONTROL2_16ms 0x0005 12874919Sxy150489 12884919Sxy150489 #ifndef ETH_ADDR_LEN 12894919Sxy150489 #define ETH_ADDR_LEN 6 12904919Sxy150489 #endif 12914919Sxy150489 12924919Sxy150489 #define PHY_REVISION_MASK 0xFFFFFFF0 12934919Sxy150489 #define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */ 12944919Sxy150489 #define MAX_PHY_MULTI_PAGE_REG 0xF 12954919Sxy150489 12964919Sxy150489 /* Bit definitions for valid PHY IDs. */ 12974919Sxy150489 /* 12984919Sxy150489 * I = Integrated 12994919Sxy150489 * E = External 13004919Sxy150489 */ 13014919Sxy150489 #define M88E1000_E_PHY_ID 0x01410C50 13024919Sxy150489 #define M88E1000_I_PHY_ID 0x01410C30 13034919Sxy150489 #define M88E1011_I_PHY_ID 0x01410C20 13044919Sxy150489 #define IGP01E1000_I_PHY_ID 0x02A80380 13054919Sxy150489 #define M88E1011_I_REV_4 0x04 13064919Sxy150489 #define M88E1111_I_PHY_ID 0x01410CC0 13074919Sxy150489 #define GG82563_E_PHY_ID 0x01410CA0 13084919Sxy150489 #define IGP03E1000_E_PHY_ID 0x02A80390 13094919Sxy150489 #define IFE_E_PHY_ID 0x02A80330 13104919Sxy150489 #define IFE_PLUS_E_PHY_ID 0x02A80320 13114919Sxy150489 #define IFE_C_E_PHY_ID 0x02A80310 13124919Sxy150489 #define BME1000_E_PHY_ID 0x01410CB0 13136735Scc210113 #define BME1000_E_PHY_ID_R2 0x01410CB1 131410680SMin.Xu@Sun.COM #define I82577_E_PHY_ID 0x01540050 131510680SMin.Xu@Sun.COM #define I82578_E_PHY_ID 0x004DD040 13164919Sxy150489 #define M88_VENDOR 0x0141 13174919Sxy150489 13184919Sxy150489 /* M88E1000 Specific Registers */ 13194919Sxy150489 #define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */ 13204919Sxy150489 #define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */ 13214919Sxy150489 #define M88E1000_INT_ENABLE 0x12 /* Interrupt Enable Register */ 13224919Sxy150489 #define M88E1000_INT_STATUS 0x13 /* Interrupt Status Register */ 13234919Sxy150489 #define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */ 13244919Sxy150489 #define M88E1000_RX_ERR_CNTR 0x15 /* Receive Error Counter */ 13254919Sxy150489 13264919Sxy150489 #define M88E1000_PHY_EXT_CTRL 0x1A /* PHY extend control register */ 13274919Sxy150489 #define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */ 13284919Sxy150489 #define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */ 13294919Sxy150489 #define M88E1000_PHY_VCO_REG_BIT8 0x100 /* Bits 8 & 11 are adjusted for */ 13304919Sxy150489 #define M88E1000_PHY_VCO_REG_BIT11 0x800 /* improved BER performance */ 13314919Sxy150489 13324919Sxy150489 /* M88E1000 PHY Specific Control Register */ 13334919Sxy150489 #define M88E1000_PSCR_JABBER_DISABLE 0x0001 /* 1=Jabber Function disabled */ 133410680SMin.Xu@Sun.COM #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reverse enabled */ 13354919Sxy150489 #define M88E1000_PSCR_SQE_TEST 0x0004 /* 1=SQE Test enabled */ 13364919Sxy150489 /* 1=CLK125 low, 0=CLK125 toggling */ 13374919Sxy150489 #define M88E1000_PSCR_CLK125_DISABLE 0x0010 13384919Sxy150489 #define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */ 13394919Sxy150489 /* Manual MDI configuration */ 13404919Sxy150489 #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */ 13414919Sxy150489 /* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */ 13424919Sxy150489 #define M88E1000_PSCR_AUTO_X_1000T 0x0040 13434919Sxy150489 /* Auto crossover enabled all speeds */ 13444919Sxy150489 #define M88E1000_PSCR_AUTO_X_MODE 0x0060 13454919Sxy150489 /* 13466735Scc210113 * 1=Enable Extended 10BASE-T distance (Lower 10BASE-T Rx Threshold 13476735Scc210113 * 0=Normal 10BASE-T Rx Threshold 13484919Sxy150489 */ 13494919Sxy150489 #define M88E1000_PSCR_EN_10BT_EXT_DIST 0x0080 13504919Sxy150489 /* 1=5-bit interface in 100BASE-TX, 0=MII interface in 100BASE-TX */ 13514919Sxy150489 #define M88E1000_PSCR_MII_5BIT_ENABLE 0x0100 13524919Sxy150489 #define M88E1000_PSCR_SCRAMBLER_DISABLE 0x0200 /* 1=Scrambler disable */ 13534919Sxy150489 #define M88E1000_PSCR_FORCE_LINK_GOOD 0x0400 /* 1=Force link good */ 135410680SMin.Xu@Sun.COM #define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Tx */ 13554919Sxy150489 13564919Sxy150489 /* M88E1000 PHY Specific Status Register */ 13574919Sxy150489 #define M88E1000_PSSR_JABBER 0x0001 /* 1=Jabber */ 13584919Sxy150489 #define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */ 13594919Sxy150489 #define M88E1000_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */ 13604919Sxy150489 #define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */ 13614919Sxy150489 /* 13624919Sxy150489 * 0 = <50M 13634919Sxy150489 * 1 = 50-80M 13644919Sxy150489 * 2 = 80-110M 13654919Sxy150489 * 3 = 110-140M 13664919Sxy150489 * 4 = >140M 13674919Sxy150489 */ 13684919Sxy150489 #define M88E1000_PSSR_CABLE_LENGTH 0x0380 13694919Sxy150489 #define M88E1000_PSSR_LINK 0x0400 /* 1=Link up, 0=Link down */ 13704919Sxy150489 #define M88E1000_PSSR_SPD_DPLX_RESOLVED 0x0800 /* 1=Speed & Duplex resolved */ 13714919Sxy150489 #define M88E1000_PSSR_PAGE_RCVD 0x1000 /* 1=Page received */ 13724919Sxy150489 #define M88E1000_PSSR_DPLX 0x2000 /* 1=Duplex 0=Half Duplex */ 13734919Sxy150489 #define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */ 13744919Sxy150489 #define M88E1000_PSSR_10MBS 0x0000 /* 00=10Mbs */ 13754919Sxy150489 #define M88E1000_PSSR_100MBS 0x4000 /* 01=100Mbs */ 13764919Sxy150489 #define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */ 13774919Sxy150489 13784919Sxy150489 #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7 13794919Sxy150489 13804919Sxy150489 /* M88E1000 Extended PHY Specific Control Register */ 13814919Sxy150489 #define M88E1000_EPSCR_FIBER_LOOPBACK 0x4000 /* 1=Fiber loopback */ 13824919Sxy150489 /* 13834919Sxy150489 * 1 = Lost lock detect enabled. 13844919Sxy150489 * Will assert lost lock and bring 13854919Sxy150489 * link down if idle not seen 13864919Sxy150489 * within 1ms in 1000BASE-T 13874919Sxy150489 */ 13884919Sxy150489 #define M88E1000_EPSCR_DOWN_NO_IDLE 0x8000 13894919Sxy150489 /* 13904919Sxy150489 * Number of times we will attempt to autonegotiate before downshifting if we 13914919Sxy150489 * are the master 13924919Sxy150489 */ 13934919Sxy150489 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00 13944919Sxy150489 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000 13954919Sxy150489 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_2X 0x0400 13964919Sxy150489 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_3X 0x0800 13974919Sxy150489 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_4X 0x0C00 13984919Sxy150489 /* 13994919Sxy150489 * Number of times we will attempt to autonegotiate before downshifting if we 14004919Sxy150489 * are the slave 14014919Sxy150489 */ 14024919Sxy150489 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300 14034919Sxy150489 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_DIS 0x0000 14044919Sxy150489 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100 14054919Sxy150489 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_2X 0x0200 14064919Sxy150489 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_3X 0x0300 14074919Sxy150489 #define M88E1000_EPSCR_TX_CLK_2_5 0x0060 /* 2.5 MHz TX_CLK */ 14084919Sxy150489 #define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */ 14094919Sxy150489 #define M88E1000_EPSCR_TX_CLK_0 0x0000 /* NO TX_CLK */ 14104919Sxy150489 14114919Sxy150489 /* M88EC018 Rev 2 specific DownShift settings */ 14124919Sxy150489 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00 14134919Sxy150489 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_1X 0x0000 14144919Sxy150489 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_2X 0x0200 14154919Sxy150489 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_3X 0x0400 14164919Sxy150489 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_4X 0x0600 14174919Sxy150489 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800 14184919Sxy150489 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_6X 0x0A00 14194919Sxy150489 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_7X 0x0C00 14204919Sxy150489 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_8X 0x0E00 14214919Sxy150489 142210680SMin.Xu@Sun.COM #define I82578_EPSCR_DOWNSHIFT_ENABLE 0x0020 142310680SMin.Xu@Sun.COM #define I82578_EPSCR_DOWNSHIFT_COUNTER_MASK 0x001C 142410680SMin.Xu@Sun.COM 14256735Scc210113 /* BME1000 PHY Specific Control Register */ 14266735Scc210113 #define BME1000_PSCR_ENABLE_DOWNSHIFT 0x0800 /* 1 = enable downshift */ 14276735Scc210113 14284919Sxy150489 /* 14294919Sxy150489 * Bits... 14304919Sxy150489 * 15-5: page 14314919Sxy150489 * 4-0: register offset 14324919Sxy150489 */ 14334919Sxy150489 #define GG82563_PAGE_SHIFT 5 14344919Sxy150489 #define GG82563_REG(page, reg) \ 14354919Sxy150489 (((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS)) 14364919Sxy150489 #define GG82563_MIN_ALT_REG 30 14374919Sxy150489 14384919Sxy150489 /* GG82563 Specific Registers */ 14394919Sxy150489 #define GG82563_PHY_SPEC_CTRL \ 14404919Sxy150489 GG82563_REG(0, 16) /* PHY Specific Control */ 14414919Sxy150489 #define GG82563_PHY_SPEC_STATUS \ 14424919Sxy150489 GG82563_REG(0, 17) /* PHY Specific Status */ 14434919Sxy150489 #define GG82563_PHY_INT_ENABLE \ 14444919Sxy150489 GG82563_REG(0, 18) /* Interrupt Enable */ 14454919Sxy150489 #define GG82563_PHY_SPEC_STATUS_2 \ 14464919Sxy150489 GG82563_REG(0, 19) /* PHY Specific Status 2 */ 14474919Sxy150489 #define GG82563_PHY_RX_ERR_CNTR \ 14484919Sxy150489 GG82563_REG(0, 21) /* Receive Error Counter */ 14494919Sxy150489 #define GG82563_PHY_PAGE_SELECT \ 14504919Sxy150489 GG82563_REG(0, 22) /* Page Select */ 14514919Sxy150489 #define GG82563_PHY_SPEC_CTRL_2 \ 14524919Sxy150489 GG82563_REG(0, 26) /* PHY Specific Control 2 */ 14534919Sxy150489 #define GG82563_PHY_PAGE_SELECT_ALT \ 14544919Sxy150489 GG82563_REG(0, 29) /* Alternate Page Select */ 14554919Sxy150489 #define GG82563_PHY_TEST_CLK_CTRL \ 14564919Sxy150489 GG82563_REG(0, 30) /* Test Clock Control (use reg. 29 to select) */ 14574919Sxy150489 14584919Sxy150489 #define GG82563_PHY_MAC_SPEC_CTRL \ 14594919Sxy150489 GG82563_REG(2, 21) /* MAC Specific Control Register */ 14604919Sxy150489 #define GG82563_PHY_MAC_SPEC_CTRL_2 \ 14614919Sxy150489 GG82563_REG(2, 26) /* MAC Specific Control 2 */ 14624919Sxy150489 14634919Sxy150489 #define GG82563_PHY_DSP_DISTANCE \ 14644919Sxy150489 GG82563_REG(5, 26) /* DSP Distance */ 14654919Sxy150489 14664919Sxy150489 /* Page 193 - Port Control Registers */ 14674919Sxy150489 #define GG82563_PHY_KMRN_MODE_CTRL \ 14684919Sxy150489 GG82563_REG(193, 16) /* Kumeran Mode Control */ 14694919Sxy150489 #define GG82563_PHY_PORT_RESET \ 14704919Sxy150489 GG82563_REG(193, 17) /* Port Reset */ 14714919Sxy150489 #define GG82563_PHY_REVISION_ID \ 14724919Sxy150489 GG82563_REG(193, 18) /* Revision ID */ 14734919Sxy150489 #define GG82563_PHY_DEVICE_ID \ 14744919Sxy150489 GG82563_REG(193, 19) /* Device ID */ 14754919Sxy150489 #define GG82563_PHY_PWR_MGMT_CTRL \ 14764919Sxy150489 GG82563_REG(193, 20) /* Power Management Control */ 14774919Sxy150489 #define GG82563_PHY_RATE_ADAPT_CTRL \ 14784919Sxy150489 GG82563_REG(193, 25) /* Rate Adaptation Control */ 14794919Sxy150489 14804919Sxy150489 /* Page 194 - KMRN Registers */ 14814919Sxy150489 #define GG82563_PHY_KMRN_FIFO_CTRL_STAT \ 14824919Sxy150489 GG82563_REG(194, 16) /* FIFO's Control/Status */ 14834919Sxy150489 #define GG82563_PHY_KMRN_CTRL \ 14844919Sxy150489 GG82563_REG(194, 17) /* Control */ 14854919Sxy150489 #define GG82563_PHY_INBAND_CTRL \ 14864919Sxy150489 GG82563_REG(194, 18) /* Inband Control */ 14874919Sxy150489 #define GG82563_PHY_KMRN_DIAGNOSTIC \ 14884919Sxy150489 GG82563_REG(194, 19) /* Diagnostic */ 14894919Sxy150489 #define GG82563_PHY_ACK_TIMEOUTS \ 14904919Sxy150489 GG82563_REG(194, 20) /* Acknowledge Timeouts */ 14914919Sxy150489 #define GG82563_PHY_ADV_ABILITY \ 14924919Sxy150489 GG82563_REG(194, 21) /* Advertised Ability */ 14934919Sxy150489 #define GG82563_PHY_LINK_PARTNER_ADV_ABILITY \ 14944919Sxy150489 GG82563_REG(194, 23) /* Link Partner Advertised Ability */ 14954919Sxy150489 #define GG82563_PHY_ADV_NEXT_PAGE \ 14964919Sxy150489 GG82563_REG(194, 24) /* Advertised Next Page */ 14974919Sxy150489 #define GG82563_PHY_LINK_PARTNER_ADV_NEXT_PAGE \ 14984919Sxy150489 GG82563_REG(194, 25) /* Link Partner Advertised Next page */ 14994919Sxy150489 #define GG82563_PHY_KMRN_MISC \ 15004919Sxy150489 GG82563_REG(194, 26) /* Misc. */ 15014919Sxy150489 15024919Sxy150489 /* MDI Control */ 15034919Sxy150489 #define E1000_MDIC_DATA_MASK 0x0000FFFF 15044919Sxy150489 #define E1000_MDIC_REG_MASK 0x001F0000 15054919Sxy150489 #define E1000_MDIC_REG_SHIFT 16 15064919Sxy150489 #define E1000_MDIC_PHY_MASK 0x03E00000 15074919Sxy150489 #define E1000_MDIC_PHY_SHIFT 21 15084919Sxy150489 #define E1000_MDIC_OP_WRITE 0x04000000 15094919Sxy150489 #define E1000_MDIC_OP_READ 0x08000000 15104919Sxy150489 #define E1000_MDIC_READY 0x10000000 15114919Sxy150489 #define E1000_MDIC_INT_EN 0x20000000 15124919Sxy150489 #define E1000_MDIC_ERROR 0x40000000 15134919Sxy150489 15144919Sxy150489 /* SerDes Control */ 15154919Sxy150489 #define E1000_GEN_CTL_READY 0x80000000 15164919Sxy150489 #define E1000_GEN_CTL_ADDRESS_SHIFT 8 15174919Sxy150489 #define E1000_GEN_POLL_TIMEOUT 640 15184919Sxy150489 15194919Sxy150489 #endif /* _E1000_DEFINES_H_ */ 1520