xref: /onnv-gate/usr/src/uts/common/io/e1000g/e1000_defines.h (revision 11020:e0feef27b61a)
1 /*
2  * This file is provided under a CDDLv1 license.  When using or
3  * redistributing this file, you may do so under this license.
4  * In redistributing this file this license must be included
5  * and no other modification of this header file is permitted.
6  *
7  * CDDL LICENSE SUMMARY
8  *
9  * Copyright(c) 1999 - 2009 Intel Corporation. All rights reserved.
10  *
11  * The contents of this file are subject to the terms of Version
12  * 1.0 of the Common Development and Distribution License (the "License").
13  *
14  * You should have received a copy of the License with this software.
15  * You can obtain a copy of the License at
16  *	http://www.opensolaris.org/os/licensing.
17  * See the License for the specific language governing permissions
18  * and limitations under the License.
19  */
20 
21 /*
22  * Copyright 2009 Sun Microsystems, Inc.  All rights reserved.
23  * Use is subject to license terms of the CDDLv1.
24  */
25 
26 /*
27  * IntelVersion: 1.118 v3-1-10-1_2009-9-18_Release14-6
28  */
29 #ifndef _E1000_DEFINES_H_
30 #define	_E1000_DEFINES_H_
31 
32 /* Number of Transmit and Receive Descriptors must be a multiple of 8 */
33 #define	REQ_TX_DESCRIPTOR_MULTIPLE	8
34 #define	REQ_RX_DESCRIPTOR_MULTIPLE	8
35 
36 /* Definitions for power management and wakeup registers */
37 /* Wake Up Control */
38 #define	E1000_WUC_APME		0x00000001 /* APM Enable */
39 #define	E1000_WUC_PME_EN	0x00000002 /* PME Enable */
40 #define	E1000_WUC_PME_STATUS	0x00000004 /* PME Status */
41 #define	E1000_WUC_APMPME	0x00000008 /* Assert PME on APM Wakeup */
42 #define	E1000_WUC_LSCWE		0x00000010 /* Link Status wake up enable */
43 #define	E1000_WUC_LSCWO		0x00000020 /* Link Status wake up override */
44 #define	E1000_WUC_SPM		0x80000000 /* Enable SPM */
45 #define	E1000_WUC_PHY_WAKE	0x00000100 /* if PHY supports wakeup */
46 
47 /* Wake Up Filter Control */
48 #define	E1000_WUFC_LNKC	0x00000001	/* Link Status Change Wakeup Enable */
49 #define	E1000_WUFC_MAG	0x00000002	/* Magic Packet Wakeup Enable */
50 #define	E1000_WUFC_EX	0x00000004	/* Directed Exact Wakeup Enable */
51 #define	E1000_WUFC_MC	0x00000008	/* Directed Multicast Wakeup Enable */
52 #define	E1000_WUFC_BC	0x00000010	/* Broadcast Wakeup Enable */
53 #define	E1000_WUFC_ARP	0x00000020	/* ARP Request Packet Wakeup Enable */
54 #define	E1000_WUFC_IPV4	0x00000040	/* Directed IPv4 Packet Wakeup Enable */
55 #define	E1000_WUFC_IPV6	0x00000080	/* Directed IPv6 Packet Wakeup Enable */
56 #define	E1000_WUFC_IGNORE_TCO_PHY 0x00000800 /* Ignore WakeOn TCO packets */
57 #define	E1000_WUFC_FLX0_PHY	0x00001000 /* Flexible Filter 0 Enable */
58 #define	E1000_WUFC_FLX1_PHY	0x00002000 /* Flexible Filter 1 Enable */
59 #define	E1000_WUFC_FLX2_PHY	0x00004000 /* Flexible Filter 2 Enable */
60 #define	E1000_WUFC_FLX3_PHY	0x00008000 /* Flexible Filter 3 Enable */
61 #define	E1000_WUFC_FLX4_PHY	0x00000200 /* Flexible Filter 4 Enable */
62 #define	E1000_WUFC_FLX5_PHY	0x00000400 /* Flexible Filter 5 Enable */
63 #define	E1000_WUFC_IGNORE_TCO	0x00008000 /* Ignore WakeOn TCO packets */
64 #define	E1000_WUFC_FLX0	0x00010000	/* Flexible Filter 0 Enable */
65 #define	E1000_WUFC_FLX1	0x00020000	/* Flexible Filter 1 Enable */
66 #define	E1000_WUFC_FLX2	0x00040000	/* Flexible Filter 2 Enable */
67 #define	E1000_WUFC_FLX3	0x00080000	/* Flexible Filter 3 Enable */
68 #define	E1000_WUFC_FLX4 0x00100000	/* Flexible Filter 4 Enable */
69 #define	E1000_WUFC_FLX5 0x00200000	/* Flexible Filter 5 Enable */
70 /* Mask for all wakeup filters */
71 #define	E1000_WUFC_ALL_FILTERS_PHY_4 0x0000F0FF
72 #define	E1000_WUFC_FLX_OFFSET_PHY 12 /* Offset to the Flexible Filters bits */
73 /* Mask for 4 flexible filters */
74 #define	E1000_WUFC_FLX_FILTERS_PHY_4	0x0000F000
75 /* Mask for 6 wakeup filters */
76 #define	E1000_WUFC_ALL_FILTERS_PHY_6	0x0000F6FF
77 /* Mask for 6 flexible filters */
78 #define	E1000_WUFC_FLX_FILTERS_PHY_6	0x0000F600
79 #define	E1000_WUFC_ALL_FILTERS	0x000F00FF /* Mask for all wakeup filters */
80 /* Mask for all 6 wakeup filters */
81 #define	E1000_WUFC_ALL_FILTERS_6	0x003F00FF
82 /* Offset to the Flexible Filters bits */
83 #define	E1000_WUFC_FLX_OFFSET	16
84 /* Mask for the 4 flexible filters */
85 #define	E1000_WUFC_FLX_FILTERS	0x000F0000
86 /* Mask for 6 flexible filters */
87 #define	E1000_WUFC_FLX_FILTERS_6  0x003F0000
88 
89 /* Wake Up Status */
90 #define	E1000_WUS_LNKC			E1000_WUFC_LNKC
91 #define	E1000_WUS_MAG			E1000_WUFC_MAG
92 #define	E1000_WUS_EX			E1000_WUFC_EX
93 #define	E1000_WUS_MC			E1000_WUFC_MC
94 #define	E1000_WUS_BC			E1000_WUFC_BC
95 #define	E1000_WUS_ARP			E1000_WUFC_ARP
96 #define	E1000_WUS_IPV4			E1000_WUFC_IPV4
97 #define	E1000_WUS_IPV6			E1000_WUFC_IPV6
98 #define	E1000_WUS_FLX0_PHY		E1000_WUFC_FLX0_PHY
99 #define	E1000_WUS_FLX1_PHY		E1000_WUFC_FLX1_PHY
100 #define	E1000_WUS_FLX2_PHY		E1000_WUFC_FLX2_PHY
101 #define	E1000_WUS_FLX3_PHY		E1000_WUFC_FLX3_PHY
102 #define	E1000_WUS_FLX4_PHY		E1000_WUFC_FLX4_PHY
103 #define	E1000_WUS_FLX5_PHY		E1000_WUFC_FLX5_PHY
104 
105 #define	E1000_WUS_FLX_FILTERS_PHY_4	E1000_WUFC_FLX_FILTERS_PHY_4
106 #define	E1000_WUS_FLX0			E1000_WUFC_FLX0
107 #define	E1000_WUS_FLX1			E1000_WUFC_FLX1
108 #define	E1000_WUS_FLX2			E1000_WUFC_FLX2
109 #define	E1000_WUS_FLX3			E1000_WUFC_FLX3
110 #define	E1000_WUS_FLX4			E1000_WUFC_FLX4
111 #define	E1000_WUS_FLX5			E1000_WUFC_FLX5
112 
113 #define	E1000_WUS_FLX_FILTERS		E1000_WUFC_FLX_FILTERS
114 #define	E1000_WUS_FLX_FILTERS_6		E1000_WUFC_FLX_FILTERS_6
115 #define	E1000_WUS_FLX_FILTERS_PHY_6	E1000_WUFC_FLX_FILTERS_PHY_6
116 
117 /* Wake Up Packet Length */
118 #define	E1000_WUPL_LENGTH_MASK	0x0FFF	/* Only the lower 12 bits are valid */
119 
120 /* Four Flexible Filters are supported */
121 #define	E1000_FLEXIBLE_FILTER_COUNT_MAX	4
122 /* Six Flexible Filters are supported */
123 #define	E1000_FLEXIBLE_FILTER_COUNT_MAX_6   6
124 
125 /* Each Flexible Filter is at most 128 (0x80) bytes in length */
126 #define	E1000_FLEXIBLE_FILTER_SIZE_MAX	128
127 
128 #define	E1000_FFLT_SIZE	E1000_FLEXIBLE_FILTER_COUNT_MAX
129 #define	E1000_FFLT_SIZE_6 E1000_FLEXIBLE_FILTER_COUNT_MAX_6
130 #define	E1000_FFMT_SIZE	E1000_FLEXIBLE_FILTER_SIZE_MAX
131 #define	E1000_FFVT_SIZE	E1000_FLEXIBLE_FILTER_SIZE_MAX
132 
133 /* Extended Device Control */
134 #define	E1000_CTRL_EXT_GPI0_EN	0x00000001  /* Maps SDP4 to GPI0 */
135 #define	E1000_CTRL_EXT_GPI1_EN	0x00000002  /* Maps SDP5 to GPI1 */
136 #define	E1000_CTRL_EXT_PHYINT_EN E1000_CTRL_EXT_GPI1_EN
137 #define	E1000_CTRL_EXT_GPI2_EN	0x00000004  /* Maps SDP6 to GPI2 */
138 #define	E1000_CTRL_EXT_GPI3_EN	0x00000008  /* Maps SDP7 to GPI3 */
139 /* Reserved (bits 4,5) in >= 82575 */
140 #define	E1000_CTRL_EXT_SDP4_DATA 0x00000010 /* Value of SW Definable Pin 4 */
141 #define	E1000_CTRL_EXT_SDP5_DATA 0x00000020 /* Value of SW Definable Pin 5 */
142 #define	E1000_CTRL_EXT_PHY_INT	E1000_CTRL_EXT_SDP5_DATA
143 #define	E1000_CTRL_EXT_SDP6_DATA 0x00000040 /* Value of SW Definable Pin 6 */
144 #define	E1000_CTRL_EXT_SDP3_DATA 0x00000080 /* Value of SW Definable Pin 3 */
145 /* SDP 4/5 (bits 8,9) are reserved in >= 82575 */
146 #define	E1000_CTRL_EXT_SDP4_DIR  0x00000100 /* Direction of SDP4 0=in 1=out */
147 #define	E1000_CTRL_EXT_SDP5_DIR  0x00000200 /* Direction of SDP5 0=in 1=out */
148 #define	E1000_CTRL_EXT_SDP6_DIR  0x00000400 /* Direction of SDP6 0=in 1=out */
149 #define	E1000_CTRL_EXT_SDP3_DIR  0x00000800 /* Direction of SDP3 0=in 1=out */
150 #define	E1000_CTRL_EXT_ASDCHK	0x00001000  /* Initiate an ASD sequence */
151 #define	E1000_CTRL_EXT_EE_RST	0x00002000  /* Reinitialize from EEPROM */
152 #define	E1000_CTRL_EXT_IPS	0x00004000  /* Invert Power State */
153 #define	E1000_CTRL_EXT_SPD_BYPS	0x00008000  /* Speed Select Bypass */
154 #define	E1000_CTRL_EXT_RO_DIS	0x00020000  /* Relaxed Ordering disable */
155 /* DMA Dynamic Clock Gating */
156 #define	E1000_CTRL_EXT_DMA_DYN_CLK_EN	0x00080000
157 #define	E1000_CTRL_EXT_LINK_MODE_MASK	0x00C00000
158 #define	E1000_CTRL_EXT_LINK_MODE_GMII	0x00000000
159 #define	E1000_CTRL_EXT_LINK_MODE_TBI	0x00C00000
160 #define	E1000_CTRL_EXT_LINK_MODE_KMRN	0x00000000
161 #define	E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES	0x00C00000
162 #define	E1000_CTRL_EXT_LINK_MODE_PCIX_SERDES	0x00800000
163 #define	E1000_CTRL_EXT_LINK_MODE_SGMII	0x00800000
164 #define	E1000_CTRL_EXT_EIAME		0x01000000
165 #define	E1000_CTRL_EXT_IRCA		0x00000001
166 #define	E1000_CTRL_EXT_WR_WMARK_MASK	0x03000000
167 #define	E1000_CTRL_EXT_WR_WMARK_256	0x00000000
168 #define	E1000_CTRL_EXT_WR_WMARK_320	0x01000000
169 #define	E1000_CTRL_EXT_WR_WMARK_384	0x02000000
170 #define	E1000_CTRL_EXT_WR_WMARK_448	0x03000000
171 #define	E1000_CTRL_EXT_CANC	0x04000000 /* Int delay cancellation */
172 #define	E1000_CTRL_EXT_DRV_LOAD	0x10000000 /* Driver loaded bit for FW */
173 /* IAME enable bit (27) was removed in >= 82575 */
174 #define	E1000_CTRL_EXT_IAME	0x08000000 /* Int acknowledge Auto-mask */
175 /* packet buffer parity error detection enabled */
176 #define	E1000_CRTL_EXT_PB_PAREN		0x01000000
177 /* descriptor FIFO parity error detection enable */
178 #define	E1000_CTRL_EXT_DF_PAREN		0x02000000
179 #define	E1000_CTRL_EXT_GHOST_PAREN	0x40000000
180 #define	E1000_CTRL_EXT_PBA_CLR		0x80000000	/* PBA Clear */
181 #define	E1000_CTRL_EXT_LSECCK		0x00001000
182 #define	E1000_CTRL_EXT_PHYPDEN		0x00100000
183 #define	E1000_I2CCMD_REG_ADDR_SHIFT	16
184 #define	E1000_I2CCMD_REG_ADDR		0x00FF0000
185 #define	E1000_I2CCMD_PHY_ADDR_SHIFT	24
186 #define	E1000_I2CCMD_PHY_ADDR		0x07000000
187 #define	E1000_I2CCMD_OPCODE_READ	0x08000000
188 #define	E1000_I2CCMD_OPCODE_WRITE	0x00000000
189 #define	E1000_I2CCMD_RESET		0x10000000
190 #define	E1000_I2CCMD_READY		0x20000000
191 #define	E1000_I2CCMD_INTERRUPT_ENA	0x40000000
192 #define	E1000_I2CCMD_ERROR		0x80000000
193 #define	E1000_MAX_SGMII_PHY_REG_ADDR	255
194 #define	E1000_I2CCMD_PHY_TIMEOUT	200
195 
196 /* Receive Descriptor bit definitions */
197 #define	E1000_RXD_STAT_DD	0x01	/* Descriptor Done */
198 #define	E1000_RXD_STAT_EOP	0x02	/* End of Packet */
199 #define	E1000_RXD_STAT_IXSM	0x04	/* Ignore checksum */
200 #define	E1000_RXD_STAT_VP	0x08	/* IEEE VLAN Packet */
201 #define	E1000_RXD_STAT_UDPCS	0x10	/* UDP xsum calculated */
202 #define	E1000_RXD_STAT_TCPCS	0x20	/* TCP xsum calculated */
203 #define	E1000_RXD_STAT_IPCS	0x40	/* IP xsum calculated */
204 #define	E1000_RXD_STAT_PIF	0x80	/* passed in-exact filter */
205 #define	E1000_RXD_STAT_CRCV	0x100	/* Speculative CRC Valid */
206 #define	E1000_RXD_STAT_IPIDV	0x200	/* IP identification valid */
207 #define	E1000_RXD_STAT_UDPV	0x400	/* Valid UDP checksum */
208 #define	E1000_RXD_STAT_DYNINT	0x800	/* Pkt caused INT via DYNINT */
209 #define	E1000_RXD_STAT_ACK	0x8000	/* ACK Packet indication */
210 #define	E1000_RXD_ERR_CE	0x01	/* CRC Error */
211 #define	E1000_RXD_ERR_SE	0x02	/* Symbol Error */
212 #define	E1000_RXD_ERR_SEQ	0x04	/* Sequence Error */
213 #define	E1000_RXD_ERR_CXE	0x10	/* Carrier Extension Error */
214 #define	E1000_RXD_ERR_TCPE	0x20	/* TCP/UDP Checksum Error */
215 #define	E1000_RXD_ERR_IPE	0x40	/* IP Checksum Error */
216 #define	E1000_RXD_ERR_RXE	0x80	/* Rx Data Error */
217 #define	E1000_RXD_SPC_VLAN_MASK	0x0FFF	/* VLAN ID is in lower 12 bits */
218 #define	E1000_RXD_SPC_PRI_MASK	0xE000	/* Priority is in upper 3 bits */
219 #define	E1000_RXD_SPC_PRI_SHIFT	13
220 #define	E1000_RXD_SPC_CFI_MASK	0x1000	/* CFI is bit 12 */
221 #define	E1000_RXD_SPC_CFI_SHIFT	12
222 
223 #define	E1000_RXDEXT_STATERR_CE		0x01000000
224 #define	E1000_RXDEXT_STATERR_SE		0x02000000
225 #define	E1000_RXDEXT_STATERR_SEQ	0x04000000
226 #define	E1000_RXDEXT_STATERR_CXE	0x10000000
227 #define	E1000_RXDEXT_STATERR_TCPE	0x20000000
228 #define	E1000_RXDEXT_STATERR_IPE	0x40000000
229 #define	E1000_RXDEXT_STATERR_RXE	0x80000000
230 
231 #define	E1000_RXDEXT_LSECH			0x01000000
232 #define	E1000_RXDEXT_LSECE_MASK			0x60000000
233 #define	E1000_RXDEXT_LSECE_NO_ERROR		0x00000000
234 #define	E1000_RXDEXT_LSECE_NO_SA_MATCH		0x20000000
235 #define	E1000_RXDEXT_LSECE_REPLAY_DETECT	0x40000000
236 #define	E1000_RXDEXT_LSECE_BAD_SIG		0x60000000
237 
238 /* mask to determine if packets should be dropped due to frame errors */
239 #define	E1000_RXD_ERR_FRAME_ERR_MASK ( \
240     E1000_RXD_ERR_CE  | \
241     E1000_RXD_ERR_SE  | \
242     E1000_RXD_ERR_SEQ | \
243     E1000_RXD_ERR_CXE | \
244     E1000_RXD_ERR_RXE)
245 
246 /* Same mask, but for extended and packet split descriptors */
247 #define	E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \
248     E1000_RXDEXT_STATERR_CE  | \
249     E1000_RXDEXT_STATERR_SE  | \
250     E1000_RXDEXT_STATERR_SEQ | \
251     E1000_RXDEXT_STATERR_CXE | \
252     E1000_RXDEXT_STATERR_RXE)
253 
254 #define	E1000_MRQC_ENABLE_MASK			0x00000007
255 #define	E1000_MRQC_ENABLE_RSS_2Q		0x00000001
256 #define	E1000_MRQC_ENABLE_RSS_INT		0x00000004
257 #define	E1000_MRQC_RSS_FIELD_MASK		0xFFFF0000
258 #define	E1000_MRQC_RSS_FIELD_IPV4_TCP		0x00010000
259 #define	E1000_MRQC_RSS_FIELD_IPV4		0x00020000
260 #define	E1000_MRQC_RSS_FIELD_IPV6_TCP_EX	0x00040000
261 #define	E1000_MRQC_RSS_FIELD_IPV6_EX		0x00080000
262 #define	E1000_MRQC_RSS_FIELD_IPV6		0x00100000
263 #define	E1000_MRQC_RSS_FIELD_IPV6_TCP		0x00200000
264 
265 #define	E1000_RXDPS_HDRSTAT_HDRSP		0x00008000
266 #define	E1000_RXDPS_HDRSTAT_HDRLEN_MASK		0x000003FF
267 
268 /* Management Control */
269 #define	E1000_MANC_SMBUS_EN	0x00000001 /* SMBus Enabled - RO */
270 #define	E1000_MANC_ASF_EN	0x00000002 /* ASF Enabled - RO */
271 #define	E1000_MANC_R_ON_FORCE	0x00000004 /* Reset on Force TCO - RO */
272 #define	E1000_MANC_RMCP_EN	0x00000100 /* Enable RCMP 026Fh Filtering */
273 #define	E1000_MANC_0298_EN	0x00000200 /* Enable RCMP 0298h Filtering */
274 #define	E1000_MANC_IPV4_EN	0x00000400 /* Enable IPv4 */
275 #define	E1000_MANC_IPV6_EN	0x00000800 /* Enable IPv6 */
276 #define	E1000_MANC_SNAP_EN	0x00001000 /* Accept LLC/SNAP */
277 #define	E1000_MANC_ARP_EN	0x00002000 /* Enable ARP Request Filtering */
278 /* Enable Neighbor Discovery Filtering */
279 #define	E1000_MANC_NEIGHBOR_EN	0x00004000
280 #define	E1000_MANC_ARP_RES_EN	0x00008000 /* Enable ARP response Filtering */
281 #define	E1000_MANC_TCO_RESET	0x00010000 /* TCO Reset Occurred */
282 #define	E1000_MANC_RCV_TCO_EN	0x00020000 /* Receive TCO Packets Enabled */
283 #define	E1000_MANC_REPORT_STATUS 0x00040000 /* Status Reporting Enabled */
284 #define	E1000_MANC_RCV_ALL	0x00080000 /* Receive All Enabled */
285 #define	E1000_MANC_BLK_PHY_RST_ON_IDE	0x00040000 /* Block phy resets */
286 /* Enable MAC address filtering */
287 #define	E1000_MANC_EN_MAC_ADDR_FILTER	0x00100000
288 /* Enable MNG packets to host memory */
289 #define	E1000_MANC_EN_MNG2HOST		0x00200000
290 /* Enable IP address filtering */
291 #define	E1000_MANC_EN_IP_ADDR_FILTER	0x00400000
292 #define	E1000_MANC_EN_XSUM_FILTER	0x00800000 /* Enable cksum filtering */
293 #define	E1000_MANC_BR_EN	0x01000000	/* Enable broadcast filtering */
294 #define	E1000_MANC_SMB_REQ	0x01000000	/* SMBus Request */
295 #define	E1000_MANC_SMB_GNT	0x02000000	/* SMBus Grant */
296 #define	E1000_MANC_SMB_CLK_IN	0x04000000	/* SMBus Clock In */
297 #define	E1000_MANC_SMB_DATA_IN	0x08000000	/* SMBus Data In */
298 #define	E1000_MANC_SMB_DATA_OUT	0x10000000	/* SMBus Data Out */
299 #define	E1000_MANC_SMB_CLK_OUT	0x20000000	/* SMBus Clock Out */
300 
301 #define	E1000_MANC_SMB_DATA_OUT_SHIFT	28	/* SMBus Data Out Shift */
302 #define	E1000_MANC_SMB_CLK_OUT_SHIFT	29	/* SMBus Clock Out Shift */
303 
304 /* Receive Control */
305 #define	E1000_RCTL_RST		0x00000001	/* Software reset */
306 #define	E1000_RCTL_EN		0x00000002	/* enable */
307 #define	E1000_RCTL_SBP		0x00000004	/* store bad packet */
308 #define	E1000_RCTL_UPE		0x00000008	/* unicast promisc enable */
309 #define	E1000_RCTL_MPE		0x00000010	/* multicast promisc enable */
310 #define	E1000_RCTL_LPE		0x00000020	/* long packet enable */
311 #define	E1000_RCTL_LBM_NO	0x00000000	/* no loopback mode */
312 #define	E1000_RCTL_LBM_MAC	0x00000040	/* MAC loopback mode */
313 #define	E1000_RCTL_LBM_SLP	0x00000080	/* serial link loopback mode */
314 #define	E1000_RCTL_LBM_TCVR	0x000000C0	/* tcvr loopback mode */
315 #define	E1000_RCTL_DTYP_MASK	0x00000C00	/* Descriptor type mask */
316 #define	E1000_RCTL_DTYP_PS	0x00000400	/* Packet Split descriptor */
317 #define	E1000_RCTL_RDMTS_HALF	0x00000000	/* rx desc min thresh size */
318 #define	E1000_RCTL_RDMTS_QUAT	0x00000100	/* rx desc min thresh size */
319 #define	E1000_RCTL_RDMTS_EIGTH	0x00000200	/* rx desc min thresh size */
320 #define	E1000_RCTL_MO_SHIFT	12		/* multicast offset shift */
321 #define	E1000_RCTL_MO_0		0x00000000	/* multicast offset 11:0 */
322 #define	E1000_RCTL_MO_1		0x00001000	/* multicast offset 12:1 */
323 #define	E1000_RCTL_MO_2		0x00002000	/* multicast offset 13:2 */
324 #define	E1000_RCTL_MO_3		0x00003000	/* multicast offset 15:4 */
325 #define	E1000_RCTL_MDR		0x00004000	/* multicast desc ring 0 */
326 #define	E1000_RCTL_BAM		0x00008000	/* broadcast enable */
327 /* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */
328 #define	E1000_RCTL_SZ_2048	0x00000000	/* rx buffer size 2048 */
329 #define	E1000_RCTL_SZ_1024	0x00010000	/* rx buffer size 1024 */
330 #define	E1000_RCTL_SZ_512	0x00020000	/* rx buffer size 512 */
331 #define	E1000_RCTL_SZ_256	0x00030000	/* rx buffer size 256 */
332 /* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */
333 #define	E1000_RCTL_SZ_16384	0x00010000	/* rx buffer size 16384 */
334 #define	E1000_RCTL_SZ_8192	0x00020000	/* rx buffer size 8192 */
335 #define	E1000_RCTL_SZ_4096	0x00030000	/* rx buffer size 4096 */
336 #define	E1000_RCTL_VFE		0x00040000	/* vlan filter enable */
337 #define	E1000_RCTL_CFIEN	0x00080000	/* canonical form enable */
338 #define	E1000_RCTL_CFI		0x00100000	/* canonical form indicator */
339 #define	E1000_RCTL_DPF		0x00400000	/* discard pause frames */
340 #define	E1000_RCTL_PMCF		0x00800000	/* pass MAC control frames */
341 #define	E1000_RCTL_BSEX		0x02000000	/* Buffer size extension */
342 #define	E1000_RCTL_SECRC	0x04000000	/* Strip Ethernet CRC */
343 #define	E1000_RCTL_FLXBUF_MASK	0x78000000	/* Flexible buffer size */
344 #define	E1000_RCTL_FLXBUF_SHIFT	27		/* Flexible buffer shift */
345 
346 /*
347  * Use byte values for the following shift parameters
348  * Usage:
349  *	psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) &
350  *		E1000_PSRCTL_BSIZE0_MASK) |
351  *		((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) &
352  *		E1000_PSRCTL_BSIZE1_MASK) |
353  *		((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) &
354  *		E1000_PSRCTL_BSIZE2_MASK) |
355  *		((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |;
356  *		E1000_PSRCTL_BSIZE3_MASK))
357  * where value0 = [128..16256],	default=256
358  *	value1 = [1024..64512],	default=4096
359  *	value2 = [0..64512],	default=4096
360  *	value3 = [0..64512],	default=0
361  */
362 
363 #define	E1000_PSRCTL_BSIZE0_MASK	0x0000007F
364 #define	E1000_PSRCTL_BSIZE1_MASK	0x00003F00
365 #define	E1000_PSRCTL_BSIZE2_MASK	0x003F0000
366 #define	E1000_PSRCTL_BSIZE3_MASK	0x3F000000
367 
368 #define	E1000_PSRCTL_BSIZE0_SHIFT	7	/* Shift _right_ 7 */
369 #define	E1000_PSRCTL_BSIZE1_SHIFT	2	/* Shift _right_ 2 */
370 #define	E1000_PSRCTL_BSIZE2_SHIFT	6	/* Shift _left_ 6 */
371 #define	E1000_PSRCTL_BSIZE3_SHIFT	14	/* Shift _left_ 14 */
372 
373 /* SWFW_SYNC Definitions */
374 #define	E1000_SWFW_EEP_SM	0x01
375 #define	E1000_SWFW_PHY0_SM	0x02
376 #define	E1000_SWFW_PHY1_SM	0x04
377 #define	E1000_SWFW_CSR_SM	0x08
378 
379 /* FACTPS Definitions */
380 #define	E1000_FACTPS_LFS	0x40000000	/* LAN Function Select */
381 /* Device Control */
382 #define	E1000_CTRL_FD	0x00000001	/* Full duplex.0=half; 1=full */
383 #define	E1000_CTRL_BEM	0x00000002	/* Endian Mode.0=little,1=big */
384 #define	E1000_CTRL_PRIOR 0x00000004	/* Priority on PCI. 0=rx,1=fair */
385 #define	E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /* Block new Master reqs */
386 #define	E1000_CTRL_LRST	0x00000008	/* Link reset. 0=normal,1=reset */
387 #define	E1000_CTRL_TME	0x00000010	/* Test mode. 0=normal,1=test */
388 #define	E1000_CTRL_SLE	0x00000020	/* Serial Link on 0=dis,1=en */
389 #define	E1000_CTRL_ASDE	0x00000020	/* Auto-speed detect enable */
390 #define	E1000_CTRL_SLU	0x00000040	/* Set link up (Force Link) */
391 #define	E1000_CTRL_ILOS	0x00000080	/* Invert Loss-Of Signal */
392 #define	E1000_CTRL_SPD_SEL	0x00000300 /* Speed Select Mask */
393 #define	E1000_CTRL_SPD_10	0x00000000 /* Force 10Mb */
394 #define	E1000_CTRL_SPD_100	0x00000100 /* Force 100Mb */
395 #define	E1000_CTRL_SPD_1000	0x00000200 /* Force 1Gb */
396 #define	E1000_CTRL_BEM32	0x00000400 /* Big Endian 32 mode */
397 #define	E1000_CTRL_FRCSPD	0x00000800 /* Force Speed */
398 #define	E1000_CTRL_FRCDPX	0x00001000 /* Force Duplex */
399 #define	E1000_CTRL_D_UD_EN	0x00002000 /* Dock/Undock enable */
400 /* Defined polarity of Dock/Undock indication in SDP[0] */
401 #define	E1000_CTRL_D_UD_POLARITY	0x00004000
402 /* Reset both PHY ports, through PHYRST_N pin */
403 #define	E1000_CTRL_FORCE_PHY_RESET	0x00008000
404 /* enable link status from external LINK_0 and LINK_1 pins */
405 #define	E1000_CTRL_EXT_LINK_EN		0x00010000
406 #define	E1000_CTRL_SWDPIN0	0x00040000 /* SWDPIN 0 value */
407 #define	E1000_CTRL_SWDPIN1	0x00080000 /* SWDPIN 1 value */
408 #define	E1000_CTRL_SWDPIN2	0x00100000 /* SWDPIN 2 value */
409 #define	E1000_CTRL_SWDPIN3	0x00200000 /* SWDPIN 3 value */
410 #define	E1000_CTRL_SWDPIO0	0x00400000 /* SWDPIN 0 Input or output */
411 #define	E1000_CTRL_SWDPIO1	0x00800000 /* SWDPIN 1 input or output */
412 #define	E1000_CTRL_SWDPIO2	0x01000000 /* SWDPIN 2 input or output */
413 #define	E1000_CTRL_SWDPIO3	0x02000000 /* SWDPIN 3 input or output */
414 #define	E1000_CTRL_RST		0x04000000 /* Global reset */
415 #define	E1000_CTRL_RFCE		0x08000000 /* Receive Flow Control enable */
416 #define	E1000_CTRL_TFCE		0x10000000 /* Transmit flow control enable */
417 #define	E1000_CTRL_RTE		0x20000000 /* Routing tag enable */
418 #define	E1000_CTRL_VME		0x40000000 /* IEEE VLAN mode enable */
419 #define	E1000_CTRL_PHY_RST	0x80000000 /* PHY Reset */
420 /* Initiate an interrupt to ME */
421 #define	E1000_CTRL_SW2FW_INT	0x02000000
422 #define	E1000_CTRL_I2C_ENA	0x02000000 /* I2C enable */
423 
424 /*
425  * Bit definitions for the Management Data IO (MDIO) and Management Data
426  * Clock (MDC) pins in the Device Control Register.
427  */
428 #define	E1000_CTRL_PHY_RESET_DIR	E1000_CTRL_SWDPIO0
429 #define	E1000_CTRL_PHY_RESET		E1000_CTRL_SWDPIN0
430 #define	E1000_CTRL_MDIO_DIR		E1000_CTRL_SWDPIO2
431 #define	E1000_CTRL_MDIO			E1000_CTRL_SWDPIN2
432 #define	E1000_CTRL_MDC_DIR		E1000_CTRL_SWDPIO3
433 #define	E1000_CTRL_MDC			E1000_CTRL_SWDPIN3
434 #define	E1000_CTRL_PHY_RESET_DIR4	E1000_CTRL_EXT_SDP4_DIR
435 #define	E1000_CTRL_PHY_RESET4		E1000_CTRL_EXT_SDP4_DATA
436 
437 #define	E1000_CONNSW_ENRGSRC		0x4
438 #define	E1000_PCS_CFG_PCS_EN		8
439 #define	E1000_PCS_LCTL_FLV_LINK_UP	1
440 #define	E1000_PCS_LCTL_FSV_10		0
441 #define	E1000_PCS_LCTL_FSV_100		2
442 #define	E1000_PCS_LCTL_FSV_1000		4
443 #define	E1000_PCS_LCTL_FDV_FULL		8
444 #define	E1000_PCS_LCTL_FSD		0x10
445 #define	E1000_PCS_LCTL_FORCE_LINK	0x20
446 #define	E1000_PCS_LCTL_LOW_LINK_LATCH	0x40
447 #define	E1000_PCS_LCTL_FORCE_FCTRL	0x80
448 #define	E1000_PCS_LCTL_AN_ENABLE	0x10000
449 #define	E1000_PCS_LCTL_AN_RESTART	0x20000
450 #define	E1000_PCS_LCTL_AN_TIMEOUT	0x40000
451 #define	E1000_PCS_LCTL_AN_SGMII_BYPASS	0x80000
452 #define	E1000_PCS_LCTL_AN_SGMII_TRIGGER	0x100000
453 #define	E1000_PCS_LCTL_FAST_LINK_TIMER	0x1000000
454 #define	E1000_PCS_LCTL_LINK_OK_FIX	0x2000000
455 #define	E1000_PCS_LCTL_CRS_ON_NI	0x4000000
456 #define	E1000_ENABLE_SERDES_LOOPBACK	0x0410
457 
458 #define	E1000_PCS_LSTS_LINK_OK		1
459 #define	E1000_PCS_LSTS_SPEED_10		0
460 #define	E1000_PCS_LSTS_SPEED_100	2
461 #define	E1000_PCS_LSTS_SPEED_1000	4
462 #define	E1000_PCS_LSTS_DUPLEX_FULL	8
463 #define	E1000_PCS_LSTS_SYNK_OK		0x10
464 #define	E1000_PCS_LSTS_AN_COMPLETE	0x10000
465 #define	E1000_PCS_LSTS_AN_PAGE_RX	0x20000
466 #define	E1000_PCS_LSTS_AN_TIMED_OUT	0x40000
467 #define	E1000_PCS_LSTS_AN_REMOTE_FAULT	0x80000
468 #define	E1000_PCS_LSTS_AN_ERROR_RWS	0x100000
469 
470 /* Device Status */
471 #define	E1000_STATUS_FD		0x00000001	/* Full	duplex.0=half,1=full */
472 #define	E1000_STATUS_LU		0x00000002	/* Link	up.0=no,1=link */
473 #define	E1000_STATUS_FUNC_MASK	0x0000000C	/* PCI Function	Mask */
474 #define	E1000_STATUS_FUNC_SHIFT	2
475 #define	E1000_STATUS_FUNC_0	0x00000000	/* Function 0 */
476 #define	E1000_STATUS_FUNC_1	0x00000004	/* Function 1 */
477 #define	E1000_STATUS_TXOFF	0x00000010	/* transmission	paused */
478 #define	E1000_STATUS_TBIMODE	0x00000020	/* TBI mode */
479 #define	E1000_STATUS_SPEED_MASK	0x000000C0
480 #define	E1000_STATUS_SPEED_10	0x00000000	/* Speed 10Mb/s	*/
481 #define	E1000_STATUS_SPEED_100	0x00000040	/* Speed 100Mb/s */
482 #define	E1000_STATUS_SPEED_1000	0x00000080	/* Speed 1000Mb/s */
483 #define	E1000_STATUS_LAN_INIT_DONE 0x00000200	/* Lan Init Completion by NVM */
484 #define	E1000_STATUS_ASDV	0x00000300	/* Auto	speed detect value */
485 #define	E1000_STATUS_PHYRA	0x00000400	/* PHY Reset Asserted */
486 /* Change in Dock/Undock state. Clear on write '0'. */
487 #define	E1000_STATUS_DOCK_CI	0x00000800
488 /* Master request status */
489 #define	E1000_STATUS_GIO_MASTER_ENABLE	0x00080000
490 #define	E1000_STATUS_MTXCKOK	0x00000400	/* MTX clock running OK	*/
491 #define	E1000_STATUS_PCI66	0x00000800	/* In 66Mhz slot */
492 #define	E1000_STATUS_BUS64	0x00001000	/* In 64 bit slot */
493 #define	E1000_STATUS_PCIX_MODE	0x00002000	/* PCI-X mode */
494 #define	E1000_STATUS_PCIX_SPEED	0x0000C000	/* PCI-X bus speed */
495 #define	E1000_STATUS_BMC_SKU_0	0x00100000	/* BMC USB redirect disabled */
496 #define	E1000_STATUS_BMC_SKU_1	0x00200000	/* BMC SRAM disabled */
497 #define	E1000_STATUS_BMC_SKU_2	0x00400000	/* BMC SDRAM disabled */
498 #define	E1000_STATUS_BMC_CRYPTO	0x00800000	/* BMC crypto disabled */
499 /* BMC external code execution disabled */
500 #define	E1000_STATUS_BMC_LITE	  0x01000000
501 #define	E1000_STATUS_RGMII_ENABLE 0x02000000	/* RGMII disabled */
502 #define	E1000_STATUS_FUSE_8	  0x04000000
503 #define	E1000_STATUS_FUSE_9	  0x08000000
504 #define	E1000_STATUS_SERDES0_DIS  0x10000000	/* SERDES disabled on port 0 */
505 #define	E1000_STATUS_SERDES1_DIS  0x20000000	/* SERDES disabled on port 1 */
506 
507 /* Constants used to interpret the masked PCI-X bus speed. */
508 /* PCI-X bus speed 50-66 MHz */
509 #define	E1000_STATUS_PCIX_SPEED_66  0x00000000
510 /* PCI-X bus speed 66-100 MHz */
511 #define	E1000_STATUS_PCIX_SPEED_100 0x00004000
512 /* PCI-X bus speed 100-133 MHz */
513 #define	E1000_STATUS_PCIX_SPEED_133 0x00008000
514 
515 #define	SPEED_10	10
516 #define	SPEED_100	100
517 #define	SPEED_1000	1000
518 #define	HALF_DUPLEX	1
519 #define	FULL_DUPLEX	2
520 
521 #define	PHY_FORCE_TIME	20
522 
523 #define	ADVERTISE_10_HALF	0x0001
524 #define	ADVERTISE_10_FULL	0x0002
525 #define	ADVERTISE_100_HALF	0x0004
526 #define	ADVERTISE_100_FULL	0x0008
527 #define	ADVERTISE_1000_HALF	0x0010	/* Not used, just FYI */
528 #define	ADVERTISE_1000_FULL	0x0020
529 
530 /* 1000/H is not supported, nor spec-compliant. */
531 #define	E1000_ALL_SPEED_DUPLEX	(ADVERTISE_10_HALF | ADVERTISE_10_FULL | \
532 				ADVERTISE_100_HALF | ADVERTISE_100_FULL | \
533 						ADVERTISE_1000_FULL)
534 #define	E1000_ALL_NOT_GIG	(ADVERTISE_10_HALF | ADVERTISE_10_FULL | \
535 				ADVERTISE_100_HALF | ADVERTISE_100_FULL)
536 #define	E1000_ALL_100_SPEED	(ADVERTISE_100_HALF | ADVERTISE_100_FULL)
537 #define	E1000_ALL_10_SPEED	(ADVERTISE_10_HALF | ADVERTISE_10_FULL)
538 #define	E1000_ALL_FULL_DUPLEX	(ADVERTISE_10_FULL | ADVERTISE_100_FULL | \
539 						ADVERTISE_1000_FULL)
540 #define	E1000_ALL_HALF_DUPLEX	(ADVERTISE_10_HALF | ADVERTISE_100_HALF)
541 
542 #define	AUTONEG_ADVERTISE_SPEED_DEFAULT	E1000_ALL_SPEED_DUPLEX
543 
544 /* LED Control */
545 #define	E1000_PHY_LED0_MODE_MASK	0x00000007
546 #define	E1000_PHY_LED0_IVRT		0x00000008
547 #define	E1000_PHY_LED0_BLINK		0x00000010
548 #define	E1000_PHY_LED0_MASK		0x0000001F
549 
550 #define	E1000_LEDCTL_LED0_MODE_MASK	0x0000000F
551 #define	E1000_LEDCTL_LED0_MODE_SHIFT	0
552 #define	E1000_LEDCTL_LED0_BLINK_RATE	0x00000020
553 #define	E1000_LEDCTL_LED0_IVRT		0x00000040
554 #define	E1000_LEDCTL_LED0_BLINK		0x00000080
555 #define	E1000_LEDCTL_LED1_MODE_MASK	0x00000F00
556 #define	E1000_LEDCTL_LED1_MODE_SHIFT	8
557 #define	E1000_LEDCTL_LED1_BLINK_RATE	0x00002000
558 #define	E1000_LEDCTL_LED1_IVRT		0x00004000
559 #define	E1000_LEDCTL_LED1_BLINK		0x00008000
560 #define	E1000_LEDCTL_LED2_MODE_MASK	0x000F0000
561 #define	E1000_LEDCTL_LED2_MODE_SHIFT	16
562 #define	E1000_LEDCTL_LED2_BLINK_RATE	0x00200000
563 #define	E1000_LEDCTL_LED2_IVRT		0x00400000
564 #define	E1000_LEDCTL_LED2_BLINK		0x00800000
565 #define	E1000_LEDCTL_LED3_MODE_MASK	0x0F000000
566 #define	E1000_LEDCTL_LED3_MODE_SHIFT	24
567 #define	E1000_LEDCTL_LED3_BLINK_RATE	0x20000000
568 #define	E1000_LEDCTL_LED3_IVRT		0x40000000
569 #define	E1000_LEDCTL_LED3_BLINK		0x80000000
570 
571 #define	E1000_LEDCTL_MODE_LINK_10_1000	0x0
572 #define	E1000_LEDCTL_MODE_LINK_100_1000	0x1
573 #define	E1000_LEDCTL_MODE_LINK_UP	0x2
574 #define	E1000_LEDCTL_MODE_ACTIVITY	0x3
575 #define	E1000_LEDCTL_MODE_LINK_ACTIVITY	0x4
576 #define	E1000_LEDCTL_MODE_LINK_10	0x5
577 #define	E1000_LEDCTL_MODE_LINK_100	0x6
578 #define	E1000_LEDCTL_MODE_LINK_1000	0x7
579 #define	E1000_LEDCTL_MODE_PCIX_MODE	0x8
580 #define	E1000_LEDCTL_MODE_FULL_DUPLEX	0x9
581 #define	E1000_LEDCTL_MODE_COLLISION	0xA
582 #define	E1000_LEDCTL_MODE_BUS_SPEED	0xB
583 #define	E1000_LEDCTL_MODE_BUS_SIZE	0xC
584 #define	E1000_LEDCTL_MODE_PAUSED	0xD
585 #define	E1000_LEDCTL_MODE_LED_ON	0xE
586 #define	E1000_LEDCTL_MODE_LED_OFF	0xF
587 
588 /* Transmit Descriptor bit definitions */
589 #define	E1000_TXD_DTYP_D	0x00100000	/* Data	Descriptor */
590 #define	E1000_TXD_DTYP_C	0x00000000	/* Context Descriptor */
591 #define	E1000_TXD_POPTS_SHIFT	8		/* POPTS shift */
592 #define	E1000_TXD_POPTS_IXSM	0x01		/* Insert IP checksum */
593 #define	E1000_TXD_POPTS_TXSM	0x02		/* Insert TCP/UDP checksum */
594 #define	E1000_TXD_CMD_EOP	0x01000000	/* End of Packet */
595 #define	E1000_TXD_CMD_IFCS	0x02000000	/* Insert FCS (Ethernet	CRC) */
596 #define	E1000_TXD_CMD_IC	0x04000000	/* Insert Checksum */
597 #define	E1000_TXD_CMD_RS	0x08000000	/* Report Status */
598 #define	E1000_TXD_CMD_RPS	0x10000000	/* Report Packet Sent */
599 /* Descriptor extension (0 = legacy) */
600 #define	E1000_TXD_CMD_DEXT	0x20000000
601 #define	E1000_TXD_CMD_VLE	0x40000000	/* Add VLAN tag	*/
602 #define	E1000_TXD_CMD_IDE	0x80000000	/* Enable Tidv register	*/
603 #define	E1000_TXD_STAT_DD	0x00000001	/* Descriptor Done */
604 #define	E1000_TXD_STAT_EC	0x00000002	/* Excess Collisions */
605 #define	E1000_TXD_STAT_LC	0x00000004	/* Late	Collisions */
606 #define	E1000_TXD_STAT_TU	0x00000008	/* Transmit underrun */
607 #define	E1000_TXD_CMD_TCP	0x01000000	/* TCP packet */
608 #define	E1000_TXD_CMD_IP	0x02000000	/* IP packet */
609 #define	E1000_TXD_CMD_TSE	0x04000000	/* TCP Seg enable */
610 #define	E1000_TXD_STAT_TC	0x00000004	/* Tx Underrun */
611 /* Extended desc bits for Linksec and timesync */
612 #define	E1000_TXD_CMD_LINKSEC	0x10000000	/* Apply LinkSec on packet */
613 #define	E1000_TXD_EXTCMD_TSTAMP	0x00000010	/* IEEE1588 Timestamp packet */
614 
615 /* Transmit Control */
616 #define	E1000_TCTL_RST	0x00000001	/* software reset */
617 #define	E1000_TCTL_EN	0x00000002	/* enable tx */
618 #define	E1000_TCTL_BCE	0x00000004	/* busy check enable */
619 #define	E1000_TCTL_PSP	0x00000008	/* pad short packets */
620 #define	E1000_TCTL_CT	0x00000ff0	/* collision threshold */
621 #define	E1000_TCTL_COLD	0x003ff000	/* collision distance */
622 #define	E1000_TCTL_SWXOFF 0x00400000	/* SW Xoff transmission */
623 #define	E1000_TCTL_PBE	0x00800000	/* Packet Burst Enable */
624 #define	E1000_TCTL_RTLC	0x01000000	/* Re-transmit on late collision */
625 #define	E1000_TCTL_NRTU	0x02000000	/* No Re-transmit on underrun */
626 #define	E1000_TCTL_MULR	0x10000000	/* Multiple request support */
627 
628 /* Transmit Arbitration Count */
629 #define	E1000_TARC0_ENABLE	0x00000400	/* Enable Tx Queue 0 */
630 
631 /* SerDes Control */
632 #define	E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400
633 
634 /* Receive Checksum Control */
635 #define	E1000_RXCSUM_PCSS_MASK	0x000000FF	/* Packet Checksum Start */
636 #define	E1000_RXCSUM_IPOFL	0x00000100	/* IPv4 checksum offload */
637 #define	E1000_RXCSUM_TUOFL	0x00000200	/* TCP / UDP checksum offload */
638 #define	E1000_RXCSUM_IPV6OFL	0x00000400	/* IPv6 checksum offload */
639 #define	E1000_RXCSUM_CRCOFL	0x00000800	/* CRC32 offload enable */
640 #define	E1000_RXCSUM_IPPCSE	0x00001000	/* IP payload checksum enable */
641 #define	E1000_RXCSUM_PCSD	0x00002000	/* packet checksum disabled */
642 
643 /* Header split receive */
644 #define	E1000_RFCTL_ISCSI_DIS		0x00000001
645 #define	E1000_RFCTL_ISCSI_DWC_MASK	0x0000003E
646 #define	E1000_RFCTL_ISCSI_DWC_SHIFT	1
647 #define	E1000_RFCTL_NFSW_DIS		0x00000040
648 #define	E1000_RFCTL_NFSR_DIS		0x00000080
649 #define	E1000_RFCTL_NFS_VER_MASK	0x00000300
650 #define	E1000_RFCTL_NFS_VER_SHIFT	8
651 #define	E1000_RFCTL_IPV6_DIS		0x00000400
652 #define	E1000_RFCTL_IPV6_XSUM_DIS	0x00000800
653 #define	E1000_RFCTL_ACK_DIS		0x00001000
654 #define	E1000_RFCTL_ACKD_DIS		0x00002000
655 #define	E1000_RFCTL_IPFRSP_DIS		0x00004000
656 #define	E1000_RFCTL_EXTEN		0x00008000
657 #define	E1000_RFCTL_IPV6_EX_DIS		0x00010000
658 #define	E1000_RFCTL_NEW_IPV6_EXT_DIS	0x00020000
659 #define	E1000_RFCTL_LEF			0x00040000
660 
661 /* Collision related configuration parameters */
662 #define	E1000_COLLISION_THRESHOLD	15
663 #define	E1000_CT_SHIFT			4
664 #define	E1000_COLLISION_DISTANCE	63
665 #define	E1000_COLD_SHIFT		12
666 
667 /* Default values for the transmit IPG register */
668 #define	DEFAULT_82542_TIPG_IPGT		10
669 #define	DEFAULT_82543_TIPG_IPGT_FIBER	9
670 #define	DEFAULT_82543_TIPG_IPGT_COPPER	8
671 
672 #define	E1000_TIPG_IPGT_MASK	0x000003FF
673 #define	E1000_TIPG_IPGR1_MASK	0x000FFC00
674 #define	E1000_TIPG_IPGR2_MASK	0x3FF00000
675 
676 #define	DEFAULT_82542_TIPG_IPGR1	2
677 #define	DEFAULT_82543_TIPG_IPGR1	8
678 #define	E1000_TIPG_IPGR1_SHIFT		10
679 
680 #define	DEFAULT_82542_TIPG_IPGR2	10
681 #define	DEFAULT_82543_TIPG_IPGR2	6
682 #define	DEFAULT_80003ES2LAN_TIPG_IPGR2	7
683 #define	E1000_TIPG_IPGR2_SHIFT		20
684 
685 /* Ethertype field values */
686 #define	ETHERNET_IEEE_VLAN_TYPE	0x8100	/* 802.3ac packet */
687 
688 #define	ETHERNET_FCS_SIZE	4
689 #define	MAX_JUMBO_FRAME_SIZE	0x3F00
690 
691 /* Extended Configuration Control and Size */
692 #define	E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP	0x00000020
693 #define	E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE	0x00000001
694 #define	E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE	0x00000008
695 #define	E1000_EXTCNF_CTRL_SWFLAG		0x00000020
696 #define	E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK	0x00FF0000
697 #define	E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT	16
698 #define	E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK	0x0FFF0000
699 #define	E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT	16
700 
701 #define	E1000_PHY_CTRL_SPD_EN		0x00000001
702 #define	E1000_PHY_CTRL_D0A_LPLU		0x00000002
703 #define	E1000_PHY_CTRL_NOND0A_LPLU	0x00000004
704 #define	E1000_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008
705 #define	E1000_PHY_CTRL_GBE_DISABLE	0x00000040
706 
707 #define	E1000_KABGTXD_BGSQLBIAS		0x00050000
708 
709 /* PBA constants */
710 #define	E1000_PBA_6K	0x0006	/* 6KB */
711 #define	E1000_PBA_8K	0x0008	/* 8KB */
712 #define	E1000_PBA_10K	0x000A	/* 10KB */
713 #define	E1000_PBA_12K	0x000C	/* 12KB */
714 #define	E1000_PBA_14K	0x000E	/* 14KB */
715 #define	E1000_PBA_16K	0x0010	/* 16KB */
716 #define	E1000_PBA_18K	0x0012
717 #define	E1000_PBA_20K	0x0014
718 #define	E1000_PBA_22K	0x0016
719 #define	E1000_PBA_24K	0x0018
720 #define	E1000_PBA_26K	0x001A
721 #define	E1000_PBA_30K	0x001E
722 #define	E1000_PBA_32K	0x0020
723 #define	E1000_PBA_34K	0x0022
724 #define	E1000_PBA_35K	0x0023
725 #define	E1000_PBA_38K	0x0026
726 #define	E1000_PBA_40K	0x0028
727 #define	E1000_PBA_48K	0x0030	/* 48KB */
728 #define	E1000_PBA_64K	0x0040	/* 64KB */
729 
730 #define	E1000_PBS_16K	E1000_PBA_16K
731 #define	E1000_PBS_24K	E1000_PBA_24K
732 
733 #define	IFS_MAX		80
734 #define	IFS_MIN		40
735 #define	IFS_RATIO	4
736 #define	IFS_STEP	10
737 #define	MIN_NUM_XMITS	1000
738 
739 /* SW Semaphore Register */
740 #define	E1000_SWSM_SMBI		0x00000001	/* Driver Semaphore bit */
741 #define	E1000_SWSM_SWESMBI	0x00000002	/* FW Semaphore bit */
742 #define	E1000_SWSM_WMNG		0x00000004	/* Wake MNG Clock */
743 #define	E1000_SWSM_DRV_LOAD	0x00000008	/* Driver Loaded Bit */
744 
745 /* Secondary driver semaphore bit */
746 #define	E1000_SWSM2_LOCK	0x00000002
747 
748 /* Interrupt Cause Read */
749 #define	E1000_ICR_TXDW		0x00000001	/* Transmit desc written back */
750 #define	E1000_ICR_TXQE		0x00000002	/* Transmit Queue empty */
751 #define	E1000_ICR_LSC		0x00000004	/* Link Status Change */
752 #define	E1000_ICR_RXSEQ		0x00000008	/* rx sequence error */
753 #define	E1000_ICR_RXDMT0	0x00000010	/* rx desc min. threshold (0) */
754 #define	E1000_ICR_RXO		0x00000040	/* rx overrun */
755 #define	E1000_ICR_RXT0		0x00000080	/* rx timer intr (ring 0) */
756 #define	E1000_ICR_VMMB		0x00000100	/* VM MB event */
757 #define	E1000_ICR_MDAC		0x00000200	/* MDIO access complete */
758 #define	E1000_ICR_RXCFG		0x00000400	/* Rx /c/ ordered set */
759 #define	E1000_ICR_GPI_EN0	0x00000800	/* GP Int 0 */
760 #define	E1000_ICR_GPI_EN1	0x00001000	/* GP Int 1 */
761 #define	E1000_ICR_GPI_EN2	0x00002000	/* GP Int 2 */
762 #define	E1000_ICR_GPI_EN3	0x00004000	/* GP Int 3 */
763 #define	E1000_ICR_TXD_LOW	0x00008000
764 #define	E1000_ICR_SRPD		0x00010000
765 #define	E1000_ICR_ACK		0x00020000	/* Receive Ack frame */
766 #define	E1000_ICR_MNG		0x00040000	/* Manageability event */
767 #define	E1000_ICR_DOCK		0x00080000	/* Dock/Undock */
768 /* If this bit asserted, the driver should claim the interrupt */
769 #define	E1000_ICR_INT_ASSERTED	0x80000000
770 /* Q0 Rx desc FIFO parity error */
771 #define	E1000_ICR_RXD_FIFO_PAR0	0x00100000
772 /* Q0 Tx desc FIFO parity error */
773 #define	E1000_ICR_TXD_FIFO_PAR0	0x00200000
774 /* host arb read buffer parity err */
775 #define	E1000_ICR_HOST_ARB_PAR	0x00400000
776 /* packet buffer parity error */
777 #define	E1000_ICR_PB_PAR	0x00800000
778 /* Q1 Rx desc FIFO parity error */
779 #define	E1000_ICR_RXD_FIFO_PAR1	0x01000000
780 /* Q1 Tx desc FIFO parity error */
781 #define	E1000_ICR_TXD_FIFO_PAR1	0x02000000
782 /* all parity error bits */
783 #define	E1000_ICR_ALL_PARITY	0x03F00000
784 /* FW changed the status of DISSW bit in the FWSM */
785 #define	E1000_ICR_DSW		0x00000020
786 /* LAN connected device generates an interrupt */
787 #define	E1000_ICR_PHYINT	0x00001000
788 /* NIC DMA out of sync */
789 #define	E1000_ICR_DOUTSYNC	0x10000000
790 /* ME hardware reset occurs */
791 #define	E1000_ICR_EPRST		0x00100000
792 #define	E1000_ICR_RXQ0		0x00100000	/* Rx Queue 0 Interrupt */
793 #define	E1000_ICR_RXQ1		0x00200000	/* Rx Queue 1 Interrupt */
794 #define	E1000_ICR_TXQ0		0x00400000	/* Tx Queue 0 Interrupt */
795 #define	E1000_ICR_TXQ1		0x00800000	/* Tx Queue 1 Interrupt */
796 #define	E1000_ICR_OTHER		0x01000000	/* Other Interrupts */
797 
798 /* PBA ECC Register */
799 #define	E1000_PBA_ECC_COUNTER_MASK	0xFFF00000 /* ECC counter mask */
800 #define	E1000_PBA_ECC_COUNTER_SHIFT	20	/* ECC counter shift value */
801 /* Enable ECC error correction */
802 #define	E1000_PBA_ECC_CORR_EN		0x00000001
803 #define	E1000_PBA_ECC_STAT_CLR		0x00000002 /* Clear ECC error counter */
804 /* Enable ICR bit 5 on ECC error */
805 #define	E1000_PBA_ECC_INT_EN		0x00000004
806 
807 /*
808  * This defines the bits that are set in the Interrupt Mask
809  * Set/Read Register.  Each bit is documented below:
810  *   o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
811  *   o RXSEQ  = Receive Sequence Error
812  */
813 #define	POLL_IMS_ENABLE_MASK	( \
814     E1000_IMS_RXDMT0 | \
815     E1000_IMS_RXSEQ)
816 
817 /*
818  * This defines the bits that are set in the Interrupt Mask
819  * Set/Read Register.  Each bit is documented below:
820  *   o RXT0   = Receiver Timer Interrupt (ring 0)
821  *   o TXDW   = Transmit Descriptor Written Back
822  *   o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
823  *   o RXSEQ  = Receive Sequence Error
824  *   o LSC    = Link Status Change
825  */
826 #define	IMS_ENABLE_MASK ( \
827     E1000_IMS_RXT0   | \
828     E1000_IMS_TXDW   | \
829     E1000_IMS_RXDMT0 | \
830     E1000_IMS_RXSEQ  | \
831     E1000_IMS_LSC)
832 
833 /* Interrupt Mask Set */
834 #define	E1000_IMS_TXDW		E1000_ICR_TXDW	/* Tx desc written back */
835 #define	E1000_IMS_TXQE		E1000_ICR_TXQE	/* Transmit Queue empty */
836 #define	E1000_IMS_LSC		E1000_ICR_LSC	/* Link Status Change */
837 #define	E1000_IMS_VMMB		E1000_ICR_VMMB	/* Mail box activity */
838 #define	E1000_IMS_RXSEQ		E1000_ICR_RXSEQ	/* rx sequence error */
839 #define	E1000_IMS_RXDMT0	E1000_ICR_RXDMT0 /* rx desc min. threshold */
840 #define	E1000_IMS_RXO		E1000_ICR_RXO	/* rx overrun */
841 #define	E1000_IMS_RXT0		E1000_ICR_RXT0	/* rx timer intr */
842 #define	E1000_IMS_MDAC		E1000_ICR_MDAC	/* MDIO access complete */
843 #define	E1000_IMS_RXCFG		E1000_ICR_RXCFG	/* Rx /c/ ordered set */
844 #define	E1000_IMS_GPI_EN0	E1000_ICR_GPI_EN0	/* GP Int 0 */
845 #define	E1000_IMS_GPI_EN1	E1000_ICR_GPI_EN1	/* GP Int 1 */
846 #define	E1000_IMS_GPI_EN2	E1000_ICR_GPI_EN2	/* GP Int 2 */
847 #define	E1000_IMS_GPI_EN3	E1000_ICR_GPI_EN3	/* GP Int 3 */
848 #define	E1000_IMS_TXD_LOW	E1000_ICR_TXD_LOW
849 #define	E1000_IMS_SRPD		E1000_ICR_SRPD
850 #define	E1000_IMS_ACK		E1000_ICR_ACK	/* Receive Ack frame */
851 #define	E1000_IMS_MNG		E1000_ICR_MNG	/* Manageability event */
852 #define	E1000_IMS_DOCK		E1000_ICR_DOCK	/* Dock/Undock */
853 /* Q0 Rx desc FIFO parity error */
854 #define	E1000_IMS_RXD_FIFO_PAR0	E1000_ICR_RXD_FIFO_PAR0
855 /* Q0 Tx desc FIFO parity error */
856 #define	E1000_IMS_TXD_FIFO_PAR0	E1000_ICR_TXD_FIFO_PAR0
857 /* host arb read buffer parity error */
858 #define	E1000_IMS_HOST_ARB_PAR	E1000_ICR_HOST_ARB_PAR
859 /* packet buffer parity error */
860 #define	E1000_IMS_PB_PAR	E1000_ICR_PB_PAR
861 /* Q1 Rx desc FIFO parity error */
862 #define	E1000_IMS_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1
863 /* Q1 Tx desc FIFO parity error */
864 #define	E1000_IMS_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1
865 #define	E1000_IMS_DSW		E1000_ICR_DSW
866 #define	E1000_IMS_PHYINT	E1000_ICR_PHYINT
867 #define	E1000_IMS_DOUTSYNC	E1000_ICR_DOUTSYNC /* NIC DMA out of sync */
868 #define	E1000_IMS_EPRST		E1000_ICR_EPRST
869 #define	E1000_IMS_RXQ0		E1000_ICR_RXQ0	/* Rx Queue 0 Interrupt */
870 #define	E1000_IMS_RXQ1		E1000_ICR_RXQ1	/* Rx Queue 1 Interrupt */
871 #define	E1000_IMS_TXQ0		E1000_ICR_TXQ0	/* Tx Queue 0 Interrupt */
872 #define	E1000_IMS_TXQ1		E1000_ICR_TXQ1	/* Tx Queue 1 Interrupt */
873 #define	E1000_IMS_OTHER		E1000_ICR_OTHER	/* Other Interrupts */
874 
875 /* Interrupt Cause Set */
876 #define	E1000_ICS_TXDW		E1000_ICR_TXDW	/* Tx desc written back */
877 #define	E1000_ICS_TXQE		E1000_ICR_TXQE	/* Transmit Queue empty */
878 #define	E1000_ICS_LSC		E1000_ICR_LSC	/* Link Status Change */
879 #define	E1000_ICS_RXSEQ		E1000_ICR_RXSEQ	/* rx sequence error */
880 #define	E1000_ICS_RXDMT0	E1000_ICR_RXDMT0 /* rx desc min. threshold */
881 #define	E1000_ICS_RXO		E1000_ICR_RXO	/* rx overrun */
882 #define	E1000_ICS_RXT0		E1000_ICR_RXT0	/* rx timer intr */
883 #define	E1000_ICS_MDAC		E1000_ICR_MDAC	/* MDIO access complete */
884 #define	E1000_ICS_RXCFG		E1000_ICR_RXCFG	/* Rx /c/ ordered set */
885 #define	E1000_ICS_GPI_EN0	E1000_ICR_GPI_EN0 /* GP Int 0 */
886 #define	E1000_ICS_GPI_EN1	E1000_ICR_GPI_EN1 /* GP Int 1 */
887 #define	E1000_ICS_GPI_EN2	E1000_ICR_GPI_EN2 /* GP Int 2 */
888 #define	E1000_ICS_GPI_EN3	E1000_ICR_GPI_EN3 /* GP Int 3 */
889 #define	E1000_ICS_TXD_LOW	E1000_ICR_TXD_LOW
890 #define	E1000_ICS_SRPD		E1000_ICR_SRPD
891 #define	E1000_ICS_ACK		E1000_ICR_ACK	/* Receive Ack frame */
892 #define	E1000_ICS_MNG		E1000_ICR_MNG	/* Manageability event */
893 #define	E1000_ICS_DOCK		E1000_ICR_DOCK	/* Dock/Undock */
894 /* Q0 Rx desc FIFO parity error */
895 #define	E1000_ICS_RXD_FIFO_PAR0	E1000_ICR_RXD_FIFO_PAR0
896 /* Q0 Tx desc FIFO parity error */
897 #define	E1000_ICS_TXD_FIFO_PAR0	E1000_ICR_TXD_FIFO_PAR0
898 /* host arb read buffer parity error */
899 #define	E1000_ICS_HOST_ARB_PAR	E1000_ICR_HOST_ARB_PAR
900 /* packet buffer parity error */
901 #define	E1000_ICS_PB_PAR	E1000_ICR_PB_PAR
902 /* Q1 Rx desc FIFO parity error */
903 #define	E1000_ICS_RXD_FIFO_PAR1	E1000_ICR_RXD_FIFO_PAR1
904 /* Q1 Tx desc FIFO parity error */
905 #define	E1000_ICS_TXD_FIFO_PAR1	E1000_ICR_TXD_FIFO_PAR1
906 #define	E1000_ICS_DSW		E1000_ICR_DSW
907 #define	E1000_ICS_DOUTSYNC	E1000_ICR_DOUTSYNC /* NIC DMA out of sync */
908 #define	E1000_ICS_PHYINT	E1000_ICR_PHYINT
909 #define	E1000_ICS_EPRST		E1000_ICR_EPRST
910 
911 /* Transmit Descriptor Control */
912 #define	E1000_TXDCTL_PTHRESH	0x0000003F	/* TXDCTL Prefetch Threshold */
913 #define	E1000_TXDCTL_HTHRESH	0x00003F00	/* TXDCTL Host Threshold */
914 #define	E1000_TXDCTL_WTHRESH	0x003F0000	/* TXDCTL Writeback Threshold */
915 #define	E1000_TXDCTL_GRAN	0x01000000	/* TXDCTL Granularity */
916 #define	E1000_TXDCTL_LWTHRESH	0xFE000000	/* TXDCTL Low Threshold */
917 #define	E1000_TXDCTL_FULL_TX_DESC_WB	0x01010000	/* GRAN=1, WTHRESH=1 */
918 #define	E1000_TXDCTL_MAX_TX_DESC_PREFETCH 0x0100001F	/* GRAN=1, PTHRESH=31 */
919 /* Enable the counting of descriptors still to be processed. */
920 #define	E1000_TXDCTL_COUNT_DESC	0x00400000
921 
922 /* Flow Control Constants */
923 #define	FLOW_CONTROL_ADDRESS_LOW	0x00C28001
924 #define	FLOW_CONTROL_ADDRESS_HIGH	0x00000100
925 #define	FLOW_CONTROL_TYPE		0x8808
926 
927 /* 802.1q VLAN Packet Size */
928 #define	VLAN_TAG_SIZE			4 /* 802.3ac tag (not DMA'd) */
929 #define	E1000_VLAN_FILTER_TBL_SIZE	128 /* VLAN Filter Table (4096 bits) */
930 
931 /* Receive Address */
932 /*
933  * Number of high/low register pairs in the RAR. The RAR (Receive Address
934  * Registers) holds the directed and multicast addresses that we monitor.
935  * Technically, we have 16 spots.  However, we reserve one of these spots
936  * (RAR[15]) for our directed address used by controllers with
937  * manageability enabled, allowing us room for 15 multicast addresses.
938  */
939 #define	E1000_RAR_ENTRIES	15
940 #define	E1000_RAH_AV		0x80000000	/* Receive descriptor valid */
941 #define	E1000_RAL_MAC_ADDR_LEN	4
942 #define	E1000_RAH_MAC_ADDR_LEN	2
943 #define	E1000_RAH_POOL_MASK	0x03FC0000
944 #define	E1000_RAH_POOL_1	0x00040000
945 
946 /* Error Codes */
947 #define	E1000_SUCCESS		0
948 #define	E1000_ERR_NVM		1
949 #define	E1000_ERR_PHY		2
950 #define	E1000_ERR_CONFIG	3
951 #define	E1000_ERR_PARAM		4
952 #define	E1000_ERR_MAC_INIT	5
953 #define	E1000_ERR_PHY_TYPE	6
954 #define	E1000_ERR_RESET		9
955 #define	E1000_ERR_MASTER_REQUESTS_PENDING	10
956 #define	E1000_ERR_HOST_INTERFACE_COMMAND	11
957 #define	E1000_BLK_PHY_RESET	12
958 #define	E1000_ERR_SWFW_SYNC	13
959 #define	E1000_NOT_IMPLEMENTED	14
960 #define	E1000_ERR_MBX		15
961 
962 /* Loop limit on how long we wait for auto-negotiation to complete */
963 #define	FIBER_LINK_UP_LIMIT	50
964 #define	COPPER_LINK_UP_LIMIT	10
965 #define	PHY_AUTO_NEG_LIMIT	45
966 #define	PHY_FORCE_LIMIT		20
967 /* Number of 100 microseconds we wait for PCI Express master disable */
968 #define	MASTER_DISABLE_TIMEOUT	800
969 /* Number of milliseconds we wait for PHY configuration done after MAC reset */
970 #define	PHY_CFG_TIMEOUT		100
971 /* Number of 2 milliseconds we wait for acquiring MDIO ownership. */
972 #define	MDIO_OWNERSHIP_TIMEOUT	10
973 /* Number of milliseconds for NVM auto read done after MAC reset. */
974 #define	AUTO_READ_DONE_TIMEOUT	10
975 
976 /* Flow Control */
977 #define	E1000_FCRTH_RTH		0x0000FFF8 /* Mask Bits[15:3] for RTH */
978 #define	E1000_FCRTH_XFCE	0x80000000 /* External Flow Control Enable */
979 #define	E1000_FCRTL_RTL		0x0000FFF8 /* Mask Bits[15:3] for RTL */
980 #define	E1000_FCRTL_XONE	0x80000000 /* Enable XON frame transmission */
981 
982 /* Transmit Configuration Word */
983 #define	E1000_TXCW_FD		0x00000020 /* TXCW full duplex */
984 #define	E1000_TXCW_HD		0x00000040 /* TXCW half duplex */
985 #define	E1000_TXCW_PAUSE	0x00000080 /* TXCW sym pause request */
986 #define	E1000_TXCW_ASM_DIR	0x00000100 /* TXCW astm pause direction */
987 #define	E1000_TXCW_PAUSE_MASK	0x00000180 /* TXCW pause request mask */
988 #define	E1000_TXCW_RF		0x00003000 /* TXCW remote fault */
989 #define	E1000_TXCW_NP		0x00008000 /* TXCW next page */
990 #define	E1000_TXCW_CW		0x0000ffff /* TxConfigWord mask */
991 #define	E1000_TXCW_TXC		0x40000000 /* Transmit Config control */
992 #define	E1000_TXCW_ANE		0x80000000 /* Auto-neg enable */
993 
994 /* Receive Configuration Word */
995 #define	E1000_RXCW_CW		0x0000ffff /* RxConfigWord mask */
996 #define	E1000_RXCW_NC		0x04000000 /* Receive config no carrier */
997 #define	E1000_RXCW_IV		0x08000000 /* Receive config invalid */
998 #define	E1000_RXCW_CC		0x10000000 /* Receive config change */
999 #define	E1000_RXCW_C		0x20000000 /* Receive config */
1000 #define	E1000_RXCW_SYNCH	0x40000000 /* Receive config synch */
1001 #define	E1000_RXCW_ANC		0x80000000 /* Auto-neg complete */
1002 
1003 /* PCI Express Control */
1004 #define	E1000_GCR_RXD_NO_SNOOP		0x00000001
1005 #define	E1000_GCR_RXDSCW_NO_SNOOP	0x00000002
1006 #define	E1000_GCR_RXDSCR_NO_SNOOP	0x00000004
1007 #define	E1000_GCR_TXD_NO_SNOOP		0x00000008
1008 #define	E1000_GCR_TXDSCW_NO_SNOOP	0x00000010
1009 #define	E1000_GCR_TXDSCR_NO_SNOOP	0x00000020
1010 #define	E1000_GCR_CMPL_TMOUT_MASK	0x0000F000
1011 #define	E1000_GCR_CMPL_TMOUT_10ms	0x00001000
1012 #define	E1000_GCR_CMPL_TMOUT_RESEND	0x00010000
1013 #define	E1000_GCR_CAP_VER2		0x00040000
1014 
1015 #define	PCIE_NO_SNOOP_ALL	(E1000_GCR_RXD_NO_SNOOP	| \
1016 				E1000_GCR_RXDSCW_NO_SNOOP | \
1017 				E1000_GCR_RXDSCR_NO_SNOOP | \
1018 				E1000_GCR_TXD_NO_SNOOP	| \
1019 				E1000_GCR_TXDSCW_NO_SNOOP | \
1020 				E1000_GCR_TXDSCR_NO_SNOOP)
1021 
1022 /* PHY Control Register */
1023 #define	MII_CR_SPEED_SELECT_MSB	0x0040	/* bits 6,13: 10=1000, 01=100, 00=10 */
1024 #define	MII_CR_COLL_TEST_ENABLE	0x0080	/* Collision test enable */
1025 #define	MII_CR_FULL_DUPLEX	0x0100	/* FDX =1, half duplex =0 */
1026 #define	MII_CR_RESTART_AUTO_NEG	0x0200	/* Restart auto negotiation */
1027 #define	MII_CR_ISOLATE		0x0400	/* Isolate PHY from MII */
1028 #define	MII_CR_POWER_DOWN	0x0800	/* Power down */
1029 #define	MII_CR_AUTO_NEG_EN	0x1000	/* Auto Neg Enable */
1030 #define	MII_CR_SPEED_SELECT_LSB	0x2000	/* bits 6,13: 10=1000, 01=100, 00=10 */
1031 #define	MII_CR_LOOPBACK		0x4000	/* 0 = normal, 1 = loopback */
1032 #define	MII_CR_RESET		0x8000	/* 0 = normal, 1 = PHY reset */
1033 #define	MII_CR_SPEED_1000	0x0040
1034 #define	MII_CR_SPEED_100	0x2000
1035 #define	MII_CR_SPEED_10		0x0000
1036 
1037 /* PHY Status Register */
1038 #define	MII_SR_EXTENDED_CAPS	0x0001	/* Extended register capabilities */
1039 #define	MII_SR_JABBER_DETECT	0x0002	/* Jabber Detected */
1040 #define	MII_SR_LINK_STATUS	0x0004	/* Link Status 1 = link */
1041 #define	MII_SR_AUTONEG_CAPS	0x0008	/* Auto Neg Capable */
1042 #define	MII_SR_REMOTE_FAULT	0x0010	/* Remote Fault Detect */
1043 #define	MII_SR_AUTONEG_COMPLETE	0x0020	/* Auto Neg Complete */
1044 #define	MII_SR_PREAMBLE_SUPPRESS 0x0040	/* Preamble may be suppressed */
1045 #define	MII_SR_EXTENDED_STATUS	0x0100	/* Ext. status info in Reg 0x0F */
1046 #define	MII_SR_100T2_HD_CAPS	0x0200	/* 100T2 Half Duplex Capable */
1047 #define	MII_SR_100T2_FD_CAPS	0x0400	/* 100T2 Full Duplex Capable */
1048 #define	MII_SR_10T_HD_CAPS	0x0800	/* 10T   Half Duplex Capable */
1049 #define	MII_SR_10T_FD_CAPS	0x1000	/* 10T   Full Duplex Capable */
1050 #define	MII_SR_100X_HD_CAPS	0x2000	/* 100X  Half Duplex Capable */
1051 #define	MII_SR_100X_FD_CAPS	0x4000	/* 100X  Full Duplex Capable */
1052 #define	MII_SR_100T4_CAPS	0x8000	/* 100T4 Capable */
1053 
1054 /* Autoneg Advertisement Register */
1055 #define	NWAY_AR_SELECTOR_FIELD	0x0001	/* indicates IEEE 802.3 CSMA/CD */
1056 #define	NWAY_AR_10T_HD_CAPS	0x0020	/* 10T   Half Duplex Capable */
1057 #define	NWAY_AR_10T_FD_CAPS	0x0040	/* 10T   Full Duplex Capable */
1058 #define	NWAY_AR_100TX_HD_CAPS	0x0080	/* 100TX Half Duplex Capable */
1059 #define	NWAY_AR_100TX_FD_CAPS	0x0100	/* 100TX Full Duplex Capable */
1060 #define	NWAY_AR_100T4_CAPS	0x0200	/* 100T4 Capable */
1061 #define	NWAY_AR_PAUSE		0x0400	/* Pause operation desired */
1062 #define	NWAY_AR_ASM_DIR		0x0800	/* Asymmetric Pause Direction bit */
1063 #define	NWAY_AR_REMOTE_FAULT	0x2000	/* Remote Fault detected */
1064 #define	NWAY_AR_NEXT_PAGE	0x8000	/* Next Page ability supported */
1065 
1066 /* Link Partner Ability Register (Base Page) */
1067 #define	NWAY_LPAR_SELECTOR_FIELD 0x0000	/* LP protocol selector field */
1068 #define	NWAY_LPAR_10T_HD_CAPS	0x0020	/* LP is 10T   Half Duplex Capable */
1069 #define	NWAY_LPAR_10T_FD_CAPS	0x0040	/* LP is 10T   Full Duplex Capable */
1070 #define	NWAY_LPAR_100TX_HD_CAPS	0x0080	/* LP is 100TX Half Duplex Capable */
1071 #define	NWAY_LPAR_100TX_FD_CAPS	0x0100	/* LP is 100TX Full Duplex Capable */
1072 #define	NWAY_LPAR_100T4_CAPS	0x0200	/* LP is 100T4 Capable */
1073 #define	NWAY_LPAR_PAUSE		0x0400	/* LP Pause operation desired */
1074 #define	NWAY_LPAR_ASM_DIR	0x0800	/* LP Asymmetric Pause Direction bit */
1075 #define	NWAY_LPAR_REMOTE_FAULT	0x2000	/* LP has detected Remote Fault */
1076 #define	NWAY_LPAR_ACKNOWLEDGE	0x4000	/* LP has rx'd link code word */
1077 #define	NWAY_LPAR_NEXT_PAGE	0x8000	/* Next Page ability supported */
1078 
1079 /* Autoneg Expansion Register */
1080 #define	NWAY_ER_LP_NWAY_CAPS	0x0001	/* LP has Auto Neg Capability */
1081 #define	NWAY_ER_PAGE_RXD	0x0002	/* LP is 10T   Half Duplex Capable */
1082 #define	NWAY_ER_NEXT_PAGE_CAPS	0x0004	/* LP is 10T   Full Duplex Capable */
1083 #define	NWAY_ER_LP_NEXT_PAGE_CAPS 0x0008 /* LP is 100TX Half Duplex Capable */
1084 #define	NWAY_ER_PAR_DETECT_FAULT 0x0010	/* LP is 100TX Full Duplex Capable */
1085 
1086 /* 1000BASE-T Control Register */
1087 #define	CR_1000T_ASYM_PAUSE	0x0080	/* Advertise asymmetric pause bit */
1088 #define	CR_1000T_HD_CAPS	0x0100	/* Advertise 1000T HD capability */
1089 #define	CR_1000T_FD_CAPS	0x0200	/* Advertise 1000T FD capability  */
1090 #define	CR_1000T_REPEATER_DTE	0x0400	/* 1=Repeater/switch device port */
1091 					/* 0=DTE device */
1092 #define	CR_1000T_MS_VALUE	0x0800	/* 1=Configure PHY as Master */
1093 					/* 0=Configure PHY as Slave */
1094 #define	CR_1000T_MS_ENABLE	0x1000	/* 1=Master/Slave manual config value */
1095 					/* 0=Automatic Master/Slave config */
1096 #define	CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */
1097 #define	CR_1000T_TEST_MODE_1	0x2000	/* Transmit Waveform test */
1098 #define	CR_1000T_TEST_MODE_2	0x4000	/* Master Transmit Jitter test */
1099 #define	CR_1000T_TEST_MODE_3	0x6000	/* Slave Transmit Jitter test */
1100 #define	CR_1000T_TEST_MODE_4	0x8000	/* Transmitter Distortion test */
1101 
1102 /* 1000BASE-T Status Register */
1103 #define	SR_1000T_IDLE_ERROR_CNT	0x00FF	/* Num idle errors since last read */
1104 #define	SR_1000T_ASYM_PAUSE_DIR	0x0100	/* LP asymmetric pause direction bit */
1105 #define	SR_1000T_LP_HD_CAPS	0x0400	/* LP is 1000T HD capable */
1106 #define	SR_1000T_LP_FD_CAPS	0x0800	/* LP is 1000T FD capable */
1107 #define	SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */
1108 #define	SR_1000T_LOCAL_RX_STATUS 0x2000	/* Local receiver OK */
1109 #define	SR_1000T_MS_CONFIG_RES	0x4000	/* 1=Local Tx is Master, 0=Slave */
1110 #define	SR_1000T_MS_CONFIG_FAULT 0x8000	/* Master/Slave config fault */
1111 
1112 #define	SR_1000T_PHY_EXCESSIVE_IDLE_ERR_COUNT	5
1113 
1114 /* PHY 1000 MII Register/Bit Definitions */
1115 /* PHY Registers defined by IEEE */
1116 #define	PHY_CONTROL		0x00	/* Control Register */
1117 #define	PHY_STATUS		0x01	/* Status Register */
1118 #define	PHY_ID1			0x02	/* Phy Id Reg (word 1) */
1119 #define	PHY_ID2			0x03	/* Phy Id Reg (word 2) */
1120 #define	PHY_AUTONEG_ADV		0x04	/* Autoneg Advertisement */
1121 #define	PHY_LP_ABILITY		0x05	/* Link Partner Ability (Base Page) */
1122 #define	PHY_AUTONEG_EXP		0x06	/* Autoneg Expansion Reg */
1123 #define	PHY_NEXT_PAGE_TX	0x07	/* Next Page Tx */
1124 #define	PHY_LP_NEXT_PAGE	0x08	/* Link Partner Next Page */
1125 #define	PHY_1000T_CTRL		0x09	/* 1000Base-T Control Reg */
1126 #define	PHY_1000T_STATUS	0x0A	/* 1000Base-T Status Reg */
1127 #define	PHY_EXT_STATUS		0x0F	/* Extended Status Reg */
1128 
1129 #define	PHY_CONTROL_LB		0x4000	/* PHY Loopback bit */
1130 
1131 /* NVM Control */
1132 #define	E1000_EECD_SK		0x00000001 /* NVM Clock */
1133 #define	E1000_EECD_CS		0x00000002 /* NVM Chip Select */
1134 #define	E1000_EECD_DI		0x00000004 /* NVM Data In */
1135 #define	E1000_EECD_DO		0x00000008 /* NVM Data Out */
1136 #define	E1000_EECD_FWE_MASK	0x00000030
1137 #define	E1000_EECD_FWE_DIS	0x00000010 /* Disable FLASH writes */
1138 #define	E1000_EECD_FWE_EN	0x00000020 /* Enable FLASH writes */
1139 #define	E1000_EECD_FWE_SHIFT	4
1140 #define	E1000_EECD_REQ		0x00000040 /* NVM Access Request */
1141 #define	E1000_EECD_GNT		0x00000080 /* NVM Access Grant */
1142 #define	E1000_EECD_PRES		0x00000100 /* NVM Present */
1143 #define	E1000_EECD_SIZE		0x00000200 /* NVM Size (0=64 word 1=256 word) */
1144 /* NVM Addressing bits based on type 0=small, 1=large */
1145 #define	E1000_EECD_ADDR_BITS	0x00000400
1146 #define	E1000_EECD_TYPE		0x00002000 /* NVM Type (1-SPI, 0-Microwire) */
1147 #ifndef E1000_NVM_GRANT_ATTEMPTS
1148 #define	E1000_NVM_GRANT_ATTEMPTS	1000 /* NVM # attempts to gain grant */
1149 #endif
1150 #define	E1000_EECD_AUTO_RD	0x00000200 /* NVM Auto Read done */
1151 #define	E1000_EECD_SIZE_EX_MASK	0x00007800 /* NVM Size */
1152 #define	E1000_EECD_SIZE_EX_SHIFT	11
1153 #define	E1000_EECD_NVADDS	0x00018000 /* NVM Address Size */
1154 #define	E1000_EECD_SELSHAD	0x00020000 /* Select Shadow RAM */
1155 #define	E1000_EECD_INITSRAM	0x00040000 /* Initialize Shadow RAM */
1156 #define	E1000_EECD_FLUPD	0x00080000 /* Update FLASH */
1157 #define	E1000_EECD_AUPDEN	0x00100000 /* Enable Autonomous FLASH update */
1158 #define	E1000_EECD_SHADV	0x00200000 /* Shadow RAM Data Valid */
1159 #define	E1000_EECD_SEC1VAL	0x00400000 /* Sector One Valid */
1160 #define	E1000_EECD_SECVAL_SHIFT		22
1161 #define	E1000_EECD_SEC1VAL_VALID_MASK	(E1000_EECD_AUTO_RD | E1000_EECD_PRES)
1162 
1163 #define	E1000_NVM_SWDPIN0	0x0001	/* SWDPIN 0 NVM Value */
1164 #define	E1000_NVM_LED_LOGIC	0x0020	/* Led Logic Word */
1165 /* Offset to data in NVM read/write regs */
1166 #define	E1000_NVM_RW_REG_DATA	16
1167 #define	E1000_NVM_RW_REG_DONE	2 /* Offset to READ/WRITE done bit */
1168 #define	E1000_NVM_RW_REG_START	1 /* Start operation */
1169 #define	E1000_NVM_RW_ADDR_SHIFT	2 /* Shift to the address bits */
1170 #define	E1000_NVM_POLL_WRITE	1 /* Flag for polling for write complete */
1171 #define	E1000_NVM_POLL_READ	0 /* Flag for polling for read complete */
1172 #define	E1000_FLASH_UPDATES	2000
1173 
1174 /* NVM Word Offsets */
1175 #define	NVM_COMPAT			0x0003
1176 #define	NVM_ID_LED_SETTINGS		0x0004
1177 #define	NVM_VERSION			0x0005
1178 /* SERDES output amplitude */
1179 #define	NVM_SERDES_AMPLITUDE		0x0006
1180 #define	NVM_PHY_CLASS_WORD		0x0007
1181 #define	NVM_INIT_CONTROL1_REG		0x000A
1182 #define	NVM_INIT_CONTROL2_REG		0x000F
1183 #define	NVM_SWDEF_PINS_CTRL_PORT_1	0x0010
1184 #define	NVM_INIT_CONTROL3_PORT_B	0x0014
1185 #define	NVM_INIT_3GIO_3			0x001A
1186 #define	NVM_SWDEF_PINS_CTRL_PORT_0	0x0020
1187 #define	NVM_INIT_CONTROL3_PORT_A	0x0024
1188 #define	NVM_CFG				0x0012
1189 #define	NVM_FLASH_VERSION		0x0032
1190 #define	NVM_ALT_MAC_ADDR_PTR		0x0037
1191 #define	NVM_CHECKSUM_REG		0x003F
1192 
1193 /* MNG config cycle done */
1194 #define	E1000_NVM_CFG_DONE_PORT_0	0x040000
1195 /* ...for second port */
1196 #define	E1000_NVM_CFG_DONE_PORT_1	0x080000
1197 
1198 /* Mask bits for fields in Word 0x0f of the NVM */
1199 #define	NVM_WORD0F_PAUSE_MASK		0x3000
1200 #define	NVM_WORD0F_PAUSE		0x1000
1201 #define	NVM_WORD0F_ASM_DIR		0x2000
1202 #define	NVM_WORD0F_ANE			0x0800
1203 #define	NVM_WORD0F_SWPDIO_EXT_MASK	0x00F0
1204 #define	NVM_WORD0F_LPLU			0x0001
1205 
1206 /* Mask bits for fields in Word 0x1a of the NVM */
1207 #define	NVM_WORD1A_ASPM_MASK	0x000C
1208 
1209 /* For checksumming, the sum of all words in the NVM should equal 0xBABA. */
1210 #define	NVM_SUM			0xBABA
1211 
1212 #define	NVM_MAC_ADDR_OFFSET		0
1213 #define	NVM_PBA_OFFSET_0		8
1214 #define	NVM_PBA_OFFSET_1		9
1215 #define	NVM_RESERVED_WORD		0xFFFF
1216 #define	NVM_PHY_CLASS_A			0x8000
1217 #define	NVM_SERDES_AMPLITUDE_MASK	0x000F
1218 #define	NVM_SIZE_MASK			0x1C00
1219 #define	NVM_SIZE_SHIFT			10
1220 #define	NVM_WORD_SIZE_BASE_SHIFT	6
1221 #define	NVM_SWDPIO_EXT_SHIFT		4
1222 
1223 /* NVM Commands - Microwire */
1224 #define	NVM_READ_OPCODE_MICROWIRE	0x6	/* NVM read opcode */
1225 #define	NVM_WRITE_OPCODE_MICROWIRE	0x5	/* NVM write opcode */
1226 #define	NVM_ERASE_OPCODE_MICROWIRE	0x7	/* NVM erase opcode */
1227 #define	NVM_EWEN_OPCODE_MICROWIRE	0x13	/* NVM erase/write enable */
1228 #define	NVM_EWDS_OPCODE_MICROWIRE	0x10	/* NVM erase/write disable */
1229 
1230 /* NVM Commands - SPI */
1231 #define	NVM_MAX_RETRY_SPI	5000	/* Max wait of 5ms, for RDY signal */
1232 #define	NVM_READ_OPCODE_SPI	0x03	/* NVM read opcode */
1233 #define	NVM_WRITE_OPCODE_SPI	0x02	/* NVM write opcode */
1234 #define	NVM_A8_OPCODE_SPI	0x08	/* opcode bit-3 = address bit-8 */
1235 #define	NVM_WREN_OPCODE_SPI	0x06	/* NVM set Write Enable latch */
1236 #define	NVM_WRDI_OPCODE_SPI	0x04	/* NVM reset Write Enable latch */
1237 #define	NVM_RDSR_OPCODE_SPI	0x05	/* NVM read Status register */
1238 #define	NVM_WRSR_OPCODE_SPI	0x01	/* NVM write Status register */
1239 
1240 /* SPI NVM Status Register */
1241 #define	NVM_STATUS_RDY_SPI	0x01
1242 #define	NVM_STATUS_WEN_SPI	0x02
1243 #define	NVM_STATUS_BP0_SPI	0x04
1244 #define	NVM_STATUS_BP1_SPI	0x08
1245 #define	NVM_STATUS_WPEN_SPI	0x80
1246 
1247 /* Word definitions for ID LED Settings */
1248 #define	ID_LED_RESERVED_0000	0x0000
1249 #define	ID_LED_RESERVED_FFFF	0xFFFF
1250 #define	ID_LED_DEFAULT		((ID_LED_OFF1_ON2 << 12) | \
1251 				(ID_LED_OFF1_OFF2 <<  8) | \
1252 				(ID_LED_DEF1_DEF2 <<  4) | \
1253 				(ID_LED_DEF1_DEF2))
1254 #define	ID_LED_DEF1_DEF2	0x1
1255 #define	ID_LED_DEF1_ON2		0x2
1256 #define	ID_LED_DEF1_OFF2	0x3
1257 #define	ID_LED_ON1_DEF2		0x4
1258 #define	ID_LED_ON1_ON2		0x5
1259 #define	ID_LED_ON1_OFF2		0x6
1260 #define	ID_LED_OFF1_DEF2	0x7
1261 #define	ID_LED_OFF1_ON2		0x8
1262 #define	ID_LED_OFF1_OFF2	0x9
1263 
1264 #define	IGP_ACTIVITY_LED_MASK	0xFFFFF0FF
1265 #define	IGP_ACTIVITY_LED_ENABLE	0x0300
1266 #define	IGP_LED3_MODE		0x07000000
1267 
1268 /* PCI/PCI-X/PCI-EX Config space */
1269 #define	PCIX_COMMAND_REGISTER		0xE6
1270 #define	PCIX_STATUS_REGISTER_LO		0xE8
1271 #define	PCIX_STATUS_REGISTER_HI		0xEA
1272 #define	PCI_HEADER_TYPE_REGISTER	0x0E
1273 #define	PCIE_LINK_STATUS		0x12
1274 #define	PCIE_DEVICE_CONTROL2		0x28
1275 
1276 #define	PCIX_COMMAND_MMRBC_MASK		0x000C
1277 #define	PCIX_COMMAND_MMRBC_SHIFT	0x2
1278 #define	PCIX_STATUS_HI_MMRBC_MASK	0x0060
1279 #define	PCIX_STATUS_HI_MMRBC_SHIFT	0x5
1280 #define	PCIX_STATUS_HI_MMRBC_4K		0x3
1281 #define	PCIX_STATUS_HI_MMRBC_2K		0x2
1282 #define	PCIX_STATUS_LO_FUNC_MASK	0x7
1283 #define	PCI_HEADER_TYPE_MULTIFUNC	0x80
1284 #define	PCIE_LINK_WIDTH_MASK		0x3F0
1285 #define	PCIE_LINK_WIDTH_SHIFT		4
1286 #define	PCIE_DEVICE_CONTROL2_16ms	0x0005
1287 
1288 #ifndef ETH_ADDR_LEN
1289 #define	ETH_ADDR_LEN		6
1290 #endif
1291 
1292 #define	PHY_REVISION_MASK	0xFFFFFFF0
1293 #define	MAX_PHY_REG_ADDRESS	0x1F	/* 5 bit address bus (0-0x1F) */
1294 #define	MAX_PHY_MULTI_PAGE_REG	0xF
1295 
1296 /* Bit definitions for valid PHY IDs. */
1297 /*
1298  * I = Integrated
1299  * E = External
1300  */
1301 #define	M88E1000_E_PHY_ID	0x01410C50
1302 #define	M88E1000_I_PHY_ID	0x01410C30
1303 #define	M88E1011_I_PHY_ID	0x01410C20
1304 #define	IGP01E1000_I_PHY_ID	0x02A80380
1305 #define	M88E1011_I_REV_4	0x04
1306 #define	M88E1111_I_PHY_ID	0x01410CC0
1307 #define	GG82563_E_PHY_ID	0x01410CA0
1308 #define	IGP03E1000_E_PHY_ID	0x02A80390
1309 #define	IFE_E_PHY_ID		0x02A80330
1310 #define	IFE_PLUS_E_PHY_ID	0x02A80320
1311 #define	IFE_C_E_PHY_ID		0x02A80310
1312 #define	BME1000_E_PHY_ID	0x01410CB0
1313 #define	BME1000_E_PHY_ID_R2	0x01410CB1
1314 #define	I82577_E_PHY_ID		0x01540050
1315 #define	I82578_E_PHY_ID		0x004DD040
1316 #define	M88_VENDOR		0x0141
1317 
1318 /* M88E1000 Specific Registers */
1319 #define	M88E1000_PHY_SPEC_CTRL	0x10	/* PHY Specific Control Register */
1320 #define	M88E1000_PHY_SPEC_STATUS 0x11	/* PHY Specific Status Register */
1321 #define	M88E1000_INT_ENABLE	0x12	/* Interrupt Enable Register */
1322 #define	M88E1000_INT_STATUS	0x13	/* Interrupt Status Register */
1323 #define	M88E1000_EXT_PHY_SPEC_CTRL 0x14	/* Extended PHY Specific Control */
1324 #define	M88E1000_RX_ERR_CNTR	0x15	/* Receive Error Counter */
1325 
1326 #define	M88E1000_PHY_EXT_CTRL	0x1A	/* PHY extend control register */
1327 #define	M88E1000_PHY_PAGE_SELECT 0x1D	/* Reg 29 for page number setting */
1328 #define	M88E1000_PHY_GEN_CONTROL 0x1E	/* Its meaning depends on reg 29 */
1329 #define	M88E1000_PHY_VCO_REG_BIT8 0x100	/* Bits 8 & 11 are adjusted for */
1330 #define	M88E1000_PHY_VCO_REG_BIT11 0x800 /* improved BER performance */
1331 
1332 /* M88E1000 PHY Specific Control Register */
1333 #define	M88E1000_PSCR_JABBER_DISABLE	0x0001 /* 1=Jabber Function disabled */
1334 #define	M88E1000_PSCR_POLARITY_REVERSAL	0x0002 /* 1=Polarity Reverse enabled */
1335 #define	M88E1000_PSCR_SQE_TEST		0x0004 /* 1=SQE Test enabled */
1336 /* 1=CLK125 low, 0=CLK125 toggling */
1337 #define	M88E1000_PSCR_CLK125_DISABLE	0x0010
1338 #define	M88E1000_PSCR_MDI_MANUAL_MODE	0x0000 /* MDI Crossover Mode bits 6:5 */
1339 						/* Manual MDI configuration */
1340 #define	M88E1000_PSCR_MDIX_MANUAL_MODE	0x0020 /* Manual MDIX configuration */
1341 /* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */
1342 #define	M88E1000_PSCR_AUTO_X_1000T	0x0040
1343 /* Auto crossover enabled all speeds */
1344 #define	M88E1000_PSCR_AUTO_X_MODE	0x0060
1345 /*
1346  * 1=Enable Extended 10BASE-T distance (Lower 10BASE-T Rx Threshold
1347  * 0=Normal 10BASE-T Rx Threshold
1348  */
1349 #define	M88E1000_PSCR_EN_10BT_EXT_DIST	0x0080
1350 /* 1=5-bit interface in 100BASE-TX, 0=MII interface in 100BASE-TX */
1351 #define	M88E1000_PSCR_MII_5BIT_ENABLE	0x0100
1352 #define	M88E1000_PSCR_SCRAMBLER_DISABLE	0x0200	/* 1=Scrambler disable */
1353 #define	M88E1000_PSCR_FORCE_LINK_GOOD	0x0400	/* 1=Force link good */
1354 #define	M88E1000_PSCR_ASSERT_CRS_ON_TX	0x0800	/* 1=Assert CRS on Tx */
1355 
1356 /* M88E1000 PHY Specific Status Register */
1357 #define	M88E1000_PSSR_JABBER		0x0001	/* 1=Jabber */
1358 #define	M88E1000_PSSR_REV_POLARITY	0x0002	/* 1=Polarity reversed */
1359 #define	M88E1000_PSSR_DOWNSHIFT		0x0020	/* 1=Downshifted */
1360 #define	M88E1000_PSSR_MDIX		0x0040	/* 1=MDIX; 0=MDI */
1361 /*
1362  * 0 = <50M
1363  * 1 = 50-80M
1364  * 2 = 80-110M
1365  * 3 = 110-140M
1366  * 4 = >140M
1367  */
1368 #define	M88E1000_PSSR_CABLE_LENGTH	0x0380
1369 #define	M88E1000_PSSR_LINK		0x0400	/* 1=Link up, 0=Link down */
1370 #define	M88E1000_PSSR_SPD_DPLX_RESOLVED	0x0800	/* 1=Speed & Duplex resolved */
1371 #define	M88E1000_PSSR_PAGE_RCVD		0x1000	/* 1=Page received */
1372 #define	M88E1000_PSSR_DPLX		0x2000	/* 1=Duplex 0=Half Duplex */
1373 #define	M88E1000_PSSR_SPEED		0xC000	/* Speed, bits 14:15 */
1374 #define	M88E1000_PSSR_10MBS		0x0000	/* 00=10Mbs */
1375 #define	M88E1000_PSSR_100MBS		0x4000	/* 01=100Mbs */
1376 #define	M88E1000_PSSR_1000MBS		0x8000	/* 10=1000Mbs */
1377 
1378 #define	M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
1379 
1380 /* M88E1000 Extended PHY Specific Control Register */
1381 #define	M88E1000_EPSCR_FIBER_LOOPBACK	0x4000	/* 1=Fiber loopback */
1382 /*
1383  * 1 = Lost lock detect enabled.
1384  * Will assert lost lock and bring
1385  * link down if idle not seen
1386  * within 1ms in 1000BASE-T
1387  */
1388 #define	M88E1000_EPSCR_DOWN_NO_IDLE	0x8000
1389 /*
1390  * Number of times we will attempt to autonegotiate before downshifting if we
1391  * are the master
1392  */
1393 #define	M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK	0x0C00
1394 #define	M88E1000_EPSCR_MASTER_DOWNSHIFT_1X	0x0000
1395 #define	M88E1000_EPSCR_MASTER_DOWNSHIFT_2X	0x0400
1396 #define	M88E1000_EPSCR_MASTER_DOWNSHIFT_3X	0x0800
1397 #define	M88E1000_EPSCR_MASTER_DOWNSHIFT_4X	0x0C00
1398 /*
1399  * Number of times we will attempt to autonegotiate before downshifting if we
1400  * are the slave
1401  */
1402 #define	M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK	0x0300
1403 #define	M88E1000_EPSCR_SLAVE_DOWNSHIFT_DIS	0x0000
1404 #define	M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X	0x0100
1405 #define	M88E1000_EPSCR_SLAVE_DOWNSHIFT_2X	0x0200
1406 #define	M88E1000_EPSCR_SLAVE_DOWNSHIFT_3X	0x0300
1407 #define	M88E1000_EPSCR_TX_CLK_2_5	0x0060	/* 2.5 MHz TX_CLK */
1408 #define	M88E1000_EPSCR_TX_CLK_25	0x0070	/* 25  MHz TX_CLK */
1409 #define	M88E1000_EPSCR_TX_CLK_0		0x0000	/* NO  TX_CLK */
1410 
1411 /* M88EC018 Rev 2 specific DownShift settings */
1412 #define	M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK	0x0E00
1413 #define	M88EC018_EPSCR_DOWNSHIFT_COUNTER_1X	0x0000
1414 #define	M88EC018_EPSCR_DOWNSHIFT_COUNTER_2X	0x0200
1415 #define	M88EC018_EPSCR_DOWNSHIFT_COUNTER_3X	0x0400
1416 #define	M88EC018_EPSCR_DOWNSHIFT_COUNTER_4X	0x0600
1417 #define	M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X	0x0800
1418 #define	M88EC018_EPSCR_DOWNSHIFT_COUNTER_6X	0x0A00
1419 #define	M88EC018_EPSCR_DOWNSHIFT_COUNTER_7X	0x0C00
1420 #define	M88EC018_EPSCR_DOWNSHIFT_COUNTER_8X	0x0E00
1421 
1422 #define	I82578_EPSCR_DOWNSHIFT_ENABLE		0x0020
1423 #define	I82578_EPSCR_DOWNSHIFT_COUNTER_MASK	0x001C
1424 
1425 /* BME1000 PHY Specific Control Register */
1426 #define	BME1000_PSCR_ENABLE_DOWNSHIFT	0x0800	/* 1 = enable downshift */
1427 
1428 /*
1429  * Bits...
1430  * 15-5: page
1431  * 4-0: register offset
1432  */
1433 #define	GG82563_PAGE_SHIFT	5
1434 #define	GG82563_REG(page, reg)	\
1435 	(((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS))
1436 #define	GG82563_MIN_ALT_REG	30
1437 
1438 /* GG82563 Specific Registers */
1439 #define	GG82563_PHY_SPEC_CTRL		\
1440 	GG82563_REG(0, 16)	/* PHY Specific Control */
1441 #define	GG82563_PHY_SPEC_STATUS		\
1442 	GG82563_REG(0, 17)	/* PHY Specific Status */
1443 #define	GG82563_PHY_INT_ENABLE		\
1444 	GG82563_REG(0, 18)	/* Interrupt Enable */
1445 #define	GG82563_PHY_SPEC_STATUS_2	\
1446 	GG82563_REG(0, 19)	/* PHY Specific Status 2 */
1447 #define	GG82563_PHY_RX_ERR_CNTR		\
1448 	GG82563_REG(0, 21)	/* Receive Error Counter */
1449 #define	GG82563_PHY_PAGE_SELECT		\
1450 	GG82563_REG(0, 22)	/* Page Select */
1451 #define	GG82563_PHY_SPEC_CTRL_2		\
1452 	GG82563_REG(0, 26)	/* PHY Specific Control 2 */
1453 #define	GG82563_PHY_PAGE_SELECT_ALT	\
1454 	GG82563_REG(0, 29)	/* Alternate Page Select */
1455 #define	GG82563_PHY_TEST_CLK_CTRL       \
1456 	GG82563_REG(0, 30)	/* Test Clock Control (use reg. 29 to select) */
1457 
1458 #define	GG82563_PHY_MAC_SPEC_CTRL	\
1459 	GG82563_REG(2, 21)	/* MAC Specific Control Register */
1460 #define	GG82563_PHY_MAC_SPEC_CTRL_2	\
1461 	GG82563_REG(2, 26)	/* MAC Specific Control 2 */
1462 
1463 #define	GG82563_PHY_DSP_DISTANCE	\
1464 	GG82563_REG(5, 26)	/* DSP Distance */
1465 
1466 /* Page 193 - Port Control Registers */
1467 #define	GG82563_PHY_KMRN_MODE_CTRL	\
1468 	GG82563_REG(193, 16)	/* Kumeran Mode Control */
1469 #define	GG82563_PHY_PORT_RESET		\
1470 	GG82563_REG(193, 17)	/* Port Reset */
1471 #define	GG82563_PHY_REVISION_ID		\
1472 	GG82563_REG(193, 18)	/* Revision ID */
1473 #define	GG82563_PHY_DEVICE_ID		\
1474 	GG82563_REG(193, 19)	/* Device ID */
1475 #define	GG82563_PHY_PWR_MGMT_CTRL	\
1476 	GG82563_REG(193, 20)	/* Power Management Control */
1477 #define	GG82563_PHY_RATE_ADAPT_CTRL	\
1478 	GG82563_REG(193, 25)	/* Rate Adaptation Control */
1479 
1480 /* Page 194 - KMRN Registers */
1481 #define	GG82563_PHY_KMRN_FIFO_CTRL_STAT	\
1482 	GG82563_REG(194, 16)	/* FIFO's Control/Status */
1483 #define	GG82563_PHY_KMRN_CTRL		\
1484 	GG82563_REG(194, 17)	/* Control */
1485 #define	GG82563_PHY_INBAND_CTRL		\
1486 	GG82563_REG(194, 18)	/* Inband Control */
1487 #define	GG82563_PHY_KMRN_DIAGNOSTIC	\
1488 	GG82563_REG(194, 19)	/* Diagnostic */
1489 #define	GG82563_PHY_ACK_TIMEOUTS	\
1490 	GG82563_REG(194, 20)	/* Acknowledge Timeouts */
1491 #define	GG82563_PHY_ADV_ABILITY		\
1492 	GG82563_REG(194, 21)	/* Advertised Ability */
1493 #define	GG82563_PHY_LINK_PARTNER_ADV_ABILITY \
1494 	GG82563_REG(194, 23)	/* Link Partner Advertised Ability */
1495 #define	GG82563_PHY_ADV_NEXT_PAGE	\
1496 	GG82563_REG(194, 24)	/* Advertised Next Page */
1497 #define	GG82563_PHY_LINK_PARTNER_ADV_NEXT_PAGE \
1498 	GG82563_REG(194, 25)	/* Link Partner Advertised Next page */
1499 #define	GG82563_PHY_KMRN_MISC		\
1500 	GG82563_REG(194, 26)	/* Misc. */
1501 
1502 /* MDI Control */
1503 #define	E1000_MDIC_DATA_MASK	0x0000FFFF
1504 #define	E1000_MDIC_REG_MASK	0x001F0000
1505 #define	E1000_MDIC_REG_SHIFT	16
1506 #define	E1000_MDIC_PHY_MASK	0x03E00000
1507 #define	E1000_MDIC_PHY_SHIFT	21
1508 #define	E1000_MDIC_OP_WRITE	0x04000000
1509 #define	E1000_MDIC_OP_READ	0x08000000
1510 #define	E1000_MDIC_READY	0x10000000
1511 #define	E1000_MDIC_INT_EN	0x20000000
1512 #define	E1000_MDIC_ERROR	0x40000000
1513 
1514 /* SerDes Control */
1515 #define	E1000_GEN_CTL_READY	0x80000000
1516 #define	E1000_GEN_CTL_ADDRESS_SHIFT	8
1517 #define	E1000_GEN_POLL_TIMEOUT		640
1518 
1519 #endif	/* _E1000_DEFINES_H_ */
1520