1 /* $NetBSD: rk3399-cru.h,v 1.1.1.3 2020/01/03 14:33:05 skrll Exp $ */ 2 3 /* SPDX-License-Identifier: GPL-2.0-or-later */ 4 /* 5 * Copyright (c) 2016 Rockchip Electronics Co. Ltd. 6 * Author: Xing Zheng <zhengxing@rock-chips.com> 7 */ 8 9 #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3399_H 10 #define _DT_BINDINGS_CLK_ROCKCHIP_RK3399_H 11 12 /* core clocks */ 13 #define PLL_APLLL 1 14 #define PLL_APLLB 2 15 #define PLL_DPLL 3 16 #define PLL_CPLL 4 17 #define PLL_GPLL 5 18 #define PLL_NPLL 6 19 #define PLL_VPLL 7 20 #define ARMCLKL 8 21 #define ARMCLKB 9 22 23 /* sclk gates (special clocks) */ 24 #define SCLK_I2C1 65 25 #define SCLK_I2C2 66 26 #define SCLK_I2C3 67 27 #define SCLK_I2C5 68 28 #define SCLK_I2C6 69 29 #define SCLK_I2C7 70 30 #define SCLK_SPI0 71 31 #define SCLK_SPI1 72 32 #define SCLK_SPI2 73 33 #define SCLK_SPI4 74 34 #define SCLK_SPI5 75 35 #define SCLK_SDMMC 76 36 #define SCLK_SDIO 77 37 #define SCLK_EMMC 78 38 #define SCLK_TSADC 79 39 #define SCLK_SARADC 80 40 #define SCLK_UART0 81 41 #define SCLK_UART1 82 42 #define SCLK_UART2 83 43 #define SCLK_UART3 84 44 #define SCLK_SPDIF_8CH 85 45 #define SCLK_I2S0_8CH 86 46 #define SCLK_I2S1_8CH 87 47 #define SCLK_I2S2_8CH 88 48 #define SCLK_I2S_8CH_OUT 89 49 #define SCLK_TIMER00 90 50 #define SCLK_TIMER01 91 51 #define SCLK_TIMER02 92 52 #define SCLK_TIMER03 93 53 #define SCLK_TIMER04 94 54 #define SCLK_TIMER05 95 55 #define SCLK_TIMER06 96 56 #define SCLK_TIMER07 97 57 #define SCLK_TIMER08 98 58 #define SCLK_TIMER09 99 59 #define SCLK_TIMER10 100 60 #define SCLK_TIMER11 101 61 #define SCLK_MACREF 102 62 #define SCLK_MAC_RX 103 63 #define SCLK_MAC_TX 104 64 #define SCLK_MAC 105 65 #define SCLK_MACREF_OUT 106 66 #define SCLK_VOP0_PWM 107 67 #define SCLK_VOP1_PWM 108 68 #define SCLK_RGA_CORE 109 69 #define SCLK_ISP0 110 70 #define SCLK_ISP1 111 71 #define SCLK_HDMI_CEC 112 72 #define SCLK_HDMI_SFR 113 73 #define SCLK_DP_CORE 114 74 #define SCLK_PVTM_CORE_L 115 75 #define SCLK_PVTM_CORE_B 116 76 #define SCLK_PVTM_GPU 117 77 #define SCLK_PVTM_DDR 118 78 #define SCLK_MIPIDPHY_REF 119 79 #define SCLK_MIPIDPHY_CFG 120 80 #define SCLK_HSICPHY 121 81 #define SCLK_USBPHY480M 122 82 #define SCLK_USB2PHY0_REF 123 83 #define SCLK_USB2PHY1_REF 124 84 #define SCLK_UPHY0_TCPDPHY_REF 125 85 #define SCLK_UPHY0_TCPDCORE 126 86 #define SCLK_UPHY1_TCPDPHY_REF 127 87 #define SCLK_UPHY1_TCPDCORE 128 88 #define SCLK_USB3OTG0_REF 129 89 #define SCLK_USB3OTG1_REF 130 90 #define SCLK_USB3OTG0_SUSPEND 131 91 #define SCLK_USB3OTG1_SUSPEND 132 92 #define SCLK_CRYPTO0 133 93 #define SCLK_CRYPTO1 134 94 #define SCLK_CCI_TRACE 135 95 #define SCLK_CS 136 96 #define SCLK_CIF_OUT 137 97 #define SCLK_PCIEPHY_REF 138 98 #define SCLK_PCIE_CORE 139 99 #define SCLK_M0_PERILP 140 100 #define SCLK_M0_PERILP_DEC 141 101 #define SCLK_CM0S 142 102 #define SCLK_DBG_NOC 143 103 #define SCLK_DBG_PD_CORE_B 144 104 #define SCLK_DBG_PD_CORE_L 145 105 #define SCLK_DFIMON0_TIMER 146 106 #define SCLK_DFIMON1_TIMER 147 107 #define SCLK_INTMEM0 148 108 #define SCLK_INTMEM1 149 109 #define SCLK_INTMEM2 150 110 #define SCLK_INTMEM3 151 111 #define SCLK_INTMEM4 152 112 #define SCLK_INTMEM5 153 113 #define SCLK_SDMMC_DRV 154 114 #define SCLK_SDMMC_SAMPLE 155 115 #define SCLK_SDIO_DRV 156 116 #define SCLK_SDIO_SAMPLE 157 117 #define SCLK_VDU_CORE 158 118 #define SCLK_VDU_CA 159 119 #define SCLK_PCIE_PM 160 120 #define SCLK_SPDIF_REC_DPTX 161 121 #define SCLK_DPHY_PLL 162 122 #define SCLK_DPHY_TX0_CFG 163 123 #define SCLK_DPHY_TX1RX1_CFG 164 124 #define SCLK_DPHY_RX0_CFG 165 125 #define SCLK_RMII_SRC 166 126 #define SCLK_PCIEPHY_REF100M 167 127 #define SCLK_DDRC 168 128 #define SCLK_TESTCLKOUT1 169 129 #define SCLK_TESTCLKOUT2 170 130 131 #define DCLK_VOP0 180 132 #define DCLK_VOP1 181 133 #define DCLK_VOP0_DIV 182 134 #define DCLK_VOP1_DIV 183 135 #define DCLK_M0_PERILP 184 136 #define DCLK_VOP0_FRAC 185 137 #define DCLK_VOP1_FRAC 186 138 139 #define FCLK_CM0S 190 140 141 /* aclk gates */ 142 #define ACLK_PERIHP 192 143 #define ACLK_PERIHP_NOC 193 144 #define ACLK_PERILP0 194 145 #define ACLK_PERILP0_NOC 195 146 #define ACLK_PERF_PCIE 196 147 #define ACLK_PCIE 197 148 #define ACLK_INTMEM 198 149 #define ACLK_TZMA 199 150 #define ACLK_DCF 200 151 #define ACLK_CCI 201 152 #define ACLK_CCI_NOC0 202 153 #define ACLK_CCI_NOC1 203 154 #define ACLK_CCI_GRF 204 155 #define ACLK_CENTER 205 156 #define ACLK_CENTER_MAIN_NOC 206 157 #define ACLK_CENTER_PERI_NOC 207 158 #define ACLK_GPU 208 159 #define ACLK_PERF_GPU 209 160 #define ACLK_GPU_GRF 210 161 #define ACLK_DMAC0_PERILP 211 162 #define ACLK_DMAC1_PERILP 212 163 #define ACLK_GMAC 213 164 #define ACLK_GMAC_NOC 214 165 #define ACLK_PERF_GMAC 215 166 #define ACLK_VOP0_NOC 216 167 #define ACLK_VOP0 217 168 #define ACLK_VOP1_NOC 218 169 #define ACLK_VOP1 219 170 #define ACLK_RGA 220 171 #define ACLK_RGA_NOC 221 172 #define ACLK_HDCP 222 173 #define ACLK_HDCP_NOC 223 174 #define ACLK_HDCP22 224 175 #define ACLK_IEP 225 176 #define ACLK_IEP_NOC 226 177 #define ACLK_VIO 227 178 #define ACLK_VIO_NOC 228 179 #define ACLK_ISP0 229 180 #define ACLK_ISP1 230 181 #define ACLK_ISP0_NOC 231 182 #define ACLK_ISP1_NOC 232 183 #define ACLK_ISP0_WRAPPER 233 184 #define ACLK_ISP1_WRAPPER 234 185 #define ACLK_VCODEC 235 186 #define ACLK_VCODEC_NOC 236 187 #define ACLK_VDU 237 188 #define ACLK_VDU_NOC 238 189 #define ACLK_PERI 239 190 #define ACLK_EMMC 240 191 #define ACLK_EMMC_CORE 241 192 #define ACLK_EMMC_NOC 242 193 #define ACLK_EMMC_GRF 243 194 #define ACLK_USB3 244 195 #define ACLK_USB3_NOC 245 196 #define ACLK_USB3OTG0 246 197 #define ACLK_USB3OTG1 247 198 #define ACLK_USB3_RKSOC_AXI_PERF 248 199 #define ACLK_USB3_GRF 249 200 #define ACLK_GIC 250 201 #define ACLK_GIC_NOC 251 202 #define ACLK_GIC_ADB400_CORE_L_2_GIC 252 203 #define ACLK_GIC_ADB400_CORE_B_2_GIC 253 204 #define ACLK_GIC_ADB400_GIC_2_CORE_L 254 205 #define ACLK_GIC_ADB400_GIC_2_CORE_B 255 206 #define ACLK_CORE_ADB400_CORE_L_2_CCI500 256 207 #define ACLK_CORE_ADB400_CORE_B_2_CCI500 257 208 #define ACLK_ADB400M_PD_CORE_L 258 209 #define ACLK_ADB400M_PD_CORE_B 259 210 #define ACLK_PERF_CORE_L 260 211 #define ACLK_PERF_CORE_B 261 212 #define ACLK_GIC_PRE 262 213 #define ACLK_VOP0_PRE 263 214 #define ACLK_VOP1_PRE 264 215 216 /* pclk gates */ 217 #define PCLK_PERIHP 320 218 #define PCLK_PERIHP_NOC 321 219 #define PCLK_PERILP0 322 220 #define PCLK_PERILP1 323 221 #define PCLK_PERILP1_NOC 324 222 #define PCLK_PERILP_SGRF 325 223 #define PCLK_PERIHP_GRF 326 224 #define PCLK_PCIE 327 225 #define PCLK_SGRF 328 226 #define PCLK_INTR_ARB 329 227 #define PCLK_CENTER_MAIN_NOC 330 228 #define PCLK_CIC 331 229 #define PCLK_COREDBG_B 332 230 #define PCLK_COREDBG_L 333 231 #define PCLK_DBG_CXCS_PD_CORE_B 334 232 #define PCLK_DCF 335 233 #define PCLK_GPIO2 336 234 #define PCLK_GPIO3 337 235 #define PCLK_GPIO4 338 236 #define PCLK_GRF 339 237 #define PCLK_HSICPHY 340 238 #define PCLK_I2C1 341 239 #define PCLK_I2C2 342 240 #define PCLK_I2C3 343 241 #define PCLK_I2C5 344 242 #define PCLK_I2C6 345 243 #define PCLK_I2C7 346 244 #define PCLK_SPI0 347 245 #define PCLK_SPI1 348 246 #define PCLK_SPI2 349 247 #define PCLK_SPI4 350 248 #define PCLK_SPI5 351 249 #define PCLK_UART0 352 250 #define PCLK_UART1 353 251 #define PCLK_UART2 354 252 #define PCLK_UART3 355 253 #define PCLK_TSADC 356 254 #define PCLK_SARADC 357 255 #define PCLK_GMAC 358 256 #define PCLK_GMAC_NOC 359 257 #define PCLK_TIMER0 360 258 #define PCLK_TIMER1 361 259 #define PCLK_EDP 362 260 #define PCLK_EDP_NOC 363 261 #define PCLK_EDP_CTRL 364 262 #define PCLK_VIO 365 263 #define PCLK_VIO_NOC 366 264 #define PCLK_VIO_GRF 367 265 #define PCLK_MIPI_DSI0 368 266 #define PCLK_MIPI_DSI1 369 267 #define PCLK_HDCP 370 268 #define PCLK_HDCP_NOC 371 269 #define PCLK_HDMI_CTRL 372 270 #define PCLK_DP_CTRL 373 271 #define PCLK_HDCP22 374 272 #define PCLK_GASKET 375 273 #define PCLK_DDR 376 274 #define PCLK_DDR_MON 377 275 #define PCLK_DDR_SGRF 378 276 #define PCLK_ISP1_WRAPPER 379 277 #define PCLK_WDT 380 278 #define PCLK_EFUSE1024NS 381 279 #define PCLK_EFUSE1024S 382 280 #define PCLK_PMU_INTR_ARB 383 281 #define PCLK_MAILBOX0 384 282 #define PCLK_USBPHY_MUX_G 385 283 #define PCLK_UPHY0_TCPHY_G 386 284 #define PCLK_UPHY0_TCPD_G 387 285 #define PCLK_UPHY1_TCPHY_G 388 286 #define PCLK_UPHY1_TCPD_G 389 287 #define PCLK_ALIVE 390 288 289 /* hclk gates */ 290 #define HCLK_PERIHP 448 291 #define HCLK_PERILP0 449 292 #define HCLK_PERILP1 450 293 #define HCLK_PERILP0_NOC 451 294 #define HCLK_PERILP1_NOC 452 295 #define HCLK_M0_PERILP 453 296 #define HCLK_M0_PERILP_NOC 454 297 #define HCLK_AHB1TOM 455 298 #define HCLK_HOST0 456 299 #define HCLK_HOST0_ARB 457 300 #define HCLK_HOST1 458 301 #define HCLK_HOST1_ARB 459 302 #define HCLK_HSIC 460 303 #define HCLK_SD 461 304 #define HCLK_SDMMC 462 305 #define HCLK_SDMMC_NOC 463 306 #define HCLK_M_CRYPTO0 464 307 #define HCLK_M_CRYPTO1 465 308 #define HCLK_S_CRYPTO0 466 309 #define HCLK_S_CRYPTO1 467 310 #define HCLK_I2S0_8CH 468 311 #define HCLK_I2S1_8CH 469 312 #define HCLK_I2S2_8CH 470 313 #define HCLK_SPDIF 471 314 #define HCLK_VOP0_NOC 472 315 #define HCLK_VOP0 473 316 #define HCLK_VOP1_NOC 474 317 #define HCLK_VOP1 475 318 #define HCLK_ROM 476 319 #define HCLK_IEP 477 320 #define HCLK_IEP_NOC 478 321 #define HCLK_ISP0 479 322 #define HCLK_ISP1 480 323 #define HCLK_ISP0_NOC 481 324 #define HCLK_ISP1_NOC 482 325 #define HCLK_ISP0_WRAPPER 483 326 #define HCLK_ISP1_WRAPPER 484 327 #define HCLK_RGA 485 328 #define HCLK_RGA_NOC 486 329 #define HCLK_HDCP 487 330 #define HCLK_HDCP_NOC 488 331 #define HCLK_HDCP22 489 332 #define HCLK_VCODEC 490 333 #define HCLK_VCODEC_NOC 491 334 #define HCLK_VDU 492 335 #define HCLK_VDU_NOC 493 336 #define HCLK_SDIO 494 337 #define HCLK_SDIO_NOC 495 338 #define HCLK_SDIOAUDIO_NOC 496 339 340 #define CLK_NR_CLKS (HCLK_SDIOAUDIO_NOC + 1) 341 342 /* pmu-clocks indices */ 343 344 #define PLL_PPLL 1 345 346 #define SCLK_32K_SUSPEND_PMU 2 347 #define SCLK_SPI3_PMU 3 348 #define SCLK_TIMER12_PMU 4 349 #define SCLK_TIMER13_PMU 5 350 #define SCLK_UART4_PMU 6 351 #define SCLK_PVTM_PMU 7 352 #define SCLK_WIFI_PMU 8 353 #define SCLK_I2C0_PMU 9 354 #define SCLK_I2C4_PMU 10 355 #define SCLK_I2C8_PMU 11 356 357 #define PCLK_SRC_PMU 19 358 #define PCLK_PMU 20 359 #define PCLK_PMUGRF_PMU 21 360 #define PCLK_INTMEM1_PMU 22 361 #define PCLK_GPIO0_PMU 23 362 #define PCLK_GPIO1_PMU 24 363 #define PCLK_SGRF_PMU 25 364 #define PCLK_NOC_PMU 26 365 #define PCLK_I2C0_PMU 27 366 #define PCLK_I2C4_PMU 28 367 #define PCLK_I2C8_PMU 29 368 #define PCLK_RKPWM_PMU 30 369 #define PCLK_SPI3_PMU 31 370 #define PCLK_TIMER_PMU 32 371 #define PCLK_MAILBOX_PMU 33 372 #define PCLK_UART4_PMU 34 373 #define PCLK_WDT_M0_PMU 35 374 375 #define FCLK_CM0S_SRC_PMU 44 376 #define FCLK_CM0S_PMU 45 377 #define SCLK_CM0S_PMU 46 378 #define HCLK_CM0S_PMU 47 379 #define DCLK_CM0S_PMU 48 380 #define PCLK_INTR_ARB_PMU 49 381 #define HCLK_NOC_PMU 50 382 383 #define CLKPMU_NR_CLKS (HCLK_NOC_PMU + 1) 384 385 /* soft-reset indices */ 386 387 /* cru_softrst_con0 */ 388 #define SRST_CORE_L0 0 389 #define SRST_CORE_B0 1 390 #define SRST_CORE_PO_L0 2 391 #define SRST_CORE_PO_B0 3 392 #define SRST_L2_L 4 393 #define SRST_L2_B 5 394 #define SRST_ADB_L 6 395 #define SRST_ADB_B 7 396 #define SRST_A_CCI 8 397 #define SRST_A_CCIM0_NOC 9 398 #define SRST_A_CCIM1_NOC 10 399 #define SRST_DBG_NOC 11 400 401 /* cru_softrst_con1 */ 402 #define SRST_CORE_L0_T 16 403 #define SRST_CORE_L1 17 404 #define SRST_CORE_L2 18 405 #define SRST_CORE_L3 19 406 #define SRST_CORE_PO_L0_T 20 407 #define SRST_CORE_PO_L1 21 408 #define SRST_CORE_PO_L2 22 409 #define SRST_CORE_PO_L3 23 410 #define SRST_A_ADB400_GIC2COREL 24 411 #define SRST_A_ADB400_COREL2GIC 25 412 #define SRST_P_DBG_L 26 413 #define SRST_L2_L_T 28 414 #define SRST_ADB_L_T 29 415 #define SRST_A_RKPERF_L 30 416 #define SRST_PVTM_CORE_L 31 417 418 /* cru_softrst_con2 */ 419 #define SRST_CORE_B0_T 32 420 #define SRST_CORE_B1 33 421 #define SRST_CORE_PO_B0_T 36 422 #define SRST_CORE_PO_B1 37 423 #define SRST_A_ADB400_GIC2COREB 40 424 #define SRST_A_ADB400_COREB2GIC 41 425 #define SRST_P_DBG_B 42 426 #define SRST_L2_B_T 43 427 #define SRST_ADB_B_T 45 428 #define SRST_A_RKPERF_B 46 429 #define SRST_PVTM_CORE_B 47 430 431 /* cru_softrst_con3 */ 432 #define SRST_A_CCI_T 50 433 #define SRST_A_CCIM0_NOC_T 51 434 #define SRST_A_CCIM1_NOC_T 52 435 #define SRST_A_ADB400M_PD_CORE_B_T 53 436 #define SRST_A_ADB400M_PD_CORE_L_T 54 437 #define SRST_DBG_NOC_T 55 438 #define SRST_DBG_CXCS 56 439 #define SRST_CCI_TRACE 57 440 #define SRST_P_CCI_GRF 58 441 442 /* cru_softrst_con4 */ 443 #define SRST_A_CENTER_MAIN_NOC 64 444 #define SRST_A_CENTER_PERI_NOC 65 445 #define SRST_P_CENTER_MAIN 66 446 #define SRST_P_DDRMON 67 447 #define SRST_P_CIC 68 448 #define SRST_P_CENTER_SGRF 69 449 #define SRST_DDR0_MSCH 70 450 #define SRST_DDRCFG0_MSCH 71 451 #define SRST_DDR0 72 452 #define SRST_DDRPHY0 73 453 #define SRST_DDR1_MSCH 74 454 #define SRST_DDRCFG1_MSCH 75 455 #define SRST_DDR1 76 456 #define SRST_DDRPHY1 77 457 #define SRST_DDR_CIC 78 458 #define SRST_PVTM_DDR 79 459 460 /* cru_softrst_con5 */ 461 #define SRST_A_VCODEC_NOC 80 462 #define SRST_A_VCODEC 81 463 #define SRST_H_VCODEC_NOC 82 464 #define SRST_H_VCODEC 83 465 #define SRST_A_VDU_NOC 88 466 #define SRST_A_VDU 89 467 #define SRST_H_VDU_NOC 90 468 #define SRST_H_VDU 91 469 #define SRST_VDU_CORE 92 470 #define SRST_VDU_CA 93 471 472 /* cru_softrst_con6 */ 473 #define SRST_A_IEP_NOC 96 474 #define SRST_A_VOP_IEP 97 475 #define SRST_A_IEP 98 476 #define SRST_H_IEP_NOC 99 477 #define SRST_H_IEP 100 478 #define SRST_A_RGA_NOC 102 479 #define SRST_A_RGA 103 480 #define SRST_H_RGA_NOC 104 481 #define SRST_H_RGA 105 482 #define SRST_RGA_CORE 106 483 #define SRST_EMMC_NOC 108 484 #define SRST_EMMC 109 485 #define SRST_EMMC_GRF 110 486 487 /* cru_softrst_con7 */ 488 #define SRST_A_PERIHP_NOC 112 489 #define SRST_P_PERIHP_GRF 113 490 #define SRST_H_PERIHP_NOC 114 491 #define SRST_USBHOST0 115 492 #define SRST_HOSTC0_AUX 116 493 #define SRST_HOST0_ARB 117 494 #define SRST_USBHOST1 118 495 #define SRST_HOSTC1_AUX 119 496 #define SRST_HOST1_ARB 120 497 #define SRST_SDIO0 121 498 #define SRST_SDMMC 122 499 #define SRST_HSIC 123 500 #define SRST_HSIC_AUX 124 501 #define SRST_AHB1TOM 125 502 #define SRST_P_PERIHP_NOC 126 503 #define SRST_HSICPHY 127 504 505 /* cru_softrst_con8 */ 506 #define SRST_A_PCIE 128 507 #define SRST_P_PCIE 129 508 #define SRST_PCIE_CORE 130 509 #define SRST_PCIE_MGMT 131 510 #define SRST_PCIE_MGMT_STICKY 132 511 #define SRST_PCIE_PIPE 133 512 #define SRST_PCIE_PM 134 513 #define SRST_PCIEPHY 135 514 #define SRST_A_GMAC_NOC 136 515 #define SRST_A_GMAC 137 516 #define SRST_P_GMAC_NOC 138 517 #define SRST_P_GMAC_GRF 140 518 #define SRST_HSICPHY_POR 142 519 #define SRST_HSICPHY_UTMI 143 520 521 /* cru_softrst_con9 */ 522 #define SRST_USB2PHY0_POR 144 523 #define SRST_USB2PHY0_UTMI_PORT0 145 524 #define SRST_USB2PHY0_UTMI_PORT1 146 525 #define SRST_USB2PHY0_EHCIPHY 147 526 #define SRST_UPHY0_PIPE_L00 148 527 #define SRST_UPHY0 149 528 #define SRST_UPHY0_TCPDPWRUP 150 529 #define SRST_USB2PHY1_POR 152 530 #define SRST_USB2PHY1_UTMI_PORT0 153 531 #define SRST_USB2PHY1_UTMI_PORT1 154 532 #define SRST_USB2PHY1_EHCIPHY 155 533 #define SRST_UPHY1_PIPE_L00 156 534 #define SRST_UPHY1 157 535 #define SRST_UPHY1_TCPDPWRUP 158 536 537 /* cru_softrst_con10 */ 538 #define SRST_A_PERILP0_NOC 160 539 #define SRST_A_DCF 161 540 #define SRST_GIC500 162 541 #define SRST_DMAC0_PERILP0 163 542 #define SRST_DMAC1_PERILP0 164 543 #define SRST_TZMA 165 544 #define SRST_INTMEM 166 545 #define SRST_ADB400_MST0 167 546 #define SRST_ADB400_MST1 168 547 #define SRST_ADB400_SLV0 169 548 #define SRST_ADB400_SLV1 170 549 #define SRST_H_PERILP0 171 550 #define SRST_H_PERILP0_NOC 172 551 #define SRST_ROM 173 552 #define SRST_CRYPTO_S 174 553 #define SRST_CRYPTO_M 175 554 555 /* cru_softrst_con11 */ 556 #define SRST_P_DCF 176 557 #define SRST_CM0S_NOC 177 558 #define SRST_CM0S 178 559 #define SRST_CM0S_DBG 179 560 #define SRST_CM0S_PO 180 561 #define SRST_CRYPTO 181 562 #define SRST_P_PERILP1_SGRF 182 563 #define SRST_P_PERILP1_GRF 183 564 #define SRST_CRYPTO1_S 184 565 #define SRST_CRYPTO1_M 185 566 #define SRST_CRYPTO1 186 567 #define SRST_GIC_NOC 188 568 #define SRST_SD_NOC 189 569 #define SRST_SDIOAUDIO_BRG 190 570 571 /* cru_softrst_con12 */ 572 #define SRST_H_PERILP1 192 573 #define SRST_H_PERILP1_NOC 193 574 #define SRST_H_I2S0_8CH 194 575 #define SRST_H_I2S1_8CH 195 576 #define SRST_H_I2S2_8CH 196 577 #define SRST_H_SPDIF_8CH 197 578 #define SRST_P_PERILP1_NOC 198 579 #define SRST_P_EFUSE_1024 199 580 #define SRST_P_EFUSE_1024S 200 581 #define SRST_P_I2C0 201 582 #define SRST_P_I2C1 202 583 #define SRST_P_I2C2 203 584 #define SRST_P_I2C3 204 585 #define SRST_P_I2C4 205 586 #define SRST_P_I2C5 206 587 #define SRST_P_MAILBOX0 207 588 589 /* cru_softrst_con13 */ 590 #define SRST_P_UART0 208 591 #define SRST_P_UART1 209 592 #define SRST_P_UART2 210 593 #define SRST_P_UART3 211 594 #define SRST_P_SARADC 212 595 #define SRST_P_TSADC 213 596 #define SRST_P_SPI0 214 597 #define SRST_P_SPI1 215 598 #define SRST_P_SPI2 216 599 #define SRST_P_SPI3 217 600 #define SRST_P_SPI4 218 601 #define SRST_SPI0 219 602 #define SRST_SPI1 220 603 #define SRST_SPI2 221 604 #define SRST_SPI3 222 605 #define SRST_SPI4 223 606 607 /* cru_softrst_con14 */ 608 #define SRST_I2S0_8CH 224 609 #define SRST_I2S1_8CH 225 610 #define SRST_I2S2_8CH 226 611 #define SRST_SPDIF_8CH 227 612 #define SRST_UART0 228 613 #define SRST_UART1 229 614 #define SRST_UART2 230 615 #define SRST_UART3 231 616 #define SRST_TSADC 232 617 #define SRST_I2C0 233 618 #define SRST_I2C1 234 619 #define SRST_I2C2 235 620 #define SRST_I2C3 236 621 #define SRST_I2C4 237 622 #define SRST_I2C5 238 623 #define SRST_SDIOAUDIO_NOC 239 624 625 /* cru_softrst_con15 */ 626 #define SRST_A_VIO_NOC 240 627 #define SRST_A_HDCP_NOC 241 628 #define SRST_A_HDCP 242 629 #define SRST_H_HDCP_NOC 243 630 #define SRST_H_HDCP 244 631 #define SRST_P_HDCP_NOC 245 632 #define SRST_P_HDCP 246 633 #define SRST_P_HDMI_CTRL 247 634 #define SRST_P_DP_CTRL 248 635 #define SRST_S_DP_CTRL 249 636 #define SRST_C_DP_CTRL 250 637 #define SRST_P_MIPI_DSI0 251 638 #define SRST_P_MIPI_DSI1 252 639 #define SRST_DP_CORE 253 640 #define SRST_DP_I2S 254 641 642 /* cru_softrst_con16 */ 643 #define SRST_GASKET 256 644 #define SRST_VIO_GRF 258 645 #define SRST_DPTX_SPDIF_REC 259 646 #define SRST_HDMI_CTRL 260 647 #define SRST_HDCP_CTRL 261 648 #define SRST_A_ISP0_NOC 262 649 #define SRST_A_ISP1_NOC 263 650 #define SRST_H_ISP0_NOC 266 651 #define SRST_H_ISP1_NOC 267 652 #define SRST_H_ISP0 268 653 #define SRST_H_ISP1 269 654 #define SRST_ISP0 270 655 #define SRST_ISP1 271 656 657 /* cru_softrst_con17 */ 658 #define SRST_A_VOP0_NOC 272 659 #define SRST_A_VOP1_NOC 273 660 #define SRST_A_VOP0 274 661 #define SRST_A_VOP1 275 662 #define SRST_H_VOP0_NOC 276 663 #define SRST_H_VOP1_NOC 277 664 #define SRST_H_VOP0 278 665 #define SRST_H_VOP1 279 666 #define SRST_D_VOP0 280 667 #define SRST_D_VOP1 281 668 #define SRST_VOP0_PWM 282 669 #define SRST_VOP1_PWM 283 670 #define SRST_P_EDP_NOC 284 671 #define SRST_P_EDP_CTRL 285 672 673 /* cru_softrst_con18 */ 674 #define SRST_A_GPU 288 675 #define SRST_A_GPU_NOC 289 676 #define SRST_A_GPU_GRF 290 677 #define SRST_PVTM_GPU 291 678 #define SRST_A_USB3_NOC 292 679 #define SRST_A_USB3_OTG0 293 680 #define SRST_A_USB3_OTG1 294 681 #define SRST_A_USB3_GRF 295 682 #define SRST_PMU 296 683 684 /* cru_softrst_con19 */ 685 #define SRST_P_TIMER0_5 304 686 #define SRST_TIMER0 305 687 #define SRST_TIMER1 306 688 #define SRST_TIMER2 307 689 #define SRST_TIMER3 308 690 #define SRST_TIMER4 309 691 #define SRST_TIMER5 310 692 #define SRST_P_TIMER6_11 311 693 #define SRST_TIMER6 312 694 #define SRST_TIMER7 313 695 #define SRST_TIMER8 314 696 #define SRST_TIMER9 315 697 #define SRST_TIMER10 316 698 #define SRST_TIMER11 317 699 #define SRST_P_INTR_ARB_PMU 318 700 #define SRST_P_ALIVE_SGRF 319 701 702 /* cru_softrst_con20 */ 703 #define SRST_P_GPIO2 320 704 #define SRST_P_GPIO3 321 705 #define SRST_P_GPIO4 322 706 #define SRST_P_GRF 323 707 #define SRST_P_ALIVE_NOC 324 708 #define SRST_P_WDT0 325 709 #define SRST_P_WDT1 326 710 #define SRST_P_INTR_ARB 327 711 #define SRST_P_UPHY0_DPTX 328 712 #define SRST_P_UPHY0_APB 330 713 #define SRST_P_UPHY0_TCPHY 332 714 #define SRST_P_UPHY1_TCPHY 333 715 #define SRST_P_UPHY0_TCPDCTRL 334 716 #define SRST_P_UPHY1_TCPDCTRL 335 717 718 /* pmu soft-reset indices */ 719 720 /* pmu_cru_softrst_con0 */ 721 #define SRST_P_NOC 0 722 #define SRST_P_INTMEM 1 723 #define SRST_H_CM0S 2 724 #define SRST_H_CM0S_NOC 3 725 #define SRST_DBG_CM0S 4 726 #define SRST_PO_CM0S 5 727 #define SRST_P_SPI6 6 728 #define SRST_SPI6 7 729 #define SRST_P_TIMER_0_1 8 730 #define SRST_P_TIMER_0 9 731 #define SRST_P_TIMER_1 10 732 #define SRST_P_UART4 11 733 #define SRST_UART4 12 734 #define SRST_P_WDT 13 735 736 /* pmu_cru_softrst_con1 */ 737 #define SRST_P_I2C6 16 738 #define SRST_P_I2C7 17 739 #define SRST_P_I2C8 18 740 #define SRST_P_MAILBOX 19 741 #define SRST_P_RKPWM 20 742 #define SRST_P_PMUGRF 21 743 #define SRST_P_SGRF 22 744 #define SRST_P_GPIO0 23 745 #define SRST_P_GPIO1 24 746 #define SRST_P_CRU 25 747 #define SRST_P_INTR 26 748 #define SRST_PVTM 27 749 #define SRST_I2C6 28 750 #define SRST_I2C7 29 751 #define SRST_I2C8 30 752 753 #endif 754