xref: /netbsd-src/sys/external/gpl2/dts/dist/include/dt-bindings/clock/r9a07g044-cpg.h (revision 58c3e048f5c2f43ee7e820013e37079f2e0b6ae5)
1 /*	$NetBSD: r9a07g044-cpg.h,v 1.1.1.1 2021/11/07 16:49:59 jmcneill Exp $	*/
2 
3 /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
4  *
5  * Copyright (C) 2021 Renesas Electronics Corp.
6  */
7 #ifndef __DT_BINDINGS_CLOCK_R9A07G044_CPG_H__
8 #define __DT_BINDINGS_CLOCK_R9A07G044_CPG_H__
9 
10 #include <dt-bindings/clock/renesas-cpg-mssr.h>
11 
12 /* R9A07G044 CPG Core Clocks */
13 #define R9A07G044_CLK_I			0
14 #define R9A07G044_CLK_I2		1
15 #define R9A07G044_CLK_G			2
16 #define R9A07G044_CLK_S0		3
17 #define R9A07G044_CLK_S1		4
18 #define R9A07G044_CLK_SPI0		5
19 #define R9A07G044_CLK_SPI1		6
20 #define R9A07G044_CLK_SD0		7
21 #define R9A07G044_CLK_SD1		8
22 #define R9A07G044_CLK_M0		9
23 #define R9A07G044_CLK_M1		10
24 #define R9A07G044_CLK_M2		11
25 #define R9A07G044_CLK_M3		12
26 #define R9A07G044_CLK_M4		13
27 #define R9A07G044_CLK_HP		14
28 #define R9A07G044_CLK_TSU		15
29 #define R9A07G044_CLK_ZT		16
30 #define R9A07G044_CLK_P0		17
31 #define R9A07G044_CLK_P1		18
32 #define R9A07G044_CLK_P2		19
33 #define R9A07G044_CLK_AT		20
34 #define R9A07G044_OSCCLK		21
35 #define R9A07G044_CLK_P0_DIV2		22
36 
37 /* R9A07G044 Module Clocks */
38 #define R9A07G044_CA55_SCLK		0
39 #define R9A07G044_CA55_PCLK		1
40 #define R9A07G044_CA55_ATCLK		2
41 #define R9A07G044_CA55_GICCLK		3
42 #define R9A07G044_CA55_PERICLK		4
43 #define R9A07G044_CA55_ACLK		5
44 #define R9A07G044_CA55_TSCLK		6
45 #define R9A07G044_GIC600_GICCLK		7
46 #define R9A07G044_IA55_CLK		8
47 #define R9A07G044_IA55_PCLK		9
48 #define R9A07G044_MHU_PCLK		10
49 #define R9A07G044_SYC_CNT_CLK		11
50 #define R9A07G044_DMAC_ACLK		12
51 #define R9A07G044_DMAC_PCLK		13
52 #define R9A07G044_OSTM0_PCLK		14
53 #define R9A07G044_OSTM1_PCLK		15
54 #define R9A07G044_OSTM2_PCLK		16
55 #define R9A07G044_MTU_X_MCK_MTU3	17
56 #define R9A07G044_POE3_CLKM_POE		18
57 #define R9A07G044_GPT_PCLK		19
58 #define R9A07G044_POEG_A_CLKP		20
59 #define R9A07G044_POEG_B_CLKP		21
60 #define R9A07G044_POEG_C_CLKP		22
61 #define R9A07G044_POEG_D_CLKP		23
62 #define R9A07G044_WDT0_PCLK		24
63 #define R9A07G044_WDT0_CLK		25
64 #define R9A07G044_WDT1_PCLK		26
65 #define R9A07G044_WDT1_CLK		27
66 #define R9A07G044_WDT2_PCLK		28
67 #define R9A07G044_WDT2_CLK		29
68 #define R9A07G044_SPI_CLK2		30
69 #define R9A07G044_SPI_CLK		31
70 #define R9A07G044_SDHI0_IMCLK		32
71 #define R9A07G044_SDHI0_IMCLK2		33
72 #define R9A07G044_SDHI0_CLK_HS		34
73 #define R9A07G044_SDHI0_ACLK		35
74 #define R9A07G044_SDHI1_IMCLK		36
75 #define R9A07G044_SDHI1_IMCLK2		37
76 #define R9A07G044_SDHI1_CLK_HS		38
77 #define R9A07G044_SDHI1_ACLK		39
78 #define R9A07G044_GPU_CLK		40
79 #define R9A07G044_GPU_AXI_CLK		41
80 #define R9A07G044_GPU_ACE_CLK		42
81 #define R9A07G044_ISU_ACLK		43
82 #define R9A07G044_ISU_PCLK		44
83 #define R9A07G044_H264_CLK_A		45
84 #define R9A07G044_H264_CLK_P		46
85 #define R9A07G044_CRU_SYSCLK		47
86 #define R9A07G044_CRU_VCLK		48
87 #define R9A07G044_CRU_PCLK		49
88 #define R9A07G044_CRU_ACLK		50
89 #define R9A07G044_MIPI_DSI_PLLCLK	51
90 #define R9A07G044_MIPI_DSI_SYSCLK	52
91 #define R9A07G044_MIPI_DSI_ACLK		53
92 #define R9A07G044_MIPI_DSI_PCLK		54
93 #define R9A07G044_MIPI_DSI_VCLK		55
94 #define R9A07G044_MIPI_DSI_LPCLK	56
95 #define R9A07G044_LCDC_CLK_A		57
96 #define R9A07G044_LCDC_CLK_P		58
97 #define R9A07G044_LCDC_CLK_D		59
98 #define R9A07G044_SSI0_PCLK2		60
99 #define R9A07G044_SSI0_PCLK_SFR		61
100 #define R9A07G044_SSI1_PCLK2		62
101 #define R9A07G044_SSI1_PCLK_SFR		63
102 #define R9A07G044_SSI2_PCLK2		64
103 #define R9A07G044_SSI2_PCLK_SFR		65
104 #define R9A07G044_SSI3_PCLK2		66
105 #define R9A07G044_SSI3_PCLK_SFR		67
106 #define R9A07G044_SRC_CLKP		68
107 #define R9A07G044_USB_U2H0_HCLK		69
108 #define R9A07G044_USB_U2H1_HCLK		70
109 #define R9A07G044_USB_U2P_EXR_CPUCLK	71
110 #define R9A07G044_USB_PCLK		72
111 #define R9A07G044_ETH0_CLK_AXI		73
112 #define R9A07G044_ETH0_CLK_CHI		74
113 #define R9A07G044_ETH1_CLK_AXI		75
114 #define R9A07G044_ETH1_CLK_CHI		76
115 #define R9A07G044_I2C0_PCLK		77
116 #define R9A07G044_I2C1_PCLK		78
117 #define R9A07G044_I2C2_PCLK		79
118 #define R9A07G044_I2C3_PCLK		80
119 #define R9A07G044_SCIF0_CLK_PCK		81
120 #define R9A07G044_SCIF1_CLK_PCK		82
121 #define R9A07G044_SCIF2_CLK_PCK		83
122 #define R9A07G044_SCIF3_CLK_PCK		84
123 #define R9A07G044_SCIF4_CLK_PCK		85
124 #define R9A07G044_SCI0_CLKP		86
125 #define R9A07G044_SCI1_CLKP		87
126 #define R9A07G044_IRDA_CLKP		88
127 #define R9A07G044_RSPI0_CLKB		89
128 #define R9A07G044_RSPI1_CLKB		90
129 #define R9A07G044_RSPI2_CLKB		91
130 #define R9A07G044_CANFD_PCLK		92
131 #define R9A07G044_GPIO_HCLK		93
132 #define R9A07G044_ADC_ADCLK		94
133 #define R9A07G044_ADC_PCLK		95
134 #define R9A07G044_TSU_PCLK		96
135 
136 /* R9A07G044 Resets */
137 #define R9A07G044_CA55_RST_1_0		0
138 #define R9A07G044_CA55_RST_1_1		1
139 #define R9A07G044_CA55_RST_3_0		2
140 #define R9A07G044_CA55_RST_3_1		3
141 #define R9A07G044_CA55_RST_4		4
142 #define R9A07G044_CA55_RST_5		5
143 #define R9A07G044_CA55_RST_6		6
144 #define R9A07G044_CA55_RST_7		7
145 #define R9A07G044_CA55_RST_8		8
146 #define R9A07G044_CA55_RST_9		9
147 #define R9A07G044_CA55_RST_10		10
148 #define R9A07G044_CA55_RST_11		11
149 #define R9A07G044_CA55_RST_12		12
150 #define R9A07G044_GIC600_GICRESET_N	13
151 #define R9A07G044_GIC600_DBG_GICRESET_N	14
152 #define R9A07G044_IA55_RESETN		15
153 #define R9A07G044_MHU_RESETN		16
154 #define R9A07G044_DMAC_ARESETN		17
155 #define R9A07G044_DMAC_RST_ASYNC	18
156 #define R9A07G044_SYC_RESETN		19
157 #define R9A07G044_OSTM0_PRESETZ		20
158 #define R9A07G044_OSTM1_PRESETZ		21
159 #define R9A07G044_OSTM2_PRESETZ		22
160 #define R9A07G044_MTU_X_PRESET_MTU3	23
161 #define R9A07G044_POE3_RST_M_REG	24
162 #define R9A07G044_GPT_RST_C		25
163 #define R9A07G044_POEG_A_RST		26
164 #define R9A07G044_POEG_B_RST		27
165 #define R9A07G044_POEG_C_RST		28
166 #define R9A07G044_POEG_D_RST		29
167 #define R9A07G044_WDT0_PRESETN		30
168 #define R9A07G044_WDT1_PRESETN		31
169 #define R9A07G044_WDT2_PRESETN		32
170 #define R9A07G044_SPI_RST		33
171 #define R9A07G044_SDHI0_IXRST		34
172 #define R9A07G044_SDHI1_IXRST		35
173 #define R9A07G044_GPU_RESETN		36
174 #define R9A07G044_GPU_AXI_RESETN	37
175 #define R9A07G044_GPU_ACE_RESETN	38
176 #define R9A07G044_ISU_ARESETN		39
177 #define R9A07G044_ISU_PRESETN		40
178 #define R9A07G044_H264_X_RESET_VCP	41
179 #define R9A07G044_H264_CP_PRESET_P	42
180 #define R9A07G044_CRU_CMN_RSTB		43
181 #define R9A07G044_CRU_PRESETN		44
182 #define R9A07G044_CRU_ARESETN		45
183 #define R9A07G044_MIPI_DSI_CMN_RSTB	46
184 #define R9A07G044_MIPI_DSI_ARESET_N	47
185 #define R9A07G044_MIPI_DSI_PRESET_N	48
186 #define R9A07G044_LCDC_RESET_N		49
187 #define R9A07G044_SSI0_RST_M2_REG	50
188 #define R9A07G044_SSI1_RST_M2_REG	51
189 #define R9A07G044_SSI2_RST_M2_REG	52
190 #define R9A07G044_SSI3_RST_M2_REG	53
191 #define R9A07G044_SRC_RST		54
192 #define R9A07G044_USB_U2H0_HRESETN	55
193 #define R9A07G044_USB_U2H1_HRESETN	56
194 #define R9A07G044_USB_U2P_EXL_SYSRST	57
195 #define R9A07G044_USB_PRESETN		58
196 #define R9A07G044_ETH0_RST_HW_N		59
197 #define R9A07G044_ETH1_RST_HW_N		60
198 #define R9A07G044_I2C0_MRST		61
199 #define R9A07G044_I2C1_MRST		62
200 #define R9A07G044_I2C2_MRST		63
201 #define R9A07G044_I2C3_MRST		64
202 #define R9A07G044_SCIF0_RST_SYSTEM_N	65
203 #define R9A07G044_SCIF1_RST_SYSTEM_N	66
204 #define R9A07G044_SCIF2_RST_SYSTEM_N	67
205 #define R9A07G044_SCIF3_RST_SYSTEM_N	68
206 #define R9A07G044_SCIF4_RST_SYSTEM_N	69
207 #define R9A07G044_SCI0_RST		70
208 #define R9A07G044_SCI1_RST		71
209 #define R9A07G044_IRDA_RST		72
210 #define R9A07G044_RSPI0_RST		73
211 #define R9A07G044_RSPI1_RST		74
212 #define R9A07G044_RSPI2_RST		75
213 #define R9A07G044_CANFD_RSTP_N		76
214 #define R9A07G044_CANFD_RSTC_N		77
215 #define R9A07G044_GPIO_RSTN		78
216 #define R9A07G044_GPIO_PORT_RESETN	79
217 #define R9A07G044_GPIO_SPARE_RESETN	80
218 #define R9A07G044_ADC_PRESETN		81
219 #define R9A07G044_ADC_ADRST_N		82
220 #define R9A07G044_TSU_PRESETN		83
221 
222 #endif /* __DT_BINDINGS_CLOCK_R9A07G044_CPG_H__ */
223