1 /* $NetBSD: r8a7791-clock.h,v 1.1.1.4 2020/01/03 14:33:04 skrll Exp $ */ 2 3 /* SPDX-License-Identifier: GPL-2.0-or-later */ 4 /* 5 * Copyright 2013 Ideas On Board SPRL 6 */ 7 8 #ifndef __DT_BINDINGS_CLOCK_R8A7791_H__ 9 #define __DT_BINDINGS_CLOCK_R8A7791_H__ 10 11 /* CPG */ 12 #define R8A7791_CLK_MAIN 0 13 #define R8A7791_CLK_PLL0 1 14 #define R8A7791_CLK_PLL1 2 15 #define R8A7791_CLK_PLL3 3 16 #define R8A7791_CLK_LB 4 17 #define R8A7791_CLK_QSPI 5 18 #define R8A7791_CLK_SDH 6 19 #define R8A7791_CLK_SD0 7 20 #define R8A7791_CLK_Z 8 21 #define R8A7791_CLK_RCAN 9 22 #define R8A7791_CLK_ADSP 10 23 24 /* MSTP0 */ 25 #define R8A7791_CLK_MSIOF0 0 26 27 /* MSTP1 */ 28 #define R8A7791_CLK_VCP0 1 29 #define R8A7791_CLK_VPC0 3 30 #define R8A7791_CLK_JPU 6 31 #define R8A7791_CLK_SSP1 9 32 #define R8A7791_CLK_TMU1 11 33 #define R8A7791_CLK_3DG 12 34 #define R8A7791_CLK_2DDMAC 15 35 #define R8A7791_CLK_FDP1_1 18 36 #define R8A7791_CLK_FDP1_0 19 37 #define R8A7791_CLK_TMU3 21 38 #define R8A7791_CLK_TMU2 22 39 #define R8A7791_CLK_CMT0 24 40 #define R8A7791_CLK_TMU0 25 41 #define R8A7791_CLK_VSP1_DU1 27 42 #define R8A7791_CLK_VSP1_DU0 28 43 #define R8A7791_CLK_VSP1_S 31 44 45 /* MSTP2 */ 46 #define R8A7791_CLK_SCIFA2 2 47 #define R8A7791_CLK_SCIFA1 3 48 #define R8A7791_CLK_SCIFA0 4 49 #define R8A7791_CLK_MSIOF2 5 50 #define R8A7791_CLK_SCIFB0 6 51 #define R8A7791_CLK_SCIFB1 7 52 #define R8A7791_CLK_MSIOF1 8 53 #define R8A7791_CLK_SCIFB2 16 54 #define R8A7791_CLK_SYS_DMAC1 18 55 #define R8A7791_CLK_SYS_DMAC0 19 56 57 /* MSTP3 */ 58 #define R8A7791_CLK_TPU0 4 59 #define R8A7791_CLK_SDHI2 11 60 #define R8A7791_CLK_SDHI1 12 61 #define R8A7791_CLK_SDHI0 14 62 #define R8A7791_CLK_MMCIF0 15 63 #define R8A7791_CLK_IIC0 18 64 #define R8A7791_CLK_PCIEC 19 65 #define R8A7791_CLK_IIC1 23 66 #define R8A7791_CLK_SSUSB 28 67 #define R8A7791_CLK_CMT1 29 68 #define R8A7791_CLK_USBDMAC0 30 69 #define R8A7791_CLK_USBDMAC1 31 70 71 /* MSTP4 */ 72 #define R8A7791_CLK_IRQC 7 73 #define R8A7791_CLK_INTC_SYS 8 74 75 /* MSTP5 */ 76 #define R8A7791_CLK_AUDIO_DMAC1 1 77 #define R8A7791_CLK_AUDIO_DMAC0 2 78 #define R8A7791_CLK_ADSP_MOD 6 79 #define R8A7791_CLK_THERMAL 22 80 #define R8A7791_CLK_PWM 23 81 82 /* MSTP7 */ 83 #define R8A7791_CLK_EHCI 3 84 #define R8A7791_CLK_HSUSB 4 85 #define R8A7791_CLK_HSCIF2 13 86 #define R8A7791_CLK_SCIF5 14 87 #define R8A7791_CLK_SCIF4 15 88 #define R8A7791_CLK_HSCIF1 16 89 #define R8A7791_CLK_HSCIF0 17 90 #define R8A7791_CLK_SCIF3 18 91 #define R8A7791_CLK_SCIF2 19 92 #define R8A7791_CLK_SCIF1 20 93 #define R8A7791_CLK_SCIF0 21 94 #define R8A7791_CLK_DU1 23 95 #define R8A7791_CLK_DU0 24 96 #define R8A7791_CLK_LVDS0 26 97 98 /* MSTP8 */ 99 #define R8A7791_CLK_IPMMU_SGX 0 100 #define R8A7791_CLK_MLB 2 101 #define R8A7791_CLK_VIN2 9 102 #define R8A7791_CLK_VIN1 10 103 #define R8A7791_CLK_VIN0 11 104 #define R8A7791_CLK_ETHERAVB 12 105 #define R8A7791_CLK_ETHER 13 106 #define R8A7791_CLK_SATA1 14 107 #define R8A7791_CLK_SATA0 15 108 109 /* MSTP9 */ 110 #define R8A7791_CLK_GYROADC 1 111 #define R8A7791_CLK_GPIO7 4 112 #define R8A7791_CLK_GPIO6 5 113 #define R8A7791_CLK_GPIO5 7 114 #define R8A7791_CLK_GPIO4 8 115 #define R8A7791_CLK_GPIO3 9 116 #define R8A7791_CLK_GPIO2 10 117 #define R8A7791_CLK_GPIO1 11 118 #define R8A7791_CLK_GPIO0 12 119 #define R8A7791_CLK_RCAN1 15 120 #define R8A7791_CLK_RCAN0 16 121 #define R8A7791_CLK_QSPI_MOD 17 122 #define R8A7791_CLK_I2C5 25 123 #define R8A7791_CLK_IICDVFS 26 124 #define R8A7791_CLK_I2C4 27 125 #define R8A7791_CLK_I2C3 28 126 #define R8A7791_CLK_I2C2 29 127 #define R8A7791_CLK_I2C1 30 128 #define R8A7791_CLK_I2C0 31 129 130 /* MSTP10 */ 131 #define R8A7791_CLK_SSI_ALL 5 132 #define R8A7791_CLK_SSI9 6 133 #define R8A7791_CLK_SSI8 7 134 #define R8A7791_CLK_SSI7 8 135 #define R8A7791_CLK_SSI6 9 136 #define R8A7791_CLK_SSI5 10 137 #define R8A7791_CLK_SSI4 11 138 #define R8A7791_CLK_SSI3 12 139 #define R8A7791_CLK_SSI2 13 140 #define R8A7791_CLK_SSI1 14 141 #define R8A7791_CLK_SSI0 15 142 #define R8A7791_CLK_SCU_ALL 17 143 #define R8A7791_CLK_SCU_DVC1 18 144 #define R8A7791_CLK_SCU_DVC0 19 145 #define R8A7791_CLK_SCU_CTU1_MIX1 20 146 #define R8A7791_CLK_SCU_CTU0_MIX0 21 147 #define R8A7791_CLK_SCU_SRC9 22 148 #define R8A7791_CLK_SCU_SRC8 23 149 #define R8A7791_CLK_SCU_SRC7 24 150 #define R8A7791_CLK_SCU_SRC6 25 151 #define R8A7791_CLK_SCU_SRC5 26 152 #define R8A7791_CLK_SCU_SRC4 27 153 #define R8A7791_CLK_SCU_SRC3 28 154 #define R8A7791_CLK_SCU_SRC2 29 155 #define R8A7791_CLK_SCU_SRC1 30 156 #define R8A7791_CLK_SCU_SRC0 31 157 158 /* MSTP11 */ 159 #define R8A7791_CLK_SCIFA3 6 160 #define R8A7791_CLK_SCIFA4 7 161 #define R8A7791_CLK_SCIFA5 8 162 163 #endif /* __DT_BINDINGS_CLOCK_R8A7791_H__ */ 164