xref: /netbsd-src/sys/external/gpl2/dts/dist/include/dt-bindings/clock/qcom,mmcc-msm8974.h (revision 4effb9b18f024fdac2e35b6e9f6ec111f2d026be)
1 /*	$NetBSD: qcom,mmcc-msm8974.h,v 1.1.1.2 2020/01/03 14:33:05 skrll Exp $	*/
2 
3 /* SPDX-License-Identifier: GPL-2.0-only */
4 /*
5  * Copyright (c) 2013, The Linux Foundation. All rights reserved.
6  */
7 
8 #ifndef _DT_BINDINGS_CLK_MSM_MMCC_8974_H
9 #define _DT_BINDINGS_CLK_MSM_MMCC_8974_H
10 
11 #define MMSS_AHB_CLK_SRC				0
12 #define MMSS_AXI_CLK_SRC				1
13 #define MMPLL0						2
14 #define MMPLL0_VOTE					3
15 #define MMPLL1						4
16 #define MMPLL1_VOTE					5
17 #define MMPLL2						6
18 #define MMPLL3						7
19 #define CSI0_CLK_SRC					8
20 #define CSI1_CLK_SRC					9
21 #define CSI2_CLK_SRC					10
22 #define CSI3_CLK_SRC					11
23 #define VFE0_CLK_SRC					12
24 #define VFE1_CLK_SRC					13
25 #define MDP_CLK_SRC					14
26 #define GFX3D_CLK_SRC					15
27 #define JPEG0_CLK_SRC					16
28 #define JPEG1_CLK_SRC					17
29 #define JPEG2_CLK_SRC					18
30 #define PCLK0_CLK_SRC					19
31 #define PCLK1_CLK_SRC					20
32 #define VCODEC0_CLK_SRC					21
33 #define CCI_CLK_SRC					22
34 #define CAMSS_GP0_CLK_SRC				23
35 #define CAMSS_GP1_CLK_SRC				24
36 #define MCLK0_CLK_SRC					25
37 #define MCLK1_CLK_SRC					26
38 #define MCLK2_CLK_SRC					27
39 #define MCLK3_CLK_SRC					28
40 #define CSI0PHYTIMER_CLK_SRC				29
41 #define CSI1PHYTIMER_CLK_SRC				30
42 #define CSI2PHYTIMER_CLK_SRC				31
43 #define CPP_CLK_SRC					32
44 #define BYTE0_CLK_SRC					33
45 #define BYTE1_CLK_SRC					34
46 #define EDPAUX_CLK_SRC					35
47 #define EDPLINK_CLK_SRC					36
48 #define EDPPIXEL_CLK_SRC				37
49 #define ESC0_CLK_SRC					38
50 #define ESC1_CLK_SRC					39
51 #define EXTPCLK_CLK_SRC					40
52 #define HDMI_CLK_SRC					41
53 #define VSYNC_CLK_SRC					42
54 #define MMSS_RBCPR_CLK_SRC				43
55 #define CAMSS_CCI_CCI_AHB_CLK				44
56 #define CAMSS_CCI_CCI_CLK				45
57 #define CAMSS_CSI0_AHB_CLK				46
58 #define CAMSS_CSI0_CLK					47
59 #define CAMSS_CSI0PHY_CLK				48
60 #define CAMSS_CSI0PIX_CLK				49
61 #define CAMSS_CSI0RDI_CLK				50
62 #define CAMSS_CSI1_AHB_CLK				51
63 #define CAMSS_CSI1_CLK					52
64 #define CAMSS_CSI1PHY_CLK				53
65 #define CAMSS_CSI1PIX_CLK				54
66 #define CAMSS_CSI1RDI_CLK				55
67 #define CAMSS_CSI2_AHB_CLK				56
68 #define CAMSS_CSI2_CLK					57
69 #define CAMSS_CSI2PHY_CLK				58
70 #define CAMSS_CSI2PIX_CLK				59
71 #define CAMSS_CSI2RDI_CLK				60
72 #define CAMSS_CSI3_AHB_CLK				61
73 #define CAMSS_CSI3_CLK					62
74 #define CAMSS_CSI3PHY_CLK				63
75 #define CAMSS_CSI3PIX_CLK				64
76 #define CAMSS_CSI3RDI_CLK				65
77 #define CAMSS_CSI_VFE0_CLK				66
78 #define CAMSS_CSI_VFE1_CLK				67
79 #define CAMSS_GP0_CLK					68
80 #define CAMSS_GP1_CLK					69
81 #define CAMSS_ISPIF_AHB_CLK				70
82 #define CAMSS_JPEG_JPEG0_CLK				71
83 #define CAMSS_JPEG_JPEG1_CLK				72
84 #define CAMSS_JPEG_JPEG2_CLK				73
85 #define CAMSS_JPEG_JPEG_AHB_CLK				74
86 #define CAMSS_JPEG_JPEG_AXI_CLK				75
87 #define CAMSS_JPEG_JPEG_OCMEMNOC_CLK			76
88 #define CAMSS_MCLK0_CLK					77
89 #define CAMSS_MCLK1_CLK					78
90 #define CAMSS_MCLK2_CLK					79
91 #define CAMSS_MCLK3_CLK					80
92 #define CAMSS_MICRO_AHB_CLK				81
93 #define CAMSS_PHY0_CSI0PHYTIMER_CLK			82
94 #define CAMSS_PHY1_CSI1PHYTIMER_CLK			83
95 #define CAMSS_PHY2_CSI2PHYTIMER_CLK			84
96 #define CAMSS_TOP_AHB_CLK				85
97 #define CAMSS_VFE_CPP_AHB_CLK				86
98 #define CAMSS_VFE_CPP_CLK				87
99 #define CAMSS_VFE_VFE0_CLK				88
100 #define CAMSS_VFE_VFE1_CLK				89
101 #define CAMSS_VFE_VFE_AHB_CLK				90
102 #define CAMSS_VFE_VFE_AXI_CLK				91
103 #define CAMSS_VFE_VFE_OCMEMNOC_CLK			92
104 #define MDSS_AHB_CLK					93
105 #define MDSS_AXI_CLK					94
106 #define MDSS_BYTE0_CLK					95
107 #define MDSS_BYTE1_CLK					96
108 #define MDSS_EDPAUX_CLK					97
109 #define MDSS_EDPLINK_CLK				98
110 #define MDSS_EDPPIXEL_CLK				99
111 #define MDSS_ESC0_CLK					100
112 #define MDSS_ESC1_CLK					101
113 #define MDSS_EXTPCLK_CLK				102
114 #define MDSS_HDMI_AHB_CLK				103
115 #define MDSS_HDMI_CLK					104
116 #define MDSS_MDP_CLK					105
117 #define MDSS_MDP_LUT_CLK				106
118 #define MDSS_PCLK0_CLK					107
119 #define MDSS_PCLK1_CLK					108
120 #define MDSS_VSYNC_CLK					109
121 #define MMSS_MISC_AHB_CLK				110
122 #define MMSS_MMSSNOC_AHB_CLK				111
123 #define MMSS_MMSSNOC_BTO_AHB_CLK			112
124 #define MMSS_MMSSNOC_AXI_CLK				113
125 #define MMSS_S0_AXI_CLK					114
126 #define OCMEMCX_AHB_CLK					115
127 #define OCMEMCX_OCMEMNOC_CLK				116
128 #define OXILI_OCMEMGX_CLK				117
129 #define OCMEMNOC_CLK					118
130 #define OXILI_GFX3D_CLK					119
131 #define OXILICX_AHB_CLK					120
132 #define OXILICX_AXI_CLK					121
133 #define VENUS0_AHB_CLK					122
134 #define VENUS0_AXI_CLK					123
135 #define VENUS0_OCMEMNOC_CLK				124
136 #define VENUS0_VCODEC0_CLK				125
137 #define OCMEMNOC_CLK_SRC				126
138 #define SPDM_JPEG0					127
139 #define SPDM_JPEG1					128
140 #define SPDM_MDP					129
141 #define SPDM_AXI					130
142 #define SPDM_VCODEC0					131
143 #define SPDM_VFE0					132
144 #define SPDM_VFE1					133
145 #define SPDM_JPEG2					134
146 #define SPDM_PCLK1					135
147 #define SPDM_GFX3D					136
148 #define SPDM_AHB					137
149 #define SPDM_PCLK0					138
150 #define SPDM_OCMEMNOC					139
151 #define SPDM_CSI0					140
152 #define SPDM_RM_AXI					141
153 #define SPDM_RM_OCMEMNOC				142
154 
155 /* gdscs */
156 #define VENUS0_GDSC					0
157 #define MDSS_GDSC					1
158 #define CAMSS_JPEG_GDSC					2
159 #define CAMSS_VFE_GDSC					3
160 #define OXILI_GDSC					4
161 #define OXILICX_GDSC					5
162 
163 #endif
164