1 /* $NetBSD: pciide_common.c,v 1.21 2004/08/21 00:28:34 thorpej Exp $ */ 2 3 4 /* 5 * Copyright (c) 1999, 2000, 2001, 2003 Manuel Bouyer. 6 * 7 * Redistribution and use in source and binary forms, with or without 8 * modification, are permitted provided that the following conditions 9 * are met: 10 * 1. Redistributions of source code must retain the above copyright 11 * notice, this list of conditions and the following disclaimer. 12 * 2. Redistributions in binary form must reproduce the above copyright 13 * notice, this list of conditions and the following disclaimer in the 14 * documentation and/or other materials provided with the distribution. 15 * 3. All advertising materials mentioning features or use of this software 16 * must display the following acknowledgement: 17 * This product includes software developed by Manuel Bouyer. 18 * 4. Neither the name of the University nor the names of its contributors 19 * may be used to endorse or promote products derived from this software 20 * without specific prior written permission. 21 * 22 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 23 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 24 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 25 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 26 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 27 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 28 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 29 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 32 * 33 */ 34 35 36 /* 37 * Copyright (c) 1996, 1998 Christopher G. Demetriou. All rights reserved. 38 * 39 * Redistribution and use in source and binary forms, with or without 40 * modification, are permitted provided that the following conditions 41 * are met: 42 * 1. Redistributions of source code must retain the above copyright 43 * notice, this list of conditions and the following disclaimer. 44 * 2. Redistributions in binary form must reproduce the above copyright 45 * notice, this list of conditions and the following disclaimer in the 46 * documentation and/or other materials provided with the distribution. 47 * 3. All advertising materials mentioning features or use of this software 48 * must display the following acknowledgement: 49 * This product includes software developed by Christopher G. Demetriou 50 * for the NetBSD Project. 51 * 4. The name of the author may not be used to endorse or promote products 52 * derived from this software without specific prior written permission 53 * 54 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 55 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 56 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 57 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 58 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 59 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 60 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 61 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 62 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 63 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 64 */ 65 66 /* 67 * PCI IDE controller driver. 68 * 69 * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD 70 * sys/dev/pci/ppb.c, revision 1.16). 71 * 72 * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and 73 * "Programming Interface for Bus Master IDE Controller, Revision 1.0 74 * 5/16/94" from the PCI SIG. 75 * 76 */ 77 78 #include <sys/cdefs.h> 79 __KERNEL_RCSID(0, "$NetBSD: pciide_common.c,v 1.21 2004/08/21 00:28:34 thorpej Exp $"); 80 81 #include <sys/param.h> 82 #include <sys/malloc.h> 83 84 #include <uvm/uvm_extern.h> 85 86 #include <dev/pci/pcireg.h> 87 #include <dev/pci/pcivar.h> 88 #include <dev/pci/pcidevs.h> 89 #include <dev/pci/pciidereg.h> 90 #include <dev/pci/pciidevar.h> 91 92 #include <dev/ic/wdcreg.h> 93 94 #ifdef ATADEBUG 95 int atadebug_pciide_mask = 0; 96 #endif 97 98 static const char dmaerrfmt[] = 99 "%s:%d: unable to %s table DMA map for drive %d, error=%d\n"; 100 101 /* Default product description for devices not known from this controller */ 102 const struct pciide_product_desc default_product_desc = { 103 0, 104 0, 105 "Generic PCI IDE controller", 106 default_chip_map, 107 }; 108 109 const struct pciide_product_desc * 110 pciide_lookup_product(id, pp) 111 pcireg_t id; 112 const struct pciide_product_desc *pp; 113 { 114 for (; pp->chip_map != NULL; pp++) 115 if (PCI_PRODUCT(id) == pp->ide_product) 116 break; 117 118 if (pp->chip_map == NULL) 119 return NULL; 120 return pp; 121 } 122 123 void 124 pciide_common_attach(sc, pa, pp) 125 struct pciide_softc *sc; 126 struct pci_attach_args *pa; 127 const struct pciide_product_desc *pp; 128 { 129 pci_chipset_tag_t pc = pa->pa_pc; 130 pcitag_t tag = pa->pa_tag; 131 pcireg_t csr; 132 char devinfo[256]; 133 const char *displaydev; 134 135 aprint_naive(": disk controller\n"); 136 aprint_normal("\n"); 137 138 sc->sc_pci_id = pa->pa_id; 139 if (pp == NULL) { 140 /* should only happen for generic pciide devices */ 141 sc->sc_pp = &default_product_desc; 142 pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo)); 143 displaydev = devinfo; 144 } else { 145 sc->sc_pp = pp; 146 displaydev = sc->sc_pp->ide_name; 147 } 148 149 /* if displaydev == NULL, printf is done in chip-specific map */ 150 if (displaydev) 151 aprint_normal("%s: %s (rev. 0x%02x)\n", 152 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, displaydev, 153 PCI_REVISION(pa->pa_class)); 154 155 sc->sc_pc = pa->pa_pc; 156 sc->sc_tag = pa->pa_tag; 157 158 /* Set up DMA defaults; these might be adjusted by chip_map. */ 159 sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX; 160 sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN; 161 162 #ifdef ATADEBUG 163 if (atadebug_pciide_mask & DEBUG_PROBE) 164 pci_conf_print(sc->sc_pc, sc->sc_tag, NULL); 165 #endif 166 sc->sc_pp->chip_map(sc, pa); 167 168 if (sc->sc_dma_ok) { 169 csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG); 170 csr |= PCI_COMMAND_MASTER_ENABLE; 171 pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr); 172 } 173 ATADEBUG_PRINT(("pciide: command/status register=%x\n", 174 pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE); 175 } 176 177 /* tell whether the chip is enabled or not */ 178 int 179 pciide_chipen(sc, pa) 180 struct pciide_softc *sc; 181 struct pci_attach_args *pa; 182 { 183 pcireg_t csr; 184 185 if ((pa->pa_flags & PCI_FLAGS_IO_ENABLED) == 0) { 186 csr = pci_conf_read(sc->sc_pc, sc->sc_tag, 187 PCI_COMMAND_STATUS_REG); 188 aprint_normal("%s: device disabled (at %s)\n", 189 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, 190 (csr & PCI_COMMAND_IO_ENABLE) == 0 ? 191 "device" : "bridge"); 192 return 0; 193 } 194 return 1; 195 } 196 197 void 198 pciide_mapregs_compat(pa, cp, compatchan, cmdsizep, ctlsizep) 199 struct pci_attach_args *pa; 200 struct pciide_channel *cp; 201 int compatchan; 202 bus_size_t *cmdsizep, *ctlsizep; 203 { 204 struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel); 205 struct ata_channel *wdc_cp = &cp->ata_channel; 206 struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp); 207 int i; 208 209 cp->compat = 1; 210 *cmdsizep = PCIIDE_COMPAT_CMD_SIZE; 211 *ctlsizep = PCIIDE_COMPAT_CTL_SIZE; 212 213 wdr->cmd_iot = pa->pa_iot; 214 if (bus_space_map(wdr->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan), 215 PCIIDE_COMPAT_CMD_SIZE, 0, &wdr->cmd_baseioh) != 0) { 216 aprint_error("%s: couldn't map %s channel cmd regs\n", 217 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name); 218 goto bad; 219 } 220 221 wdr->ctl_iot = pa->pa_iot; 222 if (bus_space_map(wdr->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan), 223 PCIIDE_COMPAT_CTL_SIZE, 0, &wdr->ctl_ioh) != 0) { 224 aprint_error("%s: couldn't map %s channel ctl regs\n", 225 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name); 226 bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, 227 PCIIDE_COMPAT_CMD_SIZE); 228 goto bad; 229 } 230 231 for (i = 0; i < WDC_NREG; i++) { 232 if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i, 233 i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) { 234 aprint_error("%s: couldn't subregion %s channel " 235 "cmd regs\n", 236 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name); 237 goto bad; 238 } 239 } 240 wdc_init_shadow_regs(wdc_cp); 241 wdr->data32iot = wdr->cmd_iot; 242 wdr->data32ioh = wdr->cmd_iohs[0]; 243 return; 244 245 bad: 246 cp->ata_channel.ch_flags |= ATACH_DISABLED; 247 return; 248 } 249 250 void 251 pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr) 252 struct pci_attach_args * pa; 253 struct pciide_channel *cp; 254 bus_size_t *cmdsizep, *ctlsizep; 255 int (*pci_intr) __P((void *)); 256 { 257 struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel); 258 struct ata_channel *wdc_cp = &cp->ata_channel; 259 struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp); 260 const char *intrstr; 261 pci_intr_handle_t intrhandle; 262 int i; 263 264 cp->compat = 0; 265 266 if (sc->sc_pci_ih == NULL) { 267 if (pci_intr_map(pa, &intrhandle) != 0) { 268 aprint_error("%s: couldn't map native-PCI interrupt\n", 269 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname); 270 goto bad; 271 } 272 intrstr = pci_intr_string(pa->pa_pc, intrhandle); 273 sc->sc_pci_ih = pci_intr_establish(pa->pa_pc, 274 intrhandle, IPL_BIO, pci_intr, sc); 275 if (sc->sc_pci_ih != NULL) { 276 aprint_normal("%s: using %s for native-PCI interrupt\n", 277 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, 278 intrstr ? intrstr : "unknown interrupt"); 279 } else { 280 aprint_error( 281 "%s: couldn't establish native-PCI interrupt", 282 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname); 283 if (intrstr != NULL) 284 aprint_normal(" at %s", intrstr); 285 aprint_normal("\n"); 286 goto bad; 287 } 288 } 289 cp->ih = sc->sc_pci_ih; 290 if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->ch_channel), 291 PCI_MAPREG_TYPE_IO, 0, 292 &wdr->cmd_iot, &wdr->cmd_baseioh, NULL, cmdsizep) != 0) { 293 aprint_error("%s: couldn't map %s channel cmd regs\n", 294 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name); 295 goto bad; 296 } 297 298 if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->ch_channel), 299 PCI_MAPREG_TYPE_IO, 0, 300 &wdr->ctl_iot, &cp->ctl_baseioh, NULL, ctlsizep) != 0) { 301 aprint_error("%s: couldn't map %s channel ctl regs\n", 302 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name); 303 bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, 304 *cmdsizep); 305 goto bad; 306 } 307 /* 308 * In native mode, 4 bytes of I/O space are mapped for the control 309 * register, the control register is at offset 2. Pass the generic 310 * code a handle for only one byte at the right offset. 311 */ 312 if (bus_space_subregion(wdr->ctl_iot, cp->ctl_baseioh, 2, 1, 313 &wdr->ctl_ioh) != 0) { 314 aprint_error("%s: unable to subregion %s channel ctl regs\n", 315 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name); 316 bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, 317 *cmdsizep); 318 bus_space_unmap(wdr->cmd_iot, cp->ctl_baseioh, *ctlsizep); 319 goto bad; 320 } 321 322 for (i = 0; i < WDC_NREG; i++) { 323 if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i, 324 i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) { 325 aprint_error("%s: couldn't subregion %s channel " 326 "cmd regs\n", 327 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name); 328 goto bad; 329 } 330 } 331 wdc_init_shadow_regs(wdc_cp); 332 wdr->data32iot = wdr->cmd_iot; 333 wdr->data32ioh = wdr->cmd_iohs[0]; 334 return; 335 336 bad: 337 cp->ata_channel.ch_flags |= ATACH_DISABLED; 338 return; 339 } 340 341 void 342 pciide_mapreg_dma(sc, pa) 343 struct pciide_softc *sc; 344 struct pci_attach_args *pa; 345 { 346 pcireg_t maptype; 347 bus_addr_t addr; 348 struct pciide_channel *pc; 349 int reg, chan; 350 bus_size_t size; 351 352 /* 353 * Map DMA registers 354 * 355 * Note that sc_dma_ok is the right variable to test to see if 356 * DMA can be done. If the interface doesn't support DMA, 357 * sc_dma_ok will never be non-zero. If the DMA regs couldn't 358 * be mapped, it'll be zero. I.e., sc_dma_ok will only be 359 * non-zero if the interface supports DMA and the registers 360 * could be mapped. 361 * 362 * XXX Note that despite the fact that the Bus Master IDE specs 363 * XXX say that "The bus master IDE function uses 16 bytes of IO 364 * XXX space," some controllers (at least the United 365 * XXX Microelectronics UM8886BF) place it in memory space. 366 */ 367 maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, 368 PCIIDE_REG_BUS_MASTER_DMA); 369 370 switch (maptype) { 371 case PCI_MAPREG_TYPE_IO: 372 sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag, 373 PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO, 374 &addr, NULL, NULL) == 0); 375 if (sc->sc_dma_ok == 0) { 376 aprint_normal( 377 ", but unused (couldn't query registers)"); 378 break; 379 } 380 if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE) 381 && addr >= 0x10000) { 382 sc->sc_dma_ok = 0; 383 aprint_normal( 384 ", but unused (registers at unsafe address " 385 "%#lx)", (unsigned long)addr); 386 break; 387 } 388 /* FALLTHROUGH */ 389 390 case PCI_MAPREG_MEM_TYPE_32BIT: 391 sc->sc_dma_ok = (pci_mapreg_map(pa, 392 PCIIDE_REG_BUS_MASTER_DMA, maptype, 0, 393 &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, NULL) == 0); 394 sc->sc_dmat = pa->pa_dmat; 395 if (sc->sc_dma_ok == 0) { 396 aprint_normal(", but unused (couldn't map registers)"); 397 } else { 398 sc->sc_wdcdev.dma_arg = sc; 399 sc->sc_wdcdev.dma_init = pciide_dma_init; 400 sc->sc_wdcdev.dma_start = pciide_dma_start; 401 sc->sc_wdcdev.dma_finish = pciide_dma_finish; 402 } 403 404 if (sc->sc_wdcdev.sc_atac.atac_dev.dv_cfdata->cf_flags & 405 PCIIDE_OPTIONS_NODMA) { 406 aprint_normal( 407 ", but unused (forced off by config file)"); 408 sc->sc_dma_ok = 0; 409 } 410 break; 411 412 default: 413 sc->sc_dma_ok = 0; 414 aprint_normal( 415 ", but unsupported register maptype (0x%x)", maptype); 416 } 417 418 if (sc->sc_dma_ok == 0) 419 return; 420 421 /* 422 * Set up the default handles for the DMA registers. 423 * Just reserve 32 bits for each handle, unless space 424 * doesn't permit it. 425 */ 426 for (chan = 0; chan < PCIIDE_NUM_CHANNELS; chan++) { 427 pc = &sc->pciide_channels[chan]; 428 for (reg = 0; reg < IDEDMA_NREGS; reg++) { 429 size = 4; 430 if (size > (IDEDMA_SCH_OFFSET - reg)) 431 size = IDEDMA_SCH_OFFSET - reg; 432 if (bus_space_subregion(sc->sc_dma_iot, sc->sc_dma_ioh, 433 IDEDMA_SCH_OFFSET * chan + reg, size, 434 &pc->dma_iohs[reg]) != 0) { 435 sc->sc_dma_ok = 0; 436 aprint_normal(", but can't subregion offset %d " 437 "size %lu", reg, (u_long)size); 438 return; 439 } 440 } 441 } 442 } 443 444 int 445 pciide_compat_intr(arg) 446 void *arg; 447 { 448 struct pciide_channel *cp = arg; 449 450 #ifdef DIAGNOSTIC 451 /* should only be called for a compat channel */ 452 if (cp->compat == 0) 453 panic("pciide compat intr called for non-compat chan %p", cp); 454 #endif 455 return (wdcintr(&cp->ata_channel)); 456 } 457 458 int 459 pciide_pci_intr(arg) 460 void *arg; 461 { 462 struct pciide_softc *sc = arg; 463 struct pciide_channel *cp; 464 struct ata_channel *wdc_cp; 465 int i, rv, crv; 466 467 rv = 0; 468 for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) { 469 cp = &sc->pciide_channels[i]; 470 wdc_cp = &cp->ata_channel; 471 472 /* If a compat channel skip. */ 473 if (cp->compat) 474 continue; 475 /* if this channel not waiting for intr, skip */ 476 if ((wdc_cp->ch_flags & ATACH_IRQ_WAIT) == 0) 477 continue; 478 479 crv = wdcintr(wdc_cp); 480 if (crv == 0) 481 ; /* leave rv alone */ 482 else if (crv == 1) 483 rv = 1; /* claim the intr */ 484 else if (rv == 0) /* crv should be -1 in this case */ 485 rv = crv; /* if we've done no better, take it */ 486 } 487 return (rv); 488 } 489 490 void 491 pciide_channel_dma_setup(cp) 492 struct pciide_channel *cp; 493 { 494 int drive, s; 495 struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel); 496 struct ata_drive_datas *drvp; 497 498 KASSERT(cp->ata_channel.ch_ndrive != 0); 499 500 for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) { 501 drvp = &cp->ata_channel.ch_drive[drive]; 502 /* If no drive, skip */ 503 if ((drvp->drive_flags & DRIVE) == 0) 504 continue; 505 /* setup DMA if needed */ 506 if (((drvp->drive_flags & DRIVE_DMA) == 0 && 507 (drvp->drive_flags & DRIVE_UDMA) == 0) || 508 sc->sc_dma_ok == 0) { 509 s = splbio(); 510 drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA); 511 splx(s); 512 continue; 513 } 514 if (pciide_dma_table_setup(sc, cp->ata_channel.ch_channel, 515 drive) != 0) { 516 /* Abort DMA setup */ 517 s = splbio(); 518 drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA); 519 splx(s); 520 continue; 521 } 522 } 523 } 524 525 int 526 pciide_dma_table_setup(sc, channel, drive) 527 struct pciide_softc *sc; 528 int channel, drive; 529 { 530 bus_dma_segment_t seg; 531 int error, rseg; 532 const bus_size_t dma_table_size = 533 sizeof(struct idedma_table) * NIDEDMA_TABLES; 534 struct pciide_dma_maps *dma_maps = 535 &sc->pciide_channels[channel].dma_maps[drive]; 536 537 /* If table was already allocated, just return */ 538 if (dma_maps->dma_table) 539 return 0; 540 541 /* Allocate memory for the DMA tables and map it */ 542 if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size, 543 IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &seg, 1, &rseg, 544 BUS_DMA_NOWAIT)) != 0) { 545 aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, 546 channel, "allocate", drive, error); 547 return error; 548 } 549 if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg, 550 dma_table_size, 551 (caddr_t *)&dma_maps->dma_table, 552 BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) { 553 aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, 554 channel, "map", drive, error); 555 return error; 556 } 557 ATADEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, " 558 "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size, 559 (unsigned long)seg.ds_addr), DEBUG_PROBE); 560 /* Create and load table DMA map for this disk */ 561 if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size, 562 1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT, 563 &dma_maps->dmamap_table)) != 0) { 564 aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, 565 channel, "create", drive, error); 566 return error; 567 } 568 if ((error = bus_dmamap_load(sc->sc_dmat, 569 dma_maps->dmamap_table, 570 dma_maps->dma_table, 571 dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) { 572 aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, 573 channel, "load", drive, error); 574 return error; 575 } 576 ATADEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n", 577 (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr), 578 DEBUG_PROBE); 579 /* Create a xfer DMA map for this drive */ 580 if ((error = bus_dmamap_create(sc->sc_dmat, IDEDMA_BYTE_COUNT_MAX, 581 NIDEDMA_TABLES, sc->sc_dma_maxsegsz, sc->sc_dma_boundary, 582 BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW, 583 &dma_maps->dmamap_xfer)) != 0) { 584 aprint_error(dmaerrfmt, sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, 585 channel, "create xfer", drive, error); 586 return error; 587 } 588 return 0; 589 } 590 591 int 592 pciide_dma_init(v, channel, drive, databuf, datalen, flags) 593 void *v; 594 int channel, drive; 595 void *databuf; 596 size_t datalen; 597 int flags; 598 { 599 struct pciide_softc *sc = v; 600 int error, seg; 601 struct pciide_channel *cp = &sc->pciide_channels[channel]; 602 struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive]; 603 604 error = bus_dmamap_load(sc->sc_dmat, 605 dma_maps->dmamap_xfer, 606 databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING | 607 ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE)); 608 if (error) { 609 printf(dmaerrfmt, sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, 610 channel, "load xfer", drive, error); 611 return error; 612 } 613 614 bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0, 615 dma_maps->dmamap_xfer->dm_mapsize, 616 (flags & WDC_DMA_READ) ? 617 BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE); 618 619 for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) { 620 #ifdef DIAGNOSTIC 621 /* A segment must not cross a 64k boundary */ 622 { 623 u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr; 624 u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len; 625 if ((phys & ~IDEDMA_BYTE_COUNT_MASK) != 626 ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) { 627 printf("pciide_dma: segment %d physical addr 0x%lx" 628 " len 0x%lx not properly aligned\n", 629 seg, phys, len); 630 panic("pciide_dma: buf align"); 631 } 632 } 633 #endif 634 dma_maps->dma_table[seg].base_addr = 635 htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr); 636 dma_maps->dma_table[seg].byte_count = 637 htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len & 638 IDEDMA_BYTE_COUNT_MASK); 639 ATADEBUG_PRINT(("\t seg %d len %d addr 0x%x\n", 640 seg, le32toh(dma_maps->dma_table[seg].byte_count), 641 le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA); 642 643 } 644 dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |= 645 htole32(IDEDMA_BYTE_COUNT_EOT); 646 647 bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0, 648 dma_maps->dmamap_table->dm_mapsize, 649 BUS_DMASYNC_PREWRITE); 650 651 /* Maps are ready. Start DMA function */ 652 #ifdef DIAGNOSTIC 653 if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) { 654 printf("pciide_dma_init: addr 0x%lx not properly aligned\n", 655 (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr); 656 panic("pciide_dma_init: table align"); 657 } 658 #endif 659 660 /* Clear status bits */ 661 bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0, 662 bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0)); 663 /* Write table addr */ 664 bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0, 665 dma_maps->dmamap_table->dm_segs[0].ds_addr); 666 /* set read/write */ 667 bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0, 668 ((flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE : 0) | cp->idedma_cmd); 669 /* remember flags */ 670 dma_maps->dma_flags = flags; 671 return 0; 672 } 673 674 void 675 pciide_dma_start(v, channel, drive) 676 void *v; 677 int channel, drive; 678 { 679 struct pciide_softc *sc = v; 680 struct pciide_channel *cp = &sc->pciide_channels[channel]; 681 682 ATADEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS); 683 bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0, 684 bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0) 685 | IDEDMA_CMD_START); 686 } 687 688 int 689 pciide_dma_finish(v, channel, drive, force) 690 void *v; 691 int channel, drive; 692 int force; 693 { 694 struct pciide_softc *sc = v; 695 u_int8_t status; 696 int error = 0; 697 struct pciide_channel *cp = &sc->pciide_channels[channel]; 698 struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive]; 699 700 status = bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0); 701 ATADEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status), 702 DEBUG_XFERS); 703 704 if (force == WDC_DMAEND_END && (status & IDEDMA_CTL_INTR) == 0) 705 return WDC_DMAST_NOIRQ; 706 707 /* stop DMA channel */ 708 bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0, 709 bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0) 710 & ~IDEDMA_CMD_START); 711 712 /* Unload the map of the data buffer */ 713 bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0, 714 dma_maps->dmamap_xfer->dm_mapsize, 715 (dma_maps->dma_flags & WDC_DMA_READ) ? 716 BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE); 717 bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer); 718 719 if ((status & IDEDMA_CTL_ERR) != 0 && force != WDC_DMAEND_ABRT_QUIET) { 720 printf("%s:%d:%d: bus-master DMA error: status=0x%x\n", 721 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, channel, drive, 722 status); 723 error |= WDC_DMAST_ERR; 724 } 725 726 if ((status & IDEDMA_CTL_INTR) == 0 && force != WDC_DMAEND_ABRT_QUIET) { 727 printf("%s:%d:%d: bus-master DMA error: missing interrupt, " 728 "status=0x%x\n", sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, 729 channel, drive, status); 730 error |= WDC_DMAST_NOIRQ; 731 } 732 733 if ((status & IDEDMA_CTL_ACT) != 0 && force != WDC_DMAEND_ABRT_QUIET) { 734 /* data underrun, may be a valid condition for ATAPI */ 735 error |= WDC_DMAST_UNDER; 736 } 737 return error; 738 } 739 740 void 741 pciide_irqack(chp) 742 struct ata_channel *chp; 743 { 744 struct pciide_channel *cp = CHAN_TO_PCHAN(chp); 745 struct pciide_softc *sc = CHAN_TO_PCIIDE(chp); 746 747 /* clear status bits in IDE DMA registers */ 748 bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0, 749 bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0)); 750 } 751 752 /* some common code used by several chip_map */ 753 int 754 pciide_chansetup(sc, channel, interface) 755 struct pciide_softc *sc; 756 int channel; 757 pcireg_t interface; 758 { 759 struct pciide_channel *cp = &sc->pciide_channels[channel]; 760 sc->wdc_chanarray[channel] = &cp->ata_channel; 761 cp->name = PCIIDE_CHANNEL_NAME(channel); 762 cp->ata_channel.ch_channel = channel; 763 cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac; 764 cp->ata_channel.ch_queue = 765 malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT); 766 if (cp->ata_channel.ch_queue == NULL) { 767 aprint_error("%s %s channel: " 768 "can't allocate memory for command queue", 769 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name); 770 return 0; 771 } 772 aprint_normal("%s: %s channel %s to %s mode\n", 773 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name, 774 (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ? 775 "configured" : "wired", 776 (interface & PCIIDE_INTERFACE_PCI(channel)) ? 777 "native-PCI" : "compatibility"); 778 return 1; 779 } 780 781 /* some common code used by several chip channel_map */ 782 void 783 pciide_mapchan(pa, cp, interface, cmdsizep, ctlsizep, pci_intr) 784 struct pci_attach_args *pa; 785 struct pciide_channel *cp; 786 pcireg_t interface; 787 bus_size_t *cmdsizep, *ctlsizep; 788 int (*pci_intr) __P((void *)); 789 { 790 struct ata_channel *wdc_cp = &cp->ata_channel; 791 792 if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->ch_channel)) 793 pciide_mapregs_native(pa, cp, cmdsizep, ctlsizep, pci_intr); 794 else { 795 pciide_mapregs_compat(pa, cp, wdc_cp->ch_channel, cmdsizep, 796 ctlsizep); 797 if ((cp->ata_channel.ch_flags & ATACH_DISABLED) == 0) 798 pciide_map_compat_intr(pa, cp, wdc_cp->ch_channel); 799 } 800 wdcattach(wdc_cp); 801 } 802 803 /* 804 * generic code to map the compat intr. 805 */ 806 void 807 pciide_map_compat_intr(pa, cp, compatchan) 808 struct pci_attach_args *pa; 809 struct pciide_channel *cp; 810 int compatchan; 811 { 812 struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel); 813 814 #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH 815 cp->ih = 816 pciide_machdep_compat_intr_establish(&sc->sc_wdcdev.sc_atac.atac_dev, 817 pa, compatchan, pciide_compat_intr, cp); 818 if (cp->ih == NULL) { 819 #endif 820 aprint_error("%s: no compatibility interrupt for use by %s " 821 "channel\n", sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, 822 cp->name); 823 cp->ata_channel.ch_flags |= ATACH_DISABLED; 824 #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH 825 } 826 #endif 827 } 828 829 void 830 default_chip_map(sc, pa) 831 struct pciide_softc *sc; 832 struct pci_attach_args *pa; 833 { 834 struct pciide_channel *cp; 835 pcireg_t interface = PCI_INTERFACE(pa->pa_class); 836 pcireg_t csr; 837 int channel, drive, s; 838 struct ata_drive_datas *drvp; 839 u_int8_t idedma_ctl; 840 bus_size_t cmdsize, ctlsize; 841 char *failreason; 842 struct wdc_regs *wdr; 843 844 if (pciide_chipen(sc, pa) == 0) 845 return; 846 847 if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) { 848 aprint_normal("%s: bus-master DMA support present", 849 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname); 850 if (sc->sc_pp == &default_product_desc && 851 (sc->sc_wdcdev.sc_atac.atac_dev.dv_cfdata->cf_flags & 852 PCIIDE_OPTIONS_DMA) == 0) { 853 aprint_normal(", but unused (no driver support)"); 854 sc->sc_dma_ok = 0; 855 } else { 856 pciide_mapreg_dma(sc, pa); 857 if (sc->sc_dma_ok != 0) 858 aprint_normal(", used without full driver " 859 "support"); 860 } 861 } else { 862 aprint_normal("%s: hardware does not support DMA", 863 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname); 864 sc->sc_dma_ok = 0; 865 } 866 aprint_normal("\n"); 867 if (sc->sc_dma_ok) { 868 sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA; 869 sc->sc_wdcdev.irqack = pciide_irqack; 870 } 871 sc->sc_wdcdev.sc_atac.atac_pio_cap = 0; 872 sc->sc_wdcdev.sc_atac.atac_dma_cap = 0; 873 874 sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray; 875 sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS; 876 sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16; 877 878 wdc_allocate_regs(&sc->sc_wdcdev); 879 880 for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels; 881 channel++) { 882 cp = &sc->pciide_channels[channel]; 883 if (pciide_chansetup(sc, channel, interface) == 0) 884 continue; 885 wdr = CHAN_TO_WDC_REGS(&cp->ata_channel); 886 if (interface & PCIIDE_INTERFACE_PCI(channel)) 887 pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize, 888 pciide_pci_intr); 889 else 890 pciide_mapregs_compat(pa, cp, 891 cp->ata_channel.ch_channel, &cmdsize, &ctlsize); 892 if (cp->ata_channel.ch_flags & ATACH_DISABLED) 893 continue; 894 /* 895 * Check to see if something appears to be there. 896 */ 897 failreason = NULL; 898 /* 899 * In native mode, always enable the controller. It's 900 * not possible to have an ISA board using the same address 901 * anyway. 902 */ 903 if (interface & PCIIDE_INTERFACE_PCI(channel)) { 904 wdcattach(&cp->ata_channel); 905 continue; 906 } 907 if (!wdcprobe(&cp->ata_channel)) { 908 failreason = "not responding; disabled or no drives?"; 909 goto next; 910 } 911 /* 912 * Now, make sure it's actually attributable to this PCI IDE 913 * channel by trying to access the channel again while the 914 * PCI IDE controller's I/O space is disabled. (If the 915 * channel no longer appears to be there, it belongs to 916 * this controller.) YUCK! 917 */ 918 csr = pci_conf_read(sc->sc_pc, sc->sc_tag, 919 PCI_COMMAND_STATUS_REG); 920 pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG, 921 csr & ~PCI_COMMAND_IO_ENABLE); 922 if (wdcprobe(&cp->ata_channel)) 923 failreason = "other hardware responding at addresses"; 924 pci_conf_write(sc->sc_pc, sc->sc_tag, 925 PCI_COMMAND_STATUS_REG, csr); 926 next: 927 if (failreason) { 928 aprint_error("%s: %s channel ignored (%s)\n", 929 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name, 930 failreason); 931 cp->ata_channel.ch_flags |= ATACH_DISABLED; 932 bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, 933 cmdsize); 934 bus_space_unmap(wdr->ctl_iot, wdr->ctl_ioh, ctlsize); 935 } else { 936 pciide_map_compat_intr(pa, cp, 937 cp->ata_channel.ch_channel); 938 wdcattach(&cp->ata_channel); 939 } 940 } 941 942 if (sc->sc_dma_ok == 0) 943 return; 944 945 /* Allocate DMA maps */ 946 for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels; 947 channel++) { 948 idedma_ctl = 0; 949 cp = &sc->pciide_channels[channel]; 950 for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) { 951 drvp = &cp->ata_channel.ch_drive[drive]; 952 /* If no drive, skip */ 953 if ((drvp->drive_flags & DRIVE) == 0) 954 continue; 955 if ((drvp->drive_flags & DRIVE_DMA) == 0) 956 continue; 957 if (pciide_dma_table_setup(sc, channel, drive) != 0) { 958 /* Abort DMA setup */ 959 aprint_error( 960 "%s:%d:%d: can't allocate DMA maps, " 961 "using PIO transfers\n", 962 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, 963 channel, drive); 964 s = splbio(); 965 drvp->drive_flags &= ~DRIVE_DMA; 966 splx(s); 967 } 968 aprint_normal("%s:%d:%d: using DMA data transfers\n", 969 sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, 970 channel, drive); 971 idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive); 972 } 973 if (idedma_ctl != 0) { 974 /* Add software bits in status register */ 975 bus_space_write_1(sc->sc_dma_iot, 976 cp->dma_iohs[IDEDMA_CTL], 0, idedma_ctl); 977 } 978 } 979 } 980 981 void 982 sata_setup_channel(chp) 983 struct ata_channel *chp; 984 { 985 struct ata_drive_datas *drvp; 986 int drive, s; 987 u_int32_t idedma_ctl; 988 struct pciide_channel *cp = CHAN_TO_PCHAN(chp); 989 struct pciide_softc *sc = CHAN_TO_PCIIDE(chp); 990 991 /* setup DMA if needed */ 992 pciide_channel_dma_setup(cp); 993 994 idedma_ctl = 0; 995 996 for (drive = 0; drive < cp->ata_channel.ch_ndrive; drive++) { 997 drvp = &chp->ch_drive[drive]; 998 /* If no drive, skip */ 999 if ((drvp->drive_flags & DRIVE) == 0) 1000 continue; 1001 if (drvp->drive_flags & DRIVE_UDMA) { 1002 /* use Ultra/DMA */ 1003 s = splbio(); 1004 drvp->drive_flags &= ~DRIVE_DMA; 1005 splx(s); 1006 idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive); 1007 } else if (drvp->drive_flags & DRIVE_DMA) { 1008 idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive); 1009 } 1010 } 1011 1012 /* 1013 * Nothing to do to setup modes; it is meaningless in S-ATA 1014 * (but many S-ATA drives still want to get the SET_FEATURE 1015 * command). 1016 */ 1017 if (idedma_ctl != 0) { 1018 /* Add software bits in status register */ 1019 bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0, 1020 idedma_ctl); 1021 } 1022 } 1023