xref: /netbsd-src/sys/arch/arm/sunxi/sun9i_a80_ccu.c (revision 6e54367a22fbc89a1139d033e95bec0c0cf0975b)
1*6e54367aSthorpej /* $NetBSD: sun9i_a80_ccu.c,v 1.4 2021/01/27 03:10:20 thorpej Exp $ */
2d72f6453Sjmcneill 
3d72f6453Sjmcneill /*-
4d72f6453Sjmcneill  * Copyright (c) 2017 Jared McNeill <jmcneill@invisible.ca>
5d72f6453Sjmcneill  * All rights reserved.
6d72f6453Sjmcneill  *
7d72f6453Sjmcneill  * Redistribution and use in source and binary forms, with or without
8d72f6453Sjmcneill  * modification, are permitted provided that the following conditions
9d72f6453Sjmcneill  * are met:
10d72f6453Sjmcneill  * 1. Redistributions of source code must retain the above copyright
11d72f6453Sjmcneill  *    notice, this list of conditions and the following disclaimer.
12d72f6453Sjmcneill  * 2. Redistributions in binary form must reproduce the above copyright
13d72f6453Sjmcneill  *    notice, this list of conditions and the following disclaimer in the
14d72f6453Sjmcneill  *    documentation and/or other materials provided with the distribution.
15d72f6453Sjmcneill  *
16d72f6453Sjmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17d72f6453Sjmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18d72f6453Sjmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19d72f6453Sjmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20d72f6453Sjmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21d72f6453Sjmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22d72f6453Sjmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23d72f6453Sjmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24d72f6453Sjmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25d72f6453Sjmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26d72f6453Sjmcneill  * SUCH DAMAGE.
27d72f6453Sjmcneill  */
28d72f6453Sjmcneill 
29d72f6453Sjmcneill #include <sys/cdefs.h>
30d72f6453Sjmcneill 
31*6e54367aSthorpej __KERNEL_RCSID(1, "$NetBSD: sun9i_a80_ccu.c,v 1.4 2021/01/27 03:10:20 thorpej Exp $");
32d72f6453Sjmcneill 
33d72f6453Sjmcneill #include <sys/param.h>
34d72f6453Sjmcneill #include <sys/bus.h>
35d72f6453Sjmcneill #include <sys/device.h>
36d72f6453Sjmcneill #include <sys/systm.h>
37d72f6453Sjmcneill 
38d72f6453Sjmcneill #include <dev/fdt/fdtvar.h>
39d72f6453Sjmcneill 
40d72f6453Sjmcneill #include <arm/sunxi/sunxi_ccu.h>
41d72f6453Sjmcneill #include <arm/sunxi/sun9i_a80_ccu.h>
42d72f6453Sjmcneill 
43d72f6453Sjmcneill /* CCU */
44250aab90Sjmcneill #define	PLL_C0CPUX_CTRL_REG	0x000
45250aab90Sjmcneill #define	PLL_C1CPUX_CTRL_REG	0x004
46d72f6453Sjmcneill #define	PLL_PERIPH0_CTRL_REG	0x00c
47d72f6453Sjmcneill #define	PLL_PERIPH1_CTRL_REG	0x02c
48250aab90Sjmcneill #define	CPU_CLK_SRC_REG		0x050
49250aab90Sjmcneill #define	 CPU_CLK_SRC_SELECT(cluster)	__BIT((cluster) * 8)
50d72f6453Sjmcneill #define	GTBUS_CLK_CFG_REG	0x05c
51d72f6453Sjmcneill #define	AHB0_CLK_CFG_REG	0x060
52d72f6453Sjmcneill #define	AHB1_CLK_CFG_REG	0x064
53d72f6453Sjmcneill #define	AHB2_CLK_CFG_REG	0x068
54d72f6453Sjmcneill #define	APB0_CLK_CFG_REG	0x070
55d72f6453Sjmcneill #define	APB1_CLK_CFG_REG	0x074
56250aab90Sjmcneill #define	PLL_STABLE_STATUS_REG	0x09c
57d72f6453Sjmcneill 
58d72f6453Sjmcneill /* CCU_SCLK */
59d72f6453Sjmcneill #define	SDMMC0_CLK_REG		0x410
60d72f6453Sjmcneill #define	SDMMC1_CLK_REG		0x414
61d72f6453Sjmcneill #define	SDMMC2_CLK_REG		0x418
62d72f6453Sjmcneill #define	BUS_CLK_GATING_REG0	0x580
63d72f6453Sjmcneill #define	BUS_CLK_GATING_REG1	0x584
64d72f6453Sjmcneill #define	BUS_CLK_GATING_REG2	0x588
65d72f6453Sjmcneill #define	BUS_CLK_GATING_REG3	0x590
66d72f6453Sjmcneill #define	BUS_CLK_GATING_REG4	0x594
67d72f6453Sjmcneill #define	BUS_SOFT_RST_REG0	0x5a0
68d72f6453Sjmcneill #define	BUS_SOFT_RST_REG1	0x5a4
69d72f6453Sjmcneill #define	BUS_SOFT_RST_REG2	0x5a8
70d72f6453Sjmcneill #define	BUS_SOFT_RST_REG3	0x5b0
71d72f6453Sjmcneill #define	BUS_SOFT_RST_REG4	0x5b4
72d72f6453Sjmcneill 
73d72f6453Sjmcneill static int sun9i_a80_ccu_match(device_t, cfdata_t, void *);
74d72f6453Sjmcneill static void sun9i_a80_ccu_attach(device_t, device_t, void *);
75d72f6453Sjmcneill 
76*6e54367aSthorpej static const struct device_compatible_entry compat_data[] = {
77*6e54367aSthorpej 	{ .compat = "allwinner,sun9i-a80-ccu" },
78*6e54367aSthorpej 	DEVICE_COMPAT_EOL
79d72f6453Sjmcneill };
80d72f6453Sjmcneill 
81d72f6453Sjmcneill CFATTACH_DECL_NEW(sunxi_a80_ccu, sizeof(struct sunxi_ccu_softc),
82d72f6453Sjmcneill 	sun9i_a80_ccu_match, sun9i_a80_ccu_attach, NULL, NULL);
83d72f6453Sjmcneill 
84d72f6453Sjmcneill static struct sunxi_ccu_reset sun9i_a80_ccu_resets[] = {
85d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_FD, BUS_SOFT_RST_REG0, 0),
86d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_GPU_CTRL, BUS_SOFT_RST_REG0, 3),
87d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_SS, BUS_SOFT_RST_REG0, 5),
88d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_MMC, BUS_SOFT_RST_REG0, 8),
89d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_NAND1, BUS_SOFT_RST_REG0, 12),
90d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_NAND0, BUS_SOFT_RST_REG0, 13),
91d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_TS, BUS_SOFT_RST_REG0, 18),
92d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_SPI0, BUS_SOFT_RST_REG0, 20),
93d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_SPI1, BUS_SOFT_RST_REG0, 21),
94d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_SPI2, BUS_SOFT_RST_REG0, 22),
95d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_SPI3, BUS_SOFT_RST_REG0, 23),
96d72f6453Sjmcneill 
97d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_OTG_PHY, BUS_SOFT_RST_REG1, 1),
985eb81fddSjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_GMAC, BUS_SOFT_RST_REG1, 17),
99d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_MSGBOX, BUS_SOFT_RST_REG1, 21),
100d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_SPINLOCK, BUS_SOFT_RST_REG1, 22),
101d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_HSTIMER, BUS_SOFT_RST_REG1, 23),
102d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_DMA, BUS_SOFT_RST_REG1, 24),
103d72f6453Sjmcneill 
104d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_LCD0, BUS_SOFT_RST_REG2, 0),
105d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_LCD1, BUS_SOFT_RST_REG2, 1),
106d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_CSI, BUS_SOFT_RST_REG2, 4),
107d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_DE, BUS_SOFT_RST_REG2, 7),
108d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_MP, BUS_SOFT_RST_REG2, 8),
109d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_GPU, BUS_SOFT_RST_REG2, 9),
110d72f6453Sjmcneill 
111d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_LRADC, BUS_SOFT_RST_REG3, 15),
112d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_GPADC, BUS_SOFT_RST_REG3, 17),
113d72f6453Sjmcneill 
114d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_I2C0, BUS_SOFT_RST_REG4, 0),
115d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_I2C1, BUS_SOFT_RST_REG4, 1),
116d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_I2C2, BUS_SOFT_RST_REG4, 2),
117d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_I2C3, BUS_SOFT_RST_REG4, 3),
118d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_I2C4, BUS_SOFT_RST_REG4, 4),
119d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_UART0, BUS_SOFT_RST_REG4, 16),
120d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_UART1, BUS_SOFT_RST_REG4, 17),
121d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_UART2, BUS_SOFT_RST_REG4, 18),
122d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_UART3, BUS_SOFT_RST_REG4, 19),
123d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_UART4, BUS_SOFT_RST_REG4, 20),
124d72f6453Sjmcneill 	SUNXI_CCU_RESET(A80_RST_BUS_UART5, BUS_SOFT_RST_REG4, 21),
125d72f6453Sjmcneill };
126d72f6453Sjmcneill 
127d72f6453Sjmcneill static const char *gtbus_parents[] = { "hosc", "pll_periph0", "pll_periph1" };
128d72f6453Sjmcneill static const char *ahb0_parents[] = { "gtbus", "pll_periph0", "pll_periph1" };
129d72f6453Sjmcneill static const char *ahb1_parents[] = { "gtbus", "pll_periph0", "pll_periph1" };
130d72f6453Sjmcneill static const char *ahb2_parents[] = { "hosc", "pll_periph0", "pll_periph1" };
131d72f6453Sjmcneill static const char *apb_parents[] = { "hosc", "pll_periph0" };
132d72f6453Sjmcneill static const char *mmc_parents[] = { "hosc", "pll_periph0" };
133d72f6453Sjmcneill 
134250aab90Sjmcneill static kmutex_t cpux_axi_cfg_lock;
135250aab90Sjmcneill 
136250aab90Sjmcneill static int
sun9i_a80_ccu_cpux_set_rate(struct sunxi_ccu_softc * sc,struct sunxi_ccu_clk * clk,u_int rate)137250aab90Sjmcneill sun9i_a80_ccu_cpux_set_rate(struct sunxi_ccu_softc *sc,
138250aab90Sjmcneill     struct sunxi_ccu_clk *clk, u_int rate)
139250aab90Sjmcneill {
140250aab90Sjmcneill 	const int cluster = clk->u.nkmp.reg == PLL_C0CPUX_CTRL_REG ? 0 : 1;
141250aab90Sjmcneill 	struct sunxi_ccu_nkmp *nkmp = &clk->u.nkmp;
142250aab90Sjmcneill 	uint32_t val;
143250aab90Sjmcneill 	u_int n;
144250aab90Sjmcneill 
145250aab90Sjmcneill 	n = rate / 24000000;
146250aab90Sjmcneill 	if (n < 0x11 || n > 0xff)
147250aab90Sjmcneill 		return EINVAL;
148250aab90Sjmcneill 
149250aab90Sjmcneill 	/* Switch cluster to OSC24M clock */
150250aab90Sjmcneill 	mutex_enter(&cpux_axi_cfg_lock);
151250aab90Sjmcneill 	val = CCU_READ(sc, CPU_CLK_SRC_REG);
152250aab90Sjmcneill 	val &= ~CPU_CLK_SRC_SELECT(cluster);
153250aab90Sjmcneill 	CCU_WRITE(sc, CPU_CLK_SRC_REG, val);
154250aab90Sjmcneill 	mutex_exit(&cpux_axi_cfg_lock);
155250aab90Sjmcneill 
156250aab90Sjmcneill 	/* Set new PLL rate */
157250aab90Sjmcneill 	val = CCU_READ(sc, nkmp->reg);
158250aab90Sjmcneill 	val &= ~nkmp->n;
159250aab90Sjmcneill 	val |= __SHIFTIN(n, nkmp->n);
160250aab90Sjmcneill 	CCU_WRITE(sc, nkmp->reg, val);
161250aab90Sjmcneill 
162250aab90Sjmcneill 	/* Wait for PLL lock */
163250aab90Sjmcneill 	while ((CCU_READ(sc, PLL_STABLE_STATUS_REG) & nkmp->lock) == 0)
164250aab90Sjmcneill 		;
165250aab90Sjmcneill 
166250aab90Sjmcneill 	/* Switch cluster back to CPUX PLL */
167250aab90Sjmcneill 	mutex_enter(&cpux_axi_cfg_lock);
168250aab90Sjmcneill 	val = CCU_READ(sc, CPU_CLK_SRC_REG);
169250aab90Sjmcneill 	val |= CPU_CLK_SRC_SELECT(cluster);
170250aab90Sjmcneill 	CCU_WRITE(sc, CPU_CLK_SRC_SELECT(cluster), val);
171250aab90Sjmcneill 	mutex_exit(&cpux_axi_cfg_lock);
172250aab90Sjmcneill 
173250aab90Sjmcneill 	return 0;
174250aab90Sjmcneill }
175250aab90Sjmcneill 
176d72f6453Sjmcneill static struct sunxi_ccu_clk sun9i_a80_ccu_clks[] = {
177250aab90Sjmcneill 	[A80_CLK_C0CPUX] = {
178250aab90Sjmcneill 		.type = SUNXI_CCU_NKMP,
179250aab90Sjmcneill 		.base.name = "pll_c0cpux",
180250aab90Sjmcneill 		.u.nkmp.reg = PLL_C0CPUX_CTRL_REG,
181250aab90Sjmcneill 		.u.nkmp.parent = "hosc",
182250aab90Sjmcneill 		.u.nkmp.n = __BITS(15,8),
183250aab90Sjmcneill 		.u.nkmp.k = 0,
184250aab90Sjmcneill 		.u.nkmp.m = __BITS(1,0),
185250aab90Sjmcneill 		.u.nkmp.p = __BIT(16),
186250aab90Sjmcneill 		.u.nkmp.enable = __BIT(31),
187250aab90Sjmcneill 		.u.nkmp.flags = SUNXI_CCU_NKMP_SCALE_CLOCK |
188250aab90Sjmcneill 			SUNXI_CCU_NKMP_FACTOR_N_EXACT |
189250aab90Sjmcneill 			SUNXI_CCU_NKMP_FACTOR_P_X4,
190250aab90Sjmcneill 		.u.nkmp.lock = __BIT(1),        /* PLL_STABLE_STATUS_REG */
191250aab90Sjmcneill 		.u.nkmp.table = NULL,
192250aab90Sjmcneill 		.enable = sunxi_ccu_nkmp_enable,
193250aab90Sjmcneill 		.get_rate = sunxi_ccu_nkmp_get_rate,
194250aab90Sjmcneill 		.set_rate = sun9i_a80_ccu_cpux_set_rate,
195250aab90Sjmcneill 		.get_parent = sunxi_ccu_nkmp_get_parent,
196250aab90Sjmcneill 	},
197250aab90Sjmcneill 
198250aab90Sjmcneill 	[A80_CLK_C1CPUX] = {
199250aab90Sjmcneill 		.type = SUNXI_CCU_NKMP,
200250aab90Sjmcneill 		.base.name = "pll_c1cpux",
201250aab90Sjmcneill 		.u.nkmp.reg = PLL_C1CPUX_CTRL_REG,
202250aab90Sjmcneill 		.u.nkmp.parent = "hosc",
203250aab90Sjmcneill 		.u.nkmp.n = __BITS(15,8),
204250aab90Sjmcneill 		.u.nkmp.k = 0,
205250aab90Sjmcneill 		.u.nkmp.m = __BITS(1,0),
206250aab90Sjmcneill 		.u.nkmp.p = __BIT(16),
207250aab90Sjmcneill 		.u.nkmp.enable = __BIT(31),
208250aab90Sjmcneill 		.u.nkmp.flags = SUNXI_CCU_NKMP_SCALE_CLOCK |
209250aab90Sjmcneill 			SUNXI_CCU_NKMP_FACTOR_N_EXACT |
210250aab90Sjmcneill 			SUNXI_CCU_NKMP_FACTOR_P_X4,
211250aab90Sjmcneill 		.u.nkmp.lock = __BIT(1),        /* PLL_STABLE_STATUS_REG */
212250aab90Sjmcneill 		.u.nkmp.table = NULL,
213250aab90Sjmcneill 		.enable = sunxi_ccu_nkmp_enable,
214250aab90Sjmcneill 		.get_rate = sunxi_ccu_nkmp_get_rate,
215250aab90Sjmcneill 		.set_rate = sun9i_a80_ccu_cpux_set_rate,
216250aab90Sjmcneill 		.get_parent = sunxi_ccu_nkmp_get_parent,
217250aab90Sjmcneill 	},
218250aab90Sjmcneill 
219d72f6453Sjmcneill 	SUNXI_CCU_NKMP(A80_CLK_PLL_PERIPH0, "pll_periph0", "hosc",
220d72f6453Sjmcneill 	    PLL_PERIPH0_CTRL_REG,	/* reg */
221d72f6453Sjmcneill 	    __BITS(15,8),		/* n */
222d72f6453Sjmcneill 	    __BIT(16), 			/* k */
223d72f6453Sjmcneill 	    0,				/* m */
224d72f6453Sjmcneill 	    __BIT(18),			/* p */
225d72f6453Sjmcneill 	    __BIT(31),			/* enable */
226d72f6453Sjmcneill 	    SUNXI_CCU_NKMP_FACTOR_N_EXACT),
227d72f6453Sjmcneill 	SUNXI_CCU_NKMP(A80_CLK_PLL_PERIPH1, "pll_periph1", "hosc",
228d72f6453Sjmcneill 	    PLL_PERIPH1_CTRL_REG,	/* reg */
229d72f6453Sjmcneill 	    __BITS(15,8),		/* n */
230d72f6453Sjmcneill 	    __BIT(16), 			/* k */
231d72f6453Sjmcneill 	    0,				/* m */
232d72f6453Sjmcneill 	    __BIT(18),			/* p */
233d72f6453Sjmcneill 	    __BIT(31),			/* enable */
234d72f6453Sjmcneill 	    SUNXI_CCU_NKMP_FACTOR_N_EXACT),
235d72f6453Sjmcneill 
236d72f6453Sjmcneill 	SUNXI_CCU_DIV(A80_CLK_GTBUS, "gtbus", gtbus_parents,
237d72f6453Sjmcneill 	    GTBUS_CLK_CFG_REG,		/* reg */
238d72f6453Sjmcneill 	    __BITS(1,0),		/* div */
239d72f6453Sjmcneill 	    __BITS(25,24),		/* sel */
240d72f6453Sjmcneill 	    0),
241d72f6453Sjmcneill 
242d72f6453Sjmcneill 	SUNXI_CCU_DIV(A80_CLK_AHB0, "ahb0", ahb0_parents,
243d72f6453Sjmcneill 	    AHB0_CLK_CFG_REG,		/* reg */
244d72f6453Sjmcneill 	    __BITS(1,0),		/* div */
245d72f6453Sjmcneill 	    __BITS(25,24),		/* sel */
246d72f6453Sjmcneill 	    SUNXI_CCU_DIV_POWER_OF_TWO),
247d72f6453Sjmcneill 
248d72f6453Sjmcneill 	SUNXI_CCU_DIV(A80_CLK_AHB1, "ahb1", ahb1_parents,
249d72f6453Sjmcneill 	    AHB1_CLK_CFG_REG,		/* reg */
250d72f6453Sjmcneill 	    __BITS(1,0),		/* div */
251d72f6453Sjmcneill 	    __BITS(25,24),		/* sel */
252d72f6453Sjmcneill 	    SUNXI_CCU_DIV_POWER_OF_TWO),
253d72f6453Sjmcneill 
254d72f6453Sjmcneill 	SUNXI_CCU_DIV(A80_CLK_AHB2, "ahb2", ahb2_parents,
255d72f6453Sjmcneill 	    AHB2_CLK_CFG_REG,		/* reg */
256d72f6453Sjmcneill 	    __BITS(1,0),		/* div */
257d72f6453Sjmcneill 	    __BITS(25,24),		/* sel */
258d72f6453Sjmcneill 	    SUNXI_CCU_DIV_POWER_OF_TWO),
259d72f6453Sjmcneill 
260d72f6453Sjmcneill 	SUNXI_CCU_DIV(A80_CLK_APB0, "apb0", apb_parents,
261d72f6453Sjmcneill 	    APB0_CLK_CFG_REG,		/* reg */
262d72f6453Sjmcneill 	    __BITS(1,0),		/* div */
263d72f6453Sjmcneill 	    __BIT(24),			/* sel */
264d72f6453Sjmcneill 	    SUNXI_CCU_DIV_POWER_OF_TWO),
265d72f6453Sjmcneill 
266d72f6453Sjmcneill 	SUNXI_CCU_NM(A80_CLK_APB1, "apb1", apb_parents,
267d72f6453Sjmcneill 	    APB1_CLK_CFG_REG,		/* reg */
268d72f6453Sjmcneill 	    __BITS(17,16),		/* n */
269d72f6453Sjmcneill 	    __BITS(4,0),		/* m */
270d72f6453Sjmcneill 	    __BIT(24),			/* sel */
271d72f6453Sjmcneill 	    0,				/* enable */
272d72f6453Sjmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO),
273d72f6453Sjmcneill 
274d72f6453Sjmcneill 	SUNXI_CCU_NM(A80_CLK_MMC0, "mmc0", mmc_parents,
275d72f6453Sjmcneill 	    SDMMC0_CLK_REG,		/* reg */
276d72f6453Sjmcneill 	    __BITS(17,16),		/* n */
277d72f6453Sjmcneill 	    __BITS(3,0),		/* m */
278d72f6453Sjmcneill 	    __BITS(27,24),		/* sel */
279d72f6453Sjmcneill 	    __BIT(31),			/* enable */
280d72f6453Sjmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO),
281d72f6453Sjmcneill 	SUNXI_CCU_PHASE(A80_CLK_MMC0_SAMPLE, "mmc0_sample", "mmc0",
282d72f6453Sjmcneill 	    SDMMC0_CLK_REG, __BITS(22,20)),
283d72f6453Sjmcneill 	SUNXI_CCU_PHASE(A80_CLK_MMC0_OUTPUT, "mmc0_output", "mmc0",
284d72f6453Sjmcneill 	    SDMMC0_CLK_REG, __BITS(10,8)),
285d72f6453Sjmcneill 	SUNXI_CCU_NM(A80_CLK_MMC1, "mmc1", mmc_parents,
286d72f6453Sjmcneill 	    SDMMC1_CLK_REG,		/* reg */
287d72f6453Sjmcneill 	    __BITS(17,16),		/* n */
288d72f6453Sjmcneill 	    __BITS(3,0),		/* m */
289d72f6453Sjmcneill 	    __BITS(27,24),		/* sel */
290d72f6453Sjmcneill 	    __BIT(31),			/* enable */
291d72f6453Sjmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO),
292d72f6453Sjmcneill 	SUNXI_CCU_PHASE(A80_CLK_MMC1_SAMPLE, "mmc1_sample", "mmc1",
293d72f6453Sjmcneill 	    SDMMC1_CLK_REG, __BITS(22,20)),
294d72f6453Sjmcneill 	SUNXI_CCU_PHASE(A80_CLK_MMC1_OUTPUT, "mmc1_output", "mmc1",
295d72f6453Sjmcneill 	    SDMMC1_CLK_REG, __BITS(10,8)),
296d72f6453Sjmcneill 	SUNXI_CCU_NM(A80_CLK_MMC2, "mmc2", mmc_parents,
297d72f6453Sjmcneill 	    SDMMC2_CLK_REG,		/* reg */
298d72f6453Sjmcneill 	    __BITS(17,16),		/* n */
299d72f6453Sjmcneill 	    __BITS(3,0),		/* m */
300d72f6453Sjmcneill 	    __BITS(27,24),		/* sel */
301d72f6453Sjmcneill 	    __BIT(31),			/* enable */
302d72f6453Sjmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO),
303d72f6453Sjmcneill 	SUNXI_CCU_PHASE(A80_CLK_MMC2_SAMPLE, "mmc2_sample", "mmc2",
304d72f6453Sjmcneill 	    SDMMC2_CLK_REG, __BITS(22,20)),
305d72f6453Sjmcneill 	SUNXI_CCU_PHASE(A80_CLK_MMC2_OUTPUT, "mmc2_output", "mmc2",
306d72f6453Sjmcneill 	    SDMMC2_CLK_REG, __BITS(10,8)),
307d72f6453Sjmcneill 
308d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_FD, "ahb0-fd", "ahb0",
309d72f6453Sjmcneill 	    BUS_CLK_GATING_REG0, 0),
310d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_GPU_CTRL, "ahb0-gpu-ctrl", "ahb0",
311d72f6453Sjmcneill 	    BUS_CLK_GATING_REG0, 3),
312d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_SS, "ahb0-ss", "ahb0",
313d72f6453Sjmcneill 	    BUS_CLK_GATING_REG0, 5),
314d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_MMC, "ahb0-mmc", "ahb0",
315d72f6453Sjmcneill 	    BUS_CLK_GATING_REG0, 8),
316d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_NAND1, "ahb0-nand1", "ahb0",
317d72f6453Sjmcneill 	    BUS_CLK_GATING_REG0, 12),
318d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_NAND0, "ahb0-nand0", "ahb0",
319d72f6453Sjmcneill 	    BUS_CLK_GATING_REG0, 13),
320d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_TS, "ahb0-ts", "ahb0",
321d72f6453Sjmcneill 	    BUS_CLK_GATING_REG0, 18),
322d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_SPI0, "ahb0-spi0", "ahb0",
323d72f6453Sjmcneill 	    BUS_CLK_GATING_REG0, 20),
324d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_SPI1, "ahb0-spi1", "ahb0",
325d72f6453Sjmcneill 	    BUS_CLK_GATING_REG0, 21),
326d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_SPI2, "ahb0-spi2", "ahb0",
327d72f6453Sjmcneill 	    BUS_CLK_GATING_REG0, 22),
328d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_SPI3, "ahb0-spi3", "ahb0",
329d72f6453Sjmcneill 	    BUS_CLK_GATING_REG0, 23),
330d72f6453Sjmcneill 
331d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_USB, "ahb1-usb", "ahb1",
332d72f6453Sjmcneill 	    BUS_CLK_GATING_REG1, 1),
3335eb81fddSjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_GMAC, "ahb1-gmac", "ahb1",
3345eb81fddSjmcneill 	    BUS_CLK_GATING_REG1, 17),
335d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_MSGBOX, "ahb1-msgbox", "ahb1",
336d72f6453Sjmcneill 	    BUS_CLK_GATING_REG1, 21),
337d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_SPINLOCK, "ahb1-spinlock", "ahb1",
338d72f6453Sjmcneill 	    BUS_CLK_GATING_REG1, 22),
339d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_HSTIMER, "ahb1-hstimer", "ahb1",
340d72f6453Sjmcneill 	    BUS_CLK_GATING_REG1, 23),
341d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_DMA, "ahb1-dma", "ahb1",
342d72f6453Sjmcneill 	    BUS_CLK_GATING_REG1, 24),
343d72f6453Sjmcneill 
344d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_LCD0, "ahb2-lcd0", "ahb2",
345d72f6453Sjmcneill 	    BUS_CLK_GATING_REG2, 0),
346d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_LCD1, "ahb2-lcd1", "ahb2",
347d72f6453Sjmcneill 	    BUS_CLK_GATING_REG2, 1),
348d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_CSI, "ahb2-csi", "ahb2",
349d72f6453Sjmcneill 	    BUS_CLK_GATING_REG2, 4),
350d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_DE, "ahb2-de", "ahb2",
351d72f6453Sjmcneill 	    BUS_CLK_GATING_REG2, 7),
352d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_MP, "ahb2-mp", "ahb2",
353d72f6453Sjmcneill 	    BUS_CLK_GATING_REG2, 8),
354d72f6453Sjmcneill 
355d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_PIO, "apb0-pio", "apb0",
356d72f6453Sjmcneill 	    BUS_CLK_GATING_REG3, 5),
357d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_LRADC, "apb0-lradc", "apb0",
358d72f6453Sjmcneill 	    BUS_CLK_GATING_REG3, 15),
359d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_GPADC, "apb0-gpadc", "apb0",
360d72f6453Sjmcneill 	    BUS_CLK_GATING_REG3, 17),
361d72f6453Sjmcneill 
362d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_I2C0, "apb1-i2c0", "apb1",
363d72f6453Sjmcneill 	    BUS_CLK_GATING_REG4, 0),
364d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_I2C1, "apb1-i2c1", "apb1",
365d72f6453Sjmcneill 	    BUS_CLK_GATING_REG4, 1),
366d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_I2C2, "apb1-i2c2", "apb1",
367d72f6453Sjmcneill 	    BUS_CLK_GATING_REG4, 2),
368d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_I2C3, "apb1-i2c3", "apb1",
369d72f6453Sjmcneill 	    BUS_CLK_GATING_REG4, 3),
370d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_I2C4, "apb1-i2c4", "apb1",
371d72f6453Sjmcneill 	    BUS_CLK_GATING_REG4, 4),
372d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_UART0, "apb1-uart0", "apb1",
373d72f6453Sjmcneill 	    BUS_CLK_GATING_REG4, 16),
374d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_UART1, "apb1-uart1", "apb1",
375d72f6453Sjmcneill 	    BUS_CLK_GATING_REG4, 17),
376d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_UART2, "apb1-uart2", "apb1",
377d72f6453Sjmcneill 	    BUS_CLK_GATING_REG4, 18),
378d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_UART3, "apb1-uart3", "apb1",
379d72f6453Sjmcneill 	    BUS_CLK_GATING_REG4, 19),
380d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_UART4, "apb1-uart4", "apb1",
381d72f6453Sjmcneill 	    BUS_CLK_GATING_REG4, 20),
382d72f6453Sjmcneill 	SUNXI_CCU_GATE(A80_CLK_BUS_UART5, "apb1-uart5", "apb1",
383d72f6453Sjmcneill 	    BUS_CLK_GATING_REG4, 21),
384d72f6453Sjmcneill };
385d72f6453Sjmcneill 
386d72f6453Sjmcneill static int
sun9i_a80_ccu_match(device_t parent,cfdata_t cf,void * aux)387d72f6453Sjmcneill sun9i_a80_ccu_match(device_t parent, cfdata_t cf, void *aux)
388d72f6453Sjmcneill {
389d72f6453Sjmcneill 	struct fdt_attach_args * const faa = aux;
390d72f6453Sjmcneill 
391*6e54367aSthorpej 	return of_compatible_match(faa->faa_phandle, compat_data);
392d72f6453Sjmcneill }
393d72f6453Sjmcneill 
394d72f6453Sjmcneill static void
sun9i_a80_ccu_attach(device_t parent,device_t self,void * aux)395d72f6453Sjmcneill sun9i_a80_ccu_attach(device_t parent, device_t self, void *aux)
396d72f6453Sjmcneill {
397d72f6453Sjmcneill 	struct sunxi_ccu_softc * const sc = device_private(self);
398d72f6453Sjmcneill 	struct fdt_attach_args * const faa = aux;
399d72f6453Sjmcneill 
400d72f6453Sjmcneill 	sc->sc_dev = self;
401d72f6453Sjmcneill 	sc->sc_phandle = faa->faa_phandle;
402d72f6453Sjmcneill 	sc->sc_bst = faa->faa_bst;
403d72f6453Sjmcneill 
404d72f6453Sjmcneill 	sc->sc_resets = sun9i_a80_ccu_resets;
405d72f6453Sjmcneill 	sc->sc_nresets = __arraycount(sun9i_a80_ccu_resets);
406d72f6453Sjmcneill 
407d72f6453Sjmcneill 	sc->sc_clks = sun9i_a80_ccu_clks;
408d72f6453Sjmcneill 	sc->sc_nclks = __arraycount(sun9i_a80_ccu_clks);
409d72f6453Sjmcneill 
410250aab90Sjmcneill 	mutex_init(&cpux_axi_cfg_lock, MUTEX_DEFAULT, IPL_HIGH);
411250aab90Sjmcneill 
412d72f6453Sjmcneill 	if (sunxi_ccu_attach(sc) != 0)
413d72f6453Sjmcneill 		return;
414d72f6453Sjmcneill 
415d72f6453Sjmcneill 	aprint_naive("\n");
416d72f6453Sjmcneill 	aprint_normal(": A80 CCU\n");
417d72f6453Sjmcneill 
418d72f6453Sjmcneill 	sunxi_ccu_print(sc);
419d72f6453Sjmcneill }
420