xref: /netbsd-src/external/gpl3/gdb/dist/sim/testsuite/bfin/c_interr_nmi.S (revision 4b169a6ba595ae283ca507b26b15fdff40495b1c)
1//Original:/proj/frio/dv/testcases/core/c_interr_nmi/c_interr_nmi.dsp
2// Spec Reference: progctrl raise rti rtn
3# mach: bfin
4# sim: --environment operating
5
6#include "test.h"
7.include "testutils.inc"
8start
9
10include(std.inc)
11include(selfcheck.inc)
12include(gen_int.inc)
13INIT_R_REGS(0);
14INIT_P_REGS(0);
15INIT_I_REGS(0);     // initialize the dsp address regs
16INIT_M_REGS(0);
17INIT_L_REGS(0);
18INIT_B_REGS(0);
19//CHECK_INIT(p5, 0xe0000000);
20include(symtable.inc)
21CHECK_INIT_DEF(p5);
22
23#ifndef STACKSIZE
24#define STACKSIZE 0x10
25#endif
26#ifndef EVT
27#define EVT  0xFFE02000
28#endif
29#ifndef EVT15
30#define EVT15  0xFFE0203C
31#endif
32#ifndef EVT_OVERRIDE
33#define EVT_OVERRIDE 0xFFE02100
34#endif
35#ifndef ITABLE
36#define ITABLE 0xF0000000
37#endif
38
39GEN_INT_INIT(ITABLE) // set location for interrupt table
40
41//
42// Reset/Bootstrap Code
43//   (Here we should set the processor operating modes, initialize registers,
44//    etc.)
45//
46
47BOOT:
48
49
50LD32_LABEL(sp, KSTACK);   // setup the stack pointer
51FP = SP;        // and frame pointer
52
53LD32(p0, EVT);      // Setup Event Vectors and Handlers
54LD32_LABEL(r0, EHANDLE);  // Emulation Handler (Int0)
55    [ P0 ++ ] = R0;
56
57LD32_LABEL(r0, RHANDLE);  // Reset Handler (Int1)
58    [ P0 ++ ] = R0;
59
60LD32_LABEL(r0, NHANDLE);  // NMI Handler (Int2)
61    [ P0 ++ ] = R0;
62
63LD32_LABEL(r0, XHANDLE);  // Exception Handler (Int3)
64    [ P0 ++ ] = R0;
65
66    [ P0 ++ ] = R0;        // IVT4 not used
67
68LD32_LABEL(r0, HWHANDLE); // HW Error Handler (Int5)
69    [ P0 ++ ] = R0;
70
71LD32_LABEL(r0, THANDLE);  // Timer Handler (Int6)
72    [ P0 ++ ] = R0;
73
74LD32_LABEL(r0, I7HANDLE); // IVG7 Handler
75    [ P0 ++ ] = R0;
76
77LD32_LABEL(r0, I8HANDLE); // IVG8 Handler
78    [ P0 ++ ] = R0;
79
80LD32_LABEL(r0, I9HANDLE); // IVG9 Handler
81    [ P0 ++ ] = R0;
82
83LD32_LABEL(r0, I10HANDLE);// IVG10 Handler
84    [ P0 ++ ] = R0;
85
86LD32_LABEL(r0, I11HANDLE);// IVG11 Handler
87    [ P0 ++ ] = R0;
88
89LD32_LABEL(r0, I12HANDLE);// IVG12 Handler
90    [ P0 ++ ] = R0;
91
92LD32_LABEL(r0, I13HANDLE);// IVG13 Handler
93    [ P0 ++ ] = R0;
94
95LD32_LABEL(r0, I14HANDLE);// IVG14 Handler
96    [ P0 ++ ] = R0;
97
98LD32_LABEL(r0, I15HANDLE);// IVG15 Handler
99    [ P0 ++ ] = R0;
100
101LD32(p0, EVT_OVERRIDE);
102    R0 = 0;
103    [ P0 ++ ] = R0;
104    R0 = -1;     // Change this to mask interrupts (*)
105    [ P0 ] = R0;   // IMASK
106
107DUMMY:
108
109    R0 = 0 (Z);
110
111LT0 = r0;       // set loop counters to something deterministic
112LB0 = r0;
113LC0 = r0;
114LT1 = r0;
115LB1 = r0;
116LC1 = r0;
117
118ASTAT = r0;     // reset other internal regs
119
120// The following code sets up the test for running in USER mode
121
122LD32_LABEL(r0, STARTUSER);// One gets to user mode by doing a
123                        // ReturnFromInterrupt (RTI)
124RETI = r0;      // We need to load the return address
125
126// Comment the following line for a USER Mode test
127
128JUMP    STARTSUP;   // jump to code start for SUPERVISOR mode
129
130RTI;
131
132STARTSUP:
133LD32_LABEL(p1, BEGIN);
134
135LD32(p0, EVT15);
136    [ P0 ] = P1;   // IVG15 (General) handler (Int 15) load with start
137CSYNC;
138RAISE 15;       // after we RTI, INT 15 should be taken
139
140NOP;    // Workaround for Bug 217
141RTI;
142
143//
144// The Main Program
145//
146STARTUSER:
147LD32_LABEL(sp, USTACK);   // setup the stack pointer
148FP = SP;            // set frame pointer
149JUMP BEGIN;
150
151//*********************************************************************
152
153BEGIN:
154
155                // COMMENT the following line for USER MODE tests
156    [ -- SP ] = RETI;  // enable interrupts in supervisor mode
157
158                // **** YOUR CODE GOES HERE ****
159
160
161
162    // PUT YOUR TEST HERE!
163                // Can't Raise 0, 3, or 4
164                // Raise 1 requires some intelligence so the test
165                //  doesn't loop forever - use SFTRESET bit in SEQSTAT (TBD)
166R0 = 0;
167R1 = 0;
168R2 = 0;
169R3 = 0;
170R4 = 0;
171R5 = 0;
172R6 = 0;
173R7 = 0;
174
175RAISE 2;    // RTN
176RAISE 5;    // RTI
177RAISE 6;    // RTI
178RAISE 7;    // RTI
179RAISE 8;    // RTI
180RAISE 9;    // RTI
181RAISE 10;   // RTI
182RAISE 11;   // RTI
183RAISE 12;   // RTI
184RAISE 13;   // RTI
185RAISE 14;   // RTI
186RAISE 15;   // RTI
187
188CHECKREG(r0, 0x0000000B);
189CHECKREG(r1, 0x0000001A);
190CHECKREG(r2, 0x00000024);
191CHECKREG(r3, 0x00000028);
192CHECKREG(r4, 0x0000000E);
193CHECKREG(r5, 0x00000010);
194CHECKREG(r6, 0x00000012);
195CHECKREG(r7, 0x00000014);
196R0 = I0;
197R1 = I1;
198R2 = I2;
199R3 = I3;
200R4 = M0;
201CHECKREG(r0, 0x0000000B);
202CHECKREG(r1, 0x0000000E);
203CHECKREG(r2, 0x00000017);
204CHECKREG(r3, 0x0000001A);
205CHECKREG(r4, 0x0000000E);
206
207( R7:0 ) = [ SP ++ ];         // pop
208
209CHECKREG(r0, 0x00000001);
210CHECKREG(r1, 0x00000002);
211CHECKREG(r2, 0x00000000);
212CHECKREG(r3, 0x00000000);
213CHECKREG(r4, 0x00000000);
214CHECKREG(r5, 0x00000000);
215CHECKREG(r6, 0x00000000);
216CHECKREG(r7, 0x00000000);
217END:
218dbg_pass;            // End the test
219
220//*********************************************************************
221
222//
223// Handlers for Events
224//
225
226EHANDLE:            // Emulation Handler 0
227RTE;
228
229RHANDLE:            // Reset Handler 1
230RTI;
231
232NHANDLE:            // NMI Handler 2
233    R0 += 1;
234    R1 += 2;
235RAISE 5;    // RTI
236RAISE 6;    // RTI
237RAISE 7;    // RTI
238RAISE 8;    // RTI
239RAISE 9;    // RTI
240RAISE 10;   // RTI
241RAISE 11;   // RTI
242RAISE 12;   // RTI
243RAISE 13;   // RTI
244RAISE 14;   // RTI
245RAISE 15;   // RTI
246    [ -- SP ] = ( R7:0 );      // push
247RTN;
248
249XHANDLE:            // Exception Handler 3
250    R1 = 3;
251RTX;
252
253HWHANDLE:           // HW Error Handler 5
254    R2 += 5;
255RTI;
256
257THANDLE:            // Timer Handler 6
258    R3 += 6;
259RTI;
260
261I7HANDLE:           // IVG 7 Handler
262    R4 += 7;
263RTI;
264
265I8HANDLE:           // IVG 8 Handler
266    R5 += 8;
267RTI;
268
269I9HANDLE:           // IVG 9 Handler
270    R6 += 9;
271RTI;
272
273I10HANDLE:          // IVG 10 Handler
274    R7 += 10;
275RTI;
276
277I11HANDLE:          // IVG 11 Handler
278    I0 = R0;
279    I1 = R1;
280    I2 = R2;
281    I3 = R3;
282    M0 = R4;
283    R0 = 11;
284RTI;
285
286I12HANDLE:          // IVG 12 Handler
287    R1 += 12;
288RTI;
289
290I13HANDLE:          // IVG 13 Handler
291    R2 += 13;
292RTI;
293
294I14HANDLE:          // IVG 14 Handler
295    R3 += 14;
296RTI;
297
298I15HANDLE:          // IVG 15 Handler
299    R4 += 15;
300RTI;
301
302NOP;NOP;NOP;NOP;NOP;NOP;NOP; // needed for icache bug
303
304//
305// Data Segment
306//
307
308.data
309DATA:
310    .space (0x10);
311
312// Stack Segments (Both Kernel and User)
313
314    .space (STACKSIZE);
315KSTACK:
316
317    .space (STACKSIZE);
318USTACK:
319