xref: /llvm-project/llvm/test/CodeGen/RISCV/rv64-stackmap-frame-setup.ll (revision ff9af4c43ad71eeba2cabe99609cfaa0fd54c1d0)
1; NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py
2; RUN: llc -o - -verify-machineinstrs -mtriple=riscv64 -stop-after machine-sink %s | FileCheck %s --check-prefix=ISEL
3
4define void @caller_meta_leaf() {
5  ; ISEL-LABEL: name: caller_meta_leaf
6  ; ISEL: bb.0.entry:
7  ; ISEL-NEXT:   [[ADDI:%[0-9]+]]:gpr = ADDI $x0, 13
8  ; ISEL-NEXT:   SD killed [[ADDI]], %stack.0.metadata, 0 :: (store (s64) into %ir.metadata)
9  ; ISEL-NEXT:   ADJCALLSTACKDOWN 0, 0, implicit-def $x2, implicit $x2
10  ; ISEL-NEXT:   STACKMAP 4, 0, 0, %stack.0.metadata, 0 :: (load (s64) from %stack.0.metadata)
11  ; ISEL-NEXT:   ADJCALLSTACKUP 0, 0, implicit-def dead $x2, implicit $x2
12  ; ISEL-NEXT:   PseudoRET
13entry:
14  %metadata = alloca i64, i32 3, align 8
15  store i64 11, ptr %metadata
16  store i64 12, ptr %metadata
17  store i64 13, ptr %metadata
18  call void (i64, i32, ...) @llvm.experimental.stackmap(i64 4, i32 0, ptr %metadata)
19  ret void
20}
21
22declare void @llvm.experimental.stackmap(i64, i32, ...)
23