xref: /llvm-project/llvm/test/CodeGen/LoongArch/lsx/intrinsic-maddw.ll (revision f3aa4416319aed198841401c6c9dc2e49afe2507)
1; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
2; RUN: llc --mtriple=loongarch64 --mattr=+lsx < %s | FileCheck %s
3
4declare <8 x i16> @llvm.loongarch.lsx.vmaddwev.h.b(<8 x i16>, <16 x i8>, <16 x i8>)
5
6define <8 x i16> @lsx_vmaddwev_h_b(<8 x i16> %va, <16 x i8> %vb, <16 x i8> %vc) nounwind {
7; CHECK-LABEL: lsx_vmaddwev_h_b:
8; CHECK:       # %bb.0: # %entry
9; CHECK-NEXT:    vmaddwev.h.b $vr0, $vr1, $vr2
10; CHECK-NEXT:    ret
11entry:
12  %res = call <8 x i16> @llvm.loongarch.lsx.vmaddwev.h.b(<8 x i16> %va, <16 x i8> %vb, <16 x i8> %vc)
13  ret <8 x i16> %res
14}
15
16declare <4 x i32> @llvm.loongarch.lsx.vmaddwev.w.h(<4 x i32>, <8 x i16>, <8 x i16>)
17
18define <4 x i32> @lsx_vmaddwev_w_h(<4 x i32> %va, <8 x i16> %vb, <8 x i16> %vc) nounwind {
19; CHECK-LABEL: lsx_vmaddwev_w_h:
20; CHECK:       # %bb.0: # %entry
21; CHECK-NEXT:    vmaddwev.w.h $vr0, $vr1, $vr2
22; CHECK-NEXT:    ret
23entry:
24  %res = call <4 x i32> @llvm.loongarch.lsx.vmaddwev.w.h(<4 x i32> %va, <8 x i16> %vb, <8 x i16> %vc)
25  ret <4 x i32> %res
26}
27
28declare <2 x i64> @llvm.loongarch.lsx.vmaddwev.d.w(<2 x i64>, <4 x i32>, <4 x i32>)
29
30define <2 x i64> @lsx_vmaddwev_d_w(<2 x i64> %va, <4 x i32> %vb, <4 x i32> %vc) nounwind {
31; CHECK-LABEL: lsx_vmaddwev_d_w:
32; CHECK:       # %bb.0: # %entry
33; CHECK-NEXT:    vmaddwev.d.w $vr0, $vr1, $vr2
34; CHECK-NEXT:    ret
35entry:
36  %res = call <2 x i64> @llvm.loongarch.lsx.vmaddwev.d.w(<2 x i64> %va, <4 x i32> %vb, <4 x i32> %vc)
37  ret <2 x i64> %res
38}
39
40declare <2 x i64> @llvm.loongarch.lsx.vmaddwev.q.d(<2 x i64>, <2 x i64>, <2 x i64>)
41
42define <2 x i64> @lsx_vmaddwev_q_d(<2 x i64> %va, <2 x i64> %vb, <2 x i64> %vc) nounwind {
43; CHECK-LABEL: lsx_vmaddwev_q_d:
44; CHECK:       # %bb.0: # %entry
45; CHECK-NEXT:    vmaddwev.q.d $vr0, $vr1, $vr2
46; CHECK-NEXT:    ret
47entry:
48  %res = call <2 x i64> @llvm.loongarch.lsx.vmaddwev.q.d(<2 x i64> %va, <2 x i64> %vb, <2 x i64> %vc)
49  ret <2 x i64> %res
50}
51
52declare <8 x i16> @llvm.loongarch.lsx.vmaddwev.h.bu(<8 x i16>, <16 x i8>, <16 x i8>)
53
54define <8 x i16> @lsx_vmaddwev_h_bu(<8 x i16> %va, <16 x i8> %vb, <16 x i8> %vc) nounwind {
55; CHECK-LABEL: lsx_vmaddwev_h_bu:
56; CHECK:       # %bb.0: # %entry
57; CHECK-NEXT:    vmaddwev.h.bu $vr0, $vr1, $vr2
58; CHECK-NEXT:    ret
59entry:
60  %res = call <8 x i16> @llvm.loongarch.lsx.vmaddwev.h.bu(<8 x i16> %va, <16 x i8> %vb, <16 x i8> %vc)
61  ret <8 x i16> %res
62}
63
64declare <4 x i32> @llvm.loongarch.lsx.vmaddwev.w.hu(<4 x i32>, <8 x i16>, <8 x i16>)
65
66define <4 x i32> @lsx_vmaddwev_w_hu(<4 x i32> %va, <8 x i16> %vb, <8 x i16> %vc) nounwind {
67; CHECK-LABEL: lsx_vmaddwev_w_hu:
68; CHECK:       # %bb.0: # %entry
69; CHECK-NEXT:    vmaddwev.w.hu $vr0, $vr1, $vr2
70; CHECK-NEXT:    ret
71entry:
72  %res = call <4 x i32> @llvm.loongarch.lsx.vmaddwev.w.hu(<4 x i32> %va, <8 x i16> %vb, <8 x i16> %vc)
73  ret <4 x i32> %res
74}
75
76declare <2 x i64> @llvm.loongarch.lsx.vmaddwev.d.wu(<2 x i64>, <4 x i32>, <4 x i32>)
77
78define <2 x i64> @lsx_vmaddwev_d_wu(<2 x i64> %va, <4 x i32> %vb, <4 x i32> %vc) nounwind {
79; CHECK-LABEL: lsx_vmaddwev_d_wu:
80; CHECK:       # %bb.0: # %entry
81; CHECK-NEXT:    vmaddwev.d.wu $vr0, $vr1, $vr2
82; CHECK-NEXT:    ret
83entry:
84  %res = call <2 x i64> @llvm.loongarch.lsx.vmaddwev.d.wu(<2 x i64> %va, <4 x i32> %vb, <4 x i32> %vc)
85  ret <2 x i64> %res
86}
87
88declare <2 x i64> @llvm.loongarch.lsx.vmaddwev.q.du(<2 x i64>, <2 x i64>, <2 x i64>)
89
90define <2 x i64> @lsx_vmaddwev_q_du(<2 x i64> %va, <2 x i64> %vb, <2 x i64> %vc) nounwind {
91; CHECK-LABEL: lsx_vmaddwev_q_du:
92; CHECK:       # %bb.0: # %entry
93; CHECK-NEXT:    vmaddwev.q.du $vr0, $vr1, $vr2
94; CHECK-NEXT:    ret
95entry:
96  %res = call <2 x i64> @llvm.loongarch.lsx.vmaddwev.q.du(<2 x i64> %va, <2 x i64> %vb, <2 x i64> %vc)
97  ret <2 x i64> %res
98}
99
100declare <8 x i16> @llvm.loongarch.lsx.vmaddwev.h.bu.b(<8 x i16>, <16 x i8>, <16 x i8>)
101
102define <8 x i16> @lsx_vmaddwev_h_bu_b(<8 x i16> %va, <16 x i8> %vb, <16 x i8> %vc) nounwind {
103; CHECK-LABEL: lsx_vmaddwev_h_bu_b:
104; CHECK:       # %bb.0: # %entry
105; CHECK-NEXT:    vmaddwev.h.bu.b $vr0, $vr1, $vr2
106; CHECK-NEXT:    ret
107entry:
108  %res = call <8 x i16> @llvm.loongarch.lsx.vmaddwev.h.bu.b(<8 x i16> %va, <16 x i8> %vb, <16 x i8> %vc)
109  ret <8 x i16> %res
110}
111
112declare <4 x i32> @llvm.loongarch.lsx.vmaddwev.w.hu.h(<4 x i32>, <8 x i16>, <8 x i16>)
113
114define <4 x i32> @lsx_vmaddwev_w_hu_h(<4 x i32> %va, <8 x i16> %vb, <8 x i16> %vc) nounwind {
115; CHECK-LABEL: lsx_vmaddwev_w_hu_h:
116; CHECK:       # %bb.0: # %entry
117; CHECK-NEXT:    vmaddwev.w.hu.h $vr0, $vr1, $vr2
118; CHECK-NEXT:    ret
119entry:
120  %res = call <4 x i32> @llvm.loongarch.lsx.vmaddwev.w.hu.h(<4 x i32> %va, <8 x i16> %vb, <8 x i16> %vc)
121  ret <4 x i32> %res
122}
123
124declare <2 x i64> @llvm.loongarch.lsx.vmaddwev.d.wu.w(<2 x i64>, <4 x i32>, <4 x i32>)
125
126define <2 x i64> @lsx_vmaddwev_d_wu_w(<2 x i64> %va, <4 x i32> %vb, <4 x i32> %vc) nounwind {
127; CHECK-LABEL: lsx_vmaddwev_d_wu_w:
128; CHECK:       # %bb.0: # %entry
129; CHECK-NEXT:    vmaddwev.d.wu.w $vr0, $vr1, $vr2
130; CHECK-NEXT:    ret
131entry:
132  %res = call <2 x i64> @llvm.loongarch.lsx.vmaddwev.d.wu.w(<2 x i64> %va, <4 x i32> %vb, <4 x i32> %vc)
133  ret <2 x i64> %res
134}
135
136declare <2 x i64> @llvm.loongarch.lsx.vmaddwev.q.du.d(<2 x i64>, <2 x i64>, <2 x i64>)
137
138define <2 x i64> @lsx_vmaddwev_q_du_d(<2 x i64> %va, <2 x i64> %vb, <2 x i64> %vc) nounwind {
139; CHECK-LABEL: lsx_vmaddwev_q_du_d:
140; CHECK:       # %bb.0: # %entry
141; CHECK-NEXT:    vmaddwev.q.du.d $vr0, $vr1, $vr2
142; CHECK-NEXT:    ret
143entry:
144  %res = call <2 x i64> @llvm.loongarch.lsx.vmaddwev.q.du.d(<2 x i64> %va, <2 x i64> %vb, <2 x i64> %vc)
145  ret <2 x i64> %res
146}
147
148declare <8 x i16> @llvm.loongarch.lsx.vmaddwod.h.b(<8 x i16>, <16 x i8>, <16 x i8>)
149
150define <8 x i16> @lsx_vmaddwod_h_b(<8 x i16> %va, <16 x i8> %vb, <16 x i8> %vc) nounwind {
151; CHECK-LABEL: lsx_vmaddwod_h_b:
152; CHECK:       # %bb.0: # %entry
153; CHECK-NEXT:    vmaddwod.h.b $vr0, $vr1, $vr2
154; CHECK-NEXT:    ret
155entry:
156  %res = call <8 x i16> @llvm.loongarch.lsx.vmaddwod.h.b(<8 x i16> %va, <16 x i8> %vb, <16 x i8> %vc)
157  ret <8 x i16> %res
158}
159
160declare <4 x i32> @llvm.loongarch.lsx.vmaddwod.w.h(<4 x i32>, <8 x i16>, <8 x i16>)
161
162define <4 x i32> @lsx_vmaddwod_w_h(<4 x i32> %va, <8 x i16> %vb, <8 x i16> %vc) nounwind {
163; CHECK-LABEL: lsx_vmaddwod_w_h:
164; CHECK:       # %bb.0: # %entry
165; CHECK-NEXT:    vmaddwod.w.h $vr0, $vr1, $vr2
166; CHECK-NEXT:    ret
167entry:
168  %res = call <4 x i32> @llvm.loongarch.lsx.vmaddwod.w.h(<4 x i32> %va, <8 x i16> %vb, <8 x i16> %vc)
169  ret <4 x i32> %res
170}
171
172declare <2 x i64> @llvm.loongarch.lsx.vmaddwod.d.w(<2 x i64>, <4 x i32>, <4 x i32>)
173
174define <2 x i64> @lsx_vmaddwod_d_w(<2 x i64> %va, <4 x i32> %vb, <4 x i32> %vc) nounwind {
175; CHECK-LABEL: lsx_vmaddwod_d_w:
176; CHECK:       # %bb.0: # %entry
177; CHECK-NEXT:    vmaddwod.d.w $vr0, $vr1, $vr2
178; CHECK-NEXT:    ret
179entry:
180  %res = call <2 x i64> @llvm.loongarch.lsx.vmaddwod.d.w(<2 x i64> %va, <4 x i32> %vb, <4 x i32> %vc)
181  ret <2 x i64> %res
182}
183
184declare <2 x i64> @llvm.loongarch.lsx.vmaddwod.q.d(<2 x i64>, <2 x i64>, <2 x i64>)
185
186define <2 x i64> @lsx_vmaddwod_q_d(<2 x i64> %va, <2 x i64> %vb, <2 x i64> %vc) nounwind {
187; CHECK-LABEL: lsx_vmaddwod_q_d:
188; CHECK:       # %bb.0: # %entry
189; CHECK-NEXT:    vmaddwod.q.d $vr0, $vr1, $vr2
190; CHECK-NEXT:    ret
191entry:
192  %res = call <2 x i64> @llvm.loongarch.lsx.vmaddwod.q.d(<2 x i64> %va, <2 x i64> %vb, <2 x i64> %vc)
193  ret <2 x i64> %res
194}
195
196declare <8 x i16> @llvm.loongarch.lsx.vmaddwod.h.bu(<8 x i16>, <16 x i8>, <16 x i8>)
197
198define <8 x i16> @lsx_vmaddwod_h_bu(<8 x i16> %va, <16 x i8> %vb, <16 x i8> %vc) nounwind {
199; CHECK-LABEL: lsx_vmaddwod_h_bu:
200; CHECK:       # %bb.0: # %entry
201; CHECK-NEXT:    vmaddwod.h.bu $vr0, $vr1, $vr2
202; CHECK-NEXT:    ret
203entry:
204  %res = call <8 x i16> @llvm.loongarch.lsx.vmaddwod.h.bu(<8 x i16> %va, <16 x i8> %vb, <16 x i8> %vc)
205  ret <8 x i16> %res
206}
207
208declare <4 x i32> @llvm.loongarch.lsx.vmaddwod.w.hu(<4 x i32>, <8 x i16>, <8 x i16>)
209
210define <4 x i32> @lsx_vmaddwod_w_hu(<4 x i32> %va, <8 x i16> %vb, <8 x i16> %vc) nounwind {
211; CHECK-LABEL: lsx_vmaddwod_w_hu:
212; CHECK:       # %bb.0: # %entry
213; CHECK-NEXT:    vmaddwod.w.hu $vr0, $vr1, $vr2
214; CHECK-NEXT:    ret
215entry:
216  %res = call <4 x i32> @llvm.loongarch.lsx.vmaddwod.w.hu(<4 x i32> %va, <8 x i16> %vb, <8 x i16> %vc)
217  ret <4 x i32> %res
218}
219
220declare <2 x i64> @llvm.loongarch.lsx.vmaddwod.d.wu(<2 x i64>, <4 x i32>, <4 x i32>)
221
222define <2 x i64> @lsx_vmaddwod_d_wu(<2 x i64> %va, <4 x i32> %vb, <4 x i32> %vc) nounwind {
223; CHECK-LABEL: lsx_vmaddwod_d_wu:
224; CHECK:       # %bb.0: # %entry
225; CHECK-NEXT:    vmaddwod.d.wu $vr0, $vr1, $vr2
226; CHECK-NEXT:    ret
227entry:
228  %res = call <2 x i64> @llvm.loongarch.lsx.vmaddwod.d.wu(<2 x i64> %va, <4 x i32> %vb, <4 x i32> %vc)
229  ret <2 x i64> %res
230}
231
232declare <2 x i64> @llvm.loongarch.lsx.vmaddwod.q.du(<2 x i64>, <2 x i64>, <2 x i64>)
233
234define <2 x i64> @lsx_vmaddwod_q_du(<2 x i64> %va, <2 x i64> %vb, <2 x i64> %vc) nounwind {
235; CHECK-LABEL: lsx_vmaddwod_q_du:
236; CHECK:       # %bb.0: # %entry
237; CHECK-NEXT:    vmaddwod.q.du $vr0, $vr1, $vr2
238; CHECK-NEXT:    ret
239entry:
240  %res = call <2 x i64> @llvm.loongarch.lsx.vmaddwod.q.du(<2 x i64> %va, <2 x i64> %vb, <2 x i64> %vc)
241  ret <2 x i64> %res
242}
243
244declare <8 x i16> @llvm.loongarch.lsx.vmaddwod.h.bu.b(<8 x i16>, <16 x i8>, <16 x i8>)
245
246define <8 x i16> @lsx_vmaddwod_h_bu_b(<8 x i16> %va, <16 x i8> %vb, <16 x i8> %vc) nounwind {
247; CHECK-LABEL: lsx_vmaddwod_h_bu_b:
248; CHECK:       # %bb.0: # %entry
249; CHECK-NEXT:    vmaddwod.h.bu.b $vr0, $vr1, $vr2
250; CHECK-NEXT:    ret
251entry:
252  %res = call <8 x i16> @llvm.loongarch.lsx.vmaddwod.h.bu.b(<8 x i16> %va, <16 x i8> %vb, <16 x i8> %vc)
253  ret <8 x i16> %res
254}
255
256declare <4 x i32> @llvm.loongarch.lsx.vmaddwod.w.hu.h(<4 x i32>, <8 x i16>, <8 x i16>)
257
258define <4 x i32> @lsx_vmaddwod_w_hu_h(<4 x i32> %va, <8 x i16> %vb, <8 x i16> %vc) nounwind {
259; CHECK-LABEL: lsx_vmaddwod_w_hu_h:
260; CHECK:       # %bb.0: # %entry
261; CHECK-NEXT:    vmaddwod.w.hu.h $vr0, $vr1, $vr2
262; CHECK-NEXT:    ret
263entry:
264  %res = call <4 x i32> @llvm.loongarch.lsx.vmaddwod.w.hu.h(<4 x i32> %va, <8 x i16> %vb, <8 x i16> %vc)
265  ret <4 x i32> %res
266}
267
268declare <2 x i64> @llvm.loongarch.lsx.vmaddwod.d.wu.w(<2 x i64>, <4 x i32>, <4 x i32>)
269
270define <2 x i64> @lsx_vmaddwod_d_wu_w(<2 x i64> %va, <4 x i32> %vb, <4 x i32> %vc) nounwind {
271; CHECK-LABEL: lsx_vmaddwod_d_wu_w:
272; CHECK:       # %bb.0: # %entry
273; CHECK-NEXT:    vmaddwod.d.wu.w $vr0, $vr1, $vr2
274; CHECK-NEXT:    ret
275entry:
276  %res = call <2 x i64> @llvm.loongarch.lsx.vmaddwod.d.wu.w(<2 x i64> %va, <4 x i32> %vb, <4 x i32> %vc)
277  ret <2 x i64> %res
278}
279
280declare <2 x i64> @llvm.loongarch.lsx.vmaddwod.q.du.d(<2 x i64>, <2 x i64>, <2 x i64>)
281
282define <2 x i64> @lsx_vmaddwod_q_du_d(<2 x i64> %va, <2 x i64> %vb, <2 x i64> %vc) nounwind {
283; CHECK-LABEL: lsx_vmaddwod_q_du_d:
284; CHECK:       # %bb.0: # %entry
285; CHECK-NEXT:    vmaddwod.q.du.d $vr0, $vr1, $vr2
286; CHECK-NEXT:    ret
287entry:
288  %res = call <2 x i64> @llvm.loongarch.lsx.vmaddwod.q.du.d(<2 x i64> %va, <2 x i64> %vb, <2 x i64> %vc)
289  ret <2 x i64> %res
290}
291