xref: /llvm-project/llvm/test/CodeGen/AMDGPU/kernel-mubuf-with-voffset.mir (revision 349b6afef47ba34ee3328f7ec6becf1d8c1be2ea)
1# NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py
2# RUN: llc -mtriple=amdgcn-amd-amdhsa -mcpu=gfx906 -verify-machineinstrs -run-pass=prologepilog %s -o - | FileCheck %s
3
4# Compiler used to assert when voffset field is enabled in the MUBUF instruction for a VGPR spill inside a kernel body
5# when the frame pointer is enabled. That limitation is now removed and this test should compile without any crash.
6
7--- |
8  define amdgpu_kernel void @kernel_vgpr32_spill() #0 {
9    ret void
10  }
11
12  attributes #0 = { "frame-pointer"="all"}
13...
14---
15name: kernel_vgpr32_spill
16tracksRegLiveness: true
17stack:
18  - { id: 0, type: default, offset: 0, size: 8192, alignment: 8 }
19  - { id: 1, type: spill-slot, offset: 0, size: 4, alignment: 4 }
20
21machineFunctionInfo:
22  isEntryFunction: true
23  scratchRSrcReg:  $sgpr0_sgpr1_sgpr2_sgpr3
24  frameOffsetReg:  $sgpr33
25  stackPtrOffsetReg:  $sgpr32
26  argumentInfo:
27    privateSegmentBuffer: { reg: '$sgpr0_sgpr1_sgpr2_sgpr3' }
28body:             |
29  ; CHECK-LABEL: name: kernel_vgpr32_spill
30  ; CHECK: bb.0:
31  ; CHECK-NEXT:   successors: %bb.2(0x40000000), %bb.1(0x40000000)
32  ; CHECK-NEXT:   liveins: $sgpr4, $sgpr5, $sgpr6, $sgpr7, $sgpr8, $sgpr9, $sgpr10, $sgpr11, $sgpr12, $sgpr13, $sgpr14, $sgpr15, $sgpr16, $sgpr17, $sgpr18, $sgpr19, $sgpr20, $sgpr21, $sgpr22, $sgpr23, $sgpr24, $sgpr25, $sgpr26, $sgpr27, $sgpr28, $sgpr29, $sgpr30, $sgpr31, $sgpr34, $sgpr35, $sgpr36, $sgpr37, $sgpr38, $sgpr39, $sgpr40, $sgpr41, $sgpr42, $sgpr43, $sgpr44, $sgpr45, $sgpr46, $sgpr47, $sgpr48, $sgpr49, $sgpr50, $sgpr51, $sgpr52, $sgpr53, $sgpr54, $sgpr55, $sgpr56, $sgpr57, $sgpr58, $sgpr59, $sgpr60, $sgpr61, $sgpr62, $sgpr63, $sgpr64, $sgpr65, $sgpr66, $sgpr67, $sgpr68, $sgpr69, $sgpr70, $sgpr71, $sgpr72, $sgpr73, $sgpr74, $sgpr75, $sgpr76, $sgpr77, $sgpr78, $sgpr79, $sgpr80, $sgpr81, $sgpr82, $sgpr83, $sgpr84, $sgpr85, $sgpr86, $sgpr87, $sgpr88, $sgpr89, $sgpr90, $sgpr91, $sgpr92, $sgpr93, $sgpr94, $sgpr95, $sgpr96, $sgpr97, $sgpr98, $sgpr99, $sgpr100, $sgpr101, $vgpr0, $sgpr0_sgpr1_sgpr2_sgpr3
33  ; CHECK-NEXT: {{  $}}
34  ; CHECK-NEXT:   $sgpr33 = S_MOV_B32 0
35  ; CHECK-NEXT:   $sgpr0 = S_ADD_U32 $sgpr0, $noreg, implicit-def $scc, implicit-def $sgpr0_sgpr1_sgpr2_sgpr3
36  ; CHECK-NEXT:   $sgpr1 = S_ADDC_U32 $sgpr1, 0, implicit-def dead $scc, implicit $scc, implicit-def $sgpr0_sgpr1_sgpr2_sgpr3
37  ; CHECK-NEXT:   S_CMP_EQ_U32 0, 0, implicit-def $scc
38  ; CHECK-NEXT:   $vgpr1 = V_MOV_B32_e32 8200, implicit $exec
39  ; CHECK-NEXT:   BUFFER_STORE_DWORD_OFFEN $vgpr0, killed $vgpr1, $sgpr0_sgpr1_sgpr2_sgpr3, $sgpr33, 0, 0, 0, implicit $exec :: (store (s32) into %stack.1, addrspace 5)
40  ; CHECK-NEXT:   S_CBRANCH_SCC1 %bb.2, implicit $scc
41  ; CHECK-NEXT: {{  $}}
42  ; CHECK-NEXT: bb.1:
43  ; CHECK-NEXT:   successors: %bb.2(0x80000000)
44  ; CHECK-NEXT:   liveins: $sgpr0_sgpr1_sgpr2_sgpr3
45  ; CHECK-NEXT: {{  $}}
46  ; CHECK-NEXT:   S_NOP 0
47  ; CHECK-NEXT: {{  $}}
48  ; CHECK-NEXT: bb.2:
49  ; CHECK-NEXT:   liveins: $sgpr0_sgpr1_sgpr2_sgpr3
50  ; CHECK-NEXT: {{  $}}
51  ; CHECK-NEXT:   S_ENDPGM 0
52  bb.0:
53    liveins: $sgpr4, $sgpr5, $sgpr6, $sgpr7, $sgpr8, $sgpr9, $sgpr10, $sgpr11, $sgpr12, $sgpr13, $sgpr14, $sgpr15, $sgpr16, $sgpr17, $sgpr18, $sgpr19, $sgpr20, $sgpr21, $sgpr22, $sgpr23, $sgpr24, $sgpr25, $sgpr26, $sgpr27, $sgpr28, $sgpr29, $sgpr30, $sgpr31, $sgpr34, $sgpr35, $sgpr36, $sgpr37, $sgpr38, $sgpr39, $sgpr40, $sgpr41, $sgpr42, $sgpr43, $sgpr44, $sgpr45, $sgpr46, $sgpr47, $sgpr48, $sgpr49, $sgpr50, $sgpr51, $sgpr52, $sgpr53, $sgpr54, $sgpr55, $sgpr56, $sgpr57, $sgpr58, $sgpr59, $sgpr60, $sgpr61, $sgpr62, $sgpr63, $sgpr64, $sgpr65, $sgpr66, $sgpr67, $sgpr68, $sgpr69, $sgpr70, $sgpr71, $sgpr72, $sgpr73, $sgpr74, $sgpr75, $sgpr76, $sgpr77, $sgpr78, $sgpr79, $sgpr80, $sgpr81, $sgpr82, $sgpr83, $sgpr84, $sgpr85, $sgpr86, $sgpr87, $sgpr88, $sgpr89, $sgpr90, $sgpr91, $sgpr92, $sgpr93, $sgpr94, $sgpr95, $sgpr96, $sgpr97, $sgpr98, $sgpr99, $sgpr100, $sgpr101, $vgpr0
54    S_CMP_EQ_U32 0, 0, implicit-def $scc
55    SI_SPILL_V32_SAVE $vgpr0, %stack.1, $sgpr32, 0, implicit $exec :: (store (s32) into %stack.1, align 4, addrspace 5)
56    S_CBRANCH_SCC1 %bb.2, implicit $scc
57
58  bb.1:
59    S_NOP 0
60
61  bb.2:
62    S_ENDPGM 0
63...
64