193fde2eaSYingwei Zheng //===- RISCVDeadRegisterDefinitions.cpp - Replace dead defs w/ zero reg --===// 293fde2eaSYingwei Zheng // 393fde2eaSYingwei Zheng // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 493fde2eaSYingwei Zheng // See https://llvm.org/LICENSE.txt for license information. 593fde2eaSYingwei Zheng // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 693fde2eaSYingwei Zheng // 793fde2eaSYingwei Zheng //===---------------------------------------------------------------------===// 893fde2eaSYingwei Zheng // 993fde2eaSYingwei Zheng // This pass rewrites Rd to x0 for instrs whose return values are unused. 1093fde2eaSYingwei Zheng // 1193fde2eaSYingwei Zheng //===---------------------------------------------------------------------===// 1293fde2eaSYingwei Zheng 1393fde2eaSYingwei Zheng #include "RISCV.h" 1493fde2eaSYingwei Zheng #include "RISCVSubtarget.h" 1593fde2eaSYingwei Zheng #include "llvm/ADT/Statistic.h" 1652187b9fSLuke Lau #include "llvm/CodeGen/LiveDebugVariables.h" 1752187b9fSLuke Lau #include "llvm/CodeGen/LiveIntervals.h" 1852187b9fSLuke Lau #include "llvm/CodeGen/LiveStacks.h" 1993fde2eaSYingwei Zheng #include "llvm/CodeGen/MachineFunctionPass.h" 2093fde2eaSYingwei Zheng 2193fde2eaSYingwei Zheng using namespace llvm; 2293fde2eaSYingwei Zheng #define DEBUG_TYPE "riscv-dead-defs" 2393fde2eaSYingwei Zheng #define RISCV_DEAD_REG_DEF_NAME "RISC-V Dead register definitions" 2493fde2eaSYingwei Zheng 2593fde2eaSYingwei Zheng STATISTIC(NumDeadDefsReplaced, "Number of dead definitions replaced"); 2693fde2eaSYingwei Zheng 2793fde2eaSYingwei Zheng namespace { 2893fde2eaSYingwei Zheng class RISCVDeadRegisterDefinitions : public MachineFunctionPass { 2993fde2eaSYingwei Zheng public: 3093fde2eaSYingwei Zheng static char ID; 3193fde2eaSYingwei Zheng 324162a9bcSCraig Topper RISCVDeadRegisterDefinitions() : MachineFunctionPass(ID) {} 3393fde2eaSYingwei Zheng bool runOnMachineFunction(MachineFunction &MF) override; 3493fde2eaSYingwei Zheng void getAnalysisUsage(AnalysisUsage &AU) const override { 3593fde2eaSYingwei Zheng AU.setPreservesCFG(); 36abde52aaSpaperchalice AU.addRequired<LiveIntervalsWrapperPass>(); 37abde52aaSpaperchalice AU.addPreserved<LiveIntervalsWrapperPass>(); 38abde52aaSpaperchalice AU.addRequired<LiveIntervalsWrapperPass>(); 394010f894Spaperchalice AU.addPreserved<SlotIndexesWrapperPass>(); 40d9b4bdbfSAkshat Oke AU.addPreserved<LiveDebugVariablesWrapperLegacy>(); 41*2c7ece2eSAkshat Oke AU.addPreserved<LiveStacksWrapperLegacy>(); 4293fde2eaSYingwei Zheng MachineFunctionPass::getAnalysisUsage(AU); 4393fde2eaSYingwei Zheng } 4493fde2eaSYingwei Zheng 4593fde2eaSYingwei Zheng StringRef getPassName() const override { return RISCV_DEAD_REG_DEF_NAME; } 4693fde2eaSYingwei Zheng }; 4793fde2eaSYingwei Zheng } // end anonymous namespace 4893fde2eaSYingwei Zheng 4993fde2eaSYingwei Zheng char RISCVDeadRegisterDefinitions::ID = 0; 5093fde2eaSYingwei Zheng INITIALIZE_PASS(RISCVDeadRegisterDefinitions, DEBUG_TYPE, 5193fde2eaSYingwei Zheng RISCV_DEAD_REG_DEF_NAME, false, false) 5293fde2eaSYingwei Zheng 5393fde2eaSYingwei Zheng FunctionPass *llvm::createRISCVDeadRegisterDefinitionsPass() { 5493fde2eaSYingwei Zheng return new RISCVDeadRegisterDefinitions(); 5593fde2eaSYingwei Zheng } 5693fde2eaSYingwei Zheng 5793fde2eaSYingwei Zheng bool RISCVDeadRegisterDefinitions::runOnMachineFunction(MachineFunction &MF) { 5893fde2eaSYingwei Zheng if (skipFunction(MF.getFunction())) 5993fde2eaSYingwei Zheng return false; 6093fde2eaSYingwei Zheng 6193fde2eaSYingwei Zheng const TargetInstrInfo *TII = MF.getSubtarget().getInstrInfo(); 6293fde2eaSYingwei Zheng const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 63abde52aaSpaperchalice LiveIntervals &LIS = getAnalysis<LiveIntervalsWrapperPass>().getLIS(); 6493fde2eaSYingwei Zheng LLVM_DEBUG(dbgs() << "***** RISCVDeadRegisterDefinitions *****\n"); 6593fde2eaSYingwei Zheng 6693fde2eaSYingwei Zheng bool MadeChange = false; 6793fde2eaSYingwei Zheng for (MachineBasicBlock &MBB : MF) { 6893fde2eaSYingwei Zheng for (MachineInstr &MI : MBB) { 6993fde2eaSYingwei Zheng // We only handle non-computational instructions since some NOP encodings 7093fde2eaSYingwei Zheng // are reserved for HINT instructions. 7193fde2eaSYingwei Zheng const MCInstrDesc &Desc = MI.getDesc(); 7293fde2eaSYingwei Zheng if (!Desc.mayLoad() && !Desc.mayStore() && 73ff313ee7SLuke Lau !Desc.hasUnmodeledSideEffects() && 74ff313ee7SLuke Lau MI.getOpcode() != RISCV::PseudoVSETVLI && 75ff313ee7SLuke Lau MI.getOpcode() != RISCV::PseudoVSETIVLI) 7693fde2eaSYingwei Zheng continue; 7793fde2eaSYingwei Zheng // For PseudoVSETVLIX0, Rd = X0 has special meaning. 7893fde2eaSYingwei Zheng if (MI.getOpcode() == RISCV::PseudoVSETVLIX0) 7993fde2eaSYingwei Zheng continue; 8093fde2eaSYingwei Zheng for (int I = 0, E = Desc.getNumDefs(); I != E; ++I) { 8193fde2eaSYingwei Zheng MachineOperand &MO = MI.getOperand(I); 8293fde2eaSYingwei Zheng if (!MO.isReg() || !MO.isDef() || MO.isEarlyClobber()) 8393fde2eaSYingwei Zheng continue; 8493fde2eaSYingwei Zheng // Be careful not to change the register if it's a tied operand. 8593fde2eaSYingwei Zheng if (MI.isRegTiedToUseOperand(I)) { 8693fde2eaSYingwei Zheng LLVM_DEBUG(dbgs() << " Ignoring, def is tied operand.\n"); 8793fde2eaSYingwei Zheng continue; 8893fde2eaSYingwei Zheng } 8993fde2eaSYingwei Zheng Register Reg = MO.getReg(); 9052187b9fSLuke Lau if (!Reg.isVirtual() || !MO.isDead()) 9193fde2eaSYingwei Zheng continue; 9293fde2eaSYingwei Zheng LLVM_DEBUG(dbgs() << " Dead def operand #" << I << " in:\n "; 9393fde2eaSYingwei Zheng MI.print(dbgs())); 948a7843caSCraig Topper Register X0Reg; 9593fde2eaSYingwei Zheng const TargetRegisterClass *RC = TII->getRegClass(Desc, I, TRI, MF); 968a7843caSCraig Topper if (RC && RC->contains(RISCV::X0)) { 978a7843caSCraig Topper X0Reg = RISCV::X0; 98bc91f3cdSCraig Topper } else if (RC && RC->contains(RISCV::X0_W)) { 99bc91f3cdSCraig Topper X0Reg = RISCV::X0_W; 1008a7843caSCraig Topper } else if (RC && RC->contains(RISCV::X0_H)) { 1018a7843caSCraig Topper X0Reg = RISCV::X0_H; 1028a7843caSCraig Topper } else { 10393fde2eaSYingwei Zheng LLVM_DEBUG(dbgs() << " Ignoring, register is not a GPR.\n"); 10493fde2eaSYingwei Zheng continue; 10593fde2eaSYingwei Zheng } 10652187b9fSLuke Lau assert(LIS.hasInterval(Reg)); 10752187b9fSLuke Lau LIS.removeInterval(Reg); 1088a7843caSCraig Topper MO.setReg(X0Reg); 10993fde2eaSYingwei Zheng LLVM_DEBUG(dbgs() << " Replacing with zero register. New:\n "; 11093fde2eaSYingwei Zheng MI.print(dbgs())); 11193fde2eaSYingwei Zheng ++NumDeadDefsReplaced; 11293fde2eaSYingwei Zheng MadeChange = true; 11393fde2eaSYingwei Zheng } 11493fde2eaSYingwei Zheng } 11593fde2eaSYingwei Zheng } 11693fde2eaSYingwei Zheng 11793fde2eaSYingwei Zheng return MadeChange; 11893fde2eaSYingwei Zheng } 119