xref: /llvm-project/llvm/lib/Target/PowerPC/AsmParser/PPCAsmParser.cpp (revision 4fed928f53dbea24914bc0db307e0988c6e44c8c)
1 //===-- PPCAsmParser.cpp - Parse PowerPC asm to MCInst instructions ---------===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 
10 #include "MCTargetDesc/PPCMCExpr.h"
11 #include "MCTargetDesc/PPCMCTargetDesc.h"
12 #include "PPCTargetStreamer.h"
13 #include "llvm/ADT/STLExtras.h"
14 #include "llvm/ADT/StringSwitch.h"
15 #include "llvm/ADT/Twine.h"
16 #include "llvm/MC/MCContext.h"
17 #include "llvm/MC/MCExpr.h"
18 #include "llvm/MC/MCInst.h"
19 #include "llvm/MC/MCInstrInfo.h"
20 #include "llvm/MC/MCParser/MCAsmLexer.h"
21 #include "llvm/MC/MCParser/MCAsmParser.h"
22 #include "llvm/MC/MCParser/MCParsedAsmOperand.h"
23 #include "llvm/MC/MCParser/MCTargetAsmParser.h"
24 #include "llvm/MC/MCRegisterInfo.h"
25 #include "llvm/MC/MCStreamer.h"
26 #include "llvm/MC/MCSubtargetInfo.h"
27 #include "llvm/MC/MCSymbolELF.h"
28 #include "llvm/Support/SourceMgr.h"
29 #include "llvm/Support/TargetRegistry.h"
30 #include "llvm/Support/raw_ostream.h"
31 
32 using namespace llvm;
33 
34 static const MCPhysReg RRegs[32] = {
35   PPC::R0,  PPC::R1,  PPC::R2,  PPC::R3,
36   PPC::R4,  PPC::R5,  PPC::R6,  PPC::R7,
37   PPC::R8,  PPC::R9,  PPC::R10, PPC::R11,
38   PPC::R12, PPC::R13, PPC::R14, PPC::R15,
39   PPC::R16, PPC::R17, PPC::R18, PPC::R19,
40   PPC::R20, PPC::R21, PPC::R22, PPC::R23,
41   PPC::R24, PPC::R25, PPC::R26, PPC::R27,
42   PPC::R28, PPC::R29, PPC::R30, PPC::R31
43 };
44 static const MCPhysReg RRegsNoR0[32] = {
45   PPC::ZERO,
46             PPC::R1,  PPC::R2,  PPC::R3,
47   PPC::R4,  PPC::R5,  PPC::R6,  PPC::R7,
48   PPC::R8,  PPC::R9,  PPC::R10, PPC::R11,
49   PPC::R12, PPC::R13, PPC::R14, PPC::R15,
50   PPC::R16, PPC::R17, PPC::R18, PPC::R19,
51   PPC::R20, PPC::R21, PPC::R22, PPC::R23,
52   PPC::R24, PPC::R25, PPC::R26, PPC::R27,
53   PPC::R28, PPC::R29, PPC::R30, PPC::R31
54 };
55 static const MCPhysReg XRegs[32] = {
56   PPC::X0,  PPC::X1,  PPC::X2,  PPC::X3,
57   PPC::X4,  PPC::X5,  PPC::X6,  PPC::X7,
58   PPC::X8,  PPC::X9,  PPC::X10, PPC::X11,
59   PPC::X12, PPC::X13, PPC::X14, PPC::X15,
60   PPC::X16, PPC::X17, PPC::X18, PPC::X19,
61   PPC::X20, PPC::X21, PPC::X22, PPC::X23,
62   PPC::X24, PPC::X25, PPC::X26, PPC::X27,
63   PPC::X28, PPC::X29, PPC::X30, PPC::X31
64 };
65 static const MCPhysReg XRegsNoX0[32] = {
66   PPC::ZERO8,
67             PPC::X1,  PPC::X2,  PPC::X3,
68   PPC::X4,  PPC::X5,  PPC::X6,  PPC::X7,
69   PPC::X8,  PPC::X9,  PPC::X10, PPC::X11,
70   PPC::X12, PPC::X13, PPC::X14, PPC::X15,
71   PPC::X16, PPC::X17, PPC::X18, PPC::X19,
72   PPC::X20, PPC::X21, PPC::X22, PPC::X23,
73   PPC::X24, PPC::X25, PPC::X26, PPC::X27,
74   PPC::X28, PPC::X29, PPC::X30, PPC::X31
75 };
76 static const MCPhysReg FRegs[32] = {
77   PPC::F0,  PPC::F1,  PPC::F2,  PPC::F3,
78   PPC::F4,  PPC::F5,  PPC::F6,  PPC::F7,
79   PPC::F8,  PPC::F9,  PPC::F10, PPC::F11,
80   PPC::F12, PPC::F13, PPC::F14, PPC::F15,
81   PPC::F16, PPC::F17, PPC::F18, PPC::F19,
82   PPC::F20, PPC::F21, PPC::F22, PPC::F23,
83   PPC::F24, PPC::F25, PPC::F26, PPC::F27,
84   PPC::F28, PPC::F29, PPC::F30, PPC::F31
85 };
86 static const MCPhysReg VRegs[32] = {
87   PPC::V0,  PPC::V1,  PPC::V2,  PPC::V3,
88   PPC::V4,  PPC::V5,  PPC::V6,  PPC::V7,
89   PPC::V8,  PPC::V9,  PPC::V10, PPC::V11,
90   PPC::V12, PPC::V13, PPC::V14, PPC::V15,
91   PPC::V16, PPC::V17, PPC::V18, PPC::V19,
92   PPC::V20, PPC::V21, PPC::V22, PPC::V23,
93   PPC::V24, PPC::V25, PPC::V26, PPC::V27,
94   PPC::V28, PPC::V29, PPC::V30, PPC::V31
95 };
96 static const MCPhysReg VSRegs[64] = {
97   PPC::VSL0,  PPC::VSL1,  PPC::VSL2,  PPC::VSL3,
98   PPC::VSL4,  PPC::VSL5,  PPC::VSL6,  PPC::VSL7,
99   PPC::VSL8,  PPC::VSL9,  PPC::VSL10, PPC::VSL11,
100   PPC::VSL12, PPC::VSL13, PPC::VSL14, PPC::VSL15,
101   PPC::VSL16, PPC::VSL17, PPC::VSL18, PPC::VSL19,
102   PPC::VSL20, PPC::VSL21, PPC::VSL22, PPC::VSL23,
103   PPC::VSL24, PPC::VSL25, PPC::VSL26, PPC::VSL27,
104   PPC::VSL28, PPC::VSL29, PPC::VSL30, PPC::VSL31,
105 
106   PPC::VSH0,  PPC::VSH1,  PPC::VSH2,  PPC::VSH3,
107   PPC::VSH4,  PPC::VSH5,  PPC::VSH6,  PPC::VSH7,
108   PPC::VSH8,  PPC::VSH9,  PPC::VSH10, PPC::VSH11,
109   PPC::VSH12, PPC::VSH13, PPC::VSH14, PPC::VSH15,
110   PPC::VSH16, PPC::VSH17, PPC::VSH18, PPC::VSH19,
111   PPC::VSH20, PPC::VSH21, PPC::VSH22, PPC::VSH23,
112   PPC::VSH24, PPC::VSH25, PPC::VSH26, PPC::VSH27,
113   PPC::VSH28, PPC::VSH29, PPC::VSH30, PPC::VSH31
114 };
115 static const MCPhysReg VSFRegs[64] = {
116   PPC::F0,  PPC::F1,  PPC::F2,  PPC::F3,
117   PPC::F4,  PPC::F5,  PPC::F6,  PPC::F7,
118   PPC::F8,  PPC::F9,  PPC::F10, PPC::F11,
119   PPC::F12, PPC::F13, PPC::F14, PPC::F15,
120   PPC::F16, PPC::F17, PPC::F18, PPC::F19,
121   PPC::F20, PPC::F21, PPC::F22, PPC::F23,
122   PPC::F24, PPC::F25, PPC::F26, PPC::F27,
123   PPC::F28, PPC::F29, PPC::F30, PPC::F31,
124 
125   PPC::VF0,  PPC::VF1,  PPC::VF2,  PPC::VF3,
126   PPC::VF4,  PPC::VF5,  PPC::VF6,  PPC::VF7,
127   PPC::VF8,  PPC::VF9,  PPC::VF10, PPC::VF11,
128   PPC::VF12, PPC::VF13, PPC::VF14, PPC::VF15,
129   PPC::VF16, PPC::VF17, PPC::VF18, PPC::VF19,
130   PPC::VF20, PPC::VF21, PPC::VF22, PPC::VF23,
131   PPC::VF24, PPC::VF25, PPC::VF26, PPC::VF27,
132   PPC::VF28, PPC::VF29, PPC::VF30, PPC::VF31
133 };
134 static const MCPhysReg VSSRegs[64] = {
135   PPC::F0,  PPC::F1,  PPC::F2,  PPC::F3,
136   PPC::F4,  PPC::F5,  PPC::F6,  PPC::F7,
137   PPC::F8,  PPC::F9,  PPC::F10, PPC::F11,
138   PPC::F12, PPC::F13, PPC::F14, PPC::F15,
139   PPC::F16, PPC::F17, PPC::F18, PPC::F19,
140   PPC::F20, PPC::F21, PPC::F22, PPC::F23,
141   PPC::F24, PPC::F25, PPC::F26, PPC::F27,
142   PPC::F28, PPC::F29, PPC::F30, PPC::F31,
143 
144   PPC::VF0,  PPC::VF1,  PPC::VF2,  PPC::VF3,
145   PPC::VF4,  PPC::VF5,  PPC::VF6,  PPC::VF7,
146   PPC::VF8,  PPC::VF9,  PPC::VF10, PPC::VF11,
147   PPC::VF12, PPC::VF13, PPC::VF14, PPC::VF15,
148   PPC::VF16, PPC::VF17, PPC::VF18, PPC::VF19,
149   PPC::VF20, PPC::VF21, PPC::VF22, PPC::VF23,
150   PPC::VF24, PPC::VF25, PPC::VF26, PPC::VF27,
151   PPC::VF28, PPC::VF29, PPC::VF30, PPC::VF31
152 };
153 static unsigned QFRegs[32] = {
154   PPC::QF0,  PPC::QF1,  PPC::QF2,  PPC::QF3,
155   PPC::QF4,  PPC::QF5,  PPC::QF6,  PPC::QF7,
156   PPC::QF8,  PPC::QF9,  PPC::QF10, PPC::QF11,
157   PPC::QF12, PPC::QF13, PPC::QF14, PPC::QF15,
158   PPC::QF16, PPC::QF17, PPC::QF18, PPC::QF19,
159   PPC::QF20, PPC::QF21, PPC::QF22, PPC::QF23,
160   PPC::QF24, PPC::QF25, PPC::QF26, PPC::QF27,
161   PPC::QF28, PPC::QF29, PPC::QF30, PPC::QF31
162 };
163 static const MCPhysReg CRBITRegs[32] = {
164   PPC::CR0LT, PPC::CR0GT, PPC::CR0EQ, PPC::CR0UN,
165   PPC::CR1LT, PPC::CR1GT, PPC::CR1EQ, PPC::CR1UN,
166   PPC::CR2LT, PPC::CR2GT, PPC::CR2EQ, PPC::CR2UN,
167   PPC::CR3LT, PPC::CR3GT, PPC::CR3EQ, PPC::CR3UN,
168   PPC::CR4LT, PPC::CR4GT, PPC::CR4EQ, PPC::CR4UN,
169   PPC::CR5LT, PPC::CR5GT, PPC::CR5EQ, PPC::CR5UN,
170   PPC::CR6LT, PPC::CR6GT, PPC::CR6EQ, PPC::CR6UN,
171   PPC::CR7LT, PPC::CR7GT, PPC::CR7EQ, PPC::CR7UN
172 };
173 static const MCPhysReg CRRegs[8] = {
174   PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
175   PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7
176 };
177 
178 // Evaluate an expression containing condition register
179 // or condition register field symbols.  Returns positive
180 // value on success, or -1 on error.
181 static int64_t
182 EvaluateCRExpr(const MCExpr *E) {
183   switch (E->getKind()) {
184   case MCExpr::Target:
185     return -1;
186 
187   case MCExpr::Constant: {
188     int64_t Res = cast<MCConstantExpr>(E)->getValue();
189     return Res < 0 ? -1 : Res;
190   }
191 
192   case MCExpr::SymbolRef: {
193     const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
194     StringRef Name = SRE->getSymbol().getName();
195 
196     if (Name == "lt") return 0;
197     if (Name == "gt") return 1;
198     if (Name == "eq") return 2;
199     if (Name == "so") return 3;
200     if (Name == "un") return 3;
201 
202     if (Name == "cr0") return 0;
203     if (Name == "cr1") return 1;
204     if (Name == "cr2") return 2;
205     if (Name == "cr3") return 3;
206     if (Name == "cr4") return 4;
207     if (Name == "cr5") return 5;
208     if (Name == "cr6") return 6;
209     if (Name == "cr7") return 7;
210 
211     return -1;
212   }
213 
214   case MCExpr::Unary:
215     return -1;
216 
217   case MCExpr::Binary: {
218     const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
219     int64_t LHSVal = EvaluateCRExpr(BE->getLHS());
220     int64_t RHSVal = EvaluateCRExpr(BE->getRHS());
221     int64_t Res;
222 
223     if (LHSVal < 0 || RHSVal < 0)
224       return -1;
225 
226     switch (BE->getOpcode()) {
227     default: return -1;
228     case MCBinaryExpr::Add: Res = LHSVal + RHSVal; break;
229     case MCBinaryExpr::Mul: Res = LHSVal * RHSVal; break;
230     }
231 
232     return Res < 0 ? -1 : Res;
233   }
234   }
235 
236   llvm_unreachable("Invalid expression kind!");
237 }
238 
239 namespace {
240 
241 struct PPCOperand;
242 
243 class PPCAsmParser : public MCTargetAsmParser {
244   const MCInstrInfo &MII;
245   bool IsPPC64;
246   bool IsDarwin;
247 
248   void Warning(SMLoc L, const Twine &Msg) { getParser().Warning(L, Msg); }
249   bool Error(SMLoc L, const Twine &Msg) { return getParser().Error(L, Msg); }
250 
251   bool isPPC64() const { return IsPPC64; }
252   bool isDarwin() const { return IsDarwin; }
253 
254   bool MatchRegisterName(const AsmToken &Tok,
255                          unsigned &RegNo, int64_t &IntVal);
256 
257   bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
258 
259   const MCExpr *ExtractModifierFromExpr(const MCExpr *E,
260                                         PPCMCExpr::VariantKind &Variant);
261   const MCExpr *FixupVariantKind(const MCExpr *E);
262   bool ParseExpression(const MCExpr *&EVal);
263   bool ParseDarwinExpression(const MCExpr *&EVal);
264 
265   bool ParseOperand(OperandVector &Operands);
266 
267   bool ParseDirectiveWord(unsigned Size, SMLoc L);
268   bool ParseDirectiveTC(unsigned Size, SMLoc L);
269   bool ParseDirectiveMachine(SMLoc L);
270   bool ParseDarwinDirectiveMachine(SMLoc L);
271   bool ParseDirectiveAbiVersion(SMLoc L);
272   bool ParseDirectiveLocalEntry(SMLoc L);
273 
274   bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
275                                OperandVector &Operands, MCStreamer &Out,
276                                uint64_t &ErrorInfo,
277                                bool MatchingInlineAsm) override;
278 
279   void ProcessInstruction(MCInst &Inst, const OperandVector &Ops);
280 
281   /// @name Auto-generated Match Functions
282   /// {
283 
284 #define GET_ASSEMBLER_HEADER
285 #include "PPCGenAsmMatcher.inc"
286 
287   /// }
288 
289 
290 public:
291   PPCAsmParser(const MCSubtargetInfo &STI, MCAsmParser &,
292                const MCInstrInfo &MII, const MCTargetOptions &Options)
293     : MCTargetAsmParser(Options, STI), MII(MII) {
294     // Check for 64-bit vs. 32-bit pointer mode.
295     const Triple &TheTriple = STI.getTargetTriple();
296     IsPPC64 = (TheTriple.getArch() == Triple::ppc64 ||
297                TheTriple.getArch() == Triple::ppc64le);
298     IsDarwin = TheTriple.isMacOSX();
299     // Initialize the set of available features.
300     setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
301   }
302 
303   bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
304                         SMLoc NameLoc, OperandVector &Operands) override;
305 
306   bool ParseDirective(AsmToken DirectiveID) override;
307 
308   unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
309                                       unsigned Kind) override;
310 
311   const MCExpr *applyModifierToExpr(const MCExpr *E,
312                                     MCSymbolRefExpr::VariantKind,
313                                     MCContext &Ctx) override;
314 };
315 
316 /// PPCOperand - Instances of this class represent a parsed PowerPC machine
317 /// instruction.
318 struct PPCOperand : public MCParsedAsmOperand {
319   enum KindTy {
320     Token,
321     Immediate,
322     ContextImmediate,
323     Expression,
324     TLSRegister
325   } Kind;
326 
327   SMLoc StartLoc, EndLoc;
328   bool IsPPC64;
329 
330   struct TokOp {
331     const char *Data;
332     unsigned Length;
333   };
334 
335   struct ImmOp {
336     int64_t Val;
337   };
338 
339   struct ExprOp {
340     const MCExpr *Val;
341     int64_t CRVal;     // Cached result of EvaluateCRExpr(Val)
342   };
343 
344   struct TLSRegOp {
345     const MCSymbolRefExpr *Sym;
346   };
347 
348   union {
349     struct TokOp Tok;
350     struct ImmOp Imm;
351     struct ExprOp Expr;
352     struct TLSRegOp TLSReg;
353   };
354 
355   PPCOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
356 public:
357   PPCOperand(const PPCOperand &o) : MCParsedAsmOperand() {
358     Kind = o.Kind;
359     StartLoc = o.StartLoc;
360     EndLoc = o.EndLoc;
361     IsPPC64 = o.IsPPC64;
362     switch (Kind) {
363     case Token:
364       Tok = o.Tok;
365       break;
366     case Immediate:
367     case ContextImmediate:
368       Imm = o.Imm;
369       break;
370     case Expression:
371       Expr = o.Expr;
372       break;
373     case TLSRegister:
374       TLSReg = o.TLSReg;
375       break;
376     }
377   }
378 
379   // Disable use of sized deallocation due to overallocation of PPCOperand
380   // objects in CreateTokenWithStringCopy.
381   void operator delete(void *p) { ::operator delete(p); }
382 
383   /// getStartLoc - Get the location of the first token of this operand.
384   SMLoc getStartLoc() const override { return StartLoc; }
385 
386   /// getEndLoc - Get the location of the last token of this operand.
387   SMLoc getEndLoc() const override { return EndLoc; }
388 
389   /// isPPC64 - True if this operand is for an instruction in 64-bit mode.
390   bool isPPC64() const { return IsPPC64; }
391 
392   int64_t getImm() const {
393     assert(Kind == Immediate && "Invalid access!");
394     return Imm.Val;
395   }
396   int64_t getImmS16Context() const {
397     assert((Kind == Immediate || Kind == ContextImmediate) && "Invalid access!");
398     if (Kind == Immediate)
399       return Imm.Val;
400     return static_cast<int16_t>(Imm.Val);
401   }
402   int64_t getImmU16Context() const {
403     assert((Kind == Immediate || Kind == ContextImmediate) && "Invalid access!");
404     return Imm.Val;
405   }
406 
407   const MCExpr *getExpr() const {
408     assert(Kind == Expression && "Invalid access!");
409     return Expr.Val;
410   }
411 
412   int64_t getExprCRVal() const {
413     assert(Kind == Expression && "Invalid access!");
414     return Expr.CRVal;
415   }
416 
417   const MCExpr *getTLSReg() const {
418     assert(Kind == TLSRegister && "Invalid access!");
419     return TLSReg.Sym;
420   }
421 
422   unsigned getReg() const override {
423     assert(isRegNumber() && "Invalid access!");
424     return (unsigned) Imm.Val;
425   }
426 
427   unsigned getVSReg() const {
428     assert(isVSRegNumber() && "Invalid access!");
429     return (unsigned) Imm.Val;
430   }
431 
432   unsigned getCCReg() const {
433     assert(isCCRegNumber() && "Invalid access!");
434     return (unsigned) (Kind == Immediate ? Imm.Val : Expr.CRVal);
435   }
436 
437   unsigned getCRBit() const {
438     assert(isCRBitNumber() && "Invalid access!");
439     return (unsigned) (Kind == Immediate ? Imm.Val : Expr.CRVal);
440   }
441 
442   unsigned getCRBitMask() const {
443     assert(isCRBitMask() && "Invalid access!");
444     return 7 - countTrailingZeros<uint64_t>(Imm.Val);
445   }
446 
447   bool isToken() const override { return Kind == Token; }
448   bool isImm() const override { return Kind == Immediate || Kind == Expression; }
449   bool isU1Imm() const { return Kind == Immediate && isUInt<1>(getImm()); }
450   bool isU2Imm() const { return Kind == Immediate && isUInt<2>(getImm()); }
451   bool isU3Imm() const { return Kind == Immediate && isUInt<3>(getImm()); }
452   bool isU4Imm() const { return Kind == Immediate && isUInt<4>(getImm()); }
453   bool isU5Imm() const { return Kind == Immediate && isUInt<5>(getImm()); }
454   bool isS5Imm() const { return Kind == Immediate && isInt<5>(getImm()); }
455   bool isU6Imm() const { return Kind == Immediate && isUInt<6>(getImm()); }
456   bool isU6ImmX2() const { return Kind == Immediate &&
457                                   isUInt<6>(getImm()) &&
458                                   (getImm() & 1) == 0; }
459   bool isU7Imm() const { return Kind == Immediate && isUInt<7>(getImm()); }
460   bool isU7ImmX4() const { return Kind == Immediate &&
461                                   isUInt<7>(getImm()) &&
462                                   (getImm() & 3) == 0; }
463   bool isU8Imm() const { return Kind == Immediate && isUInt<8>(getImm()); }
464   bool isU8ImmX8() const { return Kind == Immediate &&
465                                   isUInt<8>(getImm()) &&
466                                   (getImm() & 7) == 0; }
467 
468   bool isU10Imm() const { return Kind == Immediate && isUInt<10>(getImm()); }
469   bool isU12Imm() const { return Kind == Immediate && isUInt<12>(getImm()); }
470   bool isU16Imm() const {
471     switch (Kind) {
472       case Expression:
473         return true;
474       case Immediate:
475       case ContextImmediate:
476         return isUInt<16>(getImmU16Context());
477       default:
478         return false;
479     }
480   }
481   bool isS16Imm() const {
482     switch (Kind) {
483       case Expression:
484         return true;
485       case Immediate:
486       case ContextImmediate:
487         return isInt<16>(getImmS16Context());
488       default:
489         return false;
490     }
491   }
492   bool isS16ImmX4() const { return Kind == Expression ||
493                                    (Kind == Immediate && isInt<16>(getImm()) &&
494                                     (getImm() & 3) == 0); }
495   bool isS16ImmX16() const { return Kind == Expression ||
496                                     (Kind == Immediate && isInt<16>(getImm()) &&
497                                      (getImm() & 15) == 0); }
498   bool isS17Imm() const {
499     switch (Kind) {
500       case Expression:
501         return true;
502       case Immediate:
503       case ContextImmediate:
504         return isInt<17>(getImmS16Context());
505       default:
506         return false;
507     }
508   }
509   bool isTLSReg() const { return Kind == TLSRegister; }
510   bool isDirectBr() const {
511     if (Kind == Expression)
512       return true;
513     if (Kind != Immediate)
514       return false;
515     // Operand must be 64-bit aligned, signed 27-bit immediate.
516     if ((getImm() & 3) != 0)
517       return false;
518     if (isInt<26>(getImm()))
519       return true;
520     if (!IsPPC64) {
521       // In 32-bit mode, large 32-bit quantities wrap around.
522       if (isUInt<32>(getImm()) && isInt<26>(static_cast<int32_t>(getImm())))
523         return true;
524     }
525     return false;
526   }
527   bool isCondBr() const { return Kind == Expression ||
528                                  (Kind == Immediate && isInt<16>(getImm()) &&
529                                   (getImm() & 3) == 0); }
530   bool isRegNumber() const { return Kind == Immediate && isUInt<5>(getImm()); }
531   bool isVSRegNumber() const { return Kind == Immediate && isUInt<6>(getImm()); }
532   bool isCCRegNumber() const { return (Kind == Expression
533                                        && isUInt<3>(getExprCRVal())) ||
534                                       (Kind == Immediate
535                                        && isUInt<3>(getImm())); }
536   bool isCRBitNumber() const { return (Kind == Expression
537                                        && isUInt<5>(getExprCRVal())) ||
538                                       (Kind == Immediate
539                                        && isUInt<5>(getImm())); }
540   bool isCRBitMask() const { return Kind == Immediate && isUInt<8>(getImm()) &&
541                                     isPowerOf2_32(getImm()); }
542   bool isMem() const override { return false; }
543   bool isReg() const override { return false; }
544 
545   void addRegOperands(MCInst &Inst, unsigned N) const {
546     llvm_unreachable("addRegOperands");
547   }
548 
549   void addRegGPRCOperands(MCInst &Inst, unsigned N) const {
550     assert(N == 1 && "Invalid number of operands!");
551     Inst.addOperand(MCOperand::createReg(RRegs[getReg()]));
552   }
553 
554   void addRegGPRCNoR0Operands(MCInst &Inst, unsigned N) const {
555     assert(N == 1 && "Invalid number of operands!");
556     Inst.addOperand(MCOperand::createReg(RRegsNoR0[getReg()]));
557   }
558 
559   void addRegG8RCOperands(MCInst &Inst, unsigned N) const {
560     assert(N == 1 && "Invalid number of operands!");
561     Inst.addOperand(MCOperand::createReg(XRegs[getReg()]));
562   }
563 
564   void addRegG8RCNoX0Operands(MCInst &Inst, unsigned N) const {
565     assert(N == 1 && "Invalid number of operands!");
566     Inst.addOperand(MCOperand::createReg(XRegsNoX0[getReg()]));
567   }
568 
569   void addRegGxRCOperands(MCInst &Inst, unsigned N) const {
570     if (isPPC64())
571       addRegG8RCOperands(Inst, N);
572     else
573       addRegGPRCOperands(Inst, N);
574   }
575 
576   void addRegGxRCNoR0Operands(MCInst &Inst, unsigned N) const {
577     if (isPPC64())
578       addRegG8RCNoX0Operands(Inst, N);
579     else
580       addRegGPRCNoR0Operands(Inst, N);
581   }
582 
583   void addRegF4RCOperands(MCInst &Inst, unsigned N) const {
584     assert(N == 1 && "Invalid number of operands!");
585     Inst.addOperand(MCOperand::createReg(FRegs[getReg()]));
586   }
587 
588   void addRegF8RCOperands(MCInst &Inst, unsigned N) const {
589     assert(N == 1 && "Invalid number of operands!");
590     Inst.addOperand(MCOperand::createReg(FRegs[getReg()]));
591   }
592 
593   void addRegVRRCOperands(MCInst &Inst, unsigned N) const {
594     assert(N == 1 && "Invalid number of operands!");
595     Inst.addOperand(MCOperand::createReg(VRegs[getReg()]));
596   }
597 
598   void addRegVSRCOperands(MCInst &Inst, unsigned N) const {
599     assert(N == 1 && "Invalid number of operands!");
600     Inst.addOperand(MCOperand::createReg(VSRegs[getVSReg()]));
601   }
602 
603   void addRegVSFRCOperands(MCInst &Inst, unsigned N) const {
604     assert(N == 1 && "Invalid number of operands!");
605     Inst.addOperand(MCOperand::createReg(VSFRegs[getVSReg()]));
606   }
607 
608   void addRegVSSRCOperands(MCInst &Inst, unsigned N) const {
609     assert(N == 1 && "Invalid number of operands!");
610     Inst.addOperand(MCOperand::createReg(VSSRegs[getVSReg()]));
611   }
612 
613   void addRegQFRCOperands(MCInst &Inst, unsigned N) const {
614     assert(N == 1 && "Invalid number of operands!");
615     Inst.addOperand(MCOperand::createReg(QFRegs[getReg()]));
616   }
617 
618   void addRegQSRCOperands(MCInst &Inst, unsigned N) const {
619     assert(N == 1 && "Invalid number of operands!");
620     Inst.addOperand(MCOperand::createReg(QFRegs[getReg()]));
621   }
622 
623   void addRegQBRCOperands(MCInst &Inst, unsigned N) const {
624     assert(N == 1 && "Invalid number of operands!");
625     Inst.addOperand(MCOperand::createReg(QFRegs[getReg()]));
626   }
627 
628   void addRegCRBITRCOperands(MCInst &Inst, unsigned N) const {
629     assert(N == 1 && "Invalid number of operands!");
630     Inst.addOperand(MCOperand::createReg(CRBITRegs[getCRBit()]));
631   }
632 
633   void addRegCRRCOperands(MCInst &Inst, unsigned N) const {
634     assert(N == 1 && "Invalid number of operands!");
635     Inst.addOperand(MCOperand::createReg(CRRegs[getCCReg()]));
636   }
637 
638   void addCRBitMaskOperands(MCInst &Inst, unsigned N) const {
639     assert(N == 1 && "Invalid number of operands!");
640     Inst.addOperand(MCOperand::createReg(CRRegs[getCRBitMask()]));
641   }
642 
643   void addImmOperands(MCInst &Inst, unsigned N) const {
644     assert(N == 1 && "Invalid number of operands!");
645     if (Kind == Immediate)
646       Inst.addOperand(MCOperand::createImm(getImm()));
647     else
648       Inst.addOperand(MCOperand::createExpr(getExpr()));
649   }
650 
651   void addS16ImmOperands(MCInst &Inst, unsigned N) const {
652     assert(N == 1 && "Invalid number of operands!");
653     switch (Kind) {
654       case Immediate:
655         Inst.addOperand(MCOperand::createImm(getImm()));
656         break;
657       case ContextImmediate:
658         Inst.addOperand(MCOperand::createImm(getImmS16Context()));
659         break;
660       default:
661         Inst.addOperand(MCOperand::createExpr(getExpr()));
662         break;
663     }
664   }
665 
666   void addU16ImmOperands(MCInst &Inst, unsigned N) const {
667     assert(N == 1 && "Invalid number of operands!");
668     switch (Kind) {
669       case Immediate:
670         Inst.addOperand(MCOperand::createImm(getImm()));
671         break;
672       case ContextImmediate:
673         Inst.addOperand(MCOperand::createImm(getImmU16Context()));
674         break;
675       default:
676         Inst.addOperand(MCOperand::createExpr(getExpr()));
677         break;
678     }
679   }
680 
681   void addBranchTargetOperands(MCInst &Inst, unsigned N) const {
682     assert(N == 1 && "Invalid number of operands!");
683     if (Kind == Immediate)
684       Inst.addOperand(MCOperand::createImm(getImm() / 4));
685     else
686       Inst.addOperand(MCOperand::createExpr(getExpr()));
687   }
688 
689   void addTLSRegOperands(MCInst &Inst, unsigned N) const {
690     assert(N == 1 && "Invalid number of operands!");
691     Inst.addOperand(MCOperand::createExpr(getTLSReg()));
692   }
693 
694   StringRef getToken() const {
695     assert(Kind == Token && "Invalid access!");
696     return StringRef(Tok.Data, Tok.Length);
697   }
698 
699   void print(raw_ostream &OS) const override;
700 
701   static std::unique_ptr<PPCOperand> CreateToken(StringRef Str, SMLoc S,
702                                                  bool IsPPC64) {
703     auto Op = make_unique<PPCOperand>(Token);
704     Op->Tok.Data = Str.data();
705     Op->Tok.Length = Str.size();
706     Op->StartLoc = S;
707     Op->EndLoc = S;
708     Op->IsPPC64 = IsPPC64;
709     return Op;
710   }
711 
712   static std::unique_ptr<PPCOperand>
713   CreateTokenWithStringCopy(StringRef Str, SMLoc S, bool IsPPC64) {
714     // Allocate extra memory for the string and copy it.
715     // FIXME: This is incorrect, Operands are owned by unique_ptr with a default
716     // deleter which will destroy them by simply using "delete", not correctly
717     // calling operator delete on this extra memory after calling the dtor
718     // explicitly.
719     void *Mem = ::operator new(sizeof(PPCOperand) + Str.size());
720     std::unique_ptr<PPCOperand> Op(new (Mem) PPCOperand(Token));
721     Op->Tok.Data = reinterpret_cast<const char *>(Op.get() + 1);
722     Op->Tok.Length = Str.size();
723     std::memcpy(const_cast<char *>(Op->Tok.Data), Str.data(), Str.size());
724     Op->StartLoc = S;
725     Op->EndLoc = S;
726     Op->IsPPC64 = IsPPC64;
727     return Op;
728   }
729 
730   static std::unique_ptr<PPCOperand> CreateImm(int64_t Val, SMLoc S, SMLoc E,
731                                                bool IsPPC64) {
732     auto Op = make_unique<PPCOperand>(Immediate);
733     Op->Imm.Val = Val;
734     Op->StartLoc = S;
735     Op->EndLoc = E;
736     Op->IsPPC64 = IsPPC64;
737     return Op;
738   }
739 
740   static std::unique_ptr<PPCOperand> CreateExpr(const MCExpr *Val, SMLoc S,
741                                                 SMLoc E, bool IsPPC64) {
742     auto Op = make_unique<PPCOperand>(Expression);
743     Op->Expr.Val = Val;
744     Op->Expr.CRVal = EvaluateCRExpr(Val);
745     Op->StartLoc = S;
746     Op->EndLoc = E;
747     Op->IsPPC64 = IsPPC64;
748     return Op;
749   }
750 
751   static std::unique_ptr<PPCOperand>
752   CreateTLSReg(const MCSymbolRefExpr *Sym, SMLoc S, SMLoc E, bool IsPPC64) {
753     auto Op = make_unique<PPCOperand>(TLSRegister);
754     Op->TLSReg.Sym = Sym;
755     Op->StartLoc = S;
756     Op->EndLoc = E;
757     Op->IsPPC64 = IsPPC64;
758     return Op;
759   }
760 
761   static std::unique_ptr<PPCOperand>
762   CreateContextImm(int64_t Val, SMLoc S, SMLoc E, bool IsPPC64) {
763     auto Op = make_unique<PPCOperand>(ContextImmediate);
764     Op->Imm.Val = Val;
765     Op->StartLoc = S;
766     Op->EndLoc = E;
767     Op->IsPPC64 = IsPPC64;
768     return Op;
769   }
770 
771   static std::unique_ptr<PPCOperand>
772   CreateFromMCExpr(const MCExpr *Val, SMLoc S, SMLoc E, bool IsPPC64) {
773     if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Val))
774       return CreateImm(CE->getValue(), S, E, IsPPC64);
775 
776     if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(Val))
777       if (SRE->getKind() == MCSymbolRefExpr::VK_PPC_TLS)
778         return CreateTLSReg(SRE, S, E, IsPPC64);
779 
780     if (const PPCMCExpr *TE = dyn_cast<PPCMCExpr>(Val)) {
781       int64_t Res;
782       if (TE->evaluateAsConstant(Res))
783         return CreateContextImm(Res, S, E, IsPPC64);
784     }
785 
786     return CreateExpr(Val, S, E, IsPPC64);
787   }
788 };
789 
790 } // end anonymous namespace.
791 
792 void PPCOperand::print(raw_ostream &OS) const {
793   switch (Kind) {
794   case Token:
795     OS << "'" << getToken() << "'";
796     break;
797   case Immediate:
798   case ContextImmediate:
799     OS << getImm();
800     break;
801   case Expression:
802     OS << *getExpr();
803     break;
804   case TLSRegister:
805     OS << *getTLSReg();
806     break;
807   }
808 }
809 
810 static void
811 addNegOperand(MCInst &Inst, MCOperand &Op, MCContext &Ctx) {
812   if (Op.isImm()) {
813     Inst.addOperand(MCOperand::createImm(-Op.getImm()));
814     return;
815   }
816   const MCExpr *Expr = Op.getExpr();
817   if (const MCUnaryExpr *UnExpr = dyn_cast<MCUnaryExpr>(Expr)) {
818     if (UnExpr->getOpcode() == MCUnaryExpr::Minus) {
819       Inst.addOperand(MCOperand::createExpr(UnExpr->getSubExpr()));
820       return;
821     }
822   } else if (const MCBinaryExpr *BinExpr = dyn_cast<MCBinaryExpr>(Expr)) {
823     if (BinExpr->getOpcode() == MCBinaryExpr::Sub) {
824       const MCExpr *NE = MCBinaryExpr::createSub(BinExpr->getRHS(),
825                                                  BinExpr->getLHS(), Ctx);
826       Inst.addOperand(MCOperand::createExpr(NE));
827       return;
828     }
829   }
830   Inst.addOperand(MCOperand::createExpr(MCUnaryExpr::createMinus(Expr, Ctx)));
831 }
832 
833 void PPCAsmParser::ProcessInstruction(MCInst &Inst,
834                                       const OperandVector &Operands) {
835   int Opcode = Inst.getOpcode();
836   switch (Opcode) {
837   case PPC::DCBTx:
838   case PPC::DCBTT:
839   case PPC::DCBTSTx:
840   case PPC::DCBTSTT: {
841     MCInst TmpInst;
842     TmpInst.setOpcode((Opcode == PPC::DCBTx || Opcode == PPC::DCBTT) ?
843                       PPC::DCBT : PPC::DCBTST);
844     TmpInst.addOperand(MCOperand::createImm(
845       (Opcode == PPC::DCBTx || Opcode == PPC::DCBTSTx) ? 0 : 16));
846     TmpInst.addOperand(Inst.getOperand(0));
847     TmpInst.addOperand(Inst.getOperand(1));
848     Inst = TmpInst;
849     break;
850   }
851   case PPC::DCBTCT:
852   case PPC::DCBTDS: {
853     MCInst TmpInst;
854     TmpInst.setOpcode(PPC::DCBT);
855     TmpInst.addOperand(Inst.getOperand(2));
856     TmpInst.addOperand(Inst.getOperand(0));
857     TmpInst.addOperand(Inst.getOperand(1));
858     Inst = TmpInst;
859     break;
860   }
861   case PPC::DCBTSTCT:
862   case PPC::DCBTSTDS: {
863     MCInst TmpInst;
864     TmpInst.setOpcode(PPC::DCBTST);
865     TmpInst.addOperand(Inst.getOperand(2));
866     TmpInst.addOperand(Inst.getOperand(0));
867     TmpInst.addOperand(Inst.getOperand(1));
868     Inst = TmpInst;
869     break;
870   }
871   case PPC::LAx: {
872     MCInst TmpInst;
873     TmpInst.setOpcode(PPC::LA);
874     TmpInst.addOperand(Inst.getOperand(0));
875     TmpInst.addOperand(Inst.getOperand(2));
876     TmpInst.addOperand(Inst.getOperand(1));
877     Inst = TmpInst;
878     break;
879   }
880   case PPC::SUBI: {
881     MCInst TmpInst;
882     TmpInst.setOpcode(PPC::ADDI);
883     TmpInst.addOperand(Inst.getOperand(0));
884     TmpInst.addOperand(Inst.getOperand(1));
885     addNegOperand(TmpInst, Inst.getOperand(2), getContext());
886     Inst = TmpInst;
887     break;
888   }
889   case PPC::SUBIS: {
890     MCInst TmpInst;
891     TmpInst.setOpcode(PPC::ADDIS);
892     TmpInst.addOperand(Inst.getOperand(0));
893     TmpInst.addOperand(Inst.getOperand(1));
894     addNegOperand(TmpInst, Inst.getOperand(2), getContext());
895     Inst = TmpInst;
896     break;
897   }
898   case PPC::SUBIC: {
899     MCInst TmpInst;
900     TmpInst.setOpcode(PPC::ADDIC);
901     TmpInst.addOperand(Inst.getOperand(0));
902     TmpInst.addOperand(Inst.getOperand(1));
903     addNegOperand(TmpInst, Inst.getOperand(2), getContext());
904     Inst = TmpInst;
905     break;
906   }
907   case PPC::SUBICo: {
908     MCInst TmpInst;
909     TmpInst.setOpcode(PPC::ADDICo);
910     TmpInst.addOperand(Inst.getOperand(0));
911     TmpInst.addOperand(Inst.getOperand(1));
912     addNegOperand(TmpInst, Inst.getOperand(2), getContext());
913     Inst = TmpInst;
914     break;
915   }
916   case PPC::EXTLWI:
917   case PPC::EXTLWIo: {
918     MCInst TmpInst;
919     int64_t N = Inst.getOperand(2).getImm();
920     int64_t B = Inst.getOperand(3).getImm();
921     TmpInst.setOpcode(Opcode == PPC::EXTLWI? PPC::RLWINM : PPC::RLWINMo);
922     TmpInst.addOperand(Inst.getOperand(0));
923     TmpInst.addOperand(Inst.getOperand(1));
924     TmpInst.addOperand(MCOperand::createImm(B));
925     TmpInst.addOperand(MCOperand::createImm(0));
926     TmpInst.addOperand(MCOperand::createImm(N - 1));
927     Inst = TmpInst;
928     break;
929   }
930   case PPC::EXTRWI:
931   case PPC::EXTRWIo: {
932     MCInst TmpInst;
933     int64_t N = Inst.getOperand(2).getImm();
934     int64_t B = Inst.getOperand(3).getImm();
935     TmpInst.setOpcode(Opcode == PPC::EXTRWI? PPC::RLWINM : PPC::RLWINMo);
936     TmpInst.addOperand(Inst.getOperand(0));
937     TmpInst.addOperand(Inst.getOperand(1));
938     TmpInst.addOperand(MCOperand::createImm(B + N));
939     TmpInst.addOperand(MCOperand::createImm(32 - N));
940     TmpInst.addOperand(MCOperand::createImm(31));
941     Inst = TmpInst;
942     break;
943   }
944   case PPC::INSLWI:
945   case PPC::INSLWIo: {
946     MCInst TmpInst;
947     int64_t N = Inst.getOperand(2).getImm();
948     int64_t B = Inst.getOperand(3).getImm();
949     TmpInst.setOpcode(Opcode == PPC::INSLWI? PPC::RLWIMI : PPC::RLWIMIo);
950     TmpInst.addOperand(Inst.getOperand(0));
951     TmpInst.addOperand(Inst.getOperand(0));
952     TmpInst.addOperand(Inst.getOperand(1));
953     TmpInst.addOperand(MCOperand::createImm(32 - B));
954     TmpInst.addOperand(MCOperand::createImm(B));
955     TmpInst.addOperand(MCOperand::createImm((B + N) - 1));
956     Inst = TmpInst;
957     break;
958   }
959   case PPC::INSRWI:
960   case PPC::INSRWIo: {
961     MCInst TmpInst;
962     int64_t N = Inst.getOperand(2).getImm();
963     int64_t B = Inst.getOperand(3).getImm();
964     TmpInst.setOpcode(Opcode == PPC::INSRWI? PPC::RLWIMI : PPC::RLWIMIo);
965     TmpInst.addOperand(Inst.getOperand(0));
966     TmpInst.addOperand(Inst.getOperand(0));
967     TmpInst.addOperand(Inst.getOperand(1));
968     TmpInst.addOperand(MCOperand::createImm(32 - (B + N)));
969     TmpInst.addOperand(MCOperand::createImm(B));
970     TmpInst.addOperand(MCOperand::createImm((B + N) - 1));
971     Inst = TmpInst;
972     break;
973   }
974   case PPC::ROTRWI:
975   case PPC::ROTRWIo: {
976     MCInst TmpInst;
977     int64_t N = Inst.getOperand(2).getImm();
978     TmpInst.setOpcode(Opcode == PPC::ROTRWI? PPC::RLWINM : PPC::RLWINMo);
979     TmpInst.addOperand(Inst.getOperand(0));
980     TmpInst.addOperand(Inst.getOperand(1));
981     TmpInst.addOperand(MCOperand::createImm(32 - N));
982     TmpInst.addOperand(MCOperand::createImm(0));
983     TmpInst.addOperand(MCOperand::createImm(31));
984     Inst = TmpInst;
985     break;
986   }
987   case PPC::SLWI:
988   case PPC::SLWIo: {
989     MCInst TmpInst;
990     int64_t N = Inst.getOperand(2).getImm();
991     TmpInst.setOpcode(Opcode == PPC::SLWI? PPC::RLWINM : PPC::RLWINMo);
992     TmpInst.addOperand(Inst.getOperand(0));
993     TmpInst.addOperand(Inst.getOperand(1));
994     TmpInst.addOperand(MCOperand::createImm(N));
995     TmpInst.addOperand(MCOperand::createImm(0));
996     TmpInst.addOperand(MCOperand::createImm(31 - N));
997     Inst = TmpInst;
998     break;
999   }
1000   case PPC::SRWI:
1001   case PPC::SRWIo: {
1002     MCInst TmpInst;
1003     int64_t N = Inst.getOperand(2).getImm();
1004     TmpInst.setOpcode(Opcode == PPC::SRWI? PPC::RLWINM : PPC::RLWINMo);
1005     TmpInst.addOperand(Inst.getOperand(0));
1006     TmpInst.addOperand(Inst.getOperand(1));
1007     TmpInst.addOperand(MCOperand::createImm(32 - N));
1008     TmpInst.addOperand(MCOperand::createImm(N));
1009     TmpInst.addOperand(MCOperand::createImm(31));
1010     Inst = TmpInst;
1011     break;
1012   }
1013   case PPC::CLRRWI:
1014   case PPC::CLRRWIo: {
1015     MCInst TmpInst;
1016     int64_t N = Inst.getOperand(2).getImm();
1017     TmpInst.setOpcode(Opcode == PPC::CLRRWI? PPC::RLWINM : PPC::RLWINMo);
1018     TmpInst.addOperand(Inst.getOperand(0));
1019     TmpInst.addOperand(Inst.getOperand(1));
1020     TmpInst.addOperand(MCOperand::createImm(0));
1021     TmpInst.addOperand(MCOperand::createImm(0));
1022     TmpInst.addOperand(MCOperand::createImm(31 - N));
1023     Inst = TmpInst;
1024     break;
1025   }
1026   case PPC::CLRLSLWI:
1027   case PPC::CLRLSLWIo: {
1028     MCInst TmpInst;
1029     int64_t B = Inst.getOperand(2).getImm();
1030     int64_t N = Inst.getOperand(3).getImm();
1031     TmpInst.setOpcode(Opcode == PPC::CLRLSLWI? PPC::RLWINM : PPC::RLWINMo);
1032     TmpInst.addOperand(Inst.getOperand(0));
1033     TmpInst.addOperand(Inst.getOperand(1));
1034     TmpInst.addOperand(MCOperand::createImm(N));
1035     TmpInst.addOperand(MCOperand::createImm(B - N));
1036     TmpInst.addOperand(MCOperand::createImm(31 - N));
1037     Inst = TmpInst;
1038     break;
1039   }
1040   case PPC::EXTLDI:
1041   case PPC::EXTLDIo: {
1042     MCInst TmpInst;
1043     int64_t N = Inst.getOperand(2).getImm();
1044     int64_t B = Inst.getOperand(3).getImm();
1045     TmpInst.setOpcode(Opcode == PPC::EXTLDI? PPC::RLDICR : PPC::RLDICRo);
1046     TmpInst.addOperand(Inst.getOperand(0));
1047     TmpInst.addOperand(Inst.getOperand(1));
1048     TmpInst.addOperand(MCOperand::createImm(B));
1049     TmpInst.addOperand(MCOperand::createImm(N - 1));
1050     Inst = TmpInst;
1051     break;
1052   }
1053   case PPC::EXTRDI:
1054   case PPC::EXTRDIo: {
1055     MCInst TmpInst;
1056     int64_t N = Inst.getOperand(2).getImm();
1057     int64_t B = Inst.getOperand(3).getImm();
1058     TmpInst.setOpcode(Opcode == PPC::EXTRDI? PPC::RLDICL : PPC::RLDICLo);
1059     TmpInst.addOperand(Inst.getOperand(0));
1060     TmpInst.addOperand(Inst.getOperand(1));
1061     TmpInst.addOperand(MCOperand::createImm(B + N));
1062     TmpInst.addOperand(MCOperand::createImm(64 - N));
1063     Inst = TmpInst;
1064     break;
1065   }
1066   case PPC::INSRDI:
1067   case PPC::INSRDIo: {
1068     MCInst TmpInst;
1069     int64_t N = Inst.getOperand(2).getImm();
1070     int64_t B = Inst.getOperand(3).getImm();
1071     TmpInst.setOpcode(Opcode == PPC::INSRDI? PPC::RLDIMI : PPC::RLDIMIo);
1072     TmpInst.addOperand(Inst.getOperand(0));
1073     TmpInst.addOperand(Inst.getOperand(0));
1074     TmpInst.addOperand(Inst.getOperand(1));
1075     TmpInst.addOperand(MCOperand::createImm(64 - (B + N)));
1076     TmpInst.addOperand(MCOperand::createImm(B));
1077     Inst = TmpInst;
1078     break;
1079   }
1080   case PPC::ROTRDI:
1081   case PPC::ROTRDIo: {
1082     MCInst TmpInst;
1083     int64_t N = Inst.getOperand(2).getImm();
1084     TmpInst.setOpcode(Opcode == PPC::ROTRDI? PPC::RLDICL : PPC::RLDICLo);
1085     TmpInst.addOperand(Inst.getOperand(0));
1086     TmpInst.addOperand(Inst.getOperand(1));
1087     TmpInst.addOperand(MCOperand::createImm(64 - N));
1088     TmpInst.addOperand(MCOperand::createImm(0));
1089     Inst = TmpInst;
1090     break;
1091   }
1092   case PPC::SLDI:
1093   case PPC::SLDIo: {
1094     MCInst TmpInst;
1095     int64_t N = Inst.getOperand(2).getImm();
1096     TmpInst.setOpcode(Opcode == PPC::SLDI? PPC::RLDICR : PPC::RLDICRo);
1097     TmpInst.addOperand(Inst.getOperand(0));
1098     TmpInst.addOperand(Inst.getOperand(1));
1099     TmpInst.addOperand(MCOperand::createImm(N));
1100     TmpInst.addOperand(MCOperand::createImm(63 - N));
1101     Inst = TmpInst;
1102     break;
1103   }
1104   case PPC::SRDI:
1105   case PPC::SRDIo: {
1106     MCInst TmpInst;
1107     int64_t N = Inst.getOperand(2).getImm();
1108     TmpInst.setOpcode(Opcode == PPC::SRDI? PPC::RLDICL : PPC::RLDICLo);
1109     TmpInst.addOperand(Inst.getOperand(0));
1110     TmpInst.addOperand(Inst.getOperand(1));
1111     TmpInst.addOperand(MCOperand::createImm(64 - N));
1112     TmpInst.addOperand(MCOperand::createImm(N));
1113     Inst = TmpInst;
1114     break;
1115   }
1116   case PPC::CLRRDI:
1117   case PPC::CLRRDIo: {
1118     MCInst TmpInst;
1119     int64_t N = Inst.getOperand(2).getImm();
1120     TmpInst.setOpcode(Opcode == PPC::CLRRDI? PPC::RLDICR : PPC::RLDICRo);
1121     TmpInst.addOperand(Inst.getOperand(0));
1122     TmpInst.addOperand(Inst.getOperand(1));
1123     TmpInst.addOperand(MCOperand::createImm(0));
1124     TmpInst.addOperand(MCOperand::createImm(63 - N));
1125     Inst = TmpInst;
1126     break;
1127   }
1128   case PPC::CLRLSLDI:
1129   case PPC::CLRLSLDIo: {
1130     MCInst TmpInst;
1131     int64_t B = Inst.getOperand(2).getImm();
1132     int64_t N = Inst.getOperand(3).getImm();
1133     TmpInst.setOpcode(Opcode == PPC::CLRLSLDI? PPC::RLDIC : PPC::RLDICo);
1134     TmpInst.addOperand(Inst.getOperand(0));
1135     TmpInst.addOperand(Inst.getOperand(1));
1136     TmpInst.addOperand(MCOperand::createImm(N));
1137     TmpInst.addOperand(MCOperand::createImm(B - N));
1138     Inst = TmpInst;
1139     break;
1140   }
1141   case PPC::RLWINMbm:
1142   case PPC::RLWINMobm: {
1143     unsigned MB, ME;
1144     int64_t BM = Inst.getOperand(3).getImm();
1145     if (!isRunOfOnes(BM, MB, ME))
1146       break;
1147 
1148     MCInst TmpInst;
1149     TmpInst.setOpcode(Opcode == PPC::RLWINMbm ? PPC::RLWINM : PPC::RLWINMo);
1150     TmpInst.addOperand(Inst.getOperand(0));
1151     TmpInst.addOperand(Inst.getOperand(1));
1152     TmpInst.addOperand(Inst.getOperand(2));
1153     TmpInst.addOperand(MCOperand::createImm(MB));
1154     TmpInst.addOperand(MCOperand::createImm(ME));
1155     Inst = TmpInst;
1156     break;
1157   }
1158   case PPC::RLWIMIbm:
1159   case PPC::RLWIMIobm: {
1160     unsigned MB, ME;
1161     int64_t BM = Inst.getOperand(3).getImm();
1162     if (!isRunOfOnes(BM, MB, ME))
1163       break;
1164 
1165     MCInst TmpInst;
1166     TmpInst.setOpcode(Opcode == PPC::RLWIMIbm ? PPC::RLWIMI : PPC::RLWIMIo);
1167     TmpInst.addOperand(Inst.getOperand(0));
1168     TmpInst.addOperand(Inst.getOperand(0)); // The tied operand.
1169     TmpInst.addOperand(Inst.getOperand(1));
1170     TmpInst.addOperand(Inst.getOperand(2));
1171     TmpInst.addOperand(MCOperand::createImm(MB));
1172     TmpInst.addOperand(MCOperand::createImm(ME));
1173     Inst = TmpInst;
1174     break;
1175   }
1176   case PPC::RLWNMbm:
1177   case PPC::RLWNMobm: {
1178     unsigned MB, ME;
1179     int64_t BM = Inst.getOperand(3).getImm();
1180     if (!isRunOfOnes(BM, MB, ME))
1181       break;
1182 
1183     MCInst TmpInst;
1184     TmpInst.setOpcode(Opcode == PPC::RLWNMbm ? PPC::RLWNM : PPC::RLWNMo);
1185     TmpInst.addOperand(Inst.getOperand(0));
1186     TmpInst.addOperand(Inst.getOperand(1));
1187     TmpInst.addOperand(Inst.getOperand(2));
1188     TmpInst.addOperand(MCOperand::createImm(MB));
1189     TmpInst.addOperand(MCOperand::createImm(ME));
1190     Inst = TmpInst;
1191     break;
1192   }
1193   case PPC::MFTB: {
1194     if (getSTI().getFeatureBits()[PPC::FeatureMFTB]) {
1195       assert(Inst.getNumOperands() == 2 && "Expecting two operands");
1196       Inst.setOpcode(PPC::MFSPR);
1197     }
1198     break;
1199   }
1200   case PPC::CP_COPYx:
1201   case PPC::CP_COPY_FIRST: {
1202     MCInst TmpInst;
1203     TmpInst.setOpcode(PPC::CP_COPY);
1204     TmpInst.addOperand(Inst.getOperand(0));
1205     TmpInst.addOperand(Inst.getOperand(1));
1206     TmpInst.addOperand(MCOperand::createImm(Opcode == PPC::CP_COPYx ? 0 : 1));
1207 
1208     Inst = TmpInst;
1209     break;
1210   }
1211   case PPC::CP_PASTEx :
1212   case PPC::CP_PASTE_LAST: {
1213     MCInst TmpInst;
1214     TmpInst.setOpcode(Opcode == PPC::CP_PASTEx ?
1215                       PPC::CP_PASTE : PPC::CP_PASTEo);
1216     TmpInst.addOperand(Inst.getOperand(0));
1217     TmpInst.addOperand(Inst.getOperand(1));
1218     TmpInst.addOperand(MCOperand::createImm(Opcode == PPC::CP_PASTEx ? 0 : 1));
1219 
1220     Inst = TmpInst;
1221     break;
1222   }
1223   }
1224 }
1225 
1226 bool PPCAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
1227                                            OperandVector &Operands,
1228                                            MCStreamer &Out, uint64_t &ErrorInfo,
1229                                            bool MatchingInlineAsm) {
1230   MCInst Inst;
1231 
1232   switch (MatchInstructionImpl(Operands, Inst, ErrorInfo, MatchingInlineAsm)) {
1233   case Match_Success:
1234     // Post-process instructions (typically extended mnemonics)
1235     ProcessInstruction(Inst, Operands);
1236     Inst.setLoc(IDLoc);
1237     Out.EmitInstruction(Inst, getSTI());
1238     return false;
1239   case Match_MissingFeature:
1240     return Error(IDLoc, "instruction use requires an option to be enabled");
1241   case Match_MnemonicFail:
1242     return Error(IDLoc, "unrecognized instruction mnemonic");
1243   case Match_InvalidOperand: {
1244     SMLoc ErrorLoc = IDLoc;
1245     if (ErrorInfo != ~0ULL) {
1246       if (ErrorInfo >= Operands.size())
1247         return Error(IDLoc, "too few operands for instruction");
1248 
1249       ErrorLoc = ((PPCOperand &)*Operands[ErrorInfo]).getStartLoc();
1250       if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
1251     }
1252 
1253     return Error(ErrorLoc, "invalid operand for instruction");
1254   }
1255   }
1256 
1257   llvm_unreachable("Implement any new match types added!");
1258 }
1259 
1260 bool PPCAsmParser::
1261 MatchRegisterName(const AsmToken &Tok, unsigned &RegNo, int64_t &IntVal) {
1262   if (Tok.is(AsmToken::Identifier)) {
1263     StringRef Name = Tok.getString();
1264 
1265     if (Name.equals_lower("lr")) {
1266       RegNo = isPPC64()? PPC::LR8 : PPC::LR;
1267       IntVal = 8;
1268       return false;
1269     } else if (Name.equals_lower("ctr")) {
1270       RegNo = isPPC64()? PPC::CTR8 : PPC::CTR;
1271       IntVal = 9;
1272       return false;
1273     } else if (Name.equals_lower("vrsave")) {
1274       RegNo = PPC::VRSAVE;
1275       IntVal = 256;
1276       return false;
1277     } else if (Name.startswith_lower("r") &&
1278                !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1279       RegNo = isPPC64()? XRegs[IntVal] : RRegs[IntVal];
1280       return false;
1281     } else if (Name.startswith_lower("f") &&
1282                !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1283       RegNo = FRegs[IntVal];
1284       return false;
1285     } else if (Name.startswith_lower("vs") &&
1286                !Name.substr(2).getAsInteger(10, IntVal) && IntVal < 64) {
1287       RegNo = VSRegs[IntVal];
1288       return false;
1289     } else if (Name.startswith_lower("v") &&
1290                !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1291       RegNo = VRegs[IntVal];
1292       return false;
1293     } else if (Name.startswith_lower("q") &&
1294                !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1295       RegNo = QFRegs[IntVal];
1296       return false;
1297     } else if (Name.startswith_lower("cr") &&
1298                !Name.substr(2).getAsInteger(10, IntVal) && IntVal < 8) {
1299       RegNo = CRRegs[IntVal];
1300       return false;
1301     }
1302   }
1303 
1304   return true;
1305 }
1306 
1307 bool PPCAsmParser::
1308 ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) {
1309   MCAsmParser &Parser = getParser();
1310   const AsmToken &Tok = Parser.getTok();
1311   StartLoc = Tok.getLoc();
1312   EndLoc = Tok.getEndLoc();
1313   RegNo = 0;
1314   int64_t IntVal;
1315 
1316   if (!MatchRegisterName(Tok, RegNo, IntVal)) {
1317     Parser.Lex(); // Eat identifier token.
1318     return false;
1319   }
1320 
1321   return Error(StartLoc, "invalid register name");
1322 }
1323 
1324 /// Extract \code @l/@ha \endcode modifier from expression.  Recursively scan
1325 /// the expression and check for VK_PPC_LO/HI/HA
1326 /// symbol variants.  If all symbols with modifier use the same
1327 /// variant, return the corresponding PPCMCExpr::VariantKind,
1328 /// and a modified expression using the default symbol variant.
1329 /// Otherwise, return NULL.
1330 const MCExpr *PPCAsmParser::
1331 ExtractModifierFromExpr(const MCExpr *E,
1332                         PPCMCExpr::VariantKind &Variant) {
1333   MCContext &Context = getParser().getContext();
1334   Variant = PPCMCExpr::VK_PPC_None;
1335 
1336   switch (E->getKind()) {
1337   case MCExpr::Target:
1338   case MCExpr::Constant:
1339     return nullptr;
1340 
1341   case MCExpr::SymbolRef: {
1342     const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
1343 
1344     switch (SRE->getKind()) {
1345     case MCSymbolRefExpr::VK_PPC_LO:
1346       Variant = PPCMCExpr::VK_PPC_LO;
1347       break;
1348     case MCSymbolRefExpr::VK_PPC_HI:
1349       Variant = PPCMCExpr::VK_PPC_HI;
1350       break;
1351     case MCSymbolRefExpr::VK_PPC_HA:
1352       Variant = PPCMCExpr::VK_PPC_HA;
1353       break;
1354     case MCSymbolRefExpr::VK_PPC_HIGHER:
1355       Variant = PPCMCExpr::VK_PPC_HIGHER;
1356       break;
1357     case MCSymbolRefExpr::VK_PPC_HIGHERA:
1358       Variant = PPCMCExpr::VK_PPC_HIGHERA;
1359       break;
1360     case MCSymbolRefExpr::VK_PPC_HIGHEST:
1361       Variant = PPCMCExpr::VK_PPC_HIGHEST;
1362       break;
1363     case MCSymbolRefExpr::VK_PPC_HIGHESTA:
1364       Variant = PPCMCExpr::VK_PPC_HIGHESTA;
1365       break;
1366     default:
1367       return nullptr;
1368     }
1369 
1370     return MCSymbolRefExpr::create(&SRE->getSymbol(), Context);
1371   }
1372 
1373   case MCExpr::Unary: {
1374     const MCUnaryExpr *UE = cast<MCUnaryExpr>(E);
1375     const MCExpr *Sub = ExtractModifierFromExpr(UE->getSubExpr(), Variant);
1376     if (!Sub)
1377       return nullptr;
1378     return MCUnaryExpr::create(UE->getOpcode(), Sub, Context);
1379   }
1380 
1381   case MCExpr::Binary: {
1382     const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
1383     PPCMCExpr::VariantKind LHSVariant, RHSVariant;
1384     const MCExpr *LHS = ExtractModifierFromExpr(BE->getLHS(), LHSVariant);
1385     const MCExpr *RHS = ExtractModifierFromExpr(BE->getRHS(), RHSVariant);
1386 
1387     if (!LHS && !RHS)
1388       return nullptr;
1389 
1390     if (!LHS) LHS = BE->getLHS();
1391     if (!RHS) RHS = BE->getRHS();
1392 
1393     if (LHSVariant == PPCMCExpr::VK_PPC_None)
1394       Variant = RHSVariant;
1395     else if (RHSVariant == PPCMCExpr::VK_PPC_None)
1396       Variant = LHSVariant;
1397     else if (LHSVariant == RHSVariant)
1398       Variant = LHSVariant;
1399     else
1400       return nullptr;
1401 
1402     return MCBinaryExpr::create(BE->getOpcode(), LHS, RHS, Context);
1403   }
1404   }
1405 
1406   llvm_unreachable("Invalid expression kind!");
1407 }
1408 
1409 /// Find all VK_TLSGD/VK_TLSLD symbol references in expression and replace
1410 /// them by VK_PPC_TLSGD/VK_PPC_TLSLD.  This is necessary to avoid having
1411 /// _GLOBAL_OFFSET_TABLE_ created via ELFObjectWriter::RelocNeedsGOT.
1412 /// FIXME: This is a hack.
1413 const MCExpr *PPCAsmParser::
1414 FixupVariantKind(const MCExpr *E) {
1415   MCContext &Context = getParser().getContext();
1416 
1417   switch (E->getKind()) {
1418   case MCExpr::Target:
1419   case MCExpr::Constant:
1420     return E;
1421 
1422   case MCExpr::SymbolRef: {
1423     const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
1424     MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
1425 
1426     switch (SRE->getKind()) {
1427     case MCSymbolRefExpr::VK_TLSGD:
1428       Variant = MCSymbolRefExpr::VK_PPC_TLSGD;
1429       break;
1430     case MCSymbolRefExpr::VK_TLSLD:
1431       Variant = MCSymbolRefExpr::VK_PPC_TLSLD;
1432       break;
1433     default:
1434       return E;
1435     }
1436     return MCSymbolRefExpr::create(&SRE->getSymbol(), Variant, Context);
1437   }
1438 
1439   case MCExpr::Unary: {
1440     const MCUnaryExpr *UE = cast<MCUnaryExpr>(E);
1441     const MCExpr *Sub = FixupVariantKind(UE->getSubExpr());
1442     if (Sub == UE->getSubExpr())
1443       return E;
1444     return MCUnaryExpr::create(UE->getOpcode(), Sub, Context);
1445   }
1446 
1447   case MCExpr::Binary: {
1448     const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
1449     const MCExpr *LHS = FixupVariantKind(BE->getLHS());
1450     const MCExpr *RHS = FixupVariantKind(BE->getRHS());
1451     if (LHS == BE->getLHS() && RHS == BE->getRHS())
1452       return E;
1453     return MCBinaryExpr::create(BE->getOpcode(), LHS, RHS, Context);
1454   }
1455   }
1456 
1457   llvm_unreachable("Invalid expression kind!");
1458 }
1459 
1460 /// ParseExpression.  This differs from the default "parseExpression" in that
1461 /// it handles modifiers.
1462 bool PPCAsmParser::
1463 ParseExpression(const MCExpr *&EVal) {
1464 
1465   if (isDarwin())
1466     return ParseDarwinExpression(EVal);
1467 
1468   // (ELF Platforms)
1469   // Handle \code @l/@ha \endcode
1470   if (getParser().parseExpression(EVal))
1471     return true;
1472 
1473   EVal = FixupVariantKind(EVal);
1474 
1475   PPCMCExpr::VariantKind Variant;
1476   const MCExpr *E = ExtractModifierFromExpr(EVal, Variant);
1477   if (E)
1478     EVal = PPCMCExpr::create(Variant, E, false, getParser().getContext());
1479 
1480   return false;
1481 }
1482 
1483 /// ParseDarwinExpression.  (MachO Platforms)
1484 /// This differs from the default "parseExpression" in that it handles detection
1485 /// of the \code hi16(), ha16() and lo16() \endcode modifiers.  At present,
1486 /// parseExpression() doesn't recognise the modifiers when in the Darwin/MachO
1487 /// syntax form so it is done here.  TODO: Determine if there is merit in arranging
1488 /// for this to be done at a higher level.
1489 bool PPCAsmParser::
1490 ParseDarwinExpression(const MCExpr *&EVal) {
1491   MCAsmParser &Parser = getParser();
1492   PPCMCExpr::VariantKind Variant = PPCMCExpr::VK_PPC_None;
1493   switch (getLexer().getKind()) {
1494   default:
1495     break;
1496   case AsmToken::Identifier:
1497     // Compiler-generated Darwin identifiers begin with L,l,_ or "; thus
1498     // something starting with any other char should be part of the
1499     // asm syntax.  If handwritten asm includes an identifier like lo16,
1500     // then all bets are off - but no-one would do that, right?
1501     StringRef poss = Parser.getTok().getString();
1502     if (poss.equals_lower("lo16")) {
1503       Variant = PPCMCExpr::VK_PPC_LO;
1504     } else if (poss.equals_lower("hi16")) {
1505       Variant = PPCMCExpr::VK_PPC_HI;
1506     } else if (poss.equals_lower("ha16")) {
1507       Variant = PPCMCExpr::VK_PPC_HA;
1508     }
1509     if (Variant != PPCMCExpr::VK_PPC_None) {
1510       Parser.Lex(); // Eat the xx16
1511       if (getLexer().isNot(AsmToken::LParen))
1512         return Error(Parser.getTok().getLoc(), "expected '('");
1513       Parser.Lex(); // Eat the '('
1514     }
1515     break;
1516   }
1517 
1518   if (getParser().parseExpression(EVal))
1519     return true;
1520 
1521   if (Variant != PPCMCExpr::VK_PPC_None) {
1522     if (getLexer().isNot(AsmToken::RParen))
1523       return Error(Parser.getTok().getLoc(), "expected ')'");
1524     Parser.Lex(); // Eat the ')'
1525     EVal = PPCMCExpr::create(Variant, EVal, false, getParser().getContext());
1526   }
1527   return false;
1528 }
1529 
1530 /// ParseOperand
1531 /// This handles registers in the form 'NN', '%rNN' for ELF platforms and
1532 /// rNN for MachO.
1533 bool PPCAsmParser::ParseOperand(OperandVector &Operands) {
1534   MCAsmParser &Parser = getParser();
1535   SMLoc S = Parser.getTok().getLoc();
1536   SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
1537   const MCExpr *EVal;
1538 
1539   // Attempt to parse the next token as an immediate
1540   switch (getLexer().getKind()) {
1541   // Special handling for register names.  These are interpreted
1542   // as immediates corresponding to the register number.
1543   case AsmToken::Percent:
1544     Parser.Lex(); // Eat the '%'.
1545     unsigned RegNo;
1546     int64_t IntVal;
1547     if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1548       Parser.Lex(); // Eat the identifier token.
1549       Operands.push_back(PPCOperand::CreateImm(IntVal, S, E, isPPC64()));
1550       return false;
1551     }
1552     return Error(S, "invalid register name");
1553 
1554   case AsmToken::Identifier:
1555     // Note that non-register-name identifiers from the compiler will begin
1556     // with '_', 'L'/'l' or '"'.  Of course, handwritten asm could include
1557     // identifiers like r31foo - so we fall through in the event that parsing
1558     // a register name fails.
1559     if (isDarwin()) {
1560       unsigned RegNo;
1561       int64_t IntVal;
1562       if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1563         Parser.Lex(); // Eat the identifier token.
1564         Operands.push_back(PPCOperand::CreateImm(IntVal, S, E, isPPC64()));
1565         return false;
1566       }
1567     }
1568   // Fall-through to process non-register-name identifiers as expression.
1569   // All other expressions
1570   case AsmToken::LParen:
1571   case AsmToken::Plus:
1572   case AsmToken::Minus:
1573   case AsmToken::Integer:
1574   case AsmToken::Dot:
1575   case AsmToken::Dollar:
1576   case AsmToken::Exclaim:
1577   case AsmToken::Tilde:
1578     if (!ParseExpression(EVal))
1579       break;
1580     /* fall through */
1581   default:
1582     return Error(S, "unknown operand");
1583   }
1584 
1585   // Push the parsed operand into the list of operands
1586   Operands.push_back(PPCOperand::CreateFromMCExpr(EVal, S, E, isPPC64()));
1587 
1588   // Check whether this is a TLS call expression
1589   bool TLSCall = false;
1590   if (const MCSymbolRefExpr *Ref = dyn_cast<MCSymbolRefExpr>(EVal))
1591     TLSCall = Ref->getSymbol().getName() == "__tls_get_addr";
1592 
1593   if (TLSCall && getLexer().is(AsmToken::LParen)) {
1594     const MCExpr *TLSSym;
1595 
1596     Parser.Lex(); // Eat the '('.
1597     S = Parser.getTok().getLoc();
1598     if (ParseExpression(TLSSym))
1599       return Error(S, "invalid TLS call expression");
1600     if (getLexer().isNot(AsmToken::RParen))
1601       return Error(Parser.getTok().getLoc(), "missing ')'");
1602     E = Parser.getTok().getLoc();
1603     Parser.Lex(); // Eat the ')'.
1604 
1605     Operands.push_back(PPCOperand::CreateFromMCExpr(TLSSym, S, E, isPPC64()));
1606   }
1607 
1608   // Otherwise, check for D-form memory operands
1609   if (!TLSCall && getLexer().is(AsmToken::LParen)) {
1610     Parser.Lex(); // Eat the '('.
1611     S = Parser.getTok().getLoc();
1612 
1613     int64_t IntVal;
1614     switch (getLexer().getKind()) {
1615     case AsmToken::Percent:
1616       Parser.Lex(); // Eat the '%'.
1617       unsigned RegNo;
1618       if (MatchRegisterName(Parser.getTok(), RegNo, IntVal))
1619         return Error(S, "invalid register name");
1620       Parser.Lex(); // Eat the identifier token.
1621       break;
1622 
1623     case AsmToken::Integer:
1624       if (!isDarwin()) {
1625         if (getParser().parseAbsoluteExpression(IntVal) ||
1626           IntVal < 0 || IntVal > 31)
1627         return Error(S, "invalid register number");
1628       } else {
1629         return Error(S, "unexpected integer value");
1630       }
1631       break;
1632 
1633    case AsmToken::Identifier:
1634     if (isDarwin()) {
1635       unsigned RegNo;
1636       if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1637         Parser.Lex(); // Eat the identifier token.
1638         break;
1639       }
1640     }
1641     // Fall-through..
1642 
1643     default:
1644       return Error(S, "invalid memory operand");
1645     }
1646 
1647     if (getLexer().isNot(AsmToken::RParen))
1648       return Error(Parser.getTok().getLoc(), "missing ')'");
1649     E = Parser.getTok().getLoc();
1650     Parser.Lex(); // Eat the ')'.
1651 
1652     Operands.push_back(PPCOperand::CreateImm(IntVal, S, E, isPPC64()));
1653   }
1654 
1655   return false;
1656 }
1657 
1658 /// Parse an instruction mnemonic followed by its operands.
1659 bool PPCAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
1660                                     SMLoc NameLoc, OperandVector &Operands) {
1661   // The first operand is the token for the instruction name.
1662   // If the next character is a '+' or '-', we need to add it to the
1663   // instruction name, to match what TableGen is doing.
1664   std::string NewOpcode;
1665   if (getLexer().is(AsmToken::Plus)) {
1666     getLexer().Lex();
1667     NewOpcode = Name;
1668     NewOpcode += '+';
1669     Name = NewOpcode;
1670   }
1671   if (getLexer().is(AsmToken::Minus)) {
1672     getLexer().Lex();
1673     NewOpcode = Name;
1674     NewOpcode += '-';
1675     Name = NewOpcode;
1676   }
1677   // If the instruction ends in a '.', we need to create a separate
1678   // token for it, to match what TableGen is doing.
1679   size_t Dot = Name.find('.');
1680   StringRef Mnemonic = Name.slice(0, Dot);
1681   if (!NewOpcode.empty()) // Underlying memory for Name is volatile.
1682     Operands.push_back(
1683         PPCOperand::CreateTokenWithStringCopy(Mnemonic, NameLoc, isPPC64()));
1684   else
1685     Operands.push_back(PPCOperand::CreateToken(Mnemonic, NameLoc, isPPC64()));
1686   if (Dot != StringRef::npos) {
1687     SMLoc DotLoc = SMLoc::getFromPointer(NameLoc.getPointer() + Dot);
1688     StringRef DotStr = Name.slice(Dot, StringRef::npos);
1689     if (!NewOpcode.empty()) // Underlying memory for Name is volatile.
1690       Operands.push_back(
1691           PPCOperand::CreateTokenWithStringCopy(DotStr, DotLoc, isPPC64()));
1692     else
1693       Operands.push_back(PPCOperand::CreateToken(DotStr, DotLoc, isPPC64()));
1694   }
1695 
1696   // If there are no more operands then finish
1697   if (getLexer().is(AsmToken::EndOfStatement))
1698     return false;
1699 
1700   // Parse the first operand
1701   if (ParseOperand(Operands))
1702     return true;
1703 
1704   while (getLexer().isNot(AsmToken::EndOfStatement) &&
1705          getLexer().is(AsmToken::Comma)) {
1706     // Consume the comma token
1707     getLexer().Lex();
1708 
1709     // Parse the next operand
1710     if (ParseOperand(Operands))
1711       return true;
1712   }
1713 
1714   // We'll now deal with an unfortunate special case: the syntax for the dcbt
1715   // and dcbtst instructions differs for server vs. embedded cores.
1716   //  The syntax for dcbt is:
1717   //    dcbt ra, rb, th [server]
1718   //    dcbt th, ra, rb [embedded]
1719   //  where th can be omitted when it is 0. dcbtst is the same. We take the
1720   //  server form to be the default, so swap the operands if we're parsing for
1721   //  an embedded core (they'll be swapped again upon printing).
1722   if (getSTI().getFeatureBits()[PPC::FeatureBookE] &&
1723       Operands.size() == 4 &&
1724       (Name == "dcbt" || Name == "dcbtst")) {
1725     std::swap(Operands[1], Operands[3]);
1726     std::swap(Operands[2], Operands[1]);
1727   }
1728 
1729   return false;
1730 }
1731 
1732 /// ParseDirective parses the PPC specific directives
1733 bool PPCAsmParser::ParseDirective(AsmToken DirectiveID) {
1734   StringRef IDVal = DirectiveID.getIdentifier();
1735   if (!isDarwin()) {
1736     if (IDVal == ".word")
1737       return ParseDirectiveWord(2, DirectiveID.getLoc());
1738     if (IDVal == ".llong")
1739       return ParseDirectiveWord(8, DirectiveID.getLoc());
1740     if (IDVal == ".tc")
1741       return ParseDirectiveTC(isPPC64()? 8 : 4, DirectiveID.getLoc());
1742     if (IDVal == ".machine")
1743       return ParseDirectiveMachine(DirectiveID.getLoc());
1744     if (IDVal == ".abiversion")
1745       return ParseDirectiveAbiVersion(DirectiveID.getLoc());
1746     if (IDVal == ".localentry")
1747       return ParseDirectiveLocalEntry(DirectiveID.getLoc());
1748   } else {
1749     if (IDVal == ".machine")
1750       return ParseDarwinDirectiveMachine(DirectiveID.getLoc());
1751   }
1752   return true;
1753 }
1754 
1755 /// ParseDirectiveWord
1756 ///  ::= .word [ expression (, expression)* ]
1757 bool PPCAsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
1758   MCAsmParser &Parser = getParser();
1759   if (getLexer().isNot(AsmToken::EndOfStatement)) {
1760     for (;;) {
1761       const MCExpr *Value;
1762       SMLoc ExprLoc = getLexer().getLoc();
1763       if (getParser().parseExpression(Value))
1764         return false;
1765 
1766       if (const auto *MCE = dyn_cast<MCConstantExpr>(Value)) {
1767         assert(Size <= 8 && "Invalid size");
1768         uint64_t IntValue = MCE->getValue();
1769         if (!isUIntN(8 * Size, IntValue) && !isIntN(8 * Size, IntValue))
1770           return Error(ExprLoc, "literal value out of range for directive");
1771         getStreamer().EmitIntValue(IntValue, Size);
1772       } else {
1773         getStreamer().EmitValue(Value, Size, ExprLoc);
1774       }
1775 
1776       if (getLexer().is(AsmToken::EndOfStatement))
1777         break;
1778 
1779       if (getLexer().isNot(AsmToken::Comma))
1780         return Error(L, "unexpected token in directive");
1781       Parser.Lex();
1782     }
1783   }
1784 
1785   Parser.Lex();
1786   return false;
1787 }
1788 
1789 /// ParseDirectiveTC
1790 ///  ::= .tc [ symbol (, expression)* ]
1791 bool PPCAsmParser::ParseDirectiveTC(unsigned Size, SMLoc L) {
1792   MCAsmParser &Parser = getParser();
1793   // Skip TC symbol, which is only used with XCOFF.
1794   while (getLexer().isNot(AsmToken::EndOfStatement)
1795          && getLexer().isNot(AsmToken::Comma))
1796     Parser.Lex();
1797   if (getLexer().isNot(AsmToken::Comma)) {
1798     Error(L, "unexpected token in directive");
1799     return false;
1800   }
1801   Parser.Lex();
1802 
1803   // Align to word size.
1804   getParser().getStreamer().EmitValueToAlignment(Size);
1805 
1806   // Emit expressions.
1807   return ParseDirectiveWord(Size, L);
1808 }
1809 
1810 /// ParseDirectiveMachine (ELF platforms)
1811 ///  ::= .machine [ cpu | "push" | "pop" ]
1812 bool PPCAsmParser::ParseDirectiveMachine(SMLoc L) {
1813   MCAsmParser &Parser = getParser();
1814   if (getLexer().isNot(AsmToken::Identifier) &&
1815       getLexer().isNot(AsmToken::String)) {
1816     Error(L, "unexpected token in directive");
1817     return false;
1818   }
1819 
1820   StringRef CPU = Parser.getTok().getIdentifier();
1821   Parser.Lex();
1822 
1823   // FIXME: Right now, the parser always allows any available
1824   // instruction, so the .machine directive is not useful.
1825   // Implement ".machine any" (by doing nothing) for the benefit
1826   // of existing assembler code.  Likewise, we can then implement
1827   // ".machine push" and ".machine pop" as no-op.
1828   if (CPU != "any" && CPU != "push" && CPU != "pop") {
1829     Error(L, "unrecognized machine type");
1830     return false;
1831   }
1832 
1833   if (getLexer().isNot(AsmToken::EndOfStatement)) {
1834     Error(L, "unexpected token in directive");
1835     return false;
1836   }
1837   PPCTargetStreamer &TStreamer =
1838       *static_cast<PPCTargetStreamer *>(
1839            getParser().getStreamer().getTargetStreamer());
1840   TStreamer.emitMachine(CPU);
1841 
1842   return false;
1843 }
1844 
1845 /// ParseDarwinDirectiveMachine (Mach-o platforms)
1846 ///  ::= .machine cpu-identifier
1847 bool PPCAsmParser::ParseDarwinDirectiveMachine(SMLoc L) {
1848   MCAsmParser &Parser = getParser();
1849   if (getLexer().isNot(AsmToken::Identifier) &&
1850       getLexer().isNot(AsmToken::String)) {
1851     Error(L, "unexpected token in directive");
1852     return false;
1853   }
1854 
1855   StringRef CPU = Parser.getTok().getIdentifier();
1856   Parser.Lex();
1857 
1858   // FIXME: this is only the 'default' set of cpu variants.
1859   // However we don't act on this information at present, this is simply
1860   // allowing parsing to proceed with minimal sanity checking.
1861   if (CPU != "ppc7400" && CPU != "ppc" && CPU != "ppc64") {
1862     Error(L, "unrecognized cpu type");
1863     return false;
1864   }
1865 
1866   if (isPPC64() && (CPU == "ppc7400" || CPU == "ppc")) {
1867     Error(L, "wrong cpu type specified for 64bit");
1868     return false;
1869   }
1870   if (!isPPC64() && CPU == "ppc64") {
1871     Error(L, "wrong cpu type specified for 32bit");
1872     return false;
1873   }
1874 
1875   if (getLexer().isNot(AsmToken::EndOfStatement)) {
1876     Error(L, "unexpected token in directive");
1877     return false;
1878   }
1879 
1880   return false;
1881 }
1882 
1883 /// ParseDirectiveAbiVersion
1884 ///  ::= .abiversion constant-expression
1885 bool PPCAsmParser::ParseDirectiveAbiVersion(SMLoc L) {
1886   int64_t AbiVersion;
1887   if (getParser().parseAbsoluteExpression(AbiVersion)){
1888     Error(L, "expected constant expression");
1889     return false;
1890   }
1891   if (getLexer().isNot(AsmToken::EndOfStatement)) {
1892     Error(L, "unexpected token in directive");
1893     return false;
1894   }
1895 
1896   PPCTargetStreamer &TStreamer =
1897       *static_cast<PPCTargetStreamer *>(
1898            getParser().getStreamer().getTargetStreamer());
1899   TStreamer.emitAbiVersion(AbiVersion);
1900 
1901   return false;
1902 }
1903 
1904 /// ParseDirectiveLocalEntry
1905 ///  ::= .localentry symbol, expression
1906 bool PPCAsmParser::ParseDirectiveLocalEntry(SMLoc L) {
1907   StringRef Name;
1908   if (getParser().parseIdentifier(Name)) {
1909     Error(L, "expected identifier in directive");
1910     return false;
1911   }
1912   MCSymbolELF *Sym = cast<MCSymbolELF>(getContext().getOrCreateSymbol(Name));
1913 
1914   if (getLexer().isNot(AsmToken::Comma)) {
1915     Error(L, "unexpected token in directive");
1916     return false;
1917   }
1918   Lex();
1919 
1920   const MCExpr *Expr;
1921   if (getParser().parseExpression(Expr)) {
1922     Error(L, "expected expression");
1923     return false;
1924   }
1925 
1926   if (getLexer().isNot(AsmToken::EndOfStatement)) {
1927     Error(L, "unexpected token in directive");
1928     return false;
1929   }
1930 
1931   PPCTargetStreamer &TStreamer =
1932       *static_cast<PPCTargetStreamer *>(
1933            getParser().getStreamer().getTargetStreamer());
1934   TStreamer.emitLocalEntry(Sym, Expr);
1935 
1936   return false;
1937 }
1938 
1939 
1940 
1941 /// Force static initialization.
1942 extern "C" void LLVMInitializePowerPCAsmParser() {
1943   RegisterMCAsmParser<PPCAsmParser> A(ThePPC32Target);
1944   RegisterMCAsmParser<PPCAsmParser> B(ThePPC64Target);
1945   RegisterMCAsmParser<PPCAsmParser> C(ThePPC64LETarget);
1946 }
1947 
1948 #define GET_REGISTER_MATCHER
1949 #define GET_MATCHER_IMPLEMENTATION
1950 #include "PPCGenAsmMatcher.inc"
1951 
1952 // Define this matcher function after the auto-generated include so we
1953 // have the match class enum definitions.
1954 unsigned PPCAsmParser::validateTargetOperandClass(MCParsedAsmOperand &AsmOp,
1955                                                   unsigned Kind) {
1956   // If the kind is a token for a literal immediate, check if our asm
1957   // operand matches. This is for InstAliases which have a fixed-value
1958   // immediate in the syntax.
1959   int64_t ImmVal;
1960   switch (Kind) {
1961     case MCK_0: ImmVal = 0; break;
1962     case MCK_1: ImmVal = 1; break;
1963     case MCK_2: ImmVal = 2; break;
1964     case MCK_3: ImmVal = 3; break;
1965     case MCK_4: ImmVal = 4; break;
1966     case MCK_5: ImmVal = 5; break;
1967     case MCK_6: ImmVal = 6; break;
1968     case MCK_7: ImmVal = 7; break;
1969     default: return Match_InvalidOperand;
1970   }
1971 
1972   PPCOperand &Op = static_cast<PPCOperand &>(AsmOp);
1973   if (Op.isImm() && Op.getImm() == ImmVal)
1974     return Match_Success;
1975 
1976   return Match_InvalidOperand;
1977 }
1978 
1979 const MCExpr *
1980 PPCAsmParser::applyModifierToExpr(const MCExpr *E,
1981                                   MCSymbolRefExpr::VariantKind Variant,
1982                                   MCContext &Ctx) {
1983   switch (Variant) {
1984   case MCSymbolRefExpr::VK_PPC_LO:
1985     return PPCMCExpr::create(PPCMCExpr::VK_PPC_LO, E, false, Ctx);
1986   case MCSymbolRefExpr::VK_PPC_HI:
1987     return PPCMCExpr::create(PPCMCExpr::VK_PPC_HI, E, false, Ctx);
1988   case MCSymbolRefExpr::VK_PPC_HA:
1989     return PPCMCExpr::create(PPCMCExpr::VK_PPC_HA, E, false, Ctx);
1990   case MCSymbolRefExpr::VK_PPC_HIGHER:
1991     return PPCMCExpr::create(PPCMCExpr::VK_PPC_HIGHER, E, false, Ctx);
1992   case MCSymbolRefExpr::VK_PPC_HIGHERA:
1993     return PPCMCExpr::create(PPCMCExpr::VK_PPC_HIGHERA, E, false, Ctx);
1994   case MCSymbolRefExpr::VK_PPC_HIGHEST:
1995     return PPCMCExpr::create(PPCMCExpr::VK_PPC_HIGHEST, E, false, Ctx);
1996   case MCSymbolRefExpr::VK_PPC_HIGHESTA:
1997     return PPCMCExpr::create(PPCMCExpr::VK_PPC_HIGHESTA, E, false, Ctx);
1998   default:
1999     return nullptr;
2000   }
2001 }
2002