1*5f757f3fSDimitry Andric //===- RISCVDeadRegisterDefinitions.cpp - Replace dead defs w/ zero reg --===// 2*5f757f3fSDimitry Andric // 3*5f757f3fSDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4*5f757f3fSDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 5*5f757f3fSDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6*5f757f3fSDimitry Andric // 7*5f757f3fSDimitry Andric //===---------------------------------------------------------------------===// 8*5f757f3fSDimitry Andric // 9*5f757f3fSDimitry Andric // This pass rewrites Rd to x0 for instrs whose return values are unused. 10*5f757f3fSDimitry Andric // 11*5f757f3fSDimitry Andric //===---------------------------------------------------------------------===// 12*5f757f3fSDimitry Andric 13*5f757f3fSDimitry Andric #include "RISCV.h" 14*5f757f3fSDimitry Andric #include "RISCVInstrInfo.h" 15*5f757f3fSDimitry Andric #include "RISCVSubtarget.h" 16*5f757f3fSDimitry Andric #include "llvm/ADT/Statistic.h" 17*5f757f3fSDimitry Andric #include "llvm/CodeGen/MachineFunctionPass.h" 18*5f757f3fSDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 19*5f757f3fSDimitry Andric 20*5f757f3fSDimitry Andric using namespace llvm; 21*5f757f3fSDimitry Andric #define DEBUG_TYPE "riscv-dead-defs" 22*5f757f3fSDimitry Andric #define RISCV_DEAD_REG_DEF_NAME "RISC-V Dead register definitions" 23*5f757f3fSDimitry Andric 24*5f757f3fSDimitry Andric STATISTIC(NumDeadDefsReplaced, "Number of dead definitions replaced"); 25*5f757f3fSDimitry Andric 26*5f757f3fSDimitry Andric namespace { 27*5f757f3fSDimitry Andric class RISCVDeadRegisterDefinitions : public MachineFunctionPass { 28*5f757f3fSDimitry Andric public: 29*5f757f3fSDimitry Andric static char ID; 30*5f757f3fSDimitry Andric 31*5f757f3fSDimitry Andric RISCVDeadRegisterDefinitions() : MachineFunctionPass(ID) {} 32*5f757f3fSDimitry Andric bool runOnMachineFunction(MachineFunction &MF) override; 33*5f757f3fSDimitry Andric void getAnalysisUsage(AnalysisUsage &AU) const override { 34*5f757f3fSDimitry Andric AU.setPreservesCFG(); 35*5f757f3fSDimitry Andric MachineFunctionPass::getAnalysisUsage(AU); 36*5f757f3fSDimitry Andric } 37*5f757f3fSDimitry Andric 38*5f757f3fSDimitry Andric StringRef getPassName() const override { return RISCV_DEAD_REG_DEF_NAME; } 39*5f757f3fSDimitry Andric }; 40*5f757f3fSDimitry Andric } // end anonymous namespace 41*5f757f3fSDimitry Andric 42*5f757f3fSDimitry Andric char RISCVDeadRegisterDefinitions::ID = 0; 43*5f757f3fSDimitry Andric INITIALIZE_PASS(RISCVDeadRegisterDefinitions, DEBUG_TYPE, 44*5f757f3fSDimitry Andric RISCV_DEAD_REG_DEF_NAME, false, false) 45*5f757f3fSDimitry Andric 46*5f757f3fSDimitry Andric FunctionPass *llvm::createRISCVDeadRegisterDefinitionsPass() { 47*5f757f3fSDimitry Andric return new RISCVDeadRegisterDefinitions(); 48*5f757f3fSDimitry Andric } 49*5f757f3fSDimitry Andric 50*5f757f3fSDimitry Andric bool RISCVDeadRegisterDefinitions::runOnMachineFunction(MachineFunction &MF) { 51*5f757f3fSDimitry Andric if (skipFunction(MF.getFunction())) 52*5f757f3fSDimitry Andric return false; 53*5f757f3fSDimitry Andric 54*5f757f3fSDimitry Andric const MachineRegisterInfo *MRI = &MF.getRegInfo(); 55*5f757f3fSDimitry Andric const TargetInstrInfo *TII = MF.getSubtarget().getInstrInfo(); 56*5f757f3fSDimitry Andric const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 57*5f757f3fSDimitry Andric LLVM_DEBUG(dbgs() << "***** RISCVDeadRegisterDefinitions *****\n"); 58*5f757f3fSDimitry Andric 59*5f757f3fSDimitry Andric bool MadeChange = false; 60*5f757f3fSDimitry Andric for (MachineBasicBlock &MBB : MF) { 61*5f757f3fSDimitry Andric for (MachineInstr &MI : MBB) { 62*5f757f3fSDimitry Andric // We only handle non-computational instructions since some NOP encodings 63*5f757f3fSDimitry Andric // are reserved for HINT instructions. 64*5f757f3fSDimitry Andric const MCInstrDesc &Desc = MI.getDesc(); 65*5f757f3fSDimitry Andric if (!Desc.mayLoad() && !Desc.mayStore() && 66*5f757f3fSDimitry Andric !Desc.hasUnmodeledSideEffects()) 67*5f757f3fSDimitry Andric continue; 68*5f757f3fSDimitry Andric // For PseudoVSETVLIX0, Rd = X0 has special meaning. 69*5f757f3fSDimitry Andric if (MI.getOpcode() == RISCV::PseudoVSETVLIX0) 70*5f757f3fSDimitry Andric continue; 71*5f757f3fSDimitry Andric for (int I = 0, E = Desc.getNumDefs(); I != E; ++I) { 72*5f757f3fSDimitry Andric MachineOperand &MO = MI.getOperand(I); 73*5f757f3fSDimitry Andric if (!MO.isReg() || !MO.isDef() || MO.isEarlyClobber()) 74*5f757f3fSDimitry Andric continue; 75*5f757f3fSDimitry Andric // Be careful not to change the register if it's a tied operand. 76*5f757f3fSDimitry Andric if (MI.isRegTiedToUseOperand(I)) { 77*5f757f3fSDimitry Andric LLVM_DEBUG(dbgs() << " Ignoring, def is tied operand.\n"); 78*5f757f3fSDimitry Andric continue; 79*5f757f3fSDimitry Andric } 80*5f757f3fSDimitry Andric // We should not have any relevant physreg defs that are replacable by 81*5f757f3fSDimitry Andric // zero before register allocation. So we just check for dead vreg defs. 82*5f757f3fSDimitry Andric Register Reg = MO.getReg(); 83*5f757f3fSDimitry Andric if (!Reg.isVirtual() || (!MO.isDead() && !MRI->use_nodbg_empty(Reg))) 84*5f757f3fSDimitry Andric continue; 85*5f757f3fSDimitry Andric LLVM_DEBUG(dbgs() << " Dead def operand #" << I << " in:\n "; 86*5f757f3fSDimitry Andric MI.print(dbgs())); 87*5f757f3fSDimitry Andric const TargetRegisterClass *RC = TII->getRegClass(Desc, I, TRI, MF); 88*5f757f3fSDimitry Andric if (!(RC && RC->contains(RISCV::X0))) { 89*5f757f3fSDimitry Andric LLVM_DEBUG(dbgs() << " Ignoring, register is not a GPR.\n"); 90*5f757f3fSDimitry Andric continue; 91*5f757f3fSDimitry Andric } 92*5f757f3fSDimitry Andric MO.setReg(RISCV::X0); 93*5f757f3fSDimitry Andric MO.setIsDead(); 94*5f757f3fSDimitry Andric LLVM_DEBUG(dbgs() << " Replacing with zero register. New:\n "; 95*5f757f3fSDimitry Andric MI.print(dbgs())); 96*5f757f3fSDimitry Andric ++NumDeadDefsReplaced; 97*5f757f3fSDimitry Andric MadeChange = true; 98*5f757f3fSDimitry Andric } 99*5f757f3fSDimitry Andric } 100*5f757f3fSDimitry Andric } 101*5f757f3fSDimitry Andric 102*5f757f3fSDimitry Andric return MadeChange; 103*5f757f3fSDimitry Andric } 104