15f757f3fSDimitry Andric //===- RISCVDeadRegisterDefinitions.cpp - Replace dead defs w/ zero reg --===// 25f757f3fSDimitry Andric // 35f757f3fSDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 45f757f3fSDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 55f757f3fSDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 65f757f3fSDimitry Andric // 75f757f3fSDimitry Andric //===---------------------------------------------------------------------===// 85f757f3fSDimitry Andric // 95f757f3fSDimitry Andric // This pass rewrites Rd to x0 for instrs whose return values are unused. 105f757f3fSDimitry Andric // 115f757f3fSDimitry Andric //===---------------------------------------------------------------------===// 125f757f3fSDimitry Andric 135f757f3fSDimitry Andric #include "RISCV.h" 145f757f3fSDimitry Andric #include "RISCVInstrInfo.h" 155f757f3fSDimitry Andric #include "RISCVSubtarget.h" 165f757f3fSDimitry Andric #include "llvm/ADT/Statistic.h" 17*0fca6ea1SDimitry Andric #include "llvm/CodeGen/LiveDebugVariables.h" 18*0fca6ea1SDimitry Andric #include "llvm/CodeGen/LiveIntervals.h" 19*0fca6ea1SDimitry Andric #include "llvm/CodeGen/LiveStacks.h" 205f757f3fSDimitry Andric #include "llvm/CodeGen/MachineFunctionPass.h" 215f757f3fSDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 225f757f3fSDimitry Andric 235f757f3fSDimitry Andric using namespace llvm; 245f757f3fSDimitry Andric #define DEBUG_TYPE "riscv-dead-defs" 255f757f3fSDimitry Andric #define RISCV_DEAD_REG_DEF_NAME "RISC-V Dead register definitions" 265f757f3fSDimitry Andric 275f757f3fSDimitry Andric STATISTIC(NumDeadDefsReplaced, "Number of dead definitions replaced"); 285f757f3fSDimitry Andric 295f757f3fSDimitry Andric namespace { 305f757f3fSDimitry Andric class RISCVDeadRegisterDefinitions : public MachineFunctionPass { 315f757f3fSDimitry Andric public: 325f757f3fSDimitry Andric static char ID; 335f757f3fSDimitry Andric 345f757f3fSDimitry Andric RISCVDeadRegisterDefinitions() : MachineFunctionPass(ID) {} 355f757f3fSDimitry Andric bool runOnMachineFunction(MachineFunction &MF) override; 365f757f3fSDimitry Andric void getAnalysisUsage(AnalysisUsage &AU) const override { 375f757f3fSDimitry Andric AU.setPreservesCFG(); 38*0fca6ea1SDimitry Andric AU.addRequired<LiveIntervalsWrapperPass>(); 39*0fca6ea1SDimitry Andric AU.addPreserved<LiveIntervalsWrapperPass>(); 40*0fca6ea1SDimitry Andric AU.addRequired<LiveIntervalsWrapperPass>(); 41*0fca6ea1SDimitry Andric AU.addPreserved<SlotIndexesWrapperPass>(); 42*0fca6ea1SDimitry Andric AU.addPreserved<LiveDebugVariables>(); 43*0fca6ea1SDimitry Andric AU.addPreserved<LiveStacks>(); 445f757f3fSDimitry Andric MachineFunctionPass::getAnalysisUsage(AU); 455f757f3fSDimitry Andric } 465f757f3fSDimitry Andric 475f757f3fSDimitry Andric StringRef getPassName() const override { return RISCV_DEAD_REG_DEF_NAME; } 485f757f3fSDimitry Andric }; 495f757f3fSDimitry Andric } // end anonymous namespace 505f757f3fSDimitry Andric 515f757f3fSDimitry Andric char RISCVDeadRegisterDefinitions::ID = 0; 525f757f3fSDimitry Andric INITIALIZE_PASS(RISCVDeadRegisterDefinitions, DEBUG_TYPE, 535f757f3fSDimitry Andric RISCV_DEAD_REG_DEF_NAME, false, false) 545f757f3fSDimitry Andric 555f757f3fSDimitry Andric FunctionPass *llvm::createRISCVDeadRegisterDefinitionsPass() { 565f757f3fSDimitry Andric return new RISCVDeadRegisterDefinitions(); 575f757f3fSDimitry Andric } 585f757f3fSDimitry Andric 595f757f3fSDimitry Andric bool RISCVDeadRegisterDefinitions::runOnMachineFunction(MachineFunction &MF) { 605f757f3fSDimitry Andric if (skipFunction(MF.getFunction())) 615f757f3fSDimitry Andric return false; 625f757f3fSDimitry Andric 635f757f3fSDimitry Andric const TargetInstrInfo *TII = MF.getSubtarget().getInstrInfo(); 645f757f3fSDimitry Andric const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 65*0fca6ea1SDimitry Andric LiveIntervals &LIS = getAnalysis<LiveIntervalsWrapperPass>().getLIS(); 665f757f3fSDimitry Andric LLVM_DEBUG(dbgs() << "***** RISCVDeadRegisterDefinitions *****\n"); 675f757f3fSDimitry Andric 685f757f3fSDimitry Andric bool MadeChange = false; 695f757f3fSDimitry Andric for (MachineBasicBlock &MBB : MF) { 705f757f3fSDimitry Andric for (MachineInstr &MI : MBB) { 715f757f3fSDimitry Andric // We only handle non-computational instructions since some NOP encodings 725f757f3fSDimitry Andric // are reserved for HINT instructions. 735f757f3fSDimitry Andric const MCInstrDesc &Desc = MI.getDesc(); 745f757f3fSDimitry Andric if (!Desc.mayLoad() && !Desc.mayStore() && 75*0fca6ea1SDimitry Andric !Desc.hasUnmodeledSideEffects() && 76*0fca6ea1SDimitry Andric MI.getOpcode() != RISCV::PseudoVSETVLI && 77*0fca6ea1SDimitry Andric MI.getOpcode() != RISCV::PseudoVSETIVLI) 785f757f3fSDimitry Andric continue; 795f757f3fSDimitry Andric // For PseudoVSETVLIX0, Rd = X0 has special meaning. 805f757f3fSDimitry Andric if (MI.getOpcode() == RISCV::PseudoVSETVLIX0) 815f757f3fSDimitry Andric continue; 825f757f3fSDimitry Andric for (int I = 0, E = Desc.getNumDefs(); I != E; ++I) { 835f757f3fSDimitry Andric MachineOperand &MO = MI.getOperand(I); 845f757f3fSDimitry Andric if (!MO.isReg() || !MO.isDef() || MO.isEarlyClobber()) 855f757f3fSDimitry Andric continue; 865f757f3fSDimitry Andric // Be careful not to change the register if it's a tied operand. 875f757f3fSDimitry Andric if (MI.isRegTiedToUseOperand(I)) { 885f757f3fSDimitry Andric LLVM_DEBUG(dbgs() << " Ignoring, def is tied operand.\n"); 895f757f3fSDimitry Andric continue; 905f757f3fSDimitry Andric } 915f757f3fSDimitry Andric Register Reg = MO.getReg(); 92*0fca6ea1SDimitry Andric if (!Reg.isVirtual() || !MO.isDead()) 935f757f3fSDimitry Andric continue; 945f757f3fSDimitry Andric LLVM_DEBUG(dbgs() << " Dead def operand #" << I << " in:\n "; 955f757f3fSDimitry Andric MI.print(dbgs())); 965f757f3fSDimitry Andric const TargetRegisterClass *RC = TII->getRegClass(Desc, I, TRI, MF); 975f757f3fSDimitry Andric if (!(RC && RC->contains(RISCV::X0))) { 985f757f3fSDimitry Andric LLVM_DEBUG(dbgs() << " Ignoring, register is not a GPR.\n"); 995f757f3fSDimitry Andric continue; 1005f757f3fSDimitry Andric } 101*0fca6ea1SDimitry Andric assert(LIS.hasInterval(Reg)); 102*0fca6ea1SDimitry Andric LIS.removeInterval(Reg); 1035f757f3fSDimitry Andric MO.setReg(RISCV::X0); 1045f757f3fSDimitry Andric LLVM_DEBUG(dbgs() << " Replacing with zero register. New:\n "; 1055f757f3fSDimitry Andric MI.print(dbgs())); 1065f757f3fSDimitry Andric ++NumDeadDefsReplaced; 1075f757f3fSDimitry Andric MadeChange = true; 1085f757f3fSDimitry Andric } 1095f757f3fSDimitry Andric } 1105f757f3fSDimitry Andric } 1115f757f3fSDimitry Andric 1125f757f3fSDimitry Andric return MadeChange; 1135f757f3fSDimitry Andric } 114