16d239dd5SPavan Nikhilesh /* SPDX-License-Identifier: BSD-3-Clause 26d239dd5SPavan Nikhilesh * Copyright(c) 2016-2017 Intel Corporation 36d239dd5SPavan Nikhilesh */ 46d239dd5SPavan Nikhilesh 56d239dd5SPavan Nikhilesh #include <getopt.h> 66d239dd5SPavan Nikhilesh #include <stdint.h> 76d239dd5SPavan Nikhilesh #include <stdio.h> 86d239dd5SPavan Nikhilesh #include <signal.h> 96d239dd5SPavan Nikhilesh #include <sched.h> 106d239dd5SPavan Nikhilesh 116d239dd5SPavan Nikhilesh #include "pipeline_common.h" 126d239dd5SPavan Nikhilesh 1378de15bbSTimothy Redaelli struct fastpath_data *fdata; 1478de15bbSTimothy Redaelli 156d239dd5SPavan Nikhilesh struct config_data cdata = { 166d239dd5SPavan Nikhilesh .num_packets = (1L << 25), /* do ~32M packets */ 176d239dd5SPavan Nikhilesh .num_fids = 512, 186d239dd5SPavan Nikhilesh .queue_type = RTE_SCHED_TYPE_ATOMIC, 196d239dd5SPavan Nikhilesh .next_qid = {-1}, 206d239dd5SPavan Nikhilesh .qid = {-1}, 216d239dd5SPavan Nikhilesh .num_stages = 1, 226d239dd5SPavan Nikhilesh .worker_cq_depth = 16 236d239dd5SPavan Nikhilesh }; 246d239dd5SPavan Nikhilesh 256d239dd5SPavan Nikhilesh static bool 266d239dd5SPavan Nikhilesh core_in_use(unsigned int lcore_id) { 276d239dd5SPavan Nikhilesh return (fdata->rx_core[lcore_id] || fdata->sched_core[lcore_id] || 286d239dd5SPavan Nikhilesh fdata->tx_core[lcore_id] || fdata->worker_core[lcore_id]); 296d239dd5SPavan Nikhilesh } 306d239dd5SPavan Nikhilesh 316d239dd5SPavan Nikhilesh /* 326d239dd5SPavan Nikhilesh * Parse the coremask given as argument (hexadecimal string) and fill 336d239dd5SPavan Nikhilesh * the global configuration (core role and core count) with the parsed 346d239dd5SPavan Nikhilesh * value. 356d239dd5SPavan Nikhilesh */ 366d239dd5SPavan Nikhilesh static int xdigit2val(unsigned char c) 376d239dd5SPavan Nikhilesh { 386d239dd5SPavan Nikhilesh int val; 396d239dd5SPavan Nikhilesh 406d239dd5SPavan Nikhilesh if (isdigit(c)) 416d239dd5SPavan Nikhilesh val = c - '0'; 426d239dd5SPavan Nikhilesh else if (isupper(c)) 436d239dd5SPavan Nikhilesh val = c - 'A' + 10; 446d239dd5SPavan Nikhilesh else 456d239dd5SPavan Nikhilesh val = c - 'a' + 10; 466d239dd5SPavan Nikhilesh return val; 476d239dd5SPavan Nikhilesh } 486d239dd5SPavan Nikhilesh 496d239dd5SPavan Nikhilesh static uint64_t 506d239dd5SPavan Nikhilesh parse_coremask(const char *coremask) 516d239dd5SPavan Nikhilesh { 526d239dd5SPavan Nikhilesh int i, j, idx = 0; 536d239dd5SPavan Nikhilesh unsigned int count = 0; 546d239dd5SPavan Nikhilesh char c; 556d239dd5SPavan Nikhilesh int val; 566d239dd5SPavan Nikhilesh uint64_t mask = 0; 576d239dd5SPavan Nikhilesh const int32_t BITS_HEX = 4; 586d239dd5SPavan Nikhilesh 596d239dd5SPavan Nikhilesh if (coremask == NULL) 606d239dd5SPavan Nikhilesh return -1; 616d239dd5SPavan Nikhilesh /* Remove all blank characters ahead and after . 626d239dd5SPavan Nikhilesh * Remove 0x/0X if exists. 636d239dd5SPavan Nikhilesh */ 646d239dd5SPavan Nikhilesh while (isblank(*coremask)) 656d239dd5SPavan Nikhilesh coremask++; 666d239dd5SPavan Nikhilesh if (coremask[0] == '0' && ((coremask[1] == 'x') 676d239dd5SPavan Nikhilesh || (coremask[1] == 'X'))) 686d239dd5SPavan Nikhilesh coremask += 2; 696d239dd5SPavan Nikhilesh i = strlen(coremask); 706d239dd5SPavan Nikhilesh while ((i > 0) && isblank(coremask[i - 1])) 716d239dd5SPavan Nikhilesh i--; 726d239dd5SPavan Nikhilesh if (i == 0) 736d239dd5SPavan Nikhilesh return -1; 746d239dd5SPavan Nikhilesh 756d239dd5SPavan Nikhilesh for (i = i - 1; i >= 0 && idx < MAX_NUM_CORE; i--) { 766d239dd5SPavan Nikhilesh c = coremask[i]; 776d239dd5SPavan Nikhilesh if (isxdigit(c) == 0) { 786d239dd5SPavan Nikhilesh /* invalid characters */ 796d239dd5SPavan Nikhilesh return -1; 806d239dd5SPavan Nikhilesh } 816d239dd5SPavan Nikhilesh val = xdigit2val(c); 826d239dd5SPavan Nikhilesh for (j = 0; j < BITS_HEX && idx < MAX_NUM_CORE; j++, idx++) { 836d239dd5SPavan Nikhilesh if ((1 << j) & val) { 84ff0f1040SHarry van Haaren mask |= (1ULL << idx); 856d239dd5SPavan Nikhilesh count++; 866d239dd5SPavan Nikhilesh } 876d239dd5SPavan Nikhilesh } 886d239dd5SPavan Nikhilesh } 896d239dd5SPavan Nikhilesh for (; i >= 0; i--) 906d239dd5SPavan Nikhilesh if (coremask[i] != '0') 916d239dd5SPavan Nikhilesh return -1; 926d239dd5SPavan Nikhilesh if (count == 0) 936d239dd5SPavan Nikhilesh return -1; 946d239dd5SPavan Nikhilesh return mask; 956d239dd5SPavan Nikhilesh } 966d239dd5SPavan Nikhilesh 976d239dd5SPavan Nikhilesh static struct option long_options[] = { 986d239dd5SPavan Nikhilesh {"workers", required_argument, 0, 'w'}, 996d239dd5SPavan Nikhilesh {"packets", required_argument, 0, 'n'}, 1006d239dd5SPavan Nikhilesh {"atomic-flows", required_argument, 0, 'f'}, 1016d239dd5SPavan Nikhilesh {"num_stages", required_argument, 0, 's'}, 1026d239dd5SPavan Nikhilesh {"rx-mask", required_argument, 0, 'r'}, 1036d239dd5SPavan Nikhilesh {"tx-mask", required_argument, 0, 't'}, 1046d239dd5SPavan Nikhilesh {"sched-mask", required_argument, 0, 'e'}, 1056d239dd5SPavan Nikhilesh {"cq-depth", required_argument, 0, 'c'}, 1066d239dd5SPavan Nikhilesh {"work-cycles", required_argument, 0, 'W'}, 1076d239dd5SPavan Nikhilesh {"mempool-size", required_argument, 0, 'm'}, 1086d239dd5SPavan Nikhilesh {"queue-priority", no_argument, 0, 'P'}, 1096d239dd5SPavan Nikhilesh {"parallel", no_argument, 0, 'p'}, 1106d239dd5SPavan Nikhilesh {"ordered", no_argument, 0, 'o'}, 1116d239dd5SPavan Nikhilesh {"quiet", no_argument, 0, 'q'}, 1126d239dd5SPavan Nikhilesh {"use-atq", no_argument, 0, 'a'}, 1136d239dd5SPavan Nikhilesh {"dump", no_argument, 0, 'D'}, 1146d239dd5SPavan Nikhilesh {0, 0, 0, 0} 1156d239dd5SPavan Nikhilesh }; 1166d239dd5SPavan Nikhilesh 1176d239dd5SPavan Nikhilesh static void 1186d239dd5SPavan Nikhilesh usage(void) 1196d239dd5SPavan Nikhilesh { 1206d239dd5SPavan Nikhilesh const char *usage_str = 1216d239dd5SPavan Nikhilesh " Usage: eventdev_demo [options]\n" 1226d239dd5SPavan Nikhilesh " Options:\n" 1236d239dd5SPavan Nikhilesh " -n, --packets=N Send N packets (default ~32M), 0 implies no limit\n" 1246d239dd5SPavan Nikhilesh " -f, --atomic-flows=N Use N random flows from 1 to N (default 16)\n" 1256d239dd5SPavan Nikhilesh " -s, --num_stages=N Use N atomic stages (default 1)\n" 1266d239dd5SPavan Nikhilesh " -r, --rx-mask=core mask Run NIC rx on CPUs in core mask\n" 1276d239dd5SPavan Nikhilesh " -w, --worker-mask=core mask Run worker on CPUs in core mask\n" 1286d239dd5SPavan Nikhilesh " -t, --tx-mask=core mask Run NIC tx on CPUs in core mask\n" 1296d239dd5SPavan Nikhilesh " -e --sched-mask=core mask Run scheduler on CPUs in core mask\n" 1306d239dd5SPavan Nikhilesh " -c --cq-depth=N Worker CQ depth (default 16)\n" 1316d239dd5SPavan Nikhilesh " -W --work-cycles=N Worker cycles (default 0)\n" 1326d239dd5SPavan Nikhilesh " -P --queue-priority Enable scheduler queue prioritization\n" 1336d239dd5SPavan Nikhilesh " -o, --ordered Use ordered scheduling\n" 1346d239dd5SPavan Nikhilesh " -p, --parallel Use parallel scheduling\n" 1356d239dd5SPavan Nikhilesh " -q, --quiet Minimize printed output\n" 1366d239dd5SPavan Nikhilesh " -a, --use-atq Use all type queues\n" 1376d239dd5SPavan Nikhilesh " -m, --mempool-size=N Dictate the mempool size\n" 1386d239dd5SPavan Nikhilesh " -D, --dump Print detailed statistics before exit" 1396d239dd5SPavan Nikhilesh "\n"; 1406d239dd5SPavan Nikhilesh fprintf(stderr, "%s", usage_str); 1416d239dd5SPavan Nikhilesh exit(1); 1426d239dd5SPavan Nikhilesh } 1436d239dd5SPavan Nikhilesh 1446d239dd5SPavan Nikhilesh static void 1456d239dd5SPavan Nikhilesh parse_app_args(int argc, char **argv) 1466d239dd5SPavan Nikhilesh { 1476d239dd5SPavan Nikhilesh /* Parse cli options*/ 1486d239dd5SPavan Nikhilesh int option_index; 1496d239dd5SPavan Nikhilesh int c; 1506d239dd5SPavan Nikhilesh opterr = 0; 1516d239dd5SPavan Nikhilesh uint64_t rx_lcore_mask = 0; 1526d239dd5SPavan Nikhilesh uint64_t tx_lcore_mask = 0; 1536d239dd5SPavan Nikhilesh uint64_t sched_lcore_mask = 0; 1546d239dd5SPavan Nikhilesh uint64_t worker_lcore_mask = 0; 1556d239dd5SPavan Nikhilesh int i; 1566d239dd5SPavan Nikhilesh 1576d239dd5SPavan Nikhilesh for (;;) { 1586d239dd5SPavan Nikhilesh c = getopt_long(argc, argv, "r:t:e:c:w:n:f:s:m:paoPqDW:", 1596d239dd5SPavan Nikhilesh long_options, &option_index); 1606d239dd5SPavan Nikhilesh if (c == -1) 1616d239dd5SPavan Nikhilesh break; 1626d239dd5SPavan Nikhilesh 1636d239dd5SPavan Nikhilesh int popcnt = 0; 1646d239dd5SPavan Nikhilesh switch (c) { 1656d239dd5SPavan Nikhilesh case 'n': 1666d239dd5SPavan Nikhilesh cdata.num_packets = (int64_t)atol(optarg); 1676d239dd5SPavan Nikhilesh if (cdata.num_packets == 0) 1686d239dd5SPavan Nikhilesh cdata.num_packets = INT64_MAX; 1696d239dd5SPavan Nikhilesh break; 1706d239dd5SPavan Nikhilesh case 'f': 1716d239dd5SPavan Nikhilesh cdata.num_fids = (unsigned int)atoi(optarg); 1726d239dd5SPavan Nikhilesh break; 1736d239dd5SPavan Nikhilesh case 's': 1746d239dd5SPavan Nikhilesh cdata.num_stages = (unsigned int)atoi(optarg); 1756d239dd5SPavan Nikhilesh break; 1766d239dd5SPavan Nikhilesh case 'c': 1776d239dd5SPavan Nikhilesh cdata.worker_cq_depth = (unsigned int)atoi(optarg); 1786d239dd5SPavan Nikhilesh break; 1796d239dd5SPavan Nikhilesh case 'W': 1806d239dd5SPavan Nikhilesh cdata.worker_cycles = (unsigned int)atoi(optarg); 1816d239dd5SPavan Nikhilesh break; 1826d239dd5SPavan Nikhilesh case 'P': 1836d239dd5SPavan Nikhilesh cdata.enable_queue_priorities = 1; 1846d239dd5SPavan Nikhilesh break; 1856d239dd5SPavan Nikhilesh case 'o': 1866d239dd5SPavan Nikhilesh cdata.queue_type = RTE_SCHED_TYPE_ORDERED; 1876d239dd5SPavan Nikhilesh break; 1886d239dd5SPavan Nikhilesh case 'p': 1896d239dd5SPavan Nikhilesh cdata.queue_type = RTE_SCHED_TYPE_PARALLEL; 1906d239dd5SPavan Nikhilesh break; 1916d239dd5SPavan Nikhilesh case 'a': 1926d239dd5SPavan Nikhilesh cdata.all_type_queues = 1; 1936d239dd5SPavan Nikhilesh break; 1946d239dd5SPavan Nikhilesh case 'q': 1956d239dd5SPavan Nikhilesh cdata.quiet = 1; 1966d239dd5SPavan Nikhilesh break; 1976d239dd5SPavan Nikhilesh case 'D': 1986d239dd5SPavan Nikhilesh cdata.dump_dev = 1; 1996d239dd5SPavan Nikhilesh break; 2006d239dd5SPavan Nikhilesh case 'w': 2016d239dd5SPavan Nikhilesh worker_lcore_mask = parse_coremask(optarg); 2026d239dd5SPavan Nikhilesh break; 2036d239dd5SPavan Nikhilesh case 'r': 2046d239dd5SPavan Nikhilesh rx_lcore_mask = parse_coremask(optarg); 2056d239dd5SPavan Nikhilesh popcnt = __builtin_popcountll(rx_lcore_mask); 2066d239dd5SPavan Nikhilesh fdata->rx_single = (popcnt == 1); 2076d239dd5SPavan Nikhilesh break; 2086d239dd5SPavan Nikhilesh case 't': 2096d239dd5SPavan Nikhilesh tx_lcore_mask = parse_coremask(optarg); 2106d239dd5SPavan Nikhilesh popcnt = __builtin_popcountll(tx_lcore_mask); 2116d239dd5SPavan Nikhilesh fdata->tx_single = (popcnt == 1); 2126d239dd5SPavan Nikhilesh break; 2136d239dd5SPavan Nikhilesh case 'e': 2146d239dd5SPavan Nikhilesh sched_lcore_mask = parse_coremask(optarg); 2156d239dd5SPavan Nikhilesh popcnt = __builtin_popcountll(sched_lcore_mask); 2166d239dd5SPavan Nikhilesh fdata->sched_single = (popcnt == 1); 2176d239dd5SPavan Nikhilesh break; 2186d239dd5SPavan Nikhilesh case 'm': 2196d239dd5SPavan Nikhilesh cdata.num_mbuf = (uint64_t)atol(optarg); 2206d239dd5SPavan Nikhilesh break; 2216d239dd5SPavan Nikhilesh default: 2226d239dd5SPavan Nikhilesh usage(); 2236d239dd5SPavan Nikhilesh } 2246d239dd5SPavan Nikhilesh } 2256d239dd5SPavan Nikhilesh 2266d239dd5SPavan Nikhilesh cdata.worker_lcore_mask = worker_lcore_mask; 2276d239dd5SPavan Nikhilesh cdata.sched_lcore_mask = sched_lcore_mask; 2286d239dd5SPavan Nikhilesh cdata.rx_lcore_mask = rx_lcore_mask; 2296d239dd5SPavan Nikhilesh cdata.tx_lcore_mask = tx_lcore_mask; 2306d239dd5SPavan Nikhilesh 2316d239dd5SPavan Nikhilesh if (cdata.num_stages == 0 || cdata.num_stages > MAX_NUM_STAGES) 2326d239dd5SPavan Nikhilesh usage(); 2336d239dd5SPavan Nikhilesh 2346d239dd5SPavan Nikhilesh for (i = 0; i < MAX_NUM_CORE; i++) { 235ff0f1040SHarry van Haaren fdata->rx_core[i] = !!(rx_lcore_mask & (1ULL << i)); 236ff0f1040SHarry van Haaren fdata->tx_core[i] = !!(tx_lcore_mask & (1ULL << i)); 237ff0f1040SHarry van Haaren fdata->sched_core[i] = !!(sched_lcore_mask & (1ULL << i)); 238ff0f1040SHarry van Haaren fdata->worker_core[i] = !!(worker_lcore_mask & (1ULL << i)); 2396d239dd5SPavan Nikhilesh 2406d239dd5SPavan Nikhilesh if (fdata->worker_core[i]) 2416d239dd5SPavan Nikhilesh cdata.num_workers++; 242*3d159134SFeifei Wang if (core_in_use(i)) { 243*3d159134SFeifei Wang if (!rte_lcore_is_enabled(i)) { 244*3d159134SFeifei Wang printf("lcore %d is not enabled in lcore list\n", 245*3d159134SFeifei Wang i); 246*3d159134SFeifei Wang rte_exit(EXIT_FAILURE, 247*3d159134SFeifei Wang "check lcore params failed\n"); 248*3d159134SFeifei Wang } 2496d239dd5SPavan Nikhilesh cdata.active_cores++; 2506d239dd5SPavan Nikhilesh } 2516d239dd5SPavan Nikhilesh } 252*3d159134SFeifei Wang } 2536d239dd5SPavan Nikhilesh 2546d239dd5SPavan Nikhilesh static void 2558728ccf3SThomas Monjalon do_capability_setup(uint8_t eventdev_id) 2566d239dd5SPavan Nikhilesh { 257085edac2SPavan Nikhilesh int ret; 2588728ccf3SThomas Monjalon uint16_t i; 259085edac2SPavan Nikhilesh uint8_t generic_pipeline = 0; 2606d239dd5SPavan Nikhilesh uint8_t burst = 0; 2616d239dd5SPavan Nikhilesh 2628728ccf3SThomas Monjalon RTE_ETH_FOREACH_DEV(i) { 263085edac2SPavan Nikhilesh uint32_t caps = 0; 2646d239dd5SPavan Nikhilesh 265085edac2SPavan Nikhilesh ret = rte_event_eth_tx_adapter_caps_get(eventdev_id, i, &caps); 266085edac2SPavan Nikhilesh if (ret) 267085edac2SPavan Nikhilesh rte_exit(EXIT_FAILURE, 268085edac2SPavan Nikhilesh "Invalid capability for Tx adptr port %d\n", i); 269085edac2SPavan Nikhilesh generic_pipeline |= !(caps & 270085edac2SPavan Nikhilesh RTE_EVENT_ETH_TX_ADAPTER_CAP_INTERNAL_PORT); 2716d239dd5SPavan Nikhilesh } 2726d239dd5SPavan Nikhilesh 2736d239dd5SPavan Nikhilesh struct rte_event_dev_info eventdev_info; 2746d239dd5SPavan Nikhilesh memset(&eventdev_info, 0, sizeof(struct rte_event_dev_info)); 2756d239dd5SPavan Nikhilesh 2766d239dd5SPavan Nikhilesh rte_event_dev_info_get(eventdev_id, &eventdev_info); 2776d239dd5SPavan Nikhilesh burst = eventdev_info.event_dev_cap & RTE_EVENT_DEV_CAP_BURST_MODE ? 1 : 2786d239dd5SPavan Nikhilesh 0; 2796d239dd5SPavan Nikhilesh 280085edac2SPavan Nikhilesh if (generic_pipeline) 2816d239dd5SPavan Nikhilesh set_worker_generic_setup_data(&fdata->cap, burst); 2826d239dd5SPavan Nikhilesh else 283085edac2SPavan Nikhilesh set_worker_tx_enq_setup_data(&fdata->cap, burst); 2846d239dd5SPavan Nikhilesh } 2856d239dd5SPavan Nikhilesh 2866d239dd5SPavan Nikhilesh static void 2876d239dd5SPavan Nikhilesh signal_handler(int signum) 2886d239dd5SPavan Nikhilesh { 289085edac2SPavan Nikhilesh static uint8_t once; 290085edac2SPavan Nikhilesh uint16_t portid; 291085edac2SPavan Nikhilesh 2926d239dd5SPavan Nikhilesh if (fdata->done) 2936d239dd5SPavan Nikhilesh rte_exit(1, "Exiting on signal %d\n", signum); 294085edac2SPavan Nikhilesh if ((signum == SIGINT || signum == SIGTERM) && !once) { 2956d239dd5SPavan Nikhilesh printf("\n\nSignal %d received, preparing to exit...\n", 2966d239dd5SPavan Nikhilesh signum); 297085edac2SPavan Nikhilesh if (cdata.dump_dev) 298085edac2SPavan Nikhilesh rte_event_dev_dump(0, stdout); 299085edac2SPavan Nikhilesh once = 1; 3006d239dd5SPavan Nikhilesh fdata->done = 1; 301085edac2SPavan Nikhilesh rte_smp_wmb(); 302085edac2SPavan Nikhilesh 303085edac2SPavan Nikhilesh RTE_ETH_FOREACH_DEV(portid) { 304085edac2SPavan Nikhilesh rte_event_eth_rx_adapter_stop(portid); 305085edac2SPavan Nikhilesh rte_event_eth_tx_adapter_stop(portid); 306b55efbabSIvan Ilchenko if (rte_eth_dev_stop(portid) < 0) 307b55efbabSIvan Ilchenko printf("Failed to stop port %u", portid); 308085edac2SPavan Nikhilesh } 309085edac2SPavan Nikhilesh 310085edac2SPavan Nikhilesh rte_eal_mp_wait_lcore(); 311085edac2SPavan Nikhilesh 3126d239dd5SPavan Nikhilesh } 3136d239dd5SPavan Nikhilesh if (signum == SIGTSTP) 3146d239dd5SPavan Nikhilesh rte_event_dev_dump(0, stdout); 3156d239dd5SPavan Nikhilesh } 3166d239dd5SPavan Nikhilesh 3176d239dd5SPavan Nikhilesh static inline uint64_t 3186d239dd5SPavan Nikhilesh port_stat(int dev_id, int32_t p) 3196d239dd5SPavan Nikhilesh { 3206d239dd5SPavan Nikhilesh char statname[64]; 3216d239dd5SPavan Nikhilesh snprintf(statname, sizeof(statname), "port_%u_rx", p); 3226d239dd5SPavan Nikhilesh return rte_event_dev_xstats_by_name_get(dev_id, statname, NULL); 3236d239dd5SPavan Nikhilesh } 3246d239dd5SPavan Nikhilesh 3256d239dd5SPavan Nikhilesh int 3266d239dd5SPavan Nikhilesh main(int argc, char **argv) 3276d239dd5SPavan Nikhilesh { 3286d239dd5SPavan Nikhilesh struct worker_data *worker_data; 329d9a42a69SThomas Monjalon uint16_t num_ports; 33066af142fSPavan Nikhilesh uint16_t portid; 3316d239dd5SPavan Nikhilesh int lcore_id; 3326d239dd5SPavan Nikhilesh int err; 3336d239dd5SPavan Nikhilesh 3346d239dd5SPavan Nikhilesh signal(SIGINT, signal_handler); 3356d239dd5SPavan Nikhilesh signal(SIGTERM, signal_handler); 3366d239dd5SPavan Nikhilesh signal(SIGTSTP, signal_handler); 3376d239dd5SPavan Nikhilesh 3386d239dd5SPavan Nikhilesh err = rte_eal_init(argc, argv); 3396d239dd5SPavan Nikhilesh if (err < 0) 3406d239dd5SPavan Nikhilesh rte_panic("Invalid EAL arguments\n"); 3416d239dd5SPavan Nikhilesh 3426d239dd5SPavan Nikhilesh argc -= err; 3436d239dd5SPavan Nikhilesh argv += err; 3446d239dd5SPavan Nikhilesh 3456d239dd5SPavan Nikhilesh fdata = rte_malloc(NULL, sizeof(struct fastpath_data), 0); 3466d239dd5SPavan Nikhilesh if (fdata == NULL) 3476d239dd5SPavan Nikhilesh rte_panic("Out of memory\n"); 3486d239dd5SPavan Nikhilesh 3496d239dd5SPavan Nikhilesh /* Parse cli options*/ 3506d239dd5SPavan Nikhilesh parse_app_args(argc, argv); 3516d239dd5SPavan Nikhilesh 352d9a42a69SThomas Monjalon num_ports = rte_eth_dev_count_avail(); 3536d239dd5SPavan Nikhilesh if (num_ports == 0) 3546d239dd5SPavan Nikhilesh rte_panic("No ethernet ports found\n"); 3556d239dd5SPavan Nikhilesh 3566d239dd5SPavan Nikhilesh const unsigned int cores_needed = cdata.active_cores; 3576d239dd5SPavan Nikhilesh 3586d239dd5SPavan Nikhilesh if (!cdata.quiet) { 3596d239dd5SPavan Nikhilesh printf(" Config:\n"); 3606d239dd5SPavan Nikhilesh printf("\tports: %u\n", num_ports); 3616d239dd5SPavan Nikhilesh printf("\tworkers: %u\n", cdata.num_workers); 3626d239dd5SPavan Nikhilesh printf("\tpackets: %"PRIi64"\n", cdata.num_packets); 3636d239dd5SPavan Nikhilesh printf("\tQueue-prio: %u\n", cdata.enable_queue_priorities); 3646d239dd5SPavan Nikhilesh if (cdata.queue_type == RTE_SCHED_TYPE_ORDERED) 3656d239dd5SPavan Nikhilesh printf("\tqid0 type: ordered\n"); 3666d239dd5SPavan Nikhilesh if (cdata.queue_type == RTE_SCHED_TYPE_ATOMIC) 3676d239dd5SPavan Nikhilesh printf("\tqid0 type: atomic\n"); 3686d239dd5SPavan Nikhilesh printf("\tCores available: %u\n", rte_lcore_count()); 3696d239dd5SPavan Nikhilesh printf("\tCores used: %u\n", cores_needed); 3706d239dd5SPavan Nikhilesh } 3716d239dd5SPavan Nikhilesh 3726d239dd5SPavan Nikhilesh if (rte_lcore_count() < cores_needed) 3736d239dd5SPavan Nikhilesh rte_panic("Too few cores (%d < %d)\n", rte_lcore_count(), 3746d239dd5SPavan Nikhilesh cores_needed); 3756d239dd5SPavan Nikhilesh 3766d239dd5SPavan Nikhilesh const unsigned int ndevs = rte_event_dev_count(); 3776d239dd5SPavan Nikhilesh if (ndevs == 0) 3786d239dd5SPavan Nikhilesh rte_panic("No dev_id devs found. Pasl in a --vdev eventdev.\n"); 3796d239dd5SPavan Nikhilesh if (ndevs > 1) 3806d239dd5SPavan Nikhilesh fprintf(stderr, "Warning: More than one eventdev, using idx 0"); 3816d239dd5SPavan Nikhilesh 3826d239dd5SPavan Nikhilesh 3838728ccf3SThomas Monjalon do_capability_setup(0); 3846d239dd5SPavan Nikhilesh fdata->cap.check_opt(); 3856d239dd5SPavan Nikhilesh 3866d239dd5SPavan Nikhilesh worker_data = rte_calloc(0, cdata.num_workers, 3876d239dd5SPavan Nikhilesh sizeof(worker_data[0]), 0); 3886d239dd5SPavan Nikhilesh if (worker_data == NULL) 3896d239dd5SPavan Nikhilesh rte_panic("rte_calloc failed\n"); 3906d239dd5SPavan Nikhilesh 391085edac2SPavan Nikhilesh int dev_id = fdata->cap.evdev_setup(worker_data); 3926d239dd5SPavan Nikhilesh if (dev_id < 0) 3936d239dd5SPavan Nikhilesh rte_exit(EXIT_FAILURE, "Error setting up eventdev\n"); 3946d239dd5SPavan Nikhilesh 3956d239dd5SPavan Nikhilesh fdata->cap.adptr_setup(num_ports); 3966d239dd5SPavan Nikhilesh 39766af142fSPavan Nikhilesh /* Start the Ethernet port. */ 39866af142fSPavan Nikhilesh RTE_ETH_FOREACH_DEV(portid) { 39966af142fSPavan Nikhilesh err = rte_eth_dev_start(portid); 40066af142fSPavan Nikhilesh if (err < 0) 40166af142fSPavan Nikhilesh rte_exit(EXIT_FAILURE, "Error starting ethdev %d\n", 40266af142fSPavan Nikhilesh portid); 40366af142fSPavan Nikhilesh } 40466af142fSPavan Nikhilesh 4056d239dd5SPavan Nikhilesh int worker_idx = 0; 406cb056611SStephen Hemminger RTE_LCORE_FOREACH_WORKER(lcore_id) { 4076d239dd5SPavan Nikhilesh if (lcore_id >= MAX_NUM_CORE) 4086d239dd5SPavan Nikhilesh break; 4096d239dd5SPavan Nikhilesh 4106d239dd5SPavan Nikhilesh if (!fdata->rx_core[lcore_id] && 4116d239dd5SPavan Nikhilesh !fdata->worker_core[lcore_id] && 4126d239dd5SPavan Nikhilesh !fdata->tx_core[lcore_id] && 4136d239dd5SPavan Nikhilesh !fdata->sched_core[lcore_id]) 4146d239dd5SPavan Nikhilesh continue; 4156d239dd5SPavan Nikhilesh 4166d239dd5SPavan Nikhilesh if (fdata->rx_core[lcore_id]) 4176d239dd5SPavan Nikhilesh printf( 4186d239dd5SPavan Nikhilesh "[%s()] lcore %d executing NIC Rx\n", 4196d239dd5SPavan Nikhilesh __func__, lcore_id); 4206d239dd5SPavan Nikhilesh 4216d239dd5SPavan Nikhilesh if (fdata->tx_core[lcore_id]) 4226d239dd5SPavan Nikhilesh printf( 423085edac2SPavan Nikhilesh "[%s()] lcore %d executing NIC Tx\n", 424085edac2SPavan Nikhilesh __func__, lcore_id); 4256d239dd5SPavan Nikhilesh 4266d239dd5SPavan Nikhilesh if (fdata->sched_core[lcore_id]) 4276d239dd5SPavan Nikhilesh printf("[%s()] lcore %d executing scheduler\n", 4286d239dd5SPavan Nikhilesh __func__, lcore_id); 4296d239dd5SPavan Nikhilesh 4306d239dd5SPavan Nikhilesh if (fdata->worker_core[lcore_id]) 4316d239dd5SPavan Nikhilesh printf( 4326d239dd5SPavan Nikhilesh "[%s()] lcore %d executing worker, using eventdev port %u\n", 4336d239dd5SPavan Nikhilesh __func__, lcore_id, 4346d239dd5SPavan Nikhilesh worker_data[worker_idx].port_id); 4356d239dd5SPavan Nikhilesh 4366d239dd5SPavan Nikhilesh err = rte_eal_remote_launch(fdata->cap.worker, 4376d239dd5SPavan Nikhilesh &worker_data[worker_idx], lcore_id); 4386d239dd5SPavan Nikhilesh if (err) { 4396d239dd5SPavan Nikhilesh rte_panic("Failed to launch worker on core %d\n", 4406d239dd5SPavan Nikhilesh lcore_id); 4416d239dd5SPavan Nikhilesh continue; 4426d239dd5SPavan Nikhilesh } 4436d239dd5SPavan Nikhilesh if (fdata->worker_core[lcore_id]) 4446d239dd5SPavan Nikhilesh worker_idx++; 4456d239dd5SPavan Nikhilesh } 4466d239dd5SPavan Nikhilesh 4476d239dd5SPavan Nikhilesh lcore_id = rte_lcore_id(); 4486d239dd5SPavan Nikhilesh 4496d239dd5SPavan Nikhilesh if (core_in_use(lcore_id)) 4506d239dd5SPavan Nikhilesh fdata->cap.worker(&worker_data[worker_idx++]); 4516d239dd5SPavan Nikhilesh 4526d239dd5SPavan Nikhilesh rte_eal_mp_wait_lcore(); 4536d239dd5SPavan Nikhilesh 4546d239dd5SPavan Nikhilesh if (!cdata.quiet && (port_stat(dev_id, worker_data[0].port_id) != 4556d239dd5SPavan Nikhilesh (uint64_t)-ENOTSUP)) { 4566d239dd5SPavan Nikhilesh printf("\nPort Workload distribution:\n"); 4576d239dd5SPavan Nikhilesh uint32_t i; 4586d239dd5SPavan Nikhilesh uint64_t tot_pkts = 0; 4596d239dd5SPavan Nikhilesh uint64_t pkts_per_wkr[RTE_MAX_LCORE] = {0}; 4606d239dd5SPavan Nikhilesh for (i = 0; i < cdata.num_workers; i++) { 4616d239dd5SPavan Nikhilesh pkts_per_wkr[i] = 4626d239dd5SPavan Nikhilesh port_stat(dev_id, worker_data[i].port_id); 4636d239dd5SPavan Nikhilesh tot_pkts += pkts_per_wkr[i]; 4646d239dd5SPavan Nikhilesh } 4656d239dd5SPavan Nikhilesh for (i = 0; i < cdata.num_workers; i++) { 4666d239dd5SPavan Nikhilesh float pc = pkts_per_wkr[i] * 100 / 4676d239dd5SPavan Nikhilesh ((float)tot_pkts); 4686d239dd5SPavan Nikhilesh printf("worker %i :\t%.1f %% (%"PRIu64" pkts)\n", 4696d239dd5SPavan Nikhilesh i, pc, pkts_per_wkr[i]); 4706d239dd5SPavan Nikhilesh } 4716d239dd5SPavan Nikhilesh 4726d239dd5SPavan Nikhilesh } 4736d239dd5SPavan Nikhilesh 4742c434431SHarry van Haaren RTE_ETH_FOREACH_DEV(portid) { 4752c434431SHarry van Haaren rte_eth_dev_close(portid); 4762c434431SHarry van Haaren } 4772c434431SHarry van Haaren 4782c434431SHarry van Haaren rte_event_dev_stop(0); 4792c434431SHarry van Haaren rte_event_dev_close(0); 4802c434431SHarry van Haaren 4812c434431SHarry van Haaren rte_eal_cleanup(); 4822c434431SHarry van Haaren 4836d239dd5SPavan Nikhilesh return 0; 4846d239dd5SPavan Nikhilesh } 485