xref: /dpdk/drivers/regex/mlx5/mlx5_regex.h (revision b34d816363b553a6098ef4647e91d5a02b66aca4)
1cf9b3c36SYuval Avnery /* SPDX-License-Identifier: BSD-3-Clause
2cf9b3c36SYuval Avnery  * Copyright 2020 Mellanox Technologies, Ltd
3cf9b3c36SYuval Avnery  */
4cf9b3c36SYuval Avnery 
5cf9b3c36SYuval Avnery #ifndef MLX5_REGEX_H
6cf9b3c36SYuval Avnery #define MLX5_REGEX_H
7cf9b3c36SYuval Avnery 
89428310aSOri Kam #include <rte_regexdev.h>
99428310aSOri Kam 
10*b34d8163SFrancis Kelly #include <infiniband/verbs.h>
11*b34d8163SFrancis Kelly #include <infiniband/mlx5dv.h>
12*b34d8163SFrancis Kelly 
13*b34d8163SFrancis Kelly #include <mlx5_common.h>
14*b34d8163SFrancis Kelly 
15*b34d8163SFrancis Kelly #include "mlx5_rxp.h"
16*b34d8163SFrancis Kelly 
17e3dbbf71SOri Kam struct mlx5_regex_sq {
18*b34d8163SFrancis Kelly 	uint16_t log_nb_desc; /* Log 2 number of desc for this object. */
19*b34d8163SFrancis Kelly 	struct mlx5_devx_obj *obj; /* The SQ DevX object. */
20*b34d8163SFrancis Kelly 	int64_t dbr_offset; /* Door bell record offset. */
21*b34d8163SFrancis Kelly 	uint32_t dbr_umem; /* Door bell record umem id. */
22*b34d8163SFrancis Kelly 	volatile struct mlx5_cqe *wqe; /* The SQ ring buffer. */
23*b34d8163SFrancis Kelly 	struct mlx5dv_devx_umem *wqe_umem; /* SQ buffer umem. */
24*b34d8163SFrancis Kelly };
25*b34d8163SFrancis Kelly 
26*b34d8163SFrancis Kelly struct mlx5_regex_cq {
27*b34d8163SFrancis Kelly 	uint32_t log_nb_desc; /* Log 2 number of desc for this object. */
28*b34d8163SFrancis Kelly 	struct mlx5_devx_obj *obj; /* The CQ DevX object. */
29*b34d8163SFrancis Kelly 	int64_t dbr_offset; /* Door bell record offset. */
30*b34d8163SFrancis Kelly 	uint32_t dbr_umem; /* Door bell record umem id. */
31*b34d8163SFrancis Kelly 	volatile struct mlx5_cqe *cqe; /* The CQ ring buffer. */
32*b34d8163SFrancis Kelly 	struct mlx5dv_devx_umem *cqe_umem; /* CQ buffer umem. */
33e3dbbf71SOri Kam };
34e3dbbf71SOri Kam 
35e3dbbf71SOri Kam struct mlx5_regex_qp {
36e3dbbf71SOri Kam 	uint32_t flags; /* QP user flags. */
37e3dbbf71SOri Kam 	uint32_t nb_desc; /* Total number of desc for this qp. */
38e3dbbf71SOri Kam 	struct mlx5_regex_sq *sqs; /* Pointer to sq array. */
39*b34d8163SFrancis Kelly 	uint16_t nb_obj; /* Number of sq objects. */
40*b34d8163SFrancis Kelly 	struct mlx5_regex_cq cq; /* CQ struct. */
41*b34d8163SFrancis Kelly };
42*b34d8163SFrancis Kelly 
43*b34d8163SFrancis Kelly struct mlx5_regex_db {
44*b34d8163SFrancis Kelly 	void *ptr; /* Pointer to the db memory. */
45*b34d8163SFrancis Kelly 	uint32_t len; /* The memory len. */
46*b34d8163SFrancis Kelly 	bool active; /* Active flag. */
47*b34d8163SFrancis Kelly 	uint8_t db_assigned_to_eng_num;
48*b34d8163SFrancis Kelly 	/**< To which engine the db is connected. */
49*b34d8163SFrancis Kelly 	struct mlx5_regex_umem umem;
50*b34d8163SFrancis Kelly 	/**< The umem struct. */
51e3dbbf71SOri Kam };
52e3dbbf71SOri Kam 
53cfc672a9SOri Kam struct mlx5_regex_priv {
54cfc672a9SOri Kam 	TAILQ_ENTRY(mlx5_regex_priv) next;
55cfc672a9SOri Kam 	struct ibv_context *ctx; /* Device context. */
56cfc672a9SOri Kam 	struct rte_pci_device *pci_dev;
57cfc672a9SOri Kam 	struct rte_regexdev *regexdev; /* Pointer to the RegEx dev. */
58e3dbbf71SOri Kam 	uint16_t nb_queues; /* Number of queues. */
59e3dbbf71SOri Kam 	struct mlx5_regex_qp *qps; /* Pointer to the qp array. */
60e3dbbf71SOri Kam 	uint16_t nb_max_matches; /* Max number of matches. */
61*b34d8163SFrancis Kelly 	enum mlx5_rxp_program_mode prog_mode;
62*b34d8163SFrancis Kelly 	struct mlx5_regex_db db[MLX5_RXP_MAX_ENGINES +
63*b34d8163SFrancis Kelly 				MLX5_RXP_EM_COUNT];
64*b34d8163SFrancis Kelly 	uint32_t nb_engines; /* Number of RegEx engines. */
65*b34d8163SFrancis Kelly 	struct mlx5_dbr_page_list dbrpgs; /* Door-bell pages. */
66*b34d8163SFrancis Kelly 	uint32_t eqn; /* EQ number. */
67*b34d8163SFrancis Kelly 	struct mlx5dv_devx_uar *uar; /* UAR object. */
68*b34d8163SFrancis Kelly 	struct ibv_pd *pd;
69cfc672a9SOri Kam };
70c126512bSOri Kam 
71c126512bSOri Kam /* mlx5_rxp.c */
72c126512bSOri Kam int mlx5_regex_info_get(struct rte_regexdev *dev,
73c126512bSOri Kam 			struct rte_regexdev_info *info);
74e3dbbf71SOri Kam int mlx5_regex_configure(struct rte_regexdev *dev,
75e3dbbf71SOri Kam 			 const struct rte_regexdev_config *cfg);
76*b34d8163SFrancis Kelly int mlx5_regex_rules_db_import(struct rte_regexdev *dev,
77*b34d8163SFrancis Kelly 			       const char *rule_db, uint32_t rule_db_len);
78c126512bSOri Kam 
799428310aSOri Kam /* mlx5_regex_devx.c */
809428310aSOri Kam int mlx5_devx_regex_register_write(struct ibv_context *ctx, int engine_id,
819428310aSOri Kam 				   uint32_t addr, uint32_t data);
829428310aSOri Kam int mlx5_devx_regex_register_read(struct ibv_context *ctx, int engine_id,
839428310aSOri Kam 				  uint32_t addr, uint32_t *data);
84*b34d8163SFrancis Kelly int mlx5_devx_regex_database_stop(void *ctx, uint8_t engine);
85*b34d8163SFrancis Kelly int mlx5_devx_regex_database_resume(void *ctx, uint8_t engine);
86*b34d8163SFrancis Kelly int mlx5_devx_regex_database_program(void *ctx, uint8_t engine,
87*b34d8163SFrancis Kelly 				     uint32_t umem_id, uint64_t umem_offset);
88*b34d8163SFrancis Kelly 
89*b34d8163SFrancis Kelly /* mlx5_regex_control.c */
90*b34d8163SFrancis Kelly int mlx5_regex_qp_setup(struct rte_regexdev *dev, uint16_t qp_ind,
91*b34d8163SFrancis Kelly 			const struct rte_regexdev_qp_conf *cfg);
929428310aSOri Kam 
93cf9b3c36SYuval Avnery #endif /* MLX5_REGEX_H */
94