xref: /dpdk/drivers/regex/mlx5/mlx5_regex.h (revision 92f2c6a30fe032189482c3a115b16afc0f377b66)
1cf9b3c36SYuval Avnery /* SPDX-License-Identifier: BSD-3-Clause
2cf9b3c36SYuval Avnery  * Copyright 2020 Mellanox Technologies, Ltd
3cf9b3c36SYuval Avnery  */
4cf9b3c36SYuval Avnery 
5cf9b3c36SYuval Avnery #ifndef MLX5_REGEX_H
6cf9b3c36SYuval Avnery #define MLX5_REGEX_H
7cf9b3c36SYuval Avnery 
89428310aSOri Kam #include <rte_regexdev.h>
99428310aSOri Kam 
10b34d8163SFrancis Kelly #include <infiniband/verbs.h>
11b34d8163SFrancis Kelly #include <infiniband/mlx5dv.h>
12b34d8163SFrancis Kelly 
13b34d8163SFrancis Kelly #include <mlx5_common.h>
14b34d8163SFrancis Kelly 
15b34d8163SFrancis Kelly #include "mlx5_rxp.h"
16b34d8163SFrancis Kelly 
17e3dbbf71SOri Kam struct mlx5_regex_sq {
18b34d8163SFrancis Kelly 	uint16_t log_nb_desc; /* Log 2 number of desc for this object. */
19b34d8163SFrancis Kelly 	struct mlx5_devx_obj *obj; /* The SQ DevX object. */
20b34d8163SFrancis Kelly 	int64_t dbr_offset; /* Door bell record offset. */
21b34d8163SFrancis Kelly 	uint32_t dbr_umem; /* Door bell record umem id. */
22fbc8c700SOri Kam 	uint8_t *wqe; /* The SQ ring buffer. */
23b34d8163SFrancis Kelly 	struct mlx5dv_devx_umem *wqe_umem; /* SQ buffer umem. */
24*92f2c6a3SOri Kam 	uint32_t *dbr;
25b34d8163SFrancis Kelly };
26b34d8163SFrancis Kelly 
27b34d8163SFrancis Kelly struct mlx5_regex_cq {
28b34d8163SFrancis Kelly 	uint32_t log_nb_desc; /* Log 2 number of desc for this object. */
29b34d8163SFrancis Kelly 	struct mlx5_devx_obj *obj; /* The CQ DevX object. */
30b34d8163SFrancis Kelly 	int64_t dbr_offset; /* Door bell record offset. */
31b34d8163SFrancis Kelly 	uint32_t dbr_umem; /* Door bell record umem id. */
32b34d8163SFrancis Kelly 	volatile struct mlx5_cqe *cqe; /* The CQ ring buffer. */
33b34d8163SFrancis Kelly 	struct mlx5dv_devx_umem *cqe_umem; /* CQ buffer umem. */
34*92f2c6a3SOri Kam 	uint32_t *dbr;
35e3dbbf71SOri Kam };
36e3dbbf71SOri Kam 
37e3dbbf71SOri Kam struct mlx5_regex_qp {
38e3dbbf71SOri Kam 	uint32_t flags; /* QP user flags. */
39e3dbbf71SOri Kam 	uint32_t nb_desc; /* Total number of desc for this qp. */
40e3dbbf71SOri Kam 	struct mlx5_regex_sq *sqs; /* Pointer to sq array. */
41b34d8163SFrancis Kelly 	uint16_t nb_obj; /* Number of sq objects. */
42b34d8163SFrancis Kelly 	struct mlx5_regex_cq cq; /* CQ struct. */
43b34d8163SFrancis Kelly };
44b34d8163SFrancis Kelly 
45b34d8163SFrancis Kelly struct mlx5_regex_db {
46b34d8163SFrancis Kelly 	void *ptr; /* Pointer to the db memory. */
47b34d8163SFrancis Kelly 	uint32_t len; /* The memory len. */
48b34d8163SFrancis Kelly 	bool active; /* Active flag. */
49b34d8163SFrancis Kelly 	uint8_t db_assigned_to_eng_num;
50b34d8163SFrancis Kelly 	/**< To which engine the db is connected. */
51b34d8163SFrancis Kelly 	struct mlx5_regex_umem umem;
52b34d8163SFrancis Kelly 	/**< The umem struct. */
53e3dbbf71SOri Kam };
54e3dbbf71SOri Kam 
55cfc672a9SOri Kam struct mlx5_regex_priv {
56cfc672a9SOri Kam 	TAILQ_ENTRY(mlx5_regex_priv) next;
57cfc672a9SOri Kam 	struct ibv_context *ctx; /* Device context. */
58cfc672a9SOri Kam 	struct rte_pci_device *pci_dev;
59cfc672a9SOri Kam 	struct rte_regexdev *regexdev; /* Pointer to the RegEx dev. */
60e3dbbf71SOri Kam 	uint16_t nb_queues; /* Number of queues. */
61e3dbbf71SOri Kam 	struct mlx5_regex_qp *qps; /* Pointer to the qp array. */
62e3dbbf71SOri Kam 	uint16_t nb_max_matches; /* Max number of matches. */
63b34d8163SFrancis Kelly 	enum mlx5_rxp_program_mode prog_mode;
64b34d8163SFrancis Kelly 	struct mlx5_regex_db db[MLX5_RXP_MAX_ENGINES +
65b34d8163SFrancis Kelly 				MLX5_RXP_EM_COUNT];
66b34d8163SFrancis Kelly 	uint32_t nb_engines; /* Number of RegEx engines. */
67b34d8163SFrancis Kelly 	uint32_t eqn; /* EQ number. */
68b34d8163SFrancis Kelly 	struct mlx5dv_devx_uar *uar; /* UAR object. */
69b34d8163SFrancis Kelly 	struct ibv_pd *pd;
70fbc8c700SOri Kam 	struct mlx5_dbr_page_list dbrpgs; /* Door-bell pages. */
71cfc672a9SOri Kam };
72c126512bSOri Kam 
73c126512bSOri Kam /* mlx5_rxp.c */
74c126512bSOri Kam int mlx5_regex_info_get(struct rte_regexdev *dev,
75c126512bSOri Kam 			struct rte_regexdev_info *info);
76e3dbbf71SOri Kam int mlx5_regex_configure(struct rte_regexdev *dev,
77e3dbbf71SOri Kam 			 const struct rte_regexdev_config *cfg);
78b34d8163SFrancis Kelly int mlx5_regex_rules_db_import(struct rte_regexdev *dev,
79b34d8163SFrancis Kelly 			       const char *rule_db, uint32_t rule_db_len);
80c126512bSOri Kam 
819428310aSOri Kam /* mlx5_regex_devx.c */
829428310aSOri Kam int mlx5_devx_regex_register_write(struct ibv_context *ctx, int engine_id,
839428310aSOri Kam 				   uint32_t addr, uint32_t data);
849428310aSOri Kam int mlx5_devx_regex_register_read(struct ibv_context *ctx, int engine_id,
859428310aSOri Kam 				  uint32_t addr, uint32_t *data);
86b34d8163SFrancis Kelly int mlx5_devx_regex_database_stop(void *ctx, uint8_t engine);
87b34d8163SFrancis Kelly int mlx5_devx_regex_database_resume(void *ctx, uint8_t engine);
88b34d8163SFrancis Kelly int mlx5_devx_regex_database_program(void *ctx, uint8_t engine,
89b34d8163SFrancis Kelly 				     uint32_t umem_id, uint64_t umem_offset);
90b34d8163SFrancis Kelly 
91b34d8163SFrancis Kelly /* mlx5_regex_control.c */
92b34d8163SFrancis Kelly int mlx5_regex_qp_setup(struct rte_regexdev *dev, uint16_t qp_ind,
93b34d8163SFrancis Kelly 			const struct rte_regexdev_qp_conf *cfg);
949428310aSOri Kam 
95cf9b3c36SYuval Avnery #endif /* MLX5_REGEX_H */
96