xref: /dpdk/drivers/regex/mlx5/mlx5_regex.h (revision 5f41b66d12cda394c919777ae9b80257e97b5018)
1cf9b3c36SYuval Avnery /* SPDX-License-Identifier: BSD-3-Clause
2cf9b3c36SYuval Avnery  * Copyright 2020 Mellanox Technologies, Ltd
3cf9b3c36SYuval Avnery  */
4cf9b3c36SYuval Avnery 
5cf9b3c36SYuval Avnery #ifndef MLX5_REGEX_H
6cf9b3c36SYuval Avnery #define MLX5_REGEX_H
7cf9b3c36SYuval Avnery 
89428310aSOri Kam #include <rte_regexdev.h>
99428310aSOri Kam 
10b34d8163SFrancis Kelly #include <infiniband/verbs.h>
11b34d8163SFrancis Kelly #include <infiniband/mlx5dv.h>
12b34d8163SFrancis Kelly 
13b34d8163SFrancis Kelly #include <mlx5_common.h>
14b34d8163SFrancis Kelly 
15b34d8163SFrancis Kelly #include "mlx5_rxp.h"
16b34d8163SFrancis Kelly 
17e3dbbf71SOri Kam struct mlx5_regex_sq {
18b34d8163SFrancis Kelly 	uint16_t log_nb_desc; /* Log 2 number of desc for this object. */
19b34d8163SFrancis Kelly 	struct mlx5_devx_obj *obj; /* The SQ DevX object. */
20b34d8163SFrancis Kelly 	int64_t dbr_offset; /* Door bell record offset. */
21b34d8163SFrancis Kelly 	uint32_t dbr_umem; /* Door bell record umem id. */
22fbc8c700SOri Kam 	uint8_t *wqe; /* The SQ ring buffer. */
23b34d8163SFrancis Kelly 	struct mlx5dv_devx_umem *wqe_umem; /* SQ buffer umem. */
2492f2c6a3SOri Kam 	uint32_t *dbr;
25b34d8163SFrancis Kelly };
26b34d8163SFrancis Kelly 
27b34d8163SFrancis Kelly struct mlx5_regex_cq {
28b34d8163SFrancis Kelly 	uint32_t log_nb_desc; /* Log 2 number of desc for this object. */
29b34d8163SFrancis Kelly 	struct mlx5_devx_obj *obj; /* The CQ DevX object. */
30b34d8163SFrancis Kelly 	int64_t dbr_offset; /* Door bell record offset. */
31b34d8163SFrancis Kelly 	uint32_t dbr_umem; /* Door bell record umem id. */
32b34d8163SFrancis Kelly 	volatile struct mlx5_cqe *cqe; /* The CQ ring buffer. */
33b34d8163SFrancis Kelly 	struct mlx5dv_devx_umem *cqe_umem; /* CQ buffer umem. */
3492f2c6a3SOri Kam 	uint32_t *dbr;
35e3dbbf71SOri Kam };
36e3dbbf71SOri Kam 
37e3dbbf71SOri Kam struct mlx5_regex_qp {
38e3dbbf71SOri Kam 	uint32_t flags; /* QP user flags. */
39e3dbbf71SOri Kam 	uint32_t nb_desc; /* Total number of desc for this qp. */
40e3dbbf71SOri Kam 	struct mlx5_regex_sq *sqs; /* Pointer to sq array. */
41b34d8163SFrancis Kelly 	uint16_t nb_obj; /* Number of sq objects. */
42b34d8163SFrancis Kelly 	struct mlx5_regex_cq cq; /* CQ struct. */
43*5f41b66dSYuval Avnery 	uint32_t free_sqs;
44*5f41b66dSYuval Avnery 	struct mlx5_regex_job *jobs;
45*5f41b66dSYuval Avnery 	struct ibv_mr *metadata;
46*5f41b66dSYuval Avnery 	struct ibv_mr *inputs;
47*5f41b66dSYuval Avnery 	struct ibv_mr *outputs;
48b34d8163SFrancis Kelly };
49b34d8163SFrancis Kelly 
50b34d8163SFrancis Kelly struct mlx5_regex_db {
51b34d8163SFrancis Kelly 	void *ptr; /* Pointer to the db memory. */
52b34d8163SFrancis Kelly 	uint32_t len; /* The memory len. */
53b34d8163SFrancis Kelly 	bool active; /* Active flag. */
54b34d8163SFrancis Kelly 	uint8_t db_assigned_to_eng_num;
55b34d8163SFrancis Kelly 	/**< To which engine the db is connected. */
56b34d8163SFrancis Kelly 	struct mlx5_regex_umem umem;
57b34d8163SFrancis Kelly 	/**< The umem struct. */
58e3dbbf71SOri Kam };
59e3dbbf71SOri Kam 
60cfc672a9SOri Kam struct mlx5_regex_priv {
61cfc672a9SOri Kam 	TAILQ_ENTRY(mlx5_regex_priv) next;
62cfc672a9SOri Kam 	struct ibv_context *ctx; /* Device context. */
63cfc672a9SOri Kam 	struct rte_pci_device *pci_dev;
64cfc672a9SOri Kam 	struct rte_regexdev *regexdev; /* Pointer to the RegEx dev. */
65e3dbbf71SOri Kam 	uint16_t nb_queues; /* Number of queues. */
66e3dbbf71SOri Kam 	struct mlx5_regex_qp *qps; /* Pointer to the qp array. */
67e3dbbf71SOri Kam 	uint16_t nb_max_matches; /* Max number of matches. */
68b34d8163SFrancis Kelly 	enum mlx5_rxp_program_mode prog_mode;
69b34d8163SFrancis Kelly 	struct mlx5_regex_db db[MLX5_RXP_MAX_ENGINES +
70b34d8163SFrancis Kelly 				MLX5_RXP_EM_COUNT];
71b34d8163SFrancis Kelly 	uint32_t nb_engines; /* Number of RegEx engines. */
72b34d8163SFrancis Kelly 	uint32_t eqn; /* EQ number. */
73b34d8163SFrancis Kelly 	struct mlx5dv_devx_uar *uar; /* UAR object. */
74b34d8163SFrancis Kelly 	struct ibv_pd *pd;
75fbc8c700SOri Kam 	struct mlx5_dbr_page_list dbrpgs; /* Door-bell pages. */
76cfc672a9SOri Kam };
77c126512bSOri Kam 
78c126512bSOri Kam /* mlx5_rxp.c */
79c126512bSOri Kam int mlx5_regex_info_get(struct rte_regexdev *dev,
80c126512bSOri Kam 			struct rte_regexdev_info *info);
81e3dbbf71SOri Kam int mlx5_regex_configure(struct rte_regexdev *dev,
82e3dbbf71SOri Kam 			 const struct rte_regexdev_config *cfg);
83b34d8163SFrancis Kelly int mlx5_regex_rules_db_import(struct rte_regexdev *dev,
84b34d8163SFrancis Kelly 			       const char *rule_db, uint32_t rule_db_len);
85c126512bSOri Kam 
869428310aSOri Kam /* mlx5_regex_devx.c */
879428310aSOri Kam int mlx5_devx_regex_register_write(struct ibv_context *ctx, int engine_id,
889428310aSOri Kam 				   uint32_t addr, uint32_t data);
899428310aSOri Kam int mlx5_devx_regex_register_read(struct ibv_context *ctx, int engine_id,
909428310aSOri Kam 				  uint32_t addr, uint32_t *data);
91b34d8163SFrancis Kelly int mlx5_devx_regex_database_stop(void *ctx, uint8_t engine);
92b34d8163SFrancis Kelly int mlx5_devx_regex_database_resume(void *ctx, uint8_t engine);
93b34d8163SFrancis Kelly int mlx5_devx_regex_database_program(void *ctx, uint8_t engine,
94b34d8163SFrancis Kelly 				     uint32_t umem_id, uint64_t umem_offset);
95b34d8163SFrancis Kelly 
96b34d8163SFrancis Kelly /* mlx5_regex_control.c */
97b34d8163SFrancis Kelly int mlx5_regex_qp_setup(struct rte_regexdev *dev, uint16_t qp_ind,
98b34d8163SFrancis Kelly 			const struct rte_regexdev_qp_conf *cfg);
999428310aSOri Kam 
100*5f41b66dSYuval Avnery /* mlx5_regex_fastpath.c */
101*5f41b66dSYuval Avnery int mlx5_regexdev_setup_fastpath(struct mlx5_regex_priv *priv, uint32_t qp_id);
102*5f41b66dSYuval Avnery 
103cf9b3c36SYuval Avnery #endif /* MLX5_REGEX_H */
104