xref: /dpdk/drivers/regex/mlx5/mlx5_regex.c (revision fc59a1ec556b4464296b1fccec596ea08879e237)
1cf9b3c36SYuval Avnery /* SPDX-License-Identifier: BSD-3-Clause
2cf9b3c36SYuval Avnery  * Copyright 2020 Mellanox Technologies, Ltd
3cf9b3c36SYuval Avnery  */
4cf9b3c36SYuval Avnery 
5cfc672a9SOri Kam #include <rte_malloc.h>
6cfc672a9SOri Kam #include <rte_log.h>
7cfc672a9SOri Kam #include <rte_errno.h>
8cfc672a9SOri Kam #include <rte_pci.h>
9cfc672a9SOri Kam #include <rte_regexdev.h>
10cfc672a9SOri Kam #include <rte_regexdev_core.h>
11cfc672a9SOri Kam #include <rte_regexdev_driver.h>
120564ddeaSXueming Li #include <rte_bus_pci.h>
13cfc672a9SOri Kam 
14c31f3f7fSShiri Kuzin #include <mlx5_common.h>
1529ca3215SMichael Baum #include <mlx5_common_mr.h>
16cfc672a9SOri Kam #include <mlx5_glue.h>
17cfc672a9SOri Kam #include <mlx5_devx_cmds.h>
18cfc672a9SOri Kam #include <mlx5_prm.h>
19cfc672a9SOri Kam 
20cf9b3c36SYuval Avnery #include "mlx5_regex.h"
21215b1223SYuval Avnery #include "mlx5_regex_utils.h"
229428310aSOri Kam #include "mlx5_rxp_csrs.h"
23215b1223SYuval Avnery 
2450458c9dSThomas Monjalon #define MLX5_REGEX_DRIVER_NAME regex_mlx5
2550458c9dSThomas Monjalon 
26215b1223SYuval Avnery int mlx5_regex_logtype;
27215b1223SYuval Avnery 
28c126512bSOri Kam const struct rte_regexdev_ops mlx5_regexdev_ops = {
29c126512bSOri Kam 	.dev_info_get = mlx5_regex_info_get,
30e3dbbf71SOri Kam 	.dev_configure = mlx5_regex_configure,
31b34d8163SFrancis Kelly 	.dev_db_import = mlx5_regex_rules_db_import,
32fbc8c700SOri Kam 	.dev_qp_setup = mlx5_regex_qp_setup,
33aea75c5aSOri Kam 	.dev_start = mlx5_regex_start,
34aea75c5aSOri Kam 	.dev_stop = mlx5_regex_stop,
35aea75c5aSOri Kam 	.dev_close = mlx5_regex_close,
36c126512bSOri Kam };
37cfc672a9SOri Kam 
38aea75c5aSOri Kam int
39*fc59a1ecSMichael Baum mlx5_regex_start(struct rte_regexdev *dev)
40aea75c5aSOri Kam {
41*fc59a1ecSMichael Baum 	struct mlx5_regex_priv *priv = dev->data->dev_private;
42*fc59a1ecSMichael Baum 
43*fc59a1ecSMichael Baum 	return mlx5_dev_mempool_subscribe(priv->cdev);
44aea75c5aSOri Kam }
45aea75c5aSOri Kam 
46aea75c5aSOri Kam int
47aea75c5aSOri Kam mlx5_regex_stop(struct rte_regexdev *dev __rte_unused)
48aea75c5aSOri Kam {
49aea75c5aSOri Kam 	return 0;
50aea75c5aSOri Kam }
51aea75c5aSOri Kam 
52aea75c5aSOri Kam int
53aea75c5aSOri Kam mlx5_regex_close(struct rte_regexdev *dev __rte_unused)
54aea75c5aSOri Kam {
55aea75c5aSOri Kam 	return 0;
56aea75c5aSOri Kam }
57aea75c5aSOri Kam 
589428310aSOri Kam static int
599428310aSOri Kam mlx5_regex_engines_status(struct ibv_context *ctx, int num_engines)
609428310aSOri Kam {
619428310aSOri Kam 	uint32_t fpga_ident = 0;
629428310aSOri Kam 	int err;
639428310aSOri Kam 	int i;
649428310aSOri Kam 
659428310aSOri Kam 	for (i = 0; i < num_engines; i++) {
669428310aSOri Kam 		err = mlx5_devx_regex_register_read(ctx, i,
679428310aSOri Kam 						    MLX5_RXP_CSR_IDENTIFIER,
689428310aSOri Kam 						    &fpga_ident);
699428310aSOri Kam 		fpga_ident = (fpga_ident & (0x0000FFFF));
709428310aSOri Kam 		if (err || fpga_ident != MLX5_RXP_IDENTIFIER) {
719428310aSOri Kam 			DRV_LOG(ERR, "Failed setup RXP %d err %d database "
729428310aSOri Kam 				"memory 0x%x", i, err, fpga_ident);
739428310aSOri Kam 			if (!err)
749428310aSOri Kam 				err = EINVAL;
759428310aSOri Kam 			return err;
769428310aSOri Kam 		}
779428310aSOri Kam 	}
789428310aSOri Kam 	return 0;
799428310aSOri Kam }
80cfc672a9SOri Kam 
81cfc672a9SOri Kam static void
820564ddeaSXueming Li mlx5_regex_get_name(char *name, struct rte_device *dev)
83cfc672a9SOri Kam {
840564ddeaSXueming Li 	sprintf(name, "mlx5_regex_%s", dev->name);
85cfc672a9SOri Kam }
86cfc672a9SOri Kam 
87cfc672a9SOri Kam static int
887af08c8fSMichael Baum mlx5_regex_dev_probe(struct mlx5_common_device *cdev)
89cfc672a9SOri Kam {
90cfc672a9SOri Kam 	struct mlx5_regex_priv *priv = NULL;
91fe46b20cSMichael Baum 	struct mlx5_hca_attr *attr = &cdev->config.hca_attr;
92cfc672a9SOri Kam 	char name[RTE_REGEXDEV_NAME_MAX_LEN];
93cfc672a9SOri Kam 	int ret;
94f324162eSOri Kam 	uint32_t val;
95cfc672a9SOri Kam 
96fe46b20cSMichael Baum 	if ((!attr->regex && !attr->mmo_regex_sq_en && !attr->mmo_regex_qp_en)
97fe46b20cSMichael Baum 	    || attr->regexp_num_of_engines == 0) {
98cfc672a9SOri Kam 		DRV_LOG(ERR, "Not enough capabilities to support RegEx, maybe "
99cfc672a9SOri Kam 			"old FW/OFED version?");
100cfc672a9SOri Kam 		rte_errno = ENOTSUP;
101ca1418ceSMichael Baum 		return -rte_errno;
102cfc672a9SOri Kam 	}
103ca1418ceSMichael Baum 	if (mlx5_regex_engines_status(cdev->ctx, 2)) {
1049428310aSOri Kam 		DRV_LOG(ERR, "RegEx engine error.");
1059428310aSOri Kam 		rte_errno = ENOMEM;
106ca1418ceSMichael Baum 		return -rte_errno;
1079428310aSOri Kam 	}
108cfc672a9SOri Kam 	priv = rte_zmalloc("mlx5 regex device private", sizeof(*priv),
109cfc672a9SOri Kam 			   RTE_CACHE_LINE_SIZE);
110cfc672a9SOri Kam 	if (!priv) {
111cfc672a9SOri Kam 		DRV_LOG(ERR, "Failed to allocate private memory.");
112cfc672a9SOri Kam 		rte_errno = ENOMEM;
113ca1418ceSMichael Baum 		return -rte_errno;
114cfc672a9SOri Kam 	}
115fe46b20cSMichael Baum 	priv->mmo_regex_qp_cap = attr->mmo_regex_qp_en;
116fe46b20cSMichael Baum 	priv->mmo_regex_sq_cap = attr->mmo_regex_sq_en;
117ca1418ceSMichael Baum 	priv->cdev = cdev;
118b34d8163SFrancis Kelly 	priv->nb_engines = 2; /* attr.regexp_num_of_engines */
119ca1418ceSMichael Baum 	ret = mlx5_devx_regex_register_read(priv->cdev->ctx, 0,
120f324162eSOri Kam 					    MLX5_RXP_CSR_IDENTIFIER, &val);
121f324162eSOri Kam 	if (ret) {
122f324162eSOri Kam 		DRV_LOG(ERR, "CSR read failed!");
1230972b7baSMichael Baum 		goto dev_error;
124f324162eSOri Kam 	}
125f324162eSOri Kam 	if (val == MLX5_RXP_BF2_IDENTIFIER)
126f324162eSOri Kam 		priv->is_bf2 = 1;
127b34d8163SFrancis Kelly 	/* Default RXP programming mode to Shared. */
128b34d8163SFrancis Kelly 	priv->prog_mode = MLX5_RXP_SHARED_PROG_MODE;
1297af08c8fSMichael Baum 	mlx5_regex_get_name(name, cdev->dev);
130cfc672a9SOri Kam 	priv->regexdev = rte_regexdev_register(name);
131cfc672a9SOri Kam 	if (priv->regexdev == NULL) {
132cfc672a9SOri Kam 		DRV_LOG(ERR, "Failed to register RegEx device.");
133cfc672a9SOri Kam 		rte_errno = rte_errno ? rte_errno : EINVAL;
134ca1418ceSMichael Baum 		goto dev_error;
135cfc672a9SOri Kam 	}
136e8f05161SViacheslav Ovsiienko 	/*
137e8f05161SViacheslav Ovsiienko 	 * This PMD always claims the write memory barrier on UAR
138e8f05161SViacheslav Ovsiienko 	 * registers writings, it is safe to allocate UAR with any
139e8f05161SViacheslav Ovsiienko 	 * memory mapping type.
140e8f05161SViacheslav Ovsiienko 	 */
141ca1418ceSMichael Baum 	priv->uar = mlx5_devx_alloc_uar(priv->cdev->ctx, -1);
142b34d8163SFrancis Kelly 	if (!priv->uar) {
143b34d8163SFrancis Kelly 		DRV_LOG(ERR, "can't allocate uar.");
144b34d8163SFrancis Kelly 		rte_errno = ENOMEM;
145b34d8163SFrancis Kelly 		goto error;
146b34d8163SFrancis Kelly 	}
147cfc672a9SOri Kam 	priv->regexdev->dev_ops = &mlx5_regexdev_ops;
1484d4e245aSYuval Avnery 	priv->regexdev->enqueue = mlx5_regexdev_enqueue;
149330a70b7SSuanming Mou #ifdef HAVE_MLX5_UMR_IMKEY
150fe46b20cSMichael Baum 	if (!attr->umr_indirect_mkey_disabled &&
151fe46b20cSMichael Baum 	    !attr->umr_modify_entity_size_disabled)
152330a70b7SSuanming Mou 		priv->has_umr = 1;
153330a70b7SSuanming Mou 	if (priv->has_umr)
154330a70b7SSuanming Mou 		priv->regexdev->enqueue = mlx5_regexdev_enqueue_gga;
155330a70b7SSuanming Mou #endif
1560db041e7SYuval Avnery 	priv->regexdev->dequeue = mlx5_regexdev_dequeue;
1577af08c8fSMichael Baum 	priv->regexdev->device = cdev->dev;
158cfc672a9SOri Kam 	priv->regexdev->data->dev_private = priv;
159e3dbbf71SOri Kam 	priv->regexdev->state = RTE_REGEXDEV_READY;
160330a70b7SSuanming Mou 	DRV_LOG(INFO, "RegEx GGA is %s.",
161330a70b7SSuanming Mou 		priv->has_umr ? "supported" : "unsupported");
162cfc672a9SOri Kam 	return 0;
163cfc672a9SOri Kam 
164cfc672a9SOri Kam error:
165b34d8163SFrancis Kelly 	if (priv->uar)
166b34d8163SFrancis Kelly 		mlx5_glue->devx_free_uar(priv->uar);
167b34d8163SFrancis Kelly 	if (priv->regexdev)
168b34d8163SFrancis Kelly 		rte_regexdev_unregister(priv->regexdev);
1691db6ebd4SParav Pandit dev_error:
170cfc672a9SOri Kam 	if (priv)
171cfc672a9SOri Kam 		rte_free(priv);
172cfc672a9SOri Kam 	return -rte_errno;
173cfc672a9SOri Kam }
174cfc672a9SOri Kam 
175cfc672a9SOri Kam static int
1767af08c8fSMichael Baum mlx5_regex_dev_remove(struct mlx5_common_device *cdev)
177cfc672a9SOri Kam {
178cfc672a9SOri Kam 	char name[RTE_REGEXDEV_NAME_MAX_LEN];
179cfc672a9SOri Kam 	struct rte_regexdev *dev;
180cfc672a9SOri Kam 	struct mlx5_regex_priv *priv = NULL;
181cfc672a9SOri Kam 
1827af08c8fSMichael Baum 	mlx5_regex_get_name(name, cdev->dev);
183cfc672a9SOri Kam 	dev = rte_regexdev_get_device_by_name(name);
184cfc672a9SOri Kam 	if (!dev)
185cfc672a9SOri Kam 		return 0;
186cfc672a9SOri Kam 	priv = dev->data->dev_private;
187cfc672a9SOri Kam 	if (priv) {
188b34d8163SFrancis Kelly 		if (priv->uar)
189b34d8163SFrancis Kelly 			mlx5_glue->devx_free_uar(priv->uar);
190b34d8163SFrancis Kelly 		if (priv->regexdev)
191b34d8163SFrancis Kelly 			rte_regexdev_unregister(priv->regexdev);
192cfc672a9SOri Kam 		rte_free(priv);
193cfc672a9SOri Kam 	}
194cfc672a9SOri Kam 	return 0;
195cfc672a9SOri Kam }
196cfc672a9SOri Kam 
197cfc672a9SOri Kam static const struct rte_pci_id mlx5_regex_pci_id_map[] = {
198cfc672a9SOri Kam 	{
199cfc672a9SOri Kam 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
200cfc672a9SOri Kam 				PCI_DEVICE_ID_MELLANOX_CONNECTX6DXBF)
201cfc672a9SOri Kam 	},
202cfc672a9SOri Kam 	{
2036ca37b06SRaslan Darawsheh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2046ca37b06SRaslan Darawsheh 				PCI_DEVICE_ID_MELLANOX_CONNECTX7BF)
2056ca37b06SRaslan Darawsheh 	},
2066ca37b06SRaslan Darawsheh 	{
207cfc672a9SOri Kam 		.vendor_id = 0
208cfc672a9SOri Kam 	}
209cfc672a9SOri Kam };
210cfc672a9SOri Kam 
2110564ddeaSXueming Li static struct mlx5_class_driver mlx5_regex_driver = {
2120564ddeaSXueming Li 	.drv_class = MLX5_CLASS_REGEX,
21350458c9dSThomas Monjalon 	.name = RTE_STR(MLX5_REGEX_DRIVER_NAME),
214cfc672a9SOri Kam 	.id_table = mlx5_regex_pci_id_map,
2150564ddeaSXueming Li 	.probe = mlx5_regex_dev_probe,
2160564ddeaSXueming Li 	.remove = mlx5_regex_dev_remove,
217cfc672a9SOri Kam };
218cfc672a9SOri Kam 
219cfc672a9SOri Kam RTE_INIT(rte_mlx5_regex_init)
220cfc672a9SOri Kam {
22182088001SParav Pandit 	mlx5_common_init();
222cfc672a9SOri Kam 	if (mlx5_glue)
2230564ddeaSXueming Li 		mlx5_class_driver_register(&mlx5_regex_driver);
224cfc672a9SOri Kam }
225cfc672a9SOri Kam 
226eeded204SDavid Marchand RTE_LOG_REGISTER_DEFAULT(mlx5_regex_logtype, NOTICE)
22750458c9dSThomas Monjalon RTE_PMD_EXPORT_NAME(MLX5_REGEX_DRIVER_NAME, __COUNTER__);
22850458c9dSThomas Monjalon RTE_PMD_REGISTER_PCI_TABLE(MLX5_REGEX_DRIVER_NAME, mlx5_regex_pci_id_map);
22950458c9dSThomas Monjalon RTE_PMD_REGISTER_KMOD_DEP(MLX5_REGEX_DRIVER_NAME, "* ib_uverbs & mlx5_core & mlx5_ib");
230