xref: /dpdk/drivers/regex/mlx5/mlx5_regex.c (revision eeded2044af5bbe88220120b14933536cbb3edb6)
1cf9b3c36SYuval Avnery /* SPDX-License-Identifier: BSD-3-Clause
2cf9b3c36SYuval Avnery  * Copyright 2020 Mellanox Technologies, Ltd
3cf9b3c36SYuval Avnery  */
4cf9b3c36SYuval Avnery 
5cfc672a9SOri Kam #include <rte_malloc.h>
6cfc672a9SOri Kam #include <rte_log.h>
7cfc672a9SOri Kam #include <rte_errno.h>
8cfc672a9SOri Kam #include <rte_pci.h>
9cfc672a9SOri Kam #include <rte_regexdev.h>
10cfc672a9SOri Kam #include <rte_regexdev_core.h>
11cfc672a9SOri Kam #include <rte_regexdev_driver.h>
12cfc672a9SOri Kam 
13392bf908SParav Pandit #include <mlx5_common_pci.h>
14c31f3f7fSShiri Kuzin #include <mlx5_common.h>
15cfc672a9SOri Kam #include <mlx5_glue.h>
16cfc672a9SOri Kam #include <mlx5_devx_cmds.h>
17cfc672a9SOri Kam #include <mlx5_prm.h>
18cfc672a9SOri Kam 
19cf9b3c36SYuval Avnery #include "mlx5_regex.h"
20215b1223SYuval Avnery #include "mlx5_regex_utils.h"
219428310aSOri Kam #include "mlx5_rxp_csrs.h"
22215b1223SYuval Avnery 
2350458c9dSThomas Monjalon #define MLX5_REGEX_DRIVER_NAME regex_mlx5
2450458c9dSThomas Monjalon 
25215b1223SYuval Avnery int mlx5_regex_logtype;
26215b1223SYuval Avnery 
27c126512bSOri Kam const struct rte_regexdev_ops mlx5_regexdev_ops = {
28c126512bSOri Kam 	.dev_info_get = mlx5_regex_info_get,
29e3dbbf71SOri Kam 	.dev_configure = mlx5_regex_configure,
30b34d8163SFrancis Kelly 	.dev_db_import = mlx5_regex_rules_db_import,
31fbc8c700SOri Kam 	.dev_qp_setup = mlx5_regex_qp_setup,
32aea75c5aSOri Kam 	.dev_start = mlx5_regex_start,
33aea75c5aSOri Kam 	.dev_stop = mlx5_regex_stop,
34aea75c5aSOri Kam 	.dev_close = mlx5_regex_close,
35c126512bSOri Kam };
36cfc672a9SOri Kam 
37aea75c5aSOri Kam int
38aea75c5aSOri Kam mlx5_regex_start(struct rte_regexdev *dev __rte_unused)
39aea75c5aSOri Kam {
40aea75c5aSOri Kam 	return 0;
41aea75c5aSOri Kam }
42aea75c5aSOri Kam 
43aea75c5aSOri Kam int
44aea75c5aSOri Kam mlx5_regex_stop(struct rte_regexdev *dev __rte_unused)
45aea75c5aSOri Kam {
46aea75c5aSOri Kam 	return 0;
47aea75c5aSOri Kam }
48aea75c5aSOri Kam 
49aea75c5aSOri Kam int
50aea75c5aSOri Kam mlx5_regex_close(struct rte_regexdev *dev __rte_unused)
51aea75c5aSOri Kam {
52aea75c5aSOri Kam 	return 0;
53aea75c5aSOri Kam }
54aea75c5aSOri Kam 
559428310aSOri Kam static int
569428310aSOri Kam mlx5_regex_engines_status(struct ibv_context *ctx, int num_engines)
579428310aSOri Kam {
589428310aSOri Kam 	uint32_t fpga_ident = 0;
599428310aSOri Kam 	int err;
609428310aSOri Kam 	int i;
619428310aSOri Kam 
629428310aSOri Kam 	for (i = 0; i < num_engines; i++) {
639428310aSOri Kam 		err = mlx5_devx_regex_register_read(ctx, i,
649428310aSOri Kam 						    MLX5_RXP_CSR_IDENTIFIER,
659428310aSOri Kam 						    &fpga_ident);
669428310aSOri Kam 		fpga_ident = (fpga_ident & (0x0000FFFF));
679428310aSOri Kam 		if (err || fpga_ident != MLX5_RXP_IDENTIFIER) {
689428310aSOri Kam 			DRV_LOG(ERR, "Failed setup RXP %d err %d database "
699428310aSOri Kam 				"memory 0x%x", i, err, fpga_ident);
709428310aSOri Kam 			if (!err)
719428310aSOri Kam 				err = EINVAL;
729428310aSOri Kam 			return err;
739428310aSOri Kam 		}
749428310aSOri Kam 	}
759428310aSOri Kam 	return 0;
769428310aSOri Kam }
77cfc672a9SOri Kam 
78cfc672a9SOri Kam static void
79cfc672a9SOri Kam mlx5_regex_get_name(char *name, struct rte_pci_device *pci_dev __rte_unused)
80cfc672a9SOri Kam {
81cfc672a9SOri Kam 	sprintf(name, "mlx5_regex_%02x:%02x.%02x", pci_dev->addr.bus,
82cfc672a9SOri Kam 		pci_dev->addr.devid, pci_dev->addr.function);
83cfc672a9SOri Kam }
84cfc672a9SOri Kam 
85cfc672a9SOri Kam static int
86cfc672a9SOri Kam mlx5_regex_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
87cfc672a9SOri Kam 		     struct rte_pci_device *pci_dev)
88cfc672a9SOri Kam {
89cfc672a9SOri Kam 	struct ibv_device *ibv;
90cfc672a9SOri Kam 	struct mlx5_regex_priv *priv = NULL;
91cfc672a9SOri Kam 	struct ibv_context *ctx = NULL;
92cfc672a9SOri Kam 	struct mlx5_hca_attr attr;
93cfc672a9SOri Kam 	char name[RTE_REGEXDEV_NAME_MAX_LEN];
94cfc672a9SOri Kam 	int ret;
95f324162eSOri Kam 	uint32_t val;
96cfc672a9SOri Kam 
97c31f3f7fSShiri Kuzin 	ibv = mlx5_os_get_ibv_device(&pci_dev->addr);
98cfc672a9SOri Kam 	if (!ibv) {
99cfc672a9SOri Kam 		DRV_LOG(ERR, "No matching IB device for PCI slot "
100cfc672a9SOri Kam 			PCI_PRI_FMT ".", pci_dev->addr.domain,
101cfc672a9SOri Kam 			pci_dev->addr.bus, pci_dev->addr.devid,
102cfc672a9SOri Kam 			pci_dev->addr.function);
103cfc672a9SOri Kam 		return -rte_errno;
104cfc672a9SOri Kam 	}
105cfc672a9SOri Kam 	DRV_LOG(INFO, "PCI information matches for device \"%s\".",
106cfc672a9SOri Kam 		ibv->name);
107cfc672a9SOri Kam 	ctx = mlx5_glue->dv_open_device(ibv);
108cfc672a9SOri Kam 	if (!ctx) {
109cfc672a9SOri Kam 		DRV_LOG(ERR, "Failed to open IB device \"%s\".", ibv->name);
110cfc672a9SOri Kam 		rte_errno = ENODEV;
111cfc672a9SOri Kam 		return -rte_errno;
112cfc672a9SOri Kam 	}
113cfc672a9SOri Kam 	ret = mlx5_devx_cmd_query_hca_attr(ctx, &attr);
114cfc672a9SOri Kam 	if (ret) {
115cfc672a9SOri Kam 		DRV_LOG(ERR, "Unable to read HCA capabilities.");
116cfc672a9SOri Kam 		rte_errno = ENOTSUP;
1171db6ebd4SParav Pandit 		goto dev_error;
118cfc672a9SOri Kam 	} else if (!attr.regex || attr.regexp_num_of_engines == 0) {
119cfc672a9SOri Kam 		DRV_LOG(ERR, "Not enough capabilities to support RegEx, maybe "
120cfc672a9SOri Kam 			"old FW/OFED version?");
121cfc672a9SOri Kam 		rte_errno = ENOTSUP;
1221db6ebd4SParav Pandit 		goto dev_error;
123cfc672a9SOri Kam 	}
1249428310aSOri Kam 	if (mlx5_regex_engines_status(ctx, 2)) {
1259428310aSOri Kam 		DRV_LOG(ERR, "RegEx engine error.");
1269428310aSOri Kam 		rte_errno = ENOMEM;
1271db6ebd4SParav Pandit 		goto dev_error;
1289428310aSOri Kam 	}
129cfc672a9SOri Kam 	priv = rte_zmalloc("mlx5 regex device private", sizeof(*priv),
130cfc672a9SOri Kam 			   RTE_CACHE_LINE_SIZE);
131cfc672a9SOri Kam 	if (!priv) {
132cfc672a9SOri Kam 		DRV_LOG(ERR, "Failed to allocate private memory.");
133cfc672a9SOri Kam 		rte_errno = ENOMEM;
1343423d02bSMichael Baum 		goto dev_error;
135cfc672a9SOri Kam 	}
136dd25bd20SViacheslav Ovsiienko 	priv->sq_ts_format = attr.sq_ts_format;
137cfc672a9SOri Kam 	priv->ctx = ctx;
138b34d8163SFrancis Kelly 	priv->nb_engines = 2; /* attr.regexp_num_of_engines */
139f324162eSOri Kam 	ret = mlx5_devx_regex_register_read(priv->ctx, 0,
140f324162eSOri Kam 					    MLX5_RXP_CSR_IDENTIFIER, &val);
141f324162eSOri Kam 	if (ret) {
142f324162eSOri Kam 		DRV_LOG(ERR, "CSR read failed!");
143f324162eSOri Kam 		return -1;
144f324162eSOri Kam 	}
145f324162eSOri Kam 	if (val == MLX5_RXP_BF2_IDENTIFIER)
146f324162eSOri Kam 		priv->is_bf2 = 1;
147b34d8163SFrancis Kelly 	/* Default RXP programming mode to Shared. */
148b34d8163SFrancis Kelly 	priv->prog_mode = MLX5_RXP_SHARED_PROG_MODE;
149cfc672a9SOri Kam 	mlx5_regex_get_name(name, pci_dev);
150cfc672a9SOri Kam 	priv->regexdev = rte_regexdev_register(name);
151cfc672a9SOri Kam 	if (priv->regexdev == NULL) {
152cfc672a9SOri Kam 		DRV_LOG(ERR, "Failed to register RegEx device.");
153cfc672a9SOri Kam 		rte_errno = rte_errno ? rte_errno : EINVAL;
154cfc672a9SOri Kam 		goto error;
155cfc672a9SOri Kam 	}
156e8f05161SViacheslav Ovsiienko 	/*
157e8f05161SViacheslav Ovsiienko 	 * This PMD always claims the write memory barrier on UAR
158e8f05161SViacheslav Ovsiienko 	 * registers writings, it is safe to allocate UAR with any
159e8f05161SViacheslav Ovsiienko 	 * memory mapping type.
160e8f05161SViacheslav Ovsiienko 	 */
161e8f05161SViacheslav Ovsiienko 	priv->uar = mlx5_devx_alloc_uar(ctx, -1);
162b34d8163SFrancis Kelly 	if (!priv->uar) {
163b34d8163SFrancis Kelly 		DRV_LOG(ERR, "can't allocate uar.");
164b34d8163SFrancis Kelly 		rte_errno = ENOMEM;
165b34d8163SFrancis Kelly 		goto error;
166b34d8163SFrancis Kelly 	}
167b34d8163SFrancis Kelly 	priv->pd = mlx5_glue->alloc_pd(ctx);
168b34d8163SFrancis Kelly 	if (!priv->pd) {
169b34d8163SFrancis Kelly 		DRV_LOG(ERR, "can't allocate pd.");
170b34d8163SFrancis Kelly 		rte_errno = ENOMEM;
171b34d8163SFrancis Kelly 		goto error;
172b34d8163SFrancis Kelly 	}
173cfc672a9SOri Kam 	priv->regexdev->dev_ops = &mlx5_regexdev_ops;
1744d4e245aSYuval Avnery 	priv->regexdev->enqueue = mlx5_regexdev_enqueue;
175330a70b7SSuanming Mou #ifdef HAVE_MLX5_UMR_IMKEY
176330a70b7SSuanming Mou 	if (!attr.umr_indirect_mkey_disabled &&
177330a70b7SSuanming Mou 	    !attr.umr_modify_entity_size_disabled)
178330a70b7SSuanming Mou 		priv->has_umr = 1;
179330a70b7SSuanming Mou 	if (priv->has_umr)
180330a70b7SSuanming Mou 		priv->regexdev->enqueue = mlx5_regexdev_enqueue_gga;
181330a70b7SSuanming Mou #endif
1820db041e7SYuval Avnery 	priv->regexdev->dequeue = mlx5_regexdev_dequeue;
183cfc672a9SOri Kam 	priv->regexdev->device = (struct rte_device *)pci_dev;
184cfc672a9SOri Kam 	priv->regexdev->data->dev_private = priv;
185e3dbbf71SOri Kam 	priv->regexdev->state = RTE_REGEXDEV_READY;
186cda883bbSYuval Avnery 	priv->mr_scache.reg_mr_cb = mlx5_common_verbs_reg_mr;
187cda883bbSYuval Avnery 	priv->mr_scache.dereg_mr_cb = mlx5_common_verbs_dereg_mr;
188cda883bbSYuval Avnery 	ret = mlx5_mr_btree_init(&priv->mr_scache.cache,
189cda883bbSYuval Avnery 				 MLX5_MR_BTREE_CACHE_N * 2,
190cda883bbSYuval Avnery 				 rte_socket_id());
191cda883bbSYuval Avnery 	if (ret) {
192cda883bbSYuval Avnery 		DRV_LOG(ERR, "MR init tree failed.");
193cda883bbSYuval Avnery 	    rte_errno = ENOMEM;
194cda883bbSYuval Avnery 		goto error;
195cda883bbSYuval Avnery 	}
196330a70b7SSuanming Mou 	DRV_LOG(INFO, "RegEx GGA is %s.",
197330a70b7SSuanming Mou 		priv->has_umr ? "supported" : "unsupported");
198cfc672a9SOri Kam 	return 0;
199cfc672a9SOri Kam 
200cfc672a9SOri Kam error:
201b34d8163SFrancis Kelly 	if (priv->pd)
202b34d8163SFrancis Kelly 		mlx5_glue->dealloc_pd(priv->pd);
203b34d8163SFrancis Kelly 	if (priv->uar)
204b34d8163SFrancis Kelly 		mlx5_glue->devx_free_uar(priv->uar);
205b34d8163SFrancis Kelly 	if (priv->regexdev)
206b34d8163SFrancis Kelly 		rte_regexdev_unregister(priv->regexdev);
2071db6ebd4SParav Pandit dev_error:
208cfc672a9SOri Kam 	if (ctx)
209cfc672a9SOri Kam 		mlx5_glue->close_device(ctx);
210cfc672a9SOri Kam 	if (priv)
211cfc672a9SOri Kam 		rte_free(priv);
212cfc672a9SOri Kam 	return -rte_errno;
213cfc672a9SOri Kam }
214cfc672a9SOri Kam 
215cfc672a9SOri Kam static int
216cfc672a9SOri Kam mlx5_regex_pci_remove(struct rte_pci_device *pci_dev)
217cfc672a9SOri Kam {
218cfc672a9SOri Kam 	char name[RTE_REGEXDEV_NAME_MAX_LEN];
219cfc672a9SOri Kam 	struct rte_regexdev *dev;
220cfc672a9SOri Kam 	struct mlx5_regex_priv *priv = NULL;
221cfc672a9SOri Kam 
222cfc672a9SOri Kam 	mlx5_regex_get_name(name, pci_dev);
223cfc672a9SOri Kam 	dev = rte_regexdev_get_device_by_name(name);
224cfc672a9SOri Kam 	if (!dev)
225cfc672a9SOri Kam 		return 0;
226cfc672a9SOri Kam 	priv = dev->data->dev_private;
227cfc672a9SOri Kam 	if (priv) {
228b34d8163SFrancis Kelly 		if (priv->pd)
229b34d8163SFrancis Kelly 			mlx5_glue->dealloc_pd(priv->pd);
230b34d8163SFrancis Kelly 		if (priv->uar)
231b34d8163SFrancis Kelly 			mlx5_glue->devx_free_uar(priv->uar);
232b34d8163SFrancis Kelly 		if (priv->regexdev)
233b34d8163SFrancis Kelly 			rte_regexdev_unregister(priv->regexdev);
234cfc672a9SOri Kam 		if (priv->ctx)
235cfc672a9SOri Kam 			mlx5_glue->close_device(priv->ctx);
236cfc672a9SOri Kam 		if (priv->regexdev)
237cfc672a9SOri Kam 			rte_regexdev_unregister(priv->regexdev);
238cfc672a9SOri Kam 		rte_free(priv);
239cfc672a9SOri Kam 	}
240cfc672a9SOri Kam 	return 0;
241cfc672a9SOri Kam }
242cfc672a9SOri Kam 
243cfc672a9SOri Kam static const struct rte_pci_id mlx5_regex_pci_id_map[] = {
244cfc672a9SOri Kam 	{
245cfc672a9SOri Kam 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
246cfc672a9SOri Kam 				PCI_DEVICE_ID_MELLANOX_CONNECTX6DXBF)
247cfc672a9SOri Kam 	},
248cfc672a9SOri Kam 	{
2496ca37b06SRaslan Darawsheh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2506ca37b06SRaslan Darawsheh 				PCI_DEVICE_ID_MELLANOX_CONNECTX7BF)
2516ca37b06SRaslan Darawsheh 	},
2526ca37b06SRaslan Darawsheh 	{
253cfc672a9SOri Kam 		.vendor_id = 0
254cfc672a9SOri Kam 	}
255cfc672a9SOri Kam };
256cfc672a9SOri Kam 
257392bf908SParav Pandit static struct mlx5_pci_driver mlx5_regex_driver = {
258392bf908SParav Pandit 	.driver_class = MLX5_CLASS_REGEX,
259392bf908SParav Pandit 	.pci_driver = {
260cfc672a9SOri Kam 		.driver = {
26150458c9dSThomas Monjalon 			.name = RTE_STR(MLX5_REGEX_DRIVER_NAME),
262cfc672a9SOri Kam 		},
263cfc672a9SOri Kam 		.id_table = mlx5_regex_pci_id_map,
264cfc672a9SOri Kam 		.probe = mlx5_regex_pci_probe,
265cfc672a9SOri Kam 		.remove = mlx5_regex_pci_remove,
266cfc672a9SOri Kam 		.drv_flags = 0,
267392bf908SParav Pandit 	},
268cfc672a9SOri Kam };
269cfc672a9SOri Kam 
270cfc672a9SOri Kam RTE_INIT(rte_mlx5_regex_init)
271cfc672a9SOri Kam {
27282088001SParav Pandit 	mlx5_common_init();
273cfc672a9SOri Kam 	if (mlx5_glue)
274392bf908SParav Pandit 		mlx5_pci_driver_register(&mlx5_regex_driver);
275cfc672a9SOri Kam }
276cfc672a9SOri Kam 
277*eeded204SDavid Marchand RTE_LOG_REGISTER_DEFAULT(mlx5_regex_logtype, NOTICE)
27850458c9dSThomas Monjalon RTE_PMD_EXPORT_NAME(MLX5_REGEX_DRIVER_NAME, __COUNTER__);
27950458c9dSThomas Monjalon RTE_PMD_REGISTER_PCI_TABLE(MLX5_REGEX_DRIVER_NAME, mlx5_regex_pci_id_map);
28050458c9dSThomas Monjalon RTE_PMD_REGISTER_KMOD_DEP(MLX5_REGEX_DRIVER_NAME, "* ib_uverbs & mlx5_core & mlx5_ib");
281