1cf9b3c36SYuval Avnery /* SPDX-License-Identifier: BSD-3-Clause 2cf9b3c36SYuval Avnery * Copyright 2020 Mellanox Technologies, Ltd 3cf9b3c36SYuval Avnery */ 4cf9b3c36SYuval Avnery 5cfc672a9SOri Kam #include <rte_malloc.h> 6cfc672a9SOri Kam #include <rte_log.h> 7cfc672a9SOri Kam #include <rte_errno.h> 8cfc672a9SOri Kam #include <rte_pci.h> 9cfc672a9SOri Kam #include <rte_regexdev.h> 10cfc672a9SOri Kam #include <rte_regexdev_core.h> 11cfc672a9SOri Kam #include <rte_regexdev_driver.h> 12*0564ddeaSXueming Li #include <rte_bus_pci.h> 13cfc672a9SOri Kam 14c31f3f7fSShiri Kuzin #include <mlx5_common.h> 15cfc672a9SOri Kam #include <mlx5_glue.h> 16cfc672a9SOri Kam #include <mlx5_devx_cmds.h> 17cfc672a9SOri Kam #include <mlx5_prm.h> 18cfc672a9SOri Kam 19cf9b3c36SYuval Avnery #include "mlx5_regex.h" 20215b1223SYuval Avnery #include "mlx5_regex_utils.h" 219428310aSOri Kam #include "mlx5_rxp_csrs.h" 22215b1223SYuval Avnery 2350458c9dSThomas Monjalon #define MLX5_REGEX_DRIVER_NAME regex_mlx5 2450458c9dSThomas Monjalon 25215b1223SYuval Avnery int mlx5_regex_logtype; 26215b1223SYuval Avnery 27c126512bSOri Kam const struct rte_regexdev_ops mlx5_regexdev_ops = { 28c126512bSOri Kam .dev_info_get = mlx5_regex_info_get, 29e3dbbf71SOri Kam .dev_configure = mlx5_regex_configure, 30b34d8163SFrancis Kelly .dev_db_import = mlx5_regex_rules_db_import, 31fbc8c700SOri Kam .dev_qp_setup = mlx5_regex_qp_setup, 32aea75c5aSOri Kam .dev_start = mlx5_regex_start, 33aea75c5aSOri Kam .dev_stop = mlx5_regex_stop, 34aea75c5aSOri Kam .dev_close = mlx5_regex_close, 35c126512bSOri Kam }; 36cfc672a9SOri Kam 37aea75c5aSOri Kam int 38aea75c5aSOri Kam mlx5_regex_start(struct rte_regexdev *dev __rte_unused) 39aea75c5aSOri Kam { 40aea75c5aSOri Kam return 0; 41aea75c5aSOri Kam } 42aea75c5aSOri Kam 43aea75c5aSOri Kam int 44aea75c5aSOri Kam mlx5_regex_stop(struct rte_regexdev *dev __rte_unused) 45aea75c5aSOri Kam { 46aea75c5aSOri Kam return 0; 47aea75c5aSOri Kam } 48aea75c5aSOri Kam 49aea75c5aSOri Kam int 50aea75c5aSOri Kam mlx5_regex_close(struct rte_regexdev *dev __rte_unused) 51aea75c5aSOri Kam { 52aea75c5aSOri Kam return 0; 53aea75c5aSOri Kam } 54aea75c5aSOri Kam 559428310aSOri Kam static int 569428310aSOri Kam mlx5_regex_engines_status(struct ibv_context *ctx, int num_engines) 579428310aSOri Kam { 589428310aSOri Kam uint32_t fpga_ident = 0; 599428310aSOri Kam int err; 609428310aSOri Kam int i; 619428310aSOri Kam 629428310aSOri Kam for (i = 0; i < num_engines; i++) { 639428310aSOri Kam err = mlx5_devx_regex_register_read(ctx, i, 649428310aSOri Kam MLX5_RXP_CSR_IDENTIFIER, 659428310aSOri Kam &fpga_ident); 669428310aSOri Kam fpga_ident = (fpga_ident & (0x0000FFFF)); 679428310aSOri Kam if (err || fpga_ident != MLX5_RXP_IDENTIFIER) { 689428310aSOri Kam DRV_LOG(ERR, "Failed setup RXP %d err %d database " 699428310aSOri Kam "memory 0x%x", i, err, fpga_ident); 709428310aSOri Kam if (!err) 719428310aSOri Kam err = EINVAL; 729428310aSOri Kam return err; 739428310aSOri Kam } 749428310aSOri Kam } 759428310aSOri Kam return 0; 769428310aSOri Kam } 77cfc672a9SOri Kam 78cfc672a9SOri Kam static void 79*0564ddeaSXueming Li mlx5_regex_get_name(char *name, struct rte_device *dev) 80cfc672a9SOri Kam { 81*0564ddeaSXueming Li sprintf(name, "mlx5_regex_%s", dev->name); 82cfc672a9SOri Kam } 83cfc672a9SOri Kam 84cfc672a9SOri Kam static int 85*0564ddeaSXueming Li mlx5_regex_dev_probe(struct rte_device *rte_dev) 86cfc672a9SOri Kam { 87cfc672a9SOri Kam struct ibv_device *ibv; 88cfc672a9SOri Kam struct mlx5_regex_priv *priv = NULL; 89cfc672a9SOri Kam struct ibv_context *ctx = NULL; 90cfc672a9SOri Kam struct mlx5_hca_attr attr; 91cfc672a9SOri Kam char name[RTE_REGEXDEV_NAME_MAX_LEN]; 92cfc672a9SOri Kam int ret; 93f324162eSOri Kam uint32_t val; 94cfc672a9SOri Kam 95*0564ddeaSXueming Li ibv = mlx5_os_get_ibv_dev(rte_dev); 96*0564ddeaSXueming Li if (ibv == NULL) 97cfc672a9SOri Kam return -rte_errno; 98*0564ddeaSXueming Li DRV_LOG(INFO, "Probe device \"%s\".", ibv->name); 99cfc672a9SOri Kam ctx = mlx5_glue->dv_open_device(ibv); 100cfc672a9SOri Kam if (!ctx) { 101cfc672a9SOri Kam DRV_LOG(ERR, "Failed to open IB device \"%s\".", ibv->name); 102cfc672a9SOri Kam rte_errno = ENODEV; 103cfc672a9SOri Kam return -rte_errno; 104cfc672a9SOri Kam } 105cfc672a9SOri Kam ret = mlx5_devx_cmd_query_hca_attr(ctx, &attr); 106cfc672a9SOri Kam if (ret) { 107cfc672a9SOri Kam DRV_LOG(ERR, "Unable to read HCA capabilities."); 108cfc672a9SOri Kam rte_errno = ENOTSUP; 1091db6ebd4SParav Pandit goto dev_error; 110cfc672a9SOri Kam } else if (!attr.regex || attr.regexp_num_of_engines == 0) { 111cfc672a9SOri Kam DRV_LOG(ERR, "Not enough capabilities to support RegEx, maybe " 112cfc672a9SOri Kam "old FW/OFED version?"); 113cfc672a9SOri Kam rte_errno = ENOTSUP; 1141db6ebd4SParav Pandit goto dev_error; 115cfc672a9SOri Kam } 1169428310aSOri Kam if (mlx5_regex_engines_status(ctx, 2)) { 1179428310aSOri Kam DRV_LOG(ERR, "RegEx engine error."); 1189428310aSOri Kam rte_errno = ENOMEM; 1191db6ebd4SParav Pandit goto dev_error; 1209428310aSOri Kam } 121cfc672a9SOri Kam priv = rte_zmalloc("mlx5 regex device private", sizeof(*priv), 122cfc672a9SOri Kam RTE_CACHE_LINE_SIZE); 123cfc672a9SOri Kam if (!priv) { 124cfc672a9SOri Kam DRV_LOG(ERR, "Failed to allocate private memory."); 125cfc672a9SOri Kam rte_errno = ENOMEM; 1263423d02bSMichael Baum goto dev_error; 127cfc672a9SOri Kam } 128dd25bd20SViacheslav Ovsiienko priv->sq_ts_format = attr.sq_ts_format; 129cfc672a9SOri Kam priv->ctx = ctx; 130b34d8163SFrancis Kelly priv->nb_engines = 2; /* attr.regexp_num_of_engines */ 131f324162eSOri Kam ret = mlx5_devx_regex_register_read(priv->ctx, 0, 132f324162eSOri Kam MLX5_RXP_CSR_IDENTIFIER, &val); 133f324162eSOri Kam if (ret) { 134f324162eSOri Kam DRV_LOG(ERR, "CSR read failed!"); 135f324162eSOri Kam return -1; 136f324162eSOri Kam } 137f324162eSOri Kam if (val == MLX5_RXP_BF2_IDENTIFIER) 138f324162eSOri Kam priv->is_bf2 = 1; 139b34d8163SFrancis Kelly /* Default RXP programming mode to Shared. */ 140b34d8163SFrancis Kelly priv->prog_mode = MLX5_RXP_SHARED_PROG_MODE; 141*0564ddeaSXueming Li mlx5_regex_get_name(name, rte_dev); 142cfc672a9SOri Kam priv->regexdev = rte_regexdev_register(name); 143cfc672a9SOri Kam if (priv->regexdev == NULL) { 144cfc672a9SOri Kam DRV_LOG(ERR, "Failed to register RegEx device."); 145cfc672a9SOri Kam rte_errno = rte_errno ? rte_errno : EINVAL; 146cfc672a9SOri Kam goto error; 147cfc672a9SOri Kam } 148e8f05161SViacheslav Ovsiienko /* 149e8f05161SViacheslav Ovsiienko * This PMD always claims the write memory barrier on UAR 150e8f05161SViacheslav Ovsiienko * registers writings, it is safe to allocate UAR with any 151e8f05161SViacheslav Ovsiienko * memory mapping type. 152e8f05161SViacheslav Ovsiienko */ 153e8f05161SViacheslav Ovsiienko priv->uar = mlx5_devx_alloc_uar(ctx, -1); 154b34d8163SFrancis Kelly if (!priv->uar) { 155b34d8163SFrancis Kelly DRV_LOG(ERR, "can't allocate uar."); 156b34d8163SFrancis Kelly rte_errno = ENOMEM; 157b34d8163SFrancis Kelly goto error; 158b34d8163SFrancis Kelly } 159b34d8163SFrancis Kelly priv->pd = mlx5_glue->alloc_pd(ctx); 160b34d8163SFrancis Kelly if (!priv->pd) { 161b34d8163SFrancis Kelly DRV_LOG(ERR, "can't allocate pd."); 162b34d8163SFrancis Kelly rte_errno = ENOMEM; 163b34d8163SFrancis Kelly goto error; 164b34d8163SFrancis Kelly } 165cfc672a9SOri Kam priv->regexdev->dev_ops = &mlx5_regexdev_ops; 1664d4e245aSYuval Avnery priv->regexdev->enqueue = mlx5_regexdev_enqueue; 167330a70b7SSuanming Mou #ifdef HAVE_MLX5_UMR_IMKEY 168330a70b7SSuanming Mou if (!attr.umr_indirect_mkey_disabled && 169330a70b7SSuanming Mou !attr.umr_modify_entity_size_disabled) 170330a70b7SSuanming Mou priv->has_umr = 1; 171330a70b7SSuanming Mou if (priv->has_umr) 172330a70b7SSuanming Mou priv->regexdev->enqueue = mlx5_regexdev_enqueue_gga; 173330a70b7SSuanming Mou #endif 1740db041e7SYuval Avnery priv->regexdev->dequeue = mlx5_regexdev_dequeue; 175*0564ddeaSXueming Li priv->regexdev->device = rte_dev; 176cfc672a9SOri Kam priv->regexdev->data->dev_private = priv; 177e3dbbf71SOri Kam priv->regexdev->state = RTE_REGEXDEV_READY; 178cda883bbSYuval Avnery priv->mr_scache.reg_mr_cb = mlx5_common_verbs_reg_mr; 179cda883bbSYuval Avnery priv->mr_scache.dereg_mr_cb = mlx5_common_verbs_dereg_mr; 180cda883bbSYuval Avnery ret = mlx5_mr_btree_init(&priv->mr_scache.cache, 181cda883bbSYuval Avnery MLX5_MR_BTREE_CACHE_N * 2, 182cda883bbSYuval Avnery rte_socket_id()); 183cda883bbSYuval Avnery if (ret) { 184cda883bbSYuval Avnery DRV_LOG(ERR, "MR init tree failed."); 185cda883bbSYuval Avnery rte_errno = ENOMEM; 186cda883bbSYuval Avnery goto error; 187cda883bbSYuval Avnery } 188330a70b7SSuanming Mou DRV_LOG(INFO, "RegEx GGA is %s.", 189330a70b7SSuanming Mou priv->has_umr ? "supported" : "unsupported"); 190cfc672a9SOri Kam return 0; 191cfc672a9SOri Kam 192cfc672a9SOri Kam error: 193b34d8163SFrancis Kelly if (priv->pd) 194b34d8163SFrancis Kelly mlx5_glue->dealloc_pd(priv->pd); 195b34d8163SFrancis Kelly if (priv->uar) 196b34d8163SFrancis Kelly mlx5_glue->devx_free_uar(priv->uar); 197b34d8163SFrancis Kelly if (priv->regexdev) 198b34d8163SFrancis Kelly rte_regexdev_unregister(priv->regexdev); 1991db6ebd4SParav Pandit dev_error: 200cfc672a9SOri Kam if (ctx) 201cfc672a9SOri Kam mlx5_glue->close_device(ctx); 202cfc672a9SOri Kam if (priv) 203cfc672a9SOri Kam rte_free(priv); 204cfc672a9SOri Kam return -rte_errno; 205cfc672a9SOri Kam } 206cfc672a9SOri Kam 207cfc672a9SOri Kam static int 208*0564ddeaSXueming Li mlx5_regex_dev_remove(struct rte_device *rte_dev) 209cfc672a9SOri Kam { 210cfc672a9SOri Kam char name[RTE_REGEXDEV_NAME_MAX_LEN]; 211cfc672a9SOri Kam struct rte_regexdev *dev; 212cfc672a9SOri Kam struct mlx5_regex_priv *priv = NULL; 213cfc672a9SOri Kam 214*0564ddeaSXueming Li mlx5_regex_get_name(name, rte_dev); 215cfc672a9SOri Kam dev = rte_regexdev_get_device_by_name(name); 216cfc672a9SOri Kam if (!dev) 217cfc672a9SOri Kam return 0; 218cfc672a9SOri Kam priv = dev->data->dev_private; 219cfc672a9SOri Kam if (priv) { 220b34d8163SFrancis Kelly if (priv->pd) 221b34d8163SFrancis Kelly mlx5_glue->dealloc_pd(priv->pd); 222b34d8163SFrancis Kelly if (priv->uar) 223b34d8163SFrancis Kelly mlx5_glue->devx_free_uar(priv->uar); 224b34d8163SFrancis Kelly if (priv->regexdev) 225b34d8163SFrancis Kelly rte_regexdev_unregister(priv->regexdev); 226cfc672a9SOri Kam if (priv->ctx) 227cfc672a9SOri Kam mlx5_glue->close_device(priv->ctx); 228cfc672a9SOri Kam if (priv->regexdev) 229cfc672a9SOri Kam rte_regexdev_unregister(priv->regexdev); 230cfc672a9SOri Kam rte_free(priv); 231cfc672a9SOri Kam } 232cfc672a9SOri Kam return 0; 233cfc672a9SOri Kam } 234cfc672a9SOri Kam 235cfc672a9SOri Kam static const struct rte_pci_id mlx5_regex_pci_id_map[] = { 236cfc672a9SOri Kam { 237cfc672a9SOri Kam RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 238cfc672a9SOri Kam PCI_DEVICE_ID_MELLANOX_CONNECTX6DXBF) 239cfc672a9SOri Kam }, 240cfc672a9SOri Kam { 2416ca37b06SRaslan Darawsheh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 2426ca37b06SRaslan Darawsheh PCI_DEVICE_ID_MELLANOX_CONNECTX7BF) 2436ca37b06SRaslan Darawsheh }, 2446ca37b06SRaslan Darawsheh { 245cfc672a9SOri Kam .vendor_id = 0 246cfc672a9SOri Kam } 247cfc672a9SOri Kam }; 248cfc672a9SOri Kam 249*0564ddeaSXueming Li static struct mlx5_class_driver mlx5_regex_driver = { 250*0564ddeaSXueming Li .drv_class = MLX5_CLASS_REGEX, 25150458c9dSThomas Monjalon .name = RTE_STR(MLX5_REGEX_DRIVER_NAME), 252cfc672a9SOri Kam .id_table = mlx5_regex_pci_id_map, 253*0564ddeaSXueming Li .probe = mlx5_regex_dev_probe, 254*0564ddeaSXueming Li .remove = mlx5_regex_dev_remove, 255cfc672a9SOri Kam }; 256cfc672a9SOri Kam 257cfc672a9SOri Kam RTE_INIT(rte_mlx5_regex_init) 258cfc672a9SOri Kam { 25982088001SParav Pandit mlx5_common_init(); 260cfc672a9SOri Kam if (mlx5_glue) 261*0564ddeaSXueming Li mlx5_class_driver_register(&mlx5_regex_driver); 262cfc672a9SOri Kam } 263cfc672a9SOri Kam 264eeded204SDavid Marchand RTE_LOG_REGISTER_DEFAULT(mlx5_regex_logtype, NOTICE) 26550458c9dSThomas Monjalon RTE_PMD_EXPORT_NAME(MLX5_REGEX_DRIVER_NAME, __COUNTER__); 26650458c9dSThomas Monjalon RTE_PMD_REGISTER_PCI_TABLE(MLX5_REGEX_DRIVER_NAME, mlx5_regex_pci_id_map); 26750458c9dSThomas Monjalon RTE_PMD_REGISTER_KMOD_DEP(MLX5_REGEX_DRIVER_NAME, "* ib_uverbs & mlx5_core & mlx5_ib"); 268