xref: /dpdk/drivers/net/qede/base/mcp_public.h (revision 81dba2b2ff61ae1b2f5b45d6a93ccd82bf0cbfdb)
1ec94dbc5SRasesh Mody /*
2ec94dbc5SRasesh Mody  * Copyright (c) 2016 QLogic Corporation.
3ec94dbc5SRasesh Mody  * All rights reserved.
4ec94dbc5SRasesh Mody  * www.qlogic.com
5ec94dbc5SRasesh Mody  *
6ec94dbc5SRasesh Mody  * See LICENSE.qede_pmd for copyright and licensing details.
7ec94dbc5SRasesh Mody  */
8ec94dbc5SRasesh Mody 
9ec94dbc5SRasesh Mody /****************************************************************************
10ec94dbc5SRasesh Mody  *
11ec94dbc5SRasesh Mody  * Name:        mcp_public.h
12ec94dbc5SRasesh Mody  *
13ec94dbc5SRasesh Mody  * Description: MCP public data
14ec94dbc5SRasesh Mody  *
15ec94dbc5SRasesh Mody  * Created:     13/01/2013 yanivr
16ec94dbc5SRasesh Mody  *
17ec94dbc5SRasesh Mody  ****************************************************************************/
18ec94dbc5SRasesh Mody 
19ec94dbc5SRasesh Mody #ifndef MCP_PUBLIC_H
20ec94dbc5SRasesh Mody #define MCP_PUBLIC_H
21ec94dbc5SRasesh Mody 
22ec94dbc5SRasesh Mody #define VF_MAX_STATIC 192	/* In case of AH */
23ec94dbc5SRasesh Mody 
24ec94dbc5SRasesh Mody #define MCP_GLOB_PATH_MAX	2
25ec94dbc5SRasesh Mody #define MCP_PORT_MAX		2	/* Global */
26ec94dbc5SRasesh Mody #define MCP_GLOB_PORT_MAX	4	/* Global */
27ec94dbc5SRasesh Mody #define MCP_GLOB_FUNC_MAX	16	/* Global */
28ec94dbc5SRasesh Mody 
29ec94dbc5SRasesh Mody typedef u32 offsize_t;      /* In DWORDS !!! */
30ec94dbc5SRasesh Mody /* Offset from the beginning of the MCP scratchpad */
3104b00049SRasesh Mody #define OFFSIZE_OFFSET_OFFSET	0
32ec94dbc5SRasesh Mody #define OFFSIZE_OFFSET_MASK	0x0000ffff
33ec94dbc5SRasesh Mody /* Size of specific element (not the whole array if any) */
3404b00049SRasesh Mody #define OFFSIZE_SIZE_OFFSET	16
35ec94dbc5SRasesh Mody #define OFFSIZE_SIZE_MASK	0xffff0000
36ec94dbc5SRasesh Mody 
37ec94dbc5SRasesh Mody /* SECTION_OFFSET is calculating the offset in bytes out of offsize */
38ec94dbc5SRasesh Mody #define SECTION_OFFSET(_offsize)	\
3904b00049SRasesh Mody 	((((_offsize & OFFSIZE_OFFSET_MASK) >> OFFSIZE_OFFSET_OFFSET) << 2))
40ec94dbc5SRasesh Mody 
41ec94dbc5SRasesh Mody /* SECTION_SIZE is calculating the size in bytes out of offsize */
42ec94dbc5SRasesh Mody #define SECTION_SIZE(_offsize)		\
4304b00049SRasesh Mody 	(((_offsize & OFFSIZE_SIZE_MASK) >> OFFSIZE_SIZE_OFFSET) << 2)
44ec94dbc5SRasesh Mody 
4522d07d93SRasesh Mody /* SECTION_ADDR returns the GRC addr of a section, given offsize and index
4622d07d93SRasesh Mody  * within section
4722d07d93SRasesh Mody  */
48ec94dbc5SRasesh Mody #define SECTION_ADDR(_offsize, idx)	\
4922d07d93SRasesh Mody 	(MCP_REG_SCRATCH +		\
5022d07d93SRasesh Mody 	 SECTION_OFFSET(_offsize) + (SECTION_SIZE(_offsize) * idx))
51ec94dbc5SRasesh Mody 
5222d07d93SRasesh Mody /* SECTION_OFFSIZE_ADDR returns the GRC addr to the offsize address. Use
5322d07d93SRasesh Mody  * offsetof, since the OFFSETUP collide with the firmware definition
5422d07d93SRasesh Mody  */
55ec94dbc5SRasesh Mody #define SECTION_OFFSIZE_ADDR(_pub_base, _section) \
56ec94dbc5SRasesh Mody 	(_pub_base + offsetof(struct mcp_public_data, sections[_section]))
57ec94dbc5SRasesh Mody /* PHY configuration */
5857a304efSRasesh Mody struct eth_phy_cfg {
5922d07d93SRasesh Mody /* 0 = autoneg, 1000/10000/20000/25000/40000/50000/100000 */
6022d07d93SRasesh Mody 	u32 speed;
6157a304efSRasesh Mody #define ETH_SPEED_AUTONEG   0
6231874121SRasesh Mody #define ETH_SPEED_SMARTLINQ  0x8 /* deprecated - use link_modes field instead */
63ec94dbc5SRasesh Mody 
64ec94dbc5SRasesh Mody 	u32 pause;      /* bitmask */
6557a304efSRasesh Mody #define ETH_PAUSE_NONE		0x0
6657a304efSRasesh Mody #define ETH_PAUSE_AUTONEG	0x1
6757a304efSRasesh Mody #define ETH_PAUSE_RX		0x2
6857a304efSRasesh Mody #define ETH_PAUSE_TX		0x4
69ec94dbc5SRasesh Mody 
70ec94dbc5SRasesh Mody 	u32 adv_speed;      /* Default should be the speed_cap_mask */
71ec94dbc5SRasesh Mody 	u32 loopback_mode;
7257a304efSRasesh Mody #define ETH_LOOPBACK_NONE		 (0)
7357a304efSRasesh Mody /* Serdes loopback. In AH, it refers to Near End */
7457a304efSRasesh Mody #define ETH_LOOPBACK_INT_PHY		 (1)
7557a304efSRasesh Mody #define ETH_LOOPBACK_EXT_PHY		 (2) /* External PHY Loopback */
7657a304efSRasesh Mody /* External Loopback (Require loopback plug) */
7757a304efSRasesh Mody #define ETH_LOOPBACK_EXT		 (3)
7857a304efSRasesh Mody #define ETH_LOOPBACK_MAC		 (4) /* MAC Loopback - not supported */
7957a304efSRasesh Mody #define ETH_LOOPBACK_CNIG_AH_ONLY_0123	 (5) /* Port to itself */
8057a304efSRasesh Mody #define ETH_LOOPBACK_CNIG_AH_ONLY_2301	 (6) /* Port to Port */
8157a304efSRasesh Mody #define ETH_LOOPBACK_PCS_AH_ONLY	 (7) /* PCS loopback (TX to RX) */
8257a304efSRasesh Mody /* Loop RX packet from PCS to TX */
8357a304efSRasesh Mody #define ETH_LOOPBACK_REVERSE_MAC_AH_ONLY (8)
8457a304efSRasesh Mody /* Remote Serdes Loopback (RX to TX) */
8557a304efSRasesh Mody #define ETH_LOOPBACK_INT_PHY_FEA_AH_ONLY (9)
86ec94dbc5SRasesh Mody 
8731874121SRasesh Mody 	u32 eee_cfg;
8831874121SRasesh Mody /* EEE is enabled (configuration). Refer to eee_status->active for negotiated
8931874121SRasesh Mody  * status
9005a1abcdSRasesh Mody  */
9131874121SRasesh Mody #define EEE_CFG_EEE_ENABLED	(1 << 0)
9231874121SRasesh Mody #define EEE_CFG_TX_LPI		(1 << 1)
9331874121SRasesh Mody #define EEE_CFG_ADV_SPEED_1G	(1 << 2)
9431874121SRasesh Mody #define EEE_CFG_ADV_SPEED_10G	(1 << 3)
9531874121SRasesh Mody #define EEE_TX_TIMER_USEC_MASK	(0xfffffff0)
9604b00049SRasesh Mody #define EEE_TX_TIMER_USEC_OFFSET	4
9731874121SRasesh Mody #define EEE_TX_TIMER_USEC_BALANCED_TIME		(0xa00)
9831874121SRasesh Mody #define EEE_TX_TIMER_USEC_AGGRESSIVE_TIME	(0x100)
9931874121SRasesh Mody #define EEE_TX_TIMER_USEC_LATENCY_TIME		(0x6000)
10031874121SRasesh Mody 
10131874121SRasesh Mody 	u32 link_modes; /* Additional link modes */
102652ee28aSRasesh Mody #define LINK_MODE_SMARTLINQ_ENABLE		0x1  /* XXX Deprecate */
103ec94dbc5SRasesh Mody };
104ec94dbc5SRasesh Mody 
105ec94dbc5SRasesh Mody struct port_mf_cfg {
106ec94dbc5SRasesh Mody 	u32 dynamic_cfg;    /* device control channel */
107ec94dbc5SRasesh Mody #define PORT_MF_CFG_OV_TAG_MASK              0x0000ffff
10804b00049SRasesh Mody #define PORT_MF_CFG_OV_TAG_OFFSET             0
109ec94dbc5SRasesh Mody #define PORT_MF_CFG_OV_TAG_DEFAULT         PORT_MF_CFG_OV_TAG_MASK
110ec94dbc5SRasesh Mody 
111ec94dbc5SRasesh Mody 	u32 reserved[1];
112ec94dbc5SRasesh Mody };
113ec94dbc5SRasesh Mody 
114ec94dbc5SRasesh Mody /* DO NOT add new fields in the middle
115ec94dbc5SRasesh Mody  * MUST be synced with struct pmm_stats_map
116ec94dbc5SRasesh Mody  */
11757a304efSRasesh Mody struct eth_stats {
118ec94dbc5SRasesh Mody 	u64 r64;        /* 0x00 (Offset 0x00 ) RX 64-byte frame counter*/
119ec94dbc5SRasesh Mody 	u64 r127; /* 0x01 (Offset 0x08 ) RX 65 to 127 byte frame counter*/
120ec94dbc5SRasesh Mody 	u64 r255; /* 0x02 (Offset 0x10 ) RX 128 to 255 byte frame counter*/
121ec94dbc5SRasesh Mody 	u64 r511; /* 0x03 (Offset 0x18 ) RX 256 to 511 byte frame counter*/
122ec94dbc5SRasesh Mody 	u64 r1023; /* 0x04 (Offset 0x20 ) RX 512 to 1023 byte frame counter*/
12322d07d93SRasesh Mody /* 0x05 (Offset 0x28 ) RX 1024 to 1518 byte frame counter */
12422d07d93SRasesh Mody 	u64 r1518;
1259c1aa3e1SRasesh Mody 	union {
1269c1aa3e1SRasesh Mody 		struct { /* bb */
12722d07d93SRasesh Mody /* 0x06 (Offset 0x30 ) RX 1519 to 1522 byte VLAN-tagged frame counter */
12822d07d93SRasesh Mody 			u64 r1522;
1299c1aa3e1SRasesh Mody /* 0x07 (Offset 0x38 ) RX 1519 to 2047 byte frame counter*/
1309c1aa3e1SRasesh Mody 			u64 r2047;
1319c1aa3e1SRasesh Mody /* 0x08 (Offset 0x40 ) RX 2048 to 4095 byte frame counter*/
1329c1aa3e1SRasesh Mody 			u64 r4095;
1339c1aa3e1SRasesh Mody /* 0x09 (Offset 0x48 ) RX 4096 to 9216 byte frame counter*/
1349c1aa3e1SRasesh Mody 			u64 r9216;
13522d07d93SRasesh Mody /* 0x0A (Offset 0x50 ) RX 9217 to 16383 byte frame counter */
13622d07d93SRasesh Mody 			u64 r16383;
1379c1aa3e1SRasesh Mody 		} bb0;
1389c1aa3e1SRasesh Mody 		struct { /* ah */
1399c1aa3e1SRasesh Mody 			u64 unused1;
1409c1aa3e1SRasesh Mody /* 0x07 (Offset 0x38 ) RX 1519 to max byte frame counter*/
1419c1aa3e1SRasesh Mody 			u64 r1519_to_max;
1429c1aa3e1SRasesh Mody 			u64 unused2;
1439c1aa3e1SRasesh Mody 			u64 unused3;
1449c1aa3e1SRasesh Mody 			u64 unused4;
1459c1aa3e1SRasesh Mody 		} ah0;
1469c1aa3e1SRasesh Mody 	} u0;
147ec94dbc5SRasesh Mody 	u64 rfcs;       /* 0x0F (Offset 0x58 ) RX FCS error frame counter*/
148ec94dbc5SRasesh Mody 	u64 rxcf;       /* 0x10 (Offset 0x60 ) RX control frame counter*/
149ec94dbc5SRasesh Mody 	u64 rxpf;       /* 0x11 (Offset 0x68 ) RX pause frame counter*/
150ec94dbc5SRasesh Mody 	u64 rxpp;       /* 0x12 (Offset 0x70 ) RX PFC frame counter*/
151ec94dbc5SRasesh Mody 	u64 raln;       /* 0x16 (Offset 0x78 ) RX alignment error counter*/
152ec94dbc5SRasesh Mody 	u64 rfcr;       /* 0x19 (Offset 0x80 ) RX false carrier counter */
153ec94dbc5SRasesh Mody 	u64 rovr;       /* 0x1A (Offset 0x88 ) RX oversized frame counter*/
154ec94dbc5SRasesh Mody 	u64 rjbr;       /* 0x1B (Offset 0x90 ) RX jabber frame counter */
155ec94dbc5SRasesh Mody 	u64 rund;       /* 0x34 (Offset 0x98 ) RX undersized frame counter */
156ec94dbc5SRasesh Mody 	u64 rfrg;       /* 0x35 (Offset 0xa0 ) RX fragment counter */
157ec94dbc5SRasesh Mody 	u64 t64;        /* 0x40 (Offset 0xa8 ) TX 64-byte frame counter */
158ec94dbc5SRasesh Mody 	u64 t127; /* 0x41 (Offset 0xb0 ) TX 65 to 127 byte frame counter */
159ec94dbc5SRasesh Mody 	u64 t255; /* 0x42 (Offset 0xb8 ) TX 128 to 255 byte frame counter*/
160ec94dbc5SRasesh Mody 	u64 t511; /* 0x43 (Offset 0xc0 ) TX 256 to 511 byte frame counter*/
161ec94dbc5SRasesh Mody 	u64 t1023; /* 0x44 (Offset 0xc8 ) TX 512 to 1023 byte frame counter*/
16222d07d93SRasesh Mody /* 0x45 (Offset 0xd0 ) TX 1024 to 1518 byte frame counter */
16322d07d93SRasesh Mody 	u64 t1518;
1649c1aa3e1SRasesh Mody 	union {
1659c1aa3e1SRasesh Mody 		struct { /* bb */
16622d07d93SRasesh Mody /* 0x47 (Offset 0xd8 ) TX 1519 to 2047 byte frame counter */
16722d07d93SRasesh Mody 			u64 t2047;
16822d07d93SRasesh Mody /* 0x48 (Offset 0xe0 ) TX 2048 to 4095 byte frame counter */
16922d07d93SRasesh Mody 			u64 t4095;
17022d07d93SRasesh Mody /* 0x49 (Offset 0xe8 ) TX 4096 to 9216 byte frame counter */
17122d07d93SRasesh Mody 			u64 t9216;
17222d07d93SRasesh Mody /* 0x4A (Offset 0xf0 ) TX 9217 to 16383 byte frame counter */
17322d07d93SRasesh Mody 			u64 t16383;
1749c1aa3e1SRasesh Mody 		} bb1;
1759c1aa3e1SRasesh Mody 		struct { /* ah */
1769c1aa3e1SRasesh Mody /* 0x47 (Offset 0xd8 ) TX 1519 to max byte frame counter */
1779c1aa3e1SRasesh Mody 			u64 t1519_to_max;
1789c1aa3e1SRasesh Mody 			u64 unused6;
1799c1aa3e1SRasesh Mody 			u64 unused7;
1809c1aa3e1SRasesh Mody 			u64 unused8;
1819c1aa3e1SRasesh Mody 		} ah1;
1829c1aa3e1SRasesh Mody 	} u1;
183ec94dbc5SRasesh Mody 	u64 txpf;       /* 0x50 (Offset 0xf8 ) TX pause frame counter */
184ec94dbc5SRasesh Mody 	u64 txpp;       /* 0x51 (Offset 0x100) TX PFC frame counter */
18522d07d93SRasesh Mody /* 0x6C (Offset 0x108) Transmit Logical Type LLFC message counter */
1869c1aa3e1SRasesh Mody 	union {
1879c1aa3e1SRasesh Mody 		struct { /* bb */
1889c1aa3e1SRasesh Mody /* 0x6C (Offset 0x108) Transmit Logical Type LLFC message counter */
18922d07d93SRasesh Mody 			u64 tlpiec;
1909c1aa3e1SRasesh Mody /* 0x6E (Offset 0x110) Transmit Total Collision Counter */
1919c1aa3e1SRasesh Mody 			u64 tncl;
1929c1aa3e1SRasesh Mody 		} bb2;
1939c1aa3e1SRasesh Mody 		struct { /* ah */
1949c1aa3e1SRasesh Mody 			u64 unused9;
1959c1aa3e1SRasesh Mody 			u64 unused10;
1969c1aa3e1SRasesh Mody 		} ah2;
1979c1aa3e1SRasesh Mody 	} u2;
198ec94dbc5SRasesh Mody 	u64 rbyte;      /* 0x3d (Offset 0x118) RX byte counter */
199ec94dbc5SRasesh Mody 	u64 rxuca;      /* 0x0c (Offset 0x120) RX UC frame counter */
200ec94dbc5SRasesh Mody 	u64 rxmca;      /* 0x0d (Offset 0x128) RX MC frame counter */
201ec94dbc5SRasesh Mody 	u64 rxbca;      /* 0x0e (Offset 0x130) RX BC frame counter */
20222d07d93SRasesh Mody /* 0x22 (Offset 0x138) RX good frame (good CRC, not oversized, no ERROR) */
20322d07d93SRasesh Mody 	u64 rxpok;
204ec94dbc5SRasesh Mody 	u64 tbyte;      /* 0x6f (Offset 0x140) TX byte counter */
205ec94dbc5SRasesh Mody 	u64 txuca;      /* 0x4d (Offset 0x148) TX UC frame counter */
206ec94dbc5SRasesh Mody 	u64 txmca;      /* 0x4e (Offset 0x150) TX MC frame counter */
207ec94dbc5SRasesh Mody 	u64 txbca;      /* 0x4f (Offset 0x158) TX BC frame counter */
208ec94dbc5SRasesh Mody 	u64 txcf;       /* 0x54 (Offset 0x160) TX control frame counter */
20922d07d93SRasesh Mody /* HSI - Cannot add more stats to this struct. If needed, then need to open new
21022d07d93SRasesh Mody  * struct
21122d07d93SRasesh Mody  */
21222d07d93SRasesh Mody 
213ec94dbc5SRasesh Mody };
214ec94dbc5SRasesh Mody 
215ec94dbc5SRasesh Mody struct brb_stats {
216ec94dbc5SRasesh Mody 	u64 brb_truncate[8];
217ec94dbc5SRasesh Mody 	u64 brb_discard[8];
218ec94dbc5SRasesh Mody };
219ec94dbc5SRasesh Mody 
220ec94dbc5SRasesh Mody struct port_stats {
221ec94dbc5SRasesh Mody 	struct brb_stats brb;
22257a304efSRasesh Mody 	struct eth_stats eth;
223ec94dbc5SRasesh Mody };
224ec94dbc5SRasesh Mody 
22522d07d93SRasesh Mody /*----+------------------------------------------------------------------------
22622d07d93SRasesh Mody  * C  | Number and | Ports in| Ports in|2 PHY-s |# of ports|# of engines
22722d07d93SRasesh Mody  * h  | rate of    | team #1 | team #2 |are used|per path  | (paths)
22822d07d93SRasesh Mody  * i  | physical   |         |         |        |          | enabled
22922d07d93SRasesh Mody  * p  | ports      |         |         |        |          |
23022d07d93SRasesh Mody  *====+============+=========+=========+========+==========+===================
23122d07d93SRasesh Mody  * BB | 1x100G     | This is special mode, where there are actually 2 HW func
232ec94dbc5SRasesh Mody  * BB | 2x10/20Gbps| 0,1     | NA      |  No    | 1        | 1
233ec94dbc5SRasesh Mody  * BB | 2x40 Gbps  | 0,1     | NA      |  Yes   | 1        | 1
234ec94dbc5SRasesh Mody  * BB | 2x50Gbps   | 0,1     | NA      |  No    | 1        | 1
23522d07d93SRasesh Mody  * BB | 4x10Gbps   | 0,2     | 1,3     |  No    | 1/2      | 1,2 (2 is optional)
23622d07d93SRasesh Mody  * BB | 4x10Gbps   | 0,1     | 2,3     |  No    | 1/2      | 1,2 (2 is optional)
23722d07d93SRasesh Mody  * BB | 4x10Gbps   | 0,3     | 1,2     |  No    | 1/2      | 1,2 (2 is optional)
238ec94dbc5SRasesh Mody  * BB | 4x10Gbps   | 0,1,2,3 | NA      |  No    | 1        | 1
239ec94dbc5SRasesh Mody  * AH | 2x10/20Gbps| 0,1     | NA      |  NA    | 1        | NA
240ec94dbc5SRasesh Mody  * AH | 4x10Gbps   | 0,1     | 2,3     |  NA    | 2        | NA
241ec94dbc5SRasesh Mody  * AH | 4x10Gbps   | 0,2     | 1,3     |  NA    | 2        | NA
242ec94dbc5SRasesh Mody  * AH | 4x10Gbps   | 0,3     | 1,2     |  NA    | 2        | NA
243ec94dbc5SRasesh Mody  * AH | 4x10Gbps   | 0,1,2,3 | NA      |  NA    | 1        | NA
24422d07d93SRasesh Mody  *====+============+=========+=========+========+==========+===================
245ec94dbc5SRasesh Mody  */
246ec94dbc5SRasesh Mody 
247ec94dbc5SRasesh Mody #define CMT_TEAM0 0
248ec94dbc5SRasesh Mody #define CMT_TEAM1 1
249ec94dbc5SRasesh Mody #define CMT_TEAM_MAX 2
250ec94dbc5SRasesh Mody 
251ec94dbc5SRasesh Mody struct couple_mode_teaming {
252ec94dbc5SRasesh Mody 	u8 port_cmt[MCP_GLOB_PORT_MAX];
253ec94dbc5SRasesh Mody #define PORT_CMT_IN_TEAM            (1 << 0)
254ec94dbc5SRasesh Mody 
255ec94dbc5SRasesh Mody #define PORT_CMT_PORT_ROLE          (1 << 1)
256ec94dbc5SRasesh Mody #define PORT_CMT_PORT_INACTIVE      (0 << 1)
257ec94dbc5SRasesh Mody #define PORT_CMT_PORT_ACTIVE        (1 << 1)
258ec94dbc5SRasesh Mody 
259ec94dbc5SRasesh Mody #define PORT_CMT_TEAM_MASK          (1 << 2)
260ec94dbc5SRasesh Mody #define PORT_CMT_TEAM0              (0 << 2)
261ec94dbc5SRasesh Mody #define PORT_CMT_TEAM1              (1 << 2)
262ec94dbc5SRasesh Mody };
263ec94dbc5SRasesh Mody 
26426ae839dSRasesh Mody /**************************************
26526ae839dSRasesh Mody  *     LLDP and DCBX HSI structures
26626ae839dSRasesh Mody  **************************************/
26726ae839dSRasesh Mody #define LLDP_CHASSIS_ID_STAT_LEN	4
26826ae839dSRasesh Mody #define LLDP_PORT_ID_STAT_LEN		4
26926ae839dSRasesh Mody #define DCBX_MAX_APP_PROTOCOL		32
270*81dba2b2SRasesh Mody #define MAX_SYSTEM_LLDP_TLV_DATA	32  /* In dwords. 128 in bytes*/
271*81dba2b2SRasesh Mody #define MAX_TLV_BUFFER			128 /* In dwords. 512 in bytes*/
27226ae839dSRasesh Mody typedef enum _lldp_agent_e {
27326ae839dSRasesh Mody 	LLDP_NEAREST_BRIDGE = 0,
27426ae839dSRasesh Mody 	LLDP_NEAREST_NON_TPMR_BRIDGE,
27526ae839dSRasesh Mody 	LLDP_NEAREST_CUSTOMER_BRIDGE,
27626ae839dSRasesh Mody 	LLDP_MAX_LLDP_AGENTS
27726ae839dSRasesh Mody } lldp_agent_e;
27826ae839dSRasesh Mody 
27926ae839dSRasesh Mody struct lldp_config_params_s {
28026ae839dSRasesh Mody 	u32 config;
28126ae839dSRasesh Mody #define LLDP_CONFIG_TX_INTERVAL_MASK        0x000000ff
28204b00049SRasesh Mody #define LLDP_CONFIG_TX_INTERVAL_OFFSET       0
28326ae839dSRasesh Mody #define LLDP_CONFIG_HOLD_MASK               0x00000f00
28404b00049SRasesh Mody #define LLDP_CONFIG_HOLD_OFFSET              8
28526ae839dSRasesh Mody #define LLDP_CONFIG_MAX_CREDIT_MASK         0x0000f000
28604b00049SRasesh Mody #define LLDP_CONFIG_MAX_CREDIT_OFFSET        12
28726ae839dSRasesh Mody #define LLDP_CONFIG_ENABLE_RX_MASK          0x40000000
28804b00049SRasesh Mody #define LLDP_CONFIG_ENABLE_RX_OFFSET         30
28926ae839dSRasesh Mody #define LLDP_CONFIG_ENABLE_TX_MASK          0x80000000
29004b00049SRasesh Mody #define LLDP_CONFIG_ENABLE_TX_OFFSET         31
29126ae839dSRasesh Mody 	/* Holds local Chassis ID TLV header, subtype and 9B of payload.
29226ae839dSRasesh Mody 	 * If firtst byte is 0, then we will use default chassis ID
29326ae839dSRasesh Mody 	 */
29426ae839dSRasesh Mody 	u32 local_chassis_id[LLDP_CHASSIS_ID_STAT_LEN];
29526ae839dSRasesh Mody 	/* Holds local Port ID TLV header, subtype and 9B of payload.
29626ae839dSRasesh Mody 	 * If firtst byte is 0, then we will use default port ID
29726ae839dSRasesh Mody 	*/
29826ae839dSRasesh Mody 	u32 local_port_id[LLDP_PORT_ID_STAT_LEN];
29926ae839dSRasesh Mody };
30026ae839dSRasesh Mody 
30126ae839dSRasesh Mody struct lldp_status_params_s {
30226ae839dSRasesh Mody 	u32 prefix_seq_num;
30326ae839dSRasesh Mody 	u32 status; /* TBD */
304610ccd98SRasesh Mody 	/* Holds remote Chassis ID TLV header, subtype and 9B of payload. */
30526ae839dSRasesh Mody 	u32 peer_chassis_id[LLDP_CHASSIS_ID_STAT_LEN];
306610ccd98SRasesh Mody 	/* Holds remote Port ID TLV header, subtype and 9B of payload. */
30726ae839dSRasesh Mody 	u32 peer_port_id[LLDP_PORT_ID_STAT_LEN];
30826ae839dSRasesh Mody 	u32 suffix_seq_num;
30926ae839dSRasesh Mody };
31026ae839dSRasesh Mody 
31126ae839dSRasesh Mody struct dcbx_ets_feature {
31226ae839dSRasesh Mody 	u32 flags;
31326ae839dSRasesh Mody #define DCBX_ETS_ENABLED_MASK                   0x00000001
31404b00049SRasesh Mody #define DCBX_ETS_ENABLED_OFFSET                  0
31526ae839dSRasesh Mody #define DCBX_ETS_WILLING_MASK                   0x00000002
31604b00049SRasesh Mody #define DCBX_ETS_WILLING_OFFSET                  1
31726ae839dSRasesh Mody #define DCBX_ETS_ERROR_MASK                     0x00000004
31804b00049SRasesh Mody #define DCBX_ETS_ERROR_OFFSET                    2
31926ae839dSRasesh Mody #define DCBX_ETS_CBS_MASK                       0x00000008
32004b00049SRasesh Mody #define DCBX_ETS_CBS_OFFSET                      3
32126ae839dSRasesh Mody #define DCBX_ETS_MAX_TCS_MASK                   0x000000f0
32204b00049SRasesh Mody #define DCBX_ETS_MAX_TCS_OFFSET                  4
3230e9c6de3SRasesh Mody #define DCBX_OOO_TC_MASK                        0x00000f00
32404b00049SRasesh Mody #define DCBX_OOO_TC_OFFSET                       8
32522d07d93SRasesh Mody /* Entries in tc table are orginized that the left most is pri 0, right most is
32622d07d93SRasesh Mody  * prio 7
32722d07d93SRasesh Mody  */
32822d07d93SRasesh Mody 
32926ae839dSRasesh Mody 	u32  pri_tc_tbl[1];
3300e9c6de3SRasesh Mody /* Fixed TCP OOO TC usage is deprecated and used only for driver backward
3310e9c6de3SRasesh Mody  * compatibility
3320e9c6de3SRasesh Mody  */
3330e9c6de3SRasesh Mody #define DCBX_TCP_OOO_TC				(4)
3340e9c6de3SRasesh Mody #define DCBX_TCP_OOO_K2_4PORT_TC		(3)
33522d07d93SRasesh Mody 
3360e9c6de3SRasesh Mody #define NIG_ETS_ISCSI_OOO_CLIENT_OFFSET		(DCBX_TCP_OOO_TC + 1)
33726ae839dSRasesh Mody #define DCBX_CEE_STRICT_PRIORITY		0xf
33822d07d93SRasesh Mody /* Entries in tc table are orginized that the left most is pri 0, right most is
33922d07d93SRasesh Mody  * prio 7
34022d07d93SRasesh Mody  */
34122d07d93SRasesh Mody 
34226ae839dSRasesh Mody 	u32  tc_bw_tbl[2];
34322d07d93SRasesh Mody /* Entries in tc table are orginized that the left most is pri 0, right most is
34422d07d93SRasesh Mody  * prio 7
34522d07d93SRasesh Mody  */
34622d07d93SRasesh Mody 
34726ae839dSRasesh Mody 	u32  tc_tsa_tbl[2];
34826ae839dSRasesh Mody #define DCBX_ETS_TSA_STRICT			0
34926ae839dSRasesh Mody #define DCBX_ETS_TSA_CBS			1
35026ae839dSRasesh Mody #define DCBX_ETS_TSA_ETS			2
35126ae839dSRasesh Mody };
35226ae839dSRasesh Mody 
35326ae839dSRasesh Mody struct dcbx_app_priority_entry {
35426ae839dSRasesh Mody 	u32 entry;
35526ae839dSRasesh Mody #define DCBX_APP_PRI_MAP_MASK       0x000000ff
35604b00049SRasesh Mody #define DCBX_APP_PRI_MAP_OFFSET      0
35726ae839dSRasesh Mody #define DCBX_APP_PRI_0              0x01
35826ae839dSRasesh Mody #define DCBX_APP_PRI_1              0x02
35926ae839dSRasesh Mody #define DCBX_APP_PRI_2              0x04
36026ae839dSRasesh Mody #define DCBX_APP_PRI_3              0x08
36126ae839dSRasesh Mody #define DCBX_APP_PRI_4              0x10
36226ae839dSRasesh Mody #define DCBX_APP_PRI_5              0x20
36326ae839dSRasesh Mody #define DCBX_APP_PRI_6              0x40
36426ae839dSRasesh Mody #define DCBX_APP_PRI_7              0x80
36526ae839dSRasesh Mody #define DCBX_APP_SF_MASK            0x00000300
36604b00049SRasesh Mody #define DCBX_APP_SF_OFFSET           8
36726ae839dSRasesh Mody #define DCBX_APP_SF_ETHTYPE         0
36826ae839dSRasesh Mody #define DCBX_APP_SF_PORT            1
36922d07d93SRasesh Mody #define DCBX_APP_SF_IEEE_MASK       0x0000f000
37004b00049SRasesh Mody #define DCBX_APP_SF_IEEE_OFFSET      12
37122d07d93SRasesh Mody #define DCBX_APP_SF_IEEE_RESERVED   0
37222d07d93SRasesh Mody #define DCBX_APP_SF_IEEE_ETHTYPE    1
37322d07d93SRasesh Mody #define DCBX_APP_SF_IEEE_TCP_PORT   2
37422d07d93SRasesh Mody #define DCBX_APP_SF_IEEE_UDP_PORT   3
37522d07d93SRasesh Mody #define DCBX_APP_SF_IEEE_TCP_UDP_PORT 4
37622d07d93SRasesh Mody 
37726ae839dSRasesh Mody #define DCBX_APP_PROTOCOL_ID_MASK   0xffff0000
37804b00049SRasesh Mody #define DCBX_APP_PROTOCOL_ID_OFFSET  16
37926ae839dSRasesh Mody };
38026ae839dSRasesh Mody 
381610ccd98SRasesh Mody 
38226ae839dSRasesh Mody /* FW structure in BE */
38326ae839dSRasesh Mody struct dcbx_app_priority_feature {
38426ae839dSRasesh Mody 	u32 flags;
38526ae839dSRasesh Mody #define DCBX_APP_ENABLED_MASK           0x00000001
38604b00049SRasesh Mody #define DCBX_APP_ENABLED_OFFSET          0
38726ae839dSRasesh Mody #define DCBX_APP_WILLING_MASK           0x00000002
38804b00049SRasesh Mody #define DCBX_APP_WILLING_OFFSET          1
38926ae839dSRasesh Mody #define DCBX_APP_ERROR_MASK             0x00000004
39004b00049SRasesh Mody #define DCBX_APP_ERROR_OFFSET            2
39126ae839dSRasesh Mody 	/* Not in use
392610ccd98SRasesh Mody 	#define DCBX_APP_DEFAULT_PRI_MASK       0x00000f00
39304b00049SRasesh Mody 	#define DCBX_APP_DEFAULT_PRI_OFFSET      8
39426ae839dSRasesh Mody 	*/
39526ae839dSRasesh Mody #define DCBX_APP_MAX_TCS_MASK           0x0000f000
39604b00049SRasesh Mody #define DCBX_APP_MAX_TCS_OFFSET          12
39726ae839dSRasesh Mody #define DCBX_APP_NUM_ENTRIES_MASK       0x00ff0000
39804b00049SRasesh Mody #define DCBX_APP_NUM_ENTRIES_OFFSET      16
39926ae839dSRasesh Mody 	struct dcbx_app_priority_entry  app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
40026ae839dSRasesh Mody };
40126ae839dSRasesh Mody 
40226ae839dSRasesh Mody /* FW structure in BE */
40326ae839dSRasesh Mody struct dcbx_features {
40426ae839dSRasesh Mody 	/* PG feature */
40526ae839dSRasesh Mody 	struct dcbx_ets_feature ets;
40626ae839dSRasesh Mody 	/* PFC feature */
40726ae839dSRasesh Mody 	u32 pfc;
40826ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_MASK             0x000000ff
40904b00049SRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_OFFSET            0
41026ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_0            0x01
41126ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_1            0x02
41226ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_2            0x04
41326ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_3            0x08
41426ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_4            0x10
41526ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_5            0x20
41626ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_6            0x40
41726ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_7            0x80
41826ae839dSRasesh Mody 
41926ae839dSRasesh Mody #define DCBX_PFC_FLAGS_MASK                     0x0000ff00
42004b00049SRasesh Mody #define DCBX_PFC_FLAGS_OFFSET                    8
42126ae839dSRasesh Mody #define DCBX_PFC_CAPS_MASK                      0x00000f00
42204b00049SRasesh Mody #define DCBX_PFC_CAPS_OFFSET                     8
42326ae839dSRasesh Mody #define DCBX_PFC_MBC_MASK                       0x00004000
42404b00049SRasesh Mody #define DCBX_PFC_MBC_OFFSET                      14
42526ae839dSRasesh Mody #define DCBX_PFC_WILLING_MASK                   0x00008000
42604b00049SRasesh Mody #define DCBX_PFC_WILLING_OFFSET                  15
42726ae839dSRasesh Mody #define DCBX_PFC_ENABLED_MASK                   0x00010000
42804b00049SRasesh Mody #define DCBX_PFC_ENABLED_OFFSET                  16
42926ae839dSRasesh Mody #define DCBX_PFC_ERROR_MASK                     0x00020000
43004b00049SRasesh Mody #define DCBX_PFC_ERROR_OFFSET                    17
43126ae839dSRasesh Mody 
43226ae839dSRasesh Mody 	/* APP feature */
43326ae839dSRasesh Mody 	struct dcbx_app_priority_feature app;
43426ae839dSRasesh Mody };
43526ae839dSRasesh Mody 
43626ae839dSRasesh Mody struct dcbx_local_params {
43726ae839dSRasesh Mody 	u32 config;
43822d07d93SRasesh Mody #define DCBX_CONFIG_VERSION_MASK            0x00000007
43904b00049SRasesh Mody #define DCBX_CONFIG_VERSION_OFFSET           0
44026ae839dSRasesh Mody #define DCBX_CONFIG_VERSION_DISABLED        0
44126ae839dSRasesh Mody #define DCBX_CONFIG_VERSION_IEEE            1
44226ae839dSRasesh Mody #define DCBX_CONFIG_VERSION_CEE             2
443*81dba2b2SRasesh Mody #define DCBX_CONFIG_VERSION_DYNAMIC         \
444*81dba2b2SRasesh Mody 	(DCBX_CONFIG_VERSION_IEEE | DCBX_CONFIG_VERSION_CEE)
44522d07d93SRasesh Mody #define DCBX_CONFIG_VERSION_STATIC          4
44626ae839dSRasesh Mody 
44726ae839dSRasesh Mody 	u32 flags;
44826ae839dSRasesh Mody 	struct dcbx_features features;
44926ae839dSRasesh Mody };
45026ae839dSRasesh Mody 
45126ae839dSRasesh Mody struct dcbx_mib {
45226ae839dSRasesh Mody 	u32 prefix_seq_num;
45326ae839dSRasesh Mody 	u32 flags;
45426ae839dSRasesh Mody 	/*
455610ccd98SRasesh Mody 	#define DCBX_CONFIG_VERSION_MASK            0x00000007
45604b00049SRasesh Mody 	#define DCBX_CONFIG_VERSION_OFFSET           0
457610ccd98SRasesh Mody 	#define DCBX_CONFIG_VERSION_DISABLED        0
458610ccd98SRasesh Mody 	#define DCBX_CONFIG_VERSION_IEEE            1
459610ccd98SRasesh Mody 	#define DCBX_CONFIG_VERSION_CEE             2
460610ccd98SRasesh Mody 	#define DCBX_CONFIG_VERSION_STATIC          4
46126ae839dSRasesh Mody 	*/
46226ae839dSRasesh Mody 	struct dcbx_features features;
46326ae839dSRasesh Mody 	u32 suffix_seq_num;
46426ae839dSRasesh Mody };
46526ae839dSRasesh Mody 
46626ae839dSRasesh Mody struct lldp_system_tlvs_buffer_s {
467*81dba2b2SRasesh Mody 	u32 flags;
468*81dba2b2SRasesh Mody #define LLDP_SYSTEM_TLV_VALID_MASK		0x1
469*81dba2b2SRasesh Mody #define LLDP_SYSTEM_TLV_VALID_OFFSET		0
470*81dba2b2SRasesh Mody /* This bit defines if system TLVs are instead of mandatory TLVS or in
471*81dba2b2SRasesh Mody  * addition to them. Set 1 for replacing mandatory TLVs
472*81dba2b2SRasesh Mody  */
473*81dba2b2SRasesh Mody #define LLDP_SYSTEM_TLV_MANDATORY_MASK		0x2
474*81dba2b2SRasesh Mody #define LLDP_SYSTEM_TLV_MANDATORY_OFFSET	1
475*81dba2b2SRasesh Mody #define LLDP_SYSTEM_TLV_LENGTH_MASK		0xffff0000
476*81dba2b2SRasesh Mody #define LLDP_SYSTEM_TLV_LENGTH_OFFSET		16
47726ae839dSRasesh Mody 	u32 data[MAX_SYSTEM_LLDP_TLV_DATA];
47826ae839dSRasesh Mody };
47926ae839dSRasesh Mody 
480*81dba2b2SRasesh Mody /* Since this struct is written by MFW and read by driver need to add
481*81dba2b2SRasesh Mody  * sequence guards (as in case of DCBX MIB)
482*81dba2b2SRasesh Mody  */
483*81dba2b2SRasesh Mody struct lldp_received_tlvs_s {
484*81dba2b2SRasesh Mody 	u32 prefix_seq_num;
485*81dba2b2SRasesh Mody 	u32 length;
486*81dba2b2SRasesh Mody 	u32 tlvs_buffer[MAX_TLV_BUFFER];
487*81dba2b2SRasesh Mody 	u32 suffix_seq_num;
488*81dba2b2SRasesh Mody };
489*81dba2b2SRasesh Mody 
49022d07d93SRasesh Mody struct dcb_dscp_map {
49122d07d93SRasesh Mody 	u32 flags;
49222d07d93SRasesh Mody #define DCB_DSCP_ENABLE_MASK			0x1
49304b00049SRasesh Mody #define DCB_DSCP_ENABLE_OFFSET			0
49422d07d93SRasesh Mody #define DCB_DSCP_ENABLE				1
49522d07d93SRasesh Mody 	u32 dscp_pri_map[8];
49622d07d93SRasesh Mody };
49722d07d93SRasesh Mody 
498f5940e7dSRasesh Mody /**************************************
499f5940e7dSRasesh Mody  *     Attributes commands
500f5940e7dSRasesh Mody  **************************************/
501f5940e7dSRasesh Mody 
502f5940e7dSRasesh Mody enum _attribute_commands_e {
503f5940e7dSRasesh Mody 	ATTRIBUTE_CMD_READ = 0,
504f5940e7dSRasesh Mody 	ATTRIBUTE_CMD_WRITE,
505f5940e7dSRasesh Mody 	ATTRIBUTE_CMD_READ_CLEAR,
506f5940e7dSRasesh Mody 	ATTRIBUTE_CMD_CLEAR,
507f5940e7dSRasesh Mody 	ATTRIBUTE_NUM_OF_COMMANDS
508f5940e7dSRasesh Mody };
509f5940e7dSRasesh Mody 
510ec94dbc5SRasesh Mody /**************************************/
511ec94dbc5SRasesh Mody /*                                    */
512ec94dbc5SRasesh Mody /*     P U B L I C      G L O B A L   */
513ec94dbc5SRasesh Mody /*                                    */
514ec94dbc5SRasesh Mody /**************************************/
515ec94dbc5SRasesh Mody struct public_global {
516ec94dbc5SRasesh Mody 	u32 max_path;       /* 32bit is wasty, but this will be used often */
51722d07d93SRasesh Mody /* (Global) 32bit is wasty, but this will be used often */
51822d07d93SRasesh Mody 	u32 max_ports;
519ec94dbc5SRasesh Mody #define MODE_1P	1		/* TBD - NEED TO THINK OF A BETTER NAME */
520ec94dbc5SRasesh Mody #define MODE_2P	2
521ec94dbc5SRasesh Mody #define MODE_3P	3
522ec94dbc5SRasesh Mody #define MODE_4P	4
523ec94dbc5SRasesh Mody 	u32 debug_mb_offset;
524ec94dbc5SRasesh Mody 	u32 phymod_dbg_mb_offset;
525ec94dbc5SRasesh Mody 	struct couple_mode_teaming cmt;
526610ccd98SRasesh Mody /* Temperature in Celcius (-255C / +255C), measured every second. */
527ec94dbc5SRasesh Mody 	s32 internal_temperature;
528ec94dbc5SRasesh Mody 	u32 mfw_ver;
529ec94dbc5SRasesh Mody 	u32 running_bundle_id;
530ec94dbc5SRasesh Mody 	s32 external_temperature;
53122d07d93SRasesh Mody 	u32 mdump_reason;
53222d07d93SRasesh Mody #define MDUMP_REASON_INTERNAL_ERROR	(1 << 0)
53322d07d93SRasesh Mody #define MDUMP_REASON_EXTERNAL_TRIGGER	(1 << 1)
53422d07d93SRasesh Mody #define MDUMP_REASON_DUMP_AGED		(1 << 2)
53505a1abcdSRasesh Mody 	u32 ext_phy_upgrade_fw;
53605a1abcdSRasesh Mody #define EXT_PHY_FW_UPGRADE_STATUS_MASK		(0x0000ffff)
53704b00049SRasesh Mody #define EXT_PHY_FW_UPGRADE_STATUS_OFFSET		(0)
53805a1abcdSRasesh Mody #define EXT_PHY_FW_UPGRADE_STATUS_IN_PROGRESS	(1)
53905a1abcdSRasesh Mody #define EXT_PHY_FW_UPGRADE_STATUS_FAILED	(2)
54005a1abcdSRasesh Mody #define EXT_PHY_FW_UPGRADE_STATUS_SUCCESS	(3)
54105a1abcdSRasesh Mody #define EXT_PHY_FW_UPGRADE_TYPE_MASK		(0xffff0000)
54204b00049SRasesh Mody #define EXT_PHY_FW_UPGRADE_TYPE_OFFSET		(16)
543ec94dbc5SRasesh Mody };
544ec94dbc5SRasesh Mody 
545ec94dbc5SRasesh Mody /**************************************/
546ec94dbc5SRasesh Mody /*                                    */
547ec94dbc5SRasesh Mody /*     P U B L I C      P A T H       */
548ec94dbc5SRasesh Mody /*                                    */
549ec94dbc5SRasesh Mody /**************************************/
550ec94dbc5SRasesh Mody 
551ec94dbc5SRasesh Mody /****************************************************************************
552ec94dbc5SRasesh Mody  * Shared Memory 2 Region                                                   *
553ec94dbc5SRasesh Mody  ****************************************************************************/
554ec94dbc5SRasesh Mody /* The fw_flr_ack is actually built in the following way:                   */
555ec94dbc5SRasesh Mody /* 8 bit:  PF ack                                                           */
556ec94dbc5SRasesh Mody /* 128 bit: VF ack                                                           */
557ec94dbc5SRasesh Mody /* 8 bit:  ios_dis_ack                                                      */
558ec94dbc5SRasesh Mody /* In order to maintain endianity in the mailbox hsi, we want to keep using */
559ec94dbc5SRasesh Mody /* u32. The fw must have the VF right after the PF since this is how it     */
560ec94dbc5SRasesh Mody /* access arrays(it expects always the VF to reside after the PF, and that  */
561ec94dbc5SRasesh Mody /* makes the calculation much easier for it. )                              */
562ec94dbc5SRasesh Mody /* In order to answer both limitations, and keep the struct small, the code */
563ec94dbc5SRasesh Mody /* will abuse the structure defined here to achieve the actual partition    */
564ec94dbc5SRasesh Mody /* above                                                                    */
565ec94dbc5SRasesh Mody /****************************************************************************/
566ec94dbc5SRasesh Mody struct fw_flr_mb {
567ec94dbc5SRasesh Mody 	u32 aggint;
568ec94dbc5SRasesh Mody 	u32 opgen_addr;
569ec94dbc5SRasesh Mody 	u32 accum_ack;      /* 0..15:PF, 16..207:VF, 256..271:IOV_DIS */
570ec94dbc5SRasesh Mody #define ACCUM_ACK_PF_BASE	0
571ec94dbc5SRasesh Mody #define ACCUM_ACK_PF_SHIFT	0
572ec94dbc5SRasesh Mody 
573ec94dbc5SRasesh Mody #define ACCUM_ACK_VF_BASE	8
574ec94dbc5SRasesh Mody #define ACCUM_ACK_VF_SHIFT	3
575ec94dbc5SRasesh Mody 
576ec94dbc5SRasesh Mody #define ACCUM_ACK_IOV_DIS_BASE	256
577ec94dbc5SRasesh Mody #define ACCUM_ACK_IOV_DIS_SHIFT	8
578ec94dbc5SRasesh Mody 
579ec94dbc5SRasesh Mody };
580ec94dbc5SRasesh Mody 
581ec94dbc5SRasesh Mody struct public_path {
582ec94dbc5SRasesh Mody 	struct fw_flr_mb flr_mb;
583ec94dbc5SRasesh Mody 	/*
584ec94dbc5SRasesh Mody 	 * mcp_vf_disabled is set by the MCP to indicate the driver about VFs
585ec94dbc5SRasesh Mody 	 * which were disabled/flred
586ec94dbc5SRasesh Mody 	 */
587ec94dbc5SRasesh Mody 	u32 mcp_vf_disabled[VF_MAX_STATIC / 32];    /* 0x003c */
588ec94dbc5SRasesh Mody 
589ec94dbc5SRasesh Mody /* Reset on mcp reset, and incremented for eveny process kill event. */
59022d07d93SRasesh Mody 	u32 process_kill;
591ec94dbc5SRasesh Mody #define PROCESS_KILL_COUNTER_MASK		0x0000ffff
59204b00049SRasesh Mody #define PROCESS_KILL_COUNTER_OFFSET		0
593ec94dbc5SRasesh Mody #define PROCESS_KILL_GLOB_AEU_BIT_MASK		0xffff0000
59404b00049SRasesh Mody #define PROCESS_KILL_GLOB_AEU_BIT_OFFSET	16
595ec94dbc5SRasesh Mody #define GLOBAL_AEU_BIT(aeu_reg_id, aeu_bit) (aeu_reg_id * 32 + aeu_bit)
596ec94dbc5SRasesh Mody };
597ec94dbc5SRasesh Mody 
598ec94dbc5SRasesh Mody /**************************************/
599ec94dbc5SRasesh Mody /*                                    */
600ec94dbc5SRasesh Mody /*     P U B L I C      P O R T       */
601ec94dbc5SRasesh Mody /*                                    */
602ec94dbc5SRasesh Mody /**************************************/
603ec94dbc5SRasesh Mody #define FC_NPIV_WWPN_SIZE 8
604ec94dbc5SRasesh Mody #define FC_NPIV_WWNN_SIZE 8
605ec94dbc5SRasesh Mody struct dci_npiv_settings {
606ec94dbc5SRasesh Mody 	u8 npiv_wwpn[FC_NPIV_WWPN_SIZE];
607ec94dbc5SRasesh Mody 	u8 npiv_wwnn[FC_NPIV_WWNN_SIZE];
608ec94dbc5SRasesh Mody };
609ec94dbc5SRasesh Mody 
610ec94dbc5SRasesh Mody struct dci_fc_npiv_cfg {
611ec94dbc5SRasesh Mody 	/* hdr used internally by the MFW */
612ec94dbc5SRasesh Mody 	u32 hdr;
613ec94dbc5SRasesh Mody 	u32 num_of_npiv;
614ec94dbc5SRasesh Mody };
615ec94dbc5SRasesh Mody 
616ec94dbc5SRasesh Mody #define MAX_NUMBER_NPIV 64
617ec94dbc5SRasesh Mody struct dci_fc_npiv_tbl {
618ec94dbc5SRasesh Mody 	struct dci_fc_npiv_cfg fc_npiv_cfg;
619ec94dbc5SRasesh Mody 	struct dci_npiv_settings settings[MAX_NUMBER_NPIV];
620ec94dbc5SRasesh Mody };
621ec94dbc5SRasesh Mody 
622ec94dbc5SRasesh Mody /****************************************************************************
623ec94dbc5SRasesh Mody  * Driver <-> FW Mailbox                                                    *
624ec94dbc5SRasesh Mody  ****************************************************************************/
625ec94dbc5SRasesh Mody 
626ec94dbc5SRasesh Mody struct public_port {
627ec94dbc5SRasesh Mody 	u32 validity_map;   /* 0x0 (4*2 = 0x8) */
628ec94dbc5SRasesh Mody 
629ec94dbc5SRasesh Mody 	/* validity bits */
630ec94dbc5SRasesh Mody #define MCP_VALIDITY_PCI_CFG                    0x00100000
631ec94dbc5SRasesh Mody #define MCP_VALIDITY_MB                         0x00200000
632ec94dbc5SRasesh Mody #define MCP_VALIDITY_DEV_INFO                   0x00400000
633ec94dbc5SRasesh Mody #define MCP_VALIDITY_RESERVED                   0x00000007
634ec94dbc5SRasesh Mody 
635ec94dbc5SRasesh Mody 	/* One licensing bit should be set */
63622d07d93SRasesh Mody /* yaniv - tbd ? license */
63722d07d93SRasesh Mody #define MCP_VALIDITY_LIC_KEY_IN_EFFECT_MASK     0x00000038
638ec94dbc5SRasesh Mody #define MCP_VALIDITY_LIC_MANUF_KEY_IN_EFFECT    0x00000008
639ec94dbc5SRasesh Mody #define MCP_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT  0x00000010
640ec94dbc5SRasesh Mody #define MCP_VALIDITY_LIC_NO_KEY_IN_EFFECT       0x00000020
641ec94dbc5SRasesh Mody 
642ec94dbc5SRasesh Mody 	/* Active MFW */
643ec94dbc5SRasesh Mody #define MCP_VALIDITY_ACTIVE_MFW_UNKNOWN         0x00000000
644ec94dbc5SRasesh Mody #define MCP_VALIDITY_ACTIVE_MFW_MASK            0x000001c0
645ec94dbc5SRasesh Mody #define MCP_VALIDITY_ACTIVE_MFW_NCSI            0x00000040
646ec94dbc5SRasesh Mody #define MCP_VALIDITY_ACTIVE_MFW_NONE            0x000001c0
647ec94dbc5SRasesh Mody 
648ec94dbc5SRasesh Mody 	u32 link_status;
649ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_UP				0x00000001
650ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_MASK		0x0000001e
651ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD		(1 << 1)
652ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD		(2 << 1)
653ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_10G		(3 << 1)
654ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_20G		(4 << 1)
655ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_40G		(5 << 1)
656ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_50G		(6 << 1)
657ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_100G		(7 << 1)
658ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_25G		(8 << 1)
659ec94dbc5SRasesh Mody #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED		0x00000020
660ec94dbc5SRasesh Mody #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE		0x00000040
661ec94dbc5SRasesh Mody #define LINK_STATUS_PARALLEL_DETECTION_USED		0x00000080
662ec94dbc5SRasesh Mody #define LINK_STATUS_PFC_ENABLED				0x00000100
663ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE	0x00000200
664ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE	0x00000400
665ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_10G_CAPABLE		0x00000800
666ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_20G_CAPABLE		0x00001000
667ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_40G_CAPABLE		0x00002000
668ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_50G_CAPABLE		0x00004000
669ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_100G_CAPABLE		0x00008000
670ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_25G_CAPABLE		0x00010000
671ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK	0x000C0000
672ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE	(0 << 18)
673ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE	(1 << 18)
674ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE	(2 << 18)
675ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE		(3 << 18)
676ec94dbc5SRasesh Mody #define LINK_STATUS_SFP_TX_FAULT			0x00100000
677ec94dbc5SRasesh Mody #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED		0x00200000
678ec94dbc5SRasesh Mody #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED		0x00400000
679ec94dbc5SRasesh Mody #define LINK_STATUS_RX_SIGNAL_PRESENT			0x00800000
680ec94dbc5SRasesh Mody #define LINK_STATUS_MAC_LOCAL_FAULT			0x01000000
681ec94dbc5SRasesh Mody #define LINK_STATUS_MAC_REMOTE_FAULT			0x02000000
682ec94dbc5SRasesh Mody #define LINK_STATUS_UNSUPPORTED_SPD_REQ			0x04000000
68322d07d93SRasesh Mody #define LINK_STATUS_FEC_MODE_MASK			0x38000000
68422d07d93SRasesh Mody #define LINK_STATUS_FEC_MODE_NONE			(0 << 27)
68522d07d93SRasesh Mody #define LINK_STATUS_FEC_MODE_FIRECODE_CL74		(1 << 27)
68622d07d93SRasesh Mody #define LINK_STATUS_FEC_MODE_RS_CL91			(2 << 27)
68705a1abcdSRasesh Mody #define LINK_STATUS_EXT_PHY_LINK_UP			0x40000000
68822d07d93SRasesh Mody 
689ec94dbc5SRasesh Mody 	u32 link_status1;
690ec94dbc5SRasesh Mody 	u32 ext_phy_fw_version;
69157a304efSRasesh Mody /* Points to struct eth_phy_cfg (For READ-ONLY) */
69222d07d93SRasesh Mody 	u32 drv_phy_cfg_addr;
693ec94dbc5SRasesh Mody 
694ec94dbc5SRasesh Mody 	u32 port_stx;
695ec94dbc5SRasesh Mody 
696ec94dbc5SRasesh Mody 	u32 stat_nig_timer;
697ec94dbc5SRasesh Mody 
698ec94dbc5SRasesh Mody 	struct port_mf_cfg port_mf_config;
699ec94dbc5SRasesh Mody 	struct port_stats stats;
700ec94dbc5SRasesh Mody 
701ec94dbc5SRasesh Mody 	u32 media_type;
702ec94dbc5SRasesh Mody #define	MEDIA_UNSPECIFIED	0x0
70322d07d93SRasesh Mody #define	MEDIA_SFPP_10G_FIBER	0x1	/* Use MEDIA_MODULE_FIBER instead */
70422d07d93SRasesh Mody #define	MEDIA_XFP_FIBER		0x2	/* Use MEDIA_MODULE_FIBER instead */
705ec94dbc5SRasesh Mody #define	MEDIA_DA_TWINAX		0x3
706ec94dbc5SRasesh Mody #define	MEDIA_BASE_T		0x4
70722d07d93SRasesh Mody #define MEDIA_SFP_1G_FIBER	0x5	/* Use MEDIA_MODULE_FIBER instead */
708ec94dbc5SRasesh Mody #define MEDIA_MODULE_FIBER	0x6
709ec94dbc5SRasesh Mody #define	MEDIA_KR		0xf0
710ec94dbc5SRasesh Mody #define	MEDIA_NOT_PRESENT	0xff
711ec94dbc5SRasesh Mody 
712ec94dbc5SRasesh Mody 	u32 lfa_status;
713ec94dbc5SRasesh Mody #define LFA_LINK_FLAP_REASON_OFFSET		0
714ec94dbc5SRasesh Mody #define LFA_LINK_FLAP_REASON_MASK		0x000000ff
715ec94dbc5SRasesh Mody #define LFA_NO_REASON					(0 << 0)
716ec94dbc5SRasesh Mody #define LFA_LINK_DOWN					(1 << 0)
717ec94dbc5SRasesh Mody #define LFA_FORCE_INIT					(1 << 1)
718ec94dbc5SRasesh Mody #define LFA_LOOPBACK_MISMATCH				(1 << 2)
719ec94dbc5SRasesh Mody #define LFA_SPEED_MISMATCH				(1 << 3)
720ec94dbc5SRasesh Mody #define LFA_FLOW_CTRL_MISMATCH				(1 << 4)
721ec94dbc5SRasesh Mody #define LFA_ADV_SPEED_MISMATCH				(1 << 5)
72231874121SRasesh Mody #define LFA_EEE_MISMATCH				(1 << 6)
723652ee28aSRasesh Mody #define LFA_LINK_MODES_MISMATCH			(1 << 7)
724ec94dbc5SRasesh Mody #define LINK_FLAP_AVOIDANCE_COUNT_OFFSET	8
725ec94dbc5SRasesh Mody #define LINK_FLAP_AVOIDANCE_COUNT_MASK		0x0000ff00
726ec94dbc5SRasesh Mody #define LINK_FLAP_COUNT_OFFSET			16
727ec94dbc5SRasesh Mody #define LINK_FLAP_COUNT_MASK			0x00ff0000
728ec94dbc5SRasesh Mody 
729ec94dbc5SRasesh Mody 	u32 link_change_count;
730ec94dbc5SRasesh Mody 
73126ae839dSRasesh Mody 	/* LLDP params */
73222d07d93SRasesh Mody /* offset: 536 bytes? */
73326ae839dSRasesh Mody 	struct lldp_config_params_s lldp_config_params[LLDP_MAX_LLDP_AGENTS];
73426ae839dSRasesh Mody 	struct lldp_status_params_s lldp_status_params[LLDP_MAX_LLDP_AGENTS];
73526ae839dSRasesh Mody 	struct lldp_system_tlvs_buffer_s system_lldp_tlvs_buf;
73626ae839dSRasesh Mody 
73726ae839dSRasesh Mody 	/* DCBX related MIB */
73826ae839dSRasesh Mody 	struct dcbx_local_params local_admin_dcbx_mib;
73926ae839dSRasesh Mody 	struct dcbx_mib remote_dcbx_mib;
74026ae839dSRasesh Mody 	struct dcbx_mib operational_dcbx_mib;
74126ae839dSRasesh Mody 
742ec94dbc5SRasesh Mody /* FC_NPIV table offset & size in NVRAM value of 0 means not present */
74322d07d93SRasesh Mody 
744ec94dbc5SRasesh Mody 	u32 fc_npiv_nvram_tbl_addr;
745ec94dbc5SRasesh Mody 	u32 fc_npiv_nvram_tbl_size;
746ec94dbc5SRasesh Mody 	u32 transceiver_data;
74757a304efSRasesh Mody #define ETH_TRANSCEIVER_STATE_MASK			0x000000FF
74804b00049SRasesh Mody #define ETH_TRANSCEIVER_STATE_OFFSET			0x00000000
74957a304efSRasesh Mody #define ETH_TRANSCEIVER_STATE_UNPLUGGED			0x00000000
75057a304efSRasesh Mody #define ETH_TRANSCEIVER_STATE_PRESENT			0x00000001
75157a304efSRasesh Mody #define ETH_TRANSCEIVER_STATE_VALID			0x00000003
75257a304efSRasesh Mody #define ETH_TRANSCEIVER_STATE_UPDATING			0x00000008
75357a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MASK			0x0000FF00
75404b00049SRasesh Mody #define ETH_TRANSCEIVER_TYPE_OFFSET			0x00000008
75557a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_NONE			0x00000000
75657a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_UNKNOWN			0x000000FF
75757a304efSRasesh Mody /* 1G Passive copper cable */
75857a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_1G_PCC			0x01
75957a304efSRasesh Mody /* 1G Active copper cable  */
76057a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_1G_ACC			0x02
76157a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_1G_LX			0x03
76257a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_1G_SX			0x04
76357a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_10G_SR			0x05
76457a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_10G_LR			0x06
76557a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_10G_LRM			0x07
76657a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_10G_ER			0x08
76757a304efSRasesh Mody /* 10G Passive copper cable */
76857a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_10G_PCC			0x09
76957a304efSRasesh Mody /* 10G Active copper cable  */
77057a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_10G_ACC			0x0a
77157a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_XLPPI			0x0b
77257a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_40G_LR4			0x0c
77357a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_40G_SR4			0x0d
77457a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_40G_CR4			0x0e
775ababb520SRasesh Mody /* Active optical cable */
776ababb520SRasesh Mody #define ETH_TRANSCEIVER_TYPE_100G_AOC			0x0f
77757a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_100G_SR4			0x10
77857a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_100G_LR4			0x11
77957a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_100G_ER4			0x12
780ababb520SRasesh Mody /* Active copper cable */
781ababb520SRasesh Mody #define ETH_TRANSCEIVER_TYPE_100G_ACC			0x13
78257a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_100G_CR4			0x14
78357a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_4x10G_SR			0x15
78457a304efSRasesh Mody /* 25G Passive copper cable - short */
78557a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_CA_N			0x16
78657a304efSRasesh Mody /* 25G Active copper cable  - short */
78757a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_ACC_S			0x17
78857a304efSRasesh Mody /* 25G Passive copper cable - medium */
78957a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_CA_S			0x18
79057a304efSRasesh Mody /* 25G Active copper cable  - medium */
79157a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_ACC_M			0x19
79257a304efSRasesh Mody /* 25G Passive copper cable - long */
79357a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_CA_L			0x1a
79457a304efSRasesh Mody /* 25G Active copper cable  - long */
79557a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_ACC_L			0x1b
79657a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_SR			0x1c
79757a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_LR			0x1d
79857a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_AOC			0x1e
799ec94dbc5SRasesh Mody 
80057a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_4x10G			0x1f
80157a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_4x25G_CR			0x20
80278f121f5SRasesh Mody #define ETH_TRANSCEIVER_TYPE_1000BASET			0x21
80357a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_SR	0x30
80457a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_CR	0x31
80557a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_LR	0x32
80657a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_SR	0x33
80757a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_CR	0x34
80857a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_LR	0x35
80957a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_AOC	0x36
81057a304efSRasesh Mody 	u32 wol_info;
81157a304efSRasesh Mody 	u32 wol_pkt_len;
81257a304efSRasesh Mody 	u32 wol_pkt_details;
81322d07d93SRasesh Mody 	struct dcb_dscp_map dcb_dscp_map;
81405a1abcdSRasesh Mody 
81505a1abcdSRasesh Mody 	u32 eee_status;
81631874121SRasesh Mody /* Set when EEE negotiation is complete. */
81731874121SRasesh Mody #define EEE_ACTIVE_BIT		(1 << 0)
81831874121SRasesh Mody 
81931874121SRasesh Mody /* Shows the Local Device EEE capabilities */
82031874121SRasesh Mody #define EEE_LD_ADV_STATUS_MASK	0x000000f0
82104b00049SRasesh Mody #define EEE_LD_ADV_STATUS_OFFSET	4
82205a1abcdSRasesh Mody 	#define EEE_1G_ADV	(1 << 1)
82305a1abcdSRasesh Mody 	#define EEE_10G_ADV	(1 << 2)
82431874121SRasesh Mody /* Same values as in EEE_LD_ADV, but for Link Parter */
82531874121SRasesh Mody #define	EEE_LP_ADV_STATUS_MASK	0x00000f00
82604b00049SRasesh Mody #define EEE_LP_ADV_STATUS_OFFSET	8
82705a1abcdSRasesh Mody 
8283c6a3cf6SRasesh Mody /* Supported speeds for EEE */
8293c6a3cf6SRasesh Mody #define EEE_SUPPORTED_SPEED_MASK	0x0000f000
8303c6a3cf6SRasesh Mody #define EEE_SUPPORTED_SPEED_OFFSET	12
8313c6a3cf6SRasesh Mody 	#define EEE_1G_SUPPORTED	(1 << 1)
8323c6a3cf6SRasesh Mody 	#define EEE_10G_SUPPORTED	(1 << 2)
8333c6a3cf6SRasesh Mody 
83405a1abcdSRasesh Mody 	u32 eee_remote;	/* Used for EEE in LLDP */
83505a1abcdSRasesh Mody #define EEE_REMOTE_TW_TX_MASK	0x0000ffff
83604b00049SRasesh Mody #define EEE_REMOTE_TW_TX_OFFSET	0
83705a1abcdSRasesh Mody #define EEE_REMOTE_TW_RX_MASK	0xffff0000
83804b00049SRasesh Mody #define EEE_REMOTE_TW_RX_OFFSET	16
83931874121SRasesh Mody 
84031874121SRasesh Mody 	u32 module_info;
84131874121SRasesh Mody #define ETH_TRANSCEIVER_MONITORING_TYPE_MASK		0x000000FF
84231874121SRasesh Mody #define ETH_TRANSCEIVER_MONITORING_TYPE_OFFSET		0
84331874121SRasesh Mody #define ETH_TRANSCEIVER_ADDR_CHNG_REQUIRED		(1 << 2)
84431874121SRasesh Mody #define ETH_TRANSCEIVER_RCV_PWR_MEASURE_TYPE		(1 << 3)
84531874121SRasesh Mody #define ETH_TRANSCEIVER_EXTERNALLY_CALIBRATED		(1 << 4)
84631874121SRasesh Mody #define ETH_TRANSCEIVER_INTERNALLY_CALIBRATED		(1 << 5)
84731874121SRasesh Mody #define ETH_TRANSCEIVER_HAS_DIAGNOSTIC			(1 << 6)
84831874121SRasesh Mody #define ETH_TRANSCEIVER_IDENT_MASK			0x0000ff00
84931874121SRasesh Mody #define ETH_TRANSCEIVER_IDENT_OFFSET			8
85047af7019SRasesh Mody 
85147af7019SRasesh Mody 	u32 oem_cfg_port;
85247af7019SRasesh Mody #define OEM_CFG_CHANNEL_TYPE_MASK			0x00000003
85347af7019SRasesh Mody #define OEM_CFG_CHANNEL_TYPE_OFFSET			0
85447af7019SRasesh Mody #define OEM_CFG_CHANNEL_TYPE_VLAN_PARTITION		0x1
85547af7019SRasesh Mody #define OEM_CFG_CHANNEL_TYPE_STAGGED			0x2
85647af7019SRasesh Mody 
85747af7019SRasesh Mody #define OEM_CFG_SCHED_TYPE_MASK				0x0000000C
85847af7019SRasesh Mody #define OEM_CFG_SCHED_TYPE_OFFSET			2
85947af7019SRasesh Mody #define OEM_CFG_SCHED_TYPE_ETS				0x1
86047af7019SRasesh Mody #define OEM_CFG_SCHED_TYPE_VNIC_BW			0x2
861*81dba2b2SRasesh Mody 
862*81dba2b2SRasesh Mody 	struct lldp_received_tlvs_s lldp_received_tlvs[LLDP_MAX_LLDP_AGENTS];
863*81dba2b2SRasesh Mody 	u32 system_lldp_tlvs_buf2[MAX_SYSTEM_LLDP_TLV_DATA];
864ec94dbc5SRasesh Mody };
865ec94dbc5SRasesh Mody 
866ec94dbc5SRasesh Mody /**************************************/
867ec94dbc5SRasesh Mody /*                                    */
868ec94dbc5SRasesh Mody /*     P U B L I C      F U N C       */
869ec94dbc5SRasesh Mody /*                                    */
870ec94dbc5SRasesh Mody /**************************************/
871ec94dbc5SRasesh Mody 
872ec94dbc5SRasesh Mody struct public_func {
87322d07d93SRasesh Mody 	u32 iscsi_boot_signature;
87422d07d93SRasesh Mody 	u32 iscsi_boot_block_offset;
875ec94dbc5SRasesh Mody 
876ec94dbc5SRasesh Mody 	/* MTU size per funciton is needed for the OV feature */
877ec94dbc5SRasesh Mody 	u32 mtu_size;
878ec94dbc5SRasesh Mody /* 9 entires for the C2S PCP map for each inner VLAN PCP + 1 default */
879610ccd98SRasesh Mody 
880ec94dbc5SRasesh Mody 	/* For PCP values 0-3 use the map lower */
881ec94dbc5SRasesh Mody 	/* 0xFF000000 - PCP 0, 0x00FF0000 - PCP 1,
882ec94dbc5SRasesh Mody 	 * 0x0000FF00 - PCP 2, 0x000000FF PCP 3
883ec94dbc5SRasesh Mody 	 */
884ec94dbc5SRasesh Mody 	u32 c2s_pcp_map_lower;
885ec94dbc5SRasesh Mody 	/* For PCP values 4-7 use the map upper */
886ec94dbc5SRasesh Mody 	/* 0xFF000000 - PCP 4, 0x00FF0000 - PCP 5,
887ec94dbc5SRasesh Mody 	 * 0x0000FF00 - PCP 6, 0x000000FF PCP 7
888ec94dbc5SRasesh Mody 	*/
889ec94dbc5SRasesh Mody 	u32 c2s_pcp_map_upper;
890ec94dbc5SRasesh Mody 
891ec94dbc5SRasesh Mody 	/* For PCP default value get the MSB byte of the map default */
892ec94dbc5SRasesh Mody 	u32 c2s_pcp_map_default;
893ec94dbc5SRasesh Mody 
894ec94dbc5SRasesh Mody 	u32 reserved[4];
895ec94dbc5SRasesh Mody 
896ec94dbc5SRasesh Mody 	/* replace old mf_cfg */
897ec94dbc5SRasesh Mody 	u32 config;
898ec94dbc5SRasesh Mody 	/* E/R/I/D */
899ec94dbc5SRasesh Mody 	/* function 0 of each port cannot be hidden */
900ec94dbc5SRasesh Mody #define FUNC_MF_CFG_FUNC_HIDE                   0x00000001
901ec94dbc5SRasesh Mody #define FUNC_MF_CFG_PAUSE_ON_HOST_RING          0x00000002
90204b00049SRasesh Mody #define FUNC_MF_CFG_PAUSE_ON_HOST_RING_OFFSET    0x00000001
903ec94dbc5SRasesh Mody 
904610ccd98SRasesh Mody 
905ec94dbc5SRasesh Mody #define FUNC_MF_CFG_PROTOCOL_MASK               0x000000f0
90604b00049SRasesh Mody #define FUNC_MF_CFG_PROTOCOL_OFFSET              4
907ec94dbc5SRasesh Mody #define FUNC_MF_CFG_PROTOCOL_ETHERNET           0x00000000
90822d07d93SRasesh Mody #define FUNC_MF_CFG_PROTOCOL_ISCSI              0x00000010
90922d07d93SRasesh Mody #define FUNC_MF_CFG_PROTOCOL_FCOE		0x00000020
91022d07d93SRasesh Mody #define FUNC_MF_CFG_PROTOCOL_ROCE               0x00000030
91122d07d93SRasesh Mody #define FUNC_MF_CFG_PROTOCOL_MAX	        0x00000030
912ec94dbc5SRasesh Mody 
913ec94dbc5SRasesh Mody 	/* MINBW, MAXBW */
914ec94dbc5SRasesh Mody 	/* value range - 0..100, increments in 1 %  */
915ec94dbc5SRasesh Mody #define FUNC_MF_CFG_MIN_BW_MASK                 0x0000ff00
91604b00049SRasesh Mody #define FUNC_MF_CFG_MIN_BW_OFFSET                8
917ec94dbc5SRasesh Mody #define FUNC_MF_CFG_MIN_BW_DEFAULT              0x00000000
918ec94dbc5SRasesh Mody #define FUNC_MF_CFG_MAX_BW_MASK                 0x00ff0000
91904b00049SRasesh Mody #define FUNC_MF_CFG_MAX_BW_OFFSET                16
920ec94dbc5SRasesh Mody #define FUNC_MF_CFG_MAX_BW_DEFAULT              0x00640000
921ec94dbc5SRasesh Mody 
922ec94dbc5SRasesh Mody 	u32 status;
923fe0deb21SRasesh Mody #define FUNC_STATUS_VIRTUAL_LINK_UP		0x00000001
924fe0deb21SRasesh Mody #define FUNC_STATUS_LOGICAL_LINK_UP		0x00000002
925fe0deb21SRasesh Mody #define FUNC_STATUS_FORCED_LINK			0x00000004
926ec94dbc5SRasesh Mody 
927ec94dbc5SRasesh Mody 	u32 mac_upper;      /* MAC */
928ec94dbc5SRasesh Mody #define FUNC_MF_CFG_UPPERMAC_MASK               0x0000ffff
92904b00049SRasesh Mody #define FUNC_MF_CFG_UPPERMAC_OFFSET              0
930ec94dbc5SRasesh Mody #define FUNC_MF_CFG_UPPERMAC_DEFAULT            FUNC_MF_CFG_UPPERMAC_MASK
931ec94dbc5SRasesh Mody 	u32 mac_lower;
932ec94dbc5SRasesh Mody #define FUNC_MF_CFG_LOWERMAC_DEFAULT            0xffffffff
933ec94dbc5SRasesh Mody 
93422d07d93SRasesh Mody 	u32 fcoe_wwn_port_name_upper;
93522d07d93SRasesh Mody 	u32 fcoe_wwn_port_name_lower;
93622d07d93SRasesh Mody 
93722d07d93SRasesh Mody 	u32 fcoe_wwn_node_name_upper;
93822d07d93SRasesh Mody 	u32 fcoe_wwn_node_name_lower;
939ec94dbc5SRasesh Mody 
940ec94dbc5SRasesh Mody 	u32 ovlan_stag;     /* tags */
941ec94dbc5SRasesh Mody #define FUNC_MF_CFG_OV_STAG_MASK              0x0000ffff
94204b00049SRasesh Mody #define FUNC_MF_CFG_OV_STAG_OFFSET             0
943ec94dbc5SRasesh Mody #define FUNC_MF_CFG_OV_STAG_DEFAULT           FUNC_MF_CFG_OV_STAG_MASK
944ec94dbc5SRasesh Mody 
945ec94dbc5SRasesh Mody 	u32 pf_allocation; /* vf per pf */
946ec94dbc5SRasesh Mody 
947ec94dbc5SRasesh Mody 	u32 preserve_data; /* Will be used bt CCM */
948ec94dbc5SRasesh Mody 
949ec94dbc5SRasesh Mody 	u32 driver_last_activity_ts;
950ec94dbc5SRasesh Mody 
951ec94dbc5SRasesh Mody 	/*
952ec94dbc5SRasesh Mody 	 * drv_ack_vf_disabled is set by the PF driver to ack handled disabled
953ec94dbc5SRasesh Mody 	 * VFs
954ec94dbc5SRasesh Mody 	 */
955ec94dbc5SRasesh Mody 	u32 drv_ack_vf_disabled[VF_MAX_STATIC / 32];    /* 0x0044 */
956ec94dbc5SRasesh Mody 
957ec94dbc5SRasesh Mody 	u32 drv_id;
958ec94dbc5SRasesh Mody #define DRV_ID_PDA_COMP_VER_MASK	0x0000ffff
95904b00049SRasesh Mody #define DRV_ID_PDA_COMP_VER_OFFSET	0
960ec94dbc5SRasesh Mody 
9610b6bf70dSRasesh Mody #define LOAD_REQ_HSI_VERSION		2
962ec94dbc5SRasesh Mody #define DRV_ID_MCP_HSI_VER_MASK		0x00ff0000
96304b00049SRasesh Mody #define DRV_ID_MCP_HSI_VER_OFFSET	16
9640b6bf70dSRasesh Mody #define DRV_ID_MCP_HSI_VER_CURRENT	(LOAD_REQ_HSI_VERSION << \
96504b00049SRasesh Mody 					 DRV_ID_MCP_HSI_VER_OFFSET)
966ec94dbc5SRasesh Mody 
967ec94dbc5SRasesh Mody #define DRV_ID_DRV_TYPE_MASK		0x7f000000
96804b00049SRasesh Mody #define DRV_ID_DRV_TYPE_OFFSET		24
96904b00049SRasesh Mody #define DRV_ID_DRV_TYPE_UNKNOWN		(0 << DRV_ID_DRV_TYPE_OFFSET)
97004b00049SRasesh Mody #define DRV_ID_DRV_TYPE_LINUX		(1 << DRV_ID_DRV_TYPE_OFFSET)
97104b00049SRasesh Mody #define DRV_ID_DRV_TYPE_WINDOWS		(2 << DRV_ID_DRV_TYPE_OFFSET)
97204b00049SRasesh Mody #define DRV_ID_DRV_TYPE_DIAG		(3 << DRV_ID_DRV_TYPE_OFFSET)
97304b00049SRasesh Mody #define DRV_ID_DRV_TYPE_PREBOOT		(4 << DRV_ID_DRV_TYPE_OFFSET)
97404b00049SRasesh Mody #define DRV_ID_DRV_TYPE_SOLARIS		(5 << DRV_ID_DRV_TYPE_OFFSET)
97504b00049SRasesh Mody #define DRV_ID_DRV_TYPE_VMWARE		(6 << DRV_ID_DRV_TYPE_OFFSET)
97604b00049SRasesh Mody #define DRV_ID_DRV_TYPE_FREEBSD		(7 << DRV_ID_DRV_TYPE_OFFSET)
97704b00049SRasesh Mody #define DRV_ID_DRV_TYPE_AIX		(8 << DRV_ID_DRV_TYPE_OFFSET)
978ec94dbc5SRasesh Mody 
979ec94dbc5SRasesh Mody #define DRV_ID_DRV_INIT_HW_MASK		0x80000000
98004b00049SRasesh Mody #define DRV_ID_DRV_INIT_HW_OFFSET	31
98104b00049SRasesh Mody #define DRV_ID_DRV_INIT_HW_FLAG		(1 << DRV_ID_DRV_INIT_HW_OFFSET)
98247af7019SRasesh Mody 
98347af7019SRasesh Mody 	u32 oem_cfg_func;
98447af7019SRasesh Mody #define OEM_CFG_FUNC_TC_MASK			0x0000000F
98547af7019SRasesh Mody #define OEM_CFG_FUNC_TC_OFFSET			0
98647af7019SRasesh Mody #define OEM_CFG_FUNC_TC_0			0x0
98747af7019SRasesh Mody #define OEM_CFG_FUNC_TC_1			0x1
98847af7019SRasesh Mody #define OEM_CFG_FUNC_TC_2			0x2
98947af7019SRasesh Mody #define OEM_CFG_FUNC_TC_3			0x3
99047af7019SRasesh Mody #define OEM_CFG_FUNC_TC_4			0x4
99147af7019SRasesh Mody #define OEM_CFG_FUNC_TC_5			0x5
99247af7019SRasesh Mody #define OEM_CFG_FUNC_TC_6			0x6
99347af7019SRasesh Mody #define OEM_CFG_FUNC_TC_7			0x7
99447af7019SRasesh Mody 
99547af7019SRasesh Mody #define OEM_CFG_FUNC_HOST_PRI_CTRL_MASK		0x00000030
99647af7019SRasesh Mody #define OEM_CFG_FUNC_HOST_PRI_CTRL_OFFSET	4
99747af7019SRasesh Mody #define OEM_CFG_FUNC_HOST_PRI_CTRL_VNIC		0x1
99847af7019SRasesh Mody #define OEM_CFG_FUNC_HOST_PRI_CTRL_OS		0x2
999ec94dbc5SRasesh Mody };
1000ec94dbc5SRasesh Mody 
1001ec94dbc5SRasesh Mody /**************************************/
1002ec94dbc5SRasesh Mody /*                                    */
1003ec94dbc5SRasesh Mody /*     P U B L I C       M B          */
1004ec94dbc5SRasesh Mody /*                                    */
1005ec94dbc5SRasesh Mody /**************************************/
1006ec94dbc5SRasesh Mody /* This is the only section that the driver can write to, and each */
1007ec94dbc5SRasesh Mody /* Basically each driver request to set feature parameters,
1008ec94dbc5SRasesh Mody  * will be done using a different command, which will be linked
1009ec94dbc5SRasesh Mody  * to a specific data structure from the union below.
1010ec94dbc5SRasesh Mody  * For huge strucuture, the common blank structure should be used.
1011ec94dbc5SRasesh Mody  */
1012ec94dbc5SRasesh Mody 
1013ec94dbc5SRasesh Mody struct mcp_mac {
1014ec94dbc5SRasesh Mody 	u32 mac_upper;      /* Upper 16 bits are always zeroes */
1015ec94dbc5SRasesh Mody 	u32 mac_lower;
1016ec94dbc5SRasesh Mody };
1017ec94dbc5SRasesh Mody 
1018ec94dbc5SRasesh Mody struct mcp_val64 {
1019ec94dbc5SRasesh Mody 	u32 lo;
1020ec94dbc5SRasesh Mody 	u32 hi;
1021ec94dbc5SRasesh Mody };
1022ec94dbc5SRasesh Mody 
1023ec94dbc5SRasesh Mody struct mcp_file_att {
1024ec94dbc5SRasesh Mody 	u32 nvm_start_addr;
1025ec94dbc5SRasesh Mody 	u32 len;
1026ec94dbc5SRasesh Mody };
1027ec94dbc5SRasesh Mody 
1028252b88b5SHarish Patil struct bist_nvm_image_att {
1029252b88b5SHarish Patil 	u32 return_code;
1030252b88b5SHarish Patil 	u32 image_type;		/* Image type */
1031252b88b5SHarish Patil 	u32 nvm_start_addr;	/* NVM address of the image */
1032252b88b5SHarish Patil 	u32 len;		/* Include CRC */
1033252b88b5SHarish Patil };
1034252b88b5SHarish Patil 
1035ec94dbc5SRasesh Mody #define MCP_DRV_VER_STR_SIZE 16
1036ec94dbc5SRasesh Mody #define MCP_DRV_VER_STR_SIZE_DWORD (MCP_DRV_VER_STR_SIZE / sizeof(u32))
1037ec94dbc5SRasesh Mody #define MCP_DRV_NVM_BUF_LEN 32
1038ec94dbc5SRasesh Mody struct drv_version_stc {
1039ec94dbc5SRasesh Mody 	u32 version;
1040ec94dbc5SRasesh Mody 	u8 name[MCP_DRV_VER_STR_SIZE - 4];
1041ec94dbc5SRasesh Mody };
1042ec94dbc5SRasesh Mody 
1043ec94dbc5SRasesh Mody /* statistics for ncsi */
1044ec94dbc5SRasesh Mody struct lan_stats_stc {
1045ec94dbc5SRasesh Mody 	u64 ucast_rx_pkts;
1046ec94dbc5SRasesh Mody 	u64 ucast_tx_pkts;
1047ec94dbc5SRasesh Mody 	u32 fcs_err;
1048ec94dbc5SRasesh Mody 	u32 rserved;
1049ec94dbc5SRasesh Mody };
1050ec94dbc5SRasesh Mody 
105122d07d93SRasesh Mody struct fcoe_stats_stc {
105222d07d93SRasesh Mody 	u64 rx_pkts;
105322d07d93SRasesh Mody 	u64 tx_pkts;
105422d07d93SRasesh Mody 	u32 fcs_err;
105522d07d93SRasesh Mody 	u32 login_failure;
105622d07d93SRasesh Mody };
105722d07d93SRasesh Mody 
105822d07d93SRasesh Mody struct iscsi_stats_stc {
105922d07d93SRasesh Mody 	u64 rx_pdus;
106022d07d93SRasesh Mody 	u64 tx_pdus;
106122d07d93SRasesh Mody 	u64 rx_bytes;
106222d07d93SRasesh Mody 	u64 tx_bytes;
106322d07d93SRasesh Mody };
106422d07d93SRasesh Mody 
106522d07d93SRasesh Mody struct rdma_stats_stc {
106622d07d93SRasesh Mody 	u64 rx_pkts;
106722d07d93SRasesh Mody 	u64 tx_pkts;
106822d07d93SRasesh Mody 	u64 rx_bytes;
106922d07d93SRasesh Mody 	u64 tx_bytes;
107022d07d93SRasesh Mody };
107122d07d93SRasesh Mody 
1072ec94dbc5SRasesh Mody struct ocbb_data_stc {
1073ec94dbc5SRasesh Mody 	u32 ocbb_host_addr;
1074ec94dbc5SRasesh Mody 	u32 ocsd_host_addr;
1075ec94dbc5SRasesh Mody 	u32 ocsd_req_update_interval;
1076ec94dbc5SRasesh Mody };
1077ec94dbc5SRasesh Mody 
1078252b88b5SHarish Patil #define MAX_NUM_OF_SENSORS			7
1079252b88b5SHarish Patil #define MFW_SENSOR_LOCATION_INTERNAL		1
1080252b88b5SHarish Patil #define MFW_SENSOR_LOCATION_EXTERNAL		2
1081252b88b5SHarish Patil #define MFW_SENSOR_LOCATION_SFP			3
1082252b88b5SHarish Patil 
108304b00049SRasesh Mody #define SENSOR_LOCATION_OFFSET			0
1084252b88b5SHarish Patil #define SENSOR_LOCATION_MASK			0x000000ff
108504b00049SRasesh Mody #define THRESHOLD_HIGH_OFFSET			8
1086252b88b5SHarish Patil #define THRESHOLD_HIGH_MASK			0x0000ff00
108704b00049SRasesh Mody #define CRITICAL_TEMPERATURE_OFFSET		16
1088252b88b5SHarish Patil #define CRITICAL_TEMPERATURE_MASK		0x00ff0000
108904b00049SRasesh Mody #define CURRENT_TEMP_OFFSET			24
1090252b88b5SHarish Patil #define CURRENT_TEMP_MASK			0xff000000
1091252b88b5SHarish Patil struct temperature_status_stc {
1092252b88b5SHarish Patil 	u32 num_of_sensors;
1093252b88b5SHarish Patil 	u32 sensor[MAX_NUM_OF_SENSORS];
1094252b88b5SHarish Patil };
1095252b88b5SHarish Patil 
109622d07d93SRasesh Mody /* crash dump configuration header */
109722d07d93SRasesh Mody struct mdump_config_stc {
109822d07d93SRasesh Mody 	u32 version;
109922d07d93SRasesh Mody 	u32 config;
110022d07d93SRasesh Mody 	u32 epoc;
110122d07d93SRasesh Mody 	u32 num_of_logs;
110222d07d93SRasesh Mody 	u32 valid_logs;
110322d07d93SRasesh Mody };
110422d07d93SRasesh Mody 
1105252b88b5SHarish Patil enum resource_id_enum {
1106252b88b5SHarish Patil 	RESOURCE_NUM_SB_E		=	0,
1107252b88b5SHarish Patil 	RESOURCE_NUM_L2_QUEUE_E		=	1,
1108252b88b5SHarish Patil 	RESOURCE_NUM_VPORT_E		=	2,
1109252b88b5SHarish Patil 	RESOURCE_NUM_VMQ_E		=	3,
111022d07d93SRasesh Mody /* Not a real resource!! it's a factor used to calculate others */
1111252b88b5SHarish Patil 	RESOURCE_FACTOR_NUM_RSS_PF_E	=	4,
111222d07d93SRasesh Mody /* Not a real resource!! it's a factor used to calculate others */
1113252b88b5SHarish Patil 	RESOURCE_FACTOR_RSS_PER_VF_E	=	5,
1114252b88b5SHarish Patil 	RESOURCE_NUM_RL_E		=	6,
1115252b88b5SHarish Patil 	RESOURCE_NUM_PQ_E		=	7,
1116252b88b5SHarish Patil 	RESOURCE_NUM_VF_E		=	8,
1117252b88b5SHarish Patil 	RESOURCE_VFC_FILTER_E		=	9,
1118252b88b5SHarish Patil 	RESOURCE_ILT_E			=	10,
1119252b88b5SHarish Patil 	RESOURCE_CQS_E			=	11,
1120252b88b5SHarish Patil 	RESOURCE_GFT_PROFILES_E		=	12,
1121252b88b5SHarish Patil 	RESOURCE_NUM_TC_E		=	13,
1122252b88b5SHarish Patil 	RESOURCE_NUM_RSS_ENGINES_E	=	14,
1123252b88b5SHarish Patil 	RESOURCE_LL2_QUEUE_E		=	15,
1124252b88b5SHarish Patil 	RESOURCE_RDMA_STATS_QUEUE_E	=	16,
1125619618b9SRasesh Mody 	RESOURCE_BDQ_E			=	17,
1126252b88b5SHarish Patil 	RESOURCE_MAX_NUM,
1127252b88b5SHarish Patil 	RESOURCE_NUM_INVALID		=	0xFFFFFFFF
1128252b88b5SHarish Patil };
1129252b88b5SHarish Patil 
1130252b88b5SHarish Patil /* Resource ID is to be filled by the driver in the MB request
1131252b88b5SHarish Patil  * Size, offset & flags to be filled by the MFW in the MB response
1132252b88b5SHarish Patil  */
1133252b88b5SHarish Patil struct resource_info {
1134252b88b5SHarish Patil 	enum resource_id_enum res_id;
1135252b88b5SHarish Patil 	u32 size; /* number of allocated resources */
1136252b88b5SHarish Patil 	u32 offset; /* Offset of the 1st resource */
1137252b88b5SHarish Patil 	u32 vf_size;
1138252b88b5SHarish Patil 	u32 vf_offset;
1139252b88b5SHarish Patil 	u32 flags;
1140252b88b5SHarish Patil #define RESOURCE_ELEMENT_STRICT (1 << 0)
1141252b88b5SHarish Patil };
1142252b88b5SHarish Patil 
11430b6bf70dSRasesh Mody #define DRV_ROLE_NONE		0
11440b6bf70dSRasesh Mody #define DRV_ROLE_PREBOOT	1
11450b6bf70dSRasesh Mody #define DRV_ROLE_OS		2
11460b6bf70dSRasesh Mody #define DRV_ROLE_KDUMP		3
11470b6bf70dSRasesh Mody 
11480b6bf70dSRasesh Mody struct load_req_stc {
11490b6bf70dSRasesh Mody 	u32 drv_ver_0;
11500b6bf70dSRasesh Mody 	u32 drv_ver_1;
11510b6bf70dSRasesh Mody 	u32 fw_ver;
11520b6bf70dSRasesh Mody 	u32 misc0;
11530b6bf70dSRasesh Mody #define LOAD_REQ_ROLE_MASK		0x000000FF
115404b00049SRasesh Mody #define LOAD_REQ_ROLE_OFFSET		0
11550b6bf70dSRasesh Mody #define LOAD_REQ_LOCK_TO_MASK		0x0000FF00
115604b00049SRasesh Mody #define LOAD_REQ_LOCK_TO_OFFSET		8
11570b6bf70dSRasesh Mody #define LOAD_REQ_LOCK_TO_DEFAULT	0
11580b6bf70dSRasesh Mody #define LOAD_REQ_LOCK_TO_NONE		255
11590b6bf70dSRasesh Mody #define LOAD_REQ_FORCE_MASK		0x000F0000
116004b00049SRasesh Mody #define LOAD_REQ_FORCE_OFFSET		16
11610b6bf70dSRasesh Mody #define LOAD_REQ_FORCE_NONE		0
11620b6bf70dSRasesh Mody #define LOAD_REQ_FORCE_PF		1
11630b6bf70dSRasesh Mody #define LOAD_REQ_FORCE_ALL		2
11640b6bf70dSRasesh Mody #define LOAD_REQ_FLAGS0_MASK		0x00F00000
116504b00049SRasesh Mody #define LOAD_REQ_FLAGS0_OFFSET		20
11660b6bf70dSRasesh Mody #define LOAD_REQ_FLAGS0_AVOID_RESET	(0x1 << 0)
11670b6bf70dSRasesh Mody };
11680b6bf70dSRasesh Mody 
11690b6bf70dSRasesh Mody struct load_rsp_stc {
11700b6bf70dSRasesh Mody 	u32 drv_ver_0;
11710b6bf70dSRasesh Mody 	u32 drv_ver_1;
11720b6bf70dSRasesh Mody 	u32 fw_ver;
11730b6bf70dSRasesh Mody 	u32 misc0;
11740b6bf70dSRasesh Mody #define LOAD_RSP_ROLE_MASK		0x000000FF
117504b00049SRasesh Mody #define LOAD_RSP_ROLE_OFFSET		0
11760b6bf70dSRasesh Mody #define LOAD_RSP_HSI_MASK		0x0000FF00
117704b00049SRasesh Mody #define LOAD_RSP_HSI_OFFSET		8
11780b6bf70dSRasesh Mody #define LOAD_RSP_FLAGS0_MASK		0x000F0000
117904b00049SRasesh Mody #define LOAD_RSP_FLAGS0_OFFSET		16
11800b6bf70dSRasesh Mody #define LOAD_RSP_FLAGS0_DRV_EXISTS	(0x1 << 0)
11810b6bf70dSRasesh Mody };
11820b6bf70dSRasesh Mody 
1183a064d7d2SRasesh Mody struct mdump_retain_data_stc {
1184a064d7d2SRasesh Mody 	u32 valid;
1185a064d7d2SRasesh Mody 	u32 epoch;
1186a064d7d2SRasesh Mody 	u32 pf;
1187a064d7d2SRasesh Mody 	u32 status;
1188a064d7d2SRasesh Mody };
1189a064d7d2SRasesh Mody 
1190f5940e7dSRasesh Mody struct attribute_cmd_write_stc {
1191f5940e7dSRasesh Mody 	u32 val;
1192f5940e7dSRasesh Mody 	u32 mask;
1193f5940e7dSRasesh Mody 	u32 offset;
1194f5940e7dSRasesh Mody };
1195f5940e7dSRasesh Mody 
1196ec94dbc5SRasesh Mody union drv_union_data {
1197ec94dbc5SRasesh Mody 	struct mcp_mac wol_mac; /* UNLOAD_DONE */
1198ec94dbc5SRasesh Mody 
119922d07d93SRasesh Mody /* This configuration should be set by the driver for the LINK_SET command. */
120022d07d93SRasesh Mody 
120157a304efSRasesh Mody 	struct eth_phy_cfg drv_phy_cfg;
1202ec94dbc5SRasesh Mody 
1203ec94dbc5SRasesh Mody 	struct mcp_val64 val64; /* For PHY / AVS commands */
1204ec94dbc5SRasesh Mody 
1205ec94dbc5SRasesh Mody 	u8 raw_data[MCP_DRV_NVM_BUF_LEN];
1206ec94dbc5SRasesh Mody 
1207ec94dbc5SRasesh Mody 	struct mcp_file_att file_att;
1208ec94dbc5SRasesh Mody 
1209ec94dbc5SRasesh Mody 	u32 ack_vf_disabled[VF_MAX_STATIC / 32];
1210ec94dbc5SRasesh Mody 
1211ec94dbc5SRasesh Mody 	struct drv_version_stc drv_version;
1212ec94dbc5SRasesh Mody 
1213ec94dbc5SRasesh Mody 	struct lan_stats_stc lan_stats;
121422d07d93SRasesh Mody 	struct fcoe_stats_stc fcoe_stats;
1215613949ffSRasesh Mody 	struct iscsi_stats_stc iscsi_stats;
121622d07d93SRasesh Mody 	struct rdma_stats_stc rdma_stats;
1217ec94dbc5SRasesh Mody 	struct ocbb_data_stc ocbb_info;
1218252b88b5SHarish Patil 	struct temperature_status_stc temp_info;
1219252b88b5SHarish Patil 	struct resource_info resource;
1220252b88b5SHarish Patil 	struct bist_nvm_image_att nvm_image_att;
122122d07d93SRasesh Mody 	struct mdump_config_stc mdump_config;
122205a1abcdSRasesh Mody 	u32 dword;
12230b6bf70dSRasesh Mody 
12240b6bf70dSRasesh Mody 	struct load_req_stc load_req;
12250b6bf70dSRasesh Mody 	struct load_rsp_stc load_rsp;
1226a064d7d2SRasesh Mody 	struct mdump_retain_data_stc mdump_retain;
1227f5940e7dSRasesh Mody 	struct attribute_cmd_write_stc attribute_cmd_write;
1228ec94dbc5SRasesh Mody 	/* ... */
1229ec94dbc5SRasesh Mody };
1230ec94dbc5SRasesh Mody 
1231ec94dbc5SRasesh Mody struct public_drv_mb {
1232ec94dbc5SRasesh Mody 	u32 drv_mb_header;
1233ec94dbc5SRasesh Mody #define DRV_MSG_CODE_MASK                       0xffff0000
1234ec94dbc5SRasesh Mody #define DRV_MSG_CODE_LOAD_REQ                   0x10000000
1235ec94dbc5SRasesh Mody #define DRV_MSG_CODE_LOAD_DONE                  0x11000000
1236ec94dbc5SRasesh Mody #define DRV_MSG_CODE_INIT_HW                    0x12000000
12370b6bf70dSRasesh Mody #define DRV_MSG_CODE_CANCEL_LOAD_REQ            0x13000000
1238ec94dbc5SRasesh Mody #define DRV_MSG_CODE_UNLOAD_REQ		        0x20000000
1239ec94dbc5SRasesh Mody #define DRV_MSG_CODE_UNLOAD_DONE                0x21000000
1240ec94dbc5SRasesh Mody #define DRV_MSG_CODE_INIT_PHY			0x22000000
1241ec94dbc5SRasesh Mody 	/* Params - FORCE - Reinitialize the link regardless of LFA */
1242ec94dbc5SRasesh Mody 	/*        - DONT_CARE - Don't flap the link if up */
1243ec94dbc5SRasesh Mody #define DRV_MSG_CODE_LINK_RESET			0x23000000
1244ec94dbc5SRasesh Mody 
124526ae839dSRasesh Mody #define DRV_MSG_CODE_SET_LLDP                   0x24000000
1246*81dba2b2SRasesh Mody #define DRV_MSG_CODE_REGISTER_LLDP_TLVS_RX      0x24100000
124726ae839dSRasesh Mody #define DRV_MSG_CODE_SET_DCBX                   0x25000000
1248ec94dbc5SRasesh Mody 	/* OneView feature driver HSI*/
1249ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_CURR_CFG		0x26000000
1250ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_BUS_NUM		0x27000000
1251ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_BOOT_PROGRESS	0x28000000
1252ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_STORM_FW_VER	0x29000000
12534cf46f14SRasesh Mody #define DRV_MSG_CODE_NIG_DRAIN			0x30000000
1254ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE	0x31000000
1255ec94dbc5SRasesh Mody #define DRV_MSG_CODE_BW_UPDATE_ACK		0x32000000
1256ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_MTU		0x33000000
125722d07d93SRasesh Mody /* DRV_MB Param: driver version supp, FW_MB param: MFW version supp,
125822d07d93SRasesh Mody  * data: struct resource_info
125922d07d93SRasesh Mody  */
1260252b88b5SHarish Patil #define DRV_MSG_GET_RESOURCE_ALLOC_MSG		0x34000000
12614cf46f14SRasesh Mody #define DRV_MSG_SET_RESOURCE_VALUE_MSG		0x35000000
1262252b88b5SHarish Patil 
126322d07d93SRasesh Mody /*deprecated don't use*/
126422d07d93SRasesh Mody #define DRV_MSG_CODE_INITIATE_FLR_DEPRECATED    0x02000000
126522d07d93SRasesh Mody #define DRV_MSG_CODE_INITIATE_PF_FLR            0x02010000
1266ec94dbc5SRasesh Mody #define DRV_MSG_CODE_VF_DISABLED_DONE           0xc0000000
1267ec94dbc5SRasesh Mody #define DRV_MSG_CODE_CFG_VF_MSIX                0xc0010000
1268cb051eb2SRasesh Mody #define DRV_MSG_CODE_CFG_PF_VFS_MSIX            0xc0020000
1269610ccd98SRasesh Mody /* Param is either DRV_MB_PARAM_NVM_PUT_FILE_BEGIN_MFW/IMAGE */
1270ec94dbc5SRasesh Mody #define DRV_MSG_CODE_NVM_PUT_FILE_BEGIN		0x00010000
1271610ccd98SRasesh Mody /* Param should be set to the transaction size (up to 64 bytes) */
1272ec94dbc5SRasesh Mody #define DRV_MSG_CODE_NVM_PUT_FILE_DATA		0x00020000
1273610ccd98SRasesh Mody /* MFW will place the file offset and len in file_att struct */
1274ec94dbc5SRasesh Mody #define DRV_MSG_CODE_NVM_GET_FILE_ATT		0x00030000
12752fdeb693SRasesh Mody /* Read 32bytes of nvram data. Param is [0:23] ??? Offset [24:31] -
12762fdeb693SRasesh Mody  * ??? Len in Bytes
1277610ccd98SRasesh Mody  */
1278ec94dbc5SRasesh Mody #define DRV_MSG_CODE_NVM_READ_NVRAM		0x00050000
12792fdeb693SRasesh Mody /* Writes up to 32Bytes to nvram. Param is [0:23] ??? Offset [24:31]
12802fdeb693SRasesh Mody  * ??? Len in Bytes. In case this address is in the range of secured file in
1281610ccd98SRasesh Mody  * secured mode, the operation will fail
1282610ccd98SRasesh Mody  */
1283ec94dbc5SRasesh Mody #define DRV_MSG_CODE_NVM_WRITE_NVRAM		0x00060000
1284610ccd98SRasesh Mody /* Delete a file from nvram. Param is image_type. */
1285ec94dbc5SRasesh Mody #define DRV_MSG_CODE_NVM_DEL_FILE		0x00080000
1286610ccd98SRasesh Mody /* Reset MCP when no NVM operation is going on, and no drivers are loaded.
1287610ccd98SRasesh Mody  * In case operation succeed, MCP will not ack back.
1288610ccd98SRasesh Mody  */
1289ec94dbc5SRasesh Mody #define DRV_MSG_CODE_MCP_RESET			0x00090000
1290610ccd98SRasesh Mody /* Temporary command to set secure mode, where the param is 0 (None secure) /
1291610ccd98SRasesh Mody  * 1 (Secure) / 2 (Full-Secure)
1292610ccd98SRasesh Mody  */
1293ec94dbc5SRasesh Mody #define DRV_MSG_CODE_SET_SECURE_MODE		0x000a0000
1294610ccd98SRasesh Mody /* Param: [0:15] - Address, [16:18] - lane# (0/1/2/3 - for single lane,
1295610ccd98SRasesh Mody  * 4/5 - for dual lanes, 6 - for all lanes, [28] - PMD reg, [29] - select port,
1296610ccd98SRasesh Mody  * [30:31] - port
1297610ccd98SRasesh Mody  */
1298ec94dbc5SRasesh Mody #define DRV_MSG_CODE_PHY_RAW_READ		0x000b0000
1299610ccd98SRasesh Mody /* Param: [0:15] - Address, [16:18] - lane# (0/1/2/3 - for single lane,
1300610ccd98SRasesh Mody  * 4/5 - for dual lanes, 6 - for all lanes, [28] - PMD reg, [29] - select port,
1301610ccd98SRasesh Mody  * [30:31] - port
1302610ccd98SRasesh Mody  */
1303ec94dbc5SRasesh Mody #define DRV_MSG_CODE_PHY_RAW_WRITE		0x000c0000
1304610ccd98SRasesh Mody /* Param: [0:15] - Address, [30:31] - port */
1305ec94dbc5SRasesh Mody #define DRV_MSG_CODE_PHY_CORE_READ		0x000d0000
1306610ccd98SRasesh Mody /* Param: [0:15] - Address, [30:31] - port */
1307ec94dbc5SRasesh Mody #define DRV_MSG_CODE_PHY_CORE_WRITE		0x000e0000
1308610ccd98SRasesh Mody /* Param: [0:3] - version, [4:15] - name (null terminated) */
1309ec94dbc5SRasesh Mody #define DRV_MSG_CODE_SET_VERSION		0x000f0000
1310610ccd98SRasesh Mody /* Halts the MCP. To resume MCP, user will need to use
1311610ccd98SRasesh Mody  * MCP_REG_CPU_STATE/MCP_REG_CPU_MODE registers.
1312610ccd98SRasesh Mody  */
1313ec94dbc5SRasesh Mody #define DRV_MSG_CODE_MCP_HALT			0x00100000
1314ababb520SRasesh Mody /* Set virtual mac address, params [31:6] - reserved, [5:4] - type,
1315ababb520SRasesh Mody  * [3:0] - func, drv_data[7:0] - MAC/WWNN/WWPN
1316ababb520SRasesh Mody  */
1317ababb520SRasesh Mody #define DRV_MSG_CODE_SET_VMAC                   0x00110000
1318ababb520SRasesh Mody /* Set virtual mac address, params [31:6] - reserved, [5:4] - type,
1319ababb520SRasesh Mody  * [3:0] - func, drv_data[7:0] - MAC/WWNN/WWPN
1320ababb520SRasesh Mody  */
1321ababb520SRasesh Mody #define DRV_MSG_CODE_GET_VMAC                   0x00120000
132204b00049SRasesh Mody #define DRV_MSG_CODE_VMAC_TYPE_OFFSET		4
132345cf58a1SRasesh Mody #define DRV_MSG_CODE_VMAC_TYPE_MASK             0x30
1324ababb520SRasesh Mody #define DRV_MSG_CODE_VMAC_TYPE_MAC              1
1325ababb520SRasesh Mody #define DRV_MSG_CODE_VMAC_TYPE_WWNN             2
1326ababb520SRasesh Mody #define DRV_MSG_CODE_VMAC_TYPE_WWPN             3
1327ababb520SRasesh Mody /* Get statistics from pf, params [31:4] - reserved, [3:0] - stats type */
1328ababb520SRasesh Mody #define DRV_MSG_CODE_GET_STATS                  0x00130000
1329ababb520SRasesh Mody #define DRV_MSG_CODE_STATS_TYPE_LAN             1
1330ababb520SRasesh Mody #define DRV_MSG_CODE_STATS_TYPE_FCOE            2
1331ababb520SRasesh Mody #define DRV_MSG_CODE_STATS_TYPE_ISCSI           3
1332ababb520SRasesh Mody #define DRV_MSG_CODE_STATS_TYPE_RDMA            4
1333610ccd98SRasesh Mody /* Host shall provide buffer and size for MFW  */
1334ec94dbc5SRasesh Mody #define DRV_MSG_CODE_PMD_DIAG_DUMP		0x00140000
1335610ccd98SRasesh Mody /* Host shall provide buffer and size for MFW  */
1336ec94dbc5SRasesh Mody #define DRV_MSG_CODE_PMD_DIAG_EYE		0x00150000
1337610ccd98SRasesh Mody /* Param: [0:1] - Port, [2:7] - read size, [8:15] - I2C address,
1338610ccd98SRasesh Mody  * [16:31] - offset
1339610ccd98SRasesh Mody  */
1340ec94dbc5SRasesh Mody #define DRV_MSG_CODE_TRANSCEIVER_READ		0x00160000
1341610ccd98SRasesh Mody /* Param: [0:1] - Port, [2:7] - write size, [8:15] - I2C address,
1342610ccd98SRasesh Mody  * [16:31] - offset
1343610ccd98SRasesh Mody  */
1344ec94dbc5SRasesh Mody #define DRV_MSG_CODE_TRANSCEIVER_WRITE		0x00170000
1345610ccd98SRasesh Mody /* indicate OCBB related information */
1346ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OCBB_DATA			0x00180000
1347610ccd98SRasesh Mody /* Set function BW, params[15:8] - min, params[7:0] - max */
1348ec94dbc5SRasesh Mody #define DRV_MSG_CODE_SET_BW			0x00190000
134922d07d93SRasesh Mody #define BW_MAX_MASK				0x000000ff
135004b00049SRasesh Mody #define BW_MAX_OFFSET				0
135122d07d93SRasesh Mody #define BW_MIN_MASK				0x0000ff00
135204b00049SRasesh Mody #define BW_MIN_OFFSET				8
1353610ccd98SRasesh Mody 
1354610ccd98SRasesh Mody /* When param is set to 1, all parities will be masked(disabled). When params
1355610ccd98SRasesh Mody  * are set to 0, parities will be unmasked again.
1356610ccd98SRasesh Mody  */
1357ec94dbc5SRasesh Mody #define DRV_MSG_CODE_MASK_PARITIES		0x001a0000
1358610ccd98SRasesh Mody /* param[0] - Simulate fan failure,  param[1] - simulate over temp. */
1359ec94dbc5SRasesh Mody #define DRV_MSG_CODE_INDUCE_FAILURE		0x001b0000
1360ec94dbc5SRasesh Mody #define DRV_MSG_FAN_FAILURE_TYPE		(1 << 0)
1361ec94dbc5SRasesh Mody #define DRV_MSG_TEMPERATURE_FAILURE_TYPE	(1 << 1)
1362610ccd98SRasesh Mody /* Param: [0:15] - gpio number */
1363ec94dbc5SRasesh Mody #define DRV_MSG_CODE_GPIO_READ			0x001c0000
1364610ccd98SRasesh Mody /* Param: [0:15] - gpio number, [16:31] - gpio value */
1365ec94dbc5SRasesh Mody #define DRV_MSG_CODE_GPIO_WRITE			0x001d0000
136622d07d93SRasesh Mody /* Param: [0:7] - test enum, [8:15] - image index, [16:31] - reserved */
1367252b88b5SHarish Patil #define DRV_MSG_CODE_BIST_TEST			0x001e0000
1368252b88b5SHarish Patil #define DRV_MSG_CODE_GET_TEMPERATURE            0x001f0000
1369ec94dbc5SRasesh Mody 
1370610ccd98SRasesh Mody /* Set LED mode  params :0 operational, 1 LED turn ON, 2 LED turn OFF */
1371ec94dbc5SRasesh Mody #define DRV_MSG_CODE_SET_LED_MODE		0x00200000
137222d07d93SRasesh Mody /* drv_data[7:0] - EPOC in seconds, drv_data[15:8] -
137322d07d93SRasesh Mody  * driver version (MAJ MIN BUILD SUB)
137422d07d93SRasesh Mody  */
1375252b88b5SHarish Patil #define DRV_MSG_CODE_TIMESTAMP                  0x00210000
137622d07d93SRasesh Mody /* This is an empty mailbox just return OK*/
1377ec94dbc5SRasesh Mody #define DRV_MSG_CODE_EMPTY_MB			0x00220000
137870ab4d3dSRasesh Mody 
137922d07d93SRasesh Mody /* Param[0:4] - resource number (0-31), Param[5:7] - opcode,
138022d07d93SRasesh Mody  * param[15:8] - age
138122d07d93SRasesh Mody  */
138222d07d93SRasesh Mody #define DRV_MSG_CODE_RESOURCE_CMD		0x00230000
138370ab4d3dSRasesh Mody 
138470ab4d3dSRasesh Mody #define RESOURCE_CMD_REQ_RESC_MASK		0x0000001F
138504b00049SRasesh Mody #define RESOURCE_CMD_REQ_RESC_OFFSET		0
138670ab4d3dSRasesh Mody #define RESOURCE_CMD_REQ_OPCODE_MASK		0x000000E0
138704b00049SRasesh Mody #define RESOURCE_CMD_REQ_OPCODE_OFFSET		5
138822d07d93SRasesh Mody /* request resource ownership with default aging */
138922d07d93SRasesh Mody #define RESOURCE_OPCODE_REQ			1
139022d07d93SRasesh Mody /* request resource ownership without aging */
139122d07d93SRasesh Mody #define RESOURCE_OPCODE_REQ_WO_AGING		2
139222d07d93SRasesh Mody /* request resource ownership with specific aging timer (in seconds) */
139322d07d93SRasesh Mody #define RESOURCE_OPCODE_REQ_W_AGING		3
139422d07d93SRasesh Mody #define RESOURCE_OPCODE_RELEASE			4 /* release resource */
1395ababb520SRasesh Mody /* force resource release */
1396ababb520SRasesh Mody #define RESOURCE_OPCODE_FORCE_RELEASE		5
139770ab4d3dSRasesh Mody #define RESOURCE_CMD_REQ_AGE_MASK		0x0000FF00
139804b00049SRasesh Mody #define RESOURCE_CMD_REQ_AGE_OFFSET		8
139970ab4d3dSRasesh Mody 
140070ab4d3dSRasesh Mody #define RESOURCE_CMD_RSP_OWNER_MASK		0x000000FF
140104b00049SRasesh Mody #define RESOURCE_CMD_RSP_OWNER_OFFSET		0
140270ab4d3dSRasesh Mody #define RESOURCE_CMD_RSP_OPCODE_MASK		0x00000700
140304b00049SRasesh Mody #define RESOURCE_CMD_RSP_OPCODE_OFFSET		8
140422d07d93SRasesh Mody /* resource is free and granted to requester */
140522d07d93SRasesh Mody #define RESOURCE_OPCODE_GNT			1
140622d07d93SRasesh Mody /* resource is busy, param[7:0] indicates owner as follow 0-15 = PF0-15,
140722d07d93SRasesh Mody  * 16 = MFW, 17 = diag over serial
140822d07d93SRasesh Mody  */
140922d07d93SRasesh Mody #define RESOURCE_OPCODE_BUSY			2
141022d07d93SRasesh Mody /* indicate release request was acknowledged */
141122d07d93SRasesh Mody #define RESOURCE_OPCODE_RELEASED		3
141222d07d93SRasesh Mody /* indicate release request was previously received by other owner */
141322d07d93SRasesh Mody #define RESOURCE_OPCODE_RELEASED_PREVIOUS	4
141422d07d93SRasesh Mody /* indicate wrong owner during release */
141522d07d93SRasesh Mody #define RESOURCE_OPCODE_WRONG_OWNER		5
141622d07d93SRasesh Mody #define RESOURCE_OPCODE_UNKNOWN_CMD		255
141770ab4d3dSRasesh Mody 
141822d07d93SRasesh Mody /* dedicate resource 0 for dump */
14190dfa4c3bSRasesh Mody #define RESOURCE_DUMP				0
142070ab4d3dSRasesh Mody 
142122d07d93SRasesh Mody #define DRV_MSG_CODE_GET_MBA_VERSION		0x00240000 /* Get MBA version */
142222d07d93SRasesh Mody /* Send crash dump commands with param[3:0] - opcode */
142322d07d93SRasesh Mody #define DRV_MSG_CODE_MDUMP_CMD			0x00250000
142422d07d93SRasesh Mody #define MDUMP_DRV_PARAM_OPCODE_MASK		0x0000000f
142522d07d93SRasesh Mody /* acknowledge reception of error indication */
142622d07d93SRasesh Mody #define DRV_MSG_CODE_MDUMP_ACK			0x01
142722d07d93SRasesh Mody /* set epoc and personality as follow: drv_data[3:0] - epoch,
142822d07d93SRasesh Mody  * drv_data[7:4] - personality
142922d07d93SRasesh Mody  */
143022d07d93SRasesh Mody #define DRV_MSG_CODE_MDUMP_SET_VALUES		0x02
143122d07d93SRasesh Mody /* trigger crash dump procedure */
143222d07d93SRasesh Mody #define DRV_MSG_CODE_MDUMP_TRIGGER		0x03
143322d07d93SRasesh Mody /* Request valid logs and config words */
143422d07d93SRasesh Mody #define DRV_MSG_CODE_MDUMP_GET_CONFIG		0x04
1435ababb520SRasesh Mody /* Set triggers mask. drv_mb_param should indicate (bitwise) which
1436ababb520SRasesh Mody  * trigger enabled
143722d07d93SRasesh Mody  */
143822d07d93SRasesh Mody #define DRV_MSG_CODE_MDUMP_SET_ENABLE		0x05
1439ababb520SRasesh Mody /* Clear all logs */
1440ababb520SRasesh Mody #define DRV_MSG_CODE_MDUMP_CLEAR_LOGS		0x06
1441a064d7d2SRasesh Mody #define DRV_MSG_CODE_MDUMP_GET_RETAIN		0x07 /* Get retained data */
1442a064d7d2SRasesh Mody #define DRV_MSG_CODE_MDUMP_CLR_RETAIN		0x08 /* Clear retain data */
144322d07d93SRasesh Mody #define DRV_MSG_CODE_MEM_ECC_EVENTS		0x00260000 /* Param: None */
1444ababb520SRasesh Mody /* Param: [0:15] - gpio number */
1445ababb520SRasesh Mody #define DRV_MSG_CODE_GPIO_INFO			0x00270000
144605a1abcdSRasesh Mody /* Value will be placed in union */
144705a1abcdSRasesh Mody #define DRV_MSG_CODE_EXT_PHY_READ		0x00280000
144805a1abcdSRasesh Mody /* Value should be placed in union */
144905a1abcdSRasesh Mody #define DRV_MSG_CODE_EXT_PHY_WRITE		0x00290000
145004b00049SRasesh Mody #define DRV_MB_PARAM_ADDR_OFFSET			0
145105a1abcdSRasesh Mody #define DRV_MB_PARAM_ADDR_MASK			0x0000FFFF
145204b00049SRasesh Mody #define DRV_MB_PARAM_DEVAD_OFFSET		16
145305a1abcdSRasesh Mody #define DRV_MB_PARAM_DEVAD_MASK			0x001F0000
145404b00049SRasesh Mody #define DRV_MB_PARAM_PORT_OFFSET			21
145505a1abcdSRasesh Mody #define DRV_MB_PARAM_PORT_MASK			0x00600000
145605a1abcdSRasesh Mody #define DRV_MSG_CODE_EXT_PHY_FW_UPGRADE		0x002a0000
1457252b88b5SHarish Patil 
14582fdeb693SRasesh Mody #define DRV_MSG_CODE_GET_TLV_DONE		0x002f0000 /* Param: None */
1459652ee28aSRasesh Mody /* Param: Set DRV_MB_PARAM_FEATURE_SUPPORT_* */
146031874121SRasesh Mody #define DRV_MSG_CODE_FEATURE_SUPPORT            0x00300000
1461652ee28aSRasesh Mody /* return FW_MB_PARAM_FEATURE_SUPPORT_*  */
1462652ee28aSRasesh Mody #define DRV_MSG_CODE_GET_MFW_FEATURE_SUPPORT	0x00310000
14632fdeb693SRasesh Mody #define DRV_MSG_CODE_READ_WOL_REG		0X00320000
14642fdeb693SRasesh Mody #define DRV_MSG_CODE_WRITE_WOL_REG		0X00330000
14652fdeb693SRasesh Mody #define DRV_MSG_CODE_GET_WOL_BUFFER		0X00340000
1466f5940e7dSRasesh Mody /* Param: [0:23] Attribute key, [24:31] Attribute sub command */
1467f5940e7dSRasesh Mody #define DRV_MSG_CODE_ATTRIBUTE			0x00350000
146831874121SRasesh Mody 
146978f121f5SRasesh Mody /* Param: Password len. Union: Plain Password */
147078f121f5SRasesh Mody #define DRV_MSG_CODE_ENCRYPT_PASSWORD		0x00360000
147178f121f5SRasesh Mody 
1472ec94dbc5SRasesh Mody #define DRV_MSG_SEQ_NUMBER_MASK                 0x0000ffff
1473ec94dbc5SRasesh Mody 
1474ec94dbc5SRasesh Mody 	u32 drv_mb_param;
1475ec94dbc5SRasesh Mody 	/* UNLOAD_REQ params */
1476ec94dbc5SRasesh Mody #define DRV_MB_PARAM_UNLOAD_WOL_UNKNOWN         0x00000000
1477ec94dbc5SRasesh Mody #define DRV_MB_PARAM_UNLOAD_WOL_MCP		0x00000001
1478ec94dbc5SRasesh Mody #define DRV_MB_PARAM_UNLOAD_WOL_DISABLED        0x00000002
1479ec94dbc5SRasesh Mody #define DRV_MB_PARAM_UNLOAD_WOL_ENABLED         0x00000003
1480ec94dbc5SRasesh Mody 
1481ec94dbc5SRasesh Mody 	/* UNLOAD_DONE_params */
1482ec94dbc5SRasesh Mody #define DRV_MB_PARAM_UNLOAD_NON_D3_POWER        0x00000001
1483ec94dbc5SRasesh Mody 
1484ec94dbc5SRasesh Mody 	/* INIT_PHY params */
1485ec94dbc5SRasesh Mody #define DRV_MB_PARAM_INIT_PHY_FORCE		0x00000001
1486ec94dbc5SRasesh Mody #define DRV_MB_PARAM_INIT_PHY_DONT_CARE		0x00000002
1487ec94dbc5SRasesh Mody 
148826ae839dSRasesh Mody 	/* LLDP / DCBX params*/
1489*81dba2b2SRasesh Mody 	/* To be used with SET_LLDP command */
149026ae839dSRasesh Mody #define DRV_MB_PARAM_LLDP_SEND_MASK		0x00000001
149104b00049SRasesh Mody #define DRV_MB_PARAM_LLDP_SEND_OFFSET		0
1492*81dba2b2SRasesh Mody 	/* To be used with SET_LLDP and REGISTER_LLDP_TLVS_RX commands */
149326ae839dSRasesh Mody #define DRV_MB_PARAM_LLDP_AGENT_MASK		0x00000006
149404b00049SRasesh Mody #define DRV_MB_PARAM_LLDP_AGENT_OFFSET		1
1495*81dba2b2SRasesh Mody 	/* To be used with REGISTER_LLDP_TLVS_RX command */
1496*81dba2b2SRasesh Mody #define DRV_MB_PARAM_LLDP_TLV_RX_VALID_MASK	0x00000001
1497*81dba2b2SRasesh Mody #define DRV_MB_PARAM_LLDP_TLV_RX_VALID_OFFSET	0
1498*81dba2b2SRasesh Mody #define DRV_MB_PARAM_LLDP_TLV_RX_TYPE_MASK	0x000007f0
1499*81dba2b2SRasesh Mody #define DRV_MB_PARAM_LLDP_TLV_RX_TYPE_OFFSET	4
1500*81dba2b2SRasesh Mody 	/* To be used with SET_DCBX command */
150126ae839dSRasesh Mody #define DRV_MB_PARAM_DCBX_NOTIFY_MASK		0x00000008
150204b00049SRasesh Mody #define DRV_MB_PARAM_DCBX_NOTIFY_OFFSET		3
150326ae839dSRasesh Mody 
1504ec94dbc5SRasesh Mody #define DRV_MB_PARAM_NIG_DRAIN_PERIOD_MS_MASK	0x000000FF
150504b00049SRasesh Mody #define DRV_MB_PARAM_NIG_DRAIN_PERIOD_MS_OFFSET	0
1506ec94dbc5SRasesh Mody 
1507ec94dbc5SRasesh Mody #define DRV_MB_PARAM_NVM_PUT_FILE_BEGIN_MFW	0x1
1508ec94dbc5SRasesh Mody #define DRV_MB_PARAM_NVM_PUT_FILE_BEGIN_IMAGE	0x2
1509ec94dbc5SRasesh Mody 
151004b00049SRasesh Mody #define DRV_MB_PARAM_NVM_OFFSET_OFFSET		0
1511ec94dbc5SRasesh Mody #define DRV_MB_PARAM_NVM_OFFSET_MASK		0x00FFFFFF
151204b00049SRasesh Mody #define DRV_MB_PARAM_NVM_LEN_OFFSET		24
1513ec94dbc5SRasesh Mody #define DRV_MB_PARAM_NVM_LEN_MASK		0xFF000000
1514ec94dbc5SRasesh Mody 
151504b00049SRasesh Mody #define DRV_MB_PARAM_PHY_ADDR_OFFSET		0
1516ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHY_ADDR_MASK		0x1FF0FFFF
151704b00049SRasesh Mody #define DRV_MB_PARAM_PHY_LANE_OFFSET		16
1518ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHY_LANE_MASK		0x000F0000
151904b00049SRasesh Mody #define DRV_MB_PARAM_PHY_SELECT_PORT_OFFSET	29
1520ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHY_SELECT_PORT_MASK	0x20000000
152104b00049SRasesh Mody #define DRV_MB_PARAM_PHY_PORT_OFFSET		30
1522ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHY_PORT_MASK		0xc0000000
1523ec94dbc5SRasesh Mody 
152404b00049SRasesh Mody #define DRV_MB_PARAM_PHYMOD_LANE_OFFSET		0
1525ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHYMOD_LANE_MASK		0x000000FF
152604b00049SRasesh Mody #define DRV_MB_PARAM_PHYMOD_SIZE_OFFSET		8
1527ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHYMOD_SIZE_MASK		0x000FFF00
1528cb051eb2SRasesh Mody 	/* configure vf MSIX params BB */
152904b00049SRasesh Mody #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_OFFSET	0
1530ec94dbc5SRasesh Mody #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK	0x000000FF
153104b00049SRasesh Mody #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_OFFSET	8
1532ec94dbc5SRasesh Mody #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK	0x0000FF00
1533cb051eb2SRasesh Mody 	/* configure vf MSIX for PF params AH*/
1534cb051eb2SRasesh Mody #define DRV_MB_PARAM_CFG_PF_VFS_MSIX_SB_NUM_OFFSET	0
1535cb051eb2SRasesh Mody #define DRV_MB_PARAM_CFG_PF_VFS_MSIX_SB_NUM_MASK	0x000000FF
1536ec94dbc5SRasesh Mody 
1537ec94dbc5SRasesh Mody 	/* OneView configuration parametres */
153804b00049SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_OFFSET		0
1539ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_MASK		0x0000000F
1540ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_NONE		0
1541ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_OS			1
1542ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC	2
1543ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_OTHER		3
1544ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_VC_CLP		4
1545ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_CNU		5
1546ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_DCI		6
1547ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_HII		7
1548ec94dbc5SRasesh Mody 
154904b00049SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_OFFSET				0
1550ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_MASK			0x000000FF
1551ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_NONE				(1 << 0)
155222d07d93SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_ISCSI_IP_ACQUIRED		(1 << 1)
155322d07d93SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_FCOE_FABRIC_LOGIN_SUCCESS	(1 << 1)
1554ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_TRARGET_FOUND			(1 << 2)
155522d07d93SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_ISCSI_CHAP_SUCCESS		(1 << 3)
155622d07d93SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_FCOE_LUN_FOUND			(1 << 3)
1557ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_LOGGED_INTO_TGT		(1 << 4)
1558ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_IMG_DOWNLOADED			(1 << 5)
1559ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_OS_HANDOFF			(1 << 6)
1560ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_COMPLETED				0
1561ec94dbc5SRasesh Mody 
156204b00049SRasesh Mody #define DRV_MB_PARAM_OV_PCI_BUS_NUM_OFFSET				0
1563ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_PCI_BUS_NUM_MASK		0x000000FF
1564ec94dbc5SRasesh Mody 
156504b00049SRasesh Mody #define DRV_MB_PARAM_OV_STORM_FW_VER_OFFSET		0
1566ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_STORM_FW_VER_MASK			0xFFFFFFFF
1567ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_STORM_FW_VER_MAJOR_MASK		0xFF000000
1568ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_STORM_FW_VER_MINOR_MASK		0x00FF0000
1569ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_STORM_FW_VER_BUILD_MASK		0x0000FF00
1570ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_STORM_FW_VER_DROP_MASK		0x000000FF
1571ec94dbc5SRasesh Mody 
157204b00049SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_OFFSET		0
1573ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_MASK		0xF
1574ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_UNKNOWN		0x1
1575610ccd98SRasesh Mody /* Not Installed*/
1576ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED	0x2
1577ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_LOADING		0x3
1578610ccd98SRasesh Mody /* installed but disabled by user/admin/OS */
1579ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED	0x4
1580610ccd98SRasesh Mody /* installed and active */
1581ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE		0x5
1582ec94dbc5SRasesh Mody 
158304b00049SRasesh Mody #define DRV_MB_PARAM_OV_MTU_SIZE_OFFSET		0
1584ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_MTU_SIZE_MASK		0xFFFFFFFF
1585ec94dbc5SRasesh Mody 
1586ec94dbc5SRasesh Mody #define DRV_MB_PARAM_SET_LED_MODE_OPER		0x0
1587ec94dbc5SRasesh Mody #define DRV_MB_PARAM_SET_LED_MODE_ON		0x1
1588ec94dbc5SRasesh Mody #define DRV_MB_PARAM_SET_LED_MODE_OFF		0x2
1589ec94dbc5SRasesh Mody 
159004b00049SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_PORT_OFFSET		0
1591ec94dbc5SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_PORT_MASK		0x00000003
159204b00049SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_SIZE_OFFSET		2
1593ec94dbc5SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_SIZE_MASK		0x000000FC
159404b00049SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_I2C_ADDRESS_OFFSET	8
1595ec94dbc5SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_I2C_ADDRESS_MASK	0x0000FF00
159604b00049SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_OFFSET_OFFSET		16
1597ec94dbc5SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_OFFSET_MASK		0xFFFF0000
1598ec94dbc5SRasesh Mody 
159904b00049SRasesh Mody #define DRV_MB_PARAM_GPIO_NUMBER_OFFSET		0
1600ec94dbc5SRasesh Mody #define DRV_MB_PARAM_GPIO_NUMBER_MASK		0x0000FFFF
160104b00049SRasesh Mody #define DRV_MB_PARAM_GPIO_VALUE_OFFSET		16
1602ec94dbc5SRasesh Mody #define DRV_MB_PARAM_GPIO_VALUE_MASK		0xFFFF0000
160304b00049SRasesh Mody #define DRV_MB_PARAM_GPIO_DIRECTION_OFFSET	16
1604252b88b5SHarish Patil #define DRV_MB_PARAM_GPIO_DIRECTION_MASK	0x00FF0000
160504b00049SRasesh Mody #define DRV_MB_PARAM_GPIO_CTRL_OFFSET		24
1606252b88b5SHarish Patil #define DRV_MB_PARAM_GPIO_CTRL_MASK		0xFF000000
1607252b88b5SHarish Patil 
1608252b88b5SHarish Patil 	/* Resource Allocation params - Driver version support*/
1609252b88b5SHarish Patil #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_MASK	0xFFFF0000
161004b00049SRasesh Mody #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_OFFSET		16
1611252b88b5SHarish Patil #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_MASK	0x0000FFFF
161204b00049SRasesh Mody #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_OFFSET		0
1613252b88b5SHarish Patil 
1614252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_UNKNOWN_TEST		0
1615252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_REGISTER_TEST		1
1616252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_CLOCK_TEST		2
1617252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES		3
1618252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX	4
1619252b88b5SHarish Patil 
1620252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_RC_UNKNOWN		0
1621252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_RC_PASSED		1
1622252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_RC_FAILED		2
1623252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_RC_INVALID_PARAMETER		3
1624252b88b5SHarish Patil 
162504b00049SRasesh Mody #define DRV_MB_PARAM_BIST_TEST_INDEX_OFFSET      0
1626252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_TEST_INDEX_MASK       0x000000FF
162704b00049SRasesh Mody #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_OFFSET      8
1628252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_MASK       0x0000FF00
1629252b88b5SHarish Patil 
1630652ee28aSRasesh Mody #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_MASK      0x0000FFFF
163104b00049SRasesh Mody #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_OFFSET     0
1632652ee28aSRasesh Mody /* driver supports SmartLinQ parameter */
1633652ee28aSRasesh Mody #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_SMARTLINQ 0x00000001
1634652ee28aSRasesh Mody /* driver supports EEE parameter */
1635652ee28aSRasesh Mody #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_EEE       0x00000002
1636652ee28aSRasesh Mody #define DRV_MB_PARAM_FEATURE_SUPPORT_FUNC_MASK      0xFFFF0000
163704b00049SRasesh Mody #define DRV_MB_PARAM_FEATURE_SUPPORT_FUNC_OFFSET     16
1638fe0deb21SRasesh Mody /* driver supports virtual link parameter */
1639fe0deb21SRasesh Mody #define DRV_MB_PARAM_FEATURE_SUPPORT_FUNC_VLINK     0x00010000
1640f5940e7dSRasesh Mody 	/* Driver attributes params */
1641f5940e7dSRasesh Mody #define DRV_MB_PARAM_ATTRIBUTE_KEY_OFFSET		 0
1642f5940e7dSRasesh Mody #define DRV_MB_PARAM_ATTRIBUTE_KEY_MASK		0x00FFFFFF
1643f5940e7dSRasesh Mody #define DRV_MB_PARAM_ATTRIBUTE_CMD_OFFSET		24
1644f5940e7dSRasesh Mody #define DRV_MB_PARAM_ATTRIBUTE_CMD_MASK		0xFF000000
164531874121SRasesh Mody 
1646ec94dbc5SRasesh Mody 	u32 fw_mb_header;
1647ec94dbc5SRasesh Mody #define FW_MSG_CODE_MASK                        0xffff0000
16486da551eeSRasesh Mody #define FW_MSG_CODE_UNSUPPORTED			0x00000000
1649ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_LOAD_ENGINE		0x10100000
1650ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_LOAD_PORT               0x10110000
1651ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_LOAD_FUNCTION           0x10120000
1652ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_LOAD_REFUSED_PDA        0x10200000
16530b6bf70dSRasesh Mody #define FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1      0x10210000
1654ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_LOAD_REFUSED_DIAG       0x10220000
16550b6bf70dSRasesh Mody #define FW_MSG_CODE_DRV_LOAD_REFUSED_HSI        0x10230000
16560b6bf70dSRasesh Mody #define FW_MSG_CODE_DRV_LOAD_REFUSED_REQUIRES_FORCE 0x10300000
16570b6bf70dSRasesh Mody #define FW_MSG_CODE_DRV_LOAD_REFUSED_REJECT     0x10310000
1658ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_LOAD_DONE               0x11100000
1659ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_UNLOAD_ENGINE           0x20110000
1660ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_UNLOAD_PORT             0x20120000
1661ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION         0x20130000
1662ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_UNLOAD_DONE             0x21100000
1663ec94dbc5SRasesh Mody #define FW_MSG_CODE_INIT_PHY_DONE		0x21200000
1664ec94dbc5SRasesh Mody #define FW_MSG_CODE_INIT_PHY_ERR_INVALID_ARGS	0x21300000
1665ec94dbc5SRasesh Mody #define FW_MSG_CODE_LINK_RESET_DONE		0x23000000
166626ae839dSRasesh Mody #define FW_MSG_CODE_SET_LLDP_DONE               0x24000000
166726ae839dSRasesh Mody #define FW_MSG_CODE_SET_LLDP_UNSUPPORTED_AGENT  0x24010000
1668*81dba2b2SRasesh Mody #define FW_MSG_CODE_REGISTER_LLDP_TLVS_RX_DONE  0x24100000
166926ae839dSRasesh Mody #define FW_MSG_CODE_SET_DCBX_DONE               0x25000000
1670ec94dbc5SRasesh Mody #define FW_MSG_CODE_UPDATE_CURR_CFG_DONE        0x26000000
1671ec94dbc5SRasesh Mody #define FW_MSG_CODE_UPDATE_BUS_NUM_DONE         0x27000000
1672ec94dbc5SRasesh Mody #define FW_MSG_CODE_UPDATE_BOOT_PROGRESS_DONE   0x28000000
1673ec94dbc5SRasesh Mody #define FW_MSG_CODE_UPDATE_STORM_FW_VER_DONE    0x29000000
1674ec94dbc5SRasesh Mody #define FW_MSG_CODE_UPDATE_DRIVER_STATE_DONE    0x31000000
1675ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_MSG_CODE_BW_UPDATE_DONE 0x32000000
1676ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_MSG_CODE_MTU_SIZE_DONE  0x33000000
167722d07d93SRasesh Mody #define FW_MSG_CODE_RESOURCE_ALLOC_OK           0x34000000
167822d07d93SRasesh Mody #define FW_MSG_CODE_RESOURCE_ALLOC_UNKNOWN      0x35000000
167922d07d93SRasesh Mody #define FW_MSG_CODE_RESOURCE_ALLOC_DEPRECATED   0x36000000
168022d07d93SRasesh Mody #define FW_MSG_CODE_RESOURCE_ALLOC_GEN_ERR      0x37000000
1681ec94dbc5SRasesh Mody #define FW_MSG_CODE_NIG_DRAIN_DONE              0x30000000
1682ec94dbc5SRasesh Mody #define FW_MSG_CODE_VF_DISABLED_DONE            0xb0000000
1683ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE        0xb0010000
1684ec94dbc5SRasesh Mody #define FW_MSG_CODE_FLR_ACK                     0x02000000
1685ec94dbc5SRasesh Mody #define FW_MSG_CODE_FLR_NACK                    0x02100000
1686ec94dbc5SRasesh Mody #define FW_MSG_CODE_SET_DRIVER_DONE		0x02200000
1687ec94dbc5SRasesh Mody #define FW_MSG_CODE_SET_VMAC_SUCCESS            0x02300000
1688ec94dbc5SRasesh Mody #define FW_MSG_CODE_SET_VMAC_FAIL               0x02400000
1689ec94dbc5SRasesh Mody 
1690ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_OK			0x00010000
1691ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_INVALID_MODE		0x00020000
1692ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_PREV_CMD_WAS_NOT_FINISHED	0x00030000
1693ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FAILED_TO_ALLOCATE_PAGE	0x00040000
1694ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_INVALID_DIR_FOUND	0x00050000
1695ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_PAGE_NOT_FOUND		0x00060000
1696ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FAILED_PARSING_BNDLE_HEADER 0x00070000
1697ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FAILED_PARSING_IMAGE_HEADER 0x00080000
1698ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_PARSING_OUT_OF_SYNC	0x00090000
1699ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FAILED_UPDATING_DIR	0x000a0000
1700ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FAILED_TO_FREE_PAGE	0x000b0000
1701ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FILE_NOT_FOUND		0x000c0000
1702ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_OPERATION_FAILED	0x000d0000
1703ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FAILED_UNALIGNED	0x000e0000
1704ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_BAD_OFFSET		0x000f0000
1705ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_BAD_SIGNATURE		0x00100000
1706ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FILE_READ_ONLY		0x00200000
1707ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_UNKNOWN_FILE		0x00300000
1708ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_PUT_FILE_FINISH_OK	0x00400000
1709610ccd98SRasesh Mody /* MFW reject "mcp reset" command if one of the drivers is up */
1710ec94dbc5SRasesh Mody #define FW_MSG_CODE_MCP_RESET_REJECT		0x00600000
1711d9c2569cSRasesh Mody #define FW_MSG_CODE_NVM_FAILED_CALC_HASH	0x00310000
1712d9c2569cSRasesh Mody #define FW_MSG_CODE_NVM_PUBLIC_KEY_MISSING	0x00320000
1713d9c2569cSRasesh Mody #define FW_MSG_CODE_NVM_INVALID_PUBLIC_KEY	0x00330000
1714d9c2569cSRasesh Mody 
1715ec94dbc5SRasesh Mody #define FW_MSG_CODE_PHY_OK			0x00110000
1716ec94dbc5SRasesh Mody #define FW_MSG_CODE_PHY_ERROR			0x00120000
1717ec94dbc5SRasesh Mody #define FW_MSG_CODE_SET_SECURE_MODE_ERROR	0x00130000
1718ec94dbc5SRasesh Mody #define FW_MSG_CODE_SET_SECURE_MODE_OK		0x00140000
1719ec94dbc5SRasesh Mody #define FW_MSG_MODE_PHY_PRIVILEGE_ERROR		0x00150000
1720ec94dbc5SRasesh Mody #define FW_MSG_CODE_OK				0x00160000
17212292589aSRasesh Mody #define FW_MSG_CODE_ERROR			0x00170000
1722ec94dbc5SRasesh Mody #define FW_MSG_CODE_LED_MODE_INVALID		0x00170000
1723ec94dbc5SRasesh Mody #define FW_MSG_CODE_PHY_DIAG_OK			0x00160000
1724ec94dbc5SRasesh Mody #define FW_MSG_CODE_PHY_DIAG_ERROR		0x00170000
1725ec94dbc5SRasesh Mody #define FW_MSG_CODE_INIT_HW_FAILED_TO_ALLOCATE_PAGE	0x00040000
1726ec94dbc5SRasesh Mody #define FW_MSG_CODE_INIT_HW_FAILED_BAD_STATE    0x00170000
1727ec94dbc5SRasesh Mody #define FW_MSG_CODE_INIT_HW_FAILED_TO_SET_WINDOW 0x000d0000
1728ec94dbc5SRasesh Mody #define FW_MSG_CODE_INIT_HW_FAILED_NO_IMAGE	0x000c0000
1729ec94dbc5SRasesh Mody #define FW_MSG_CODE_INIT_HW_FAILED_VERSION_MISMATCH	0x00100000
1730ec94dbc5SRasesh Mody #define FW_MSG_CODE_TRANSCEIVER_DIAG_OK			0x00160000
1731ec94dbc5SRasesh Mody #define FW_MSG_CODE_TRANSCEIVER_DIAG_ERROR		0x00170000
1732ec94dbc5SRasesh Mody #define FW_MSG_CODE_TRANSCEIVER_NOT_PRESENT		0x00020000
1733ec94dbc5SRasesh Mody #define FW_MSG_CODE_TRANSCEIVER_BAD_BUFFER_SIZE		0x000f0000
1734ec94dbc5SRasesh Mody #define FW_MSG_CODE_GPIO_OK			0x00160000
1735ec94dbc5SRasesh Mody #define FW_MSG_CODE_GPIO_DIRECTION_ERR		0x00170000
1736ec94dbc5SRasesh Mody #define FW_MSG_CODE_GPIO_CTRL_ERR		0x00020000
1737ec94dbc5SRasesh Mody #define FW_MSG_CODE_GPIO_INVALID		0x000f0000
1738ec94dbc5SRasesh Mody #define FW_MSG_CODE_GPIO_INVALID_VALUE		0x00050000
173922d07d93SRasesh Mody #define FW_MSG_CODE_BIST_TEST_INVALID		0x000f0000
174005a1abcdSRasesh Mody #define FW_MSG_CODE_EXTPHY_INVALID_IMAGE_HEADER	0x00700000
174105a1abcdSRasesh Mody #define FW_MSG_CODE_EXTPHY_INVALID_PHY_TYPE	0x00710000
174205a1abcdSRasesh Mody #define FW_MSG_CODE_EXTPHY_OPERATION_FAILED	0x00720000
174305a1abcdSRasesh Mody #define FW_MSG_CODE_EXTPHY_NO_PHY_DETECTED	0x00730000
1744d9c2569cSRasesh Mody #define FW_MSG_CODE_RECOVERY_MODE		0x00740000
174522d07d93SRasesh Mody 
174622d07d93SRasesh Mody 	/* mdump related response codes */
174722d07d93SRasesh Mody #define FW_MSG_CODE_MDUMP_NO_IMAGE_FOUND	0x00010000
174822d07d93SRasesh Mody #define FW_MSG_CODE_MDUMP_ALLOC_FAILED		0x00020000
174922d07d93SRasesh Mody #define FW_MSG_CODE_MDUMP_INVALID_CMD		0x00030000
175022d07d93SRasesh Mody #define FW_MSG_CODE_MDUMP_IN_PROGRESS		0x00040000
175122d07d93SRasesh Mody #define FW_MSG_CODE_MDUMP_WRITE_FAILED		0x00050000
1752ec94dbc5SRasesh Mody 
1753cb051eb2SRasesh Mody 
1754cb051eb2SRasesh Mody #define FW_MSG_CODE_DRV_CFG_PF_VFS_MSIX_DONE     0x00870000
1755cb051eb2SRasesh Mody #define FW_MSG_CODE_DRV_CFG_PF_VFS_MSIX_BAD_ASIC 0x00880000
1756cb051eb2SRasesh Mody 
17572fdeb693SRasesh Mody #define FW_MSG_CODE_WOL_READ_WRITE_OK		0x00820000
17582fdeb693SRasesh Mody #define FW_MSG_CODE_WOL_READ_WRITE_INVALID_VAL	0x00830000
17592fdeb693SRasesh Mody #define FW_MSG_CODE_WOL_READ_WRITE_INVALID_ADDR	0x00840000
17602fdeb693SRasesh Mody #define FW_MSG_CODE_WOL_READ_BUFFER_OK		0x00850000
17612fdeb693SRasesh Mody #define FW_MSG_CODE_WOL_READ_BUFFER_INVALID_VAL	0x00860000
17622fdeb693SRasesh Mody 
1763ec94dbc5SRasesh Mody #define FW_MSG_SEQ_NUMBER_MASK                  0x0000ffff
1764ec94dbc5SRasesh Mody 
1765f5940e7dSRasesh Mody #define FW_MSG_CODE_ATTRIBUTE_INVALID_KEY	0x00020000
1766f5940e7dSRasesh Mody #define FW_MSG_CODE_ATTRIBUTE_INVALID_CMD	0x00030000
1767610ccd98SRasesh Mody 
1768ec94dbc5SRasesh Mody 	u32 fw_mb_param;
176922d07d93SRasesh Mody /* Resource Allocation params - MFW  version support */
177022d07d93SRasesh Mody #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_MASK	0xFFFF0000
177104b00049SRasesh Mody #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_OFFSET		16
177222d07d93SRasesh Mody #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_MASK	0x0000FFFF
177304b00049SRasesh Mody #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_OFFSET		0
177422d07d93SRasesh Mody 
1775652ee28aSRasesh Mody /* get MFW feature support response */
177631874121SRasesh Mody /* MFW supports SmartLinQ */
177731874121SRasesh Mody #define FW_MB_PARAM_FEATURE_SUPPORT_SMARTLINQ   0x00000001
177831874121SRasesh Mody /* MFW supports EEE */
177931874121SRasesh Mody #define FW_MB_PARAM_FEATURE_SUPPORT_EEE         0x00000002
1780fe0deb21SRasesh Mody /* MFW supports virtual link */
1781fe0deb21SRasesh Mody #define FW_MB_PARAM_FEATURE_SUPPORT_VLINK       0x00010000
1782ec94dbc5SRasesh Mody 
1783442fb29bSRasesh Mody #define FW_MB_PARAM_LOAD_DONE_DID_EFUSE_ERROR	(1 << 0)
1784442fb29bSRasesh Mody 
1785ec94dbc5SRasesh Mody 	u32 drv_pulse_mb;
1786ec94dbc5SRasesh Mody #define DRV_PULSE_SEQ_MASK                      0x00007fff
1787ec94dbc5SRasesh Mody #define DRV_PULSE_SYSTEM_TIME_MASK              0xffff0000
1788ec94dbc5SRasesh Mody 	/*
1789ec94dbc5SRasesh Mody 	 * The system time is in the format of
1790ec94dbc5SRasesh Mody 	 * (year-2001)*12*32 + month*32 + day.
1791ec94dbc5SRasesh Mody 	 */
1792ec94dbc5SRasesh Mody #define DRV_PULSE_ALWAYS_ALIVE                  0x00008000
1793ec94dbc5SRasesh Mody 	/*
1794ec94dbc5SRasesh Mody 	 * Indicate to the firmware not to go into the
1795ec94dbc5SRasesh Mody 	 * OS-absent when it is not getting driver pulse.
1796ec94dbc5SRasesh Mody 	 * This is used for debugging as well for PXE(MBA).
1797ec94dbc5SRasesh Mody 	 */
1798ec94dbc5SRasesh Mody 
1799ec94dbc5SRasesh Mody 	u32 mcp_pulse_mb;
1800ec94dbc5SRasesh Mody #define MCP_PULSE_SEQ_MASK                      0x00007fff
1801ec94dbc5SRasesh Mody #define MCP_PULSE_ALWAYS_ALIVE                  0x00008000
1802ec94dbc5SRasesh Mody 	/* Indicates to the driver not to assert due to lack
1803ec94dbc5SRasesh Mody 	 * of MCP response
1804ec94dbc5SRasesh Mody 	 */
1805ec94dbc5SRasesh Mody #define MCP_EVENT_MASK                          0xffff0000
1806ec94dbc5SRasesh Mody #define MCP_EVENT_OTHER_DRIVER_RESET_REQ        0x00010000
1807ec94dbc5SRasesh Mody 
1808610ccd98SRasesh Mody /* The union data is used by the driver to pass parameters to the scratchpad. */
1809610ccd98SRasesh Mody 
1810ec94dbc5SRasesh Mody 	union drv_union_data union_data;
1811610ccd98SRasesh Mody 
1812ec94dbc5SRasesh Mody };
1813ec94dbc5SRasesh Mody 
1814ec94dbc5SRasesh Mody /* MFW - DRV MB */
1815ec94dbc5SRasesh Mody /**********************************************************************
1816ec94dbc5SRasesh Mody  * Description
1817ec94dbc5SRasesh Mody  *   Incremental Aggregative
1818ec94dbc5SRasesh Mody  *   8-bit MFW counter per message
1819ec94dbc5SRasesh Mody  *   8-bit ack-counter per message
1820ec94dbc5SRasesh Mody  * Capabilities
1821ec94dbc5SRasesh Mody  *   Provides up to 256 aggregative message per type
1822ec94dbc5SRasesh Mody  *   Provides 4 message types in dword
1823ec94dbc5SRasesh Mody  *   Message type pointers to byte offset
1824ec94dbc5SRasesh Mody  *   Backward Compatibility by using sizeof for the counters.
1825ec94dbc5SRasesh Mody  *   No lock requires for 32bit messages
1826ec94dbc5SRasesh Mody  * Limitations:
1827ec94dbc5SRasesh Mody  * In case of messages greater than 32bit, a dedicated mechanism(e.g lock)
1828ec94dbc5SRasesh Mody  * is required to prevent data corruption.
1829ec94dbc5SRasesh Mody  **********************************************************************/
1830ec94dbc5SRasesh Mody enum MFW_DRV_MSG_TYPE {
1831ec94dbc5SRasesh Mody 	MFW_DRV_MSG_LINK_CHANGE,
1832ec94dbc5SRasesh Mody 	MFW_DRV_MSG_FLR_FW_ACK_FAILED,
1833ec94dbc5SRasesh Mody 	MFW_DRV_MSG_VF_DISABLED,
183426ae839dSRasesh Mody 	MFW_DRV_MSG_LLDP_DATA_UPDATED,
183526ae839dSRasesh Mody 	MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED,
183626ae839dSRasesh Mody 	MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED,
1837ec94dbc5SRasesh Mody 	MFW_DRV_MSG_ERROR_RECOVERY,
1838ec94dbc5SRasesh Mody 	MFW_DRV_MSG_BW_UPDATE,
1839ec94dbc5SRasesh Mody 	MFW_DRV_MSG_S_TAG_UPDATE,
1840ec94dbc5SRasesh Mody 	MFW_DRV_MSG_GET_LAN_STATS,
1841ec94dbc5SRasesh Mody 	MFW_DRV_MSG_GET_FCOE_STATS,
1842ec94dbc5SRasesh Mody 	MFW_DRV_MSG_GET_ISCSI_STATS,
1843ec94dbc5SRasesh Mody 	MFW_DRV_MSG_GET_RDMA_STATS,
1844ec94dbc5SRasesh Mody 	MFW_DRV_MSG_FAILURE_DETECTED,
1845ec94dbc5SRasesh Mody 	MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE,
184622d07d93SRasesh Mody 	MFW_DRV_MSG_CRITICAL_ERROR_OCCURRED,
184705a1abcdSRasesh Mody 	MFW_DRV_MSG_EEE_NEGOTIATION_COMPLETE,
184847af7019SRasesh Mody 	MFW_DRV_MSG_GET_TLV_REQ,
184947af7019SRasesh Mody 	MFW_DRV_MSG_OEM_CFG_UPDATE,
1850*81dba2b2SRasesh Mody 	MFW_DRV_MSG_LLDP_RECEIVED_TLVS_UPDATED,
1851ec94dbc5SRasesh Mody 	MFW_DRV_MSG_MAX
1852ec94dbc5SRasesh Mody };
1853ec94dbc5SRasesh Mody 
1854ec94dbc5SRasesh Mody #define MFW_DRV_MSG_MAX_DWORDS(msgs)	(((msgs - 1) >> 2) + 1)
1855ec94dbc5SRasesh Mody #define MFW_DRV_MSG_DWORD(msg_id)	(msg_id >> 2)
1856ec94dbc5SRasesh Mody #define MFW_DRV_MSG_OFFSET(msg_id)	((msg_id & 0x3) << 3)
1857ec94dbc5SRasesh Mody #define MFW_DRV_MSG_MASK(msg_id)	(0xff << MFW_DRV_MSG_OFFSET(msg_id))
1858ec94dbc5SRasesh Mody 
1859ec94dbc5SRasesh Mody #ifdef BIG_ENDIAN		/* Like MFW */
1860ec94dbc5SRasesh Mody #define DRV_ACK_MSG(msg_p, msg_id) \
1861ec94dbc5SRasesh Mody ((u8)((u8 *)msg_p)[msg_id]++;)
1862ec94dbc5SRasesh Mody #else
1863ec94dbc5SRasesh Mody #define DRV_ACK_MSG(msg_p, msg_id) \
1864ec94dbc5SRasesh Mody ((u8)((u8 *)msg_p)[((msg_id & ~3) | ((~msg_id) & 3))]++;)
1865ec94dbc5SRasesh Mody #endif
1866ec94dbc5SRasesh Mody 
1867ec94dbc5SRasesh Mody #define MFW_DRV_UPDATE(shmem_func, msg_id) \
1868ec94dbc5SRasesh Mody ((u8)((u8 *)(MFW_MB_P(shmem_func)->msg))[msg_id]++;)
1869ec94dbc5SRasesh Mody 
1870ec94dbc5SRasesh Mody struct public_mfw_mb {
1871ec94dbc5SRasesh Mody 	u32 sup_msgs;       /* Assigend with MFW_DRV_MSG_MAX */
1872610ccd98SRasesh Mody /* Incremented by the MFW */
1873ec94dbc5SRasesh Mody 	u32 msg[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)];
1874610ccd98SRasesh Mody /* Incremented by the driver */
1875ec94dbc5SRasesh Mody 	u32 ack[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)];
1876ec94dbc5SRasesh Mody };
1877ec94dbc5SRasesh Mody 
1878ec94dbc5SRasesh Mody /**************************************/
1879ec94dbc5SRasesh Mody /*                                    */
1880ec94dbc5SRasesh Mody /*     P U B L I C       D A T A      */
1881ec94dbc5SRasesh Mody /*                                    */
1882ec94dbc5SRasesh Mody /**************************************/
1883ec94dbc5SRasesh Mody enum public_sections {
1884ec94dbc5SRasesh Mody 	PUBLIC_DRV_MB,      /* Points to the first drv_mb of path0 */
1885ec94dbc5SRasesh Mody 	PUBLIC_MFW_MB,      /* Points to the first mfw_mb of path0 */
1886ec94dbc5SRasesh Mody 	PUBLIC_GLOBAL,
1887ec94dbc5SRasesh Mody 	PUBLIC_PATH,
1888ec94dbc5SRasesh Mody 	PUBLIC_PORT,
1889ec94dbc5SRasesh Mody 	PUBLIC_FUNC,
1890ec94dbc5SRasesh Mody 	PUBLIC_MAX_SECTIONS
1891ec94dbc5SRasesh Mody };
1892ec94dbc5SRasesh Mody 
1893ec94dbc5SRasesh Mody struct drv_ver_info_stc {
1894ec94dbc5SRasesh Mody 	u32 ver;
1895ec94dbc5SRasesh Mody 	u8 name[32];
1896ec94dbc5SRasesh Mody };
1897ec94dbc5SRasesh Mody 
1898ec94dbc5SRasesh Mody /* Runtime data needs about 1/2K. We use 2K to be on the safe side.
1899ec94dbc5SRasesh Mody  * Please make sure data does not exceed this size.
1900ec94dbc5SRasesh Mody  */
1901ec94dbc5SRasesh Mody #define NUM_RUNTIME_DWORDS 16
1902ec94dbc5SRasesh Mody struct drv_init_hw_stc {
1903ec94dbc5SRasesh Mody 	u32 init_hw_bitmask[NUM_RUNTIME_DWORDS];
1904ec94dbc5SRasesh Mody 	u32 init_hw_data[NUM_RUNTIME_DWORDS * 32];
1905ec94dbc5SRasesh Mody };
1906ec94dbc5SRasesh Mody 
1907ec94dbc5SRasesh Mody struct mcp_public_data {
1908ec94dbc5SRasesh Mody 	/* The sections fields is an array */
1909ec94dbc5SRasesh Mody 	u32 num_sections;
1910ec94dbc5SRasesh Mody 	offsize_t sections[PUBLIC_MAX_SECTIONS];
1911ec94dbc5SRasesh Mody 	struct public_drv_mb drv_mb[MCP_GLOB_FUNC_MAX];
1912ec94dbc5SRasesh Mody 	struct public_mfw_mb mfw_mb[MCP_GLOB_FUNC_MAX];
1913ec94dbc5SRasesh Mody 	struct public_global global;
1914ec94dbc5SRasesh Mody 	struct public_path path[MCP_GLOB_PATH_MAX];
1915ec94dbc5SRasesh Mody 	struct public_port port[MCP_GLOB_PORT_MAX];
1916ec94dbc5SRasesh Mody 	struct public_func func[MCP_GLOB_FUNC_MAX];
1917ec94dbc5SRasesh Mody };
1918ec94dbc5SRasesh Mody 
1919ec94dbc5SRasesh Mody #define I2C_TRANSCEIVER_ADDR	0xa0
1920ec94dbc5SRasesh Mody #define MAX_I2C_TRANSACTION_SIZE	16
1921ec94dbc5SRasesh Mody #define MAX_I2C_TRANSCEIVER_PAGE_SIZE	256
1922ec94dbc5SRasesh Mody 
1923ec94dbc5SRasesh Mody #endif				/* MCP_PUBLIC_H */
1924