1ec94dbc5SRasesh Mody /* 2ec94dbc5SRasesh Mody * Copyright (c) 2016 QLogic Corporation. 3ec94dbc5SRasesh Mody * All rights reserved. 4ec94dbc5SRasesh Mody * www.qlogic.com 5ec94dbc5SRasesh Mody * 6ec94dbc5SRasesh Mody * See LICENSE.qede_pmd for copyright and licensing details. 7ec94dbc5SRasesh Mody */ 8ec94dbc5SRasesh Mody 9ec94dbc5SRasesh Mody /**************************************************************************** 10ec94dbc5SRasesh Mody * 11ec94dbc5SRasesh Mody * Name: mcp_public.h 12ec94dbc5SRasesh Mody * 13ec94dbc5SRasesh Mody * Description: MCP public data 14ec94dbc5SRasesh Mody * 15ec94dbc5SRasesh Mody * Created: 13/01/2013 yanivr 16ec94dbc5SRasesh Mody * 17ec94dbc5SRasesh Mody ****************************************************************************/ 18ec94dbc5SRasesh Mody 19ec94dbc5SRasesh Mody #ifndef MCP_PUBLIC_H 20ec94dbc5SRasesh Mody #define MCP_PUBLIC_H 21ec94dbc5SRasesh Mody 22ec94dbc5SRasesh Mody #define VF_MAX_STATIC 192 /* In case of AH */ 23ec94dbc5SRasesh Mody 24ec94dbc5SRasesh Mody #define MCP_GLOB_PATH_MAX 2 25ec94dbc5SRasesh Mody #define MCP_PORT_MAX 2 /* Global */ 26ec94dbc5SRasesh Mody #define MCP_GLOB_PORT_MAX 4 /* Global */ 27ec94dbc5SRasesh Mody #define MCP_GLOB_FUNC_MAX 16 /* Global */ 28ec94dbc5SRasesh Mody 29ec94dbc5SRasesh Mody typedef u32 offsize_t; /* In DWORDS !!! */ 30ec94dbc5SRasesh Mody /* Offset from the beginning of the MCP scratchpad */ 31ec94dbc5SRasesh Mody #define OFFSIZE_OFFSET_SHIFT 0 32ec94dbc5SRasesh Mody #define OFFSIZE_OFFSET_MASK 0x0000ffff 33ec94dbc5SRasesh Mody /* Size of specific element (not the whole array if any) */ 34ec94dbc5SRasesh Mody #define OFFSIZE_SIZE_SHIFT 16 35ec94dbc5SRasesh Mody #define OFFSIZE_SIZE_MASK 0xffff0000 36ec94dbc5SRasesh Mody 37ec94dbc5SRasesh Mody /* SECTION_OFFSET is calculating the offset in bytes out of offsize */ 38ec94dbc5SRasesh Mody #define SECTION_OFFSET(_offsize) \ 39ec94dbc5SRasesh Mody ((((_offsize & OFFSIZE_OFFSET_MASK) >> OFFSIZE_OFFSET_SHIFT) << 2)) 40ec94dbc5SRasesh Mody 41ec94dbc5SRasesh Mody /* SECTION_SIZE is calculating the size in bytes out of offsize */ 42ec94dbc5SRasesh Mody #define SECTION_SIZE(_offsize) \ 43ec94dbc5SRasesh Mody (((_offsize & OFFSIZE_SIZE_MASK) >> OFFSIZE_SIZE_SHIFT) << 2) 44ec94dbc5SRasesh Mody 4522d07d93SRasesh Mody /* SECTION_ADDR returns the GRC addr of a section, given offsize and index 4622d07d93SRasesh Mody * within section 4722d07d93SRasesh Mody */ 48ec94dbc5SRasesh Mody #define SECTION_ADDR(_offsize, idx) \ 4922d07d93SRasesh Mody (MCP_REG_SCRATCH + \ 5022d07d93SRasesh Mody SECTION_OFFSET(_offsize) + (SECTION_SIZE(_offsize) * idx)) 51ec94dbc5SRasesh Mody 5222d07d93SRasesh Mody /* SECTION_OFFSIZE_ADDR returns the GRC addr to the offsize address. Use 5322d07d93SRasesh Mody * offsetof, since the OFFSETUP collide with the firmware definition 5422d07d93SRasesh Mody */ 55ec94dbc5SRasesh Mody #define SECTION_OFFSIZE_ADDR(_pub_base, _section) \ 56ec94dbc5SRasesh Mody (_pub_base + offsetof(struct mcp_public_data, sections[_section])) 57ec94dbc5SRasesh Mody /* PHY configuration */ 5857a304efSRasesh Mody struct eth_phy_cfg { 5922d07d93SRasesh Mody /* 0 = autoneg, 1000/10000/20000/25000/40000/50000/100000 */ 6022d07d93SRasesh Mody u32 speed; 6157a304efSRasesh Mody #define ETH_SPEED_AUTONEG 0 6231874121SRasesh Mody #define ETH_SPEED_SMARTLINQ 0x8 /* deprecated - use link_modes field instead */ 63ec94dbc5SRasesh Mody 64ec94dbc5SRasesh Mody u32 pause; /* bitmask */ 6557a304efSRasesh Mody #define ETH_PAUSE_NONE 0x0 6657a304efSRasesh Mody #define ETH_PAUSE_AUTONEG 0x1 6757a304efSRasesh Mody #define ETH_PAUSE_RX 0x2 6857a304efSRasesh Mody #define ETH_PAUSE_TX 0x4 69ec94dbc5SRasesh Mody 70ec94dbc5SRasesh Mody u32 adv_speed; /* Default should be the speed_cap_mask */ 71ec94dbc5SRasesh Mody u32 loopback_mode; 7257a304efSRasesh Mody #define ETH_LOOPBACK_NONE (0) 7357a304efSRasesh Mody /* Serdes loopback. In AH, it refers to Near End */ 7457a304efSRasesh Mody #define ETH_LOOPBACK_INT_PHY (1) 7557a304efSRasesh Mody #define ETH_LOOPBACK_EXT_PHY (2) /* External PHY Loopback */ 7657a304efSRasesh Mody /* External Loopback (Require loopback plug) */ 7757a304efSRasesh Mody #define ETH_LOOPBACK_EXT (3) 7857a304efSRasesh Mody #define ETH_LOOPBACK_MAC (4) /* MAC Loopback - not supported */ 7957a304efSRasesh Mody #define ETH_LOOPBACK_CNIG_AH_ONLY_0123 (5) /* Port to itself */ 8057a304efSRasesh Mody #define ETH_LOOPBACK_CNIG_AH_ONLY_2301 (6) /* Port to Port */ 8157a304efSRasesh Mody #define ETH_LOOPBACK_PCS_AH_ONLY (7) /* PCS loopback (TX to RX) */ 8257a304efSRasesh Mody /* Loop RX packet from PCS to TX */ 8357a304efSRasesh Mody #define ETH_LOOPBACK_REVERSE_MAC_AH_ONLY (8) 8457a304efSRasesh Mody /* Remote Serdes Loopback (RX to TX) */ 8557a304efSRasesh Mody #define ETH_LOOPBACK_INT_PHY_FEA_AH_ONLY (9) 86ec94dbc5SRasesh Mody 8731874121SRasesh Mody u32 eee_cfg; 8831874121SRasesh Mody /* EEE is enabled (configuration). Refer to eee_status->active for negotiated 8931874121SRasesh Mody * status 9005a1abcdSRasesh Mody */ 9131874121SRasesh Mody #define EEE_CFG_EEE_ENABLED (1 << 0) 9231874121SRasesh Mody #define EEE_CFG_TX_LPI (1 << 1) 9331874121SRasesh Mody #define EEE_CFG_ADV_SPEED_1G (1 << 2) 9431874121SRasesh Mody #define EEE_CFG_ADV_SPEED_10G (1 << 3) 9531874121SRasesh Mody #define EEE_TX_TIMER_USEC_MASK (0xfffffff0) 9631874121SRasesh Mody #define EEE_TX_TIMER_USEC_SHIFT 4 9731874121SRasesh Mody #define EEE_TX_TIMER_USEC_BALANCED_TIME (0xa00) 9831874121SRasesh Mody #define EEE_TX_TIMER_USEC_AGGRESSIVE_TIME (0x100) 9931874121SRasesh Mody #define EEE_TX_TIMER_USEC_LATENCY_TIME (0x6000) 10031874121SRasesh Mody 10131874121SRasesh Mody u32 link_modes; /* Additional link modes */ 102*652ee28aSRasesh Mody #define LINK_MODE_SMARTLINQ_ENABLE 0x1 /* XXX Deprecate */ 103ec94dbc5SRasesh Mody }; 104ec94dbc5SRasesh Mody 105ec94dbc5SRasesh Mody struct port_mf_cfg { 106ec94dbc5SRasesh Mody u32 dynamic_cfg; /* device control channel */ 107ec94dbc5SRasesh Mody #define PORT_MF_CFG_OV_TAG_MASK 0x0000ffff 108ec94dbc5SRasesh Mody #define PORT_MF_CFG_OV_TAG_SHIFT 0 109ec94dbc5SRasesh Mody #define PORT_MF_CFG_OV_TAG_DEFAULT PORT_MF_CFG_OV_TAG_MASK 110ec94dbc5SRasesh Mody 111ec94dbc5SRasesh Mody u32 reserved[1]; 112ec94dbc5SRasesh Mody }; 113ec94dbc5SRasesh Mody 114ec94dbc5SRasesh Mody /* DO NOT add new fields in the middle 115ec94dbc5SRasesh Mody * MUST be synced with struct pmm_stats_map 116ec94dbc5SRasesh Mody */ 11757a304efSRasesh Mody struct eth_stats { 118ec94dbc5SRasesh Mody u64 r64; /* 0x00 (Offset 0x00 ) RX 64-byte frame counter*/ 119ec94dbc5SRasesh Mody u64 r127; /* 0x01 (Offset 0x08 ) RX 65 to 127 byte frame counter*/ 120ec94dbc5SRasesh Mody u64 r255; /* 0x02 (Offset 0x10 ) RX 128 to 255 byte frame counter*/ 121ec94dbc5SRasesh Mody u64 r511; /* 0x03 (Offset 0x18 ) RX 256 to 511 byte frame counter*/ 122ec94dbc5SRasesh Mody u64 r1023; /* 0x04 (Offset 0x20 ) RX 512 to 1023 byte frame counter*/ 12322d07d93SRasesh Mody /* 0x05 (Offset 0x28 ) RX 1024 to 1518 byte frame counter */ 12422d07d93SRasesh Mody u64 r1518; 1259c1aa3e1SRasesh Mody union { 1269c1aa3e1SRasesh Mody struct { /* bb */ 12722d07d93SRasesh Mody /* 0x06 (Offset 0x30 ) RX 1519 to 1522 byte VLAN-tagged frame counter */ 12822d07d93SRasesh Mody u64 r1522; 1299c1aa3e1SRasesh Mody /* 0x07 (Offset 0x38 ) RX 1519 to 2047 byte frame counter*/ 1309c1aa3e1SRasesh Mody u64 r2047; 1319c1aa3e1SRasesh Mody /* 0x08 (Offset 0x40 ) RX 2048 to 4095 byte frame counter*/ 1329c1aa3e1SRasesh Mody u64 r4095; 1339c1aa3e1SRasesh Mody /* 0x09 (Offset 0x48 ) RX 4096 to 9216 byte frame counter*/ 1349c1aa3e1SRasesh Mody u64 r9216; 13522d07d93SRasesh Mody /* 0x0A (Offset 0x50 ) RX 9217 to 16383 byte frame counter */ 13622d07d93SRasesh Mody u64 r16383; 1379c1aa3e1SRasesh Mody } bb0; 1389c1aa3e1SRasesh Mody struct { /* ah */ 1399c1aa3e1SRasesh Mody u64 unused1; 1409c1aa3e1SRasesh Mody /* 0x07 (Offset 0x38 ) RX 1519 to max byte frame counter*/ 1419c1aa3e1SRasesh Mody u64 r1519_to_max; 1429c1aa3e1SRasesh Mody u64 unused2; 1439c1aa3e1SRasesh Mody u64 unused3; 1449c1aa3e1SRasesh Mody u64 unused4; 1459c1aa3e1SRasesh Mody } ah0; 1469c1aa3e1SRasesh Mody } u0; 147ec94dbc5SRasesh Mody u64 rfcs; /* 0x0F (Offset 0x58 ) RX FCS error frame counter*/ 148ec94dbc5SRasesh Mody u64 rxcf; /* 0x10 (Offset 0x60 ) RX control frame counter*/ 149ec94dbc5SRasesh Mody u64 rxpf; /* 0x11 (Offset 0x68 ) RX pause frame counter*/ 150ec94dbc5SRasesh Mody u64 rxpp; /* 0x12 (Offset 0x70 ) RX PFC frame counter*/ 151ec94dbc5SRasesh Mody u64 raln; /* 0x16 (Offset 0x78 ) RX alignment error counter*/ 152ec94dbc5SRasesh Mody u64 rfcr; /* 0x19 (Offset 0x80 ) RX false carrier counter */ 153ec94dbc5SRasesh Mody u64 rovr; /* 0x1A (Offset 0x88 ) RX oversized frame counter*/ 154ec94dbc5SRasesh Mody u64 rjbr; /* 0x1B (Offset 0x90 ) RX jabber frame counter */ 155ec94dbc5SRasesh Mody u64 rund; /* 0x34 (Offset 0x98 ) RX undersized frame counter */ 156ec94dbc5SRasesh Mody u64 rfrg; /* 0x35 (Offset 0xa0 ) RX fragment counter */ 157ec94dbc5SRasesh Mody u64 t64; /* 0x40 (Offset 0xa8 ) TX 64-byte frame counter */ 158ec94dbc5SRasesh Mody u64 t127; /* 0x41 (Offset 0xb0 ) TX 65 to 127 byte frame counter */ 159ec94dbc5SRasesh Mody u64 t255; /* 0x42 (Offset 0xb8 ) TX 128 to 255 byte frame counter*/ 160ec94dbc5SRasesh Mody u64 t511; /* 0x43 (Offset 0xc0 ) TX 256 to 511 byte frame counter*/ 161ec94dbc5SRasesh Mody u64 t1023; /* 0x44 (Offset 0xc8 ) TX 512 to 1023 byte frame counter*/ 16222d07d93SRasesh Mody /* 0x45 (Offset 0xd0 ) TX 1024 to 1518 byte frame counter */ 16322d07d93SRasesh Mody u64 t1518; 1649c1aa3e1SRasesh Mody union { 1659c1aa3e1SRasesh Mody struct { /* bb */ 16622d07d93SRasesh Mody /* 0x47 (Offset 0xd8 ) TX 1519 to 2047 byte frame counter */ 16722d07d93SRasesh Mody u64 t2047; 16822d07d93SRasesh Mody /* 0x48 (Offset 0xe0 ) TX 2048 to 4095 byte frame counter */ 16922d07d93SRasesh Mody u64 t4095; 17022d07d93SRasesh Mody /* 0x49 (Offset 0xe8 ) TX 4096 to 9216 byte frame counter */ 17122d07d93SRasesh Mody u64 t9216; 17222d07d93SRasesh Mody /* 0x4A (Offset 0xf0 ) TX 9217 to 16383 byte frame counter */ 17322d07d93SRasesh Mody u64 t16383; 1749c1aa3e1SRasesh Mody } bb1; 1759c1aa3e1SRasesh Mody struct { /* ah */ 1769c1aa3e1SRasesh Mody /* 0x47 (Offset 0xd8 ) TX 1519 to max byte frame counter */ 1779c1aa3e1SRasesh Mody u64 t1519_to_max; 1789c1aa3e1SRasesh Mody u64 unused6; 1799c1aa3e1SRasesh Mody u64 unused7; 1809c1aa3e1SRasesh Mody u64 unused8; 1819c1aa3e1SRasesh Mody } ah1; 1829c1aa3e1SRasesh Mody } u1; 183ec94dbc5SRasesh Mody u64 txpf; /* 0x50 (Offset 0xf8 ) TX pause frame counter */ 184ec94dbc5SRasesh Mody u64 txpp; /* 0x51 (Offset 0x100) TX PFC frame counter */ 18522d07d93SRasesh Mody /* 0x6C (Offset 0x108) Transmit Logical Type LLFC message counter */ 1869c1aa3e1SRasesh Mody union { 1879c1aa3e1SRasesh Mody struct { /* bb */ 1889c1aa3e1SRasesh Mody /* 0x6C (Offset 0x108) Transmit Logical Type LLFC message counter */ 18922d07d93SRasesh Mody u64 tlpiec; 1909c1aa3e1SRasesh Mody /* 0x6E (Offset 0x110) Transmit Total Collision Counter */ 1919c1aa3e1SRasesh Mody u64 tncl; 1929c1aa3e1SRasesh Mody } bb2; 1939c1aa3e1SRasesh Mody struct { /* ah */ 1949c1aa3e1SRasesh Mody u64 unused9; 1959c1aa3e1SRasesh Mody u64 unused10; 1969c1aa3e1SRasesh Mody } ah2; 1979c1aa3e1SRasesh Mody } u2; 198ec94dbc5SRasesh Mody u64 rbyte; /* 0x3d (Offset 0x118) RX byte counter */ 199ec94dbc5SRasesh Mody u64 rxuca; /* 0x0c (Offset 0x120) RX UC frame counter */ 200ec94dbc5SRasesh Mody u64 rxmca; /* 0x0d (Offset 0x128) RX MC frame counter */ 201ec94dbc5SRasesh Mody u64 rxbca; /* 0x0e (Offset 0x130) RX BC frame counter */ 20222d07d93SRasesh Mody /* 0x22 (Offset 0x138) RX good frame (good CRC, not oversized, no ERROR) */ 20322d07d93SRasesh Mody u64 rxpok; 204ec94dbc5SRasesh Mody u64 tbyte; /* 0x6f (Offset 0x140) TX byte counter */ 205ec94dbc5SRasesh Mody u64 txuca; /* 0x4d (Offset 0x148) TX UC frame counter */ 206ec94dbc5SRasesh Mody u64 txmca; /* 0x4e (Offset 0x150) TX MC frame counter */ 207ec94dbc5SRasesh Mody u64 txbca; /* 0x4f (Offset 0x158) TX BC frame counter */ 208ec94dbc5SRasesh Mody u64 txcf; /* 0x54 (Offset 0x160) TX control frame counter */ 20922d07d93SRasesh Mody /* HSI - Cannot add more stats to this struct. If needed, then need to open new 21022d07d93SRasesh Mody * struct 21122d07d93SRasesh Mody */ 21222d07d93SRasesh Mody 213ec94dbc5SRasesh Mody }; 214ec94dbc5SRasesh Mody 215ec94dbc5SRasesh Mody struct brb_stats { 216ec94dbc5SRasesh Mody u64 brb_truncate[8]; 217ec94dbc5SRasesh Mody u64 brb_discard[8]; 218ec94dbc5SRasesh Mody }; 219ec94dbc5SRasesh Mody 220ec94dbc5SRasesh Mody struct port_stats { 221ec94dbc5SRasesh Mody struct brb_stats brb; 22257a304efSRasesh Mody struct eth_stats eth; 223ec94dbc5SRasesh Mody }; 224ec94dbc5SRasesh Mody 22522d07d93SRasesh Mody /*----+------------------------------------------------------------------------ 22622d07d93SRasesh Mody * C | Number and | Ports in| Ports in|2 PHY-s |# of ports|# of engines 22722d07d93SRasesh Mody * h | rate of | team #1 | team #2 |are used|per path | (paths) 22822d07d93SRasesh Mody * i | physical | | | | | enabled 22922d07d93SRasesh Mody * p | ports | | | | | 23022d07d93SRasesh Mody *====+============+=========+=========+========+==========+=================== 23122d07d93SRasesh Mody * BB | 1x100G | This is special mode, where there are actually 2 HW func 232ec94dbc5SRasesh Mody * BB | 2x10/20Gbps| 0,1 | NA | No | 1 | 1 233ec94dbc5SRasesh Mody * BB | 2x40 Gbps | 0,1 | NA | Yes | 1 | 1 234ec94dbc5SRasesh Mody * BB | 2x50Gbps | 0,1 | NA | No | 1 | 1 23522d07d93SRasesh Mody * BB | 4x10Gbps | 0,2 | 1,3 | No | 1/2 | 1,2 (2 is optional) 23622d07d93SRasesh Mody * BB | 4x10Gbps | 0,1 | 2,3 | No | 1/2 | 1,2 (2 is optional) 23722d07d93SRasesh Mody * BB | 4x10Gbps | 0,3 | 1,2 | No | 1/2 | 1,2 (2 is optional) 238ec94dbc5SRasesh Mody * BB | 4x10Gbps | 0,1,2,3 | NA | No | 1 | 1 239ec94dbc5SRasesh Mody * AH | 2x10/20Gbps| 0,1 | NA | NA | 1 | NA 240ec94dbc5SRasesh Mody * AH | 4x10Gbps | 0,1 | 2,3 | NA | 2 | NA 241ec94dbc5SRasesh Mody * AH | 4x10Gbps | 0,2 | 1,3 | NA | 2 | NA 242ec94dbc5SRasesh Mody * AH | 4x10Gbps | 0,3 | 1,2 | NA | 2 | NA 243ec94dbc5SRasesh Mody * AH | 4x10Gbps | 0,1,2,3 | NA | NA | 1 | NA 24422d07d93SRasesh Mody *====+============+=========+=========+========+==========+=================== 245ec94dbc5SRasesh Mody */ 246ec94dbc5SRasesh Mody 247ec94dbc5SRasesh Mody #define CMT_TEAM0 0 248ec94dbc5SRasesh Mody #define CMT_TEAM1 1 249ec94dbc5SRasesh Mody #define CMT_TEAM_MAX 2 250ec94dbc5SRasesh Mody 251ec94dbc5SRasesh Mody struct couple_mode_teaming { 252ec94dbc5SRasesh Mody u8 port_cmt[MCP_GLOB_PORT_MAX]; 253ec94dbc5SRasesh Mody #define PORT_CMT_IN_TEAM (1 << 0) 254ec94dbc5SRasesh Mody 255ec94dbc5SRasesh Mody #define PORT_CMT_PORT_ROLE (1 << 1) 256ec94dbc5SRasesh Mody #define PORT_CMT_PORT_INACTIVE (0 << 1) 257ec94dbc5SRasesh Mody #define PORT_CMT_PORT_ACTIVE (1 << 1) 258ec94dbc5SRasesh Mody 259ec94dbc5SRasesh Mody #define PORT_CMT_TEAM_MASK (1 << 2) 260ec94dbc5SRasesh Mody #define PORT_CMT_TEAM0 (0 << 2) 261ec94dbc5SRasesh Mody #define PORT_CMT_TEAM1 (1 << 2) 262ec94dbc5SRasesh Mody }; 263ec94dbc5SRasesh Mody 26426ae839dSRasesh Mody /************************************** 26526ae839dSRasesh Mody * LLDP and DCBX HSI structures 26626ae839dSRasesh Mody **************************************/ 26726ae839dSRasesh Mody #define LLDP_CHASSIS_ID_STAT_LEN 4 26826ae839dSRasesh Mody #define LLDP_PORT_ID_STAT_LEN 4 26926ae839dSRasesh Mody #define DCBX_MAX_APP_PROTOCOL 32 27026ae839dSRasesh Mody #define MAX_SYSTEM_LLDP_TLV_DATA 32 27126ae839dSRasesh Mody 27226ae839dSRasesh Mody typedef enum _lldp_agent_e { 27326ae839dSRasesh Mody LLDP_NEAREST_BRIDGE = 0, 27426ae839dSRasesh Mody LLDP_NEAREST_NON_TPMR_BRIDGE, 27526ae839dSRasesh Mody LLDP_NEAREST_CUSTOMER_BRIDGE, 27626ae839dSRasesh Mody LLDP_MAX_LLDP_AGENTS 27726ae839dSRasesh Mody } lldp_agent_e; 27826ae839dSRasesh Mody 27926ae839dSRasesh Mody struct lldp_config_params_s { 28026ae839dSRasesh Mody u32 config; 28126ae839dSRasesh Mody #define LLDP_CONFIG_TX_INTERVAL_MASK 0x000000ff 28226ae839dSRasesh Mody #define LLDP_CONFIG_TX_INTERVAL_SHIFT 0 28326ae839dSRasesh Mody #define LLDP_CONFIG_HOLD_MASK 0x00000f00 28426ae839dSRasesh Mody #define LLDP_CONFIG_HOLD_SHIFT 8 28526ae839dSRasesh Mody #define LLDP_CONFIG_MAX_CREDIT_MASK 0x0000f000 28626ae839dSRasesh Mody #define LLDP_CONFIG_MAX_CREDIT_SHIFT 12 28726ae839dSRasesh Mody #define LLDP_CONFIG_ENABLE_RX_MASK 0x40000000 28826ae839dSRasesh Mody #define LLDP_CONFIG_ENABLE_RX_SHIFT 30 28926ae839dSRasesh Mody #define LLDP_CONFIG_ENABLE_TX_MASK 0x80000000 29026ae839dSRasesh Mody #define LLDP_CONFIG_ENABLE_TX_SHIFT 31 29126ae839dSRasesh Mody /* Holds local Chassis ID TLV header, subtype and 9B of payload. 29226ae839dSRasesh Mody * If firtst byte is 0, then we will use default chassis ID 29326ae839dSRasesh Mody */ 29426ae839dSRasesh Mody u32 local_chassis_id[LLDP_CHASSIS_ID_STAT_LEN]; 29526ae839dSRasesh Mody /* Holds local Port ID TLV header, subtype and 9B of payload. 29626ae839dSRasesh Mody * If firtst byte is 0, then we will use default port ID 29726ae839dSRasesh Mody */ 29826ae839dSRasesh Mody u32 local_port_id[LLDP_PORT_ID_STAT_LEN]; 29926ae839dSRasesh Mody }; 30026ae839dSRasesh Mody 30126ae839dSRasesh Mody struct lldp_status_params_s { 30226ae839dSRasesh Mody u32 prefix_seq_num; 30326ae839dSRasesh Mody u32 status; /* TBD */ 304610ccd98SRasesh Mody /* Holds remote Chassis ID TLV header, subtype and 9B of payload. */ 30526ae839dSRasesh Mody u32 peer_chassis_id[LLDP_CHASSIS_ID_STAT_LEN]; 306610ccd98SRasesh Mody /* Holds remote Port ID TLV header, subtype and 9B of payload. */ 30726ae839dSRasesh Mody u32 peer_port_id[LLDP_PORT_ID_STAT_LEN]; 30826ae839dSRasesh Mody u32 suffix_seq_num; 30926ae839dSRasesh Mody }; 31026ae839dSRasesh Mody 31126ae839dSRasesh Mody struct dcbx_ets_feature { 31226ae839dSRasesh Mody u32 flags; 31326ae839dSRasesh Mody #define DCBX_ETS_ENABLED_MASK 0x00000001 31426ae839dSRasesh Mody #define DCBX_ETS_ENABLED_SHIFT 0 31526ae839dSRasesh Mody #define DCBX_ETS_WILLING_MASK 0x00000002 31626ae839dSRasesh Mody #define DCBX_ETS_WILLING_SHIFT 1 31726ae839dSRasesh Mody #define DCBX_ETS_ERROR_MASK 0x00000004 31826ae839dSRasesh Mody #define DCBX_ETS_ERROR_SHIFT 2 31926ae839dSRasesh Mody #define DCBX_ETS_CBS_MASK 0x00000008 32026ae839dSRasesh Mody #define DCBX_ETS_CBS_SHIFT 3 32126ae839dSRasesh Mody #define DCBX_ETS_MAX_TCS_MASK 0x000000f0 32226ae839dSRasesh Mody #define DCBX_ETS_MAX_TCS_SHIFT 4 3230e9c6de3SRasesh Mody #define DCBX_OOO_TC_MASK 0x00000f00 3240e9c6de3SRasesh Mody #define DCBX_OOO_TC_SHIFT 8 32522d07d93SRasesh Mody /* Entries in tc table are orginized that the left most is pri 0, right most is 32622d07d93SRasesh Mody * prio 7 32722d07d93SRasesh Mody */ 32822d07d93SRasesh Mody 32926ae839dSRasesh Mody u32 pri_tc_tbl[1]; 3300e9c6de3SRasesh Mody /* Fixed TCP OOO TC usage is deprecated and used only for driver backward 3310e9c6de3SRasesh Mody * compatibility 3320e9c6de3SRasesh Mody */ 3330e9c6de3SRasesh Mody #define DCBX_TCP_OOO_TC (4) 3340e9c6de3SRasesh Mody #define DCBX_TCP_OOO_K2_4PORT_TC (3) 33522d07d93SRasesh Mody 3360e9c6de3SRasesh Mody #define NIG_ETS_ISCSI_OOO_CLIENT_OFFSET (DCBX_TCP_OOO_TC + 1) 33726ae839dSRasesh Mody #define DCBX_CEE_STRICT_PRIORITY 0xf 33822d07d93SRasesh Mody /* Entries in tc table are orginized that the left most is pri 0, right most is 33922d07d93SRasesh Mody * prio 7 34022d07d93SRasesh Mody */ 34122d07d93SRasesh Mody 34226ae839dSRasesh Mody u32 tc_bw_tbl[2]; 34322d07d93SRasesh Mody /* Entries in tc table are orginized that the left most is pri 0, right most is 34422d07d93SRasesh Mody * prio 7 34522d07d93SRasesh Mody */ 34622d07d93SRasesh Mody 34726ae839dSRasesh Mody u32 tc_tsa_tbl[2]; 34826ae839dSRasesh Mody #define DCBX_ETS_TSA_STRICT 0 34926ae839dSRasesh Mody #define DCBX_ETS_TSA_CBS 1 35026ae839dSRasesh Mody #define DCBX_ETS_TSA_ETS 2 35126ae839dSRasesh Mody }; 35226ae839dSRasesh Mody 35326ae839dSRasesh Mody struct dcbx_app_priority_entry { 35426ae839dSRasesh Mody u32 entry; 35526ae839dSRasesh Mody #define DCBX_APP_PRI_MAP_MASK 0x000000ff 35626ae839dSRasesh Mody #define DCBX_APP_PRI_MAP_SHIFT 0 35726ae839dSRasesh Mody #define DCBX_APP_PRI_0 0x01 35826ae839dSRasesh Mody #define DCBX_APP_PRI_1 0x02 35926ae839dSRasesh Mody #define DCBX_APP_PRI_2 0x04 36026ae839dSRasesh Mody #define DCBX_APP_PRI_3 0x08 36126ae839dSRasesh Mody #define DCBX_APP_PRI_4 0x10 36226ae839dSRasesh Mody #define DCBX_APP_PRI_5 0x20 36326ae839dSRasesh Mody #define DCBX_APP_PRI_6 0x40 36426ae839dSRasesh Mody #define DCBX_APP_PRI_7 0x80 36526ae839dSRasesh Mody #define DCBX_APP_SF_MASK 0x00000300 36626ae839dSRasesh Mody #define DCBX_APP_SF_SHIFT 8 36726ae839dSRasesh Mody #define DCBX_APP_SF_ETHTYPE 0 36826ae839dSRasesh Mody #define DCBX_APP_SF_PORT 1 36922d07d93SRasesh Mody #define DCBX_APP_SF_IEEE_MASK 0x0000f000 37022d07d93SRasesh Mody #define DCBX_APP_SF_IEEE_SHIFT 12 37122d07d93SRasesh Mody #define DCBX_APP_SF_IEEE_RESERVED 0 37222d07d93SRasesh Mody #define DCBX_APP_SF_IEEE_ETHTYPE 1 37322d07d93SRasesh Mody #define DCBX_APP_SF_IEEE_TCP_PORT 2 37422d07d93SRasesh Mody #define DCBX_APP_SF_IEEE_UDP_PORT 3 37522d07d93SRasesh Mody #define DCBX_APP_SF_IEEE_TCP_UDP_PORT 4 37622d07d93SRasesh Mody 37726ae839dSRasesh Mody #define DCBX_APP_PROTOCOL_ID_MASK 0xffff0000 37826ae839dSRasesh Mody #define DCBX_APP_PROTOCOL_ID_SHIFT 16 37926ae839dSRasesh Mody }; 38026ae839dSRasesh Mody 381610ccd98SRasesh Mody 38226ae839dSRasesh Mody /* FW structure in BE */ 38326ae839dSRasesh Mody struct dcbx_app_priority_feature { 38426ae839dSRasesh Mody u32 flags; 38526ae839dSRasesh Mody #define DCBX_APP_ENABLED_MASK 0x00000001 38626ae839dSRasesh Mody #define DCBX_APP_ENABLED_SHIFT 0 38726ae839dSRasesh Mody #define DCBX_APP_WILLING_MASK 0x00000002 38826ae839dSRasesh Mody #define DCBX_APP_WILLING_SHIFT 1 38926ae839dSRasesh Mody #define DCBX_APP_ERROR_MASK 0x00000004 39026ae839dSRasesh Mody #define DCBX_APP_ERROR_SHIFT 2 39126ae839dSRasesh Mody /* Not in use 392610ccd98SRasesh Mody #define DCBX_APP_DEFAULT_PRI_MASK 0x00000f00 393610ccd98SRasesh Mody #define DCBX_APP_DEFAULT_PRI_SHIFT 8 39426ae839dSRasesh Mody */ 39526ae839dSRasesh Mody #define DCBX_APP_MAX_TCS_MASK 0x0000f000 39626ae839dSRasesh Mody #define DCBX_APP_MAX_TCS_SHIFT 12 39726ae839dSRasesh Mody #define DCBX_APP_NUM_ENTRIES_MASK 0x00ff0000 39826ae839dSRasesh Mody #define DCBX_APP_NUM_ENTRIES_SHIFT 16 39926ae839dSRasesh Mody struct dcbx_app_priority_entry app_pri_tbl[DCBX_MAX_APP_PROTOCOL]; 40026ae839dSRasesh Mody }; 40126ae839dSRasesh Mody 40226ae839dSRasesh Mody /* FW structure in BE */ 40326ae839dSRasesh Mody struct dcbx_features { 40426ae839dSRasesh Mody /* PG feature */ 40526ae839dSRasesh Mody struct dcbx_ets_feature ets; 40626ae839dSRasesh Mody /* PFC feature */ 40726ae839dSRasesh Mody u32 pfc; 40826ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_MASK 0x000000ff 40926ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_SHIFT 0 41026ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_0 0x01 41126ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_1 0x02 41226ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_2 0x04 41326ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_3 0x08 41426ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_4 0x10 41526ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_5 0x20 41626ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_6 0x40 41726ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_7 0x80 41826ae839dSRasesh Mody 41926ae839dSRasesh Mody #define DCBX_PFC_FLAGS_MASK 0x0000ff00 42026ae839dSRasesh Mody #define DCBX_PFC_FLAGS_SHIFT 8 42126ae839dSRasesh Mody #define DCBX_PFC_CAPS_MASK 0x00000f00 42226ae839dSRasesh Mody #define DCBX_PFC_CAPS_SHIFT 8 42326ae839dSRasesh Mody #define DCBX_PFC_MBC_MASK 0x00004000 42426ae839dSRasesh Mody #define DCBX_PFC_MBC_SHIFT 14 42526ae839dSRasesh Mody #define DCBX_PFC_WILLING_MASK 0x00008000 42626ae839dSRasesh Mody #define DCBX_PFC_WILLING_SHIFT 15 42726ae839dSRasesh Mody #define DCBX_PFC_ENABLED_MASK 0x00010000 42826ae839dSRasesh Mody #define DCBX_PFC_ENABLED_SHIFT 16 42926ae839dSRasesh Mody #define DCBX_PFC_ERROR_MASK 0x00020000 43026ae839dSRasesh Mody #define DCBX_PFC_ERROR_SHIFT 17 43126ae839dSRasesh Mody 43226ae839dSRasesh Mody /* APP feature */ 43326ae839dSRasesh Mody struct dcbx_app_priority_feature app; 43426ae839dSRasesh Mody }; 43526ae839dSRasesh Mody 43626ae839dSRasesh Mody struct dcbx_local_params { 43726ae839dSRasesh Mody u32 config; 43822d07d93SRasesh Mody #define DCBX_CONFIG_VERSION_MASK 0x00000007 43926ae839dSRasesh Mody #define DCBX_CONFIG_VERSION_SHIFT 0 44026ae839dSRasesh Mody #define DCBX_CONFIG_VERSION_DISABLED 0 44126ae839dSRasesh Mody #define DCBX_CONFIG_VERSION_IEEE 1 44226ae839dSRasesh Mody #define DCBX_CONFIG_VERSION_CEE 2 44322d07d93SRasesh Mody #define DCBX_CONFIG_VERSION_STATIC 4 44426ae839dSRasesh Mody 44526ae839dSRasesh Mody u32 flags; 44626ae839dSRasesh Mody struct dcbx_features features; 44726ae839dSRasesh Mody }; 44826ae839dSRasesh Mody 44926ae839dSRasesh Mody struct dcbx_mib { 45026ae839dSRasesh Mody u32 prefix_seq_num; 45126ae839dSRasesh Mody u32 flags; 45226ae839dSRasesh Mody /* 453610ccd98SRasesh Mody #define DCBX_CONFIG_VERSION_MASK 0x00000007 454610ccd98SRasesh Mody #define DCBX_CONFIG_VERSION_SHIFT 0 455610ccd98SRasesh Mody #define DCBX_CONFIG_VERSION_DISABLED 0 456610ccd98SRasesh Mody #define DCBX_CONFIG_VERSION_IEEE 1 457610ccd98SRasesh Mody #define DCBX_CONFIG_VERSION_CEE 2 458610ccd98SRasesh Mody #define DCBX_CONFIG_VERSION_STATIC 4 45926ae839dSRasesh Mody */ 46026ae839dSRasesh Mody struct dcbx_features features; 46126ae839dSRasesh Mody u32 suffix_seq_num; 46226ae839dSRasesh Mody }; 46326ae839dSRasesh Mody 46426ae839dSRasesh Mody struct lldp_system_tlvs_buffer_s { 46526ae839dSRasesh Mody u16 valid; 46626ae839dSRasesh Mody u16 length; 46726ae839dSRasesh Mody u32 data[MAX_SYSTEM_LLDP_TLV_DATA]; 46826ae839dSRasesh Mody }; 46926ae839dSRasesh Mody 47022d07d93SRasesh Mody struct dcb_dscp_map { 47122d07d93SRasesh Mody u32 flags; 47222d07d93SRasesh Mody #define DCB_DSCP_ENABLE_MASK 0x1 47322d07d93SRasesh Mody #define DCB_DSCP_ENABLE_SHIFT 0 47422d07d93SRasesh Mody #define DCB_DSCP_ENABLE 1 47522d07d93SRasesh Mody u32 dscp_pri_map[8]; 47622d07d93SRasesh Mody }; 47722d07d93SRasesh Mody 478ec94dbc5SRasesh Mody /**************************************/ 479ec94dbc5SRasesh Mody /* */ 480ec94dbc5SRasesh Mody /* P U B L I C G L O B A L */ 481ec94dbc5SRasesh Mody /* */ 482ec94dbc5SRasesh Mody /**************************************/ 483ec94dbc5SRasesh Mody struct public_global { 484ec94dbc5SRasesh Mody u32 max_path; /* 32bit is wasty, but this will be used often */ 48522d07d93SRasesh Mody /* (Global) 32bit is wasty, but this will be used often */ 48622d07d93SRasesh Mody u32 max_ports; 487ec94dbc5SRasesh Mody #define MODE_1P 1 /* TBD - NEED TO THINK OF A BETTER NAME */ 488ec94dbc5SRasesh Mody #define MODE_2P 2 489ec94dbc5SRasesh Mody #define MODE_3P 3 490ec94dbc5SRasesh Mody #define MODE_4P 4 491ec94dbc5SRasesh Mody u32 debug_mb_offset; 492ec94dbc5SRasesh Mody u32 phymod_dbg_mb_offset; 493ec94dbc5SRasesh Mody struct couple_mode_teaming cmt; 494610ccd98SRasesh Mody /* Temperature in Celcius (-255C / +255C), measured every second. */ 495ec94dbc5SRasesh Mody s32 internal_temperature; 496ec94dbc5SRasesh Mody u32 mfw_ver; 497ec94dbc5SRasesh Mody u32 running_bundle_id; 498ec94dbc5SRasesh Mody s32 external_temperature; 49922d07d93SRasesh Mody u32 mdump_reason; 50022d07d93SRasesh Mody #define MDUMP_REASON_INTERNAL_ERROR (1 << 0) 50122d07d93SRasesh Mody #define MDUMP_REASON_EXTERNAL_TRIGGER (1 << 1) 50222d07d93SRasesh Mody #define MDUMP_REASON_DUMP_AGED (1 << 2) 50305a1abcdSRasesh Mody u32 ext_phy_upgrade_fw; 50405a1abcdSRasesh Mody #define EXT_PHY_FW_UPGRADE_STATUS_MASK (0x0000ffff) 50505a1abcdSRasesh Mody #define EXT_PHY_FW_UPGRADE_STATUS_SHIFT (0) 50605a1abcdSRasesh Mody #define EXT_PHY_FW_UPGRADE_STATUS_IN_PROGRESS (1) 50705a1abcdSRasesh Mody #define EXT_PHY_FW_UPGRADE_STATUS_FAILED (2) 50805a1abcdSRasesh Mody #define EXT_PHY_FW_UPGRADE_STATUS_SUCCESS (3) 50905a1abcdSRasesh Mody #define EXT_PHY_FW_UPGRADE_TYPE_MASK (0xffff0000) 51005a1abcdSRasesh Mody #define EXT_PHY_FW_UPGRADE_TYPE_SHIFT (16) 511ec94dbc5SRasesh Mody }; 512ec94dbc5SRasesh Mody 513ec94dbc5SRasesh Mody /**************************************/ 514ec94dbc5SRasesh Mody /* */ 515ec94dbc5SRasesh Mody /* P U B L I C P A T H */ 516ec94dbc5SRasesh Mody /* */ 517ec94dbc5SRasesh Mody /**************************************/ 518ec94dbc5SRasesh Mody 519ec94dbc5SRasesh Mody /**************************************************************************** 520ec94dbc5SRasesh Mody * Shared Memory 2 Region * 521ec94dbc5SRasesh Mody ****************************************************************************/ 522ec94dbc5SRasesh Mody /* The fw_flr_ack is actually built in the following way: */ 523ec94dbc5SRasesh Mody /* 8 bit: PF ack */ 524ec94dbc5SRasesh Mody /* 128 bit: VF ack */ 525ec94dbc5SRasesh Mody /* 8 bit: ios_dis_ack */ 526ec94dbc5SRasesh Mody /* In order to maintain endianity in the mailbox hsi, we want to keep using */ 527ec94dbc5SRasesh Mody /* u32. The fw must have the VF right after the PF since this is how it */ 528ec94dbc5SRasesh Mody /* access arrays(it expects always the VF to reside after the PF, and that */ 529ec94dbc5SRasesh Mody /* makes the calculation much easier for it. ) */ 530ec94dbc5SRasesh Mody /* In order to answer both limitations, and keep the struct small, the code */ 531ec94dbc5SRasesh Mody /* will abuse the structure defined here to achieve the actual partition */ 532ec94dbc5SRasesh Mody /* above */ 533ec94dbc5SRasesh Mody /****************************************************************************/ 534ec94dbc5SRasesh Mody struct fw_flr_mb { 535ec94dbc5SRasesh Mody u32 aggint; 536ec94dbc5SRasesh Mody u32 opgen_addr; 537ec94dbc5SRasesh Mody u32 accum_ack; /* 0..15:PF, 16..207:VF, 256..271:IOV_DIS */ 538ec94dbc5SRasesh Mody #define ACCUM_ACK_PF_BASE 0 539ec94dbc5SRasesh Mody #define ACCUM_ACK_PF_SHIFT 0 540ec94dbc5SRasesh Mody 541ec94dbc5SRasesh Mody #define ACCUM_ACK_VF_BASE 8 542ec94dbc5SRasesh Mody #define ACCUM_ACK_VF_SHIFT 3 543ec94dbc5SRasesh Mody 544ec94dbc5SRasesh Mody #define ACCUM_ACK_IOV_DIS_BASE 256 545ec94dbc5SRasesh Mody #define ACCUM_ACK_IOV_DIS_SHIFT 8 546ec94dbc5SRasesh Mody 547ec94dbc5SRasesh Mody }; 548ec94dbc5SRasesh Mody 549ec94dbc5SRasesh Mody struct public_path { 550ec94dbc5SRasesh Mody struct fw_flr_mb flr_mb; 551ec94dbc5SRasesh Mody /* 552ec94dbc5SRasesh Mody * mcp_vf_disabled is set by the MCP to indicate the driver about VFs 553ec94dbc5SRasesh Mody * which were disabled/flred 554ec94dbc5SRasesh Mody */ 555ec94dbc5SRasesh Mody u32 mcp_vf_disabled[VF_MAX_STATIC / 32]; /* 0x003c */ 556ec94dbc5SRasesh Mody 557ec94dbc5SRasesh Mody /* Reset on mcp reset, and incremented for eveny process kill event. */ 55822d07d93SRasesh Mody u32 process_kill; 559ec94dbc5SRasesh Mody #define PROCESS_KILL_COUNTER_MASK 0x0000ffff 560ec94dbc5SRasesh Mody #define PROCESS_KILL_COUNTER_SHIFT 0 561ec94dbc5SRasesh Mody #define PROCESS_KILL_GLOB_AEU_BIT_MASK 0xffff0000 562ec94dbc5SRasesh Mody #define PROCESS_KILL_GLOB_AEU_BIT_SHIFT 16 563ec94dbc5SRasesh Mody #define GLOBAL_AEU_BIT(aeu_reg_id, aeu_bit) (aeu_reg_id * 32 + aeu_bit) 564ec94dbc5SRasesh Mody }; 565ec94dbc5SRasesh Mody 566ec94dbc5SRasesh Mody /**************************************/ 567ec94dbc5SRasesh Mody /* */ 568ec94dbc5SRasesh Mody /* P U B L I C P O R T */ 569ec94dbc5SRasesh Mody /* */ 570ec94dbc5SRasesh Mody /**************************************/ 571ec94dbc5SRasesh Mody #define FC_NPIV_WWPN_SIZE 8 572ec94dbc5SRasesh Mody #define FC_NPIV_WWNN_SIZE 8 573ec94dbc5SRasesh Mody struct dci_npiv_settings { 574ec94dbc5SRasesh Mody u8 npiv_wwpn[FC_NPIV_WWPN_SIZE]; 575ec94dbc5SRasesh Mody u8 npiv_wwnn[FC_NPIV_WWNN_SIZE]; 576ec94dbc5SRasesh Mody }; 577ec94dbc5SRasesh Mody 578ec94dbc5SRasesh Mody struct dci_fc_npiv_cfg { 579ec94dbc5SRasesh Mody /* hdr used internally by the MFW */ 580ec94dbc5SRasesh Mody u32 hdr; 581ec94dbc5SRasesh Mody u32 num_of_npiv; 582ec94dbc5SRasesh Mody }; 583ec94dbc5SRasesh Mody 584ec94dbc5SRasesh Mody #define MAX_NUMBER_NPIV 64 585ec94dbc5SRasesh Mody struct dci_fc_npiv_tbl { 586ec94dbc5SRasesh Mody struct dci_fc_npiv_cfg fc_npiv_cfg; 587ec94dbc5SRasesh Mody struct dci_npiv_settings settings[MAX_NUMBER_NPIV]; 588ec94dbc5SRasesh Mody }; 589ec94dbc5SRasesh Mody 590ec94dbc5SRasesh Mody /**************************************************************************** 591ec94dbc5SRasesh Mody * Driver <-> FW Mailbox * 592ec94dbc5SRasesh Mody ****************************************************************************/ 593ec94dbc5SRasesh Mody 594ec94dbc5SRasesh Mody struct public_port { 595ec94dbc5SRasesh Mody u32 validity_map; /* 0x0 (4*2 = 0x8) */ 596ec94dbc5SRasesh Mody 597ec94dbc5SRasesh Mody /* validity bits */ 598ec94dbc5SRasesh Mody #define MCP_VALIDITY_PCI_CFG 0x00100000 599ec94dbc5SRasesh Mody #define MCP_VALIDITY_MB 0x00200000 600ec94dbc5SRasesh Mody #define MCP_VALIDITY_DEV_INFO 0x00400000 601ec94dbc5SRasesh Mody #define MCP_VALIDITY_RESERVED 0x00000007 602ec94dbc5SRasesh Mody 603ec94dbc5SRasesh Mody /* One licensing bit should be set */ 60422d07d93SRasesh Mody /* yaniv - tbd ? license */ 60522d07d93SRasesh Mody #define MCP_VALIDITY_LIC_KEY_IN_EFFECT_MASK 0x00000038 606ec94dbc5SRasesh Mody #define MCP_VALIDITY_LIC_MANUF_KEY_IN_EFFECT 0x00000008 607ec94dbc5SRasesh Mody #define MCP_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT 0x00000010 608ec94dbc5SRasesh Mody #define MCP_VALIDITY_LIC_NO_KEY_IN_EFFECT 0x00000020 609ec94dbc5SRasesh Mody 610ec94dbc5SRasesh Mody /* Active MFW */ 611ec94dbc5SRasesh Mody #define MCP_VALIDITY_ACTIVE_MFW_UNKNOWN 0x00000000 612ec94dbc5SRasesh Mody #define MCP_VALIDITY_ACTIVE_MFW_MASK 0x000001c0 613ec94dbc5SRasesh Mody #define MCP_VALIDITY_ACTIVE_MFW_NCSI 0x00000040 614ec94dbc5SRasesh Mody #define MCP_VALIDITY_ACTIVE_MFW_NONE 0x000001c0 615ec94dbc5SRasesh Mody 616ec94dbc5SRasesh Mody u32 link_status; 617ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_UP 0x00000001 618ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001e 619ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (1 << 1) 620ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (2 << 1) 621ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_10G (3 << 1) 622ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_20G (4 << 1) 623ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_40G (5 << 1) 624ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_50G (6 << 1) 625ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_100G (7 << 1) 626ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_25G (8 << 1) 627ec94dbc5SRasesh Mody #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020 628ec94dbc5SRasesh Mody #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040 629ec94dbc5SRasesh Mody #define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080 630ec94dbc5SRasesh Mody #define LINK_STATUS_PFC_ENABLED 0x00000100 631ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200 632ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400 633ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_10G_CAPABLE 0x00000800 634ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_20G_CAPABLE 0x00001000 635ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_40G_CAPABLE 0x00002000 636ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_50G_CAPABLE 0x00004000 637ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_100G_CAPABLE 0x00008000 638ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_25G_CAPABLE 0x00010000 639ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000 640ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0 << 18) 641ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1 << 18) 642ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2 << 18) 643ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3 << 18) 644ec94dbc5SRasesh Mody #define LINK_STATUS_SFP_TX_FAULT 0x00100000 645ec94dbc5SRasesh Mody #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00200000 646ec94dbc5SRasesh Mody #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00400000 647ec94dbc5SRasesh Mody #define LINK_STATUS_RX_SIGNAL_PRESENT 0x00800000 648ec94dbc5SRasesh Mody #define LINK_STATUS_MAC_LOCAL_FAULT 0x01000000 649ec94dbc5SRasesh Mody #define LINK_STATUS_MAC_REMOTE_FAULT 0x02000000 650ec94dbc5SRasesh Mody #define LINK_STATUS_UNSUPPORTED_SPD_REQ 0x04000000 65122d07d93SRasesh Mody #define LINK_STATUS_FEC_MODE_MASK 0x38000000 65222d07d93SRasesh Mody #define LINK_STATUS_FEC_MODE_NONE (0 << 27) 65322d07d93SRasesh Mody #define LINK_STATUS_FEC_MODE_FIRECODE_CL74 (1 << 27) 65422d07d93SRasesh Mody #define LINK_STATUS_FEC_MODE_RS_CL91 (2 << 27) 65505a1abcdSRasesh Mody #define LINK_STATUS_EXT_PHY_LINK_UP 0x40000000 65622d07d93SRasesh Mody 657ec94dbc5SRasesh Mody u32 link_status1; 658ec94dbc5SRasesh Mody u32 ext_phy_fw_version; 65957a304efSRasesh Mody /* Points to struct eth_phy_cfg (For READ-ONLY) */ 66022d07d93SRasesh Mody u32 drv_phy_cfg_addr; 661ec94dbc5SRasesh Mody 662ec94dbc5SRasesh Mody u32 port_stx; 663ec94dbc5SRasesh Mody 664ec94dbc5SRasesh Mody u32 stat_nig_timer; 665ec94dbc5SRasesh Mody 666ec94dbc5SRasesh Mody struct port_mf_cfg port_mf_config; 667ec94dbc5SRasesh Mody struct port_stats stats; 668ec94dbc5SRasesh Mody 669ec94dbc5SRasesh Mody u32 media_type; 670ec94dbc5SRasesh Mody #define MEDIA_UNSPECIFIED 0x0 67122d07d93SRasesh Mody #define MEDIA_SFPP_10G_FIBER 0x1 /* Use MEDIA_MODULE_FIBER instead */ 67222d07d93SRasesh Mody #define MEDIA_XFP_FIBER 0x2 /* Use MEDIA_MODULE_FIBER instead */ 673ec94dbc5SRasesh Mody #define MEDIA_DA_TWINAX 0x3 674ec94dbc5SRasesh Mody #define MEDIA_BASE_T 0x4 67522d07d93SRasesh Mody #define MEDIA_SFP_1G_FIBER 0x5 /* Use MEDIA_MODULE_FIBER instead */ 676ec94dbc5SRasesh Mody #define MEDIA_MODULE_FIBER 0x6 677ec94dbc5SRasesh Mody #define MEDIA_KR 0xf0 678ec94dbc5SRasesh Mody #define MEDIA_NOT_PRESENT 0xff 679ec94dbc5SRasesh Mody 680ec94dbc5SRasesh Mody u32 lfa_status; 681ec94dbc5SRasesh Mody #define LFA_LINK_FLAP_REASON_OFFSET 0 682ec94dbc5SRasesh Mody #define LFA_LINK_FLAP_REASON_MASK 0x000000ff 683ec94dbc5SRasesh Mody #define LFA_NO_REASON (0 << 0) 684ec94dbc5SRasesh Mody #define LFA_LINK_DOWN (1 << 0) 685ec94dbc5SRasesh Mody #define LFA_FORCE_INIT (1 << 1) 686ec94dbc5SRasesh Mody #define LFA_LOOPBACK_MISMATCH (1 << 2) 687ec94dbc5SRasesh Mody #define LFA_SPEED_MISMATCH (1 << 3) 688ec94dbc5SRasesh Mody #define LFA_FLOW_CTRL_MISMATCH (1 << 4) 689ec94dbc5SRasesh Mody #define LFA_ADV_SPEED_MISMATCH (1 << 5) 69031874121SRasesh Mody #define LFA_EEE_MISMATCH (1 << 6) 691*652ee28aSRasesh Mody #define LFA_LINK_MODES_MISMATCH (1 << 7) 692ec94dbc5SRasesh Mody #define LINK_FLAP_AVOIDANCE_COUNT_OFFSET 8 693ec94dbc5SRasesh Mody #define LINK_FLAP_AVOIDANCE_COUNT_MASK 0x0000ff00 694ec94dbc5SRasesh Mody #define LINK_FLAP_COUNT_OFFSET 16 695ec94dbc5SRasesh Mody #define LINK_FLAP_COUNT_MASK 0x00ff0000 696ec94dbc5SRasesh Mody 697ec94dbc5SRasesh Mody u32 link_change_count; 698ec94dbc5SRasesh Mody 69926ae839dSRasesh Mody /* LLDP params */ 70022d07d93SRasesh Mody /* offset: 536 bytes? */ 70126ae839dSRasesh Mody struct lldp_config_params_s lldp_config_params[LLDP_MAX_LLDP_AGENTS]; 70226ae839dSRasesh Mody struct lldp_status_params_s lldp_status_params[LLDP_MAX_LLDP_AGENTS]; 70326ae839dSRasesh Mody struct lldp_system_tlvs_buffer_s system_lldp_tlvs_buf; 70426ae839dSRasesh Mody 70526ae839dSRasesh Mody /* DCBX related MIB */ 70626ae839dSRasesh Mody struct dcbx_local_params local_admin_dcbx_mib; 70726ae839dSRasesh Mody struct dcbx_mib remote_dcbx_mib; 70826ae839dSRasesh Mody struct dcbx_mib operational_dcbx_mib; 70926ae839dSRasesh Mody 710ec94dbc5SRasesh Mody /* FC_NPIV table offset & size in NVRAM value of 0 means not present */ 71122d07d93SRasesh Mody 712ec94dbc5SRasesh Mody u32 fc_npiv_nvram_tbl_addr; 713ec94dbc5SRasesh Mody u32 fc_npiv_nvram_tbl_size; 714ec94dbc5SRasesh Mody u32 transceiver_data; 71557a304efSRasesh Mody #define ETH_TRANSCEIVER_STATE_MASK 0x000000FF 71657a304efSRasesh Mody #define ETH_TRANSCEIVER_STATE_SHIFT 0x00000000 71757a304efSRasesh Mody #define ETH_TRANSCEIVER_STATE_UNPLUGGED 0x00000000 71857a304efSRasesh Mody #define ETH_TRANSCEIVER_STATE_PRESENT 0x00000001 71957a304efSRasesh Mody #define ETH_TRANSCEIVER_STATE_VALID 0x00000003 72057a304efSRasesh Mody #define ETH_TRANSCEIVER_STATE_UPDATING 0x00000008 72157a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MASK 0x0000FF00 72257a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_SHIFT 0x00000008 72357a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_NONE 0x00000000 72457a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_UNKNOWN 0x000000FF 72557a304efSRasesh Mody /* 1G Passive copper cable */ 72657a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_1G_PCC 0x01 72757a304efSRasesh Mody /* 1G Active copper cable */ 72857a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_1G_ACC 0x02 72957a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_1G_LX 0x03 73057a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_1G_SX 0x04 73157a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_10G_SR 0x05 73257a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_10G_LR 0x06 73357a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_10G_LRM 0x07 73457a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_10G_ER 0x08 73557a304efSRasesh Mody /* 10G Passive copper cable */ 73657a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_10G_PCC 0x09 73757a304efSRasesh Mody /* 10G Active copper cable */ 73857a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_10G_ACC 0x0a 73957a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_XLPPI 0x0b 74057a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_40G_LR4 0x0c 74157a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_40G_SR4 0x0d 74257a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_40G_CR4 0x0e 743ababb520SRasesh Mody /* Active optical cable */ 744ababb520SRasesh Mody #define ETH_TRANSCEIVER_TYPE_100G_AOC 0x0f 74557a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_100G_SR4 0x10 74657a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_100G_LR4 0x11 74757a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_100G_ER4 0x12 748ababb520SRasesh Mody /* Active copper cable */ 749ababb520SRasesh Mody #define ETH_TRANSCEIVER_TYPE_100G_ACC 0x13 75057a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_100G_CR4 0x14 75157a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_4x10G_SR 0x15 75257a304efSRasesh Mody /* 25G Passive copper cable - short */ 75357a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_CA_N 0x16 75457a304efSRasesh Mody /* 25G Active copper cable - short */ 75557a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_ACC_S 0x17 75657a304efSRasesh Mody /* 25G Passive copper cable - medium */ 75757a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_CA_S 0x18 75857a304efSRasesh Mody /* 25G Active copper cable - medium */ 75957a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_ACC_M 0x19 76057a304efSRasesh Mody /* 25G Passive copper cable - long */ 76157a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_CA_L 0x1a 76257a304efSRasesh Mody /* 25G Active copper cable - long */ 76357a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_ACC_L 0x1b 76457a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_SR 0x1c 76557a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_LR 0x1d 76657a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_AOC 0x1e 767ec94dbc5SRasesh Mody 76857a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_4x10G 0x1f 76957a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_4x25G_CR 0x20 77057a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_SR 0x30 77157a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_CR 0x31 77257a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_LR 0x32 77357a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_SR 0x33 77457a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_CR 0x34 77557a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_LR 0x35 77657a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_AOC 0x36 77757a304efSRasesh Mody u32 wol_info; 77857a304efSRasesh Mody u32 wol_pkt_len; 77957a304efSRasesh Mody u32 wol_pkt_details; 78022d07d93SRasesh Mody struct dcb_dscp_map dcb_dscp_map; 78105a1abcdSRasesh Mody 78205a1abcdSRasesh Mody u32 eee_status; 78331874121SRasesh Mody /* Set when EEE negotiation is complete. */ 78431874121SRasesh Mody #define EEE_ACTIVE_BIT (1 << 0) 78531874121SRasesh Mody 78631874121SRasesh Mody /* Shows the Local Device EEE capabilities */ 78731874121SRasesh Mody #define EEE_LD_ADV_STATUS_MASK 0x000000f0 78831874121SRasesh Mody #define EEE_LD_ADV_STATUS_SHIFT 4 78905a1abcdSRasesh Mody #define EEE_1G_ADV (1 << 1) 79005a1abcdSRasesh Mody #define EEE_10G_ADV (1 << 2) 79131874121SRasesh Mody /* Same values as in EEE_LD_ADV, but for Link Parter */ 79231874121SRasesh Mody #define EEE_LP_ADV_STATUS_MASK 0x00000f00 79331874121SRasesh Mody #define EEE_LP_ADV_STATUS_SHIFT 8 79405a1abcdSRasesh Mody 79505a1abcdSRasesh Mody u32 eee_remote; /* Used for EEE in LLDP */ 79605a1abcdSRasesh Mody #define EEE_REMOTE_TW_TX_MASK 0x0000ffff 79705a1abcdSRasesh Mody #define EEE_REMOTE_TW_TX_SHIFT 0 79805a1abcdSRasesh Mody #define EEE_REMOTE_TW_RX_MASK 0xffff0000 79905a1abcdSRasesh Mody #define EEE_REMOTE_TW_RX_SHIFT 16 80031874121SRasesh Mody 80131874121SRasesh Mody u32 module_info; 80231874121SRasesh Mody #define ETH_TRANSCEIVER_MONITORING_TYPE_MASK 0x000000FF 80331874121SRasesh Mody #define ETH_TRANSCEIVER_MONITORING_TYPE_OFFSET 0 80431874121SRasesh Mody #define ETH_TRANSCEIVER_ADDR_CHNG_REQUIRED (1 << 2) 80531874121SRasesh Mody #define ETH_TRANSCEIVER_RCV_PWR_MEASURE_TYPE (1 << 3) 80631874121SRasesh Mody #define ETH_TRANSCEIVER_EXTERNALLY_CALIBRATED (1 << 4) 80731874121SRasesh Mody #define ETH_TRANSCEIVER_INTERNALLY_CALIBRATED (1 << 5) 80831874121SRasesh Mody #define ETH_TRANSCEIVER_HAS_DIAGNOSTIC (1 << 6) 80931874121SRasesh Mody #define ETH_TRANSCEIVER_IDENT_MASK 0x0000ff00 81031874121SRasesh Mody #define ETH_TRANSCEIVER_IDENT_OFFSET 8 811ec94dbc5SRasesh Mody }; 812ec94dbc5SRasesh Mody 813ec94dbc5SRasesh Mody /**************************************/ 814ec94dbc5SRasesh Mody /* */ 815ec94dbc5SRasesh Mody /* P U B L I C F U N C */ 816ec94dbc5SRasesh Mody /* */ 817ec94dbc5SRasesh Mody /**************************************/ 818ec94dbc5SRasesh Mody 819ec94dbc5SRasesh Mody struct public_func { 82022d07d93SRasesh Mody u32 iscsi_boot_signature; 82122d07d93SRasesh Mody u32 iscsi_boot_block_offset; 822ec94dbc5SRasesh Mody 823ec94dbc5SRasesh Mody /* MTU size per funciton is needed for the OV feature */ 824ec94dbc5SRasesh Mody u32 mtu_size; 825ec94dbc5SRasesh Mody /* 9 entires for the C2S PCP map for each inner VLAN PCP + 1 default */ 826610ccd98SRasesh Mody 827ec94dbc5SRasesh Mody /* For PCP values 0-3 use the map lower */ 828ec94dbc5SRasesh Mody /* 0xFF000000 - PCP 0, 0x00FF0000 - PCP 1, 829ec94dbc5SRasesh Mody * 0x0000FF00 - PCP 2, 0x000000FF PCP 3 830ec94dbc5SRasesh Mody */ 831ec94dbc5SRasesh Mody u32 c2s_pcp_map_lower; 832ec94dbc5SRasesh Mody /* For PCP values 4-7 use the map upper */ 833ec94dbc5SRasesh Mody /* 0xFF000000 - PCP 4, 0x00FF0000 - PCP 5, 834ec94dbc5SRasesh Mody * 0x0000FF00 - PCP 6, 0x000000FF PCP 7 835ec94dbc5SRasesh Mody */ 836ec94dbc5SRasesh Mody u32 c2s_pcp_map_upper; 837ec94dbc5SRasesh Mody 838ec94dbc5SRasesh Mody /* For PCP default value get the MSB byte of the map default */ 839ec94dbc5SRasesh Mody u32 c2s_pcp_map_default; 840ec94dbc5SRasesh Mody 841ec94dbc5SRasesh Mody u32 reserved[4]; 842ec94dbc5SRasesh Mody 843ec94dbc5SRasesh Mody /* replace old mf_cfg */ 844ec94dbc5SRasesh Mody u32 config; 845ec94dbc5SRasesh Mody /* E/R/I/D */ 846ec94dbc5SRasesh Mody /* function 0 of each port cannot be hidden */ 847ec94dbc5SRasesh Mody #define FUNC_MF_CFG_FUNC_HIDE 0x00000001 848ec94dbc5SRasesh Mody #define FUNC_MF_CFG_PAUSE_ON_HOST_RING 0x00000002 849ec94dbc5SRasesh Mody #define FUNC_MF_CFG_PAUSE_ON_HOST_RING_SHIFT 0x00000001 850ec94dbc5SRasesh Mody 851610ccd98SRasesh Mody 852ec94dbc5SRasesh Mody #define FUNC_MF_CFG_PROTOCOL_MASK 0x000000f0 853ec94dbc5SRasesh Mody #define FUNC_MF_CFG_PROTOCOL_SHIFT 4 854ec94dbc5SRasesh Mody #define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000000 85522d07d93SRasesh Mody #define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000010 85622d07d93SRasesh Mody #define FUNC_MF_CFG_PROTOCOL_FCOE 0x00000020 85722d07d93SRasesh Mody #define FUNC_MF_CFG_PROTOCOL_ROCE 0x00000030 85822d07d93SRasesh Mody #define FUNC_MF_CFG_PROTOCOL_MAX 0x00000030 859ec94dbc5SRasesh Mody 860ec94dbc5SRasesh Mody /* MINBW, MAXBW */ 861ec94dbc5SRasesh Mody /* value range - 0..100, increments in 1 % */ 862ec94dbc5SRasesh Mody #define FUNC_MF_CFG_MIN_BW_MASK 0x0000ff00 863ec94dbc5SRasesh Mody #define FUNC_MF_CFG_MIN_BW_SHIFT 8 864ec94dbc5SRasesh Mody #define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000 865ec94dbc5SRasesh Mody #define FUNC_MF_CFG_MAX_BW_MASK 0x00ff0000 866ec94dbc5SRasesh Mody #define FUNC_MF_CFG_MAX_BW_SHIFT 16 867ec94dbc5SRasesh Mody #define FUNC_MF_CFG_MAX_BW_DEFAULT 0x00640000 868ec94dbc5SRasesh Mody 869ec94dbc5SRasesh Mody u32 status; 870ec94dbc5SRasesh Mody #define FUNC_STATUS_VLINK_DOWN 0x00000001 871ec94dbc5SRasesh Mody 872ec94dbc5SRasesh Mody u32 mac_upper; /* MAC */ 873ec94dbc5SRasesh Mody #define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff 874ec94dbc5SRasesh Mody #define FUNC_MF_CFG_UPPERMAC_SHIFT 0 875ec94dbc5SRasesh Mody #define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK 876ec94dbc5SRasesh Mody u32 mac_lower; 877ec94dbc5SRasesh Mody #define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff 878ec94dbc5SRasesh Mody 87922d07d93SRasesh Mody u32 fcoe_wwn_port_name_upper; 88022d07d93SRasesh Mody u32 fcoe_wwn_port_name_lower; 88122d07d93SRasesh Mody 88222d07d93SRasesh Mody u32 fcoe_wwn_node_name_upper; 88322d07d93SRasesh Mody u32 fcoe_wwn_node_name_lower; 884ec94dbc5SRasesh Mody 885ec94dbc5SRasesh Mody u32 ovlan_stag; /* tags */ 886ec94dbc5SRasesh Mody #define FUNC_MF_CFG_OV_STAG_MASK 0x0000ffff 887ec94dbc5SRasesh Mody #define FUNC_MF_CFG_OV_STAG_SHIFT 0 888ec94dbc5SRasesh Mody #define FUNC_MF_CFG_OV_STAG_DEFAULT FUNC_MF_CFG_OV_STAG_MASK 889ec94dbc5SRasesh Mody 890ec94dbc5SRasesh Mody u32 pf_allocation; /* vf per pf */ 891ec94dbc5SRasesh Mody 892ec94dbc5SRasesh Mody u32 preserve_data; /* Will be used bt CCM */ 893ec94dbc5SRasesh Mody 894ec94dbc5SRasesh Mody u32 driver_last_activity_ts; 895ec94dbc5SRasesh Mody 896ec94dbc5SRasesh Mody /* 897ec94dbc5SRasesh Mody * drv_ack_vf_disabled is set by the PF driver to ack handled disabled 898ec94dbc5SRasesh Mody * VFs 899ec94dbc5SRasesh Mody */ 900ec94dbc5SRasesh Mody u32 drv_ack_vf_disabled[VF_MAX_STATIC / 32]; /* 0x0044 */ 901ec94dbc5SRasesh Mody 902ec94dbc5SRasesh Mody u32 drv_id; 903ec94dbc5SRasesh Mody #define DRV_ID_PDA_COMP_VER_MASK 0x0000ffff 904ec94dbc5SRasesh Mody #define DRV_ID_PDA_COMP_VER_SHIFT 0 905ec94dbc5SRasesh Mody 9060b6bf70dSRasesh Mody #define LOAD_REQ_HSI_VERSION 2 907ec94dbc5SRasesh Mody #define DRV_ID_MCP_HSI_VER_MASK 0x00ff0000 908ec94dbc5SRasesh Mody #define DRV_ID_MCP_HSI_VER_SHIFT 16 9090b6bf70dSRasesh Mody #define DRV_ID_MCP_HSI_VER_CURRENT (LOAD_REQ_HSI_VERSION << \ 9100b6bf70dSRasesh Mody DRV_ID_MCP_HSI_VER_SHIFT) 911ec94dbc5SRasesh Mody 912ec94dbc5SRasesh Mody #define DRV_ID_DRV_TYPE_MASK 0x7f000000 913ec94dbc5SRasesh Mody #define DRV_ID_DRV_TYPE_SHIFT 24 914ec94dbc5SRasesh Mody #define DRV_ID_DRV_TYPE_UNKNOWN (0 << DRV_ID_DRV_TYPE_SHIFT) 915ec94dbc5SRasesh Mody #define DRV_ID_DRV_TYPE_LINUX (1 << DRV_ID_DRV_TYPE_SHIFT) 916ec94dbc5SRasesh Mody #define DRV_ID_DRV_TYPE_WINDOWS (2 << DRV_ID_DRV_TYPE_SHIFT) 917ec94dbc5SRasesh Mody #define DRV_ID_DRV_TYPE_DIAG (3 << DRV_ID_DRV_TYPE_SHIFT) 918ec94dbc5SRasesh Mody #define DRV_ID_DRV_TYPE_PREBOOT (4 << DRV_ID_DRV_TYPE_SHIFT) 919ec94dbc5SRasesh Mody #define DRV_ID_DRV_TYPE_SOLARIS (5 << DRV_ID_DRV_TYPE_SHIFT) 920ec94dbc5SRasesh Mody #define DRV_ID_DRV_TYPE_VMWARE (6 << DRV_ID_DRV_TYPE_SHIFT) 921ec94dbc5SRasesh Mody #define DRV_ID_DRV_TYPE_FREEBSD (7 << DRV_ID_DRV_TYPE_SHIFT) 922ec94dbc5SRasesh Mody #define DRV_ID_DRV_TYPE_AIX (8 << DRV_ID_DRV_TYPE_SHIFT) 923ec94dbc5SRasesh Mody 924ec94dbc5SRasesh Mody #define DRV_ID_DRV_INIT_HW_MASK 0x80000000 925ec94dbc5SRasesh Mody #define DRV_ID_DRV_INIT_HW_SHIFT 31 926ec94dbc5SRasesh Mody #define DRV_ID_DRV_INIT_HW_FLAG (1 << DRV_ID_DRV_INIT_HW_SHIFT) 927ec94dbc5SRasesh Mody }; 928ec94dbc5SRasesh Mody 929ec94dbc5SRasesh Mody /**************************************/ 930ec94dbc5SRasesh Mody /* */ 931ec94dbc5SRasesh Mody /* P U B L I C M B */ 932ec94dbc5SRasesh Mody /* */ 933ec94dbc5SRasesh Mody /**************************************/ 934ec94dbc5SRasesh Mody /* This is the only section that the driver can write to, and each */ 935ec94dbc5SRasesh Mody /* Basically each driver request to set feature parameters, 936ec94dbc5SRasesh Mody * will be done using a different command, which will be linked 937ec94dbc5SRasesh Mody * to a specific data structure from the union below. 938ec94dbc5SRasesh Mody * For huge strucuture, the common blank structure should be used. 939ec94dbc5SRasesh Mody */ 940ec94dbc5SRasesh Mody 941ec94dbc5SRasesh Mody struct mcp_mac { 942ec94dbc5SRasesh Mody u32 mac_upper; /* Upper 16 bits are always zeroes */ 943ec94dbc5SRasesh Mody u32 mac_lower; 944ec94dbc5SRasesh Mody }; 945ec94dbc5SRasesh Mody 946ec94dbc5SRasesh Mody struct mcp_val64 { 947ec94dbc5SRasesh Mody u32 lo; 948ec94dbc5SRasesh Mody u32 hi; 949ec94dbc5SRasesh Mody }; 950ec94dbc5SRasesh Mody 951ec94dbc5SRasesh Mody struct mcp_file_att { 952ec94dbc5SRasesh Mody u32 nvm_start_addr; 953ec94dbc5SRasesh Mody u32 len; 954ec94dbc5SRasesh Mody }; 955ec94dbc5SRasesh Mody 956252b88b5SHarish Patil struct bist_nvm_image_att { 957252b88b5SHarish Patil u32 return_code; 958252b88b5SHarish Patil u32 image_type; /* Image type */ 959252b88b5SHarish Patil u32 nvm_start_addr; /* NVM address of the image */ 960252b88b5SHarish Patil u32 len; /* Include CRC */ 961252b88b5SHarish Patil }; 962252b88b5SHarish Patil 963ec94dbc5SRasesh Mody #define MCP_DRV_VER_STR_SIZE 16 964ec94dbc5SRasesh Mody #define MCP_DRV_VER_STR_SIZE_DWORD (MCP_DRV_VER_STR_SIZE / sizeof(u32)) 965ec94dbc5SRasesh Mody #define MCP_DRV_NVM_BUF_LEN 32 966ec94dbc5SRasesh Mody struct drv_version_stc { 967ec94dbc5SRasesh Mody u32 version; 968ec94dbc5SRasesh Mody u8 name[MCP_DRV_VER_STR_SIZE - 4]; 969ec94dbc5SRasesh Mody }; 970ec94dbc5SRasesh Mody 971ec94dbc5SRasesh Mody /* statistics for ncsi */ 972ec94dbc5SRasesh Mody struct lan_stats_stc { 973ec94dbc5SRasesh Mody u64 ucast_rx_pkts; 974ec94dbc5SRasesh Mody u64 ucast_tx_pkts; 975ec94dbc5SRasesh Mody u32 fcs_err; 976ec94dbc5SRasesh Mody u32 rserved; 977ec94dbc5SRasesh Mody }; 978ec94dbc5SRasesh Mody 97922d07d93SRasesh Mody struct fcoe_stats_stc { 98022d07d93SRasesh Mody u64 rx_pkts; 98122d07d93SRasesh Mody u64 tx_pkts; 98222d07d93SRasesh Mody u32 fcs_err; 98322d07d93SRasesh Mody u32 login_failure; 98422d07d93SRasesh Mody }; 98522d07d93SRasesh Mody 98622d07d93SRasesh Mody struct iscsi_stats_stc { 98722d07d93SRasesh Mody u64 rx_pdus; 98822d07d93SRasesh Mody u64 tx_pdus; 98922d07d93SRasesh Mody u64 rx_bytes; 99022d07d93SRasesh Mody u64 tx_bytes; 99122d07d93SRasesh Mody }; 99222d07d93SRasesh Mody 99322d07d93SRasesh Mody struct rdma_stats_stc { 99422d07d93SRasesh Mody u64 rx_pkts; 99522d07d93SRasesh Mody u64 tx_pkts; 99622d07d93SRasesh Mody u64 rx_bytes; 99722d07d93SRasesh Mody u64 tx_bytes; 99822d07d93SRasesh Mody }; 99922d07d93SRasesh Mody 1000ec94dbc5SRasesh Mody struct ocbb_data_stc { 1001ec94dbc5SRasesh Mody u32 ocbb_host_addr; 1002ec94dbc5SRasesh Mody u32 ocsd_host_addr; 1003ec94dbc5SRasesh Mody u32 ocsd_req_update_interval; 1004ec94dbc5SRasesh Mody }; 1005ec94dbc5SRasesh Mody 1006252b88b5SHarish Patil #define MAX_NUM_OF_SENSORS 7 1007252b88b5SHarish Patil #define MFW_SENSOR_LOCATION_INTERNAL 1 1008252b88b5SHarish Patil #define MFW_SENSOR_LOCATION_EXTERNAL 2 1009252b88b5SHarish Patil #define MFW_SENSOR_LOCATION_SFP 3 1010252b88b5SHarish Patil 1011252b88b5SHarish Patil #define SENSOR_LOCATION_SHIFT 0 1012252b88b5SHarish Patil #define SENSOR_LOCATION_MASK 0x000000ff 1013252b88b5SHarish Patil #define THRESHOLD_HIGH_SHIFT 8 1014252b88b5SHarish Patil #define THRESHOLD_HIGH_MASK 0x0000ff00 1015252b88b5SHarish Patil #define CRITICAL_TEMPERATURE_SHIFT 16 1016252b88b5SHarish Patil #define CRITICAL_TEMPERATURE_MASK 0x00ff0000 1017252b88b5SHarish Patil #define CURRENT_TEMP_SHIFT 24 1018252b88b5SHarish Patil #define CURRENT_TEMP_MASK 0xff000000 1019252b88b5SHarish Patil struct temperature_status_stc { 1020252b88b5SHarish Patil u32 num_of_sensors; 1021252b88b5SHarish Patil u32 sensor[MAX_NUM_OF_SENSORS]; 1022252b88b5SHarish Patil }; 1023252b88b5SHarish Patil 102422d07d93SRasesh Mody /* crash dump configuration header */ 102522d07d93SRasesh Mody struct mdump_config_stc { 102622d07d93SRasesh Mody u32 version; 102722d07d93SRasesh Mody u32 config; 102822d07d93SRasesh Mody u32 epoc; 102922d07d93SRasesh Mody u32 num_of_logs; 103022d07d93SRasesh Mody u32 valid_logs; 103122d07d93SRasesh Mody }; 103222d07d93SRasesh Mody 1033252b88b5SHarish Patil enum resource_id_enum { 1034252b88b5SHarish Patil RESOURCE_NUM_SB_E = 0, 1035252b88b5SHarish Patil RESOURCE_NUM_L2_QUEUE_E = 1, 1036252b88b5SHarish Patil RESOURCE_NUM_VPORT_E = 2, 1037252b88b5SHarish Patil RESOURCE_NUM_VMQ_E = 3, 103822d07d93SRasesh Mody /* Not a real resource!! it's a factor used to calculate others */ 1039252b88b5SHarish Patil RESOURCE_FACTOR_NUM_RSS_PF_E = 4, 104022d07d93SRasesh Mody /* Not a real resource!! it's a factor used to calculate others */ 1041252b88b5SHarish Patil RESOURCE_FACTOR_RSS_PER_VF_E = 5, 1042252b88b5SHarish Patil RESOURCE_NUM_RL_E = 6, 1043252b88b5SHarish Patil RESOURCE_NUM_PQ_E = 7, 1044252b88b5SHarish Patil RESOURCE_NUM_VF_E = 8, 1045252b88b5SHarish Patil RESOURCE_VFC_FILTER_E = 9, 1046252b88b5SHarish Patil RESOURCE_ILT_E = 10, 1047252b88b5SHarish Patil RESOURCE_CQS_E = 11, 1048252b88b5SHarish Patil RESOURCE_GFT_PROFILES_E = 12, 1049252b88b5SHarish Patil RESOURCE_NUM_TC_E = 13, 1050252b88b5SHarish Patil RESOURCE_NUM_RSS_ENGINES_E = 14, 1051252b88b5SHarish Patil RESOURCE_LL2_QUEUE_E = 15, 1052252b88b5SHarish Patil RESOURCE_RDMA_STATS_QUEUE_E = 16, 1053619618b9SRasesh Mody RESOURCE_BDQ_E = 17, 1054252b88b5SHarish Patil RESOURCE_MAX_NUM, 1055252b88b5SHarish Patil RESOURCE_NUM_INVALID = 0xFFFFFFFF 1056252b88b5SHarish Patil }; 1057252b88b5SHarish Patil 1058252b88b5SHarish Patil /* Resource ID is to be filled by the driver in the MB request 1059252b88b5SHarish Patil * Size, offset & flags to be filled by the MFW in the MB response 1060252b88b5SHarish Patil */ 1061252b88b5SHarish Patil struct resource_info { 1062252b88b5SHarish Patil enum resource_id_enum res_id; 1063252b88b5SHarish Patil u32 size; /* number of allocated resources */ 1064252b88b5SHarish Patil u32 offset; /* Offset of the 1st resource */ 1065252b88b5SHarish Patil u32 vf_size; 1066252b88b5SHarish Patil u32 vf_offset; 1067252b88b5SHarish Patil u32 flags; 1068252b88b5SHarish Patil #define RESOURCE_ELEMENT_STRICT (1 << 0) 1069252b88b5SHarish Patil }; 1070252b88b5SHarish Patil 10710b6bf70dSRasesh Mody #define DRV_ROLE_NONE 0 10720b6bf70dSRasesh Mody #define DRV_ROLE_PREBOOT 1 10730b6bf70dSRasesh Mody #define DRV_ROLE_OS 2 10740b6bf70dSRasesh Mody #define DRV_ROLE_KDUMP 3 10750b6bf70dSRasesh Mody 10760b6bf70dSRasesh Mody struct load_req_stc { 10770b6bf70dSRasesh Mody u32 drv_ver_0; 10780b6bf70dSRasesh Mody u32 drv_ver_1; 10790b6bf70dSRasesh Mody u32 fw_ver; 10800b6bf70dSRasesh Mody u32 misc0; 10810b6bf70dSRasesh Mody #define LOAD_REQ_ROLE_MASK 0x000000FF 10820b6bf70dSRasesh Mody #define LOAD_REQ_ROLE_SHIFT 0 10830b6bf70dSRasesh Mody #define LOAD_REQ_LOCK_TO_MASK 0x0000FF00 1084f6c63e39SRasesh Mody #define LOAD_REQ_LOCK_TO_SHIFT 8 10850b6bf70dSRasesh Mody #define LOAD_REQ_LOCK_TO_DEFAULT 0 10860b6bf70dSRasesh Mody #define LOAD_REQ_LOCK_TO_NONE 255 10870b6bf70dSRasesh Mody #define LOAD_REQ_FORCE_MASK 0x000F0000 1088f6c63e39SRasesh Mody #define LOAD_REQ_FORCE_SHIFT 16 10890b6bf70dSRasesh Mody #define LOAD_REQ_FORCE_NONE 0 10900b6bf70dSRasesh Mody #define LOAD_REQ_FORCE_PF 1 10910b6bf70dSRasesh Mody #define LOAD_REQ_FORCE_ALL 2 10920b6bf70dSRasesh Mody #define LOAD_REQ_FLAGS0_MASK 0x00F00000 1093f6c63e39SRasesh Mody #define LOAD_REQ_FLAGS0_SHIFT 20 10940b6bf70dSRasesh Mody #define LOAD_REQ_FLAGS0_AVOID_RESET (0x1 << 0) 10950b6bf70dSRasesh Mody }; 10960b6bf70dSRasesh Mody 10970b6bf70dSRasesh Mody struct load_rsp_stc { 10980b6bf70dSRasesh Mody u32 drv_ver_0; 10990b6bf70dSRasesh Mody u32 drv_ver_1; 11000b6bf70dSRasesh Mody u32 fw_ver; 11010b6bf70dSRasesh Mody u32 misc0; 11020b6bf70dSRasesh Mody #define LOAD_RSP_ROLE_MASK 0x000000FF 11030b6bf70dSRasesh Mody #define LOAD_RSP_ROLE_SHIFT 0 11040b6bf70dSRasesh Mody #define LOAD_RSP_HSI_MASK 0x0000FF00 11050b6bf70dSRasesh Mody #define LOAD_RSP_HSI_SHIFT 8 11060b6bf70dSRasesh Mody #define LOAD_RSP_FLAGS0_MASK 0x000F0000 11070b6bf70dSRasesh Mody #define LOAD_RSP_FLAGS0_SHIFT 16 11080b6bf70dSRasesh Mody #define LOAD_RSP_FLAGS0_DRV_EXISTS (0x1 << 0) 11090b6bf70dSRasesh Mody }; 11100b6bf70dSRasesh Mody 1111ec94dbc5SRasesh Mody union drv_union_data { 1112ec94dbc5SRasesh Mody struct mcp_mac wol_mac; /* UNLOAD_DONE */ 1113ec94dbc5SRasesh Mody 111422d07d93SRasesh Mody /* This configuration should be set by the driver for the LINK_SET command. */ 111522d07d93SRasesh Mody 111657a304efSRasesh Mody struct eth_phy_cfg drv_phy_cfg; 1117ec94dbc5SRasesh Mody 1118ec94dbc5SRasesh Mody struct mcp_val64 val64; /* For PHY / AVS commands */ 1119ec94dbc5SRasesh Mody 1120ec94dbc5SRasesh Mody u8 raw_data[MCP_DRV_NVM_BUF_LEN]; 1121ec94dbc5SRasesh Mody 1122ec94dbc5SRasesh Mody struct mcp_file_att file_att; 1123ec94dbc5SRasesh Mody 1124ec94dbc5SRasesh Mody u32 ack_vf_disabled[VF_MAX_STATIC / 32]; 1125ec94dbc5SRasesh Mody 1126ec94dbc5SRasesh Mody struct drv_version_stc drv_version; 1127ec94dbc5SRasesh Mody 1128ec94dbc5SRasesh Mody struct lan_stats_stc lan_stats; 112922d07d93SRasesh Mody struct fcoe_stats_stc fcoe_stats; 1130613949ffSRasesh Mody struct iscsi_stats_stc iscsi_stats; 113122d07d93SRasesh Mody struct rdma_stats_stc rdma_stats; 1132ec94dbc5SRasesh Mody struct ocbb_data_stc ocbb_info; 1133252b88b5SHarish Patil struct temperature_status_stc temp_info; 1134252b88b5SHarish Patil struct resource_info resource; 1135252b88b5SHarish Patil struct bist_nvm_image_att nvm_image_att; 113622d07d93SRasesh Mody struct mdump_config_stc mdump_config; 113705a1abcdSRasesh Mody u32 dword; 11380b6bf70dSRasesh Mody 11390b6bf70dSRasesh Mody struct load_req_stc load_req; 11400b6bf70dSRasesh Mody struct load_rsp_stc load_rsp; 1141ec94dbc5SRasesh Mody /* ... */ 1142ec94dbc5SRasesh Mody }; 1143ec94dbc5SRasesh Mody 1144ec94dbc5SRasesh Mody struct public_drv_mb { 1145ec94dbc5SRasesh Mody u32 drv_mb_header; 1146ec94dbc5SRasesh Mody #define DRV_MSG_CODE_MASK 0xffff0000 1147ec94dbc5SRasesh Mody #define DRV_MSG_CODE_LOAD_REQ 0x10000000 1148ec94dbc5SRasesh Mody #define DRV_MSG_CODE_LOAD_DONE 0x11000000 1149ec94dbc5SRasesh Mody #define DRV_MSG_CODE_INIT_HW 0x12000000 11500b6bf70dSRasesh Mody #define DRV_MSG_CODE_CANCEL_LOAD_REQ 0x13000000 1151ec94dbc5SRasesh Mody #define DRV_MSG_CODE_UNLOAD_REQ 0x20000000 1152ec94dbc5SRasesh Mody #define DRV_MSG_CODE_UNLOAD_DONE 0x21000000 1153ec94dbc5SRasesh Mody #define DRV_MSG_CODE_INIT_PHY 0x22000000 1154ec94dbc5SRasesh Mody /* Params - FORCE - Reinitialize the link regardless of LFA */ 1155ec94dbc5SRasesh Mody /* - DONT_CARE - Don't flap the link if up */ 1156ec94dbc5SRasesh Mody #define DRV_MSG_CODE_LINK_RESET 0x23000000 1157ec94dbc5SRasesh Mody 115826ae839dSRasesh Mody /* Vitaly: LLDP commands */ 115926ae839dSRasesh Mody #define DRV_MSG_CODE_SET_LLDP 0x24000000 116026ae839dSRasesh Mody #define DRV_MSG_CODE_SET_DCBX 0x25000000 1161ec94dbc5SRasesh Mody /* OneView feature driver HSI*/ 1162ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_CURR_CFG 0x26000000 1163ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_BUS_NUM 0x27000000 1164ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_BOOT_PROGRESS 0x28000000 1165ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_STORM_FW_VER 0x29000000 11664cf46f14SRasesh Mody #define DRV_MSG_CODE_NIG_DRAIN 0x30000000 1167ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE 0x31000000 1168ec94dbc5SRasesh Mody #define DRV_MSG_CODE_BW_UPDATE_ACK 0x32000000 1169ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_MTU 0x33000000 117022d07d93SRasesh Mody /* DRV_MB Param: driver version supp, FW_MB param: MFW version supp, 117122d07d93SRasesh Mody * data: struct resource_info 117222d07d93SRasesh Mody */ 1173252b88b5SHarish Patil #define DRV_MSG_GET_RESOURCE_ALLOC_MSG 0x34000000 11744cf46f14SRasesh Mody #define DRV_MSG_SET_RESOURCE_VALUE_MSG 0x35000000 1175252b88b5SHarish Patil 117622d07d93SRasesh Mody /*deprecated don't use*/ 117722d07d93SRasesh Mody #define DRV_MSG_CODE_INITIATE_FLR_DEPRECATED 0x02000000 117822d07d93SRasesh Mody #define DRV_MSG_CODE_INITIATE_PF_FLR 0x02010000 1179ec94dbc5SRasesh Mody #define DRV_MSG_CODE_VF_DISABLED_DONE 0xc0000000 1180ec94dbc5SRasesh Mody #define DRV_MSG_CODE_CFG_VF_MSIX 0xc0010000 1181610ccd98SRasesh Mody /* Param is either DRV_MB_PARAM_NVM_PUT_FILE_BEGIN_MFW/IMAGE */ 1182ec94dbc5SRasesh Mody #define DRV_MSG_CODE_NVM_PUT_FILE_BEGIN 0x00010000 1183610ccd98SRasesh Mody /* Param should be set to the transaction size (up to 64 bytes) */ 1184ec94dbc5SRasesh Mody #define DRV_MSG_CODE_NVM_PUT_FILE_DATA 0x00020000 1185610ccd98SRasesh Mody /* MFW will place the file offset and len in file_att struct */ 1186ec94dbc5SRasesh Mody #define DRV_MSG_CODE_NVM_GET_FILE_ATT 0x00030000 1187610ccd98SRasesh Mody /* Read 32bytes of nvram data. Param is [0:23] – Offset [24:31] – 1188610ccd98SRasesh Mody * Len in Bytes 1189610ccd98SRasesh Mody */ 1190ec94dbc5SRasesh Mody #define DRV_MSG_CODE_NVM_READ_NVRAM 0x00050000 1191610ccd98SRasesh Mody /* Writes up to 32Bytes to nvram. Param is [0:23] – Offset [24:31] – 1192610ccd98SRasesh Mody * Len in Bytes. In case this address is in the range of secured file in 1193610ccd98SRasesh Mody * secured mode, the operation will fail 1194610ccd98SRasesh Mody */ 1195ec94dbc5SRasesh Mody #define DRV_MSG_CODE_NVM_WRITE_NVRAM 0x00060000 1196610ccd98SRasesh Mody /* Delete a file from nvram. Param is image_type. */ 1197ec94dbc5SRasesh Mody #define DRV_MSG_CODE_NVM_DEL_FILE 0x00080000 1198610ccd98SRasesh Mody /* Reset MCP when no NVM operation is going on, and no drivers are loaded. 1199610ccd98SRasesh Mody * In case operation succeed, MCP will not ack back. 1200610ccd98SRasesh Mody */ 1201ec94dbc5SRasesh Mody #define DRV_MSG_CODE_MCP_RESET 0x00090000 1202610ccd98SRasesh Mody /* Temporary command to set secure mode, where the param is 0 (None secure) / 1203610ccd98SRasesh Mody * 1 (Secure) / 2 (Full-Secure) 1204610ccd98SRasesh Mody */ 1205ec94dbc5SRasesh Mody #define DRV_MSG_CODE_SET_SECURE_MODE 0x000a0000 1206610ccd98SRasesh Mody /* Param: [0:15] - Address, [16:18] - lane# (0/1/2/3 - for single lane, 1207610ccd98SRasesh Mody * 4/5 - for dual lanes, 6 - for all lanes, [28] - PMD reg, [29] - select port, 1208610ccd98SRasesh Mody * [30:31] - port 1209610ccd98SRasesh Mody */ 1210ec94dbc5SRasesh Mody #define DRV_MSG_CODE_PHY_RAW_READ 0x000b0000 1211610ccd98SRasesh Mody /* Param: [0:15] - Address, [16:18] - lane# (0/1/2/3 - for single lane, 1212610ccd98SRasesh Mody * 4/5 - for dual lanes, 6 - for all lanes, [28] - PMD reg, [29] - select port, 1213610ccd98SRasesh Mody * [30:31] - port 1214610ccd98SRasesh Mody */ 1215ec94dbc5SRasesh Mody #define DRV_MSG_CODE_PHY_RAW_WRITE 0x000c0000 1216610ccd98SRasesh Mody /* Param: [0:15] - Address, [30:31] - port */ 1217ec94dbc5SRasesh Mody #define DRV_MSG_CODE_PHY_CORE_READ 0x000d0000 1218610ccd98SRasesh Mody /* Param: [0:15] - Address, [30:31] - port */ 1219ec94dbc5SRasesh Mody #define DRV_MSG_CODE_PHY_CORE_WRITE 0x000e0000 1220610ccd98SRasesh Mody /* Param: [0:3] - version, [4:15] - name (null terminated) */ 1221ec94dbc5SRasesh Mody #define DRV_MSG_CODE_SET_VERSION 0x000f0000 1222610ccd98SRasesh Mody /* Halts the MCP. To resume MCP, user will need to use 1223610ccd98SRasesh Mody * MCP_REG_CPU_STATE/MCP_REG_CPU_MODE registers. 1224610ccd98SRasesh Mody */ 1225ec94dbc5SRasesh Mody #define DRV_MSG_CODE_MCP_HALT 0x00100000 1226ababb520SRasesh Mody /* Set virtual mac address, params [31:6] - reserved, [5:4] - type, 1227ababb520SRasesh Mody * [3:0] - func, drv_data[7:0] - MAC/WWNN/WWPN 1228ababb520SRasesh Mody */ 1229ababb520SRasesh Mody #define DRV_MSG_CODE_SET_VMAC 0x00110000 1230ababb520SRasesh Mody /* Set virtual mac address, params [31:6] - reserved, [5:4] - type, 1231ababb520SRasesh Mody * [3:0] - func, drv_data[7:0] - MAC/WWNN/WWPN 1232ababb520SRasesh Mody */ 1233ababb520SRasesh Mody #define DRV_MSG_CODE_GET_VMAC 0x00120000 123445cf58a1SRasesh Mody #define DRV_MSG_CODE_VMAC_TYPE_SHIFT 4 123545cf58a1SRasesh Mody #define DRV_MSG_CODE_VMAC_TYPE_MASK 0x30 1236ababb520SRasesh Mody #define DRV_MSG_CODE_VMAC_TYPE_MAC 1 1237ababb520SRasesh Mody #define DRV_MSG_CODE_VMAC_TYPE_WWNN 2 1238ababb520SRasesh Mody #define DRV_MSG_CODE_VMAC_TYPE_WWPN 3 1239ababb520SRasesh Mody /* Get statistics from pf, params [31:4] - reserved, [3:0] - stats type */ 1240ababb520SRasesh Mody #define DRV_MSG_CODE_GET_STATS 0x00130000 1241ababb520SRasesh Mody #define DRV_MSG_CODE_STATS_TYPE_LAN 1 1242ababb520SRasesh Mody #define DRV_MSG_CODE_STATS_TYPE_FCOE 2 1243ababb520SRasesh Mody #define DRV_MSG_CODE_STATS_TYPE_ISCSI 3 1244ababb520SRasesh Mody #define DRV_MSG_CODE_STATS_TYPE_RDMA 4 1245610ccd98SRasesh Mody /* Host shall provide buffer and size for MFW */ 1246ec94dbc5SRasesh Mody #define DRV_MSG_CODE_PMD_DIAG_DUMP 0x00140000 1247610ccd98SRasesh Mody /* Host shall provide buffer and size for MFW */ 1248ec94dbc5SRasesh Mody #define DRV_MSG_CODE_PMD_DIAG_EYE 0x00150000 1249610ccd98SRasesh Mody /* Param: [0:1] - Port, [2:7] - read size, [8:15] - I2C address, 1250610ccd98SRasesh Mody * [16:31] - offset 1251610ccd98SRasesh Mody */ 1252ec94dbc5SRasesh Mody #define DRV_MSG_CODE_TRANSCEIVER_READ 0x00160000 1253610ccd98SRasesh Mody /* Param: [0:1] - Port, [2:7] - write size, [8:15] - I2C address, 1254610ccd98SRasesh Mody * [16:31] - offset 1255610ccd98SRasesh Mody */ 1256ec94dbc5SRasesh Mody #define DRV_MSG_CODE_TRANSCEIVER_WRITE 0x00170000 1257610ccd98SRasesh Mody /* indicate OCBB related information */ 1258ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OCBB_DATA 0x00180000 1259610ccd98SRasesh Mody /* Set function BW, params[15:8] - min, params[7:0] - max */ 1260ec94dbc5SRasesh Mody #define DRV_MSG_CODE_SET_BW 0x00190000 126122d07d93SRasesh Mody #define BW_MAX_MASK 0x000000ff 126222d07d93SRasesh Mody #define BW_MAX_SHIFT 0 126322d07d93SRasesh Mody #define BW_MIN_MASK 0x0000ff00 126422d07d93SRasesh Mody #define BW_MIN_SHIFT 8 1265610ccd98SRasesh Mody 1266610ccd98SRasesh Mody /* When param is set to 1, all parities will be masked(disabled). When params 1267610ccd98SRasesh Mody * are set to 0, parities will be unmasked again. 1268610ccd98SRasesh Mody */ 1269ec94dbc5SRasesh Mody #define DRV_MSG_CODE_MASK_PARITIES 0x001a0000 1270610ccd98SRasesh Mody /* param[0] - Simulate fan failure, param[1] - simulate over temp. */ 1271ec94dbc5SRasesh Mody #define DRV_MSG_CODE_INDUCE_FAILURE 0x001b0000 1272ec94dbc5SRasesh Mody #define DRV_MSG_FAN_FAILURE_TYPE (1 << 0) 1273ec94dbc5SRasesh Mody #define DRV_MSG_TEMPERATURE_FAILURE_TYPE (1 << 1) 1274610ccd98SRasesh Mody /* Param: [0:15] - gpio number */ 1275ec94dbc5SRasesh Mody #define DRV_MSG_CODE_GPIO_READ 0x001c0000 1276610ccd98SRasesh Mody /* Param: [0:15] - gpio number, [16:31] - gpio value */ 1277ec94dbc5SRasesh Mody #define DRV_MSG_CODE_GPIO_WRITE 0x001d0000 127822d07d93SRasesh Mody /* Param: [0:7] - test enum, [8:15] - image index, [16:31] - reserved */ 1279252b88b5SHarish Patil #define DRV_MSG_CODE_BIST_TEST 0x001e0000 1280252b88b5SHarish Patil #define DRV_MSG_CODE_GET_TEMPERATURE 0x001f0000 1281ec94dbc5SRasesh Mody 1282610ccd98SRasesh Mody /* Set LED mode params :0 operational, 1 LED turn ON, 2 LED turn OFF */ 1283ec94dbc5SRasesh Mody #define DRV_MSG_CODE_SET_LED_MODE 0x00200000 128422d07d93SRasesh Mody /* drv_data[7:0] - EPOC in seconds, drv_data[15:8] - 128522d07d93SRasesh Mody * driver version (MAJ MIN BUILD SUB) 128622d07d93SRasesh Mody */ 1287252b88b5SHarish Patil #define DRV_MSG_CODE_TIMESTAMP 0x00210000 128822d07d93SRasesh Mody /* This is an empty mailbox just return OK*/ 1289ec94dbc5SRasesh Mody #define DRV_MSG_CODE_EMPTY_MB 0x00220000 129070ab4d3dSRasesh Mody 129122d07d93SRasesh Mody /* Param[0:4] - resource number (0-31), Param[5:7] - opcode, 129222d07d93SRasesh Mody * param[15:8] - age 129322d07d93SRasesh Mody */ 129422d07d93SRasesh Mody #define DRV_MSG_CODE_RESOURCE_CMD 0x00230000 129570ab4d3dSRasesh Mody 129670ab4d3dSRasesh Mody #define RESOURCE_CMD_REQ_RESC_MASK 0x0000001F 129770ab4d3dSRasesh Mody #define RESOURCE_CMD_REQ_RESC_SHIFT 0 129870ab4d3dSRasesh Mody #define RESOURCE_CMD_REQ_OPCODE_MASK 0x000000E0 129970ab4d3dSRasesh Mody #define RESOURCE_CMD_REQ_OPCODE_SHIFT 5 130022d07d93SRasesh Mody /* request resource ownership with default aging */ 130122d07d93SRasesh Mody #define RESOURCE_OPCODE_REQ 1 130222d07d93SRasesh Mody /* request resource ownership without aging */ 130322d07d93SRasesh Mody #define RESOURCE_OPCODE_REQ_WO_AGING 2 130422d07d93SRasesh Mody /* request resource ownership with specific aging timer (in seconds) */ 130522d07d93SRasesh Mody #define RESOURCE_OPCODE_REQ_W_AGING 3 130622d07d93SRasesh Mody #define RESOURCE_OPCODE_RELEASE 4 /* release resource */ 1307ababb520SRasesh Mody /* force resource release */ 1308ababb520SRasesh Mody #define RESOURCE_OPCODE_FORCE_RELEASE 5 130970ab4d3dSRasesh Mody #define RESOURCE_CMD_REQ_AGE_MASK 0x0000FF00 131070ab4d3dSRasesh Mody #define RESOURCE_CMD_REQ_AGE_SHIFT 8 131170ab4d3dSRasesh Mody 131270ab4d3dSRasesh Mody #define RESOURCE_CMD_RSP_OWNER_MASK 0x000000FF 131370ab4d3dSRasesh Mody #define RESOURCE_CMD_RSP_OWNER_SHIFT 0 131470ab4d3dSRasesh Mody #define RESOURCE_CMD_RSP_OPCODE_MASK 0x00000700 131570ab4d3dSRasesh Mody #define RESOURCE_CMD_RSP_OPCODE_SHIFT 8 131622d07d93SRasesh Mody /* resource is free and granted to requester */ 131722d07d93SRasesh Mody #define RESOURCE_OPCODE_GNT 1 131822d07d93SRasesh Mody /* resource is busy, param[7:0] indicates owner as follow 0-15 = PF0-15, 131922d07d93SRasesh Mody * 16 = MFW, 17 = diag over serial 132022d07d93SRasesh Mody */ 132122d07d93SRasesh Mody #define RESOURCE_OPCODE_BUSY 2 132222d07d93SRasesh Mody /* indicate release request was acknowledged */ 132322d07d93SRasesh Mody #define RESOURCE_OPCODE_RELEASED 3 132422d07d93SRasesh Mody /* indicate release request was previously received by other owner */ 132522d07d93SRasesh Mody #define RESOURCE_OPCODE_RELEASED_PREVIOUS 4 132622d07d93SRasesh Mody /* indicate wrong owner during release */ 132722d07d93SRasesh Mody #define RESOURCE_OPCODE_WRONG_OWNER 5 132822d07d93SRasesh Mody #define RESOURCE_OPCODE_UNKNOWN_CMD 255 132970ab4d3dSRasesh Mody 133022d07d93SRasesh Mody /* dedicate resource 0 for dump */ 13310dfa4c3bSRasesh Mody #define RESOURCE_DUMP 0 133270ab4d3dSRasesh Mody 133322d07d93SRasesh Mody #define DRV_MSG_CODE_GET_MBA_VERSION 0x00240000 /* Get MBA version */ 133422d07d93SRasesh Mody /* Send crash dump commands with param[3:0] - opcode */ 133522d07d93SRasesh Mody #define DRV_MSG_CODE_MDUMP_CMD 0x00250000 133622d07d93SRasesh Mody #define MDUMP_DRV_PARAM_OPCODE_MASK 0x0000000f 133722d07d93SRasesh Mody /* acknowledge reception of error indication */ 133822d07d93SRasesh Mody #define DRV_MSG_CODE_MDUMP_ACK 0x01 133922d07d93SRasesh Mody /* set epoc and personality as follow: drv_data[3:0] - epoch, 134022d07d93SRasesh Mody * drv_data[7:4] - personality 134122d07d93SRasesh Mody */ 134222d07d93SRasesh Mody #define DRV_MSG_CODE_MDUMP_SET_VALUES 0x02 134322d07d93SRasesh Mody /* trigger crash dump procedure */ 134422d07d93SRasesh Mody #define DRV_MSG_CODE_MDUMP_TRIGGER 0x03 134522d07d93SRasesh Mody /* Request valid logs and config words */ 134622d07d93SRasesh Mody #define DRV_MSG_CODE_MDUMP_GET_CONFIG 0x04 1347ababb520SRasesh Mody /* Set triggers mask. drv_mb_param should indicate (bitwise) which 1348ababb520SRasesh Mody * trigger enabled 134922d07d93SRasesh Mody */ 135022d07d93SRasesh Mody #define DRV_MSG_CODE_MDUMP_SET_ENABLE 0x05 1351ababb520SRasesh Mody /* Clear all logs */ 1352ababb520SRasesh Mody #define DRV_MSG_CODE_MDUMP_CLEAR_LOGS 0x06 135322d07d93SRasesh Mody #define DRV_MSG_CODE_MEM_ECC_EVENTS 0x00260000 /* Param: None */ 1354ababb520SRasesh Mody /* Param: [0:15] - gpio number */ 1355ababb520SRasesh Mody #define DRV_MSG_CODE_GPIO_INFO 0x00270000 135605a1abcdSRasesh Mody /* Value will be placed in union */ 135705a1abcdSRasesh Mody #define DRV_MSG_CODE_EXT_PHY_READ 0x00280000 135805a1abcdSRasesh Mody /* Value should be placed in union */ 135905a1abcdSRasesh Mody #define DRV_MSG_CODE_EXT_PHY_WRITE 0x00290000 136005a1abcdSRasesh Mody #define DRV_MB_PARAM_ADDR_SHIFT 0 136105a1abcdSRasesh Mody #define DRV_MB_PARAM_ADDR_MASK 0x0000FFFF 136205a1abcdSRasesh Mody #define DRV_MB_PARAM_DEVAD_SHIFT 16 136305a1abcdSRasesh Mody #define DRV_MB_PARAM_DEVAD_MASK 0x001F0000 136405a1abcdSRasesh Mody #define DRV_MB_PARAM_PORT_SHIFT 21 136505a1abcdSRasesh Mody #define DRV_MB_PARAM_PORT_MASK 0x00600000 136605a1abcdSRasesh Mody #define DRV_MSG_CODE_EXT_PHY_FW_UPGRADE 0x002a0000 1367252b88b5SHarish Patil 1368*652ee28aSRasesh Mody /* Param: Set DRV_MB_PARAM_FEATURE_SUPPORT_* */ 136931874121SRasesh Mody #define DRV_MSG_CODE_FEATURE_SUPPORT 0x00300000 1370*652ee28aSRasesh Mody /* return FW_MB_PARAM_FEATURE_SUPPORT_* */ 1371*652ee28aSRasesh Mody #define DRV_MSG_CODE_GET_MFW_FEATURE_SUPPORT 0x00310000 137231874121SRasesh Mody 1373ec94dbc5SRasesh Mody #define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff 1374ec94dbc5SRasesh Mody 1375ec94dbc5SRasesh Mody u32 drv_mb_param; 1376ec94dbc5SRasesh Mody /* UNLOAD_REQ params */ 1377ec94dbc5SRasesh Mody #define DRV_MB_PARAM_UNLOAD_WOL_UNKNOWN 0x00000000 1378ec94dbc5SRasesh Mody #define DRV_MB_PARAM_UNLOAD_WOL_MCP 0x00000001 1379ec94dbc5SRasesh Mody #define DRV_MB_PARAM_UNLOAD_WOL_DISABLED 0x00000002 1380ec94dbc5SRasesh Mody #define DRV_MB_PARAM_UNLOAD_WOL_ENABLED 0x00000003 1381ec94dbc5SRasesh Mody 1382ec94dbc5SRasesh Mody /* UNLOAD_DONE_params */ 1383ec94dbc5SRasesh Mody #define DRV_MB_PARAM_UNLOAD_NON_D3_POWER 0x00000001 1384ec94dbc5SRasesh Mody 1385ec94dbc5SRasesh Mody /* INIT_PHY params */ 1386ec94dbc5SRasesh Mody #define DRV_MB_PARAM_INIT_PHY_FORCE 0x00000001 1387ec94dbc5SRasesh Mody #define DRV_MB_PARAM_INIT_PHY_DONT_CARE 0x00000002 1388ec94dbc5SRasesh Mody 138926ae839dSRasesh Mody /* LLDP / DCBX params*/ 139026ae839dSRasesh Mody #define DRV_MB_PARAM_LLDP_SEND_MASK 0x00000001 139126ae839dSRasesh Mody #define DRV_MB_PARAM_LLDP_SEND_SHIFT 0 139226ae839dSRasesh Mody #define DRV_MB_PARAM_LLDP_AGENT_MASK 0x00000006 139326ae839dSRasesh Mody #define DRV_MB_PARAM_LLDP_AGENT_SHIFT 1 139426ae839dSRasesh Mody #define DRV_MB_PARAM_DCBX_NOTIFY_MASK 0x00000008 139526ae839dSRasesh Mody #define DRV_MB_PARAM_DCBX_NOTIFY_SHIFT 3 139626ae839dSRasesh Mody 1397ec94dbc5SRasesh Mody #define DRV_MB_PARAM_NIG_DRAIN_PERIOD_MS_MASK 0x000000FF 1398ec94dbc5SRasesh Mody #define DRV_MB_PARAM_NIG_DRAIN_PERIOD_MS_SHIFT 0 1399ec94dbc5SRasesh Mody 1400ec94dbc5SRasesh Mody #define DRV_MB_PARAM_NVM_PUT_FILE_BEGIN_MFW 0x1 1401ec94dbc5SRasesh Mody #define DRV_MB_PARAM_NVM_PUT_FILE_BEGIN_IMAGE 0x2 1402ec94dbc5SRasesh Mody 1403ec94dbc5SRasesh Mody #define DRV_MB_PARAM_NVM_OFFSET_SHIFT 0 1404ec94dbc5SRasesh Mody #define DRV_MB_PARAM_NVM_OFFSET_MASK 0x00FFFFFF 1405ec94dbc5SRasesh Mody #define DRV_MB_PARAM_NVM_LEN_SHIFT 24 1406ec94dbc5SRasesh Mody #define DRV_MB_PARAM_NVM_LEN_MASK 0xFF000000 1407ec94dbc5SRasesh Mody 1408ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHY_ADDR_SHIFT 0 1409ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHY_ADDR_MASK 0x1FF0FFFF 1410ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHY_LANE_SHIFT 16 1411ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHY_LANE_MASK 0x000F0000 1412ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHY_SELECT_PORT_SHIFT 29 1413ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHY_SELECT_PORT_MASK 0x20000000 1414ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHY_PORT_SHIFT 30 1415ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHY_PORT_MASK 0xc0000000 1416ec94dbc5SRasesh Mody 1417ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHYMOD_LANE_SHIFT 0 1418ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHYMOD_LANE_MASK 0x000000FF 1419ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHYMOD_SIZE_SHIFT 8 1420ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHYMOD_SIZE_MASK 0x000FFF00 1421ec94dbc5SRasesh Mody /* configure vf MSIX params*/ 1422ec94dbc5SRasesh Mody #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT 0 1423ec94dbc5SRasesh Mody #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK 0x000000FF 1424ec94dbc5SRasesh Mody #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT 8 1425ec94dbc5SRasesh Mody #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK 0x0000FF00 1426ec94dbc5SRasesh Mody 1427ec94dbc5SRasesh Mody /* OneView configuration parametres */ 1428ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_SHIFT 0 1429ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_MASK 0x0000000F 1430ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_NONE 0 1431ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_OS 1 1432ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC 2 1433ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_OTHER 3 1434ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_VC_CLP 4 1435ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_CNU 5 1436ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_DCI 6 1437ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_HII 7 1438ec94dbc5SRasesh Mody 1439ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_SHIFT 0 1440ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_MASK 0x000000FF 1441ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_NONE (1 << 0) 144222d07d93SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_ISCSI_IP_ACQUIRED (1 << 1) 144322d07d93SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_FCOE_FABRIC_LOGIN_SUCCESS (1 << 1) 1444ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_TRARGET_FOUND (1 << 2) 144522d07d93SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_ISCSI_CHAP_SUCCESS (1 << 3) 144622d07d93SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_FCOE_LUN_FOUND (1 << 3) 1447ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_LOGGED_INTO_TGT (1 << 4) 1448ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_IMG_DOWNLOADED (1 << 5) 1449ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_OS_HANDOFF (1 << 6) 1450ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_COMPLETED 0 1451ec94dbc5SRasesh Mody 1452ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_PCI_BUS_NUM_SHIFT 0 1453ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_PCI_BUS_NUM_MASK 0x000000FF 1454ec94dbc5SRasesh Mody 1455ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_STORM_FW_VER_SHIFT 0 1456ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_STORM_FW_VER_MASK 0xFFFFFFFF 1457ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_STORM_FW_VER_MAJOR_MASK 0xFF000000 1458ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_STORM_FW_VER_MINOR_MASK 0x00FF0000 1459ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_STORM_FW_VER_BUILD_MASK 0x0000FF00 1460ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_STORM_FW_VER_DROP_MASK 0x000000FF 1461ec94dbc5SRasesh Mody 1462ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_SHIFT 0 1463ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_MASK 0xF 1464ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_UNKNOWN 0x1 1465610ccd98SRasesh Mody /* Not Installed*/ 1466ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED 0x2 1467ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_LOADING 0x3 1468610ccd98SRasesh Mody /* installed but disabled by user/admin/OS */ 1469ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED 0x4 1470610ccd98SRasesh Mody /* installed and active */ 1471ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE 0x5 1472ec94dbc5SRasesh Mody 1473ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_MTU_SIZE_SHIFT 0 1474ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_MTU_SIZE_MASK 0xFFFFFFFF 1475ec94dbc5SRasesh Mody 1476ec94dbc5SRasesh Mody #define DRV_MB_PARAM_SET_LED_MODE_OPER 0x0 1477ec94dbc5SRasesh Mody #define DRV_MB_PARAM_SET_LED_MODE_ON 0x1 1478ec94dbc5SRasesh Mody #define DRV_MB_PARAM_SET_LED_MODE_OFF 0x2 1479ec94dbc5SRasesh Mody 1480ec94dbc5SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_PORT_SHIFT 0 1481ec94dbc5SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_PORT_MASK 0x00000003 1482ec94dbc5SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_SIZE_SHIFT 2 1483ec94dbc5SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_SIZE_MASK 0x000000FC 1484ec94dbc5SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_I2C_ADDRESS_SHIFT 8 1485ec94dbc5SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_I2C_ADDRESS_MASK 0x0000FF00 1486ec94dbc5SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_OFFSET_SHIFT 16 1487ec94dbc5SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_OFFSET_MASK 0xFFFF0000 1488ec94dbc5SRasesh Mody 1489ec94dbc5SRasesh Mody #define DRV_MB_PARAM_GPIO_NUMBER_SHIFT 0 1490ec94dbc5SRasesh Mody #define DRV_MB_PARAM_GPIO_NUMBER_MASK 0x0000FFFF 1491ec94dbc5SRasesh Mody #define DRV_MB_PARAM_GPIO_VALUE_SHIFT 16 1492ec94dbc5SRasesh Mody #define DRV_MB_PARAM_GPIO_VALUE_MASK 0xFFFF0000 1493252b88b5SHarish Patil #define DRV_MB_PARAM_GPIO_DIRECTION_SHIFT 16 1494252b88b5SHarish Patil #define DRV_MB_PARAM_GPIO_DIRECTION_MASK 0x00FF0000 1495252b88b5SHarish Patil #define DRV_MB_PARAM_GPIO_CTRL_SHIFT 24 1496252b88b5SHarish Patil #define DRV_MB_PARAM_GPIO_CTRL_MASK 0xFF000000 1497252b88b5SHarish Patil 1498252b88b5SHarish Patil /* Resource Allocation params - Driver version support*/ 1499252b88b5SHarish Patil #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_MASK 0xFFFF0000 1500252b88b5SHarish Patil #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT 16 1501252b88b5SHarish Patil #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_MASK 0x0000FFFF 1502252b88b5SHarish Patil #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT 0 1503252b88b5SHarish Patil 1504252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_UNKNOWN_TEST 0 1505252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_REGISTER_TEST 1 1506252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_CLOCK_TEST 2 1507252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES 3 1508252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX 4 1509252b88b5SHarish Patil 1510252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_RC_UNKNOWN 0 1511252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_RC_PASSED 1 1512252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_RC_FAILED 2 1513252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_RC_INVALID_PARAMETER 3 1514252b88b5SHarish Patil 1515252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT 0 1516252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_TEST_INDEX_MASK 0x000000FF 1517252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_SHIFT 8 1518252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_MASK 0x0000FF00 1519252b88b5SHarish Patil 1520*652ee28aSRasesh Mody #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_MASK 0x0000FFFF 1521*652ee28aSRasesh Mody #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_SHIFT 0 1522*652ee28aSRasesh Mody /* driver supports SmartLinQ parameter */ 1523*652ee28aSRasesh Mody #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_SMARTLINQ 0x00000001 1524*652ee28aSRasesh Mody /* driver supports EEE parameter */ 1525*652ee28aSRasesh Mody #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_EEE 0x00000002 1526*652ee28aSRasesh Mody #define DRV_MB_PARAM_FEATURE_SUPPORT_FUNC_MASK 0xFFFF0000 1527*652ee28aSRasesh Mody #define DRV_MB_PARAM_FEATURE_SUPPORT_FUNC_SHIFT 16 152831874121SRasesh Mody 1529ec94dbc5SRasesh Mody u32 fw_mb_header; 1530ec94dbc5SRasesh Mody #define FW_MSG_CODE_MASK 0xffff0000 15316da551eeSRasesh Mody #define FW_MSG_CODE_UNSUPPORTED 0x00000000 1532ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_LOAD_ENGINE 0x10100000 1533ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000 1534ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000 1535ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_LOAD_REFUSED_PDA 0x10200000 15360b6bf70dSRasesh Mody #define FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1 0x10210000 1537ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_LOAD_REFUSED_DIAG 0x10220000 15380b6bf70dSRasesh Mody #define FW_MSG_CODE_DRV_LOAD_REFUSED_HSI 0x10230000 15390b6bf70dSRasesh Mody #define FW_MSG_CODE_DRV_LOAD_REFUSED_REQUIRES_FORCE 0x10300000 15400b6bf70dSRasesh Mody #define FW_MSG_CODE_DRV_LOAD_REFUSED_REJECT 0x10310000 1541ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000 1542ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_UNLOAD_ENGINE 0x20110000 1543ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20120000 1544ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20130000 1545ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000 1546ec94dbc5SRasesh Mody #define FW_MSG_CODE_INIT_PHY_DONE 0x21200000 1547ec94dbc5SRasesh Mody #define FW_MSG_CODE_INIT_PHY_ERR_INVALID_ARGS 0x21300000 1548ec94dbc5SRasesh Mody #define FW_MSG_CODE_LINK_RESET_DONE 0x23000000 154926ae839dSRasesh Mody #define FW_MSG_CODE_SET_LLDP_DONE 0x24000000 155026ae839dSRasesh Mody #define FW_MSG_CODE_SET_LLDP_UNSUPPORTED_AGENT 0x24010000 155126ae839dSRasesh Mody #define FW_MSG_CODE_SET_DCBX_DONE 0x25000000 1552ec94dbc5SRasesh Mody #define FW_MSG_CODE_UPDATE_CURR_CFG_DONE 0x26000000 1553ec94dbc5SRasesh Mody #define FW_MSG_CODE_UPDATE_BUS_NUM_DONE 0x27000000 1554ec94dbc5SRasesh Mody #define FW_MSG_CODE_UPDATE_BOOT_PROGRESS_DONE 0x28000000 1555ec94dbc5SRasesh Mody #define FW_MSG_CODE_UPDATE_STORM_FW_VER_DONE 0x29000000 1556ec94dbc5SRasesh Mody #define FW_MSG_CODE_UPDATE_DRIVER_STATE_DONE 0x31000000 1557ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_MSG_CODE_BW_UPDATE_DONE 0x32000000 1558ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_MSG_CODE_MTU_SIZE_DONE 0x33000000 155922d07d93SRasesh Mody #define FW_MSG_CODE_RESOURCE_ALLOC_OK 0x34000000 156022d07d93SRasesh Mody #define FW_MSG_CODE_RESOURCE_ALLOC_UNKNOWN 0x35000000 156122d07d93SRasesh Mody #define FW_MSG_CODE_RESOURCE_ALLOC_DEPRECATED 0x36000000 156222d07d93SRasesh Mody #define FW_MSG_CODE_RESOURCE_ALLOC_GEN_ERR 0x37000000 1563ec94dbc5SRasesh Mody #define FW_MSG_CODE_NIG_DRAIN_DONE 0x30000000 1564ec94dbc5SRasesh Mody #define FW_MSG_CODE_VF_DISABLED_DONE 0xb0000000 1565ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE 0xb0010000 1566ec94dbc5SRasesh Mody #define FW_MSG_CODE_FLR_ACK 0x02000000 1567ec94dbc5SRasesh Mody #define FW_MSG_CODE_FLR_NACK 0x02100000 1568ec94dbc5SRasesh Mody #define FW_MSG_CODE_SET_DRIVER_DONE 0x02200000 1569ec94dbc5SRasesh Mody #define FW_MSG_CODE_SET_VMAC_SUCCESS 0x02300000 1570ec94dbc5SRasesh Mody #define FW_MSG_CODE_SET_VMAC_FAIL 0x02400000 1571ec94dbc5SRasesh Mody 1572ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_OK 0x00010000 1573ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_INVALID_MODE 0x00020000 1574ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_PREV_CMD_WAS_NOT_FINISHED 0x00030000 1575ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FAILED_TO_ALLOCATE_PAGE 0x00040000 1576ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_INVALID_DIR_FOUND 0x00050000 1577ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_PAGE_NOT_FOUND 0x00060000 1578ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FAILED_PARSING_BNDLE_HEADER 0x00070000 1579ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FAILED_PARSING_IMAGE_HEADER 0x00080000 1580ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_PARSING_OUT_OF_SYNC 0x00090000 1581ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FAILED_UPDATING_DIR 0x000a0000 1582ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FAILED_TO_FREE_PAGE 0x000b0000 1583ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FILE_NOT_FOUND 0x000c0000 1584ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_OPERATION_FAILED 0x000d0000 1585ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FAILED_UNALIGNED 0x000e0000 1586ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_BAD_OFFSET 0x000f0000 1587ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_BAD_SIGNATURE 0x00100000 1588ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FILE_READ_ONLY 0x00200000 1589ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_UNKNOWN_FILE 0x00300000 1590ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_PUT_FILE_FINISH_OK 0x00400000 1591610ccd98SRasesh Mody /* MFW reject "mcp reset" command if one of the drivers is up */ 1592ec94dbc5SRasesh Mody #define FW_MSG_CODE_MCP_RESET_REJECT 0x00600000 1593d9c2569cSRasesh Mody #define FW_MSG_CODE_NVM_FAILED_CALC_HASH 0x00310000 1594d9c2569cSRasesh Mody #define FW_MSG_CODE_NVM_PUBLIC_KEY_MISSING 0x00320000 1595d9c2569cSRasesh Mody #define FW_MSG_CODE_NVM_INVALID_PUBLIC_KEY 0x00330000 1596d9c2569cSRasesh Mody 1597ec94dbc5SRasesh Mody #define FW_MSG_CODE_PHY_OK 0x00110000 1598ec94dbc5SRasesh Mody #define FW_MSG_CODE_PHY_ERROR 0x00120000 1599ec94dbc5SRasesh Mody #define FW_MSG_CODE_SET_SECURE_MODE_ERROR 0x00130000 1600ec94dbc5SRasesh Mody #define FW_MSG_CODE_SET_SECURE_MODE_OK 0x00140000 1601ec94dbc5SRasesh Mody #define FW_MSG_MODE_PHY_PRIVILEGE_ERROR 0x00150000 1602ec94dbc5SRasesh Mody #define FW_MSG_CODE_OK 0x00160000 1603ec94dbc5SRasesh Mody #define FW_MSG_CODE_LED_MODE_INVALID 0x00170000 1604ec94dbc5SRasesh Mody #define FW_MSG_CODE_PHY_DIAG_OK 0x00160000 1605ec94dbc5SRasesh Mody #define FW_MSG_CODE_PHY_DIAG_ERROR 0x00170000 1606ec94dbc5SRasesh Mody #define FW_MSG_CODE_INIT_HW_FAILED_TO_ALLOCATE_PAGE 0x00040000 1607ec94dbc5SRasesh Mody #define FW_MSG_CODE_INIT_HW_FAILED_BAD_STATE 0x00170000 1608ec94dbc5SRasesh Mody #define FW_MSG_CODE_INIT_HW_FAILED_TO_SET_WINDOW 0x000d0000 1609ec94dbc5SRasesh Mody #define FW_MSG_CODE_INIT_HW_FAILED_NO_IMAGE 0x000c0000 1610ec94dbc5SRasesh Mody #define FW_MSG_CODE_INIT_HW_FAILED_VERSION_MISMATCH 0x00100000 1611ec94dbc5SRasesh Mody #define FW_MSG_CODE_TRANSCEIVER_DIAG_OK 0x00160000 1612ec94dbc5SRasesh Mody #define FW_MSG_CODE_TRANSCEIVER_DIAG_ERROR 0x00170000 1613ec94dbc5SRasesh Mody #define FW_MSG_CODE_TRANSCEIVER_NOT_PRESENT 0x00020000 1614ec94dbc5SRasesh Mody #define FW_MSG_CODE_TRANSCEIVER_BAD_BUFFER_SIZE 0x000f0000 1615ec94dbc5SRasesh Mody #define FW_MSG_CODE_GPIO_OK 0x00160000 1616ec94dbc5SRasesh Mody #define FW_MSG_CODE_GPIO_DIRECTION_ERR 0x00170000 1617ec94dbc5SRasesh Mody #define FW_MSG_CODE_GPIO_CTRL_ERR 0x00020000 1618ec94dbc5SRasesh Mody #define FW_MSG_CODE_GPIO_INVALID 0x000f0000 1619ec94dbc5SRasesh Mody #define FW_MSG_CODE_GPIO_INVALID_VALUE 0x00050000 162022d07d93SRasesh Mody #define FW_MSG_CODE_BIST_TEST_INVALID 0x000f0000 162105a1abcdSRasesh Mody #define FW_MSG_CODE_EXTPHY_INVALID_IMAGE_HEADER 0x00700000 162205a1abcdSRasesh Mody #define FW_MSG_CODE_EXTPHY_INVALID_PHY_TYPE 0x00710000 162305a1abcdSRasesh Mody #define FW_MSG_CODE_EXTPHY_OPERATION_FAILED 0x00720000 162405a1abcdSRasesh Mody #define FW_MSG_CODE_EXTPHY_NO_PHY_DETECTED 0x00730000 1625d9c2569cSRasesh Mody #define FW_MSG_CODE_RECOVERY_MODE 0x00740000 162622d07d93SRasesh Mody 162722d07d93SRasesh Mody /* mdump related response codes */ 162822d07d93SRasesh Mody #define FW_MSG_CODE_MDUMP_NO_IMAGE_FOUND 0x00010000 162922d07d93SRasesh Mody #define FW_MSG_CODE_MDUMP_ALLOC_FAILED 0x00020000 163022d07d93SRasesh Mody #define FW_MSG_CODE_MDUMP_INVALID_CMD 0x00030000 163122d07d93SRasesh Mody #define FW_MSG_CODE_MDUMP_IN_PROGRESS 0x00040000 163222d07d93SRasesh Mody #define FW_MSG_CODE_MDUMP_WRITE_FAILED 0x00050000 1633ec94dbc5SRasesh Mody 1634ec94dbc5SRasesh Mody #define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff 1635ec94dbc5SRasesh Mody 1636610ccd98SRasesh Mody 1637ec94dbc5SRasesh Mody u32 fw_mb_param; 163822d07d93SRasesh Mody /* Resource Allocation params - MFW version support */ 163922d07d93SRasesh Mody #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_MASK 0xFFFF0000 164022d07d93SRasesh Mody #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT 16 164122d07d93SRasesh Mody #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_MASK 0x0000FFFF 164222d07d93SRasesh Mody #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT 0 164322d07d93SRasesh Mody 1644*652ee28aSRasesh Mody /* get MFW feature support response */ 164531874121SRasesh Mody /* MFW supports SmartLinQ */ 164631874121SRasesh Mody #define FW_MB_PARAM_FEATURE_SUPPORT_SMARTLINQ 0x00000001 164731874121SRasesh Mody /* MFW supports EEE */ 164831874121SRasesh Mody #define FW_MB_PARAM_FEATURE_SUPPORT_EEE 0x00000002 1649ec94dbc5SRasesh Mody 1650ec94dbc5SRasesh Mody u32 drv_pulse_mb; 1651ec94dbc5SRasesh Mody #define DRV_PULSE_SEQ_MASK 0x00007fff 1652ec94dbc5SRasesh Mody #define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000 1653ec94dbc5SRasesh Mody /* 1654ec94dbc5SRasesh Mody * The system time is in the format of 1655ec94dbc5SRasesh Mody * (year-2001)*12*32 + month*32 + day. 1656ec94dbc5SRasesh Mody */ 1657ec94dbc5SRasesh Mody #define DRV_PULSE_ALWAYS_ALIVE 0x00008000 1658ec94dbc5SRasesh Mody /* 1659ec94dbc5SRasesh Mody * Indicate to the firmware not to go into the 1660ec94dbc5SRasesh Mody * OS-absent when it is not getting driver pulse. 1661ec94dbc5SRasesh Mody * This is used for debugging as well for PXE(MBA). 1662ec94dbc5SRasesh Mody */ 1663ec94dbc5SRasesh Mody 1664ec94dbc5SRasesh Mody u32 mcp_pulse_mb; 1665ec94dbc5SRasesh Mody #define MCP_PULSE_SEQ_MASK 0x00007fff 1666ec94dbc5SRasesh Mody #define MCP_PULSE_ALWAYS_ALIVE 0x00008000 1667ec94dbc5SRasesh Mody /* Indicates to the driver not to assert due to lack 1668ec94dbc5SRasesh Mody * of MCP response 1669ec94dbc5SRasesh Mody */ 1670ec94dbc5SRasesh Mody #define MCP_EVENT_MASK 0xffff0000 1671ec94dbc5SRasesh Mody #define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000 1672ec94dbc5SRasesh Mody 1673610ccd98SRasesh Mody /* The union data is used by the driver to pass parameters to the scratchpad. */ 1674610ccd98SRasesh Mody 1675ec94dbc5SRasesh Mody union drv_union_data union_data; 1676610ccd98SRasesh Mody 1677ec94dbc5SRasesh Mody }; 1678ec94dbc5SRasesh Mody 1679ec94dbc5SRasesh Mody /* MFW - DRV MB */ 1680ec94dbc5SRasesh Mody /********************************************************************** 1681ec94dbc5SRasesh Mody * Description 1682ec94dbc5SRasesh Mody * Incremental Aggregative 1683ec94dbc5SRasesh Mody * 8-bit MFW counter per message 1684ec94dbc5SRasesh Mody * 8-bit ack-counter per message 1685ec94dbc5SRasesh Mody * Capabilities 1686ec94dbc5SRasesh Mody * Provides up to 256 aggregative message per type 1687ec94dbc5SRasesh Mody * Provides 4 message types in dword 1688ec94dbc5SRasesh Mody * Message type pointers to byte offset 1689ec94dbc5SRasesh Mody * Backward Compatibility by using sizeof for the counters. 1690ec94dbc5SRasesh Mody * No lock requires for 32bit messages 1691ec94dbc5SRasesh Mody * Limitations: 1692ec94dbc5SRasesh Mody * In case of messages greater than 32bit, a dedicated mechanism(e.g lock) 1693ec94dbc5SRasesh Mody * is required to prevent data corruption. 1694ec94dbc5SRasesh Mody **********************************************************************/ 1695ec94dbc5SRasesh Mody enum MFW_DRV_MSG_TYPE { 1696ec94dbc5SRasesh Mody MFW_DRV_MSG_LINK_CHANGE, 1697ec94dbc5SRasesh Mody MFW_DRV_MSG_FLR_FW_ACK_FAILED, 1698ec94dbc5SRasesh Mody MFW_DRV_MSG_VF_DISABLED, 169926ae839dSRasesh Mody MFW_DRV_MSG_LLDP_DATA_UPDATED, 170026ae839dSRasesh Mody MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED, 170126ae839dSRasesh Mody MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED, 1702ec94dbc5SRasesh Mody MFW_DRV_MSG_ERROR_RECOVERY, 1703ec94dbc5SRasesh Mody MFW_DRV_MSG_BW_UPDATE, 1704ec94dbc5SRasesh Mody MFW_DRV_MSG_S_TAG_UPDATE, 1705ec94dbc5SRasesh Mody MFW_DRV_MSG_GET_LAN_STATS, 1706ec94dbc5SRasesh Mody MFW_DRV_MSG_GET_FCOE_STATS, 1707ec94dbc5SRasesh Mody MFW_DRV_MSG_GET_ISCSI_STATS, 1708ec94dbc5SRasesh Mody MFW_DRV_MSG_GET_RDMA_STATS, 1709ec94dbc5SRasesh Mody MFW_DRV_MSG_FAILURE_DETECTED, 1710ec94dbc5SRasesh Mody MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE, 171122d07d93SRasesh Mody MFW_DRV_MSG_CRITICAL_ERROR_OCCURRED, 171205a1abcdSRasesh Mody MFW_DRV_MSG_EEE_NEGOTIATION_COMPLETE, 1713ec94dbc5SRasesh Mody MFW_DRV_MSG_MAX 1714ec94dbc5SRasesh Mody }; 1715ec94dbc5SRasesh Mody 1716ec94dbc5SRasesh Mody #define MFW_DRV_MSG_MAX_DWORDS(msgs) (((msgs - 1) >> 2) + 1) 1717ec94dbc5SRasesh Mody #define MFW_DRV_MSG_DWORD(msg_id) (msg_id >> 2) 1718ec94dbc5SRasesh Mody #define MFW_DRV_MSG_OFFSET(msg_id) ((msg_id & 0x3) << 3) 1719ec94dbc5SRasesh Mody #define MFW_DRV_MSG_MASK(msg_id) (0xff << MFW_DRV_MSG_OFFSET(msg_id)) 1720ec94dbc5SRasesh Mody 1721ec94dbc5SRasesh Mody #ifdef BIG_ENDIAN /* Like MFW */ 1722ec94dbc5SRasesh Mody #define DRV_ACK_MSG(msg_p, msg_id) \ 1723ec94dbc5SRasesh Mody ((u8)((u8 *)msg_p)[msg_id]++;) 1724ec94dbc5SRasesh Mody #else 1725ec94dbc5SRasesh Mody #define DRV_ACK_MSG(msg_p, msg_id) \ 1726ec94dbc5SRasesh Mody ((u8)((u8 *)msg_p)[((msg_id & ~3) | ((~msg_id) & 3))]++;) 1727ec94dbc5SRasesh Mody #endif 1728ec94dbc5SRasesh Mody 1729ec94dbc5SRasesh Mody #define MFW_DRV_UPDATE(shmem_func, msg_id) \ 1730ec94dbc5SRasesh Mody ((u8)((u8 *)(MFW_MB_P(shmem_func)->msg))[msg_id]++;) 1731ec94dbc5SRasesh Mody 1732ec94dbc5SRasesh Mody struct public_mfw_mb { 1733ec94dbc5SRasesh Mody u32 sup_msgs; /* Assigend with MFW_DRV_MSG_MAX */ 1734610ccd98SRasesh Mody /* Incremented by the MFW */ 1735ec94dbc5SRasesh Mody u32 msg[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)]; 1736610ccd98SRasesh Mody /* Incremented by the driver */ 1737ec94dbc5SRasesh Mody u32 ack[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)]; 1738ec94dbc5SRasesh Mody }; 1739ec94dbc5SRasesh Mody 1740ec94dbc5SRasesh Mody /**************************************/ 1741ec94dbc5SRasesh Mody /* */ 1742ec94dbc5SRasesh Mody /* P U B L I C D A T A */ 1743ec94dbc5SRasesh Mody /* */ 1744ec94dbc5SRasesh Mody /**************************************/ 1745ec94dbc5SRasesh Mody enum public_sections { 1746ec94dbc5SRasesh Mody PUBLIC_DRV_MB, /* Points to the first drv_mb of path0 */ 1747ec94dbc5SRasesh Mody PUBLIC_MFW_MB, /* Points to the first mfw_mb of path0 */ 1748ec94dbc5SRasesh Mody PUBLIC_GLOBAL, 1749ec94dbc5SRasesh Mody PUBLIC_PATH, 1750ec94dbc5SRasesh Mody PUBLIC_PORT, 1751ec94dbc5SRasesh Mody PUBLIC_FUNC, 1752ec94dbc5SRasesh Mody PUBLIC_MAX_SECTIONS 1753ec94dbc5SRasesh Mody }; 1754ec94dbc5SRasesh Mody 1755ec94dbc5SRasesh Mody struct drv_ver_info_stc { 1756ec94dbc5SRasesh Mody u32 ver; 1757ec94dbc5SRasesh Mody u8 name[32]; 1758ec94dbc5SRasesh Mody }; 1759ec94dbc5SRasesh Mody 1760ec94dbc5SRasesh Mody /* Runtime data needs about 1/2K. We use 2K to be on the safe side. 1761ec94dbc5SRasesh Mody * Please make sure data does not exceed this size. 1762ec94dbc5SRasesh Mody */ 1763ec94dbc5SRasesh Mody #define NUM_RUNTIME_DWORDS 16 1764ec94dbc5SRasesh Mody struct drv_init_hw_stc { 1765ec94dbc5SRasesh Mody u32 init_hw_bitmask[NUM_RUNTIME_DWORDS]; 1766ec94dbc5SRasesh Mody u32 init_hw_data[NUM_RUNTIME_DWORDS * 32]; 1767ec94dbc5SRasesh Mody }; 1768ec94dbc5SRasesh Mody 1769ec94dbc5SRasesh Mody struct mcp_public_data { 1770ec94dbc5SRasesh Mody /* The sections fields is an array */ 1771ec94dbc5SRasesh Mody u32 num_sections; 1772ec94dbc5SRasesh Mody offsize_t sections[PUBLIC_MAX_SECTIONS]; 1773ec94dbc5SRasesh Mody struct public_drv_mb drv_mb[MCP_GLOB_FUNC_MAX]; 1774ec94dbc5SRasesh Mody struct public_mfw_mb mfw_mb[MCP_GLOB_FUNC_MAX]; 1775ec94dbc5SRasesh Mody struct public_global global; 1776ec94dbc5SRasesh Mody struct public_path path[MCP_GLOB_PATH_MAX]; 1777ec94dbc5SRasesh Mody struct public_port port[MCP_GLOB_PORT_MAX]; 1778ec94dbc5SRasesh Mody struct public_func func[MCP_GLOB_FUNC_MAX]; 1779ec94dbc5SRasesh Mody }; 1780ec94dbc5SRasesh Mody 1781ec94dbc5SRasesh Mody #define I2C_TRANSCEIVER_ADDR 0xa0 1782ec94dbc5SRasesh Mody #define MAX_I2C_TRANSACTION_SIZE 16 1783ec94dbc5SRasesh Mody #define MAX_I2C_TRANSCEIVER_PAGE_SIZE 256 1784ec94dbc5SRasesh Mody 1785ec94dbc5SRasesh Mody #endif /* MCP_PUBLIC_H */ 1786