xref: /dpdk/drivers/net/qede/base/mcp_public.h (revision 295968d1740760337e16b0d7914875c5cac52850)
13126df22SRasesh Mody /* SPDX-License-Identifier: BSD-3-Clause
29adde217SRasesh Mody  * Copyright (c) 2016 - 2018 Cavium Inc.
3ec94dbc5SRasesh Mody  * All rights reserved.
49adde217SRasesh Mody  * www.cavium.com
5ec94dbc5SRasesh Mody  */
6ec94dbc5SRasesh Mody 
7ec94dbc5SRasesh Mody /****************************************************************************
8ec94dbc5SRasesh Mody  *
9ec94dbc5SRasesh Mody  * Name:        mcp_public.h
10ec94dbc5SRasesh Mody  *
11ec94dbc5SRasesh Mody  * Description: MCP public data
12ec94dbc5SRasesh Mody  *
13ec94dbc5SRasesh Mody  * Created:     13/01/2013 yanivr
14ec94dbc5SRasesh Mody  *
15ec94dbc5SRasesh Mody  ****************************************************************************/
16ec94dbc5SRasesh Mody 
17ec94dbc5SRasesh Mody #ifndef MCP_PUBLIC_H
18ec94dbc5SRasesh Mody #define MCP_PUBLIC_H
19ec94dbc5SRasesh Mody 
20ec94dbc5SRasesh Mody #define VF_MAX_STATIC 192	/* In case of AH */
217172847eSRasesh Mody #define VF_BITMAP_SIZE_IN_DWORDS        (VF_MAX_STATIC / 32)
227172847eSRasesh Mody #define VF_BITMAP_SIZE_IN_BYTES         (VF_BITMAP_SIZE_IN_DWORDS * sizeof(u32))
237172847eSRasesh Mody 
247172847eSRasesh Mody /* Extended array size to support for 240 VFs 8 dwords */
257172847eSRasesh Mody #define EXT_VF_MAX_STATIC               240
267172847eSRasesh Mody #define EXT_VF_BITMAP_SIZE_IN_DWORDS    (((EXT_VF_MAX_STATIC - 1) / 32) + 1)
277172847eSRasesh Mody #define EXT_VF_BITMAP_SIZE_IN_BYTES     (EXT_VF_BITMAP_SIZE_IN_DWORDS * \
287172847eSRasesh Mody 					 sizeof(u32))
297172847eSRasesh Mody #define ADDED_VF_BITMAP_SIZE 2
30ec94dbc5SRasesh Mody 
31ec94dbc5SRasesh Mody #define MCP_GLOB_PATH_MAX	2
32ec94dbc5SRasesh Mody #define MCP_PORT_MAX		2	/* Global */
33ec94dbc5SRasesh Mody #define MCP_GLOB_PORT_MAX	4	/* Global */
34ec94dbc5SRasesh Mody #define MCP_GLOB_FUNC_MAX	16	/* Global */
35ec94dbc5SRasesh Mody 
36ec94dbc5SRasesh Mody typedef u32 offsize_t;      /* In DWORDS !!! */
37ec94dbc5SRasesh Mody /* Offset from the beginning of the MCP scratchpad */
3804b00049SRasesh Mody #define OFFSIZE_OFFSET_OFFSET	0
39ec94dbc5SRasesh Mody #define OFFSIZE_OFFSET_MASK	0x0000ffff
40ec94dbc5SRasesh Mody /* Size of specific element (not the whole array if any) */
4104b00049SRasesh Mody #define OFFSIZE_SIZE_OFFSET	16
42ec94dbc5SRasesh Mody #define OFFSIZE_SIZE_MASK	0xffff0000
43ec94dbc5SRasesh Mody 
44ec94dbc5SRasesh Mody /* SECTION_OFFSET is calculating the offset in bytes out of offsize */
45ec94dbc5SRasesh Mody #define SECTION_OFFSET(_offsize)	\
4604b00049SRasesh Mody 	((((_offsize & OFFSIZE_OFFSET_MASK) >> OFFSIZE_OFFSET_OFFSET) << 2))
47ec94dbc5SRasesh Mody 
48ec94dbc5SRasesh Mody /* SECTION_SIZE is calculating the size in bytes out of offsize */
49ec94dbc5SRasesh Mody #define SECTION_SIZE(_offsize)		\
5004b00049SRasesh Mody 	(((_offsize & OFFSIZE_SIZE_MASK) >> OFFSIZE_SIZE_OFFSET) << 2)
51ec94dbc5SRasesh Mody 
5222d07d93SRasesh Mody /* SECTION_ADDR returns the GRC addr of a section, given offsize and index
5322d07d93SRasesh Mody  * within section
5422d07d93SRasesh Mody  */
55ec94dbc5SRasesh Mody #define SECTION_ADDR(_offsize, idx)	\
5622d07d93SRasesh Mody 	(MCP_REG_SCRATCH +		\
5722d07d93SRasesh Mody 	 SECTION_OFFSET(_offsize) + (SECTION_SIZE(_offsize) * idx))
58ec94dbc5SRasesh Mody 
5922d07d93SRasesh Mody /* SECTION_OFFSIZE_ADDR returns the GRC addr to the offsize address. Use
6022d07d93SRasesh Mody  * offsetof, since the OFFSETUP collide with the firmware definition
6122d07d93SRasesh Mody  */
62ec94dbc5SRasesh Mody #define SECTION_OFFSIZE_ADDR(_pub_base, _section) \
63ec94dbc5SRasesh Mody 	(_pub_base + offsetof(struct mcp_public_data, sections[_section]))
64ec94dbc5SRasesh Mody /* PHY configuration */
6557a304efSRasesh Mody struct eth_phy_cfg {
6622d07d93SRasesh Mody /* 0 = autoneg, 1000/10000/20000/25000/40000/50000/100000 */
6722d07d93SRasesh Mody 	u32 speed;
68*295968d1SFerruh Yigit #define RTE_ETH_SPEED_AUTONEG   0
69*295968d1SFerruh Yigit #define RTE_ETH_SPEED_SMARTLINQ  0x8 /* deprecated - use link_modes field instead */
70ec94dbc5SRasesh Mody 
71ec94dbc5SRasesh Mody 	u32 pause;      /* bitmask */
7257a304efSRasesh Mody #define ETH_PAUSE_NONE		0x0
7357a304efSRasesh Mody #define ETH_PAUSE_AUTONEG	0x1
7457a304efSRasesh Mody #define ETH_PAUSE_RX		0x2
7557a304efSRasesh Mody #define ETH_PAUSE_TX		0x4
76ec94dbc5SRasesh Mody 
77ec94dbc5SRasesh Mody 	u32 adv_speed;      /* Default should be the speed_cap_mask */
78ec94dbc5SRasesh Mody 	u32 loopback_mode;
7957a304efSRasesh Mody #define ETH_LOOPBACK_NONE		 (0)
8057a304efSRasesh Mody /* Serdes loopback. In AH, it refers to Near End */
8157a304efSRasesh Mody #define ETH_LOOPBACK_INT_PHY		 (1)
8257a304efSRasesh Mody #define ETH_LOOPBACK_EXT_PHY		 (2) /* External PHY Loopback */
8357a304efSRasesh Mody /* External Loopback (Require loopback plug) */
8457a304efSRasesh Mody #define ETH_LOOPBACK_EXT		 (3)
8557a304efSRasesh Mody #define ETH_LOOPBACK_MAC		 (4) /* MAC Loopback - not supported */
8657a304efSRasesh Mody #define ETH_LOOPBACK_CNIG_AH_ONLY_0123	 (5) /* Port to itself */
8757a304efSRasesh Mody #define ETH_LOOPBACK_CNIG_AH_ONLY_2301	 (6) /* Port to Port */
8857a304efSRasesh Mody #define ETH_LOOPBACK_PCS_AH_ONLY	 (7) /* PCS loopback (TX to RX) */
8957a304efSRasesh Mody /* Loop RX packet from PCS to TX */
9057a304efSRasesh Mody #define ETH_LOOPBACK_REVERSE_MAC_AH_ONLY (8)
9157a304efSRasesh Mody /* Remote Serdes Loopback (RX to TX) */
9257a304efSRasesh Mody #define ETH_LOOPBACK_INT_PHY_FEA_AH_ONLY (9)
93ec94dbc5SRasesh Mody 
9431874121SRasesh Mody 	u32 eee_cfg;
9531874121SRasesh Mody /* EEE is enabled (configuration). Refer to eee_status->active for negotiated
9631874121SRasesh Mody  * status
9705a1abcdSRasesh Mody  */
9831874121SRasesh Mody #define EEE_CFG_EEE_ENABLED	(1 << 0)
9931874121SRasesh Mody #define EEE_CFG_TX_LPI		(1 << 1)
10031874121SRasesh Mody #define EEE_CFG_ADV_SPEED_1G	(1 << 2)
10131874121SRasesh Mody #define EEE_CFG_ADV_SPEED_10G	(1 << 3)
10231874121SRasesh Mody #define EEE_TX_TIMER_USEC_MASK	(0xfffffff0)
10304b00049SRasesh Mody #define EEE_TX_TIMER_USEC_OFFSET	4
10431874121SRasesh Mody #define EEE_TX_TIMER_USEC_BALANCED_TIME		(0xa00)
10531874121SRasesh Mody #define EEE_TX_TIMER_USEC_AGGRESSIVE_TIME	(0x100)
10631874121SRasesh Mody #define EEE_TX_TIMER_USEC_LATENCY_TIME		(0x6000)
10731874121SRasesh Mody 
10831874121SRasesh Mody 	u32 link_modes; /* Additional link modes */
109652ee28aSRasesh Mody #define LINK_MODE_SMARTLINQ_ENABLE		0x1  /* XXX Deprecate */
110ec94dbc5SRasesh Mody };
111ec94dbc5SRasesh Mody 
112ec94dbc5SRasesh Mody struct port_mf_cfg {
113ec94dbc5SRasesh Mody 	u32 dynamic_cfg;    /* device control channel */
114ec94dbc5SRasesh Mody #define PORT_MF_CFG_OV_TAG_MASK              0x0000ffff
11504b00049SRasesh Mody #define PORT_MF_CFG_OV_TAG_OFFSET             0
116ec94dbc5SRasesh Mody #define PORT_MF_CFG_OV_TAG_DEFAULT         PORT_MF_CFG_OV_TAG_MASK
117ec94dbc5SRasesh Mody 
118ec94dbc5SRasesh Mody 	u32 reserved[1];
119ec94dbc5SRasesh Mody };
120ec94dbc5SRasesh Mody 
121ec94dbc5SRasesh Mody /* DO NOT add new fields in the middle
122ec94dbc5SRasesh Mody  * MUST be synced with struct pmm_stats_map
123ec94dbc5SRasesh Mody  */
12457a304efSRasesh Mody struct eth_stats {
125ec94dbc5SRasesh Mody 	u64 r64;        /* 0x00 (Offset 0x00 ) RX 64-byte frame counter*/
126ec94dbc5SRasesh Mody 	u64 r127; /* 0x01 (Offset 0x08 ) RX 65 to 127 byte frame counter*/
127ec94dbc5SRasesh Mody 	u64 r255; /* 0x02 (Offset 0x10 ) RX 128 to 255 byte frame counter*/
128ec94dbc5SRasesh Mody 	u64 r511; /* 0x03 (Offset 0x18 ) RX 256 to 511 byte frame counter*/
129ec94dbc5SRasesh Mody 	u64 r1023; /* 0x04 (Offset 0x20 ) RX 512 to 1023 byte frame counter*/
13022d07d93SRasesh Mody /* 0x05 (Offset 0x28 ) RX 1024 to 1518 byte frame counter */
13122d07d93SRasesh Mody 	u64 r1518;
1329c1aa3e1SRasesh Mody 	union {
1339c1aa3e1SRasesh Mody 		struct { /* bb */
13422d07d93SRasesh Mody /* 0x06 (Offset 0x30 ) RX 1519 to 1522 byte VLAN-tagged frame counter */
13522d07d93SRasesh Mody 			u64 r1522;
1369c1aa3e1SRasesh Mody /* 0x07 (Offset 0x38 ) RX 1519 to 2047 byte frame counter*/
1379c1aa3e1SRasesh Mody 			u64 r2047;
1389c1aa3e1SRasesh Mody /* 0x08 (Offset 0x40 ) RX 2048 to 4095 byte frame counter*/
1399c1aa3e1SRasesh Mody 			u64 r4095;
1409c1aa3e1SRasesh Mody /* 0x09 (Offset 0x48 ) RX 4096 to 9216 byte frame counter*/
1419c1aa3e1SRasesh Mody 			u64 r9216;
14222d07d93SRasesh Mody /* 0x0A (Offset 0x50 ) RX 9217 to 16383 byte frame counter */
14322d07d93SRasesh Mody 			u64 r16383;
1449c1aa3e1SRasesh Mody 		} bb0;
1459c1aa3e1SRasesh Mody 		struct { /* ah */
1469c1aa3e1SRasesh Mody 			u64 unused1;
1479c1aa3e1SRasesh Mody /* 0x07 (Offset 0x38 ) RX 1519 to max byte frame counter*/
1489c1aa3e1SRasesh Mody 			u64 r1519_to_max;
1499c1aa3e1SRasesh Mody 			u64 unused2;
1509c1aa3e1SRasesh Mody 			u64 unused3;
1519c1aa3e1SRasesh Mody 			u64 unused4;
1529c1aa3e1SRasesh Mody 		} ah0;
1539c1aa3e1SRasesh Mody 	} u0;
154ec94dbc5SRasesh Mody 	u64 rfcs;       /* 0x0F (Offset 0x58 ) RX FCS error frame counter*/
155ec94dbc5SRasesh Mody 	u64 rxcf;       /* 0x10 (Offset 0x60 ) RX control frame counter*/
156ec94dbc5SRasesh Mody 	u64 rxpf;       /* 0x11 (Offset 0x68 ) RX pause frame counter*/
157ec94dbc5SRasesh Mody 	u64 rxpp;       /* 0x12 (Offset 0x70 ) RX PFC frame counter*/
158ec94dbc5SRasesh Mody 	u64 raln;       /* 0x16 (Offset 0x78 ) RX alignment error counter*/
159ec94dbc5SRasesh Mody 	u64 rfcr;       /* 0x19 (Offset 0x80 ) RX false carrier counter */
160ec94dbc5SRasesh Mody 	u64 rovr;       /* 0x1A (Offset 0x88 ) RX oversized frame counter*/
161ec94dbc5SRasesh Mody 	u64 rjbr;       /* 0x1B (Offset 0x90 ) RX jabber frame counter */
162ec94dbc5SRasesh Mody 	u64 rund;       /* 0x34 (Offset 0x98 ) RX undersized frame counter */
163ec94dbc5SRasesh Mody 	u64 rfrg;       /* 0x35 (Offset 0xa0 ) RX fragment counter */
164ec94dbc5SRasesh Mody 	u64 t64;        /* 0x40 (Offset 0xa8 ) TX 64-byte frame counter */
165ec94dbc5SRasesh Mody 	u64 t127; /* 0x41 (Offset 0xb0 ) TX 65 to 127 byte frame counter */
166ec94dbc5SRasesh Mody 	u64 t255; /* 0x42 (Offset 0xb8 ) TX 128 to 255 byte frame counter*/
167ec94dbc5SRasesh Mody 	u64 t511; /* 0x43 (Offset 0xc0 ) TX 256 to 511 byte frame counter*/
168ec94dbc5SRasesh Mody 	u64 t1023; /* 0x44 (Offset 0xc8 ) TX 512 to 1023 byte frame counter*/
16922d07d93SRasesh Mody /* 0x45 (Offset 0xd0 ) TX 1024 to 1518 byte frame counter */
17022d07d93SRasesh Mody 	u64 t1518;
1719c1aa3e1SRasesh Mody 	union {
1729c1aa3e1SRasesh Mody 		struct { /* bb */
17322d07d93SRasesh Mody /* 0x47 (Offset 0xd8 ) TX 1519 to 2047 byte frame counter */
17422d07d93SRasesh Mody 			u64 t2047;
17522d07d93SRasesh Mody /* 0x48 (Offset 0xe0 ) TX 2048 to 4095 byte frame counter */
17622d07d93SRasesh Mody 			u64 t4095;
17722d07d93SRasesh Mody /* 0x49 (Offset 0xe8 ) TX 4096 to 9216 byte frame counter */
17822d07d93SRasesh Mody 			u64 t9216;
17922d07d93SRasesh Mody /* 0x4A (Offset 0xf0 ) TX 9217 to 16383 byte frame counter */
18022d07d93SRasesh Mody 			u64 t16383;
1819c1aa3e1SRasesh Mody 		} bb1;
1829c1aa3e1SRasesh Mody 		struct { /* ah */
1839c1aa3e1SRasesh Mody /* 0x47 (Offset 0xd8 ) TX 1519 to max byte frame counter */
1849c1aa3e1SRasesh Mody 			u64 t1519_to_max;
1859c1aa3e1SRasesh Mody 			u64 unused6;
1869c1aa3e1SRasesh Mody 			u64 unused7;
1879c1aa3e1SRasesh Mody 			u64 unused8;
1889c1aa3e1SRasesh Mody 		} ah1;
1899c1aa3e1SRasesh Mody 	} u1;
190ec94dbc5SRasesh Mody 	u64 txpf;       /* 0x50 (Offset 0xf8 ) TX pause frame counter */
191ec94dbc5SRasesh Mody 	u64 txpp;       /* 0x51 (Offset 0x100) TX PFC frame counter */
19222d07d93SRasesh Mody /* 0x6C (Offset 0x108) Transmit Logical Type LLFC message counter */
1939c1aa3e1SRasesh Mody 	union {
1949c1aa3e1SRasesh Mody 		struct { /* bb */
1959c1aa3e1SRasesh Mody /* 0x6C (Offset 0x108) Transmit Logical Type LLFC message counter */
19622d07d93SRasesh Mody 			u64 tlpiec;
1979c1aa3e1SRasesh Mody /* 0x6E (Offset 0x110) Transmit Total Collision Counter */
1989c1aa3e1SRasesh Mody 			u64 tncl;
1999c1aa3e1SRasesh Mody 		} bb2;
2009c1aa3e1SRasesh Mody 		struct { /* ah */
2019c1aa3e1SRasesh Mody 			u64 unused9;
2029c1aa3e1SRasesh Mody 			u64 unused10;
2039c1aa3e1SRasesh Mody 		} ah2;
2049c1aa3e1SRasesh Mody 	} u2;
205ec94dbc5SRasesh Mody 	u64 rbyte;      /* 0x3d (Offset 0x118) RX byte counter */
206ec94dbc5SRasesh Mody 	u64 rxuca;      /* 0x0c (Offset 0x120) RX UC frame counter */
207ec94dbc5SRasesh Mody 	u64 rxmca;      /* 0x0d (Offset 0x128) RX MC frame counter */
208ec94dbc5SRasesh Mody 	u64 rxbca;      /* 0x0e (Offset 0x130) RX BC frame counter */
20922d07d93SRasesh Mody /* 0x22 (Offset 0x138) RX good frame (good CRC, not oversized, no ERROR) */
21022d07d93SRasesh Mody 	u64 rxpok;
211ec94dbc5SRasesh Mody 	u64 tbyte;      /* 0x6f (Offset 0x140) TX byte counter */
212ec94dbc5SRasesh Mody 	u64 txuca;      /* 0x4d (Offset 0x148) TX UC frame counter */
213ec94dbc5SRasesh Mody 	u64 txmca;      /* 0x4e (Offset 0x150) TX MC frame counter */
214ec94dbc5SRasesh Mody 	u64 txbca;      /* 0x4f (Offset 0x158) TX BC frame counter */
215ec94dbc5SRasesh Mody 	u64 txcf;       /* 0x54 (Offset 0x160) TX control frame counter */
21622d07d93SRasesh Mody /* HSI - Cannot add more stats to this struct. If needed, then need to open new
21722d07d93SRasesh Mody  * struct
21822d07d93SRasesh Mody  */
21922d07d93SRasesh Mody 
220ec94dbc5SRasesh Mody };
221ec94dbc5SRasesh Mody 
222ec94dbc5SRasesh Mody struct brb_stats {
223ec94dbc5SRasesh Mody 	u64 brb_truncate[8];
224ec94dbc5SRasesh Mody 	u64 brb_discard[8];
225ec94dbc5SRasesh Mody };
226ec94dbc5SRasesh Mody 
227ec94dbc5SRasesh Mody struct port_stats {
228ec94dbc5SRasesh Mody 	struct brb_stats brb;
22957a304efSRasesh Mody 	struct eth_stats eth;
230ec94dbc5SRasesh Mody };
231ec94dbc5SRasesh Mody 
23222d07d93SRasesh Mody /*----+------------------------------------------------------------------------
23322d07d93SRasesh Mody  * C  | Number and | Ports in| Ports in|2 PHY-s |# of ports|# of engines
23422d07d93SRasesh Mody  * h  | rate of    | team #1 | team #2 |are used|per path  | (paths)
23522d07d93SRasesh Mody  * i  | physical   |         |         |        |          | enabled
23622d07d93SRasesh Mody  * p  | ports      |         |         |        |          |
23722d07d93SRasesh Mody  *====+============+=========+=========+========+==========+===================
23822d07d93SRasesh Mody  * BB | 1x100G     | This is special mode, where there are actually 2 HW func
239ec94dbc5SRasesh Mody  * BB | 2x10/20Gbps| 0,1     | NA      |  No    | 1        | 1
240ec94dbc5SRasesh Mody  * BB | 2x40 Gbps  | 0,1     | NA      |  Yes   | 1        | 1
241ec94dbc5SRasesh Mody  * BB | 2x50Gbps   | 0,1     | NA      |  No    | 1        | 1
24222d07d93SRasesh Mody  * BB | 4x10Gbps   | 0,2     | 1,3     |  No    | 1/2      | 1,2 (2 is optional)
24322d07d93SRasesh Mody  * BB | 4x10Gbps   | 0,1     | 2,3     |  No    | 1/2      | 1,2 (2 is optional)
24422d07d93SRasesh Mody  * BB | 4x10Gbps   | 0,3     | 1,2     |  No    | 1/2      | 1,2 (2 is optional)
245ec94dbc5SRasesh Mody  * BB | 4x10Gbps   | 0,1,2,3 | NA      |  No    | 1        | 1
246ec94dbc5SRasesh Mody  * AH | 2x10/20Gbps| 0,1     | NA      |  NA    | 1        | NA
247ec94dbc5SRasesh Mody  * AH | 4x10Gbps   | 0,1     | 2,3     |  NA    | 2        | NA
248ec94dbc5SRasesh Mody  * AH | 4x10Gbps   | 0,2     | 1,3     |  NA    | 2        | NA
249ec94dbc5SRasesh Mody  * AH | 4x10Gbps   | 0,3     | 1,2     |  NA    | 2        | NA
250ec94dbc5SRasesh Mody  * AH | 4x10Gbps   | 0,1,2,3 | NA      |  NA    | 1        | NA
25122d07d93SRasesh Mody  *====+============+=========+=========+========+==========+===================
252ec94dbc5SRasesh Mody  */
253ec94dbc5SRasesh Mody 
254ec94dbc5SRasesh Mody #define CMT_TEAM0 0
255ec94dbc5SRasesh Mody #define CMT_TEAM1 1
256ec94dbc5SRasesh Mody #define CMT_TEAM_MAX 2
257ec94dbc5SRasesh Mody 
258ec94dbc5SRasesh Mody struct couple_mode_teaming {
259ec94dbc5SRasesh Mody 	u8 port_cmt[MCP_GLOB_PORT_MAX];
260ec94dbc5SRasesh Mody #define PORT_CMT_IN_TEAM            (1 << 0)
261ec94dbc5SRasesh Mody 
262ec94dbc5SRasesh Mody #define PORT_CMT_PORT_ROLE          (1 << 1)
263ec94dbc5SRasesh Mody #define PORT_CMT_PORT_INACTIVE      (0 << 1)
264ec94dbc5SRasesh Mody #define PORT_CMT_PORT_ACTIVE        (1 << 1)
265ec94dbc5SRasesh Mody 
266ec94dbc5SRasesh Mody #define PORT_CMT_TEAM_MASK          (1 << 2)
267ec94dbc5SRasesh Mody #define PORT_CMT_TEAM0              (0 << 2)
268ec94dbc5SRasesh Mody #define PORT_CMT_TEAM1              (1 << 2)
269ec94dbc5SRasesh Mody };
270ec94dbc5SRasesh Mody 
27126ae839dSRasesh Mody /**************************************
27226ae839dSRasesh Mody  *     LLDP and DCBX HSI structures
27326ae839dSRasesh Mody  **************************************/
27426ae839dSRasesh Mody #define LLDP_CHASSIS_ID_STAT_LEN	4
27526ae839dSRasesh Mody #define LLDP_PORT_ID_STAT_LEN		4
27626ae839dSRasesh Mody #define DCBX_MAX_APP_PROTOCOL		32
27781dba2b2SRasesh Mody #define MAX_SYSTEM_LLDP_TLV_DATA	32  /* In dwords. 128 in bytes*/
27881dba2b2SRasesh Mody #define MAX_TLV_BUFFER			128 /* In dwords. 512 in bytes*/
27926ae839dSRasesh Mody typedef enum _lldp_agent_e {
28026ae839dSRasesh Mody 	LLDP_NEAREST_BRIDGE = 0,
28126ae839dSRasesh Mody 	LLDP_NEAREST_NON_TPMR_BRIDGE,
28226ae839dSRasesh Mody 	LLDP_NEAREST_CUSTOMER_BRIDGE,
28326ae839dSRasesh Mody 	LLDP_MAX_LLDP_AGENTS
28426ae839dSRasesh Mody } lldp_agent_e;
28526ae839dSRasesh Mody 
28626ae839dSRasesh Mody struct lldp_config_params_s {
28726ae839dSRasesh Mody 	u32 config;
28826ae839dSRasesh Mody #define LLDP_CONFIG_TX_INTERVAL_MASK        0x000000ff
28904b00049SRasesh Mody #define LLDP_CONFIG_TX_INTERVAL_OFFSET       0
29026ae839dSRasesh Mody #define LLDP_CONFIG_HOLD_MASK               0x00000f00
29104b00049SRasesh Mody #define LLDP_CONFIG_HOLD_OFFSET              8
29226ae839dSRasesh Mody #define LLDP_CONFIG_MAX_CREDIT_MASK         0x0000f000
29304b00049SRasesh Mody #define LLDP_CONFIG_MAX_CREDIT_OFFSET        12
29426ae839dSRasesh Mody #define LLDP_CONFIG_ENABLE_RX_MASK          0x40000000
29504b00049SRasesh Mody #define LLDP_CONFIG_ENABLE_RX_OFFSET         30
29626ae839dSRasesh Mody #define LLDP_CONFIG_ENABLE_TX_MASK          0x80000000
29704b00049SRasesh Mody #define LLDP_CONFIG_ENABLE_TX_OFFSET         31
29826ae839dSRasesh Mody 	/* Holds local Chassis ID TLV header, subtype and 9B of payload.
29926ae839dSRasesh Mody 	 * If firtst byte is 0, then we will use default chassis ID
30026ae839dSRasesh Mody 	 */
30126ae839dSRasesh Mody 	u32 local_chassis_id[LLDP_CHASSIS_ID_STAT_LEN];
30226ae839dSRasesh Mody 	/* Holds local Port ID TLV header, subtype and 9B of payload.
30326ae839dSRasesh Mody 	 * If firtst byte is 0, then we will use default port ID
30426ae839dSRasesh Mody 	*/
30526ae839dSRasesh Mody 	u32 local_port_id[LLDP_PORT_ID_STAT_LEN];
30626ae839dSRasesh Mody };
30726ae839dSRasesh Mody 
30826ae839dSRasesh Mody struct lldp_status_params_s {
30926ae839dSRasesh Mody 	u32 prefix_seq_num;
31026ae839dSRasesh Mody 	u32 status; /* TBD */
311610ccd98SRasesh Mody 	/* Holds remote Chassis ID TLV header, subtype and 9B of payload. */
31226ae839dSRasesh Mody 	u32 peer_chassis_id[LLDP_CHASSIS_ID_STAT_LEN];
313610ccd98SRasesh Mody 	/* Holds remote Port ID TLV header, subtype and 9B of payload. */
31426ae839dSRasesh Mody 	u32 peer_port_id[LLDP_PORT_ID_STAT_LEN];
31526ae839dSRasesh Mody 	u32 suffix_seq_num;
31626ae839dSRasesh Mody };
31726ae839dSRasesh Mody 
31826ae839dSRasesh Mody struct dcbx_ets_feature {
31926ae839dSRasesh Mody 	u32 flags;
32026ae839dSRasesh Mody #define DCBX_ETS_ENABLED_MASK                   0x00000001
32104b00049SRasesh Mody #define DCBX_ETS_ENABLED_OFFSET                  0
32226ae839dSRasesh Mody #define DCBX_ETS_WILLING_MASK                   0x00000002
32304b00049SRasesh Mody #define DCBX_ETS_WILLING_OFFSET                  1
32426ae839dSRasesh Mody #define DCBX_ETS_ERROR_MASK                     0x00000004
32504b00049SRasesh Mody #define DCBX_ETS_ERROR_OFFSET                    2
32626ae839dSRasesh Mody #define DCBX_ETS_CBS_MASK                       0x00000008
32704b00049SRasesh Mody #define DCBX_ETS_CBS_OFFSET                      3
32826ae839dSRasesh Mody #define DCBX_ETS_MAX_TCS_MASK                   0x000000f0
32904b00049SRasesh Mody #define DCBX_ETS_MAX_TCS_OFFSET                  4
3300e9c6de3SRasesh Mody #define DCBX_OOO_TC_MASK                        0x00000f00
33104b00049SRasesh Mody #define DCBX_OOO_TC_OFFSET                       8
33222d07d93SRasesh Mody /* Entries in tc table are orginized that the left most is pri 0, right most is
33322d07d93SRasesh Mody  * prio 7
33422d07d93SRasesh Mody  */
33522d07d93SRasesh Mody 
33626ae839dSRasesh Mody 	u32  pri_tc_tbl[1];
3370e9c6de3SRasesh Mody /* Fixed TCP OOO TC usage is deprecated and used only for driver backward
3380e9c6de3SRasesh Mody  * compatibility
3390e9c6de3SRasesh Mody  */
3400e9c6de3SRasesh Mody #define DCBX_TCP_OOO_TC				(4)
3410e9c6de3SRasesh Mody #define DCBX_TCP_OOO_K2_4PORT_TC		(3)
34222d07d93SRasesh Mody 
3430e9c6de3SRasesh Mody #define NIG_ETS_ISCSI_OOO_CLIENT_OFFSET		(DCBX_TCP_OOO_TC + 1)
34426ae839dSRasesh Mody #define DCBX_CEE_STRICT_PRIORITY		0xf
34522d07d93SRasesh Mody /* Entries in tc table are orginized that the left most is pri 0, right most is
34622d07d93SRasesh Mody  * prio 7
34722d07d93SRasesh Mody  */
34822d07d93SRasesh Mody 
34926ae839dSRasesh Mody 	u32  tc_bw_tbl[2];
35022d07d93SRasesh Mody /* Entries in tc table are orginized that the left most is pri 0, right most is
35122d07d93SRasesh Mody  * prio 7
35222d07d93SRasesh Mody  */
35322d07d93SRasesh Mody 
35426ae839dSRasesh Mody 	u32  tc_tsa_tbl[2];
35526ae839dSRasesh Mody #define DCBX_ETS_TSA_STRICT			0
35626ae839dSRasesh Mody #define DCBX_ETS_TSA_CBS			1
35726ae839dSRasesh Mody #define DCBX_ETS_TSA_ETS			2
35826ae839dSRasesh Mody };
35926ae839dSRasesh Mody 
36026ae839dSRasesh Mody struct dcbx_app_priority_entry {
36126ae839dSRasesh Mody 	u32 entry;
36226ae839dSRasesh Mody #define DCBX_APP_PRI_MAP_MASK       0x000000ff
36304b00049SRasesh Mody #define DCBX_APP_PRI_MAP_OFFSET      0
36426ae839dSRasesh Mody #define DCBX_APP_PRI_0              0x01
36526ae839dSRasesh Mody #define DCBX_APP_PRI_1              0x02
36626ae839dSRasesh Mody #define DCBX_APP_PRI_2              0x04
36726ae839dSRasesh Mody #define DCBX_APP_PRI_3              0x08
36826ae839dSRasesh Mody #define DCBX_APP_PRI_4              0x10
36926ae839dSRasesh Mody #define DCBX_APP_PRI_5              0x20
37026ae839dSRasesh Mody #define DCBX_APP_PRI_6              0x40
37126ae839dSRasesh Mody #define DCBX_APP_PRI_7              0x80
37226ae839dSRasesh Mody #define DCBX_APP_SF_MASK            0x00000300
37304b00049SRasesh Mody #define DCBX_APP_SF_OFFSET           8
37426ae839dSRasesh Mody #define DCBX_APP_SF_ETHTYPE         0
37526ae839dSRasesh Mody #define DCBX_APP_SF_PORT            1
37622d07d93SRasesh Mody #define DCBX_APP_SF_IEEE_MASK       0x0000f000
37704b00049SRasesh Mody #define DCBX_APP_SF_IEEE_OFFSET      12
37822d07d93SRasesh Mody #define DCBX_APP_SF_IEEE_RESERVED   0
37922d07d93SRasesh Mody #define DCBX_APP_SF_IEEE_ETHTYPE    1
38022d07d93SRasesh Mody #define DCBX_APP_SF_IEEE_TCP_PORT   2
38122d07d93SRasesh Mody #define DCBX_APP_SF_IEEE_UDP_PORT   3
38222d07d93SRasesh Mody #define DCBX_APP_SF_IEEE_TCP_UDP_PORT 4
38322d07d93SRasesh Mody 
38426ae839dSRasesh Mody #define DCBX_APP_PROTOCOL_ID_MASK   0xffff0000
38504b00049SRasesh Mody #define DCBX_APP_PROTOCOL_ID_OFFSET  16
38626ae839dSRasesh Mody };
38726ae839dSRasesh Mody 
388610ccd98SRasesh Mody 
38926ae839dSRasesh Mody /* FW structure in BE */
39026ae839dSRasesh Mody struct dcbx_app_priority_feature {
39126ae839dSRasesh Mody 	u32 flags;
39226ae839dSRasesh Mody #define DCBX_APP_ENABLED_MASK           0x00000001
39304b00049SRasesh Mody #define DCBX_APP_ENABLED_OFFSET          0
39426ae839dSRasesh Mody #define DCBX_APP_WILLING_MASK           0x00000002
39504b00049SRasesh Mody #define DCBX_APP_WILLING_OFFSET          1
39626ae839dSRasesh Mody #define DCBX_APP_ERROR_MASK             0x00000004
39704b00049SRasesh Mody #define DCBX_APP_ERROR_OFFSET            2
39826ae839dSRasesh Mody 	/* Not in use
399610ccd98SRasesh Mody 	#define DCBX_APP_DEFAULT_PRI_MASK       0x00000f00
40004b00049SRasesh Mody 	#define DCBX_APP_DEFAULT_PRI_OFFSET      8
40126ae839dSRasesh Mody 	*/
40226ae839dSRasesh Mody #define DCBX_APP_MAX_TCS_MASK           0x0000f000
40304b00049SRasesh Mody #define DCBX_APP_MAX_TCS_OFFSET          12
40426ae839dSRasesh Mody #define DCBX_APP_NUM_ENTRIES_MASK       0x00ff0000
40504b00049SRasesh Mody #define DCBX_APP_NUM_ENTRIES_OFFSET      16
40626ae839dSRasesh Mody 	struct dcbx_app_priority_entry  app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
40726ae839dSRasesh Mody };
40826ae839dSRasesh Mody 
40926ae839dSRasesh Mody /* FW structure in BE */
41026ae839dSRasesh Mody struct dcbx_features {
41126ae839dSRasesh Mody 	/* PG feature */
41226ae839dSRasesh Mody 	struct dcbx_ets_feature ets;
41326ae839dSRasesh Mody 	/* PFC feature */
41426ae839dSRasesh Mody 	u32 pfc;
41526ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_MASK             0x000000ff
41604b00049SRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_OFFSET            0
41726ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_0            0x01
41826ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_1            0x02
41926ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_2            0x04
42026ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_3            0x08
42126ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_4            0x10
42226ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_5            0x20
42326ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_6            0x40
42426ae839dSRasesh Mody #define DCBX_PFC_PRI_EN_BITMAP_PRI_7            0x80
42526ae839dSRasesh Mody 
42626ae839dSRasesh Mody #define DCBX_PFC_FLAGS_MASK                     0x0000ff00
42704b00049SRasesh Mody #define DCBX_PFC_FLAGS_OFFSET                    8
42826ae839dSRasesh Mody #define DCBX_PFC_CAPS_MASK                      0x00000f00
42904b00049SRasesh Mody #define DCBX_PFC_CAPS_OFFSET                     8
43026ae839dSRasesh Mody #define DCBX_PFC_MBC_MASK                       0x00004000
43104b00049SRasesh Mody #define DCBX_PFC_MBC_OFFSET                      14
43226ae839dSRasesh Mody #define DCBX_PFC_WILLING_MASK                   0x00008000
43304b00049SRasesh Mody #define DCBX_PFC_WILLING_OFFSET                  15
43426ae839dSRasesh Mody #define DCBX_PFC_ENABLED_MASK                   0x00010000
43504b00049SRasesh Mody #define DCBX_PFC_ENABLED_OFFSET                  16
43626ae839dSRasesh Mody #define DCBX_PFC_ERROR_MASK                     0x00020000
43704b00049SRasesh Mody #define DCBX_PFC_ERROR_OFFSET                    17
43826ae839dSRasesh Mody 
43926ae839dSRasesh Mody 	/* APP feature */
44026ae839dSRasesh Mody 	struct dcbx_app_priority_feature app;
44126ae839dSRasesh Mody };
44226ae839dSRasesh Mody 
44326ae839dSRasesh Mody struct dcbx_local_params {
44426ae839dSRasesh Mody 	u32 config;
44522d07d93SRasesh Mody #define DCBX_CONFIG_VERSION_MASK            0x00000007
44604b00049SRasesh Mody #define DCBX_CONFIG_VERSION_OFFSET           0
44726ae839dSRasesh Mody #define DCBX_CONFIG_VERSION_DISABLED        0
44826ae839dSRasesh Mody #define DCBX_CONFIG_VERSION_IEEE            1
44926ae839dSRasesh Mody #define DCBX_CONFIG_VERSION_CEE             2
45081dba2b2SRasesh Mody #define DCBX_CONFIG_VERSION_DYNAMIC         \
45181dba2b2SRasesh Mody 	(DCBX_CONFIG_VERSION_IEEE | DCBX_CONFIG_VERSION_CEE)
45222d07d93SRasesh Mody #define DCBX_CONFIG_VERSION_STATIC          4
45326ae839dSRasesh Mody 
45426ae839dSRasesh Mody 	u32 flags;
45526ae839dSRasesh Mody 	struct dcbx_features features;
45626ae839dSRasesh Mody };
45726ae839dSRasesh Mody 
45826ae839dSRasesh Mody struct dcbx_mib {
45926ae839dSRasesh Mody 	u32 prefix_seq_num;
46026ae839dSRasesh Mody 	u32 flags;
46126ae839dSRasesh Mody 	/*
462610ccd98SRasesh Mody 	#define DCBX_CONFIG_VERSION_MASK            0x00000007
46304b00049SRasesh Mody 	#define DCBX_CONFIG_VERSION_OFFSET           0
464610ccd98SRasesh Mody 	#define DCBX_CONFIG_VERSION_DISABLED        0
465610ccd98SRasesh Mody 	#define DCBX_CONFIG_VERSION_IEEE            1
466610ccd98SRasesh Mody 	#define DCBX_CONFIG_VERSION_CEE             2
467610ccd98SRasesh Mody 	#define DCBX_CONFIG_VERSION_STATIC          4
46826ae839dSRasesh Mody 	*/
46926ae839dSRasesh Mody 	struct dcbx_features features;
47026ae839dSRasesh Mody 	u32 suffix_seq_num;
47126ae839dSRasesh Mody };
47226ae839dSRasesh Mody 
47326ae839dSRasesh Mody struct lldp_system_tlvs_buffer_s {
47481dba2b2SRasesh Mody 	u32 flags;
47581dba2b2SRasesh Mody #define LLDP_SYSTEM_TLV_VALID_MASK		0x1
47681dba2b2SRasesh Mody #define LLDP_SYSTEM_TLV_VALID_OFFSET		0
47781dba2b2SRasesh Mody /* This bit defines if system TLVs are instead of mandatory TLVS or in
47881dba2b2SRasesh Mody  * addition to them. Set 1 for replacing mandatory TLVs
47981dba2b2SRasesh Mody  */
48081dba2b2SRasesh Mody #define LLDP_SYSTEM_TLV_MANDATORY_MASK		0x2
48181dba2b2SRasesh Mody #define LLDP_SYSTEM_TLV_MANDATORY_OFFSET	1
48281dba2b2SRasesh Mody #define LLDP_SYSTEM_TLV_LENGTH_MASK		0xffff0000
48381dba2b2SRasesh Mody #define LLDP_SYSTEM_TLV_LENGTH_OFFSET		16
48426ae839dSRasesh Mody 	u32 data[MAX_SYSTEM_LLDP_TLV_DATA];
48526ae839dSRasesh Mody };
48626ae839dSRasesh Mody 
48781dba2b2SRasesh Mody /* Since this struct is written by MFW and read by driver need to add
48881dba2b2SRasesh Mody  * sequence guards (as in case of DCBX MIB)
48981dba2b2SRasesh Mody  */
49081dba2b2SRasesh Mody struct lldp_received_tlvs_s {
49181dba2b2SRasesh Mody 	u32 prefix_seq_num;
49281dba2b2SRasesh Mody 	u32 length;
49381dba2b2SRasesh Mody 	u32 tlvs_buffer[MAX_TLV_BUFFER];
49481dba2b2SRasesh Mody 	u32 suffix_seq_num;
49581dba2b2SRasesh Mody };
49681dba2b2SRasesh Mody 
49722d07d93SRasesh Mody struct dcb_dscp_map {
49822d07d93SRasesh Mody 	u32 flags;
49922d07d93SRasesh Mody #define DCB_DSCP_ENABLE_MASK			0x1
50004b00049SRasesh Mody #define DCB_DSCP_ENABLE_OFFSET			0
50122d07d93SRasesh Mody #define DCB_DSCP_ENABLE				1
50222d07d93SRasesh Mody 	u32 dscp_pri_map[8];
50322d07d93SRasesh Mody };
50422d07d93SRasesh Mody 
505f5940e7dSRasesh Mody /**************************************
506f5940e7dSRasesh Mody  *     Attributes commands
507f5940e7dSRasesh Mody  **************************************/
508f5940e7dSRasesh Mody 
509f5940e7dSRasesh Mody enum _attribute_commands_e {
510f5940e7dSRasesh Mody 	ATTRIBUTE_CMD_READ = 0,
511f5940e7dSRasesh Mody 	ATTRIBUTE_CMD_WRITE,
512f5940e7dSRasesh Mody 	ATTRIBUTE_CMD_READ_CLEAR,
513f5940e7dSRasesh Mody 	ATTRIBUTE_CMD_CLEAR,
514f5940e7dSRasesh Mody 	ATTRIBUTE_NUM_OF_COMMANDS
515f5940e7dSRasesh Mody };
516f5940e7dSRasesh Mody 
517ec94dbc5SRasesh Mody /**************************************/
518ec94dbc5SRasesh Mody /*                                    */
519ec94dbc5SRasesh Mody /*     P U B L I C      G L O B A L   */
520ec94dbc5SRasesh Mody /*                                    */
521ec94dbc5SRasesh Mody /**************************************/
522ec94dbc5SRasesh Mody struct public_global {
523ec94dbc5SRasesh Mody 	u32 max_path;       /* 32bit is wasty, but this will be used often */
52422d07d93SRasesh Mody /* (Global) 32bit is wasty, but this will be used often */
52522d07d93SRasesh Mody 	u32 max_ports;
526ec94dbc5SRasesh Mody #define MODE_1P	1		/* TBD - NEED TO THINK OF A BETTER NAME */
527ec94dbc5SRasesh Mody #define MODE_2P	2
528ec94dbc5SRasesh Mody #define MODE_3P	3
529ec94dbc5SRasesh Mody #define MODE_4P	4
530ec94dbc5SRasesh Mody 	u32 debug_mb_offset;
531ec94dbc5SRasesh Mody 	u32 phymod_dbg_mb_offset;
532ec94dbc5SRasesh Mody 	struct couple_mode_teaming cmt;
533610ccd98SRasesh Mody /* Temperature in Celcius (-255C / +255C), measured every second. */
534ec94dbc5SRasesh Mody 	s32 internal_temperature;
535ec94dbc5SRasesh Mody 	u32 mfw_ver;
536ec94dbc5SRasesh Mody 	u32 running_bundle_id;
537ec94dbc5SRasesh Mody 	s32 external_temperature;
53822d07d93SRasesh Mody 	u32 mdump_reason;
53922d07d93SRasesh Mody #define MDUMP_REASON_INTERNAL_ERROR	(1 << 0)
54022d07d93SRasesh Mody #define MDUMP_REASON_EXTERNAL_TRIGGER	(1 << 1)
54122d07d93SRasesh Mody #define MDUMP_REASON_DUMP_AGED		(1 << 2)
54205a1abcdSRasesh Mody 	u32 ext_phy_upgrade_fw;
54305a1abcdSRasesh Mody #define EXT_PHY_FW_UPGRADE_STATUS_MASK		(0x0000ffff)
54404b00049SRasesh Mody #define EXT_PHY_FW_UPGRADE_STATUS_OFFSET		(0)
54505a1abcdSRasesh Mody #define EXT_PHY_FW_UPGRADE_STATUS_IN_PROGRESS	(1)
54605a1abcdSRasesh Mody #define EXT_PHY_FW_UPGRADE_STATUS_FAILED	(2)
54705a1abcdSRasesh Mody #define EXT_PHY_FW_UPGRADE_STATUS_SUCCESS	(3)
54805a1abcdSRasesh Mody #define EXT_PHY_FW_UPGRADE_TYPE_MASK		(0xffff0000)
54904b00049SRasesh Mody #define EXT_PHY_FW_UPGRADE_TYPE_OFFSET		(16)
550ec94dbc5SRasesh Mody };
551ec94dbc5SRasesh Mody 
552ec94dbc5SRasesh Mody /**************************************/
553ec94dbc5SRasesh Mody /*                                    */
554ec94dbc5SRasesh Mody /*     P U B L I C      P A T H       */
555ec94dbc5SRasesh Mody /*                                    */
556ec94dbc5SRasesh Mody /**************************************/
557ec94dbc5SRasesh Mody 
558ec94dbc5SRasesh Mody /****************************************************************************
559ec94dbc5SRasesh Mody  * Shared Memory 2 Region                                                   *
560ec94dbc5SRasesh Mody  ****************************************************************************/
561ec94dbc5SRasesh Mody /* The fw_flr_ack is actually built in the following way:                   */
562ec94dbc5SRasesh Mody /* 8 bit:  PF ack                                                           */
563ec94dbc5SRasesh Mody /* 128 bit: VF ack                                                           */
564ec94dbc5SRasesh Mody /* 8 bit:  ios_dis_ack                                                      */
565ec94dbc5SRasesh Mody /* In order to maintain endianity in the mailbox hsi, we want to keep using */
566ec94dbc5SRasesh Mody /* u32. The fw must have the VF right after the PF since this is how it     */
567ec94dbc5SRasesh Mody /* access arrays(it expects always the VF to reside after the PF, and that  */
568ec94dbc5SRasesh Mody /* makes the calculation much easier for it. )                              */
569ec94dbc5SRasesh Mody /* In order to answer both limitations, and keep the struct small, the code */
570ec94dbc5SRasesh Mody /* will abuse the structure defined here to achieve the actual partition    */
571ec94dbc5SRasesh Mody /* above                                                                    */
572ec94dbc5SRasesh Mody /****************************************************************************/
573ec94dbc5SRasesh Mody struct fw_flr_mb {
574ec94dbc5SRasesh Mody 	u32 aggint;
575ec94dbc5SRasesh Mody 	u32 opgen_addr;
576ec94dbc5SRasesh Mody 	u32 accum_ack;      /* 0..15:PF, 16..207:VF, 256..271:IOV_DIS */
577ec94dbc5SRasesh Mody #define ACCUM_ACK_PF_BASE	0
578ec94dbc5SRasesh Mody #define ACCUM_ACK_PF_SHIFT	0
579ec94dbc5SRasesh Mody 
580ec94dbc5SRasesh Mody #define ACCUM_ACK_VF_BASE	8
581ec94dbc5SRasesh Mody #define ACCUM_ACK_VF_SHIFT	3
582ec94dbc5SRasesh Mody 
583ec94dbc5SRasesh Mody #define ACCUM_ACK_IOV_DIS_BASE	256
584ec94dbc5SRasesh Mody #define ACCUM_ACK_IOV_DIS_SHIFT	8
585ec94dbc5SRasesh Mody 
586ec94dbc5SRasesh Mody };
587ec94dbc5SRasesh Mody 
588ec94dbc5SRasesh Mody struct public_path {
589ec94dbc5SRasesh Mody 	struct fw_flr_mb flr_mb;
590ec94dbc5SRasesh Mody 	/*
591ec94dbc5SRasesh Mody 	 * mcp_vf_disabled is set by the MCP to indicate the driver about VFs
592ec94dbc5SRasesh Mody 	 * which were disabled/flred
593ec94dbc5SRasesh Mody 	 */
594ec94dbc5SRasesh Mody 	u32 mcp_vf_disabled[VF_MAX_STATIC / 32];    /* 0x003c */
595ec94dbc5SRasesh Mody 
596ec94dbc5SRasesh Mody /* Reset on mcp reset, and incremented for eveny process kill event. */
59722d07d93SRasesh Mody 	u32 process_kill;
598ec94dbc5SRasesh Mody #define PROCESS_KILL_COUNTER_MASK		0x0000ffff
59904b00049SRasesh Mody #define PROCESS_KILL_COUNTER_OFFSET		0
600ec94dbc5SRasesh Mody #define PROCESS_KILL_GLOB_AEU_BIT_MASK		0xffff0000
60104b00049SRasesh Mody #define PROCESS_KILL_GLOB_AEU_BIT_OFFSET	16
602ec94dbc5SRasesh Mody #define GLOBAL_AEU_BIT(aeu_reg_id, aeu_bit) (aeu_reg_id * 32 + aeu_bit)
6037172847eSRasesh Mody 	/*Added to support E5 240 VFs*/
6047172847eSRasesh Mody 	u32 mcp_vf_disabled2[ADDED_VF_BITMAP_SIZE];
605ec94dbc5SRasesh Mody };
606ec94dbc5SRasesh Mody 
607ec94dbc5SRasesh Mody /**************************************/
608ec94dbc5SRasesh Mody /*                                    */
609ec94dbc5SRasesh Mody /*     P U B L I C      P O R T       */
610ec94dbc5SRasesh Mody /*                                    */
611ec94dbc5SRasesh Mody /**************************************/
612ec94dbc5SRasesh Mody #define FC_NPIV_WWPN_SIZE 8
613ec94dbc5SRasesh Mody #define FC_NPIV_WWNN_SIZE 8
614ec94dbc5SRasesh Mody struct dci_npiv_settings {
615ec94dbc5SRasesh Mody 	u8 npiv_wwpn[FC_NPIV_WWPN_SIZE];
616ec94dbc5SRasesh Mody 	u8 npiv_wwnn[FC_NPIV_WWNN_SIZE];
617ec94dbc5SRasesh Mody };
618ec94dbc5SRasesh Mody 
619ec94dbc5SRasesh Mody struct dci_fc_npiv_cfg {
620ec94dbc5SRasesh Mody 	/* hdr used internally by the MFW */
621ec94dbc5SRasesh Mody 	u32 hdr;
622ec94dbc5SRasesh Mody 	u32 num_of_npiv;
623ec94dbc5SRasesh Mody };
624ec94dbc5SRasesh Mody 
625ec94dbc5SRasesh Mody #define MAX_NUMBER_NPIV 64
626ec94dbc5SRasesh Mody struct dci_fc_npiv_tbl {
627ec94dbc5SRasesh Mody 	struct dci_fc_npiv_cfg fc_npiv_cfg;
628ec94dbc5SRasesh Mody 	struct dci_npiv_settings settings[MAX_NUMBER_NPIV];
629ec94dbc5SRasesh Mody };
630ec94dbc5SRasesh Mody 
631ec94dbc5SRasesh Mody /****************************************************************************
632ec94dbc5SRasesh Mody  * Driver <-> FW Mailbox                                                    *
633ec94dbc5SRasesh Mody  ****************************************************************************/
634ec94dbc5SRasesh Mody 
635ec94dbc5SRasesh Mody struct public_port {
636ec94dbc5SRasesh Mody 	u32 validity_map;   /* 0x0 (4*2 = 0x8) */
637ec94dbc5SRasesh Mody 
638ec94dbc5SRasesh Mody 	/* validity bits */
639ec94dbc5SRasesh Mody #define MCP_VALIDITY_PCI_CFG                    0x00100000
640ec94dbc5SRasesh Mody #define MCP_VALIDITY_MB                         0x00200000
641ec94dbc5SRasesh Mody #define MCP_VALIDITY_DEV_INFO                   0x00400000
642ec94dbc5SRasesh Mody #define MCP_VALIDITY_RESERVED                   0x00000007
643ec94dbc5SRasesh Mody 
644ec94dbc5SRasesh Mody 	/* One licensing bit should be set */
64522d07d93SRasesh Mody /* yaniv - tbd ? license */
64622d07d93SRasesh Mody #define MCP_VALIDITY_LIC_KEY_IN_EFFECT_MASK     0x00000038
647ec94dbc5SRasesh Mody #define MCP_VALIDITY_LIC_MANUF_KEY_IN_EFFECT    0x00000008
648ec94dbc5SRasesh Mody #define MCP_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT  0x00000010
649ec94dbc5SRasesh Mody #define MCP_VALIDITY_LIC_NO_KEY_IN_EFFECT       0x00000020
650ec94dbc5SRasesh Mody 
651ec94dbc5SRasesh Mody 	/* Active MFW */
652ec94dbc5SRasesh Mody #define MCP_VALIDITY_ACTIVE_MFW_UNKNOWN         0x00000000
653ec94dbc5SRasesh Mody #define MCP_VALIDITY_ACTIVE_MFW_MASK            0x000001c0
654ec94dbc5SRasesh Mody #define MCP_VALIDITY_ACTIVE_MFW_NCSI            0x00000040
655ec94dbc5SRasesh Mody #define MCP_VALIDITY_ACTIVE_MFW_NONE            0x000001c0
656ec94dbc5SRasesh Mody 
657ec94dbc5SRasesh Mody 	u32 link_status;
658ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_UP				0x00000001
659ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_MASK		0x0000001e
660ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD		(1 << 1)
661ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD		(2 << 1)
662ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_10G		(3 << 1)
663ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_20G		(4 << 1)
664ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_40G		(5 << 1)
665ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_50G		(6 << 1)
666ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_100G		(7 << 1)
667ec94dbc5SRasesh Mody #define LINK_STATUS_SPEED_AND_DUPLEX_25G		(8 << 1)
668ec94dbc5SRasesh Mody #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED		0x00000020
669ec94dbc5SRasesh Mody #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE		0x00000040
670ec94dbc5SRasesh Mody #define LINK_STATUS_PARALLEL_DETECTION_USED		0x00000080
671ec94dbc5SRasesh Mody #define LINK_STATUS_PFC_ENABLED				0x00000100
672ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE	0x00000200
673ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE	0x00000400
674ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_10G_CAPABLE		0x00000800
675ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_20G_CAPABLE		0x00001000
676ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_40G_CAPABLE		0x00002000
677ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_50G_CAPABLE		0x00004000
678ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_100G_CAPABLE		0x00008000
679ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_25G_CAPABLE		0x00010000
680ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK	0x000C0000
681ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE	(0 << 18)
682ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE	(1 << 18)
683ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE	(2 << 18)
684ec94dbc5SRasesh Mody #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE		(3 << 18)
685ec94dbc5SRasesh Mody #define LINK_STATUS_SFP_TX_FAULT			0x00100000
686ec94dbc5SRasesh Mody #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED		0x00200000
687ec94dbc5SRasesh Mody #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED		0x00400000
688ec94dbc5SRasesh Mody #define LINK_STATUS_RX_SIGNAL_PRESENT			0x00800000
689ec94dbc5SRasesh Mody #define LINK_STATUS_MAC_LOCAL_FAULT			0x01000000
690ec94dbc5SRasesh Mody #define LINK_STATUS_MAC_REMOTE_FAULT			0x02000000
691ec94dbc5SRasesh Mody #define LINK_STATUS_UNSUPPORTED_SPD_REQ			0x04000000
69222d07d93SRasesh Mody #define LINK_STATUS_FEC_MODE_MASK			0x38000000
69322d07d93SRasesh Mody #define LINK_STATUS_FEC_MODE_NONE			(0 << 27)
69422d07d93SRasesh Mody #define LINK_STATUS_FEC_MODE_FIRECODE_CL74		(1 << 27)
69522d07d93SRasesh Mody #define LINK_STATUS_FEC_MODE_RS_CL91			(2 << 27)
69605a1abcdSRasesh Mody #define LINK_STATUS_EXT_PHY_LINK_UP			0x40000000
69722d07d93SRasesh Mody 
698ec94dbc5SRasesh Mody 	u32 link_status1;
699ec94dbc5SRasesh Mody 	u32 ext_phy_fw_version;
70057a304efSRasesh Mody /* Points to struct eth_phy_cfg (For READ-ONLY) */
70122d07d93SRasesh Mody 	u32 drv_phy_cfg_addr;
702ec94dbc5SRasesh Mody 
703ec94dbc5SRasesh Mody 	u32 port_stx;
704ec94dbc5SRasesh Mody 
705ec94dbc5SRasesh Mody 	u32 stat_nig_timer;
706ec94dbc5SRasesh Mody 
707ec94dbc5SRasesh Mody 	struct port_mf_cfg port_mf_config;
708ec94dbc5SRasesh Mody 	struct port_stats stats;
709ec94dbc5SRasesh Mody 
710ec94dbc5SRasesh Mody 	u32 media_type;
711ec94dbc5SRasesh Mody #define	MEDIA_UNSPECIFIED	0x0
71222d07d93SRasesh Mody #define	MEDIA_SFPP_10G_FIBER	0x1	/* Use MEDIA_MODULE_FIBER instead */
71322d07d93SRasesh Mody #define	MEDIA_XFP_FIBER		0x2	/* Use MEDIA_MODULE_FIBER instead */
714ec94dbc5SRasesh Mody #define	MEDIA_DA_TWINAX		0x3
715ec94dbc5SRasesh Mody #define	MEDIA_BASE_T		0x4
71622d07d93SRasesh Mody #define MEDIA_SFP_1G_FIBER	0x5	/* Use MEDIA_MODULE_FIBER instead */
717ec94dbc5SRasesh Mody #define MEDIA_MODULE_FIBER	0x6
718ec94dbc5SRasesh Mody #define	MEDIA_KR		0xf0
719ec94dbc5SRasesh Mody #define	MEDIA_NOT_PRESENT	0xff
720ec94dbc5SRasesh Mody 
721ec94dbc5SRasesh Mody 	u32 lfa_status;
722ec94dbc5SRasesh Mody #define LFA_LINK_FLAP_REASON_OFFSET		0
723ec94dbc5SRasesh Mody #define LFA_LINK_FLAP_REASON_MASK		0x000000ff
724ec94dbc5SRasesh Mody #define LFA_NO_REASON					(0 << 0)
725ec94dbc5SRasesh Mody #define LFA_LINK_DOWN					(1 << 0)
726ec94dbc5SRasesh Mody #define LFA_FORCE_INIT					(1 << 1)
727ec94dbc5SRasesh Mody #define LFA_LOOPBACK_MISMATCH				(1 << 2)
728ec94dbc5SRasesh Mody #define LFA_SPEED_MISMATCH				(1 << 3)
729ec94dbc5SRasesh Mody #define LFA_FLOW_CTRL_MISMATCH				(1 << 4)
730ec94dbc5SRasesh Mody #define LFA_ADV_SPEED_MISMATCH				(1 << 5)
73131874121SRasesh Mody #define LFA_EEE_MISMATCH				(1 << 6)
732652ee28aSRasesh Mody #define LFA_LINK_MODES_MISMATCH			(1 << 7)
733ec94dbc5SRasesh Mody #define LINK_FLAP_AVOIDANCE_COUNT_OFFSET	8
734ec94dbc5SRasesh Mody #define LINK_FLAP_AVOIDANCE_COUNT_MASK		0x0000ff00
735ec94dbc5SRasesh Mody #define LINK_FLAP_COUNT_OFFSET			16
736ec94dbc5SRasesh Mody #define LINK_FLAP_COUNT_MASK			0x00ff0000
737ec94dbc5SRasesh Mody 
738ec94dbc5SRasesh Mody 	u32 link_change_count;
739ec94dbc5SRasesh Mody 
74026ae839dSRasesh Mody 	/* LLDP params */
74122d07d93SRasesh Mody /* offset: 536 bytes? */
74226ae839dSRasesh Mody 	struct lldp_config_params_s lldp_config_params[LLDP_MAX_LLDP_AGENTS];
74326ae839dSRasesh Mody 	struct lldp_status_params_s lldp_status_params[LLDP_MAX_LLDP_AGENTS];
74426ae839dSRasesh Mody 	struct lldp_system_tlvs_buffer_s system_lldp_tlvs_buf;
74526ae839dSRasesh Mody 
74626ae839dSRasesh Mody 	/* DCBX related MIB */
74726ae839dSRasesh Mody 	struct dcbx_local_params local_admin_dcbx_mib;
74826ae839dSRasesh Mody 	struct dcbx_mib remote_dcbx_mib;
74926ae839dSRasesh Mody 	struct dcbx_mib operational_dcbx_mib;
75026ae839dSRasesh Mody 
751ec94dbc5SRasesh Mody /* FC_NPIV table offset & size in NVRAM value of 0 means not present */
75222d07d93SRasesh Mody 
753ec94dbc5SRasesh Mody 	u32 fc_npiv_nvram_tbl_addr;
754ec94dbc5SRasesh Mody 	u32 fc_npiv_nvram_tbl_size;
755ec94dbc5SRasesh Mody 	u32 transceiver_data;
75657a304efSRasesh Mody #define ETH_TRANSCEIVER_STATE_MASK			0x000000FF
75704b00049SRasesh Mody #define ETH_TRANSCEIVER_STATE_OFFSET			0x00000000
75857a304efSRasesh Mody #define ETH_TRANSCEIVER_STATE_UNPLUGGED			0x00000000
75957a304efSRasesh Mody #define ETH_TRANSCEIVER_STATE_PRESENT			0x00000001
76057a304efSRasesh Mody #define ETH_TRANSCEIVER_STATE_VALID			0x00000003
76157a304efSRasesh Mody #define ETH_TRANSCEIVER_STATE_UPDATING			0x00000008
76257a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MASK			0x0000FF00
76304b00049SRasesh Mody #define ETH_TRANSCEIVER_TYPE_OFFSET			0x00000008
76457a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_NONE			0x00000000
76557a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_UNKNOWN			0x000000FF
76657a304efSRasesh Mody /* 1G Passive copper cable */
76757a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_1G_PCC			0x01
76857a304efSRasesh Mody /* 1G Active copper cable  */
76957a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_1G_ACC			0x02
77057a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_1G_LX			0x03
77157a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_1G_SX			0x04
77257a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_10G_SR			0x05
77357a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_10G_LR			0x06
77457a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_10G_LRM			0x07
77557a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_10G_ER			0x08
77657a304efSRasesh Mody /* 10G Passive copper cable */
77757a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_10G_PCC			0x09
77857a304efSRasesh Mody /* 10G Active copper cable  */
77957a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_10G_ACC			0x0a
78057a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_XLPPI			0x0b
78157a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_40G_LR4			0x0c
78257a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_40G_SR4			0x0d
78357a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_40G_CR4			0x0e
784ababb520SRasesh Mody /* Active optical cable */
785ababb520SRasesh Mody #define ETH_TRANSCEIVER_TYPE_100G_AOC			0x0f
78657a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_100G_SR4			0x10
78757a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_100G_LR4			0x11
78857a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_100G_ER4			0x12
789ababb520SRasesh Mody /* Active copper cable */
790ababb520SRasesh Mody #define ETH_TRANSCEIVER_TYPE_100G_ACC			0x13
79157a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_100G_CR4			0x14
79257a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_4x10G_SR			0x15
79357a304efSRasesh Mody /* 25G Passive copper cable - short */
79457a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_CA_N			0x16
79557a304efSRasesh Mody /* 25G Active copper cable  - short */
79657a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_ACC_S			0x17
79757a304efSRasesh Mody /* 25G Passive copper cable - medium */
79857a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_CA_S			0x18
79957a304efSRasesh Mody /* 25G Active copper cable  - medium */
80057a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_ACC_M			0x19
80157a304efSRasesh Mody /* 25G Passive copper cable - long */
80257a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_CA_L			0x1a
80357a304efSRasesh Mody /* 25G Active copper cable  - long */
80457a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_ACC_L			0x1b
80557a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_SR			0x1c
80657a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_LR			0x1d
80757a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_25G_AOC			0x1e
808ec94dbc5SRasesh Mody 
80957a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_4x10G			0x1f
81057a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_4x25G_CR			0x20
81178f121f5SRasesh Mody #define ETH_TRANSCEIVER_TYPE_1000BASET			0x21
812bdc40630SRasesh Mody #define ETH_TRANSCEIVER_TYPE_10G_BASET			0x22
81357a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_SR	0x30
81457a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_CR	0x31
81557a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_LR	0x32
81657a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_SR	0x33
81757a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_CR	0x34
81857a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_LR	0x35
81957a304efSRasesh Mody #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_AOC	0x36
82057a304efSRasesh Mody 	u32 wol_info;
82157a304efSRasesh Mody 	u32 wol_pkt_len;
82257a304efSRasesh Mody 	u32 wol_pkt_details;
82322d07d93SRasesh Mody 	struct dcb_dscp_map dcb_dscp_map;
82405a1abcdSRasesh Mody 
82505a1abcdSRasesh Mody 	u32 eee_status;
82631874121SRasesh Mody /* Set when EEE negotiation is complete. */
82731874121SRasesh Mody #define EEE_ACTIVE_BIT		(1 << 0)
82831874121SRasesh Mody 
82931874121SRasesh Mody /* Shows the Local Device EEE capabilities */
83031874121SRasesh Mody #define EEE_LD_ADV_STATUS_MASK	0x000000f0
83104b00049SRasesh Mody #define EEE_LD_ADV_STATUS_OFFSET	4
83205a1abcdSRasesh Mody 	#define EEE_1G_ADV	(1 << 1)
83305a1abcdSRasesh Mody 	#define EEE_10G_ADV	(1 << 2)
83431874121SRasesh Mody /* Same values as in EEE_LD_ADV, but for Link Parter */
83531874121SRasesh Mody #define	EEE_LP_ADV_STATUS_MASK	0x00000f00
83604b00049SRasesh Mody #define EEE_LP_ADV_STATUS_OFFSET	8
83705a1abcdSRasesh Mody 
8383c6a3cf6SRasesh Mody /* Supported speeds for EEE */
8393c6a3cf6SRasesh Mody #define EEE_SUPPORTED_SPEED_MASK	0x0000f000
8403c6a3cf6SRasesh Mody #define EEE_SUPPORTED_SPEED_OFFSET	12
8413c6a3cf6SRasesh Mody 	#define EEE_1G_SUPPORTED	(1 << 1)
8423c6a3cf6SRasesh Mody 	#define EEE_10G_SUPPORTED	(1 << 2)
8433c6a3cf6SRasesh Mody 
84405a1abcdSRasesh Mody 	u32 eee_remote;	/* Used for EEE in LLDP */
84505a1abcdSRasesh Mody #define EEE_REMOTE_TW_TX_MASK	0x0000ffff
84604b00049SRasesh Mody #define EEE_REMOTE_TW_TX_OFFSET	0
84705a1abcdSRasesh Mody #define EEE_REMOTE_TW_RX_MASK	0xffff0000
84804b00049SRasesh Mody #define EEE_REMOTE_TW_RX_OFFSET	16
84931874121SRasesh Mody 
85031874121SRasesh Mody 	u32 module_info;
85131874121SRasesh Mody #define ETH_TRANSCEIVER_MONITORING_TYPE_MASK		0x000000FF
85231874121SRasesh Mody #define ETH_TRANSCEIVER_MONITORING_TYPE_OFFSET		0
85331874121SRasesh Mody #define ETH_TRANSCEIVER_ADDR_CHNG_REQUIRED		(1 << 2)
85431874121SRasesh Mody #define ETH_TRANSCEIVER_RCV_PWR_MEASURE_TYPE		(1 << 3)
85531874121SRasesh Mody #define ETH_TRANSCEIVER_EXTERNALLY_CALIBRATED		(1 << 4)
85631874121SRasesh Mody #define ETH_TRANSCEIVER_INTERNALLY_CALIBRATED		(1 << 5)
85731874121SRasesh Mody #define ETH_TRANSCEIVER_HAS_DIAGNOSTIC			(1 << 6)
85831874121SRasesh Mody #define ETH_TRANSCEIVER_IDENT_MASK			0x0000ff00
85931874121SRasesh Mody #define ETH_TRANSCEIVER_IDENT_OFFSET			8
86047af7019SRasesh Mody 
86147af7019SRasesh Mody 	u32 oem_cfg_port;
86247af7019SRasesh Mody #define OEM_CFG_CHANNEL_TYPE_MASK			0x00000003
86347af7019SRasesh Mody #define OEM_CFG_CHANNEL_TYPE_OFFSET			0
86447af7019SRasesh Mody #define OEM_CFG_CHANNEL_TYPE_VLAN_PARTITION		0x1
86547af7019SRasesh Mody #define OEM_CFG_CHANNEL_TYPE_STAGGED			0x2
86647af7019SRasesh Mody 
86747af7019SRasesh Mody #define OEM_CFG_SCHED_TYPE_MASK				0x0000000C
86847af7019SRasesh Mody #define OEM_CFG_SCHED_TYPE_OFFSET			2
86947af7019SRasesh Mody #define OEM_CFG_SCHED_TYPE_ETS				0x1
87047af7019SRasesh Mody #define OEM_CFG_SCHED_TYPE_VNIC_BW			0x2
87181dba2b2SRasesh Mody 
87281dba2b2SRasesh Mody 	struct lldp_received_tlvs_s lldp_received_tlvs[LLDP_MAX_LLDP_AGENTS];
87381dba2b2SRasesh Mody 	u32 system_lldp_tlvs_buf2[MAX_SYSTEM_LLDP_TLV_DATA];
874ec94dbc5SRasesh Mody };
875ec94dbc5SRasesh Mody 
876ec94dbc5SRasesh Mody /**************************************/
877ec94dbc5SRasesh Mody /*                                    */
878ec94dbc5SRasesh Mody /*     P U B L I C      F U N C       */
879ec94dbc5SRasesh Mody /*                                    */
880ec94dbc5SRasesh Mody /**************************************/
881ec94dbc5SRasesh Mody 
882ec94dbc5SRasesh Mody struct public_func {
88322d07d93SRasesh Mody 	u32 iscsi_boot_signature;
88422d07d93SRasesh Mody 	u32 iscsi_boot_block_offset;
885ec94dbc5SRasesh Mody 
886ec94dbc5SRasesh Mody 	/* MTU size per funciton is needed for the OV feature */
887ec94dbc5SRasesh Mody 	u32 mtu_size;
888ec94dbc5SRasesh Mody /* 9 entires for the C2S PCP map for each inner VLAN PCP + 1 default */
889610ccd98SRasesh Mody 
890ec94dbc5SRasesh Mody 	/* For PCP values 0-3 use the map lower */
891ec94dbc5SRasesh Mody 	/* 0xFF000000 - PCP 0, 0x00FF0000 - PCP 1,
892ec94dbc5SRasesh Mody 	 * 0x0000FF00 - PCP 2, 0x000000FF PCP 3
893ec94dbc5SRasesh Mody 	 */
894ec94dbc5SRasesh Mody 	u32 c2s_pcp_map_lower;
895ec94dbc5SRasesh Mody 	/* For PCP values 4-7 use the map upper */
896ec94dbc5SRasesh Mody 	/* 0xFF000000 - PCP 4, 0x00FF0000 - PCP 5,
897ec94dbc5SRasesh Mody 	 * 0x0000FF00 - PCP 6, 0x000000FF PCP 7
898ec94dbc5SRasesh Mody 	*/
899ec94dbc5SRasesh Mody 	u32 c2s_pcp_map_upper;
900ec94dbc5SRasesh Mody 
901ec94dbc5SRasesh Mody 	/* For PCP default value get the MSB byte of the map default */
902ec94dbc5SRasesh Mody 	u32 c2s_pcp_map_default;
903ec94dbc5SRasesh Mody 
904ec94dbc5SRasesh Mody 	u32 reserved[4];
905ec94dbc5SRasesh Mody 
906ec94dbc5SRasesh Mody 	/* replace old mf_cfg */
907ec94dbc5SRasesh Mody 	u32 config;
908ec94dbc5SRasesh Mody 	/* E/R/I/D */
909ec94dbc5SRasesh Mody 	/* function 0 of each port cannot be hidden */
910ec94dbc5SRasesh Mody #define FUNC_MF_CFG_FUNC_HIDE                   0x00000001
911ec94dbc5SRasesh Mody #define FUNC_MF_CFG_PAUSE_ON_HOST_RING          0x00000002
91204b00049SRasesh Mody #define FUNC_MF_CFG_PAUSE_ON_HOST_RING_OFFSET    0x00000001
913ec94dbc5SRasesh Mody 
914610ccd98SRasesh Mody 
915ec94dbc5SRasesh Mody #define FUNC_MF_CFG_PROTOCOL_MASK               0x000000f0
91604b00049SRasesh Mody #define FUNC_MF_CFG_PROTOCOL_OFFSET              4
917ec94dbc5SRasesh Mody #define FUNC_MF_CFG_PROTOCOL_ETHERNET           0x00000000
91822d07d93SRasesh Mody #define FUNC_MF_CFG_PROTOCOL_ISCSI              0x00000010
91922d07d93SRasesh Mody #define FUNC_MF_CFG_PROTOCOL_FCOE		0x00000020
92022d07d93SRasesh Mody #define FUNC_MF_CFG_PROTOCOL_ROCE               0x00000030
92122d07d93SRasesh Mody #define FUNC_MF_CFG_PROTOCOL_MAX	        0x00000030
922ec94dbc5SRasesh Mody 
923ec94dbc5SRasesh Mody 	/* MINBW, MAXBW */
924ec94dbc5SRasesh Mody 	/* value range - 0..100, increments in 1 %  */
925ec94dbc5SRasesh Mody #define FUNC_MF_CFG_MIN_BW_MASK                 0x0000ff00
92604b00049SRasesh Mody #define FUNC_MF_CFG_MIN_BW_OFFSET                8
927ec94dbc5SRasesh Mody #define FUNC_MF_CFG_MIN_BW_DEFAULT              0x00000000
928ec94dbc5SRasesh Mody #define FUNC_MF_CFG_MAX_BW_MASK                 0x00ff0000
92904b00049SRasesh Mody #define FUNC_MF_CFG_MAX_BW_OFFSET                16
930ec94dbc5SRasesh Mody #define FUNC_MF_CFG_MAX_BW_DEFAULT              0x00640000
931ec94dbc5SRasesh Mody 
932ec94dbc5SRasesh Mody 	u32 status;
933fe0deb21SRasesh Mody #define FUNC_STATUS_VIRTUAL_LINK_UP		0x00000001
934fe0deb21SRasesh Mody #define FUNC_STATUS_LOGICAL_LINK_UP		0x00000002
935fe0deb21SRasesh Mody #define FUNC_STATUS_FORCED_LINK			0x00000004
936ec94dbc5SRasesh Mody 
937ec94dbc5SRasesh Mody 	u32 mac_upper;      /* MAC */
938ec94dbc5SRasesh Mody #define FUNC_MF_CFG_UPPERMAC_MASK               0x0000ffff
93904b00049SRasesh Mody #define FUNC_MF_CFG_UPPERMAC_OFFSET              0
940ec94dbc5SRasesh Mody #define FUNC_MF_CFG_UPPERMAC_DEFAULT            FUNC_MF_CFG_UPPERMAC_MASK
941ec94dbc5SRasesh Mody 	u32 mac_lower;
942ec94dbc5SRasesh Mody #define FUNC_MF_CFG_LOWERMAC_DEFAULT            0xffffffff
943ec94dbc5SRasesh Mody 
94422d07d93SRasesh Mody 	u32 fcoe_wwn_port_name_upper;
94522d07d93SRasesh Mody 	u32 fcoe_wwn_port_name_lower;
94622d07d93SRasesh Mody 
94722d07d93SRasesh Mody 	u32 fcoe_wwn_node_name_upper;
94822d07d93SRasesh Mody 	u32 fcoe_wwn_node_name_lower;
949ec94dbc5SRasesh Mody 
950ec94dbc5SRasesh Mody 	u32 ovlan_stag;     /* tags */
951ec94dbc5SRasesh Mody #define FUNC_MF_CFG_OV_STAG_MASK              0x0000ffff
95204b00049SRasesh Mody #define FUNC_MF_CFG_OV_STAG_OFFSET             0
953ec94dbc5SRasesh Mody #define FUNC_MF_CFG_OV_STAG_DEFAULT           FUNC_MF_CFG_OV_STAG_MASK
954ec94dbc5SRasesh Mody 
955ec94dbc5SRasesh Mody 	u32 pf_allocation; /* vf per pf */
956ec94dbc5SRasesh Mody 
957ec94dbc5SRasesh Mody 	u32 preserve_data; /* Will be used bt CCM */
958ec94dbc5SRasesh Mody 
959ec94dbc5SRasesh Mody 	u32 driver_last_activity_ts;
960ec94dbc5SRasesh Mody 
961ec94dbc5SRasesh Mody 	/*
962ec94dbc5SRasesh Mody 	 * drv_ack_vf_disabled is set by the PF driver to ack handled disabled
963ec94dbc5SRasesh Mody 	 * VFs
964ec94dbc5SRasesh Mody 	 */
965ec94dbc5SRasesh Mody 	u32 drv_ack_vf_disabled[VF_MAX_STATIC / 32];    /* 0x0044 */
966ec94dbc5SRasesh Mody 
967ec94dbc5SRasesh Mody 	u32 drv_id;
968ec94dbc5SRasesh Mody #define DRV_ID_PDA_COMP_VER_MASK	0x0000ffff
96904b00049SRasesh Mody #define DRV_ID_PDA_COMP_VER_OFFSET	0
970ec94dbc5SRasesh Mody 
9710b6bf70dSRasesh Mody #define LOAD_REQ_HSI_VERSION		2
972ec94dbc5SRasesh Mody #define DRV_ID_MCP_HSI_VER_MASK		0x00ff0000
97304b00049SRasesh Mody #define DRV_ID_MCP_HSI_VER_OFFSET	16
9740b6bf70dSRasesh Mody #define DRV_ID_MCP_HSI_VER_CURRENT	(LOAD_REQ_HSI_VERSION << \
97504b00049SRasesh Mody 					 DRV_ID_MCP_HSI_VER_OFFSET)
976ec94dbc5SRasesh Mody 
977ec94dbc5SRasesh Mody #define DRV_ID_DRV_TYPE_MASK		0x7f000000
97804b00049SRasesh Mody #define DRV_ID_DRV_TYPE_OFFSET		24
97904b00049SRasesh Mody #define DRV_ID_DRV_TYPE_UNKNOWN		(0 << DRV_ID_DRV_TYPE_OFFSET)
98004b00049SRasesh Mody #define DRV_ID_DRV_TYPE_LINUX		(1 << DRV_ID_DRV_TYPE_OFFSET)
98104b00049SRasesh Mody #define DRV_ID_DRV_TYPE_WINDOWS		(2 << DRV_ID_DRV_TYPE_OFFSET)
98204b00049SRasesh Mody #define DRV_ID_DRV_TYPE_DIAG		(3 << DRV_ID_DRV_TYPE_OFFSET)
98304b00049SRasesh Mody #define DRV_ID_DRV_TYPE_PREBOOT		(4 << DRV_ID_DRV_TYPE_OFFSET)
98404b00049SRasesh Mody #define DRV_ID_DRV_TYPE_SOLARIS		(5 << DRV_ID_DRV_TYPE_OFFSET)
98504b00049SRasesh Mody #define DRV_ID_DRV_TYPE_VMWARE		(6 << DRV_ID_DRV_TYPE_OFFSET)
98604b00049SRasesh Mody #define DRV_ID_DRV_TYPE_FREEBSD		(7 << DRV_ID_DRV_TYPE_OFFSET)
98704b00049SRasesh Mody #define DRV_ID_DRV_TYPE_AIX		(8 << DRV_ID_DRV_TYPE_OFFSET)
988ec94dbc5SRasesh Mody 
989ec94dbc5SRasesh Mody #define DRV_ID_DRV_INIT_HW_MASK		0x80000000
99004b00049SRasesh Mody #define DRV_ID_DRV_INIT_HW_OFFSET	31
99104b00049SRasesh Mody #define DRV_ID_DRV_INIT_HW_FLAG		(1 << DRV_ID_DRV_INIT_HW_OFFSET)
99247af7019SRasesh Mody 
99347af7019SRasesh Mody 	u32 oem_cfg_func;
99447af7019SRasesh Mody #define OEM_CFG_FUNC_TC_MASK			0x0000000F
99547af7019SRasesh Mody #define OEM_CFG_FUNC_TC_OFFSET			0
99647af7019SRasesh Mody #define OEM_CFG_FUNC_TC_0			0x0
99747af7019SRasesh Mody #define OEM_CFG_FUNC_TC_1			0x1
99847af7019SRasesh Mody #define OEM_CFG_FUNC_TC_2			0x2
99947af7019SRasesh Mody #define OEM_CFG_FUNC_TC_3			0x3
100047af7019SRasesh Mody #define OEM_CFG_FUNC_TC_4			0x4
100147af7019SRasesh Mody #define OEM_CFG_FUNC_TC_5			0x5
100247af7019SRasesh Mody #define OEM_CFG_FUNC_TC_6			0x6
100347af7019SRasesh Mody #define OEM_CFG_FUNC_TC_7			0x7
100447af7019SRasesh Mody 
100547af7019SRasesh Mody #define OEM_CFG_FUNC_HOST_PRI_CTRL_MASK		0x00000030
100647af7019SRasesh Mody #define OEM_CFG_FUNC_HOST_PRI_CTRL_OFFSET	4
100747af7019SRasesh Mody #define OEM_CFG_FUNC_HOST_PRI_CTRL_VNIC		0x1
100847af7019SRasesh Mody #define OEM_CFG_FUNC_HOST_PRI_CTRL_OS		0x2
1009ec94dbc5SRasesh Mody };
1010ec94dbc5SRasesh Mody 
1011ec94dbc5SRasesh Mody /**************************************/
1012ec94dbc5SRasesh Mody /*                                    */
1013ec94dbc5SRasesh Mody /*     P U B L I C       M B          */
1014ec94dbc5SRasesh Mody /*                                    */
1015ec94dbc5SRasesh Mody /**************************************/
1016ec94dbc5SRasesh Mody /* This is the only section that the driver can write to, and each */
1017ec94dbc5SRasesh Mody /* Basically each driver request to set feature parameters,
1018ec94dbc5SRasesh Mody  * will be done using a different command, which will be linked
1019ec94dbc5SRasesh Mody  * to a specific data structure from the union below.
1020ec94dbc5SRasesh Mody  * For huge strucuture, the common blank structure should be used.
1021ec94dbc5SRasesh Mody  */
1022ec94dbc5SRasesh Mody 
1023ec94dbc5SRasesh Mody struct mcp_mac {
1024ec94dbc5SRasesh Mody 	u32 mac_upper;      /* Upper 16 bits are always zeroes */
1025ec94dbc5SRasesh Mody 	u32 mac_lower;
1026ec94dbc5SRasesh Mody };
1027ec94dbc5SRasesh Mody 
1028ec94dbc5SRasesh Mody struct mcp_val64 {
1029ec94dbc5SRasesh Mody 	u32 lo;
1030ec94dbc5SRasesh Mody 	u32 hi;
1031ec94dbc5SRasesh Mody };
1032ec94dbc5SRasesh Mody 
1033ec94dbc5SRasesh Mody struct mcp_file_att {
1034ec94dbc5SRasesh Mody 	u32 nvm_start_addr;
1035ec94dbc5SRasesh Mody 	u32 len;
1036ec94dbc5SRasesh Mody };
1037ec94dbc5SRasesh Mody 
1038252b88b5SHarish Patil struct bist_nvm_image_att {
1039252b88b5SHarish Patil 	u32 return_code;
1040252b88b5SHarish Patil 	u32 image_type;		/* Image type */
1041252b88b5SHarish Patil 	u32 nvm_start_addr;	/* NVM address of the image */
1042252b88b5SHarish Patil 	u32 len;		/* Include CRC */
1043252b88b5SHarish Patil };
1044252b88b5SHarish Patil 
1045ec94dbc5SRasesh Mody #define MCP_DRV_VER_STR_SIZE 16
1046ec94dbc5SRasesh Mody #define MCP_DRV_VER_STR_SIZE_DWORD (MCP_DRV_VER_STR_SIZE / sizeof(u32))
1047ec94dbc5SRasesh Mody #define MCP_DRV_NVM_BUF_LEN 32
1048ec94dbc5SRasesh Mody struct drv_version_stc {
1049ec94dbc5SRasesh Mody 	u32 version;
1050ec94dbc5SRasesh Mody 	u8 name[MCP_DRV_VER_STR_SIZE - 4];
1051ec94dbc5SRasesh Mody };
1052ec94dbc5SRasesh Mody 
1053ec94dbc5SRasesh Mody /* statistics for ncsi */
1054ec94dbc5SRasesh Mody struct lan_stats_stc {
1055ec94dbc5SRasesh Mody 	u64 ucast_rx_pkts;
1056ec94dbc5SRasesh Mody 	u64 ucast_tx_pkts;
1057ec94dbc5SRasesh Mody 	u32 fcs_err;
1058ec94dbc5SRasesh Mody 	u32 rserved;
1059ec94dbc5SRasesh Mody };
1060ec94dbc5SRasesh Mody 
106122d07d93SRasesh Mody struct fcoe_stats_stc {
106222d07d93SRasesh Mody 	u64 rx_pkts;
106322d07d93SRasesh Mody 	u64 tx_pkts;
106422d07d93SRasesh Mody 	u32 fcs_err;
106522d07d93SRasesh Mody 	u32 login_failure;
106622d07d93SRasesh Mody };
106722d07d93SRasesh Mody 
106822d07d93SRasesh Mody struct iscsi_stats_stc {
106922d07d93SRasesh Mody 	u64 rx_pdus;
107022d07d93SRasesh Mody 	u64 tx_pdus;
107122d07d93SRasesh Mody 	u64 rx_bytes;
107222d07d93SRasesh Mody 	u64 tx_bytes;
107322d07d93SRasesh Mody };
107422d07d93SRasesh Mody 
107522d07d93SRasesh Mody struct rdma_stats_stc {
107622d07d93SRasesh Mody 	u64 rx_pkts;
107722d07d93SRasesh Mody 	u64 tx_pkts;
107822d07d93SRasesh Mody 	u64 rx_bytes;
107922d07d93SRasesh Mody 	u64 tx_bytes;
108022d07d93SRasesh Mody };
108122d07d93SRasesh Mody 
1082ec94dbc5SRasesh Mody struct ocbb_data_stc {
1083ec94dbc5SRasesh Mody 	u32 ocbb_host_addr;
1084ec94dbc5SRasesh Mody 	u32 ocsd_host_addr;
1085ec94dbc5SRasesh Mody 	u32 ocsd_req_update_interval;
1086ec94dbc5SRasesh Mody };
1087ec94dbc5SRasesh Mody 
1088252b88b5SHarish Patil #define MAX_NUM_OF_SENSORS			7
1089252b88b5SHarish Patil #define MFW_SENSOR_LOCATION_INTERNAL		1
1090252b88b5SHarish Patil #define MFW_SENSOR_LOCATION_EXTERNAL		2
1091252b88b5SHarish Patil #define MFW_SENSOR_LOCATION_SFP			3
1092252b88b5SHarish Patil 
109304b00049SRasesh Mody #define SENSOR_LOCATION_OFFSET			0
1094252b88b5SHarish Patil #define SENSOR_LOCATION_MASK			0x000000ff
109504b00049SRasesh Mody #define THRESHOLD_HIGH_OFFSET			8
1096252b88b5SHarish Patil #define THRESHOLD_HIGH_MASK			0x0000ff00
109704b00049SRasesh Mody #define CRITICAL_TEMPERATURE_OFFSET		16
1098252b88b5SHarish Patil #define CRITICAL_TEMPERATURE_MASK		0x00ff0000
109904b00049SRasesh Mody #define CURRENT_TEMP_OFFSET			24
1100252b88b5SHarish Patil #define CURRENT_TEMP_MASK			0xff000000
1101252b88b5SHarish Patil struct temperature_status_stc {
1102252b88b5SHarish Patil 	u32 num_of_sensors;
1103252b88b5SHarish Patil 	u32 sensor[MAX_NUM_OF_SENSORS];
1104252b88b5SHarish Patil };
1105252b88b5SHarish Patil 
110622d07d93SRasesh Mody /* crash dump configuration header */
110722d07d93SRasesh Mody struct mdump_config_stc {
110822d07d93SRasesh Mody 	u32 version;
110922d07d93SRasesh Mody 	u32 config;
111022d07d93SRasesh Mody 	u32 epoc;
111122d07d93SRasesh Mody 	u32 num_of_logs;
111222d07d93SRasesh Mody 	u32 valid_logs;
111322d07d93SRasesh Mody };
111422d07d93SRasesh Mody 
1115252b88b5SHarish Patil enum resource_id_enum {
1116252b88b5SHarish Patil 	RESOURCE_NUM_SB_E		=	0,
1117252b88b5SHarish Patil 	RESOURCE_NUM_L2_QUEUE_E		=	1,
1118252b88b5SHarish Patil 	RESOURCE_NUM_VPORT_E		=	2,
1119252b88b5SHarish Patil 	RESOURCE_NUM_VMQ_E		=	3,
112022d07d93SRasesh Mody /* Not a real resource!! it's a factor used to calculate others */
1121252b88b5SHarish Patil 	RESOURCE_FACTOR_NUM_RSS_PF_E	=	4,
112222d07d93SRasesh Mody /* Not a real resource!! it's a factor used to calculate others */
1123252b88b5SHarish Patil 	RESOURCE_FACTOR_RSS_PER_VF_E	=	5,
1124252b88b5SHarish Patil 	RESOURCE_NUM_RL_E		=	6,
1125252b88b5SHarish Patil 	RESOURCE_NUM_PQ_E		=	7,
1126252b88b5SHarish Patil 	RESOURCE_NUM_VF_E		=	8,
1127252b88b5SHarish Patil 	RESOURCE_VFC_FILTER_E		=	9,
1128252b88b5SHarish Patil 	RESOURCE_ILT_E			=	10,
1129252b88b5SHarish Patil 	RESOURCE_CQS_E			=	11,
1130252b88b5SHarish Patil 	RESOURCE_GFT_PROFILES_E		=	12,
1131252b88b5SHarish Patil 	RESOURCE_NUM_TC_E		=	13,
1132252b88b5SHarish Patil 	RESOURCE_NUM_RSS_ENGINES_E	=	14,
1133252b88b5SHarish Patil 	RESOURCE_LL2_QUEUE_E		=	15,
1134252b88b5SHarish Patil 	RESOURCE_RDMA_STATS_QUEUE_E	=	16,
1135619618b9SRasesh Mody 	RESOURCE_BDQ_E			=	17,
1136252b88b5SHarish Patil 	RESOURCE_MAX_NUM,
1137252b88b5SHarish Patil 	RESOURCE_NUM_INVALID		=	0xFFFFFFFF
1138252b88b5SHarish Patil };
1139252b88b5SHarish Patil 
1140252b88b5SHarish Patil /* Resource ID is to be filled by the driver in the MB request
1141252b88b5SHarish Patil  * Size, offset & flags to be filled by the MFW in the MB response
1142252b88b5SHarish Patil  */
1143252b88b5SHarish Patil struct resource_info {
1144252b88b5SHarish Patil 	enum resource_id_enum res_id;
1145252b88b5SHarish Patil 	u32 size; /* number of allocated resources */
1146252b88b5SHarish Patil 	u32 offset; /* Offset of the 1st resource */
1147252b88b5SHarish Patil 	u32 vf_size;
1148252b88b5SHarish Patil 	u32 vf_offset;
1149252b88b5SHarish Patil 	u32 flags;
1150252b88b5SHarish Patil #define RESOURCE_ELEMENT_STRICT (1 << 0)
1151252b88b5SHarish Patil };
1152252b88b5SHarish Patil 
11530b6bf70dSRasesh Mody #define DRV_ROLE_NONE		0
11540b6bf70dSRasesh Mody #define DRV_ROLE_PREBOOT	1
11550b6bf70dSRasesh Mody #define DRV_ROLE_OS		2
11560b6bf70dSRasesh Mody #define DRV_ROLE_KDUMP		3
11570b6bf70dSRasesh Mody 
11580b6bf70dSRasesh Mody struct load_req_stc {
11590b6bf70dSRasesh Mody 	u32 drv_ver_0;
11600b6bf70dSRasesh Mody 	u32 drv_ver_1;
11610b6bf70dSRasesh Mody 	u32 fw_ver;
11620b6bf70dSRasesh Mody 	u32 misc0;
11630b6bf70dSRasesh Mody #define LOAD_REQ_ROLE_MASK		0x000000FF
116404b00049SRasesh Mody #define LOAD_REQ_ROLE_OFFSET		0
11650b6bf70dSRasesh Mody #define LOAD_REQ_LOCK_TO_MASK		0x0000FF00
116604b00049SRasesh Mody #define LOAD_REQ_LOCK_TO_OFFSET		8
11670b6bf70dSRasesh Mody #define LOAD_REQ_LOCK_TO_DEFAULT	0
11680b6bf70dSRasesh Mody #define LOAD_REQ_LOCK_TO_NONE		255
11690b6bf70dSRasesh Mody #define LOAD_REQ_FORCE_MASK		0x000F0000
117004b00049SRasesh Mody #define LOAD_REQ_FORCE_OFFSET		16
11710b6bf70dSRasesh Mody #define LOAD_REQ_FORCE_NONE		0
11720b6bf70dSRasesh Mody #define LOAD_REQ_FORCE_PF		1
11730b6bf70dSRasesh Mody #define LOAD_REQ_FORCE_ALL		2
11740b6bf70dSRasesh Mody #define LOAD_REQ_FLAGS0_MASK		0x00F00000
117504b00049SRasesh Mody #define LOAD_REQ_FLAGS0_OFFSET		20
11760b6bf70dSRasesh Mody #define LOAD_REQ_FLAGS0_AVOID_RESET	(0x1 << 0)
11770b6bf70dSRasesh Mody };
11780b6bf70dSRasesh Mody 
11790b6bf70dSRasesh Mody struct load_rsp_stc {
11800b6bf70dSRasesh Mody 	u32 drv_ver_0;
11810b6bf70dSRasesh Mody 	u32 drv_ver_1;
11820b6bf70dSRasesh Mody 	u32 fw_ver;
11830b6bf70dSRasesh Mody 	u32 misc0;
11840b6bf70dSRasesh Mody #define LOAD_RSP_ROLE_MASK		0x000000FF
118504b00049SRasesh Mody #define LOAD_RSP_ROLE_OFFSET		0
11860b6bf70dSRasesh Mody #define LOAD_RSP_HSI_MASK		0x0000FF00
118704b00049SRasesh Mody #define LOAD_RSP_HSI_OFFSET		8
11880b6bf70dSRasesh Mody #define LOAD_RSP_FLAGS0_MASK		0x000F0000
118904b00049SRasesh Mody #define LOAD_RSP_FLAGS0_OFFSET		16
11900b6bf70dSRasesh Mody #define LOAD_RSP_FLAGS0_DRV_EXISTS	(0x1 << 0)
11910b6bf70dSRasesh Mody };
11920b6bf70dSRasesh Mody 
1193a064d7d2SRasesh Mody struct mdump_retain_data_stc {
1194a064d7d2SRasesh Mody 	u32 valid;
1195a064d7d2SRasesh Mody 	u32 epoch;
1196a064d7d2SRasesh Mody 	u32 pf;
1197a064d7d2SRasesh Mody 	u32 status;
1198a064d7d2SRasesh Mody };
1199a064d7d2SRasesh Mody 
1200f5940e7dSRasesh Mody struct attribute_cmd_write_stc {
1201f5940e7dSRasesh Mody 	u32 val;
1202f5940e7dSRasesh Mody 	u32 mask;
1203f5940e7dSRasesh Mody 	u32 offset;
1204f5940e7dSRasesh Mody };
1205f5940e7dSRasesh Mody 
1206ec94dbc5SRasesh Mody union drv_union_data {
1207ec94dbc5SRasesh Mody 	struct mcp_mac wol_mac; /* UNLOAD_DONE */
1208ec94dbc5SRasesh Mody 
120922d07d93SRasesh Mody /* This configuration should be set by the driver for the LINK_SET command. */
121022d07d93SRasesh Mody 
121157a304efSRasesh Mody 	struct eth_phy_cfg drv_phy_cfg;
1212ec94dbc5SRasesh Mody 
1213ec94dbc5SRasesh Mody 	struct mcp_val64 val64; /* For PHY / AVS commands */
1214ec94dbc5SRasesh Mody 
1215ec94dbc5SRasesh Mody 	u8 raw_data[MCP_DRV_NVM_BUF_LEN];
1216ec94dbc5SRasesh Mody 
1217ec94dbc5SRasesh Mody 	struct mcp_file_att file_att;
1218ec94dbc5SRasesh Mody 
1219ec94dbc5SRasesh Mody 	u32 ack_vf_disabled[VF_MAX_STATIC / 32];
1220ec94dbc5SRasesh Mody 
1221ec94dbc5SRasesh Mody 	struct drv_version_stc drv_version;
1222ec94dbc5SRasesh Mody 
1223ec94dbc5SRasesh Mody 	struct lan_stats_stc lan_stats;
122422d07d93SRasesh Mody 	struct fcoe_stats_stc fcoe_stats;
1225613949ffSRasesh Mody 	struct iscsi_stats_stc iscsi_stats;
122622d07d93SRasesh Mody 	struct rdma_stats_stc rdma_stats;
1227ec94dbc5SRasesh Mody 	struct ocbb_data_stc ocbb_info;
1228252b88b5SHarish Patil 	struct temperature_status_stc temp_info;
1229252b88b5SHarish Patil 	struct resource_info resource;
1230252b88b5SHarish Patil 	struct bist_nvm_image_att nvm_image_att;
123122d07d93SRasesh Mody 	struct mdump_config_stc mdump_config;
123205a1abcdSRasesh Mody 	u32 dword;
12330b6bf70dSRasesh Mody 
12340b6bf70dSRasesh Mody 	struct load_req_stc load_req;
12350b6bf70dSRasesh Mody 	struct load_rsp_stc load_rsp;
1236a064d7d2SRasesh Mody 	struct mdump_retain_data_stc mdump_retain;
1237f5940e7dSRasesh Mody 	struct attribute_cmd_write_stc attribute_cmd_write;
1238ec94dbc5SRasesh Mody 	/* ... */
1239ec94dbc5SRasesh Mody };
1240ec94dbc5SRasesh Mody 
1241ec94dbc5SRasesh Mody struct public_drv_mb {
1242ec94dbc5SRasesh Mody 	u32 drv_mb_header;
1243ec94dbc5SRasesh Mody #define DRV_MSG_CODE_MASK                       0xffff0000
1244ec94dbc5SRasesh Mody #define DRV_MSG_CODE_LOAD_REQ                   0x10000000
1245ec94dbc5SRasesh Mody #define DRV_MSG_CODE_LOAD_DONE                  0x11000000
1246ec94dbc5SRasesh Mody #define DRV_MSG_CODE_INIT_HW                    0x12000000
12470b6bf70dSRasesh Mody #define DRV_MSG_CODE_CANCEL_LOAD_REQ            0x13000000
1248ec94dbc5SRasesh Mody #define DRV_MSG_CODE_UNLOAD_REQ		        0x20000000
1249ec94dbc5SRasesh Mody #define DRV_MSG_CODE_UNLOAD_DONE                0x21000000
1250ec94dbc5SRasesh Mody #define DRV_MSG_CODE_INIT_PHY			0x22000000
1251ec94dbc5SRasesh Mody 	/* Params - FORCE - Reinitialize the link regardless of LFA */
1252ec94dbc5SRasesh Mody 	/*        - DONT_CARE - Don't flap the link if up */
1253ec94dbc5SRasesh Mody #define DRV_MSG_CODE_LINK_RESET			0x23000000
1254ec94dbc5SRasesh Mody 
125526ae839dSRasesh Mody #define DRV_MSG_CODE_SET_LLDP                   0x24000000
125681dba2b2SRasesh Mody #define DRV_MSG_CODE_REGISTER_LLDP_TLVS_RX      0x24100000
125726ae839dSRasesh Mody #define DRV_MSG_CODE_SET_DCBX                   0x25000000
1258ec94dbc5SRasesh Mody 	/* OneView feature driver HSI*/
1259ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_CURR_CFG		0x26000000
1260ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_BUS_NUM		0x27000000
1261ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_BOOT_PROGRESS	0x28000000
1262ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_STORM_FW_VER	0x29000000
12634cf46f14SRasesh Mody #define DRV_MSG_CODE_NIG_DRAIN			0x30000000
1264ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE	0x31000000
1265ec94dbc5SRasesh Mody #define DRV_MSG_CODE_BW_UPDATE_ACK		0x32000000
1266ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_MTU		0x33000000
126722d07d93SRasesh Mody /* DRV_MB Param: driver version supp, FW_MB param: MFW version supp,
126822d07d93SRasesh Mody  * data: struct resource_info
126922d07d93SRasesh Mody  */
1270252b88b5SHarish Patil #define DRV_MSG_GET_RESOURCE_ALLOC_MSG		0x34000000
12714cf46f14SRasesh Mody #define DRV_MSG_SET_RESOURCE_VALUE_MSG		0x35000000
1272ebbc55b8SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_WOL		0x38000000
1273ebbc55b8SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_ESWITCH_MODE	0x39000000
1274cb719927SRasesh Mody #define DRV_MSG_CODE_S_TAG_UPDATE_ACK		0x3b000000
1275ebbc55b8SRasesh Mody #define DRV_MSG_CODE_OEM_UPDATE_FCOE_CVID	0x3c000000
1276ebbc55b8SRasesh Mody #define DRV_MSG_CODE_OEM_UPDATE_FCOE_FABRIC_NAME	0x3d000000
1277ebbc55b8SRasesh Mody #define DRV_MSG_CODE_OEM_UPDATE_BOOT_CFG	0x3e000000
1278ebbc55b8SRasesh Mody #define DRV_MSG_CODE_OEM_RESET_TO_DEFAULT	0x3f000000
1279ebbc55b8SRasesh Mody #define DRV_MSG_CODE_OV_GET_CURR_CFG		0x40000000
1280ebbc55b8SRasesh Mody #define DRV_MSG_CODE_GET_OEM_UPDATES		0x41000000
12813eed444aSRasesh Mody /* params [31:8] - reserved, [7:0] - bitmap */
12823eed444aSRasesh Mody #define DRV_MSG_CODE_GET_PPFID_BITMAP		0x43000000
1283252b88b5SHarish Patil 
12847172847eSRasesh Mody /* Param: [0:15] Option ID, [16] - All, [17] - Init, [18] - Commit,
12857172847eSRasesh Mody  * [19] - Free
12867172847eSRasesh Mody  */
12877172847eSRasesh Mody #define DRV_MSG_CODE_GET_NVM_CFG_OPTION		0x003e0000
12887172847eSRasesh Mody /* Param: [0:15] Option ID,             [17] - Init, [18]       , [19] - Free */
12897172847eSRasesh Mody #define DRV_MSG_CODE_SET_NVM_CFG_OPTION		0x003f0000
129022d07d93SRasesh Mody /*deprecated don't use*/
129122d07d93SRasesh Mody #define DRV_MSG_CODE_INITIATE_FLR_DEPRECATED    0x02000000
129222d07d93SRasesh Mody #define DRV_MSG_CODE_INITIATE_PF_FLR            0x02010000
1293f44ca48cSManish Chopra #define DRV_MSG_CODE_INITIATE_VF_FLR		0x02020000
1294ec94dbc5SRasesh Mody #define DRV_MSG_CODE_VF_DISABLED_DONE           0xc0000000
1295ec94dbc5SRasesh Mody #define DRV_MSG_CODE_CFG_VF_MSIX                0xc0010000
1296cb051eb2SRasesh Mody #define DRV_MSG_CODE_CFG_PF_VFS_MSIX            0xc0020000
1297610ccd98SRasesh Mody /* Param is either DRV_MB_PARAM_NVM_PUT_FILE_BEGIN_MFW/IMAGE */
1298ec94dbc5SRasesh Mody #define DRV_MSG_CODE_NVM_PUT_FILE_BEGIN		0x00010000
1299610ccd98SRasesh Mody /* Param should be set to the transaction size (up to 64 bytes) */
1300ec94dbc5SRasesh Mody #define DRV_MSG_CODE_NVM_PUT_FILE_DATA		0x00020000
1301610ccd98SRasesh Mody /* MFW will place the file offset and len in file_att struct */
1302ec94dbc5SRasesh Mody #define DRV_MSG_CODE_NVM_GET_FILE_ATT		0x00030000
13032fdeb693SRasesh Mody /* Read 32bytes of nvram data. Param is [0:23] ??? Offset [24:31] -
13042fdeb693SRasesh Mody  * ??? Len in Bytes
1305610ccd98SRasesh Mody  */
1306ec94dbc5SRasesh Mody #define DRV_MSG_CODE_NVM_READ_NVRAM		0x00050000
13072fdeb693SRasesh Mody /* Writes up to 32Bytes to nvram. Param is [0:23] ??? Offset [24:31]
13082fdeb693SRasesh Mody  * ??? Len in Bytes. In case this address is in the range of secured file in
1309610ccd98SRasesh Mody  * secured mode, the operation will fail
1310610ccd98SRasesh Mody  */
1311ec94dbc5SRasesh Mody #define DRV_MSG_CODE_NVM_WRITE_NVRAM		0x00060000
1312610ccd98SRasesh Mody /* Delete a file from nvram. Param is image_type. */
1313ec94dbc5SRasesh Mody #define DRV_MSG_CODE_NVM_DEL_FILE		0x00080000
1314610ccd98SRasesh Mody /* Reset MCP when no NVM operation is going on, and no drivers are loaded.
1315610ccd98SRasesh Mody  * In case operation succeed, MCP will not ack back.
1316610ccd98SRasesh Mody  */
1317ec94dbc5SRasesh Mody #define DRV_MSG_CODE_MCP_RESET			0x00090000
1318610ccd98SRasesh Mody /* Temporary command to set secure mode, where the param is 0 (None secure) /
1319610ccd98SRasesh Mody  * 1 (Secure) / 2 (Full-Secure)
1320610ccd98SRasesh Mody  */
1321ec94dbc5SRasesh Mody #define DRV_MSG_CODE_SET_SECURE_MODE		0x000a0000
1322610ccd98SRasesh Mody /* Param: [0:15] - Address, [16:18] - lane# (0/1/2/3 - for single lane,
1323610ccd98SRasesh Mody  * 4/5 - for dual lanes, 6 - for all lanes, [28] - PMD reg, [29] - select port,
1324610ccd98SRasesh Mody  * [30:31] - port
1325610ccd98SRasesh Mody  */
1326ec94dbc5SRasesh Mody #define DRV_MSG_CODE_PHY_RAW_READ		0x000b0000
1327610ccd98SRasesh Mody /* Param: [0:15] - Address, [16:18] - lane# (0/1/2/3 - for single lane,
1328610ccd98SRasesh Mody  * 4/5 - for dual lanes, 6 - for all lanes, [28] - PMD reg, [29] - select port,
1329610ccd98SRasesh Mody  * [30:31] - port
1330610ccd98SRasesh Mody  */
1331ec94dbc5SRasesh Mody #define DRV_MSG_CODE_PHY_RAW_WRITE		0x000c0000
1332610ccd98SRasesh Mody /* Param: [0:15] - Address, [30:31] - port */
1333ec94dbc5SRasesh Mody #define DRV_MSG_CODE_PHY_CORE_READ		0x000d0000
1334610ccd98SRasesh Mody /* Param: [0:15] - Address, [30:31] - port */
1335ec94dbc5SRasesh Mody #define DRV_MSG_CODE_PHY_CORE_WRITE		0x000e0000
1336610ccd98SRasesh Mody /* Param: [0:3] - version, [4:15] - name (null terminated) */
1337ec94dbc5SRasesh Mody #define DRV_MSG_CODE_SET_VERSION		0x000f0000
13387172847eSRasesh Mody #define DRV_MSG_CODE_MCP_RESET_FORCE		0x000f04ce
1339610ccd98SRasesh Mody /* Halts the MCP. To resume MCP, user will need to use
1340610ccd98SRasesh Mody  * MCP_REG_CPU_STATE/MCP_REG_CPU_MODE registers.
1341610ccd98SRasesh Mody  */
1342ec94dbc5SRasesh Mody #define DRV_MSG_CODE_MCP_HALT			0x00100000
1343ababb520SRasesh Mody /* Set virtual mac address, params [31:6] - reserved, [5:4] - type,
1344ababb520SRasesh Mody  * [3:0] - func, drv_data[7:0] - MAC/WWNN/WWPN
1345ababb520SRasesh Mody  */
1346ababb520SRasesh Mody #define DRV_MSG_CODE_SET_VMAC                   0x00110000
1347ababb520SRasesh Mody /* Set virtual mac address, params [31:6] - reserved, [5:4] - type,
1348ababb520SRasesh Mody  * [3:0] - func, drv_data[7:0] - MAC/WWNN/WWPN
1349ababb520SRasesh Mody  */
1350ababb520SRasesh Mody #define DRV_MSG_CODE_GET_VMAC                   0x00120000
135104b00049SRasesh Mody #define DRV_MSG_CODE_VMAC_TYPE_OFFSET		4
135245cf58a1SRasesh Mody #define DRV_MSG_CODE_VMAC_TYPE_MASK             0x30
1353ababb520SRasesh Mody #define DRV_MSG_CODE_VMAC_TYPE_MAC              1
1354ababb520SRasesh Mody #define DRV_MSG_CODE_VMAC_TYPE_WWNN             2
1355ababb520SRasesh Mody #define DRV_MSG_CODE_VMAC_TYPE_WWPN             3
1356ababb520SRasesh Mody /* Get statistics from pf, params [31:4] - reserved, [3:0] - stats type */
1357ababb520SRasesh Mody #define DRV_MSG_CODE_GET_STATS                  0x00130000
1358ababb520SRasesh Mody #define DRV_MSG_CODE_STATS_TYPE_LAN             1
1359ababb520SRasesh Mody #define DRV_MSG_CODE_STATS_TYPE_FCOE            2
1360ababb520SRasesh Mody #define DRV_MSG_CODE_STATS_TYPE_ISCSI           3
1361ababb520SRasesh Mody #define DRV_MSG_CODE_STATS_TYPE_RDMA            4
1362610ccd98SRasesh Mody /* Host shall provide buffer and size for MFW  */
1363ec94dbc5SRasesh Mody #define DRV_MSG_CODE_PMD_DIAG_DUMP		0x00140000
1364610ccd98SRasesh Mody /* Host shall provide buffer and size for MFW  */
1365ec94dbc5SRasesh Mody #define DRV_MSG_CODE_PMD_DIAG_EYE		0x00150000
1366610ccd98SRasesh Mody /* Param: [0:1] - Port, [2:7] - read size, [8:15] - I2C address,
1367610ccd98SRasesh Mody  * [16:31] - offset
1368610ccd98SRasesh Mody  */
1369ec94dbc5SRasesh Mody #define DRV_MSG_CODE_TRANSCEIVER_READ		0x00160000
1370610ccd98SRasesh Mody /* Param: [0:1] - Port, [2:7] - write size, [8:15] - I2C address,
1371610ccd98SRasesh Mody  * [16:31] - offset
1372610ccd98SRasesh Mody  */
1373ec94dbc5SRasesh Mody #define DRV_MSG_CODE_TRANSCEIVER_WRITE		0x00170000
1374610ccd98SRasesh Mody /* indicate OCBB related information */
1375ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OCBB_DATA			0x00180000
1376610ccd98SRasesh Mody /* Set function BW, params[15:8] - min, params[7:0] - max */
1377ec94dbc5SRasesh Mody #define DRV_MSG_CODE_SET_BW			0x00190000
137822d07d93SRasesh Mody #define BW_MAX_MASK				0x000000ff
137904b00049SRasesh Mody #define BW_MAX_OFFSET				0
138022d07d93SRasesh Mody #define BW_MIN_MASK				0x0000ff00
138104b00049SRasesh Mody #define BW_MIN_OFFSET				8
1382610ccd98SRasesh Mody 
1383610ccd98SRasesh Mody /* When param is set to 1, all parities will be masked(disabled). When params
1384610ccd98SRasesh Mody  * are set to 0, parities will be unmasked again.
1385610ccd98SRasesh Mody  */
1386ec94dbc5SRasesh Mody #define DRV_MSG_CODE_MASK_PARITIES		0x001a0000
1387610ccd98SRasesh Mody /* param[0] - Simulate fan failure,  param[1] - simulate over temp. */
1388ec94dbc5SRasesh Mody #define DRV_MSG_CODE_INDUCE_FAILURE		0x001b0000
1389ec94dbc5SRasesh Mody #define DRV_MSG_FAN_FAILURE_TYPE		(1 << 0)
1390ec94dbc5SRasesh Mody #define DRV_MSG_TEMPERATURE_FAILURE_TYPE	(1 << 1)
1391610ccd98SRasesh Mody /* Param: [0:15] - gpio number */
1392ec94dbc5SRasesh Mody #define DRV_MSG_CODE_GPIO_READ			0x001c0000
1393610ccd98SRasesh Mody /* Param: [0:15] - gpio number, [16:31] - gpio value */
1394ec94dbc5SRasesh Mody #define DRV_MSG_CODE_GPIO_WRITE			0x001d0000
139522d07d93SRasesh Mody /* Param: [0:7] - test enum, [8:15] - image index, [16:31] - reserved */
1396252b88b5SHarish Patil #define DRV_MSG_CODE_BIST_TEST			0x001e0000
1397252b88b5SHarish Patil #define DRV_MSG_CODE_GET_TEMPERATURE            0x001f0000
1398ec94dbc5SRasesh Mody 
1399610ccd98SRasesh Mody /* Set LED mode  params :0 operational, 1 LED turn ON, 2 LED turn OFF */
1400ec94dbc5SRasesh Mody #define DRV_MSG_CODE_SET_LED_MODE		0x00200000
140122d07d93SRasesh Mody /* drv_data[7:0] - EPOC in seconds, drv_data[15:8] -
140222d07d93SRasesh Mody  * driver version (MAJ MIN BUILD SUB)
140322d07d93SRasesh Mody  */
1404252b88b5SHarish Patil #define DRV_MSG_CODE_TIMESTAMP                  0x00210000
140522d07d93SRasesh Mody /* This is an empty mailbox just return OK*/
1406ec94dbc5SRasesh Mody #define DRV_MSG_CODE_EMPTY_MB			0x00220000
140770ab4d3dSRasesh Mody 
140822d07d93SRasesh Mody /* Param[0:4] - resource number (0-31), Param[5:7] - opcode,
140922d07d93SRasesh Mody  * param[15:8] - age
141022d07d93SRasesh Mody  */
141122d07d93SRasesh Mody #define DRV_MSG_CODE_RESOURCE_CMD		0x00230000
141270ab4d3dSRasesh Mody 
141370ab4d3dSRasesh Mody #define RESOURCE_CMD_REQ_RESC_MASK		0x0000001F
141404b00049SRasesh Mody #define RESOURCE_CMD_REQ_RESC_OFFSET		0
141570ab4d3dSRasesh Mody #define RESOURCE_CMD_REQ_OPCODE_MASK		0x000000E0
141604b00049SRasesh Mody #define RESOURCE_CMD_REQ_OPCODE_OFFSET		5
141722d07d93SRasesh Mody /* request resource ownership with default aging */
141822d07d93SRasesh Mody #define RESOURCE_OPCODE_REQ			1
141922d07d93SRasesh Mody /* request resource ownership without aging */
142022d07d93SRasesh Mody #define RESOURCE_OPCODE_REQ_WO_AGING		2
142122d07d93SRasesh Mody /* request resource ownership with specific aging timer (in seconds) */
142222d07d93SRasesh Mody #define RESOURCE_OPCODE_REQ_W_AGING		3
142322d07d93SRasesh Mody #define RESOURCE_OPCODE_RELEASE			4 /* release resource */
1424ababb520SRasesh Mody /* force resource release */
1425ababb520SRasesh Mody #define RESOURCE_OPCODE_FORCE_RELEASE		5
142670ab4d3dSRasesh Mody #define RESOURCE_CMD_REQ_AGE_MASK		0x0000FF00
142704b00049SRasesh Mody #define RESOURCE_CMD_REQ_AGE_OFFSET		8
142870ab4d3dSRasesh Mody 
142970ab4d3dSRasesh Mody #define RESOURCE_CMD_RSP_OWNER_MASK		0x000000FF
143004b00049SRasesh Mody #define RESOURCE_CMD_RSP_OWNER_OFFSET		0
143170ab4d3dSRasesh Mody #define RESOURCE_CMD_RSP_OPCODE_MASK		0x00000700
143204b00049SRasesh Mody #define RESOURCE_CMD_RSP_OPCODE_OFFSET		8
143322d07d93SRasesh Mody /* resource is free and granted to requester */
143422d07d93SRasesh Mody #define RESOURCE_OPCODE_GNT			1
143522d07d93SRasesh Mody /* resource is busy, param[7:0] indicates owner as follow 0-15 = PF0-15,
143622d07d93SRasesh Mody  * 16 = MFW, 17 = diag over serial
143722d07d93SRasesh Mody  */
143822d07d93SRasesh Mody #define RESOURCE_OPCODE_BUSY			2
143922d07d93SRasesh Mody /* indicate release request was acknowledged */
144022d07d93SRasesh Mody #define RESOURCE_OPCODE_RELEASED		3
144122d07d93SRasesh Mody /* indicate release request was previously received by other owner */
144222d07d93SRasesh Mody #define RESOURCE_OPCODE_RELEASED_PREVIOUS	4
144322d07d93SRasesh Mody /* indicate wrong owner during release */
144422d07d93SRasesh Mody #define RESOURCE_OPCODE_WRONG_OWNER		5
144522d07d93SRasesh Mody #define RESOURCE_OPCODE_UNKNOWN_CMD		255
144670ab4d3dSRasesh Mody 
144722d07d93SRasesh Mody /* dedicate resource 0 for dump */
14480dfa4c3bSRasesh Mody #define RESOURCE_DUMP				0
144970ab4d3dSRasesh Mody 
145022d07d93SRasesh Mody #define DRV_MSG_CODE_GET_MBA_VERSION		0x00240000 /* Get MBA version */
145122d07d93SRasesh Mody /* Send crash dump commands with param[3:0] - opcode */
145222d07d93SRasesh Mody #define DRV_MSG_CODE_MDUMP_CMD			0x00250000
145322d07d93SRasesh Mody #define MDUMP_DRV_PARAM_OPCODE_MASK		0x0000000f
145422d07d93SRasesh Mody /* acknowledge reception of error indication */
145522d07d93SRasesh Mody #define DRV_MSG_CODE_MDUMP_ACK			0x01
145622d07d93SRasesh Mody /* set epoc and personality as follow: drv_data[3:0] - epoch,
145722d07d93SRasesh Mody  * drv_data[7:4] - personality
145822d07d93SRasesh Mody  */
145922d07d93SRasesh Mody #define DRV_MSG_CODE_MDUMP_SET_VALUES		0x02
146022d07d93SRasesh Mody /* trigger crash dump procedure */
146122d07d93SRasesh Mody #define DRV_MSG_CODE_MDUMP_TRIGGER		0x03
146222d07d93SRasesh Mody /* Request valid logs and config words */
146322d07d93SRasesh Mody #define DRV_MSG_CODE_MDUMP_GET_CONFIG		0x04
1464ababb520SRasesh Mody /* Set triggers mask. drv_mb_param should indicate (bitwise) which
1465ababb520SRasesh Mody  * trigger enabled
146622d07d93SRasesh Mody  */
146722d07d93SRasesh Mody #define DRV_MSG_CODE_MDUMP_SET_ENABLE		0x05
1468ababb520SRasesh Mody /* Clear all logs */
1469ababb520SRasesh Mody #define DRV_MSG_CODE_MDUMP_CLEAR_LOGS		0x06
1470a064d7d2SRasesh Mody #define DRV_MSG_CODE_MDUMP_GET_RETAIN		0x07 /* Get retained data */
1471a064d7d2SRasesh Mody #define DRV_MSG_CODE_MDUMP_CLR_RETAIN		0x08 /* Clear retain data */
147222d07d93SRasesh Mody #define DRV_MSG_CODE_MEM_ECC_EVENTS		0x00260000 /* Param: None */
1473ababb520SRasesh Mody /* Param: [0:15] - gpio number */
1474ababb520SRasesh Mody #define DRV_MSG_CODE_GPIO_INFO			0x00270000
147505a1abcdSRasesh Mody /* Value will be placed in union */
147605a1abcdSRasesh Mody #define DRV_MSG_CODE_EXT_PHY_READ		0x00280000
147705a1abcdSRasesh Mody /* Value should be placed in union */
147805a1abcdSRasesh Mody #define DRV_MSG_CODE_EXT_PHY_WRITE		0x00290000
147904b00049SRasesh Mody #define DRV_MB_PARAM_ADDR_OFFSET			0
148005a1abcdSRasesh Mody #define DRV_MB_PARAM_ADDR_MASK			0x0000FFFF
148104b00049SRasesh Mody #define DRV_MB_PARAM_DEVAD_OFFSET		16
148205a1abcdSRasesh Mody #define DRV_MB_PARAM_DEVAD_MASK			0x001F0000
148304b00049SRasesh Mody #define DRV_MB_PARAM_PORT_OFFSET			21
148405a1abcdSRasesh Mody #define DRV_MB_PARAM_PORT_MASK			0x00600000
148505a1abcdSRasesh Mody #define DRV_MSG_CODE_EXT_PHY_FW_UPGRADE		0x002a0000
1486252b88b5SHarish Patil 
14872fdeb693SRasesh Mody #define DRV_MSG_CODE_GET_TLV_DONE		0x002f0000 /* Param: None */
1488652ee28aSRasesh Mody /* Param: Set DRV_MB_PARAM_FEATURE_SUPPORT_* */
148931874121SRasesh Mody #define DRV_MSG_CODE_FEATURE_SUPPORT            0x00300000
1490652ee28aSRasesh Mody /* return FW_MB_PARAM_FEATURE_SUPPORT_*  */
1491652ee28aSRasesh Mody #define DRV_MSG_CODE_GET_MFW_FEATURE_SUPPORT	0x00310000
14922fdeb693SRasesh Mody #define DRV_MSG_CODE_READ_WOL_REG		0X00320000
14932fdeb693SRasesh Mody #define DRV_MSG_CODE_WRITE_WOL_REG		0X00330000
14942fdeb693SRasesh Mody #define DRV_MSG_CODE_GET_WOL_BUFFER		0X00340000
1495f5940e7dSRasesh Mody /* Param: [0:23] Attribute key, [24:31] Attribute sub command */
1496f5940e7dSRasesh Mody #define DRV_MSG_CODE_ATTRIBUTE			0x00350000
149731874121SRasesh Mody 
149878f121f5SRasesh Mody /* Param: Password len. Union: Plain Password */
149978f121f5SRasesh Mody #define DRV_MSG_CODE_ENCRYPT_PASSWORD		0x00360000
15003eed444aSRasesh Mody #define DRV_MSG_CODE_GET_ENGINE_CONFIG		0x00370000 /* Param: None */
150178f121f5SRasesh Mody 
1502ec94dbc5SRasesh Mody #define DRV_MSG_SEQ_NUMBER_MASK                 0x0000ffff
1503ec94dbc5SRasesh Mody 
1504ec94dbc5SRasesh Mody 	u32 drv_mb_param;
1505ec94dbc5SRasesh Mody 	/* UNLOAD_REQ params */
1506ec94dbc5SRasesh Mody #define DRV_MB_PARAM_UNLOAD_WOL_UNKNOWN         0x00000000
1507ec94dbc5SRasesh Mody #define DRV_MB_PARAM_UNLOAD_WOL_MCP		0x00000001
1508ec94dbc5SRasesh Mody #define DRV_MB_PARAM_UNLOAD_WOL_DISABLED        0x00000002
1509ec94dbc5SRasesh Mody #define DRV_MB_PARAM_UNLOAD_WOL_ENABLED         0x00000003
1510ec94dbc5SRasesh Mody 
1511ec94dbc5SRasesh Mody 	/* UNLOAD_DONE_params */
1512ec94dbc5SRasesh Mody #define DRV_MB_PARAM_UNLOAD_NON_D3_POWER        0x00000001
1513ec94dbc5SRasesh Mody 
1514ec94dbc5SRasesh Mody 	/* INIT_PHY params */
1515ec94dbc5SRasesh Mody #define DRV_MB_PARAM_INIT_PHY_FORCE		0x00000001
1516ec94dbc5SRasesh Mody #define DRV_MB_PARAM_INIT_PHY_DONT_CARE		0x00000002
1517ec94dbc5SRasesh Mody 
151826ae839dSRasesh Mody 	/* LLDP / DCBX params*/
151981dba2b2SRasesh Mody 	/* To be used with SET_LLDP command */
152026ae839dSRasesh Mody #define DRV_MB_PARAM_LLDP_SEND_MASK		0x00000001
152104b00049SRasesh Mody #define DRV_MB_PARAM_LLDP_SEND_OFFSET		0
152281dba2b2SRasesh Mody 	/* To be used with SET_LLDP and REGISTER_LLDP_TLVS_RX commands */
152326ae839dSRasesh Mody #define DRV_MB_PARAM_LLDP_AGENT_MASK		0x00000006
152404b00049SRasesh Mody #define DRV_MB_PARAM_LLDP_AGENT_OFFSET		1
152581dba2b2SRasesh Mody 	/* To be used with REGISTER_LLDP_TLVS_RX command */
152681dba2b2SRasesh Mody #define DRV_MB_PARAM_LLDP_TLV_RX_VALID_MASK	0x00000001
152781dba2b2SRasesh Mody #define DRV_MB_PARAM_LLDP_TLV_RX_VALID_OFFSET	0
152881dba2b2SRasesh Mody #define DRV_MB_PARAM_LLDP_TLV_RX_TYPE_MASK	0x000007f0
152981dba2b2SRasesh Mody #define DRV_MB_PARAM_LLDP_TLV_RX_TYPE_OFFSET	4
153081dba2b2SRasesh Mody 	/* To be used with SET_DCBX command */
153126ae839dSRasesh Mody #define DRV_MB_PARAM_DCBX_NOTIFY_MASK		0x00000008
153204b00049SRasesh Mody #define DRV_MB_PARAM_DCBX_NOTIFY_OFFSET		3
153326ae839dSRasesh Mody 
1534ec94dbc5SRasesh Mody #define DRV_MB_PARAM_NIG_DRAIN_PERIOD_MS_MASK	0x000000FF
153504b00049SRasesh Mody #define DRV_MB_PARAM_NIG_DRAIN_PERIOD_MS_OFFSET	0
1536ec94dbc5SRasesh Mody 
1537ec94dbc5SRasesh Mody #define DRV_MB_PARAM_NVM_PUT_FILE_BEGIN_MFW	0x1
1538ec94dbc5SRasesh Mody #define DRV_MB_PARAM_NVM_PUT_FILE_BEGIN_IMAGE	0x2
1539ec94dbc5SRasesh Mody 
154004b00049SRasesh Mody #define DRV_MB_PARAM_NVM_OFFSET_OFFSET		0
1541ec94dbc5SRasesh Mody #define DRV_MB_PARAM_NVM_OFFSET_MASK		0x00FFFFFF
154204b00049SRasesh Mody #define DRV_MB_PARAM_NVM_LEN_OFFSET		24
1543ec94dbc5SRasesh Mody #define DRV_MB_PARAM_NVM_LEN_MASK		0xFF000000
1544ec94dbc5SRasesh Mody 
154504b00049SRasesh Mody #define DRV_MB_PARAM_PHY_ADDR_OFFSET		0
1546ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHY_ADDR_MASK		0x1FF0FFFF
154704b00049SRasesh Mody #define DRV_MB_PARAM_PHY_LANE_OFFSET		16
1548ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHY_LANE_MASK		0x000F0000
154904b00049SRasesh Mody #define DRV_MB_PARAM_PHY_SELECT_PORT_OFFSET	29
1550ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHY_SELECT_PORT_MASK	0x20000000
155104b00049SRasesh Mody #define DRV_MB_PARAM_PHY_PORT_OFFSET		30
1552ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHY_PORT_MASK		0xc0000000
1553ec94dbc5SRasesh Mody 
155404b00049SRasesh Mody #define DRV_MB_PARAM_PHYMOD_LANE_OFFSET		0
1555ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHYMOD_LANE_MASK		0x000000FF
155604b00049SRasesh Mody #define DRV_MB_PARAM_PHYMOD_SIZE_OFFSET		8
1557ec94dbc5SRasesh Mody #define DRV_MB_PARAM_PHYMOD_SIZE_MASK		0x000FFF00
1558cb051eb2SRasesh Mody 	/* configure vf MSIX params BB */
155904b00049SRasesh Mody #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_OFFSET	0
1560ec94dbc5SRasesh Mody #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK	0x000000FF
156104b00049SRasesh Mody #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_OFFSET	8
1562ec94dbc5SRasesh Mody #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK	0x0000FF00
1563cb051eb2SRasesh Mody 	/* configure vf MSIX for PF params AH*/
1564cb051eb2SRasesh Mody #define DRV_MB_PARAM_CFG_PF_VFS_MSIX_SB_NUM_OFFSET	0
1565cb051eb2SRasesh Mody #define DRV_MB_PARAM_CFG_PF_VFS_MSIX_SB_NUM_MASK	0x000000FF
1566ec94dbc5SRasesh Mody 
1567ec94dbc5SRasesh Mody 	/* OneView configuration parametres */
156804b00049SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_OFFSET		0
1569ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_MASK		0x0000000F
1570ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_NONE		0
1571ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_OS			1
1572ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC	2
1573ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_OTHER		3
1574ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_VC_CLP		4
1575ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_CNU		5
1576ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_DCI		6
1577ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_CURR_CFG_HII		7
1578ec94dbc5SRasesh Mody 
157904b00049SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_OFFSET				0
1580ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_MASK			0x000000FF
1581ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_NONE				(1 << 0)
158222d07d93SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_ISCSI_IP_ACQUIRED		(1 << 1)
158322d07d93SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_FCOE_FABRIC_LOGIN_SUCCESS	(1 << 1)
1584ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_TRARGET_FOUND			(1 << 2)
158522d07d93SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_ISCSI_CHAP_SUCCESS		(1 << 3)
158622d07d93SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_FCOE_LUN_FOUND			(1 << 3)
1587ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_LOGGED_INTO_TGT		(1 << 4)
1588ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_IMG_DOWNLOADED			(1 << 5)
1589ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_PROG_OS_HANDOFF			(1 << 6)
1590ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_UPDATE_BOOT_COMPLETED				0
1591ec94dbc5SRasesh Mody 
159204b00049SRasesh Mody #define DRV_MB_PARAM_OV_PCI_BUS_NUM_OFFSET				0
1593ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_PCI_BUS_NUM_MASK		0x000000FF
1594ec94dbc5SRasesh Mody 
159504b00049SRasesh Mody #define DRV_MB_PARAM_OV_STORM_FW_VER_OFFSET		0
1596ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_STORM_FW_VER_MASK			0xFFFFFFFF
1597ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_STORM_FW_VER_MAJOR_MASK		0xFF000000
1598ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_STORM_FW_VER_MINOR_MASK		0x00FF0000
1599ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_STORM_FW_VER_BUILD_MASK		0x0000FF00
1600ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_STORM_FW_VER_DROP_MASK		0x000000FF
1601ec94dbc5SRasesh Mody 
160204b00049SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_OFFSET		0
1603ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_MASK		0xF
1604ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_UNKNOWN		0x1
1605610ccd98SRasesh Mody /* Not Installed*/
1606ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED	0x2
1607ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_LOADING		0x3
1608610ccd98SRasesh Mody /* installed but disabled by user/admin/OS */
1609ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED	0x4
1610610ccd98SRasesh Mody /* installed and active */
1611ec94dbc5SRasesh Mody #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE		0x5
1612ec94dbc5SRasesh Mody 
161304b00049SRasesh Mody #define DRV_MB_PARAM_OV_MTU_SIZE_OFFSET		0
1614ec94dbc5SRasesh Mody #define DRV_MB_PARAM_OV_MTU_SIZE_MASK		0xFFFFFFFF
1615ec94dbc5SRasesh Mody 
1616ebbc55b8SRasesh Mody #define DRV_MB_PARAM_ESWITCH_MODE_MASK  (DRV_MB_PARAM_ESWITCH_MODE_NONE | \
1617ebbc55b8SRasesh Mody 					 DRV_MB_PARAM_ESWITCH_MODE_VEB |   \
1618ebbc55b8SRasesh Mody 					 DRV_MB_PARAM_ESWITCH_MODE_VEPA)
1619ebbc55b8SRasesh Mody #define DRV_MB_PARAM_ESWITCH_MODE_NONE  0x0
1620ebbc55b8SRasesh Mody #define DRV_MB_PARAM_ESWITCH_MODE_VEB   0x1
1621ebbc55b8SRasesh Mody #define DRV_MB_PARAM_ESWITCH_MODE_VEPA  0x2
1622ebbc55b8SRasesh Mody 
16234fe58a3eSRasesh Mody #define DRV_MB_PARAM_DUMMY_OEM_UPDATES_MASK     0x1
16244fe58a3eSRasesh Mody #define DRV_MB_PARAM_DUMMY_OEM_UPDATES_OFFSET   0
16254fe58a3eSRasesh Mody 
1626ec94dbc5SRasesh Mody #define DRV_MB_PARAM_SET_LED_MODE_OPER		0x0
1627ec94dbc5SRasesh Mody #define DRV_MB_PARAM_SET_LED_MODE_ON		0x1
1628ec94dbc5SRasesh Mody #define DRV_MB_PARAM_SET_LED_MODE_OFF		0x2
16297172847eSRasesh Mody #define DRV_MB_PARAM_SET_LED1_MODE_ON		0x3
16307172847eSRasesh Mody #define DRV_MB_PARAM_SET_LED2_MODE_ON		0x4
16317172847eSRasesh Mody #define DRV_MB_PARAM_SET_ACT_LED_MODE_ON	0x6
1632ec94dbc5SRasesh Mody 
163304b00049SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_PORT_OFFSET		0
1634ec94dbc5SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_PORT_MASK		0x00000003
163504b00049SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_SIZE_OFFSET		2
1636ec94dbc5SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_SIZE_MASK		0x000000FC
163704b00049SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_I2C_ADDRESS_OFFSET	8
1638ec94dbc5SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_I2C_ADDRESS_MASK	0x0000FF00
163904b00049SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_OFFSET_OFFSET		16
1640ec94dbc5SRasesh Mody #define DRV_MB_PARAM_TRANSCEIVER_OFFSET_MASK		0xFFFF0000
1641ec94dbc5SRasesh Mody 
164204b00049SRasesh Mody #define DRV_MB_PARAM_GPIO_NUMBER_OFFSET		0
1643ec94dbc5SRasesh Mody #define DRV_MB_PARAM_GPIO_NUMBER_MASK		0x0000FFFF
164404b00049SRasesh Mody #define DRV_MB_PARAM_GPIO_VALUE_OFFSET		16
1645ec94dbc5SRasesh Mody #define DRV_MB_PARAM_GPIO_VALUE_MASK		0xFFFF0000
164604b00049SRasesh Mody #define DRV_MB_PARAM_GPIO_DIRECTION_OFFSET	16
1647252b88b5SHarish Patil #define DRV_MB_PARAM_GPIO_DIRECTION_MASK	0x00FF0000
164804b00049SRasesh Mody #define DRV_MB_PARAM_GPIO_CTRL_OFFSET		24
1649252b88b5SHarish Patil #define DRV_MB_PARAM_GPIO_CTRL_MASK		0xFF000000
1650252b88b5SHarish Patil 
1651252b88b5SHarish Patil 	/* Resource Allocation params - Driver version support*/
1652252b88b5SHarish Patil #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_MASK	0xFFFF0000
165304b00049SRasesh Mody #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_OFFSET		16
1654252b88b5SHarish Patil #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_MASK	0x0000FFFF
165504b00049SRasesh Mody #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_OFFSET		0
1656252b88b5SHarish Patil 
1657252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_UNKNOWN_TEST		0
1658252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_REGISTER_TEST		1
1659252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_CLOCK_TEST		2
1660252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES		3
1661252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX	4
1662252b88b5SHarish Patil 
1663252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_RC_UNKNOWN		0
1664252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_RC_PASSED		1
1665252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_RC_FAILED		2
1666252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_RC_INVALID_PARAMETER		3
1667252b88b5SHarish Patil 
166804b00049SRasesh Mody #define DRV_MB_PARAM_BIST_TEST_INDEX_OFFSET      0
1669252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_TEST_INDEX_MASK       0x000000FF
167004b00049SRasesh Mody #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_OFFSET      8
1671252b88b5SHarish Patil #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_MASK       0x0000FF00
1672252b88b5SHarish Patil 
1673652ee28aSRasesh Mody #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_MASK      0x0000FFFF
167404b00049SRasesh Mody #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_OFFSET     0
1675652ee28aSRasesh Mody /* driver supports SmartLinQ parameter */
1676652ee28aSRasesh Mody #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_SMARTLINQ 0x00000001
1677652ee28aSRasesh Mody /* driver supports EEE parameter */
1678652ee28aSRasesh Mody #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_EEE       0x00000002
1679652ee28aSRasesh Mody #define DRV_MB_PARAM_FEATURE_SUPPORT_FUNC_MASK      0xFFFF0000
168004b00049SRasesh Mody #define DRV_MB_PARAM_FEATURE_SUPPORT_FUNC_OFFSET     16
1681fe0deb21SRasesh Mody /* driver supports virtual link parameter */
1682fe0deb21SRasesh Mody #define DRV_MB_PARAM_FEATURE_SUPPORT_FUNC_VLINK     0x00010000
1683f5940e7dSRasesh Mody 	/* Driver attributes params */
1684f5940e7dSRasesh Mody #define DRV_MB_PARAM_ATTRIBUTE_KEY_OFFSET		 0
1685f5940e7dSRasesh Mody #define DRV_MB_PARAM_ATTRIBUTE_KEY_MASK		0x00FFFFFF
1686f5940e7dSRasesh Mody #define DRV_MB_PARAM_ATTRIBUTE_CMD_OFFSET		24
1687f5940e7dSRasesh Mody #define DRV_MB_PARAM_ATTRIBUTE_CMD_MASK		0xFF000000
168831874121SRasesh Mody 
16897172847eSRasesh Mody #define DRV_MB_PARAM_NVM_CFG_OPTION_ID_OFFSET		0
16907172847eSRasesh Mody /* Option# */
16917172847eSRasesh Mody #define DRV_MB_PARAM_NVM_CFG_OPTION_ID_MASK		0x0000FFFF
16927172847eSRasesh Mody #define DRV_MB_PARAM_NVM_CFG_OPTION_ALL_OFFSET		16
16937172847eSRasesh Mody /* (Only for Set) Applies option<92>s value to all entities (port/func)
16947172847eSRasesh Mody  * depending on the option type
16957172847eSRasesh Mody  */
16967172847eSRasesh Mody #define DRV_MB_PARAM_NVM_CFG_OPTION_ALL_MASK		0x00010000
16977172847eSRasesh Mody #define DRV_MB_PARAM_NVM_CFG_OPTION_INIT_OFFSET		17
16987172847eSRasesh Mody /* When set, and state is IDLE, MFW will allocate resources and load
16997172847eSRasesh Mody  * configuration from NVM
17007172847eSRasesh Mody  */
17017172847eSRasesh Mody #define DRV_MB_PARAM_NVM_CFG_OPTION_INIT_MASK		0x00020000
17027172847eSRasesh Mody #define DRV_MB_PARAM_NVM_CFG_OPTION_COMMIT_OFFSET	18
17037172847eSRasesh Mody /* (Only for Set) - When set submit changed nvm_cfg1 to flash */
17047172847eSRasesh Mody #define DRV_MB_PARAM_NVM_CFG_OPTION_COMMIT_MASK		0x00040000
17057172847eSRasesh Mody #define DRV_MB_PARAM_NVM_CFG_OPTION_FREE_OFFSET		19
17067172847eSRasesh Mody /* Free - When set, free allocated resources, and return to IDLE state. */
17077172847eSRasesh Mody #define DRV_MB_PARAM_NVM_CFG_OPTION_FREE_MASK		0x00080000
17087172847eSRasesh Mody #define SINGLE_NVM_WR_OP(optionId) \
17097172847eSRasesh Mody 	((((optionId) & DRV_MB_PARAM_NVM_CFG_OPTION_ID_MASK) << \
17107172847eSRasesh Mody 	  DRV_MB_PARAM_NVM_CFG_OPTION_ID_OFFSET) | \
17117172847eSRasesh Mody 	 (DRV_MB_PARAM_NVM_CFG_OPTION_INIT_MASK | \
17127172847eSRasesh Mody 	  DRV_MB_PARAM_NVM_CFG_OPTION_COMMIT_MASK | \
17137172847eSRasesh Mody 	  DRV_MB_PARAM_NVM_CFG_OPTION_FREE_MASK))
1714ec94dbc5SRasesh Mody 	u32 fw_mb_header;
17156da551eeSRasesh Mody #define FW_MSG_CODE_UNSUPPORTED			0x00000000
1716ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_LOAD_ENGINE		0x10100000
1717ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_LOAD_PORT               0x10110000
1718ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_LOAD_FUNCTION           0x10120000
1719ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_LOAD_REFUSED_PDA        0x10200000
17200b6bf70dSRasesh Mody #define FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1      0x10210000
1721ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_LOAD_REFUSED_DIAG       0x10220000
17220b6bf70dSRasesh Mody #define FW_MSG_CODE_DRV_LOAD_REFUSED_HSI        0x10230000
17230b6bf70dSRasesh Mody #define FW_MSG_CODE_DRV_LOAD_REFUSED_REQUIRES_FORCE 0x10300000
17240b6bf70dSRasesh Mody #define FW_MSG_CODE_DRV_LOAD_REFUSED_REJECT     0x10310000
1725ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_LOAD_DONE               0x11100000
1726ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_UNLOAD_ENGINE           0x20110000
1727ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_UNLOAD_PORT             0x20120000
1728ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION         0x20130000
1729ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_UNLOAD_DONE             0x21100000
1730ec94dbc5SRasesh Mody #define FW_MSG_CODE_INIT_PHY_DONE		0x21200000
1731ec94dbc5SRasesh Mody #define FW_MSG_CODE_INIT_PHY_ERR_INVALID_ARGS	0x21300000
1732ec94dbc5SRasesh Mody #define FW_MSG_CODE_LINK_RESET_DONE		0x23000000
173326ae839dSRasesh Mody #define FW_MSG_CODE_SET_LLDP_DONE               0x24000000
173426ae839dSRasesh Mody #define FW_MSG_CODE_SET_LLDP_UNSUPPORTED_AGENT  0x24010000
173581dba2b2SRasesh Mody #define FW_MSG_CODE_REGISTER_LLDP_TLVS_RX_DONE  0x24100000
173626ae839dSRasesh Mody #define FW_MSG_CODE_SET_DCBX_DONE               0x25000000
1737ec94dbc5SRasesh Mody #define FW_MSG_CODE_UPDATE_CURR_CFG_DONE        0x26000000
1738ec94dbc5SRasesh Mody #define FW_MSG_CODE_UPDATE_BUS_NUM_DONE         0x27000000
1739ec94dbc5SRasesh Mody #define FW_MSG_CODE_UPDATE_BOOT_PROGRESS_DONE   0x28000000
1740ec94dbc5SRasesh Mody #define FW_MSG_CODE_UPDATE_STORM_FW_VER_DONE    0x29000000
1741ec94dbc5SRasesh Mody #define FW_MSG_CODE_UPDATE_DRIVER_STATE_DONE    0x31000000
1742ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_MSG_CODE_BW_UPDATE_DONE 0x32000000
1743ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_MSG_CODE_MTU_SIZE_DONE  0x33000000
174422d07d93SRasesh Mody #define FW_MSG_CODE_RESOURCE_ALLOC_OK           0x34000000
174522d07d93SRasesh Mody #define FW_MSG_CODE_RESOURCE_ALLOC_UNKNOWN      0x35000000
174622d07d93SRasesh Mody #define FW_MSG_CODE_RESOURCE_ALLOC_DEPRECATED   0x36000000
174722d07d93SRasesh Mody #define FW_MSG_CODE_RESOURCE_ALLOC_GEN_ERR      0x37000000
174854f74d6aSRasesh Mody #define FW_MSG_CODE_GET_OEM_UPDATES_DONE	0x41000000
174954f74d6aSRasesh Mody 
1750ec94dbc5SRasesh Mody #define FW_MSG_CODE_NIG_DRAIN_DONE              0x30000000
1751ec94dbc5SRasesh Mody #define FW_MSG_CODE_VF_DISABLED_DONE            0xb0000000
1752ec94dbc5SRasesh Mody #define FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE        0xb0010000
1753f44ca48cSManish Chopra #define FW_MSG_CODE_INITIATE_VF_FLR_OK		0xb0030000
17547172847eSRasesh Mody #define FW_MSG_CODE_ERR_RESOURCE_TEMPORARY_UNAVAILABLE	0x008b0000
17557172847eSRasesh Mody #define FW_MSG_CODE_ERR_RESOURCE_ALREADY_ALLOCATED	0x008c0000
17567172847eSRasesh Mody #define FW_MSG_CODE_ERR_RESOURCE_NOT_ALLOCATED		0x008d0000
17577172847eSRasesh Mody #define FW_MSG_CODE_ERR_NON_USER_OPTION			0x008e0000
17587172847eSRasesh Mody #define FW_MSG_CODE_ERR_UNKNOWN_OPTION			0x008f0000
17597172847eSRasesh Mody #define FW_MSG_CODE_WAIT				0x00900000
1760ec94dbc5SRasesh Mody #define FW_MSG_CODE_FLR_ACK                     0x02000000
1761ec94dbc5SRasesh Mody #define FW_MSG_CODE_FLR_NACK                    0x02100000
1762ec94dbc5SRasesh Mody #define FW_MSG_CODE_SET_DRIVER_DONE		0x02200000
1763ec94dbc5SRasesh Mody #define FW_MSG_CODE_SET_VMAC_SUCCESS            0x02300000
1764ec94dbc5SRasesh Mody #define FW_MSG_CODE_SET_VMAC_FAIL               0x02400000
1765ec94dbc5SRasesh Mody 
1766ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_OK			0x00010000
1767ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_INVALID_MODE		0x00020000
1768ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_PREV_CMD_WAS_NOT_FINISHED	0x00030000
1769ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FAILED_TO_ALLOCATE_PAGE	0x00040000
1770ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_INVALID_DIR_FOUND	0x00050000
1771ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_PAGE_NOT_FOUND		0x00060000
1772ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FAILED_PARSING_BNDLE_HEADER 0x00070000
1773ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FAILED_PARSING_IMAGE_HEADER 0x00080000
1774ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_PARSING_OUT_OF_SYNC	0x00090000
1775ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FAILED_UPDATING_DIR	0x000a0000
1776ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FAILED_TO_FREE_PAGE	0x000b0000
1777ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FILE_NOT_FOUND		0x000c0000
1778ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_OPERATION_FAILED	0x000d0000
1779ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FAILED_UNALIGNED	0x000e0000
1780ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_BAD_OFFSET		0x000f0000
1781ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_BAD_SIGNATURE		0x00100000
1782ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_FILE_READ_ONLY		0x00200000
1783ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_UNKNOWN_FILE		0x00300000
1784ec94dbc5SRasesh Mody #define FW_MSG_CODE_NVM_PUT_FILE_FINISH_OK	0x00400000
1785610ccd98SRasesh Mody /* MFW reject "mcp reset" command if one of the drivers is up */
1786ec94dbc5SRasesh Mody #define FW_MSG_CODE_MCP_RESET_REJECT		0x00600000
1787d9c2569cSRasesh Mody #define FW_MSG_CODE_NVM_FAILED_CALC_HASH	0x00310000
1788d9c2569cSRasesh Mody #define FW_MSG_CODE_NVM_PUBLIC_KEY_MISSING	0x00320000
1789d9c2569cSRasesh Mody #define FW_MSG_CODE_NVM_INVALID_PUBLIC_KEY	0x00330000
1790d9c2569cSRasesh Mody 
1791ec94dbc5SRasesh Mody #define FW_MSG_CODE_PHY_OK			0x00110000
1792ec94dbc5SRasesh Mody #define FW_MSG_CODE_PHY_ERROR			0x00120000
1793ec94dbc5SRasesh Mody #define FW_MSG_CODE_SET_SECURE_MODE_ERROR	0x00130000
1794ec94dbc5SRasesh Mody #define FW_MSG_CODE_SET_SECURE_MODE_OK		0x00140000
1795ec94dbc5SRasesh Mody #define FW_MSG_MODE_PHY_PRIVILEGE_ERROR		0x00150000
1796ec94dbc5SRasesh Mody #define FW_MSG_CODE_OK				0x00160000
17972292589aSRasesh Mody #define FW_MSG_CODE_ERROR			0x00170000
1798ec94dbc5SRasesh Mody #define FW_MSG_CODE_LED_MODE_INVALID		0x00170000
1799ec94dbc5SRasesh Mody #define FW_MSG_CODE_PHY_DIAG_OK			0x00160000
1800ec94dbc5SRasesh Mody #define FW_MSG_CODE_PHY_DIAG_ERROR		0x00170000
1801ec94dbc5SRasesh Mody #define FW_MSG_CODE_INIT_HW_FAILED_TO_ALLOCATE_PAGE	0x00040000
1802ec94dbc5SRasesh Mody #define FW_MSG_CODE_INIT_HW_FAILED_BAD_STATE    0x00170000
1803ec94dbc5SRasesh Mody #define FW_MSG_CODE_INIT_HW_FAILED_TO_SET_WINDOW 0x000d0000
1804ec94dbc5SRasesh Mody #define FW_MSG_CODE_INIT_HW_FAILED_NO_IMAGE	0x000c0000
1805ec94dbc5SRasesh Mody #define FW_MSG_CODE_INIT_HW_FAILED_VERSION_MISMATCH	0x00100000
1806ec94dbc5SRasesh Mody #define FW_MSG_CODE_TRANSCEIVER_DIAG_OK			0x00160000
1807ec94dbc5SRasesh Mody #define FW_MSG_CODE_TRANSCEIVER_DIAG_ERROR		0x00170000
1808ec94dbc5SRasesh Mody #define FW_MSG_CODE_TRANSCEIVER_NOT_PRESENT		0x00020000
1809ec94dbc5SRasesh Mody #define FW_MSG_CODE_TRANSCEIVER_BAD_BUFFER_SIZE		0x000f0000
1810ec94dbc5SRasesh Mody #define FW_MSG_CODE_GPIO_OK			0x00160000
1811ec94dbc5SRasesh Mody #define FW_MSG_CODE_GPIO_DIRECTION_ERR		0x00170000
1812ec94dbc5SRasesh Mody #define FW_MSG_CODE_GPIO_CTRL_ERR		0x00020000
1813ec94dbc5SRasesh Mody #define FW_MSG_CODE_GPIO_INVALID		0x000f0000
1814ec94dbc5SRasesh Mody #define FW_MSG_CODE_GPIO_INVALID_VALUE		0x00050000
181522d07d93SRasesh Mody #define FW_MSG_CODE_BIST_TEST_INVALID		0x000f0000
181605a1abcdSRasesh Mody #define FW_MSG_CODE_EXTPHY_INVALID_IMAGE_HEADER	0x00700000
181705a1abcdSRasesh Mody #define FW_MSG_CODE_EXTPHY_INVALID_PHY_TYPE	0x00710000
181805a1abcdSRasesh Mody #define FW_MSG_CODE_EXTPHY_OPERATION_FAILED	0x00720000
181905a1abcdSRasesh Mody #define FW_MSG_CODE_EXTPHY_NO_PHY_DETECTED	0x00730000
1820d9c2569cSRasesh Mody #define FW_MSG_CODE_RECOVERY_MODE		0x00740000
182122d07d93SRasesh Mody 
182222d07d93SRasesh Mody 	/* mdump related response codes */
182322d07d93SRasesh Mody #define FW_MSG_CODE_MDUMP_NO_IMAGE_FOUND	0x00010000
182422d07d93SRasesh Mody #define FW_MSG_CODE_MDUMP_ALLOC_FAILED		0x00020000
182522d07d93SRasesh Mody #define FW_MSG_CODE_MDUMP_INVALID_CMD		0x00030000
182622d07d93SRasesh Mody #define FW_MSG_CODE_MDUMP_IN_PROGRESS		0x00040000
182722d07d93SRasesh Mody #define FW_MSG_CODE_MDUMP_WRITE_FAILED		0x00050000
1828ec94dbc5SRasesh Mody 
1829cb051eb2SRasesh Mody 
1830cb051eb2SRasesh Mody #define FW_MSG_CODE_DRV_CFG_PF_VFS_MSIX_DONE     0x00870000
1831cb051eb2SRasesh Mody #define FW_MSG_CODE_DRV_CFG_PF_VFS_MSIX_BAD_ASIC 0x00880000
1832cb051eb2SRasesh Mody 
18332fdeb693SRasesh Mody #define FW_MSG_CODE_WOL_READ_WRITE_OK		0x00820000
18342fdeb693SRasesh Mody #define FW_MSG_CODE_WOL_READ_WRITE_INVALID_VAL	0x00830000
18352fdeb693SRasesh Mody #define FW_MSG_CODE_WOL_READ_WRITE_INVALID_ADDR	0x00840000
18362fdeb693SRasesh Mody #define FW_MSG_CODE_WOL_READ_BUFFER_OK		0x00850000
18372fdeb693SRasesh Mody #define FW_MSG_CODE_WOL_READ_BUFFER_INVALID_VAL	0x00860000
18382fdeb693SRasesh Mody 
1839f5940e7dSRasesh Mody #define FW_MSG_CODE_ATTRIBUTE_INVALID_KEY	0x00020000
1840f5940e7dSRasesh Mody #define FW_MSG_CODE_ATTRIBUTE_INVALID_CMD	0x00030000
1841610ccd98SRasesh Mody 
18427172847eSRasesh Mody #define FW_MSG_SEQ_NUMBER_MASK			0x0000ffff
18437172847eSRasesh Mody #define FW_MSG_SEQ_NUMBER_OFFSET		0
18447172847eSRasesh Mody #define FW_MSG_CODE_MASK			0xffff0000
18457172847eSRasesh Mody #define FW_MSG_CODE_OFFSET			16
1846ec94dbc5SRasesh Mody 	u32 fw_mb_param;
184722d07d93SRasesh Mody /* Resource Allocation params - MFW  version support */
184822d07d93SRasesh Mody #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_MASK	0xFFFF0000
184904b00049SRasesh Mody #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_OFFSET		16
185022d07d93SRasesh Mody #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_MASK	0x0000FFFF
185104b00049SRasesh Mody #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_OFFSET		0
185222d07d93SRasesh Mody 
1853652ee28aSRasesh Mody /* get MFW feature support response */
185431874121SRasesh Mody /* MFW supports SmartLinQ */
185531874121SRasesh Mody #define FW_MB_PARAM_FEATURE_SUPPORT_SMARTLINQ   0x00000001
185631874121SRasesh Mody /* MFW supports EEE */
185731874121SRasesh Mody #define FW_MB_PARAM_FEATURE_SUPPORT_EEE         0x00000002
18582d52085eSRasesh Mody /* MFW supports DRV_LOAD Timeout */
18592d52085eSRasesh Mody #define FW_MB_PARAM_FEATURE_SUPPORT_DRV_LOAD_TO  0x00000004
1860797ce8eeSShahed Shaikh /* MFW support complete IGU cleanup upon FLR */
1861797ce8eeSShahed Shaikh #define FW_MB_PARAM_FEATURE_SUPPORT_IGU_CLEANUP	0x00000080
1862fe0deb21SRasesh Mody /* MFW supports virtual link */
1863fe0deb21SRasesh Mody #define FW_MB_PARAM_FEATURE_SUPPORT_VLINK       0x00010000
1864ec94dbc5SRasesh Mody 
1865442fb29bSRasesh Mody #define FW_MB_PARAM_LOAD_DONE_DID_EFUSE_ERROR	(1 << 0)
1866442fb29bSRasesh Mody 
186754f74d6aSRasesh Mody #define FW_MB_PARAM_OEM_UPDATE_MASK		0xFF
186854f74d6aSRasesh Mody #define FW_MB_PARAM_OEM_UPDATE_OFFSET		0
186954f74d6aSRasesh Mody #define FW_MB_PARAM_OEM_UPDATE_BW		0x01
187054f74d6aSRasesh Mody #define FW_MB_PARAM_OEM_UPDATE_S_TAG		0x02
187154f74d6aSRasesh Mody #define FW_MB_PARAM_OEM_UPDATE_CFG		0x04
187254f74d6aSRasesh Mody 
18733eed444aSRasesh Mody #define FW_MB_PARAM_ENG_CFG_FIR_AFFIN_VALID_MASK   0x00000001
18743eed444aSRasesh Mody #define FW_MB_PARAM_ENG_CFG_FIR_AFFIN_VALID_OFFSET 0
18753eed444aSRasesh Mody #define FW_MB_PARAM_ENG_CFG_FIR_AFFIN_VALUE_MASK   0x00000002
18763eed444aSRasesh Mody #define FW_MB_PARAM_ENG_CFG_FIR_AFFIN_VALUE_OFFSET 1
18773eed444aSRasesh Mody #define FW_MB_PARAM_ENG_CFG_L2_AFFIN_VALID_MASK    0x00000004
18783eed444aSRasesh Mody #define FW_MB_PARAM_ENG_CFG_L2_AFFIN_VALID_OFFSET  2
18793eed444aSRasesh Mody #define FW_MB_PARAM_ENG_CFG_L2_AFFIN_VALUE_MASK    0x00000008
18803eed444aSRasesh Mody #define FW_MB_PARAM_ENG_CFG_L2_AFFIN_VALUE_OFFSET  3
18813eed444aSRasesh Mody 
18823eed444aSRasesh Mody #define FW_MB_PARAM_PPFID_BITMAP_MASK   0xFF
18833eed444aSRasesh Mody #define FW_MB_PARAM_PPFID_BITMAP_OFFSET    0
18843eed444aSRasesh Mody 
1885ec94dbc5SRasesh Mody 	u32 drv_pulse_mb;
1886ec94dbc5SRasesh Mody #define DRV_PULSE_SEQ_MASK                      0x00007fff
1887ec94dbc5SRasesh Mody #define DRV_PULSE_SYSTEM_TIME_MASK              0xffff0000
1888ec94dbc5SRasesh Mody 	/*
1889ec94dbc5SRasesh Mody 	 * The system time is in the format of
1890ec94dbc5SRasesh Mody 	 * (year-2001)*12*32 + month*32 + day.
1891ec94dbc5SRasesh Mody 	 */
1892ec94dbc5SRasesh Mody #define DRV_PULSE_ALWAYS_ALIVE                  0x00008000
1893ec94dbc5SRasesh Mody 	/*
1894ec94dbc5SRasesh Mody 	 * Indicate to the firmware not to go into the
1895ec94dbc5SRasesh Mody 	 * OS-absent when it is not getting driver pulse.
1896ec94dbc5SRasesh Mody 	 * This is used for debugging as well for PXE(MBA).
1897ec94dbc5SRasesh Mody 	 */
1898ec94dbc5SRasesh Mody 
1899ec94dbc5SRasesh Mody 	u32 mcp_pulse_mb;
1900ec94dbc5SRasesh Mody #define MCP_PULSE_SEQ_MASK                      0x00007fff
1901ec94dbc5SRasesh Mody #define MCP_PULSE_ALWAYS_ALIVE                  0x00008000
1902ec94dbc5SRasesh Mody 	/* Indicates to the driver not to assert due to lack
1903ec94dbc5SRasesh Mody 	 * of MCP response
1904ec94dbc5SRasesh Mody 	 */
1905ec94dbc5SRasesh Mody #define MCP_EVENT_MASK                          0xffff0000
1906ec94dbc5SRasesh Mody #define MCP_EVENT_OTHER_DRIVER_RESET_REQ        0x00010000
1907ec94dbc5SRasesh Mody 
1908610ccd98SRasesh Mody /* The union data is used by the driver to pass parameters to the scratchpad. */
1909610ccd98SRasesh Mody 
1910ec94dbc5SRasesh Mody 	union drv_union_data union_data;
1911610ccd98SRasesh Mody 
1912ec94dbc5SRasesh Mody };
1913ec94dbc5SRasesh Mody 
1914ec94dbc5SRasesh Mody /* MFW - DRV MB */
1915ec94dbc5SRasesh Mody /**********************************************************************
1916ec94dbc5SRasesh Mody  * Description
1917ec94dbc5SRasesh Mody  *   Incremental Aggregative
1918ec94dbc5SRasesh Mody  *   8-bit MFW counter per message
1919ec94dbc5SRasesh Mody  *   8-bit ack-counter per message
1920ec94dbc5SRasesh Mody  * Capabilities
1921ec94dbc5SRasesh Mody  *   Provides up to 256 aggregative message per type
1922ec94dbc5SRasesh Mody  *   Provides 4 message types in dword
1923ec94dbc5SRasesh Mody  *   Message type pointers to byte offset
1924ec94dbc5SRasesh Mody  *   Backward Compatibility by using sizeof for the counters.
1925ec94dbc5SRasesh Mody  *   No lock requires for 32bit messages
1926ec94dbc5SRasesh Mody  * Limitations:
1927ec94dbc5SRasesh Mody  * In case of messages greater than 32bit, a dedicated mechanism(e.g lock)
1928ec94dbc5SRasesh Mody  * is required to prevent data corruption.
1929ec94dbc5SRasesh Mody  **********************************************************************/
1930ec94dbc5SRasesh Mody enum MFW_DRV_MSG_TYPE {
1931ec94dbc5SRasesh Mody 	MFW_DRV_MSG_LINK_CHANGE,
1932ec94dbc5SRasesh Mody 	MFW_DRV_MSG_FLR_FW_ACK_FAILED,
1933ec94dbc5SRasesh Mody 	MFW_DRV_MSG_VF_DISABLED,
193426ae839dSRasesh Mody 	MFW_DRV_MSG_LLDP_DATA_UPDATED,
193526ae839dSRasesh Mody 	MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED,
193626ae839dSRasesh Mody 	MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED,
1937ec94dbc5SRasesh Mody 	MFW_DRV_MSG_ERROR_RECOVERY,
1938ec94dbc5SRasesh Mody 	MFW_DRV_MSG_BW_UPDATE,
1939ec94dbc5SRasesh Mody 	MFW_DRV_MSG_S_TAG_UPDATE,
1940ec94dbc5SRasesh Mody 	MFW_DRV_MSG_GET_LAN_STATS,
1941ec94dbc5SRasesh Mody 	MFW_DRV_MSG_GET_FCOE_STATS,
1942ec94dbc5SRasesh Mody 	MFW_DRV_MSG_GET_ISCSI_STATS,
1943ec94dbc5SRasesh Mody 	MFW_DRV_MSG_GET_RDMA_STATS,
1944ec94dbc5SRasesh Mody 	MFW_DRV_MSG_FAILURE_DETECTED,
1945ec94dbc5SRasesh Mody 	MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE,
194622d07d93SRasesh Mody 	MFW_DRV_MSG_CRITICAL_ERROR_OCCURRED,
194705a1abcdSRasesh Mody 	MFW_DRV_MSG_EEE_NEGOTIATION_COMPLETE,
194847af7019SRasesh Mody 	MFW_DRV_MSG_GET_TLV_REQ,
194947af7019SRasesh Mody 	MFW_DRV_MSG_OEM_CFG_UPDATE,
195081dba2b2SRasesh Mody 	MFW_DRV_MSG_LLDP_RECEIVED_TLVS_UPDATED,
1951ec94dbc5SRasesh Mody 	MFW_DRV_MSG_MAX
1952ec94dbc5SRasesh Mody };
1953ec94dbc5SRasesh Mody 
1954ec94dbc5SRasesh Mody #define MFW_DRV_MSG_MAX_DWORDS(msgs)	(((msgs - 1) >> 2) + 1)
1955ec94dbc5SRasesh Mody #define MFW_DRV_MSG_DWORD(msg_id)	(msg_id >> 2)
1956ec94dbc5SRasesh Mody #define MFW_DRV_MSG_OFFSET(msg_id)	((msg_id & 0x3) << 3)
1957ec94dbc5SRasesh Mody #define MFW_DRV_MSG_MASK(msg_id)	(0xff << MFW_DRV_MSG_OFFSET(msg_id))
1958ec94dbc5SRasesh Mody 
1959ec94dbc5SRasesh Mody #ifdef BIG_ENDIAN		/* Like MFW */
1960ec94dbc5SRasesh Mody #define DRV_ACK_MSG(msg_p, msg_id) \
1961ec94dbc5SRasesh Mody ((u8)((u8 *)msg_p)[msg_id]++;)
1962ec94dbc5SRasesh Mody #else
1963ec94dbc5SRasesh Mody #define DRV_ACK_MSG(msg_p, msg_id) \
1964ec94dbc5SRasesh Mody ((u8)((u8 *)msg_p)[((msg_id & ~3) | ((~msg_id) & 3))]++;)
1965ec94dbc5SRasesh Mody #endif
1966ec94dbc5SRasesh Mody 
1967ec94dbc5SRasesh Mody #define MFW_DRV_UPDATE(shmem_func, msg_id) \
1968ec94dbc5SRasesh Mody ((u8)((u8 *)(MFW_MB_P(shmem_func)->msg))[msg_id]++;)
1969ec94dbc5SRasesh Mody 
1970ec94dbc5SRasesh Mody struct public_mfw_mb {
1971ec94dbc5SRasesh Mody 	u32 sup_msgs;       /* Assigend with MFW_DRV_MSG_MAX */
1972610ccd98SRasesh Mody /* Incremented by the MFW */
1973ec94dbc5SRasesh Mody 	u32 msg[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)];
1974610ccd98SRasesh Mody /* Incremented by the driver */
1975ec94dbc5SRasesh Mody 	u32 ack[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)];
1976ec94dbc5SRasesh Mody };
1977ec94dbc5SRasesh Mody 
1978ec94dbc5SRasesh Mody /**************************************/
1979ec94dbc5SRasesh Mody /*                                    */
1980ec94dbc5SRasesh Mody /*     P U B L I C       D A T A      */
1981ec94dbc5SRasesh Mody /*                                    */
1982ec94dbc5SRasesh Mody /**************************************/
1983ec94dbc5SRasesh Mody enum public_sections {
1984ec94dbc5SRasesh Mody 	PUBLIC_DRV_MB,      /* Points to the first drv_mb of path0 */
1985ec94dbc5SRasesh Mody 	PUBLIC_MFW_MB,      /* Points to the first mfw_mb of path0 */
1986ec94dbc5SRasesh Mody 	PUBLIC_GLOBAL,
1987ec94dbc5SRasesh Mody 	PUBLIC_PATH,
1988ec94dbc5SRasesh Mody 	PUBLIC_PORT,
1989ec94dbc5SRasesh Mody 	PUBLIC_FUNC,
1990ec94dbc5SRasesh Mody 	PUBLIC_MAX_SECTIONS
1991ec94dbc5SRasesh Mody };
1992ec94dbc5SRasesh Mody 
1993ec94dbc5SRasesh Mody struct drv_ver_info_stc {
1994ec94dbc5SRasesh Mody 	u32 ver;
1995ec94dbc5SRasesh Mody 	u8 name[32];
1996ec94dbc5SRasesh Mody };
1997ec94dbc5SRasesh Mody 
1998ec94dbc5SRasesh Mody /* Runtime data needs about 1/2K. We use 2K to be on the safe side.
1999ec94dbc5SRasesh Mody  * Please make sure data does not exceed this size.
2000ec94dbc5SRasesh Mody  */
2001ec94dbc5SRasesh Mody #define NUM_RUNTIME_DWORDS 16
2002ec94dbc5SRasesh Mody struct drv_init_hw_stc {
2003ec94dbc5SRasesh Mody 	u32 init_hw_bitmask[NUM_RUNTIME_DWORDS];
2004ec94dbc5SRasesh Mody 	u32 init_hw_data[NUM_RUNTIME_DWORDS * 32];
2005ec94dbc5SRasesh Mody };
2006ec94dbc5SRasesh Mody 
2007ec94dbc5SRasesh Mody struct mcp_public_data {
2008ec94dbc5SRasesh Mody 	/* The sections fields is an array */
2009ec94dbc5SRasesh Mody 	u32 num_sections;
2010ec94dbc5SRasesh Mody 	offsize_t sections[PUBLIC_MAX_SECTIONS];
2011ec94dbc5SRasesh Mody 	struct public_drv_mb drv_mb[MCP_GLOB_FUNC_MAX];
2012ec94dbc5SRasesh Mody 	struct public_mfw_mb mfw_mb[MCP_GLOB_FUNC_MAX];
2013ec94dbc5SRasesh Mody 	struct public_global global;
2014ec94dbc5SRasesh Mody 	struct public_path path[MCP_GLOB_PATH_MAX];
2015ec94dbc5SRasesh Mody 	struct public_port port[MCP_GLOB_PORT_MAX];
2016ec94dbc5SRasesh Mody 	struct public_func func[MCP_GLOB_FUNC_MAX];
2017ec94dbc5SRasesh Mody };
2018ec94dbc5SRasesh Mody 
2019ec94dbc5SRasesh Mody #define I2C_TRANSCEIVER_ADDR	0xa0
2020ec94dbc5SRasesh Mody #define MAX_I2C_TRANSACTION_SIZE	16
2021ec94dbc5SRasesh Mody #define MAX_I2C_TRANSCEIVER_PAGE_SIZE	256
2022ec94dbc5SRasesh Mody 
2023ec94dbc5SRasesh Mody #endif				/* MCP_PUBLIC_H */
2024