13126df22SRasesh Mody /* SPDX-License-Identifier: BSD-3-Clause 29adde217SRasesh Mody * Copyright (c) 2016 - 2018 Cavium Inc. 3ec94dbc5SRasesh Mody * All rights reserved. 49adde217SRasesh Mody * www.cavium.com 5ec94dbc5SRasesh Mody */ 6ec94dbc5SRasesh Mody 7ec94dbc5SRasesh Mody #ifndef __COMMON_HSI__ 8ec94dbc5SRasesh Mody #define __COMMON_HSI__ 93cbc0bd2SRasesh Mody /********************************/ 103cbc0bd2SRasesh Mody /* PROTOCOL COMMON FW CONSTANTS */ 113cbc0bd2SRasesh Mody /********************************/ 123cbc0bd2SRasesh Mody 133cbc0bd2SRasesh Mody /* Temporarily here should be added to HSI automatically by resource allocation 143cbc0bd2SRasesh Mody * tool. 153cbc0bd2SRasesh Mody */ 163cbc0bd2SRasesh Mody #define T_TEST_AGG_INT_TEMP 6 173cbc0bd2SRasesh Mody #define M_TEST_AGG_INT_TEMP 8 183cbc0bd2SRasesh Mody #define U_TEST_AGG_INT_TEMP 6 193cbc0bd2SRasesh Mody #define X_TEST_AGG_INT_TEMP 14 203cbc0bd2SRasesh Mody #define Y_TEST_AGG_INT_TEMP 4 213cbc0bd2SRasesh Mody #define P_TEST_AGG_INT_TEMP 4 223cbc0bd2SRasesh Mody 233cbc0bd2SRasesh Mody #define X_FINAL_CLEANUP_AGG_INT 1 243cbc0bd2SRasesh Mody 253cbc0bd2SRasesh Mody #define EVENT_RING_PAGE_SIZE_BYTES 4096 263cbc0bd2SRasesh Mody 273cbc0bd2SRasesh Mody #define NUM_OF_GLOBAL_QUEUES 128 283cbc0bd2SRasesh Mody #define COMMON_QUEUE_ENTRY_MAX_BYTE_SIZE 64 293cbc0bd2SRasesh Mody 303cbc0bd2SRasesh Mody #define ISCSI_CDU_TASK_SEG_TYPE 0 313cbc0bd2SRasesh Mody #define FCOE_CDU_TASK_SEG_TYPE 0 323cbc0bd2SRasesh Mody #define RDMA_CDU_TASK_SEG_TYPE 1 337ed1cd53SRasesh Mody #define ETH_CDU_TASK_SEG_TYPE 2 343cbc0bd2SRasesh Mody 353cbc0bd2SRasesh Mody #define FW_ASSERT_GENERAL_ATTN_IDX 32 363cbc0bd2SRasesh Mody 373cbc0bd2SRasesh Mody #define EAGLE_ENG1_WORKAROUND_NIG_FLOWCTRL_MODE 3 383cbc0bd2SRasesh Mody 393cbc0bd2SRasesh Mody /* Queue Zone sizes in bytes */ 407ed1cd53SRasesh Mody #define TSTORM_QZONE_SIZE 8 /*tstorm_queue_zone*/ 417ed1cd53SRasesh Mody /*mstorm_eth_queue_zone. Used only for RX producer of VFs in backward 427ed1cd53SRasesh Mody * compatibility mode. 433cbc0bd2SRasesh Mody */ 447ed1cd53SRasesh Mody #define MSTORM_QZONE_SIZE 16 457ed1cd53SRasesh Mody #define USTORM_QZONE_SIZE 8 /*ustorm_queue_zone*/ 463cbc0bd2SRasesh Mody #define XSTORM_QZONE_SIZE 8 /*xstorm_eth_queue_zone*/ 473cbc0bd2SRasesh Mody #define YSTORM_QZONE_SIZE 0 483cbc0bd2SRasesh Mody #define PSTORM_QZONE_SIZE 0 493cbc0bd2SRasesh Mody 503cbc0bd2SRasesh Mody /*Log of mstorm default VF zone size.*/ 513cbc0bd2SRasesh Mody #define MSTORM_VF_ZONE_DEFAULT_SIZE_LOG 7 523cbc0bd2SRasesh Mody /*Maximum number of RX queues that can be allocated to VF by default*/ 533cbc0bd2SRasesh Mody #define ETH_MAX_NUM_RX_QUEUES_PER_VF_DEFAULT 16 543cbc0bd2SRasesh Mody /*Maximum number of RX queues that can be allocated to VF with doubled VF zone 553cbc0bd2SRasesh Mody * size. Up to 96 VF supported in this mode 563cbc0bd2SRasesh Mody */ 573cbc0bd2SRasesh Mody #define ETH_MAX_NUM_RX_QUEUES_PER_VF_DOUBLE 48 583cbc0bd2SRasesh Mody /*Maximum number of RX queues that can be allocated to VF with 4 VF zone size. 593cbc0bd2SRasesh Mody * Up to 48 VF supported in this mode 603cbc0bd2SRasesh Mody */ 613cbc0bd2SRasesh Mody #define ETH_MAX_NUM_RX_QUEUES_PER_VF_QUAD 112 623cbc0bd2SRasesh Mody 637ed1cd53SRasesh Mody #define ETH_RGSRC_CTX_SIZE 6 /*Size in QREGS*/ 647ed1cd53SRasesh Mody #define ETH_TGSRC_CTX_SIZE 6 /*Size in QREGS*/ 653cbc0bd2SRasesh Mody /********************************/ 663cbc0bd2SRasesh Mody /* CORE (LIGHT L2) FW CONSTANTS */ 673cbc0bd2SRasesh Mody /********************************/ 683cbc0bd2SRasesh Mody 693cbc0bd2SRasesh Mody #define CORE_LL2_MAX_RAMROD_PER_CON 8 703cbc0bd2SRasesh Mody #define CORE_LL2_TX_BD_PAGE_SIZE_BYTES 4096 713cbc0bd2SRasesh Mody #define CORE_LL2_RX_BD_PAGE_SIZE_BYTES 4096 723cbc0bd2SRasesh Mody #define CORE_LL2_RX_CQE_PAGE_SIZE_BYTES 4096 733cbc0bd2SRasesh Mody #define CORE_LL2_RX_NUM_NEXT_PAGE_BDS 1 743cbc0bd2SRasesh Mody 753cbc0bd2SRasesh Mody #define CORE_LL2_TX_MAX_BDS_PER_PACKET 12 76ec94dbc5SRasesh Mody 77ec94dbc5SRasesh Mody #define CORE_SPQE_PAGE_SIZE_BYTES 4096 78ec94dbc5SRasesh Mody 797ed1cd53SRasesh Mody /* Number of LL2 RAM based (RX producers and statistics) queues */ 807ed1cd53SRasesh Mody #define MAX_NUM_LL2_RX_RAM_QUEUES 32 817ed1cd53SRasesh Mody /* Number of LL2 context based (RX producers and statistics) queues */ 827ed1cd53SRasesh Mody #define MAX_NUM_LL2_RX_CTX_QUEUES 208 837ed1cd53SRasesh Mody #define MAX_NUM_LL2_RX_QUEUES (MAX_NUM_LL2_RX_RAM_QUEUES + \ 847ed1cd53SRasesh Mody MAX_NUM_LL2_RX_CTX_QUEUES) 85806474a6SRasesh Mody 86806474a6SRasesh Mody #define MAX_NUM_LL2_TX_STATS_COUNTERS 48 873cbc0bd2SRasesh Mody 883cbc0bd2SRasesh Mody 893cbc0bd2SRasesh Mody /****************************************************************************/ 903cbc0bd2SRasesh Mody /* Include firmware version number only- do not add constants here to avoid */ 913cbc0bd2SRasesh Mody /* redundunt compilations */ 923cbc0bd2SRasesh Mody /****************************************************************************/ 933cbc0bd2SRasesh Mody 943cbc0bd2SRasesh Mody 95ec94dbc5SRasesh Mody #define FW_MAJOR_VERSION 8 967ed1cd53SRasesh Mody #define FW_MINOR_VERSION 40 9758bb1ee4SRasesh Mody #define FW_REVISION_VERSION 33 98ec94dbc5SRasesh Mody #define FW_ENGINEERING_VERSION 0 99ec94dbc5SRasesh Mody 100ec94dbc5SRasesh Mody /***********************/ 101ec94dbc5SRasesh Mody /* COMMON HW CONSTANTS */ 102ec94dbc5SRasesh Mody /***********************/ 103ec94dbc5SRasesh Mody 104ec94dbc5SRasesh Mody /* PCI functions */ 105ec94dbc5SRasesh Mody #define MAX_NUM_PORTS_BB (2) 10640cf1e75SRasesh Mody #define MAX_NUM_PORTS_K2 (4) 10752fa735cSRasesh Mody #define MAX_NUM_PORTS (MAX_NUM_PORTS_K2) 108ec94dbc5SRasesh Mody 109ec94dbc5SRasesh Mody #define MAX_NUM_PFS_BB (8) 11040cf1e75SRasesh Mody #define MAX_NUM_PFS_K2 (16) 11152fa735cSRasesh Mody #define MAX_NUM_PFS (MAX_NUM_PFS_K2) 112ec94dbc5SRasesh Mody #define MAX_NUM_OF_PFS_IN_CHIP (16) /* On both engines */ 113ec94dbc5SRasesh Mody 114ec94dbc5SRasesh Mody #define MAX_NUM_VFS_BB (120) 11569ff7477SRasesh Mody #define MAX_NUM_VFS_K2 (192) 11652fa735cSRasesh Mody #define COMMON_MAX_NUM_VFS (MAX_NUM_VFS_K2) 117ec94dbc5SRasesh Mody 118ec94dbc5SRasesh Mody #define MAX_NUM_FUNCTIONS_BB (MAX_NUM_PFS_BB + MAX_NUM_VFS_BB) 1193cbc0bd2SRasesh Mody #define MAX_NUM_FUNCTIONS_K2 (MAX_NUM_PFS_K2 + MAX_NUM_VFS_K2) 120ec94dbc5SRasesh Mody 1213cbc0bd2SRasesh Mody /* in both BB and K2, the VF number starts from 16. so for arrays containing all 1223cbc0bd2SRasesh Mody * possible PFs and VFs - we need a constant for this size 1233cbc0bd2SRasesh Mody */ 124ec94dbc5SRasesh Mody #define MAX_FUNCTION_NUMBER_BB (MAX_NUM_PFS + MAX_NUM_VFS_BB) 1253cbc0bd2SRasesh Mody #define MAX_FUNCTION_NUMBER_K2 (MAX_NUM_PFS + MAX_NUM_VFS_K2) 12652fa735cSRasesh Mody #define COMMON_MAX_FUNCTION_NUMBER (MAX_NUM_PFS + MAX_NUM_VFS_K2) 127ec94dbc5SRasesh Mody 128ec94dbc5SRasesh Mody #define MAX_NUM_VPORTS_K2 (208) 129ec94dbc5SRasesh Mody #define MAX_NUM_VPORTS_BB (160) 13052fa735cSRasesh Mody #define COMMON_MAX_NUM_VPORTS (MAX_NUM_VPORTS_K2) 131ec94dbc5SRasesh Mody 132ec94dbc5SRasesh Mody #define MAX_NUM_L2_QUEUES_BB (256) 13340cf1e75SRasesh Mody #define MAX_NUM_L2_QUEUES_K2 (320) 134ec94dbc5SRasesh Mody 1357ed1cd53SRasesh Mody #define FW_LOWEST_CONSUMEDDMAE_CHANNEL (26) 1367ed1cd53SRasesh Mody 137ec94dbc5SRasesh Mody /* Traffic classes in network-facing blocks (PBF, BTB, NIG, BRB, PRS and QM) */ 13840cf1e75SRasesh Mody #define NUM_PHYS_TCS_4PORT_K2 4 13940cf1e75SRasesh Mody #define NUM_OF_PHYS_TCS 8 14040cf1e75SRasesh Mody #define PURE_LB_TC NUM_OF_PHYS_TCS 141ec94dbc5SRasesh Mody #define NUM_TCS_4PORT_K2 (NUM_PHYS_TCS_4PORT_K2 + 1) 142ec94dbc5SRasesh Mody #define NUM_OF_TCS (NUM_OF_PHYS_TCS + 1) 143ec94dbc5SRasesh Mody 144ec94dbc5SRasesh Mody /* CIDs */ 14552fa735cSRasesh Mody #define NUM_OF_CONNECTION_TYPES (8) 14669ff7477SRasesh Mody #define NUM_OF_TASK_TYPES (8) 147ec94dbc5SRasesh Mody #define NUM_OF_LCIDS (320) 148*2352f348SRasesh Mody #define NUM_OF_LTIDS (320) 149ec94dbc5SRasesh Mody 1503cbc0bd2SRasesh Mody /* Global PXP windows (GTT) */ 1513cbc0bd2SRasesh Mody #define NUM_OF_GTT 19 1523cbc0bd2SRasesh Mody #define GTT_DWORD_SIZE_BITS 10 1533cbc0bd2SRasesh Mody #define GTT_BYTE_SIZE_BITS (GTT_DWORD_SIZE_BITS + 2) 1543cbc0bd2SRasesh Mody #define GTT_DWORD_SIZE (1 << GTT_DWORD_SIZE_BITS) 1553cbc0bd2SRasesh Mody 1563cbc0bd2SRasesh Mody /* Tools Version */ 1573cbc0bd2SRasesh Mody #define TOOLS_VERSION 10 158ec94dbc5SRasesh Mody /*****************/ 159ec94dbc5SRasesh Mody /* CDU CONSTANTS */ 160ec94dbc5SRasesh Mody /*****************/ 161ec94dbc5SRasesh Mody 162ec94dbc5SRasesh Mody #define CDU_SEG_TYPE_OFFSET_REG_TYPE_SHIFT (17) 163ec94dbc5SRasesh Mody #define CDU_SEG_TYPE_OFFSET_REG_OFFSET_MASK (0x1ffff) 164ec94dbc5SRasesh Mody 1653cbc0bd2SRasesh Mody #define CDU_VF_FL_SEG_TYPE_OFFSET_REG_TYPE_SHIFT (12) 1663cbc0bd2SRasesh Mody #define CDU_VF_FL_SEG_TYPE_OFFSET_REG_OFFSET_MASK (0xfff) 1673cbc0bd2SRasesh Mody 168806474a6SRasesh Mody #define CDU_CONTEXT_VALIDATION_CFG_ENABLE_SHIFT (0) 169806474a6SRasesh Mody #define CDU_CONTEXT_VALIDATION_CFG_VALIDATION_TYPE_SHIFT (1) 170806474a6SRasesh Mody #define CDU_CONTEXT_VALIDATION_CFG_USE_TYPE (2) 171806474a6SRasesh Mody #define CDU_CONTEXT_VALIDATION_CFG_USE_REGION (3) 172806474a6SRasesh Mody #define CDU_CONTEXT_VALIDATION_CFG_USE_CID (4) 173806474a6SRasesh Mody #define CDU_CONTEXT_VALIDATION_CFG_USE_ACTIVE (5) 174806474a6SRasesh Mody 1757ed1cd53SRasesh Mody /*enabled, type A, use all */ 1767ed1cd53SRasesh Mody #define CDU_CONTEXT_VALIDATION_DEFAULT_CFG (0x3D) 1773cbc0bd2SRasesh Mody 178ec94dbc5SRasesh Mody /*****************/ 179ec94dbc5SRasesh Mody /* DQ CONSTANTS */ 180ec94dbc5SRasesh Mody /*****************/ 181ec94dbc5SRasesh Mody 182ec94dbc5SRasesh Mody /* DEMS */ 183ec94dbc5SRasesh Mody #define DQ_DEMS_LEGACY 0 1843cbc0bd2SRasesh Mody #define DQ_DEMS_TOE_MORE_TO_SEND 3 1853cbc0bd2SRasesh Mody #define DQ_DEMS_TOE_LOCAL_ADV_WND 4 1863cbc0bd2SRasesh Mody #define DQ_DEMS_ROCE_CQ_CONS 7 187ec94dbc5SRasesh Mody 1883cbc0bd2SRasesh Mody /* XCM agg val selection (HW) */ 189ec94dbc5SRasesh Mody #define DQ_XCM_AGG_VAL_SEL_WORD2 0 190ec94dbc5SRasesh Mody #define DQ_XCM_AGG_VAL_SEL_WORD3 1 191ec94dbc5SRasesh Mody #define DQ_XCM_AGG_VAL_SEL_WORD4 2 192ec94dbc5SRasesh Mody #define DQ_XCM_AGG_VAL_SEL_WORD5 3 193ec94dbc5SRasesh Mody #define DQ_XCM_AGG_VAL_SEL_REG3 4 194ec94dbc5SRasesh Mody #define DQ_XCM_AGG_VAL_SEL_REG4 5 195ec94dbc5SRasesh Mody #define DQ_XCM_AGG_VAL_SEL_REG5 6 196ec94dbc5SRasesh Mody #define DQ_XCM_AGG_VAL_SEL_REG6 7 197ec94dbc5SRasesh Mody 1983cbc0bd2SRasesh Mody /* XCM agg val selection (FW) */ 199ec94dbc5SRasesh Mody #define DQ_XCM_ETH_EDPM_NUM_BDS_CMD \ 200ec94dbc5SRasesh Mody DQ_XCM_AGG_VAL_SEL_WORD2 201ec94dbc5SRasesh Mody #define DQ_XCM_ETH_TX_BD_CONS_CMD \ 202ec94dbc5SRasesh Mody DQ_XCM_AGG_VAL_SEL_WORD3 203ec94dbc5SRasesh Mody #define DQ_XCM_CORE_TX_BD_CONS_CMD \ 204ec94dbc5SRasesh Mody DQ_XCM_AGG_VAL_SEL_WORD3 205ec94dbc5SRasesh Mody #define DQ_XCM_ETH_TX_BD_PROD_CMD \ 206ec94dbc5SRasesh Mody DQ_XCM_AGG_VAL_SEL_WORD4 207ec94dbc5SRasesh Mody #define DQ_XCM_CORE_TX_BD_PROD_CMD \ 208ec94dbc5SRasesh Mody DQ_XCM_AGG_VAL_SEL_WORD4 209ec94dbc5SRasesh Mody #define DQ_XCM_CORE_SPQ_PROD_CMD \ 210ec94dbc5SRasesh Mody DQ_XCM_AGG_VAL_SEL_WORD4 211ec94dbc5SRasesh Mody #define DQ_XCM_ETH_GO_TO_BD_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD5 2123cbc0bd2SRasesh Mody #define DQ_XCM_FCOE_SQ_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3 2133cbc0bd2SRasesh Mody #define DQ_XCM_FCOE_SQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4 2143cbc0bd2SRasesh Mody #define DQ_XCM_FCOE_X_FERQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD5 2153cbc0bd2SRasesh Mody #define DQ_XCM_ISCSI_SQ_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3 2163cbc0bd2SRasesh Mody #define DQ_XCM_ISCSI_SQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4 2173cbc0bd2SRasesh Mody #define DQ_XCM_ISCSI_MORE_TO_SEND_SEQ_CMD DQ_XCM_AGG_VAL_SEL_REG3 2183cbc0bd2SRasesh Mody #define DQ_XCM_ISCSI_EXP_STAT_SN_CMD DQ_XCM_AGG_VAL_SEL_REG6 2193cbc0bd2SRasesh Mody #define DQ_XCM_ROCE_SQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4 2203cbc0bd2SRasesh Mody #define DQ_XCM_TOE_TX_BD_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4 2213cbc0bd2SRasesh Mody #define DQ_XCM_TOE_MORE_TO_SEND_SEQ_CMD DQ_XCM_AGG_VAL_SEL_REG3 2223cbc0bd2SRasesh Mody #define DQ_XCM_TOE_LOCAL_ADV_WND_SEQ_CMD DQ_XCM_AGG_VAL_SEL_REG4 2237ed1cd53SRasesh Mody #define DQ_XCM_ROCE_ACK_EDPM_DORQ_SEQ_CMD DQ_XCM_AGG_VAL_SEL_WORD5 224ec94dbc5SRasesh Mody 2253cbc0bd2SRasesh Mody /* UCM agg val selection (HW) */ 2263cbc0bd2SRasesh Mody #define DQ_UCM_AGG_VAL_SEL_WORD0 0 2273cbc0bd2SRasesh Mody #define DQ_UCM_AGG_VAL_SEL_WORD1 1 2283cbc0bd2SRasesh Mody #define DQ_UCM_AGG_VAL_SEL_WORD2 2 2293cbc0bd2SRasesh Mody #define DQ_UCM_AGG_VAL_SEL_WORD3 3 2303cbc0bd2SRasesh Mody #define DQ_UCM_AGG_VAL_SEL_REG0 4 2313cbc0bd2SRasesh Mody #define DQ_UCM_AGG_VAL_SEL_REG1 5 2323cbc0bd2SRasesh Mody #define DQ_UCM_AGG_VAL_SEL_REG2 6 2333cbc0bd2SRasesh Mody #define DQ_UCM_AGG_VAL_SEL_REG3 7 2343cbc0bd2SRasesh Mody 2353cbc0bd2SRasesh Mody /* UCM agg val selection (FW) */ 2363cbc0bd2SRasesh Mody #define DQ_UCM_ETH_PMD_TX_CONS_CMD DQ_UCM_AGG_VAL_SEL_WORD2 2373cbc0bd2SRasesh Mody #define DQ_UCM_ETH_PMD_RX_CONS_CMD DQ_UCM_AGG_VAL_SEL_WORD3 2383cbc0bd2SRasesh Mody #define DQ_UCM_ROCE_CQ_CONS_CMD DQ_UCM_AGG_VAL_SEL_REG0 2393cbc0bd2SRasesh Mody #define DQ_UCM_ROCE_CQ_PROD_CMD DQ_UCM_AGG_VAL_SEL_REG2 2403cbc0bd2SRasesh Mody 2413cbc0bd2SRasesh Mody /* TCM agg val selection (HW) */ 2423cbc0bd2SRasesh Mody #define DQ_TCM_AGG_VAL_SEL_WORD0 0 2433cbc0bd2SRasesh Mody #define DQ_TCM_AGG_VAL_SEL_WORD1 1 2443cbc0bd2SRasesh Mody #define DQ_TCM_AGG_VAL_SEL_WORD2 2 2453cbc0bd2SRasesh Mody #define DQ_TCM_AGG_VAL_SEL_WORD3 3 2463cbc0bd2SRasesh Mody #define DQ_TCM_AGG_VAL_SEL_REG1 4 2473cbc0bd2SRasesh Mody #define DQ_TCM_AGG_VAL_SEL_REG2 5 2483cbc0bd2SRasesh Mody #define DQ_TCM_AGG_VAL_SEL_REG6 6 2493cbc0bd2SRasesh Mody #define DQ_TCM_AGG_VAL_SEL_REG9 7 2503cbc0bd2SRasesh Mody 2513cbc0bd2SRasesh Mody /* TCM agg val selection (FW) */ 2523cbc0bd2SRasesh Mody #define DQ_TCM_L2B_BD_PROD_CMD DQ_TCM_AGG_VAL_SEL_WORD1 2533cbc0bd2SRasesh Mody #define DQ_TCM_ROCE_RQ_PROD_CMD DQ_TCM_AGG_VAL_SEL_WORD0 2543cbc0bd2SRasesh Mody 2553cbc0bd2SRasesh Mody /* XCM agg counter flag selection (HW) */ 256ec94dbc5SRasesh Mody #define DQ_XCM_AGG_FLG_SHIFT_BIT14 0 257ec94dbc5SRasesh Mody #define DQ_XCM_AGG_FLG_SHIFT_BIT15 1 258ec94dbc5SRasesh Mody #define DQ_XCM_AGG_FLG_SHIFT_CF12 2 259ec94dbc5SRasesh Mody #define DQ_XCM_AGG_FLG_SHIFT_CF13 3 260ec94dbc5SRasesh Mody #define DQ_XCM_AGG_FLG_SHIFT_CF18 4 261ec94dbc5SRasesh Mody #define DQ_XCM_AGG_FLG_SHIFT_CF19 5 262ec94dbc5SRasesh Mody #define DQ_XCM_AGG_FLG_SHIFT_CF22 6 263ec94dbc5SRasesh Mody #define DQ_XCM_AGG_FLG_SHIFT_CF23 7 264ec94dbc5SRasesh Mody 2653cbc0bd2SRasesh Mody /* XCM agg counter flag selection (FW) */ 266ec94dbc5SRasesh Mody #define DQ_XCM_ETH_DQ_CF_CMD (1 << \ 267ec94dbc5SRasesh Mody DQ_XCM_AGG_FLG_SHIFT_CF18) 268ec94dbc5SRasesh Mody #define DQ_XCM_CORE_DQ_CF_CMD (1 << \ 269ec94dbc5SRasesh Mody DQ_XCM_AGG_FLG_SHIFT_CF18) 270ec94dbc5SRasesh Mody #define DQ_XCM_ETH_TERMINATE_CMD (1 << \ 271ec94dbc5SRasesh Mody DQ_XCM_AGG_FLG_SHIFT_CF19) 272ec94dbc5SRasesh Mody #define DQ_XCM_CORE_TERMINATE_CMD (1 << \ 273ec94dbc5SRasesh Mody DQ_XCM_AGG_FLG_SHIFT_CF19) 274ec94dbc5SRasesh Mody #define DQ_XCM_ETH_SLOW_PATH_CMD (1 << \ 275ec94dbc5SRasesh Mody DQ_XCM_AGG_FLG_SHIFT_CF22) 276ec94dbc5SRasesh Mody #define DQ_XCM_CORE_SLOW_PATH_CMD (1 << \ 277ec94dbc5SRasesh Mody DQ_XCM_AGG_FLG_SHIFT_CF22) 278ec94dbc5SRasesh Mody #define DQ_XCM_ETH_TPH_EN_CMD (1 << \ 279ec94dbc5SRasesh Mody DQ_XCM_AGG_FLG_SHIFT_CF23) 2803cbc0bd2SRasesh Mody #define DQ_XCM_FCOE_SLOW_PATH_CMD (1 << DQ_XCM_AGG_FLG_SHIFT_CF22) 2813cbc0bd2SRasesh Mody #define DQ_XCM_ISCSI_DQ_FLUSH_CMD (1 << DQ_XCM_AGG_FLG_SHIFT_CF19) 2823cbc0bd2SRasesh Mody #define DQ_XCM_ISCSI_SLOW_PATH_CMD (1 << DQ_XCM_AGG_FLG_SHIFT_CF22) 2833cbc0bd2SRasesh Mody #define DQ_XCM_ISCSI_PROC_ONLY_CLEANUP_CMD (1 << DQ_XCM_AGG_FLG_SHIFT_CF23) 2843cbc0bd2SRasesh Mody #define DQ_XCM_TOE_DQ_FLUSH_CMD (1 << DQ_XCM_AGG_FLG_SHIFT_CF19) 2853cbc0bd2SRasesh Mody #define DQ_XCM_TOE_SLOW_PATH_CMD (1 << DQ_XCM_AGG_FLG_SHIFT_CF22) 2863cbc0bd2SRasesh Mody 2873cbc0bd2SRasesh Mody /* UCM agg counter flag selection (HW) */ 2883cbc0bd2SRasesh Mody #define DQ_UCM_AGG_FLG_SHIFT_CF0 0 2893cbc0bd2SRasesh Mody #define DQ_UCM_AGG_FLG_SHIFT_CF1 1 2903cbc0bd2SRasesh Mody #define DQ_UCM_AGG_FLG_SHIFT_CF3 2 2913cbc0bd2SRasesh Mody #define DQ_UCM_AGG_FLG_SHIFT_CF4 3 2923cbc0bd2SRasesh Mody #define DQ_UCM_AGG_FLG_SHIFT_CF5 4 2933cbc0bd2SRasesh Mody #define DQ_UCM_AGG_FLG_SHIFT_CF6 5 2943cbc0bd2SRasesh Mody #define DQ_UCM_AGG_FLG_SHIFT_RULE0EN 6 2953cbc0bd2SRasesh Mody #define DQ_UCM_AGG_FLG_SHIFT_RULE1EN 7 2963cbc0bd2SRasesh Mody 2973cbc0bd2SRasesh Mody /* UCM agg counter flag selection (FW) */ 2987ed1cd53SRasesh Mody #define DQ_UCM_NVMF_NEW_CQE_CF_CMD (1 << DQ_UCM_AGG_FLG_SHIFT_CF1) 2993cbc0bd2SRasesh Mody #define DQ_UCM_ETH_PMD_TX_ARM_CMD (1 << DQ_UCM_AGG_FLG_SHIFT_CF4) 3003cbc0bd2SRasesh Mody #define DQ_UCM_ETH_PMD_RX_ARM_CMD (1 << DQ_UCM_AGG_FLG_SHIFT_CF5) 3013cbc0bd2SRasesh Mody #define DQ_UCM_ROCE_CQ_ARM_SE_CF_CMD (1 << DQ_UCM_AGG_FLG_SHIFT_CF4) 3023cbc0bd2SRasesh Mody #define DQ_UCM_ROCE_CQ_ARM_CF_CMD (1 << DQ_UCM_AGG_FLG_SHIFT_CF5) 3033cbc0bd2SRasesh Mody #define DQ_UCM_TOE_TIMER_STOP_ALL_CMD (1 << DQ_UCM_AGG_FLG_SHIFT_CF3) 3043cbc0bd2SRasesh Mody #define DQ_UCM_TOE_SLOW_PATH_CF_CMD (1 << DQ_UCM_AGG_FLG_SHIFT_CF4) 3053cbc0bd2SRasesh Mody #define DQ_UCM_TOE_DQ_CF_CMD (1 << DQ_UCM_AGG_FLG_SHIFT_CF5) 3063cbc0bd2SRasesh Mody 3073cbc0bd2SRasesh Mody /* TCM agg counter flag selection (HW) */ 3083cbc0bd2SRasesh Mody #define DQ_TCM_AGG_FLG_SHIFT_CF0 0 3093cbc0bd2SRasesh Mody #define DQ_TCM_AGG_FLG_SHIFT_CF1 1 3103cbc0bd2SRasesh Mody #define DQ_TCM_AGG_FLG_SHIFT_CF2 2 3113cbc0bd2SRasesh Mody #define DQ_TCM_AGG_FLG_SHIFT_CF3 3 3123cbc0bd2SRasesh Mody #define DQ_TCM_AGG_FLG_SHIFT_CF4 4 3133cbc0bd2SRasesh Mody #define DQ_TCM_AGG_FLG_SHIFT_CF5 5 3143cbc0bd2SRasesh Mody #define DQ_TCM_AGG_FLG_SHIFT_CF6 6 3153cbc0bd2SRasesh Mody #define DQ_TCM_AGG_FLG_SHIFT_CF7 7 3163cbc0bd2SRasesh Mody 3173cbc0bd2SRasesh Mody /* TCM agg counter flag selection (FW) */ 3183cbc0bd2SRasesh Mody #define DQ_TCM_FCOE_FLUSH_Q0_CMD (1 << DQ_TCM_AGG_FLG_SHIFT_CF1) 3193cbc0bd2SRasesh Mody #define DQ_TCM_FCOE_DUMMY_TIMER_CMD (1 << DQ_TCM_AGG_FLG_SHIFT_CF2) 3203cbc0bd2SRasesh Mody #define DQ_TCM_FCOE_TIMER_STOP_ALL_CMD (1 << DQ_TCM_AGG_FLG_SHIFT_CF3) 3213cbc0bd2SRasesh Mody #define DQ_TCM_ISCSI_FLUSH_Q0_CMD (1 << DQ_TCM_AGG_FLG_SHIFT_CF1) 3223cbc0bd2SRasesh Mody #define DQ_TCM_ISCSI_TIMER_STOP_ALL_CMD (1 << DQ_TCM_AGG_FLG_SHIFT_CF3) 3233cbc0bd2SRasesh Mody #define DQ_TCM_TOE_FLUSH_Q0_CMD (1 << DQ_TCM_AGG_FLG_SHIFT_CF1) 3243cbc0bd2SRasesh Mody #define DQ_TCM_TOE_TIMER_STOP_ALL_CMD (1 << DQ_TCM_AGG_FLG_SHIFT_CF3) 3253cbc0bd2SRasesh Mody #define DQ_TCM_IWARP_POST_RQ_CF_CMD (1 << DQ_TCM_AGG_FLG_SHIFT_CF1) 3263cbc0bd2SRasesh Mody 3273cbc0bd2SRasesh Mody /* PWM address mapping */ 3283cbc0bd2SRasesh Mody #define DQ_PWM_OFFSET_DPM_BASE 0x0 3293cbc0bd2SRasesh Mody #define DQ_PWM_OFFSET_DPM_END 0x27 3307ed1cd53SRasesh Mody #define DQ_PWM_OFFSET_XCM32_24ICID_BASE 0x28 3317ed1cd53SRasesh Mody #define DQ_PWM_OFFSET_UCM32_24ICID_BASE 0x30 3327ed1cd53SRasesh Mody #define DQ_PWM_OFFSET_TCM32_24ICID_BASE 0x38 3333cbc0bd2SRasesh Mody #define DQ_PWM_OFFSET_XCM16_BASE 0x40 3343cbc0bd2SRasesh Mody #define DQ_PWM_OFFSET_XCM32_BASE 0x44 3353cbc0bd2SRasesh Mody #define DQ_PWM_OFFSET_UCM16_BASE 0x48 3363cbc0bd2SRasesh Mody #define DQ_PWM_OFFSET_UCM32_BASE 0x4C 3373cbc0bd2SRasesh Mody #define DQ_PWM_OFFSET_UCM16_4 0x50 3383cbc0bd2SRasesh Mody #define DQ_PWM_OFFSET_TCM16_BASE 0x58 3393cbc0bd2SRasesh Mody #define DQ_PWM_OFFSET_TCM32_BASE 0x5C 3403cbc0bd2SRasesh Mody #define DQ_PWM_OFFSET_XCM_FLAGS 0x68 3413cbc0bd2SRasesh Mody #define DQ_PWM_OFFSET_UCM_FLAGS 0x69 3423cbc0bd2SRasesh Mody #define DQ_PWM_OFFSET_TCM_FLAGS 0x6B 3433cbc0bd2SRasesh Mody 3443cbc0bd2SRasesh Mody #define DQ_PWM_OFFSET_XCM_RDMA_SQ_PROD (DQ_PWM_OFFSET_XCM16_BASE + 2) 3453cbc0bd2SRasesh Mody #define DQ_PWM_OFFSET_UCM_RDMA_CQ_CONS_32BIT (DQ_PWM_OFFSET_UCM32_BASE) 3463cbc0bd2SRasesh Mody #define DQ_PWM_OFFSET_UCM_RDMA_CQ_CONS_16BIT (DQ_PWM_OFFSET_UCM16_4) 3473cbc0bd2SRasesh Mody #define DQ_PWM_OFFSET_UCM_RDMA_INT_TIMEOUT (DQ_PWM_OFFSET_UCM16_BASE + 2) 3483cbc0bd2SRasesh Mody #define DQ_PWM_OFFSET_UCM_RDMA_ARM_FLAGS (DQ_PWM_OFFSET_UCM_FLAGS) 3493cbc0bd2SRasesh Mody #define DQ_PWM_OFFSET_TCM_ROCE_RQ_PROD (DQ_PWM_OFFSET_TCM16_BASE + 1) 3503cbc0bd2SRasesh Mody #define DQ_PWM_OFFSET_TCM_IWARP_RQ_PROD (DQ_PWM_OFFSET_TCM16_BASE + 3) 3513cbc0bd2SRasesh Mody 3527ed1cd53SRasesh Mody #define DQ_PWM_OFFSET_XCM_RDMA_24B_ICID_SQ_PROD \ 3537ed1cd53SRasesh Mody (DQ_PWM_OFFSET_XCM32_24ICID_BASE + 2) 3547ed1cd53SRasesh Mody #define DQ_PWM_OFFSET_UCM_RDMA_24B_ICID_CQ_CONS_32BIT \ 3557ed1cd53SRasesh Mody (DQ_PWM_OFFSET_UCM32_24ICID_BASE + 4) 3567ed1cd53SRasesh Mody #define DQ_PWM_OFFSET_TCM_ROCE_24B_ICID_RQ_PROD \ 3577ed1cd53SRasesh Mody (DQ_PWM_OFFSET_TCM32_24ICID_BASE + 1) 3587ed1cd53SRasesh Mody 3593cbc0bd2SRasesh Mody #define DQ_REGION_SHIFT (12) 3603cbc0bd2SRasesh Mody 3613cbc0bd2SRasesh Mody /* DPM */ 3623cbc0bd2SRasesh Mody #define DQ_DPM_WQE_BUFF_SIZE (320) 3633cbc0bd2SRasesh Mody 3643cbc0bd2SRasesh Mody /* Conn type ranges */ 3653cbc0bd2SRasesh Mody #define DQ_CONN_TYPE_RANGE_SHIFT (4) 366ec94dbc5SRasesh Mody 367ec94dbc5SRasesh Mody /*****************/ 368ec94dbc5SRasesh Mody /* QM CONSTANTS */ 369ec94dbc5SRasesh Mody /*****************/ 370ec94dbc5SRasesh Mody 371ec94dbc5SRasesh Mody /* number of TX queues in the QM */ 372ec94dbc5SRasesh Mody #define MAX_QM_TX_QUEUES_K2 512 373ec94dbc5SRasesh Mody #define MAX_QM_TX_QUEUES_BB 448 374ec94dbc5SRasesh Mody #define MAX_QM_TX_QUEUES MAX_QM_TX_QUEUES_K2 375ec94dbc5SRasesh Mody 376ec94dbc5SRasesh Mody /* number of Other queues in the QM */ 377ec94dbc5SRasesh Mody #define MAX_QM_OTHER_QUEUES_BB 64 378ec94dbc5SRasesh Mody #define MAX_QM_OTHER_QUEUES_K2 128 379ec94dbc5SRasesh Mody #define MAX_QM_OTHER_QUEUES MAX_QM_OTHER_QUEUES_K2 380ec94dbc5SRasesh Mody 381ec94dbc5SRasesh Mody /* number of queues in a PF queue group */ 382ec94dbc5SRasesh Mody #define QM_PF_QUEUE_GROUP_SIZE 8 383ec94dbc5SRasesh Mody 3843cbc0bd2SRasesh Mody /* the size of a single queue element in bytes */ 3853cbc0bd2SRasesh Mody #define QM_PQ_ELEMENT_SIZE 4 3863cbc0bd2SRasesh Mody 387ec94dbc5SRasesh Mody /* base number of Tx PQs in the CM PQ representation. 388ec94dbc5SRasesh Mody * should be used when storing PQ IDs in CM PQ registers and context 389ec94dbc5SRasesh Mody */ 390ec94dbc5SRasesh Mody #define CM_TX_PQ_BASE 0x200 391ec94dbc5SRasesh Mody 3923cbc0bd2SRasesh Mody /* number of global Vport/QCN rate limiters */ 3933cbc0bd2SRasesh Mody #define MAX_QM_GLOBAL_RLS 256 3943cbc0bd2SRasesh Mody 3957ed1cd53SRasesh Mody /* number of global rate limiters */ 3967ed1cd53SRasesh Mody #define MAX_QM_GLOBAL_RLS 256 3977ed1cd53SRasesh Mody #define COMMON_MAX_QM_GLOBAL_RLS (MAX_QM_GLOBAL_RLS) 3987ed1cd53SRasesh Mody 399ec94dbc5SRasesh Mody /* QM registers data */ 400ec94dbc5SRasesh Mody #define QM_LINE_CRD_REG_WIDTH 16 401ec94dbc5SRasesh Mody #define QM_LINE_CRD_REG_SIGN_BIT (1 << (QM_LINE_CRD_REG_WIDTH - 1)) 402ec94dbc5SRasesh Mody #define QM_BYTE_CRD_REG_WIDTH 24 403ec94dbc5SRasesh Mody #define QM_BYTE_CRD_REG_SIGN_BIT (1 << (QM_BYTE_CRD_REG_WIDTH - 1)) 404ec94dbc5SRasesh Mody #define QM_WFQ_CRD_REG_WIDTH 32 405902f389fSAndrius Sirvys #define QM_WFQ_CRD_REG_SIGN_BIT (1U << (QM_WFQ_CRD_REG_WIDTH - 1)) 406ec94dbc5SRasesh Mody #define QM_RL_CRD_REG_WIDTH 32 407902f389fSAndrius Sirvys #define QM_RL_CRD_REG_SIGN_BIT (1U << (QM_RL_CRD_REG_WIDTH - 1)) 408ec94dbc5SRasesh Mody 409ec94dbc5SRasesh Mody /*****************/ 410ec94dbc5SRasesh Mody /* CAU CONSTANTS */ 411ec94dbc5SRasesh Mody /*****************/ 412ec94dbc5SRasesh Mody 413ec94dbc5SRasesh Mody #define CAU_FSM_ETH_RX 0 414ec94dbc5SRasesh Mody #define CAU_FSM_ETH_TX 1 415ec94dbc5SRasesh Mody 416ec94dbc5SRasesh Mody /* Number of Protocol Indices per Status Block */ 41752fa735cSRasesh Mody #define PIS_PER_SB 12 41852fa735cSRasesh Mody #define MAX_PIS_PER_SB PIS_PER_SB 419ec94dbc5SRasesh Mody 4203cbc0bd2SRasesh Mody /* fsm is stopped or not valid for this sb */ 421ec94dbc5SRasesh Mody #define CAU_HC_STOPPED_STATE 3 4223cbc0bd2SRasesh Mody /* fsm is working without interrupt coalescing for this sb*/ 423ec94dbc5SRasesh Mody #define CAU_HC_DISABLE_STATE 4 4243cbc0bd2SRasesh Mody /* fsm is working with interrupt coalescing for this sb*/ 425ec94dbc5SRasesh Mody #define CAU_HC_ENABLE_STATE 0 426ec94dbc5SRasesh Mody 4273cbc0bd2SRasesh Mody 428ec94dbc5SRasesh Mody /*****************/ 429ec94dbc5SRasesh Mody /* IGU CONSTANTS */ 430ec94dbc5SRasesh Mody /*****************/ 431ec94dbc5SRasesh Mody 432ec94dbc5SRasesh Mody #define MAX_SB_PER_PATH_K2 (368) 433ec94dbc5SRasesh Mody #define MAX_SB_PER_PATH_BB (288) 43452fa735cSRasesh Mody #define MAX_TOT_SB_PER_PATH MAX_SB_PER_PATH_K2 435ec94dbc5SRasesh Mody 436ec94dbc5SRasesh Mody #define MAX_SB_PER_PF_MIMD 129 437ec94dbc5SRasesh Mody #define MAX_SB_PER_PF_SIMD 64 438ec94dbc5SRasesh Mody #define MAX_SB_PER_VF 64 439ec94dbc5SRasesh Mody 440ec94dbc5SRasesh Mody /* Memory addresses on the BAR for the IGU Sub Block */ 441ec94dbc5SRasesh Mody #define IGU_MEM_BASE 0x0000 442ec94dbc5SRasesh Mody 443ec94dbc5SRasesh Mody #define IGU_MEM_MSIX_BASE 0x0000 444ec94dbc5SRasesh Mody #define IGU_MEM_MSIX_UPPER 0x0101 445ec94dbc5SRasesh Mody #define IGU_MEM_MSIX_RESERVED_UPPER 0x01ff 446ec94dbc5SRasesh Mody 447ec94dbc5SRasesh Mody #define IGU_MEM_PBA_MSIX_BASE 0x0200 448ec94dbc5SRasesh Mody #define IGU_MEM_PBA_MSIX_UPPER 0x0202 449ec94dbc5SRasesh Mody #define IGU_MEM_PBA_MSIX_RESERVED_UPPER 0x03ff 450ec94dbc5SRasesh Mody 451ec94dbc5SRasesh Mody #define IGU_CMD_INT_ACK_BASE 0x0400 452ec94dbc5SRasesh Mody #define IGU_CMD_INT_ACK_RESERVED_UPPER 0x05ff 453ec94dbc5SRasesh Mody 454ec94dbc5SRasesh Mody #define IGU_CMD_ATTN_BIT_UPD_UPPER 0x05f0 455ec94dbc5SRasesh Mody #define IGU_CMD_ATTN_BIT_SET_UPPER 0x05f1 456ec94dbc5SRasesh Mody #define IGU_CMD_ATTN_BIT_CLR_UPPER 0x05f2 457ec94dbc5SRasesh Mody 458ec94dbc5SRasesh Mody #define IGU_REG_SISR_MDPC_WMASK_UPPER 0x05f3 459ec94dbc5SRasesh Mody #define IGU_REG_SISR_MDPC_WMASK_LSB_UPPER 0x05f4 460ec94dbc5SRasesh Mody #define IGU_REG_SISR_MDPC_WMASK_MSB_UPPER 0x05f5 461ec94dbc5SRasesh Mody #define IGU_REG_SISR_MDPC_WOMASK_UPPER 0x05f6 462ec94dbc5SRasesh Mody 463ec94dbc5SRasesh Mody #define IGU_CMD_PROD_UPD_BASE 0x0600 464ec94dbc5SRasesh Mody #define IGU_CMD_PROD_UPD_RESERVED_UPPER 0x07ff 465ec94dbc5SRasesh Mody 466ec94dbc5SRasesh Mody /*****************/ 467ec94dbc5SRasesh Mody /* PXP CONSTANTS */ 468ec94dbc5SRasesh Mody /*****************/ 469ec94dbc5SRasesh Mody 4703cbc0bd2SRasesh Mody /* Bars for Blocks */ 4713cbc0bd2SRasesh Mody #define PXP_BAR_GRC 0 4723cbc0bd2SRasesh Mody #define PXP_BAR_TSDM 0 4733cbc0bd2SRasesh Mody #define PXP_BAR_USDM 0 4743cbc0bd2SRasesh Mody #define PXP_BAR_XSDM 0 4753cbc0bd2SRasesh Mody #define PXP_BAR_MSDM 0 4763cbc0bd2SRasesh Mody #define PXP_BAR_YSDM 0 4773cbc0bd2SRasesh Mody #define PXP_BAR_PSDM 0 4783cbc0bd2SRasesh Mody #define PXP_BAR_IGU 0 4793cbc0bd2SRasesh Mody #define PXP_BAR_DQ 1 4803cbc0bd2SRasesh Mody 481ec94dbc5SRasesh Mody /* PTT and GTT */ 482ec94dbc5SRasesh Mody #define PXP_PER_PF_ENTRY_SIZE 8 483ec94dbc5SRasesh Mody #define PXP_NUM_GLOBAL_WINDOWS 243 484ec94dbc5SRasesh Mody #define PXP_GLOBAL_ENTRY_SIZE 4 485ec94dbc5SRasesh Mody #define PXP_ADMIN_WINDOW_ALLOWED_LENGTH 4 486ec94dbc5SRasesh Mody #define PXP_PF_WINDOW_ADMIN_START 0 487ec94dbc5SRasesh Mody #define PXP_PF_WINDOW_ADMIN_LENGTH 0x1000 488ec94dbc5SRasesh Mody #define PXP_PF_WINDOW_ADMIN_END (PXP_PF_WINDOW_ADMIN_START + \ 489ec94dbc5SRasesh Mody PXP_PF_WINDOW_ADMIN_LENGTH - 1) 490ec94dbc5SRasesh Mody #define PXP_PF_WINDOW_ADMIN_PER_PF_START 0 491ec94dbc5SRasesh Mody #define PXP_PF_WINDOW_ADMIN_PER_PF_LENGTH (PXP_NUM_PF_WINDOWS * \ 492ec94dbc5SRasesh Mody PXP_PER_PF_ENTRY_SIZE) 493ec94dbc5SRasesh Mody #define PXP_PF_WINDOW_ADMIN_PER_PF_END (PXP_PF_WINDOW_ADMIN_PER_PF_START + \ 494ec94dbc5SRasesh Mody PXP_PF_WINDOW_ADMIN_PER_PF_LENGTH - 1) 495ec94dbc5SRasesh Mody #define PXP_PF_WINDOW_ADMIN_GLOBAL_START 0x200 496ec94dbc5SRasesh Mody #define PXP_PF_WINDOW_ADMIN_GLOBAL_LENGTH (PXP_NUM_GLOBAL_WINDOWS * \ 497ec94dbc5SRasesh Mody PXP_GLOBAL_ENTRY_SIZE) 498ec94dbc5SRasesh Mody #define PXP_PF_WINDOW_ADMIN_GLOBAL_END \ 499ec94dbc5SRasesh Mody (PXP_PF_WINDOW_ADMIN_GLOBAL_START + \ 500ec94dbc5SRasesh Mody PXP_PF_WINDOW_ADMIN_GLOBAL_LENGTH - 1) 501ec94dbc5SRasesh Mody #define PXP_PF_GLOBAL_PRETEND_ADDR 0x1f0 502ec94dbc5SRasesh Mody #define PXP_PF_ME_OPAQUE_MASK_ADDR 0xf4 503ec94dbc5SRasesh Mody #define PXP_PF_ME_OPAQUE_ADDR 0x1f8 504ec94dbc5SRasesh Mody #define PXP_PF_ME_CONCRETE_ADDR 0x1fc 505ec94dbc5SRasesh Mody 506806474a6SRasesh Mody #define PXP_NUM_PF_WINDOWS 12 507806474a6SRasesh Mody 508ec94dbc5SRasesh Mody #define PXP_EXTERNAL_BAR_PF_WINDOW_START 0x1000 509ec94dbc5SRasesh Mody #define PXP_EXTERNAL_BAR_PF_WINDOW_NUM PXP_NUM_PF_WINDOWS 510ec94dbc5SRasesh Mody #define PXP_EXTERNAL_BAR_PF_WINDOW_SINGLE_SIZE 0x1000 511ec94dbc5SRasesh Mody #define PXP_EXTERNAL_BAR_PF_WINDOW_LENGTH \ 512ec94dbc5SRasesh Mody (PXP_EXTERNAL_BAR_PF_WINDOW_NUM * \ 513ec94dbc5SRasesh Mody PXP_EXTERNAL_BAR_PF_WINDOW_SINGLE_SIZE) 514ec94dbc5SRasesh Mody #define PXP_EXTERNAL_BAR_PF_WINDOW_END \ 515ec94dbc5SRasesh Mody (PXP_EXTERNAL_BAR_PF_WINDOW_START + \ 516ec94dbc5SRasesh Mody PXP_EXTERNAL_BAR_PF_WINDOW_LENGTH - 1) 517ec94dbc5SRasesh Mody 518ec94dbc5SRasesh Mody #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_START \ 519ec94dbc5SRasesh Mody (PXP_EXTERNAL_BAR_PF_WINDOW_END + 1) 520ec94dbc5SRasesh Mody #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_NUM PXP_NUM_GLOBAL_WINDOWS 521ec94dbc5SRasesh Mody #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_SINGLE_SIZE 0x1000 522ec94dbc5SRasesh Mody #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_LENGTH \ 523ec94dbc5SRasesh Mody (PXP_EXTERNAL_BAR_GLOBAL_WINDOW_NUM * \ 524ec94dbc5SRasesh Mody PXP_EXTERNAL_BAR_GLOBAL_WINDOW_SINGLE_SIZE) 525ec94dbc5SRasesh Mody #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_END \ 526ec94dbc5SRasesh Mody (PXP_EXTERNAL_BAR_GLOBAL_WINDOW_START + \ 527ec94dbc5SRasesh Mody PXP_EXTERNAL_BAR_GLOBAL_WINDOW_LENGTH - 1) 528ec94dbc5SRasesh Mody 5293cbc0bd2SRasesh Mody /* PF BAR */ 5303cbc0bd2SRasesh Mody #define PXP_BAR0_START_GRC 0x0000 5313cbc0bd2SRasesh Mody #define PXP_BAR0_GRC_LENGTH 0x1C00000 5323cbc0bd2SRasesh Mody #define PXP_BAR0_END_GRC \ 5333cbc0bd2SRasesh Mody (PXP_BAR0_START_GRC + PXP_BAR0_GRC_LENGTH - 1) 5343cbc0bd2SRasesh Mody 5353cbc0bd2SRasesh Mody #define PXP_BAR0_START_IGU 0x1C00000 5363cbc0bd2SRasesh Mody #define PXP_BAR0_IGU_LENGTH 0x10000 5373cbc0bd2SRasesh Mody #define PXP_BAR0_END_IGU \ 5383cbc0bd2SRasesh Mody (PXP_BAR0_START_IGU + PXP_BAR0_IGU_LENGTH - 1) 5393cbc0bd2SRasesh Mody 5403cbc0bd2SRasesh Mody #define PXP_BAR0_START_TSDM 0x1C80000 5413cbc0bd2SRasesh Mody #define PXP_BAR0_SDM_LENGTH 0x40000 5423cbc0bd2SRasesh Mody #define PXP_BAR0_SDM_RESERVED_LENGTH 0x40000 5433cbc0bd2SRasesh Mody #define PXP_BAR0_END_TSDM \ 5443cbc0bd2SRasesh Mody (PXP_BAR0_START_TSDM + PXP_BAR0_SDM_LENGTH - 1) 5453cbc0bd2SRasesh Mody 5463cbc0bd2SRasesh Mody #define PXP_BAR0_START_MSDM 0x1D00000 5473cbc0bd2SRasesh Mody #define PXP_BAR0_END_MSDM \ 5483cbc0bd2SRasesh Mody (PXP_BAR0_START_MSDM + PXP_BAR0_SDM_LENGTH - 1) 5493cbc0bd2SRasesh Mody 5503cbc0bd2SRasesh Mody #define PXP_BAR0_START_USDM 0x1D80000 5513cbc0bd2SRasesh Mody #define PXP_BAR0_END_USDM \ 5523cbc0bd2SRasesh Mody (PXP_BAR0_START_USDM + PXP_BAR0_SDM_LENGTH - 1) 5533cbc0bd2SRasesh Mody 5543cbc0bd2SRasesh Mody #define PXP_BAR0_START_XSDM 0x1E00000 5553cbc0bd2SRasesh Mody #define PXP_BAR0_END_XSDM \ 5563cbc0bd2SRasesh Mody (PXP_BAR0_START_XSDM + PXP_BAR0_SDM_LENGTH - 1) 5573cbc0bd2SRasesh Mody 5583cbc0bd2SRasesh Mody #define PXP_BAR0_START_YSDM 0x1E80000 5593cbc0bd2SRasesh Mody #define PXP_BAR0_END_YSDM \ 5603cbc0bd2SRasesh Mody (PXP_BAR0_START_YSDM + PXP_BAR0_SDM_LENGTH - 1) 5613cbc0bd2SRasesh Mody 5623cbc0bd2SRasesh Mody #define PXP_BAR0_START_PSDM 0x1F00000 5633cbc0bd2SRasesh Mody #define PXP_BAR0_END_PSDM \ 5643cbc0bd2SRasesh Mody (PXP_BAR0_START_PSDM + PXP_BAR0_SDM_LENGTH - 1) 5653cbc0bd2SRasesh Mody 5663cbc0bd2SRasesh Mody #define PXP_BAR0_FIRST_INVALID_ADDRESS \ 5673cbc0bd2SRasesh Mody (PXP_BAR0_END_PSDM + 1) 5683cbc0bd2SRasesh Mody 56940cf1e75SRasesh Mody /* VF BAR */ 57040cf1e75SRasesh Mody #define PXP_VF_BAR0 0 57140cf1e75SRasesh Mody 57240cf1e75SRasesh Mody #define PXP_VF_BAR0_START_IGU 0 57340cf1e75SRasesh Mody #define PXP_VF_BAR0_IGU_LENGTH 0x3000 57440cf1e75SRasesh Mody #define PXP_VF_BAR0_END_IGU \ 57540cf1e75SRasesh Mody (PXP_VF_BAR0_START_IGU + PXP_VF_BAR0_IGU_LENGTH - 1) 57640cf1e75SRasesh Mody 57740cf1e75SRasesh Mody #define PXP_VF_BAR0_START_DQ 0x3000 57840cf1e75SRasesh Mody #define PXP_VF_BAR0_DQ_LENGTH 0x200 57940cf1e75SRasesh Mody #define PXP_VF_BAR0_DQ_OPAQUE_OFFSET 0 58040cf1e75SRasesh Mody #define PXP_VF_BAR0_ME_OPAQUE_ADDRESS \ 58140cf1e75SRasesh Mody (PXP_VF_BAR0_START_DQ + PXP_VF_BAR0_DQ_OPAQUE_OFFSET) 58240cf1e75SRasesh Mody #define PXP_VF_BAR0_ME_CONCRETE_ADDRESS \ 58340cf1e75SRasesh Mody (PXP_VF_BAR0_ME_OPAQUE_ADDRESS + 4) 58440cf1e75SRasesh Mody #define PXP_VF_BAR0_END_DQ \ 58540cf1e75SRasesh Mody (PXP_VF_BAR0_START_DQ + PXP_VF_BAR0_DQ_LENGTH - 1) 58640cf1e75SRasesh Mody 58740cf1e75SRasesh Mody #define PXP_VF_BAR0_START_TSDM_ZONE_B 0x3200 58840cf1e75SRasesh Mody #define PXP_VF_BAR0_SDM_LENGTH_ZONE_B 0x200 58940cf1e75SRasesh Mody #define PXP_VF_BAR0_END_TSDM_ZONE_B \ 59040cf1e75SRasesh Mody (PXP_VF_BAR0_START_TSDM_ZONE_B + PXP_VF_BAR0_SDM_LENGTH_ZONE_B - 1) 59140cf1e75SRasesh Mody 59240cf1e75SRasesh Mody #define PXP_VF_BAR0_START_MSDM_ZONE_B 0x3400 59340cf1e75SRasesh Mody #define PXP_VF_BAR0_END_MSDM_ZONE_B \ 59440cf1e75SRasesh Mody (PXP_VF_BAR0_START_MSDM_ZONE_B + PXP_VF_BAR0_SDM_LENGTH_ZONE_B - 1) 59540cf1e75SRasesh Mody 59640cf1e75SRasesh Mody #define PXP_VF_BAR0_START_USDM_ZONE_B 0x3600 59740cf1e75SRasesh Mody #define PXP_VF_BAR0_END_USDM_ZONE_B \ 59840cf1e75SRasesh Mody (PXP_VF_BAR0_START_USDM_ZONE_B + PXP_VF_BAR0_SDM_LENGTH_ZONE_B - 1) 59940cf1e75SRasesh Mody 60040cf1e75SRasesh Mody #define PXP_VF_BAR0_START_XSDM_ZONE_B 0x3800 60140cf1e75SRasesh Mody #define PXP_VF_BAR0_END_XSDM_ZONE_B \ 60240cf1e75SRasesh Mody (PXP_VF_BAR0_START_XSDM_ZONE_B + PXP_VF_BAR0_SDM_LENGTH_ZONE_B - 1) 60340cf1e75SRasesh Mody 60440cf1e75SRasesh Mody #define PXP_VF_BAR0_START_YSDM_ZONE_B 0x3a00 60540cf1e75SRasesh Mody #define PXP_VF_BAR0_END_YSDM_ZONE_B \ 60640cf1e75SRasesh Mody (PXP_VF_BAR0_START_YSDM_ZONE_B + PXP_VF_BAR0_SDM_LENGTH_ZONE_B - 1) 60740cf1e75SRasesh Mody 60840cf1e75SRasesh Mody #define PXP_VF_BAR0_START_PSDM_ZONE_B 0x3c00 60940cf1e75SRasesh Mody #define PXP_VF_BAR0_END_PSDM_ZONE_B \ 61040cf1e75SRasesh Mody (PXP_VF_BAR0_START_PSDM_ZONE_B + PXP_VF_BAR0_SDM_LENGTH_ZONE_B - 1) 61140cf1e75SRasesh Mody 61240cf1e75SRasesh Mody #define PXP_VF_BAR0_START_GRC 0x3E00 61340cf1e75SRasesh Mody #define PXP_VF_BAR0_GRC_LENGTH 0x200 61440cf1e75SRasesh Mody #define PXP_VF_BAR0_END_GRC \ 61540cf1e75SRasesh Mody (PXP_VF_BAR0_START_GRC + PXP_VF_BAR0_GRC_LENGTH - 1) 61640cf1e75SRasesh Mody 61740cf1e75SRasesh Mody #define PXP_VF_BAR0_START_SDM_ZONE_A 0x4000 61840cf1e75SRasesh Mody #define PXP_VF_BAR0_END_SDM_ZONE_A 0x10000 61940cf1e75SRasesh Mody 62040cf1e75SRasesh Mody #define PXP_VF_BAR0_START_IGU2 0x10000 62140cf1e75SRasesh Mody #define PXP_VF_BAR0_IGU2_LENGTH 0xD000 62240cf1e75SRasesh Mody #define PXP_VF_BAR0_END_IGU2 \ 62340cf1e75SRasesh Mody (PXP_VF_BAR0_START_IGU2 + PXP_VF_BAR0_IGU2_LENGTH - 1) 62440cf1e75SRasesh Mody 62540cf1e75SRasesh Mody #define PXP_VF_BAR0_GRC_WINDOW_LENGTH 32 62640cf1e75SRasesh Mody 627ec94dbc5SRasesh Mody #define PXP_ILT_PAGE_SIZE_NUM_BITS_MIN 12 628ec94dbc5SRasesh Mody #define PXP_ILT_BLOCK_FACTOR_MULTIPLIER 1024 629ec94dbc5SRasesh Mody 63040cf1e75SRasesh Mody // ILT Records 631ec94dbc5SRasesh Mody #define PXP_NUM_ILT_RECORDS_BB 7600 632ec94dbc5SRasesh Mody #define PXP_NUM_ILT_RECORDS_K2 11000 63340cf1e75SRasesh Mody #define MAX_NUM_ILT_RECORDS \ 63440cf1e75SRasesh Mody OSAL_MAX_T(PXP_NUM_ILT_RECORDS_BB, PXP_NUM_ILT_RECORDS_K2) 63540cf1e75SRasesh Mody 63640cf1e75SRasesh Mody // Host Interface 63752fa735cSRasesh Mody #define PXP_QUEUES_ZONE_MAX_NUM 320 6383cbc0bd2SRasesh Mody 6393cbc0bd2SRasesh Mody 6403cbc0bd2SRasesh Mody /*****************/ 6413cbc0bd2SRasesh Mody /* PRM CONSTANTS */ 6423cbc0bd2SRasesh Mody /*****************/ 6433cbc0bd2SRasesh Mody #define PRM_DMA_PAD_BYTES_NUM 2 6443cbc0bd2SRasesh Mody /*****************/ 6453cbc0bd2SRasesh Mody /* SDMs CONSTANTS */ 6463cbc0bd2SRasesh Mody /*****************/ 6473cbc0bd2SRasesh Mody 6483cbc0bd2SRasesh Mody 6493cbc0bd2SRasesh Mody #define SDM_OP_GEN_TRIG_NONE 0 6503cbc0bd2SRasesh Mody #define SDM_OP_GEN_TRIG_WAKE_THREAD 1 6513cbc0bd2SRasesh Mody #define SDM_OP_GEN_TRIG_AGG_INT 2 6523cbc0bd2SRasesh Mody #define SDM_OP_GEN_TRIG_LOADER 4 6533cbc0bd2SRasesh Mody #define SDM_OP_GEN_TRIG_INDICATE_ERROR 6 654806474a6SRasesh Mody #define SDM_OP_GEN_TRIG_INC_ORDER_CNT 9 6553cbc0bd2SRasesh Mody 6563cbc0bd2SRasesh Mody /***********************************************************/ 6573cbc0bd2SRasesh Mody /* Completion types */ 6583cbc0bd2SRasesh Mody /***********************************************************/ 6593cbc0bd2SRasesh Mody 6603cbc0bd2SRasesh Mody #define SDM_COMP_TYPE_NONE 0 6613cbc0bd2SRasesh Mody #define SDM_COMP_TYPE_WAKE_THREAD 1 6623cbc0bd2SRasesh Mody #define SDM_COMP_TYPE_AGG_INT 2 6633cbc0bd2SRasesh Mody /* Send direct message to local CM and/or remote CMs. Destinations are defined 6643cbc0bd2SRasesh Mody * by vector in CompParams. 6653cbc0bd2SRasesh Mody */ 6663cbc0bd2SRasesh Mody #define SDM_COMP_TYPE_CM 3 6673cbc0bd2SRasesh Mody #define SDM_COMP_TYPE_LOADER 4 6683cbc0bd2SRasesh Mody /* Send direct message to PXP (like "internal write" command) to write to remote 6693cbc0bd2SRasesh Mody * Storm RAM via remote SDM 6703cbc0bd2SRasesh Mody */ 6713cbc0bd2SRasesh Mody #define SDM_COMP_TYPE_PXP 5 6723cbc0bd2SRasesh Mody /* Indicate error per thread */ 6733cbc0bd2SRasesh Mody #define SDM_COMP_TYPE_INDICATE_ERROR 6 6743cbc0bd2SRasesh Mody #define SDM_COMP_TYPE_RELEASE_THREAD 7 6753cbc0bd2SRasesh Mody /* Write to local RAM as a completion */ 6763cbc0bd2SRasesh Mody #define SDM_COMP_TYPE_RAM 8 677806474a6SRasesh Mody #define SDM_COMP_TYPE_INC_ORDER_CNT 9 /* Applicable only for E4 */ 6783cbc0bd2SRasesh Mody 6793cbc0bd2SRasesh Mody 680ec94dbc5SRasesh Mody /******************/ 681ec94dbc5SRasesh Mody /* PBF CONSTANTS */ 682ec94dbc5SRasesh Mody /******************/ 683ec94dbc5SRasesh Mody 68452fa735cSRasesh Mody /* Number of PBF command queue lines. */ 68552fa735cSRasesh Mody #define PBF_MAX_CMD_LINES 3328 /* Each line is 256b */ 686ec94dbc5SRasesh Mody 687ec94dbc5SRasesh Mody /* Number of BTB blocks. Each block is 256B. */ 68852fa735cSRasesh Mody #define BTB_MAX_BLOCKS_BB 1440 /* 2880 blocks of 128B */ 68952fa735cSRasesh Mody #define BTB_MAX_BLOCKS_K2 1840 /* 3680 blocks of 128B */ 690ec94dbc5SRasesh Mody #define BTB_MAX_BLOCKS 1440 691ec94dbc5SRasesh Mody 692ec94dbc5SRasesh Mody /*****************/ 693ec94dbc5SRasesh Mody /* PRS CONSTANTS */ 694ec94dbc5SRasesh Mody /*****************/ 695ec94dbc5SRasesh Mody 6963cbc0bd2SRasesh Mody #define PRS_GFT_CAM_LINES_NO_MATCH 31 697ec94dbc5SRasesh Mody 6983cbc0bd2SRasesh Mody /* 6993cbc0bd2SRasesh Mody * Interrupt coalescing TimeSet 7003cbc0bd2SRasesh Mody */ 7013cbc0bd2SRasesh Mody struct coalescing_timeset { 7023cbc0bd2SRasesh Mody u8 value; 7033cbc0bd2SRasesh Mody /* Interrupt coalescing TimeSet (timeout_ticks = TimeSet shl (TimerRes+1)) */ 7043cbc0bd2SRasesh Mody #define COALESCING_TIMESET_TIMESET_MASK 0x7F 7053cbc0bd2SRasesh Mody #define COALESCING_TIMESET_TIMESET_SHIFT 0 7063cbc0bd2SRasesh Mody /* Only if this flag is set, timeset will take effect */ 7073cbc0bd2SRasesh Mody #define COALESCING_TIMESET_VALID_MASK 0x1 7083cbc0bd2SRasesh Mody #define COALESCING_TIMESET_VALID_SHIFT 7 7093cbc0bd2SRasesh Mody }; 7103cbc0bd2SRasesh Mody 7113cbc0bd2SRasesh Mody struct common_queue_zone { 7123cbc0bd2SRasesh Mody __le16 ring_drv_data_consumer; 7133cbc0bd2SRasesh Mody __le16 reserved; 7143cbc0bd2SRasesh Mody }; 7153cbc0bd2SRasesh Mody 7167ed1cd53SRasesh Mody struct nvmf_eqe_data { 7177ed1cd53SRasesh Mody __le16 icid /* The connection ID for which the EQE is written. */; 7187ed1cd53SRasesh Mody u8 reserved0[6] /* Alignment to line */; 7197ed1cd53SRasesh Mody }; 7207ed1cd53SRasesh Mody 7217ed1cd53SRasesh Mody 7223cbc0bd2SRasesh Mody /* 7233cbc0bd2SRasesh Mody * ETH Rx producers data 7243cbc0bd2SRasesh Mody */ 7253cbc0bd2SRasesh Mody struct eth_rx_prod_data { 7263cbc0bd2SRasesh Mody __le16 bd_prod /* BD producer. */; 7273cbc0bd2SRasesh Mody __le16 cqe_prod /* CQE producer. */; 7283cbc0bd2SRasesh Mody }; 7293cbc0bd2SRasesh Mody 73040cf1e75SRasesh Mody 73140cf1e75SRasesh Mody struct tcp_ulp_connect_done_params { 73240cf1e75SRasesh Mody __le16 mss; 73340cf1e75SRasesh Mody u8 snd_wnd_scale; 73440cf1e75SRasesh Mody u8 flags; 73540cf1e75SRasesh Mody #define TCP_ULP_CONNECT_DONE_PARAMS_TS_EN_MASK 0x1 73640cf1e75SRasesh Mody #define TCP_ULP_CONNECT_DONE_PARAMS_TS_EN_SHIFT 0 73740cf1e75SRasesh Mody #define TCP_ULP_CONNECT_DONE_PARAMS_RESERVED_MASK 0x7F 73840cf1e75SRasesh Mody #define TCP_ULP_CONNECT_DONE_PARAMS_RESERVED_SHIFT 1 739ec94dbc5SRasesh Mody }; 740ec94dbc5SRasesh Mody 74140cf1e75SRasesh Mody struct iscsi_connect_done_results { 74240cf1e75SRasesh Mody __le16 icid /* Context ID of the connection */; 74340cf1e75SRasesh Mody __le16 conn_id /* Driver connection ID */; 74440cf1e75SRasesh Mody /* decided tcp params after connect done */ 74540cf1e75SRasesh Mody struct tcp_ulp_connect_done_params params; 746ec94dbc5SRasesh Mody }; 747ec94dbc5SRasesh Mody 74840cf1e75SRasesh Mody 749ec94dbc5SRasesh Mody struct iscsi_eqe_data { 75040cf1e75SRasesh Mody __le16 icid /* Context ID of the connection */; 75140cf1e75SRasesh Mody __le16 conn_id /* Driver connection ID */; 75240cf1e75SRasesh Mody __le16 reserved; 7533cbc0bd2SRasesh Mody /* error code - relevant only if the opcode indicates its an error */ 754ec94dbc5SRasesh Mody u8 error_code; 7553cbc0bd2SRasesh Mody u8 error_pdu_opcode_reserved; 7563cbc0bd2SRasesh Mody /* The processed PDUs opcode on which happened the error - updated for specific 7573cbc0bd2SRasesh Mody * error codes, by default=0xFF 7583cbc0bd2SRasesh Mody */ 7593cbc0bd2SRasesh Mody #define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_MASK 0x3F 7603cbc0bd2SRasesh Mody #define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_SHIFT 0 7613cbc0bd2SRasesh Mody /* Indication for driver is the error_pdu_opcode field has valid value */ 7623cbc0bd2SRasesh Mody #define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_VALID_MASK 0x1 7633cbc0bd2SRasesh Mody #define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_VALID_SHIFT 6 7643cbc0bd2SRasesh Mody #define ISCSI_EQE_DATA_RESERVED0_MASK 0x1 7653cbc0bd2SRasesh Mody #define ISCSI_EQE_DATA_RESERVED0_SHIFT 7 766ec94dbc5SRasesh Mody }; 767ec94dbc5SRasesh Mody 768ec94dbc5SRasesh Mody 769ec94dbc5SRasesh Mody /* 77040cf1e75SRasesh Mody * Multi function mode 771ec94dbc5SRasesh Mody */ 772ec94dbc5SRasesh Mody enum mf_mode { 7733cbc0bd2SRasesh Mody ERROR_MODE /* Unsupported mode */, 7743cbc0bd2SRasesh Mody MF_OVLAN /* Multi function based on outer VLAN */, 7753cbc0bd2SRasesh Mody MF_NPAR /* Multi function based on MAC address (NIC partitioning) */, 776ec94dbc5SRasesh Mody MAX_MF_MODE 777ec94dbc5SRasesh Mody }; 778ec94dbc5SRasesh Mody 779ec94dbc5SRasesh Mody /* Per-protocol connection types */ 780ec94dbc5SRasesh Mody enum protocol_type { 781ec94dbc5SRasesh Mody PROTOCOLID_ISCSI /* iSCSI */, 782ec94dbc5SRasesh Mody PROTOCOLID_FCOE /* FCoE */, 783ec94dbc5SRasesh Mody PROTOCOLID_ROCE /* RoCE */, 784ec94dbc5SRasesh Mody PROTOCOLID_CORE /* Core (light L2, slow path core) */, 785ec94dbc5SRasesh Mody PROTOCOLID_ETH /* Ethernet */, 786ec94dbc5SRasesh Mody PROTOCOLID_IWARP /* iWARP */, 787ec94dbc5SRasesh Mody PROTOCOLID_TOE /* TOE */, 788ec94dbc5SRasesh Mody PROTOCOLID_PREROCE /* Pre (tapeout) RoCE */, 789ec94dbc5SRasesh Mody PROTOCOLID_COMMON /* ProtocolCommon */, 790ec94dbc5SRasesh Mody PROTOCOLID_TCP /* TCP */, 7917ed1cd53SRasesh Mody PROTOCOLID_RDMA /* RDMA */, 7927ed1cd53SRasesh Mody PROTOCOLID_SCSI /* SCSI */, 793ec94dbc5SRasesh Mody MAX_PROTOCOL_TYPE 794ec94dbc5SRasesh Mody }; 795ec94dbc5SRasesh Mody 796ababb520SRasesh Mody 79740cf1e75SRasesh Mody struct regpair { 79840cf1e75SRasesh Mody __le32 lo /* low word for reg-pair */; 79940cf1e75SRasesh Mody __le32 hi /* high word for reg-pair */; 80040cf1e75SRasesh Mody }; 80140cf1e75SRasesh Mody 8027ed1cd53SRasesh Mody /* 8037ed1cd53SRasesh Mody * RoCE Destroy Event Data 8047ed1cd53SRasesh Mody */ 8057ed1cd53SRasesh Mody struct rdma_eqe_destroy_qp { 8067ed1cd53SRasesh Mody __le32 cid /* Dedicated field RoCE destroy QP event */; 8077ed1cd53SRasesh Mody u8 reserved[4]; 8087ed1cd53SRasesh Mody }; 8097ed1cd53SRasesh Mody 8107ed1cd53SRasesh Mody /* 8117ed1cd53SRasesh Mody * RoCE Suspend Event Data 8127ed1cd53SRasesh Mody */ 8137ed1cd53SRasesh Mody struct rdma_eqe_suspend_qp { 8147ed1cd53SRasesh Mody __le32 cid /* Dedicated field RoCE Suspend QP event */; 8157ed1cd53SRasesh Mody u8 reserved[4]; 8167ed1cd53SRasesh Mody }; 8177ed1cd53SRasesh Mody 8187ed1cd53SRasesh Mody /* 8197ed1cd53SRasesh Mody * RDMA Event Data Union 8207ed1cd53SRasesh Mody */ 8217ed1cd53SRasesh Mody union rdma_eqe_data { 8227ed1cd53SRasesh Mody struct regpair async_handle /* Host handle for the Async Completions */; 8237ed1cd53SRasesh Mody /* RoCE Destroy Event Data */ 8247ed1cd53SRasesh Mody struct rdma_eqe_destroy_qp rdma_destroy_qp_data; 8257ed1cd53SRasesh Mody /* RoCE Suspend QP Event Data */ 8267ed1cd53SRasesh Mody struct rdma_eqe_suspend_qp rdma_suspend_qp_data; 8277ed1cd53SRasesh Mody }; 8287ed1cd53SRasesh Mody 8297ed1cd53SRasesh Mody struct tstorm_queue_zone { 8307ed1cd53SRasesh Mody __le32 reserved[2]; 8317ed1cd53SRasesh Mody }; 83240cf1e75SRasesh Mody 833ababb520SRasesh Mody 8343cbc0bd2SRasesh Mody /* 8353cbc0bd2SRasesh Mody * Ustorm Queue Zone 8363cbc0bd2SRasesh Mody */ 8373cbc0bd2SRasesh Mody struct ustorm_eth_queue_zone { 8383cbc0bd2SRasesh Mody /* Rx interrupt coalescing TimeSet */ 8393cbc0bd2SRasesh Mody struct coalescing_timeset int_coalescing_timeset; 8403cbc0bd2SRasesh Mody u8 reserved[3]; 8413cbc0bd2SRasesh Mody }; 8423cbc0bd2SRasesh Mody 8433cbc0bd2SRasesh Mody 8443cbc0bd2SRasesh Mody struct ustorm_queue_zone { 8453cbc0bd2SRasesh Mody struct ustorm_eth_queue_zone eth; 8463cbc0bd2SRasesh Mody struct common_queue_zone common; 8473cbc0bd2SRasesh Mody }; 8483cbc0bd2SRasesh Mody 849ec94dbc5SRasesh Mody /* status block structure */ 850ec94dbc5SRasesh Mody struct cau_pi_entry { 8513cbc0bd2SRasesh Mody __le32 prod; 8523cbc0bd2SRasesh Mody /* A per protocol indexPROD value. */ 853ec94dbc5SRasesh Mody #define CAU_PI_ENTRY_PROD_VAL_MASK 0xFFFF 854ec94dbc5SRasesh Mody #define CAU_PI_ENTRY_PROD_VAL_SHIFT 0 8553cbc0bd2SRasesh Mody /* This value determines the TimeSet that the PI is associated with */ 856ec94dbc5SRasesh Mody #define CAU_PI_ENTRY_PI_TIMESET_MASK 0x7F 857ec94dbc5SRasesh Mody #define CAU_PI_ENTRY_PI_TIMESET_SHIFT 16 8583cbc0bd2SRasesh Mody /* Select the FSM within the SB */ 859ec94dbc5SRasesh Mody #define CAU_PI_ENTRY_FSM_SEL_MASK 0x1 860ec94dbc5SRasesh Mody #define CAU_PI_ENTRY_FSM_SEL_SHIFT 23 8613cbc0bd2SRasesh Mody /* Select the FSM within the SB */ 862ec94dbc5SRasesh Mody #define CAU_PI_ENTRY_RESERVED_MASK 0xFF 863ec94dbc5SRasesh Mody #define CAU_PI_ENTRY_RESERVED_SHIFT 24 864ec94dbc5SRasesh Mody }; 865ec94dbc5SRasesh Mody 866ec94dbc5SRasesh Mody /* status block structure */ 867ec94dbc5SRasesh Mody struct cau_sb_entry { 8683cbc0bd2SRasesh Mody __le32 data; 8693cbc0bd2SRasesh Mody /* The SB PROD index which is sent to the IGU. */ 870ec94dbc5SRasesh Mody #define CAU_SB_ENTRY_SB_PROD_MASK 0xFFFFFF 871ec94dbc5SRasesh Mody #define CAU_SB_ENTRY_SB_PROD_SHIFT 0 8723cbc0bd2SRasesh Mody #define CAU_SB_ENTRY_STATE0_MASK 0xF /* RX state */ 873ec94dbc5SRasesh Mody #define CAU_SB_ENTRY_STATE0_SHIFT 24 8743cbc0bd2SRasesh Mody #define CAU_SB_ENTRY_STATE1_MASK 0xF /* TX state */ 875ec94dbc5SRasesh Mody #define CAU_SB_ENTRY_STATE1_SHIFT 28 8763cbc0bd2SRasesh Mody __le32 params; 8773cbc0bd2SRasesh Mody /* Indicates the RX TimeSet that this SB is associated with. */ 878ec94dbc5SRasesh Mody #define CAU_SB_ENTRY_SB_TIMESET0_MASK 0x7F 879ec94dbc5SRasesh Mody #define CAU_SB_ENTRY_SB_TIMESET0_SHIFT 0 8803cbc0bd2SRasesh Mody /* Indicates the TX TimeSet that this SB is associated with. */ 881ec94dbc5SRasesh Mody #define CAU_SB_ENTRY_SB_TIMESET1_MASK 0x7F 882ec94dbc5SRasesh Mody #define CAU_SB_ENTRY_SB_TIMESET1_SHIFT 7 8833cbc0bd2SRasesh Mody /* This value will determine the RX FSM timer resolution in ticks */ 884ec94dbc5SRasesh Mody #define CAU_SB_ENTRY_TIMER_RES0_MASK 0x3 885ec94dbc5SRasesh Mody #define CAU_SB_ENTRY_TIMER_RES0_SHIFT 14 8863cbc0bd2SRasesh Mody /* This value will determine the TX FSM timer resolution in ticks */ 887ec94dbc5SRasesh Mody #define CAU_SB_ENTRY_TIMER_RES1_MASK 0x3 888ec94dbc5SRasesh Mody #define CAU_SB_ENTRY_TIMER_RES1_SHIFT 16 889ec94dbc5SRasesh Mody #define CAU_SB_ENTRY_VF_NUMBER_MASK 0xFF 890ec94dbc5SRasesh Mody #define CAU_SB_ENTRY_VF_NUMBER_SHIFT 18 891ec94dbc5SRasesh Mody #define CAU_SB_ENTRY_VF_VALID_MASK 0x1 892ec94dbc5SRasesh Mody #define CAU_SB_ENTRY_VF_VALID_SHIFT 26 893ec94dbc5SRasesh Mody #define CAU_SB_ENTRY_PF_NUMBER_MASK 0xF 894ec94dbc5SRasesh Mody #define CAU_SB_ENTRY_PF_NUMBER_SHIFT 27 8953cbc0bd2SRasesh Mody /* If set then indicates that the TPH STAG is equal to the SB number. Otherwise 8963cbc0bd2SRasesh Mody * the STAG will be equal to all ones. 8973cbc0bd2SRasesh Mody */ 898ec94dbc5SRasesh Mody #define CAU_SB_ENTRY_TPH_MASK 0x1 899ec94dbc5SRasesh Mody #define CAU_SB_ENTRY_TPH_SHIFT 31 900ec94dbc5SRasesh Mody }; 901ec94dbc5SRasesh Mody 90240cf1e75SRasesh Mody 90340cf1e75SRasesh Mody /* 90440cf1e75SRasesh Mody * Igu cleanup bit values to distinguish between clean or producer consumer 90540cf1e75SRasesh Mody * update. 90640cf1e75SRasesh Mody */ 90740cf1e75SRasesh Mody enum command_type_bit { 90840cf1e75SRasesh Mody IGU_COMMAND_TYPE_NOP = 0, 90940cf1e75SRasesh Mody IGU_COMMAND_TYPE_SET = 1, 91040cf1e75SRasesh Mody MAX_COMMAND_TYPE_BIT 91140cf1e75SRasesh Mody }; 91240cf1e75SRasesh Mody 91340cf1e75SRasesh Mody 914ec94dbc5SRasesh Mody /* core doorbell data */ 915ec94dbc5SRasesh Mody struct core_db_data { 916ec94dbc5SRasesh Mody u8 params; 9173cbc0bd2SRasesh Mody /* destination of doorbell (use enum db_dest) */ 918ec94dbc5SRasesh Mody #define CORE_DB_DATA_DEST_MASK 0x3 919ec94dbc5SRasesh Mody #define CORE_DB_DATA_DEST_SHIFT 0 9203cbc0bd2SRasesh Mody /* aggregative command to CM (use enum db_agg_cmd_sel) */ 921ec94dbc5SRasesh Mody #define CORE_DB_DATA_AGG_CMD_MASK 0x3 922ec94dbc5SRasesh Mody #define CORE_DB_DATA_AGG_CMD_SHIFT 2 9233cbc0bd2SRasesh Mody #define CORE_DB_DATA_BYPASS_EN_MASK 0x1 /* enable QM bypass */ 924ec94dbc5SRasesh Mody #define CORE_DB_DATA_BYPASS_EN_SHIFT 4 925ec94dbc5SRasesh Mody #define CORE_DB_DATA_RESERVED_MASK 0x1 926ec94dbc5SRasesh Mody #define CORE_DB_DATA_RESERVED_SHIFT 5 9273cbc0bd2SRasesh Mody /* aggregative value selection */ 928ec94dbc5SRasesh Mody #define CORE_DB_DATA_AGG_VAL_SEL_MASK 0x3 929ec94dbc5SRasesh Mody #define CORE_DB_DATA_AGG_VAL_SEL_SHIFT 6 9303cbc0bd2SRasesh Mody /* bit for every DQ counter flags in CM context that DQ can increment */ 931ec94dbc5SRasesh Mody u8 agg_flags; 932ec94dbc5SRasesh Mody __le16 spq_prod; 933ec94dbc5SRasesh Mody }; 934ec94dbc5SRasesh Mody 935ec94dbc5SRasesh Mody /* Enum of doorbell aggregative command selection */ 936ec94dbc5SRasesh Mody enum db_agg_cmd_sel { 9373cbc0bd2SRasesh Mody DB_AGG_CMD_NOP /* No operation */, 9383cbc0bd2SRasesh Mody DB_AGG_CMD_SET /* Set the value */, 9393cbc0bd2SRasesh Mody DB_AGG_CMD_ADD /* Add the value */, 9403cbc0bd2SRasesh Mody DB_AGG_CMD_MAX /* Set max of current and new value */, 941ec94dbc5SRasesh Mody MAX_DB_AGG_CMD_SEL 942ec94dbc5SRasesh Mody }; 943ec94dbc5SRasesh Mody 944ec94dbc5SRasesh Mody /* Enum of doorbell destination */ 945ec94dbc5SRasesh Mody enum db_dest { 9463cbc0bd2SRasesh Mody DB_DEST_XCM /* TX doorbell to XCM */, 9473cbc0bd2SRasesh Mody DB_DEST_UCM /* RX doorbell to UCM */, 9483cbc0bd2SRasesh Mody DB_DEST_TCM /* RX doorbell to TCM */, 949ec94dbc5SRasesh Mody DB_NUM_DESTINATIONS, 950ec94dbc5SRasesh Mody MAX_DB_DEST 951ec94dbc5SRasesh Mody }; 952ec94dbc5SRasesh Mody 9533cbc0bd2SRasesh Mody 9543cbc0bd2SRasesh Mody /* 9553cbc0bd2SRasesh Mody * Enum of doorbell DPM types 9563cbc0bd2SRasesh Mody */ 9573cbc0bd2SRasesh Mody enum db_dpm_type { 9583cbc0bd2SRasesh Mody DPM_LEGACY /* Legacy DPM- to Xstorm RAM */, 959806474a6SRasesh Mody DPM_RDMA /* RDMA DPM (only RoCE in E4) - to NIG */, 9603cbc0bd2SRasesh Mody /* L2 DPM inline- to PBF, with packet data on doorbell */ 9613cbc0bd2SRasesh Mody DPM_L2_INLINE, 9623cbc0bd2SRasesh Mody DPM_L2_BD /* L2 DPM with BD- to PBF, with TX BD data on doorbell */, 9633cbc0bd2SRasesh Mody MAX_DB_DPM_TYPE 9643cbc0bd2SRasesh Mody }; 9653cbc0bd2SRasesh Mody 9663cbc0bd2SRasesh Mody /* 9673cbc0bd2SRasesh Mody * Structure for doorbell data, in L2 DPM mode, for the first doorbell in a DPM 9683cbc0bd2SRasesh Mody * burst 9693cbc0bd2SRasesh Mody */ 9703cbc0bd2SRasesh Mody struct db_l2_dpm_data { 9713cbc0bd2SRasesh Mody __le16 icid /* internal CID */; 9723cbc0bd2SRasesh Mody __le16 bd_prod /* bd producer value to update */; 9733cbc0bd2SRasesh Mody __le32 params; 9743cbc0bd2SRasesh Mody /* Size in QWORD-s of the DPM burst */ 9753cbc0bd2SRasesh Mody #define DB_L2_DPM_DATA_SIZE_MASK 0x3F 9763cbc0bd2SRasesh Mody #define DB_L2_DPM_DATA_SIZE_SHIFT 0 9773cbc0bd2SRasesh Mody /* Type of DPM transaction (DPM_L2_INLINE or DPM_L2_BD) (use enum db_dpm_type) 9783cbc0bd2SRasesh Mody */ 9793cbc0bd2SRasesh Mody #define DB_L2_DPM_DATA_DPM_TYPE_MASK 0x3 9803cbc0bd2SRasesh Mody #define DB_L2_DPM_DATA_DPM_TYPE_SHIFT 6 9813cbc0bd2SRasesh Mody #define DB_L2_DPM_DATA_NUM_BDS_MASK 0xFF /* number of BD-s */ 9823cbc0bd2SRasesh Mody #define DB_L2_DPM_DATA_NUM_BDS_SHIFT 8 9833cbc0bd2SRasesh Mody /* size of the packet to be transmitted in bytes */ 9843cbc0bd2SRasesh Mody #define DB_L2_DPM_DATA_PKT_SIZE_MASK 0x7FF 9853cbc0bd2SRasesh Mody #define DB_L2_DPM_DATA_PKT_SIZE_SHIFT 16 9863cbc0bd2SRasesh Mody #define DB_L2_DPM_DATA_RESERVED0_MASK 0x1 9873cbc0bd2SRasesh Mody #define DB_L2_DPM_DATA_RESERVED0_SHIFT 27 9883cbc0bd2SRasesh Mody /* In DPM_L2_BD mode: the number of SGE-s */ 9893cbc0bd2SRasesh Mody #define DB_L2_DPM_DATA_SGE_NUM_MASK 0x7 9903cbc0bd2SRasesh Mody #define DB_L2_DPM_DATA_SGE_NUM_SHIFT 28 9912e2f392bSRasesh Mody /* Flag indicating whether to enable GFS search */ 9923cbc0bd2SRasesh Mody #define DB_L2_DPM_DATA_RESERVED1_MASK 0x1 9933cbc0bd2SRasesh Mody #define DB_L2_DPM_DATA_RESERVED1_SHIFT 31 9943cbc0bd2SRasesh Mody }; 9953cbc0bd2SRasesh Mody 9963cbc0bd2SRasesh Mody /* 9973cbc0bd2SRasesh Mody * Structure for SGE in a DPM doorbell of type DPM_L2_BD 9983cbc0bd2SRasesh Mody */ 9993cbc0bd2SRasesh Mody struct db_l2_dpm_sge { 10003cbc0bd2SRasesh Mody struct regpair addr /* Single continuous buffer */; 10013cbc0bd2SRasesh Mody __le16 nbytes /* Number of bytes in this BD. */; 10023cbc0bd2SRasesh Mody __le16 bitfields; 10033cbc0bd2SRasesh Mody /* The TPH STAG index value */ 10043cbc0bd2SRasesh Mody #define DB_L2_DPM_SGE_TPH_ST_INDEX_MASK 0x1FF 10053cbc0bd2SRasesh Mody #define DB_L2_DPM_SGE_TPH_ST_INDEX_SHIFT 0 10063cbc0bd2SRasesh Mody #define DB_L2_DPM_SGE_RESERVED0_MASK 0x3 10073cbc0bd2SRasesh Mody #define DB_L2_DPM_SGE_RESERVED0_SHIFT 9 10083cbc0bd2SRasesh Mody /* Indicate if ST hint is requested or not */ 10093cbc0bd2SRasesh Mody #define DB_L2_DPM_SGE_ST_VALID_MASK 0x1 10103cbc0bd2SRasesh Mody #define DB_L2_DPM_SGE_ST_VALID_SHIFT 11 10113cbc0bd2SRasesh Mody #define DB_L2_DPM_SGE_RESERVED1_MASK 0xF 10123cbc0bd2SRasesh Mody #define DB_L2_DPM_SGE_RESERVED1_SHIFT 12 10133cbc0bd2SRasesh Mody __le32 reserved2; 10143cbc0bd2SRasesh Mody }; 10153cbc0bd2SRasesh Mody 1016ec94dbc5SRasesh Mody /* Structure for doorbell address, in legacy mode */ 1017ec94dbc5SRasesh Mody struct db_legacy_addr { 1018ec94dbc5SRasesh Mody __le32 addr; 1019ec94dbc5SRasesh Mody #define DB_LEGACY_ADDR_RESERVED0_MASK 0x3 1020ec94dbc5SRasesh Mody #define DB_LEGACY_ADDR_RESERVED0_SHIFT 0 10213cbc0bd2SRasesh Mody /* doorbell extraction mode specifier- 0 if not used */ 1022ec94dbc5SRasesh Mody #define DB_LEGACY_ADDR_DEMS_MASK 0x7 1023ec94dbc5SRasesh Mody #define DB_LEGACY_ADDR_DEMS_SHIFT 2 10243cbc0bd2SRasesh Mody #define DB_LEGACY_ADDR_ICID_MASK 0x7FFFFFF /* internal CID */ 1025ec94dbc5SRasesh Mody #define DB_LEGACY_ADDR_ICID_SHIFT 5 1026ec94dbc5SRasesh Mody }; 1027ec94dbc5SRasesh Mody 10283cbc0bd2SRasesh Mody /* 10293cbc0bd2SRasesh Mody * Structure for doorbell address, in PWM mode 10303cbc0bd2SRasesh Mody */ 10313cbc0bd2SRasesh Mody struct db_pwm_addr { 10323cbc0bd2SRasesh Mody __le32 addr; 10333cbc0bd2SRasesh Mody #define DB_PWM_ADDR_RESERVED0_MASK 0x7 10343cbc0bd2SRasesh Mody #define DB_PWM_ADDR_RESERVED0_SHIFT 0 10353cbc0bd2SRasesh Mody /* Offset in PWM address space */ 10363cbc0bd2SRasesh Mody #define DB_PWM_ADDR_OFFSET_MASK 0x7F 10373cbc0bd2SRasesh Mody #define DB_PWM_ADDR_OFFSET_SHIFT 3 10383cbc0bd2SRasesh Mody #define DB_PWM_ADDR_WID_MASK 0x3 /* Window ID */ 10393cbc0bd2SRasesh Mody #define DB_PWM_ADDR_WID_SHIFT 10 10403cbc0bd2SRasesh Mody #define DB_PWM_ADDR_DPI_MASK 0xFFFF /* Doorbell page ID */ 10413cbc0bd2SRasesh Mody #define DB_PWM_ADDR_DPI_SHIFT 12 10423cbc0bd2SRasesh Mody #define DB_PWM_ADDR_RESERVED1_MASK 0xF 10433cbc0bd2SRasesh Mody #define DB_PWM_ADDR_RESERVED1_SHIFT 28 10443cbc0bd2SRasesh Mody }; 10453cbc0bd2SRasesh Mody 10463cbc0bd2SRasesh Mody /* 10477ed1cd53SRasesh Mody * Structure for doorbell address, in legacy mode, without DEMS 10487ed1cd53SRasesh Mody */ 10497ed1cd53SRasesh Mody struct db_legacy_wo_dems_addr { 10507ed1cd53SRasesh Mody __le32 addr; 10517ed1cd53SRasesh Mody #define DB_LEGACY_WO_DEMS_ADDR_RESERVED0_MASK 0x3 10527ed1cd53SRasesh Mody #define DB_LEGACY_WO_DEMS_ADDR_RESERVED0_SHIFT 0 10537ed1cd53SRasesh Mody #define DB_LEGACY_WO_DEMS_ADDR_ICID_MASK 0x3FFFFFFF /* internal CID */ 10547ed1cd53SRasesh Mody #define DB_LEGACY_WO_DEMS_ADDR_ICID_SHIFT 2 10557ed1cd53SRasesh Mody }; 10567ed1cd53SRasesh Mody 10577ed1cd53SRasesh Mody 10587ed1cd53SRasesh Mody /* 1059806474a6SRasesh Mody * Parameters to RDMA firmware, passed in EDPM doorbell 10603cbc0bd2SRasesh Mody */ 1061806474a6SRasesh Mody struct db_rdma_dpm_params { 10623cbc0bd2SRasesh Mody __le32 params; 10633cbc0bd2SRasesh Mody /* Size in QWORD-s of the DPM burst */ 1064806474a6SRasesh Mody #define DB_RDMA_DPM_PARAMS_SIZE_MASK 0x3F 1065806474a6SRasesh Mody #define DB_RDMA_DPM_PARAMS_SIZE_SHIFT 0 1066806474a6SRasesh Mody /* Type of DPM transacation (DPM_RDMA) (use enum db_dpm_type) */ 1067806474a6SRasesh Mody #define DB_RDMA_DPM_PARAMS_DPM_TYPE_MASK 0x3 1068806474a6SRasesh Mody #define DB_RDMA_DPM_PARAMS_DPM_TYPE_SHIFT 6 1069806474a6SRasesh Mody /* opcode for RDMA operation */ 1070806474a6SRasesh Mody #define DB_RDMA_DPM_PARAMS_OPCODE_MASK 0xFF 1071806474a6SRasesh Mody #define DB_RDMA_DPM_PARAMS_OPCODE_SHIFT 8 10723cbc0bd2SRasesh Mody /* the size of the WQE payload in bytes */ 1073806474a6SRasesh Mody #define DB_RDMA_DPM_PARAMS_WQE_SIZE_MASK 0x7FF 1074806474a6SRasesh Mody #define DB_RDMA_DPM_PARAMS_WQE_SIZE_SHIFT 16 1075806474a6SRasesh Mody #define DB_RDMA_DPM_PARAMS_RESERVED0_MASK 0x1 1076806474a6SRasesh Mody #define DB_RDMA_DPM_PARAMS_RESERVED0_SHIFT 27 10773c361686SRasesh Mody /* RoCE ack request (will be set 1) */ 10783c361686SRasesh Mody #define DB_RDMA_DPM_PARAMS_ACK_REQUEST_MASK 0x1 10793c361686SRasesh Mody #define DB_RDMA_DPM_PARAMS_ACK_REQUEST_SHIFT 28 1080806474a6SRasesh Mody #define DB_RDMA_DPM_PARAMS_S_FLG_MASK 0x1 /* RoCE S flag */ 1081806474a6SRasesh Mody #define DB_RDMA_DPM_PARAMS_S_FLG_SHIFT 29 10823c361686SRasesh Mody /* RoCE completion flag for FW use */ 10833c361686SRasesh Mody #define DB_RDMA_DPM_PARAMS_COMPLETION_FLG_MASK 0x1 10843c361686SRasesh Mody #define DB_RDMA_DPM_PARAMS_COMPLETION_FLG_SHIFT 30 10852e2f392bSRasesh Mody /* Connection type is iWARP */ 10862e2f392bSRasesh Mody #define DB_RDMA_DPM_PARAMS_CONN_TYPE_IS_IWARP_MASK 0x1 10872e2f392bSRasesh Mody #define DB_RDMA_DPM_PARAMS_CONN_TYPE_IS_IWARP_SHIFT 31 10883cbc0bd2SRasesh Mody }; 10893cbc0bd2SRasesh Mody 10903cbc0bd2SRasesh Mody /* 10917ed1cd53SRasesh Mody * Parameters to RDMA firmware, passed in EDPM doorbell 10927ed1cd53SRasesh Mody */ 10937ed1cd53SRasesh Mody struct db_rdma_24b_icid_dpm_params { 10947ed1cd53SRasesh Mody __le32 params; 10957ed1cd53SRasesh Mody /* Size in QWORD-s of the DPM burst */ 10967ed1cd53SRasesh Mody #define DB_RDMA_24B_ICID_DPM_PARAMS_SIZE_MASK 0x3F 10977ed1cd53SRasesh Mody #define DB_RDMA_24B_ICID_DPM_PARAMS_SIZE_SHIFT 0 10987ed1cd53SRasesh Mody /* Type of DPM transacation (DPM_RDMA) (use enum db_dpm_type) */ 10997ed1cd53SRasesh Mody #define DB_RDMA_24B_ICID_DPM_PARAMS_DPM_TYPE_MASK 0x3 11007ed1cd53SRasesh Mody #define DB_RDMA_24B_ICID_DPM_PARAMS_DPM_TYPE_SHIFT 6 11017ed1cd53SRasesh Mody /* opcode for RDMA operation */ 11027ed1cd53SRasesh Mody #define DB_RDMA_24B_ICID_DPM_PARAMS_OPCODE_MASK 0xFF 11037ed1cd53SRasesh Mody #define DB_RDMA_24B_ICID_DPM_PARAMS_OPCODE_SHIFT 8 11047ed1cd53SRasesh Mody /* ICID extension */ 11057ed1cd53SRasesh Mody #define DB_RDMA_24B_ICID_DPM_PARAMS_ICID_EXT_MASK 0xFF 11067ed1cd53SRasesh Mody #define DB_RDMA_24B_ICID_DPM_PARAMS_ICID_EXT_SHIFT 16 11077ed1cd53SRasesh Mody /* Number of invalid bytes in last QWROD of the DPM transaction */ 11087ed1cd53SRasesh Mody #define DB_RDMA_24B_ICID_DPM_PARAMS_INV_BYTE_CNT_MASK 0x7 11097ed1cd53SRasesh Mody #define DB_RDMA_24B_ICID_DPM_PARAMS_INV_BYTE_CNT_SHIFT 24 11107ed1cd53SRasesh Mody /* Flag indicating 24b icid mode is enabled */ 11117ed1cd53SRasesh Mody #define DB_RDMA_24B_ICID_DPM_PARAMS_EXT_ICID_MODE_EN_MASK 0x1 11127ed1cd53SRasesh Mody #define DB_RDMA_24B_ICID_DPM_PARAMS_EXT_ICID_MODE_EN_SHIFT 27 11137ed1cd53SRasesh Mody /* RoCE completion flag */ 11147ed1cd53SRasesh Mody #define DB_RDMA_24B_ICID_DPM_PARAMS_COMPLETION_FLG_MASK 0x1 11157ed1cd53SRasesh Mody #define DB_RDMA_24B_ICID_DPM_PARAMS_COMPLETION_FLG_SHIFT 28 11167ed1cd53SRasesh Mody /* RoCE S flag */ 11177ed1cd53SRasesh Mody #define DB_RDMA_24B_ICID_DPM_PARAMS_S_FLG_MASK 0x1 11187ed1cd53SRasesh Mody #define DB_RDMA_24B_ICID_DPM_PARAMS_S_FLG_SHIFT 29 11197ed1cd53SRasesh Mody #define DB_RDMA_24B_ICID_DPM_PARAMS_RESERVED1_MASK 0x1 11207ed1cd53SRasesh Mody #define DB_RDMA_24B_ICID_DPM_PARAMS_RESERVED1_SHIFT 30 11217ed1cd53SRasesh Mody /* Connection type is iWARP */ 11227ed1cd53SRasesh Mody #define DB_RDMA_24B_ICID_DPM_PARAMS_CONN_TYPE_IS_IWARP_MASK 0x1 11237ed1cd53SRasesh Mody #define DB_RDMA_24B_ICID_DPM_PARAMS_CONN_TYPE_IS_IWARP_SHIFT 31 11247ed1cd53SRasesh Mody }; 11257ed1cd53SRasesh Mody 11267ed1cd53SRasesh Mody 11277ed1cd53SRasesh Mody /* 1128806474a6SRasesh Mody * Structure for doorbell data, in RDMA DPM mode, for the first doorbell in a 11293cbc0bd2SRasesh Mody * DPM burst 11303cbc0bd2SRasesh Mody */ 1131806474a6SRasesh Mody struct db_rdma_dpm_data { 11323cbc0bd2SRasesh Mody __le16 icid /* internal CID */; 11333cbc0bd2SRasesh Mody __le16 prod_val /* aggregated value to update */; 1134806474a6SRasesh Mody /* parameters passed to RDMA firmware */ 1135806474a6SRasesh Mody struct db_rdma_dpm_params params; 11363cbc0bd2SRasesh Mody }; 11373cbc0bd2SRasesh Mody 1138ec94dbc5SRasesh Mody /* Igu interrupt command */ 1139ec94dbc5SRasesh Mody enum igu_int_cmd { 1140ec94dbc5SRasesh Mody IGU_INT_ENABLE = 0, 1141ec94dbc5SRasesh Mody IGU_INT_DISABLE = 1, 1142ec94dbc5SRasesh Mody IGU_INT_NOP = 2, 1143ec94dbc5SRasesh Mody IGU_INT_NOP2 = 3, 1144ec94dbc5SRasesh Mody MAX_IGU_INT_CMD 1145ec94dbc5SRasesh Mody }; 1146ec94dbc5SRasesh Mody 1147ec94dbc5SRasesh Mody /* IGU producer or consumer update command */ 1148ec94dbc5SRasesh Mody struct igu_prod_cons_update { 11493cbc0bd2SRasesh Mody __le32 sb_id_and_flags; 1150ec94dbc5SRasesh Mody #define IGU_PROD_CONS_UPDATE_SB_INDEX_MASK 0xFFFFFF 1151ec94dbc5SRasesh Mody #define IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT 0 1152ec94dbc5SRasesh Mody #define IGU_PROD_CONS_UPDATE_UPDATE_FLAG_MASK 0x1 1153ec94dbc5SRasesh Mody #define IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT 24 11543cbc0bd2SRasesh Mody /* interrupt enable/disable/nop (use enum igu_int_cmd) */ 1155ec94dbc5SRasesh Mody #define IGU_PROD_CONS_UPDATE_ENABLE_INT_MASK 0x3 1156ec94dbc5SRasesh Mody #define IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT 25 11573cbc0bd2SRasesh Mody /* (use enum igu_seg_access) */ 1158ec94dbc5SRasesh Mody #define IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_MASK 0x1 1159ec94dbc5SRasesh Mody #define IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT 27 1160ec94dbc5SRasesh Mody #define IGU_PROD_CONS_UPDATE_TIMER_MASK_MASK 0x1 1161ec94dbc5SRasesh Mody #define IGU_PROD_CONS_UPDATE_TIMER_MASK_SHIFT 28 1162ec94dbc5SRasesh Mody #define IGU_PROD_CONS_UPDATE_RESERVED0_MASK 0x3 1163ec94dbc5SRasesh Mody #define IGU_PROD_CONS_UPDATE_RESERVED0_SHIFT 29 11643cbc0bd2SRasesh Mody /* must always be set cleared (use enum command_type_bit) */ 1165ec94dbc5SRasesh Mody #define IGU_PROD_CONS_UPDATE_COMMAND_TYPE_MASK 0x1 1166ec94dbc5SRasesh Mody #define IGU_PROD_CONS_UPDATE_COMMAND_TYPE_SHIFT 31 11673cbc0bd2SRasesh Mody __le32 reserved1; 1168ec94dbc5SRasesh Mody }; 1169ec94dbc5SRasesh Mody 1170ec94dbc5SRasesh Mody /* Igu segments access for default status block only */ 1171ec94dbc5SRasesh Mody enum igu_seg_access { 1172ec94dbc5SRasesh Mody IGU_SEG_ACCESS_REG = 0, 1173ec94dbc5SRasesh Mody IGU_SEG_ACCESS_ATTN = 1, 1174ec94dbc5SRasesh Mody MAX_IGU_SEG_ACCESS 1175ec94dbc5SRasesh Mody }; 1176ec94dbc5SRasesh Mody 11773cbc0bd2SRasesh Mody 11783cbc0bd2SRasesh Mody /* 11793cbc0bd2SRasesh Mody * Enumeration for L3 type field of parsing_and_err_flags_union. L3Type: 11803cbc0bd2SRasesh Mody * 0 - unknown (not ip) ,1 - Ipv4, 2 - Ipv6 (this field can be filled according 11813cbc0bd2SRasesh Mody * to the last-ethertype) 11823cbc0bd2SRasesh Mody */ 11833cbc0bd2SRasesh Mody enum l3_type { 118440cf1e75SRasesh Mody e_l3_type_unknown, 118540cf1e75SRasesh Mody e_l3_type_ipv4, 118640cf1e75SRasesh Mody e_l3_type_ipv6, 11873cbc0bd2SRasesh Mody MAX_L3_TYPE 11883cbc0bd2SRasesh Mody }; 11893cbc0bd2SRasesh Mody 11903cbc0bd2SRasesh Mody 11913cbc0bd2SRasesh Mody /* 11923cbc0bd2SRasesh Mody * Enumeration for l4Protocol field of parsing_and_err_flags_union. L4-protocol 11933cbc0bd2SRasesh Mody * 0 - none, 1 - TCP, 2- UDP. if the packet is IPv4 fragment, and its not the 11943cbc0bd2SRasesh Mody * first fragment, the protocol-type should be set to none. 11953cbc0bd2SRasesh Mody */ 11963cbc0bd2SRasesh Mody enum l4_protocol { 119740cf1e75SRasesh Mody e_l4_protocol_none, 119840cf1e75SRasesh Mody e_l4_protocol_tcp, 119940cf1e75SRasesh Mody e_l4_protocol_udp, 12003cbc0bd2SRasesh Mody MAX_L4_PROTOCOL 12013cbc0bd2SRasesh Mody }; 12023cbc0bd2SRasesh Mody 12033cbc0bd2SRasesh Mody 12043cbc0bd2SRasesh Mody /* 12053cbc0bd2SRasesh Mody * Parsing and error flags field. 12063cbc0bd2SRasesh Mody */ 1207ec94dbc5SRasesh Mody struct parsing_and_err_flags { 1208ec94dbc5SRasesh Mody __le16 flags; 12093cbc0bd2SRasesh Mody /* L3Type: 0 - unknown (not ip) ,1 - Ipv4, 2 - Ipv6 (this field can be filled 12103cbc0bd2SRasesh Mody * according to the last-ethertype) (use enum l3_type) 12113cbc0bd2SRasesh Mody */ 1212ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_L3TYPE_MASK 0x3 1213ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_L3TYPE_SHIFT 0 12143cbc0bd2SRasesh Mody /* L4-protocol 0 - none, 1 - TCP, 2- UDP. if the packet is IPv4 fragment, and 12153cbc0bd2SRasesh Mody * its not the first fragment, the protocol-type should be set to none. 12163cbc0bd2SRasesh Mody * (use enum l4_protocol) 12173cbc0bd2SRasesh Mody */ 1218ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_L4PROTOCOL_MASK 0x3 1219ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_L4PROTOCOL_SHIFT 2 12203cbc0bd2SRasesh Mody /* Set if the packet is IPv4 fragment. */ 1221ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_IPV4FRAG_MASK 0x1 1222ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_IPV4FRAG_SHIFT 4 12233cbc0bd2SRasesh Mody /* Set if VLAN tag exists. Invalid if tunnel type are IP GRE or IP GENEVE. */ 1224ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_TAG8021QEXIST_MASK 0x1 1225ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_TAG8021QEXIST_SHIFT 5 12263cbc0bd2SRasesh Mody /* Set if L4 checksum was calculated. */ 1227ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_L4CHKSMWASCALCULATED_MASK 0x1 1228ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_L4CHKSMWASCALCULATED_SHIFT 6 12293cbc0bd2SRasesh Mody /* Set for PTP packet. */ 1230ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_TIMESYNCPKT_MASK 0x1 1231ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_TIMESYNCPKT_SHIFT 7 12323cbc0bd2SRasesh Mody /* Set if PTP timestamp recorded. */ 1233ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_TIMESTAMPRECORDED_MASK 0x1 1234ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_TIMESTAMPRECORDED_SHIFT 8 12353cbc0bd2SRasesh Mody /* Set if either version-mismatch or hdr-len-error or ipv4-cksm is set or ipv6 12363cbc0bd2SRasesh Mody * ver mismatch 12373cbc0bd2SRasesh Mody */ 1238ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_IPHDRERROR_MASK 0x1 1239ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_IPHDRERROR_SHIFT 9 12403cbc0bd2SRasesh Mody /* Set if L4 checksum validation failed. Valid only if L4 checksum was 12413cbc0bd2SRasesh Mody * calculated. 12423cbc0bd2SRasesh Mody */ 1243ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_L4CHKSMERROR_MASK 0x1 1244ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_L4CHKSMERROR_SHIFT 10 12453cbc0bd2SRasesh Mody /* Set if GRE/VXLAN/GENEVE tunnel detected. */ 1246ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_TUNNELEXIST_MASK 0x1 1247ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_TUNNELEXIST_SHIFT 11 12483cbc0bd2SRasesh Mody /* Set if VLAN tag exists in tunnel header. */ 1249ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_TUNNEL8021QTAGEXIST_MASK 0x1 1250ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_TUNNEL8021QTAGEXIST_SHIFT 12 12513cbc0bd2SRasesh Mody /* Set if either tunnel-ipv4-version-mismatch or tunnel-ipv4-hdr-len-error or 12523cbc0bd2SRasesh Mody * tunnel-ipv4-cksm is set or tunneling ipv6 ver mismatch 12533cbc0bd2SRasesh Mody */ 1254ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_TUNNELIPHDRERROR_MASK 0x1 1255ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_TUNNELIPHDRERROR_SHIFT 13 12563cbc0bd2SRasesh Mody /* Set if GRE or VXLAN/GENEVE UDP checksum was calculated. */ 1257ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMWASCALCULATED_MASK 0x1 1258ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMWASCALCULATED_SHIFT 14 12593cbc0bd2SRasesh Mody /* Set if tunnel L4 checksum validation failed. Valid only if tunnel L4 checksum 12603cbc0bd2SRasesh Mody * was calculated. 12613cbc0bd2SRasesh Mody */ 1262ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMERROR_MASK 0x1 1263ec94dbc5SRasesh Mody #define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMERROR_SHIFT 15 1264ec94dbc5SRasesh Mody }; 1265ec94dbc5SRasesh Mody 12663cbc0bd2SRasesh Mody 12673cbc0bd2SRasesh Mody /* 1268806474a6SRasesh Mody * Parsing error flags bitmap. 1269806474a6SRasesh Mody */ 1270806474a6SRasesh Mody struct parsing_err_flags { 1271806474a6SRasesh Mody __le16 flags; 1272806474a6SRasesh Mody /* MAC error indication */ 1273806474a6SRasesh Mody #define PARSING_ERR_FLAGS_MAC_ERROR_MASK 0x1 1274806474a6SRasesh Mody #define PARSING_ERR_FLAGS_MAC_ERROR_SHIFT 0 1275806474a6SRasesh Mody /* truncation error indication */ 1276806474a6SRasesh Mody #define PARSING_ERR_FLAGS_TRUNC_ERROR_MASK 0x1 1277806474a6SRasesh Mody #define PARSING_ERR_FLAGS_TRUNC_ERROR_SHIFT 1 1278806474a6SRasesh Mody /* packet too small indication */ 1279806474a6SRasesh Mody #define PARSING_ERR_FLAGS_PKT_TOO_SMALL_MASK 0x1 1280806474a6SRasesh Mody #define PARSING_ERR_FLAGS_PKT_TOO_SMALL_SHIFT 2 1281806474a6SRasesh Mody /* Header Missing Tag */ 1282806474a6SRasesh Mody #define PARSING_ERR_FLAGS_ANY_HDR_MISSING_TAG_MASK 0x1 1283806474a6SRasesh Mody #define PARSING_ERR_FLAGS_ANY_HDR_MISSING_TAG_SHIFT 3 1284806474a6SRasesh Mody /* from frame cracker output */ 1285806474a6SRasesh Mody #define PARSING_ERR_FLAGS_ANY_HDR_IP_VER_MISMTCH_MASK 0x1 1286806474a6SRasesh Mody #define PARSING_ERR_FLAGS_ANY_HDR_IP_VER_MISMTCH_SHIFT 4 1287806474a6SRasesh Mody /* from frame cracker output */ 1288806474a6SRasesh Mody #define PARSING_ERR_FLAGS_ANY_HDR_IP_V4_HDR_LEN_TOO_SMALL_MASK 0x1 1289806474a6SRasesh Mody #define PARSING_ERR_FLAGS_ANY_HDR_IP_V4_HDR_LEN_TOO_SMALL_SHIFT 5 1290806474a6SRasesh Mody /* set this error if: 1. total-len is smaller than hdr-len 2. total-ip-len 1291806474a6SRasesh Mody * indicates number that is bigger than real packet length 3. tunneling: 1292806474a6SRasesh Mody * total-ip-length of the outer header points to offset that is smaller than 1293806474a6SRasesh Mody * the one pointed to by the total-ip-len of the inner hdr. 1294806474a6SRasesh Mody */ 1295806474a6SRasesh Mody #define PARSING_ERR_FLAGS_ANY_HDR_IP_BAD_TOTAL_LEN_MASK 0x1 1296806474a6SRasesh Mody #define PARSING_ERR_FLAGS_ANY_HDR_IP_BAD_TOTAL_LEN_SHIFT 6 1297806474a6SRasesh Mody /* from frame cracker output */ 1298806474a6SRasesh Mody #define PARSING_ERR_FLAGS_IP_V4_CHKSM_ERROR_MASK 0x1 1299806474a6SRasesh Mody #define PARSING_ERR_FLAGS_IP_V4_CHKSM_ERROR_SHIFT 7 1300806474a6SRasesh Mody /* from frame cracker output. for either TCP or UDP */ 1301806474a6SRasesh Mody #define PARSING_ERR_FLAGS_ANY_HDR_L4_IP_LEN_MISMTCH_MASK 0x1 1302806474a6SRasesh Mody #define PARSING_ERR_FLAGS_ANY_HDR_L4_IP_LEN_MISMTCH_SHIFT 8 1303806474a6SRasesh Mody /* from frame cracker output */ 1304806474a6SRasesh Mody #define PARSING_ERR_FLAGS_ZERO_UDP_IP_V6_CHKSM_MASK 0x1 1305806474a6SRasesh Mody #define PARSING_ERR_FLAGS_ZERO_UDP_IP_V6_CHKSM_SHIFT 9 1306806474a6SRasesh Mody /* cksm calculated and value isn't 0xffff or L4-cksm-wasnt-calculated for any 1307806474a6SRasesh Mody * reason, like: udp/ipv4 checksum is 0 etc. 1308806474a6SRasesh Mody */ 1309806474a6SRasesh Mody #define PARSING_ERR_FLAGS_INNER_L4_CHKSM_ERROR_MASK 0x1 1310806474a6SRasesh Mody #define PARSING_ERR_FLAGS_INNER_L4_CHKSM_ERROR_SHIFT 10 1311806474a6SRasesh Mody /* from frame cracker output */ 1312806474a6SRasesh Mody #define PARSING_ERR_FLAGS_ANY_HDR_ZERO_TTL_OR_HOP_LIM_MASK 0x1 1313806474a6SRasesh Mody #define PARSING_ERR_FLAGS_ANY_HDR_ZERO_TTL_OR_HOP_LIM_SHIFT 11 1314806474a6SRasesh Mody /* from frame cracker output */ 1315806474a6SRasesh Mody #define PARSING_ERR_FLAGS_NON_8021Q_TAG_EXISTS_IN_BOTH_HDRS_MASK 0x1 1316806474a6SRasesh Mody #define PARSING_ERR_FLAGS_NON_8021Q_TAG_EXISTS_IN_BOTH_HDRS_SHIFT 12 1317806474a6SRasesh Mody /* set if geneve option size was over 32 byte */ 1318806474a6SRasesh Mody #define PARSING_ERR_FLAGS_GENEVE_OPTION_OVERSIZED_MASK 0x1 1319806474a6SRasesh Mody #define PARSING_ERR_FLAGS_GENEVE_OPTION_OVERSIZED_SHIFT 13 1320806474a6SRasesh Mody /* from frame cracker output */ 1321806474a6SRasesh Mody #define PARSING_ERR_FLAGS_TUNNEL_IP_V4_CHKSM_ERROR_MASK 0x1 1322806474a6SRasesh Mody #define PARSING_ERR_FLAGS_TUNNEL_IP_V4_CHKSM_ERROR_SHIFT 14 1323806474a6SRasesh Mody /* from frame cracker output */ 1324806474a6SRasesh Mody #define PARSING_ERR_FLAGS_TUNNEL_L4_CHKSM_ERROR_MASK 0x1 1325806474a6SRasesh Mody #define PARSING_ERR_FLAGS_TUNNEL_L4_CHKSM_ERROR_SHIFT 15 1326806474a6SRasesh Mody }; 1327806474a6SRasesh Mody 1328806474a6SRasesh Mody 1329806474a6SRasesh Mody /* 13303cbc0bd2SRasesh Mody * Pb context 13313cbc0bd2SRasesh Mody */ 13323cbc0bd2SRasesh Mody struct pb_context { 13333cbc0bd2SRasesh Mody __le32 crc[4]; 13343cbc0bd2SRasesh Mody }; 13353cbc0bd2SRasesh Mody 1336ec94dbc5SRasesh Mody /* Concrete Function ID. */ 1337ec94dbc5SRasesh Mody struct pxp_concrete_fid { 1338ec94dbc5SRasesh Mody __le16 fid; 13393cbc0bd2SRasesh Mody #define PXP_CONCRETE_FID_PFID_MASK 0xF /* Parent PFID */ 1340ec94dbc5SRasesh Mody #define PXP_CONCRETE_FID_PFID_SHIFT 0 13413cbc0bd2SRasesh Mody #define PXP_CONCRETE_FID_PORT_MASK 0x3 /* port number */ 1342ec94dbc5SRasesh Mody #define PXP_CONCRETE_FID_PORT_SHIFT 4 13433cbc0bd2SRasesh Mody #define PXP_CONCRETE_FID_PATH_MASK 0x1 /* path number */ 1344ec94dbc5SRasesh Mody #define PXP_CONCRETE_FID_PATH_SHIFT 6 1345ec94dbc5SRasesh Mody #define PXP_CONCRETE_FID_VFVALID_MASK 0x1 1346ec94dbc5SRasesh Mody #define PXP_CONCRETE_FID_VFVALID_SHIFT 7 1347ec94dbc5SRasesh Mody #define PXP_CONCRETE_FID_VFID_MASK 0xFF 1348ec94dbc5SRasesh Mody #define PXP_CONCRETE_FID_VFID_SHIFT 8 1349ec94dbc5SRasesh Mody }; 1350ec94dbc5SRasesh Mody 1351ec94dbc5SRasesh Mody struct pxp_pretend_concrete_fid { 1352ec94dbc5SRasesh Mody __le16 fid; 1353ec94dbc5SRasesh Mody #define PXP_PRETEND_CONCRETE_FID_PFID_MASK 0xF 1354ec94dbc5SRasesh Mody #define PXP_PRETEND_CONCRETE_FID_PFID_SHIFT 0 1355ec94dbc5SRasesh Mody #define PXP_PRETEND_CONCRETE_FID_RESERVED_MASK 0x7 1356ec94dbc5SRasesh Mody #define PXP_PRETEND_CONCRETE_FID_RESERVED_SHIFT 4 1357ec94dbc5SRasesh Mody #define PXP_PRETEND_CONCRETE_FID_VFVALID_MASK 0x1 1358ec94dbc5SRasesh Mody #define PXP_PRETEND_CONCRETE_FID_VFVALID_SHIFT 7 1359ec94dbc5SRasesh Mody #define PXP_PRETEND_CONCRETE_FID_VFID_MASK 0xFF 1360ec94dbc5SRasesh Mody #define PXP_PRETEND_CONCRETE_FID_VFID_SHIFT 8 1361ec94dbc5SRasesh Mody }; 1362ec94dbc5SRasesh Mody 1363ec94dbc5SRasesh Mody union pxp_pretend_fid { 1364ec94dbc5SRasesh Mody struct pxp_pretend_concrete_fid concrete_fid; 1365ec94dbc5SRasesh Mody __le16 opaque_fid; 1366ec94dbc5SRasesh Mody }; 1367ec94dbc5SRasesh Mody 1368ec94dbc5SRasesh Mody /* Pxp Pretend Command Register. */ 1369ec94dbc5SRasesh Mody struct pxp_pretend_cmd { 1370ec94dbc5SRasesh Mody union pxp_pretend_fid fid; 1371ec94dbc5SRasesh Mody __le16 control; 1372ec94dbc5SRasesh Mody #define PXP_PRETEND_CMD_PATH_MASK 0x1 1373ec94dbc5SRasesh Mody #define PXP_PRETEND_CMD_PATH_SHIFT 0 1374ec94dbc5SRasesh Mody #define PXP_PRETEND_CMD_USE_PORT_MASK 0x1 1375ec94dbc5SRasesh Mody #define PXP_PRETEND_CMD_USE_PORT_SHIFT 1 1376ec94dbc5SRasesh Mody #define PXP_PRETEND_CMD_PORT_MASK 0x3 1377ec94dbc5SRasesh Mody #define PXP_PRETEND_CMD_PORT_SHIFT 2 1378ec94dbc5SRasesh Mody #define PXP_PRETEND_CMD_RESERVED0_MASK 0xF 1379ec94dbc5SRasesh Mody #define PXP_PRETEND_CMD_RESERVED0_SHIFT 4 1380ec94dbc5SRasesh Mody #define PXP_PRETEND_CMD_RESERVED1_MASK 0xF 1381ec94dbc5SRasesh Mody #define PXP_PRETEND_CMD_RESERVED1_SHIFT 8 1382ec94dbc5SRasesh Mody #define PXP_PRETEND_CMD_PRETEND_PATH_MASK 0x1 1383ec94dbc5SRasesh Mody #define PXP_PRETEND_CMD_PRETEND_PATH_SHIFT 12 1384ec94dbc5SRasesh Mody #define PXP_PRETEND_CMD_PRETEND_PORT_MASK 0x1 1385ec94dbc5SRasesh Mody #define PXP_PRETEND_CMD_PRETEND_PORT_SHIFT 13 1386ec94dbc5SRasesh Mody #define PXP_PRETEND_CMD_PRETEND_FUNCTION_MASK 0x1 1387ec94dbc5SRasesh Mody #define PXP_PRETEND_CMD_PRETEND_FUNCTION_SHIFT 14 1388ec94dbc5SRasesh Mody #define PXP_PRETEND_CMD_IS_CONCRETE_MASK 0x1 1389ec94dbc5SRasesh Mody #define PXP_PRETEND_CMD_IS_CONCRETE_SHIFT 15 1390ec94dbc5SRasesh Mody }; 1391ec94dbc5SRasesh Mody 1392ec94dbc5SRasesh Mody /* PTT Record in PXP Admin Window. */ 1393ec94dbc5SRasesh Mody struct pxp_ptt_entry { 1394ec94dbc5SRasesh Mody __le32 offset; 1395ec94dbc5SRasesh Mody #define PXP_PTT_ENTRY_OFFSET_MASK 0x7FFFFF 1396ec94dbc5SRasesh Mody #define PXP_PTT_ENTRY_OFFSET_SHIFT 0 1397ec94dbc5SRasesh Mody #define PXP_PTT_ENTRY_RESERVED0_MASK 0x1FF 1398ec94dbc5SRasesh Mody #define PXP_PTT_ENTRY_RESERVED0_SHIFT 23 1399ec94dbc5SRasesh Mody struct pxp_pretend_cmd pretend; 1400ec94dbc5SRasesh Mody }; 1401ec94dbc5SRasesh Mody 14023cbc0bd2SRasesh Mody 14033cbc0bd2SRasesh Mody /* 14043cbc0bd2SRasesh Mody * VF Zone A Permission Register. 14053cbc0bd2SRasesh Mody */ 14063cbc0bd2SRasesh Mody struct pxp_vf_zone_a_permission { 14073cbc0bd2SRasesh Mody __le32 control; 14083cbc0bd2SRasesh Mody #define PXP_VF_ZONE_A_PERMISSION_VFID_MASK 0xFF 14093cbc0bd2SRasesh Mody #define PXP_VF_ZONE_A_PERMISSION_VFID_SHIFT 0 14103cbc0bd2SRasesh Mody #define PXP_VF_ZONE_A_PERMISSION_VALID_MASK 0x1 14113cbc0bd2SRasesh Mody #define PXP_VF_ZONE_A_PERMISSION_VALID_SHIFT 8 14123cbc0bd2SRasesh Mody #define PXP_VF_ZONE_A_PERMISSION_RESERVED0_MASK 0x7F 14133cbc0bd2SRasesh Mody #define PXP_VF_ZONE_A_PERMISSION_RESERVED0_SHIFT 9 14143cbc0bd2SRasesh Mody #define PXP_VF_ZONE_A_PERMISSION_RESERVED1_MASK 0xFFFF 14153cbc0bd2SRasesh Mody #define PXP_VF_ZONE_A_PERMISSION_RESERVED1_SHIFT 16 14163cbc0bd2SRasesh Mody }; 14173cbc0bd2SRasesh Mody 14183cbc0bd2SRasesh Mody 14193cbc0bd2SRasesh Mody /* 14203cbc0bd2SRasesh Mody * Rdif context 14213cbc0bd2SRasesh Mody */ 14223cbc0bd2SRasesh Mody struct rdif_task_context { 142340cf1e75SRasesh Mody __le32 initial_ref_tag; 142440cf1e75SRasesh Mody __le16 app_tag_value; 142540cf1e75SRasesh Mody __le16 app_tag_mask; 14263cbc0bd2SRasesh Mody u8 flags0; 142740cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_IGNORE_APP_TAG_MASK 0x1 142840cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_IGNORE_APP_TAG_SHIFT 0 142940cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_INITIAL_REF_TAG_VALID_MASK 0x1 143040cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_INITIAL_REF_TAG_VALID_SHIFT 1 14313cbc0bd2SRasesh Mody /* 0 = IP checksum, 1 = CRC */ 143240cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_HOST_GUARD_TYPE_MASK 0x1 143340cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_HOST_GUARD_TYPE_SHIFT 2 143440cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_SET_ERROR_WITH_EOP_MASK 0x1 143540cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_SET_ERROR_WITH_EOP_SHIFT 3 14363cbc0bd2SRasesh Mody /* 1/2/3 - Protection Type */ 143740cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_PROTECTION_TYPE_MASK 0x3 143840cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_PROTECTION_TYPE_SHIFT 4 14393cbc0bd2SRasesh Mody /* 0=0x0000, 1=0xffff */ 14403cbc0bd2SRasesh Mody #define RDIF_TASK_CONTEXT_CRC_SEED_MASK 0x1 14413cbc0bd2SRasesh Mody #define RDIF_TASK_CONTEXT_CRC_SEED_SHIFT 6 14423cbc0bd2SRasesh Mody /* Keep reference tag constant */ 144340cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_KEEP_REF_TAG_CONST_MASK 0x1 144440cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_KEEP_REF_TAG_CONST_SHIFT 7 144540cf1e75SRasesh Mody u8 partial_dif_data[7]; 144640cf1e75SRasesh Mody __le16 partial_crc_value; 144740cf1e75SRasesh Mody __le16 partial_checksum_value; 144840cf1e75SRasesh Mody __le32 offset_in_io; 14493cbc0bd2SRasesh Mody __le16 flags1; 145040cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_VALIDATE_GUARD_MASK 0x1 145140cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_VALIDATE_GUARD_SHIFT 0 145240cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_VALIDATE_APP_TAG_MASK 0x1 145340cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_VALIDATE_APP_TAG_SHIFT 1 145440cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_VALIDATE_REF_TAG_MASK 0x1 145540cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_VALIDATE_REF_TAG_SHIFT 2 145640cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_FORWARD_GUARD_MASK 0x1 145740cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_FORWARD_GUARD_SHIFT 3 145840cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_FORWARD_APP_TAG_MASK 0x1 145940cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_FORWARD_APP_TAG_SHIFT 4 146040cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_FORWARD_REF_TAG_MASK 0x1 146140cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_FORWARD_REF_TAG_SHIFT 5 14623cbc0bd2SRasesh Mody /* 0=512B, 1=1KB, 2=2KB, 3=4KB, 4=8KB */ 146340cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_INTERVAL_SIZE_MASK 0x7 146440cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_INTERVAL_SIZE_SHIFT 6 14653cbc0bd2SRasesh Mody /* 0=None, 1=DIF, 2=DIX */ 146640cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_HOST_INTERFACE_MASK 0x3 146740cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_HOST_INTERFACE_SHIFT 9 14683cbc0bd2SRasesh Mody /* DIF tag right at the beginning of DIF interval */ 146940cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_DIF_BEFORE_DATA_MASK 0x1 147040cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_DIF_BEFORE_DATA_SHIFT 11 14713cbc0bd2SRasesh Mody #define RDIF_TASK_CONTEXT_RESERVED0_MASK 0x1 14723cbc0bd2SRasesh Mody #define RDIF_TASK_CONTEXT_RESERVED0_SHIFT 12 14733cbc0bd2SRasesh Mody /* 0=None, 1=DIF */ 147440cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_NETWORK_INTERFACE_MASK 0x1 147540cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_NETWORK_INTERFACE_SHIFT 13 14763cbc0bd2SRasesh Mody /* Forward application tag with mask */ 147740cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_FORWARD_APP_TAG_WITH_MASK_MASK 0x1 147840cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_FORWARD_APP_TAG_WITH_MASK_SHIFT 14 14793cbc0bd2SRasesh Mody /* Forward reference tag with mask */ 148040cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_FORWARD_REF_TAG_WITH_MASK_MASK 0x1 148140cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_FORWARD_REF_TAG_WITH_MASK_SHIFT 15 14823cbc0bd2SRasesh Mody __le16 state; 148340cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_RECEIVED_DIF_BYTES_LEFT_MASK 0xF 148440cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_RECEIVED_DIF_BYTES_LEFT_SHIFT 0 148540cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_TRANSMITED_DIF_BYTES_LEFT_MASK 0xF 148640cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_TRANSMITED_DIF_BYTES_LEFT_SHIFT 4 148740cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_ERROR_IN_IO_MASK 0x1 148840cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_ERROR_IN_IO_SHIFT 8 148940cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_CHECKSUM_OVERFLOW_MASK 0x1 149040cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_CHECKSUM_OVERFLOW_SHIFT 9 14913cbc0bd2SRasesh Mody /* mask for refernce tag handling */ 149240cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_REF_TAG_MASK_MASK 0xF 149340cf1e75SRasesh Mody #define RDIF_TASK_CONTEXT_REF_TAG_MASK_SHIFT 10 14943cbc0bd2SRasesh Mody #define RDIF_TASK_CONTEXT_RESERVED1_MASK 0x3 14953cbc0bd2SRasesh Mody #define RDIF_TASK_CONTEXT_RESERVED1_SHIFT 14 14963cbc0bd2SRasesh Mody __le32 reserved2; 14973cbc0bd2SRasesh Mody }; 14983cbc0bd2SRasesh Mody 149940cf1e75SRasesh Mody /* 150040cf1e75SRasesh Mody * RSS hash type 150140cf1e75SRasesh Mody */ 1502ec94dbc5SRasesh Mody enum rss_hash_type { 1503ec94dbc5SRasesh Mody RSS_HASH_TYPE_DEFAULT = 0, 1504ec94dbc5SRasesh Mody RSS_HASH_TYPE_IPV4 = 1, 1505ec94dbc5SRasesh Mody RSS_HASH_TYPE_TCP_IPV4 = 2, 1506ec94dbc5SRasesh Mody RSS_HASH_TYPE_IPV6 = 3, 1507ec94dbc5SRasesh Mody RSS_HASH_TYPE_TCP_IPV6 = 4, 1508ec94dbc5SRasesh Mody RSS_HASH_TYPE_UDP_IPV4 = 5, 1509ec94dbc5SRasesh Mody RSS_HASH_TYPE_UDP_IPV6 = 6, 1510ec94dbc5SRasesh Mody MAX_RSS_HASH_TYPE 1511ec94dbc5SRasesh Mody }; 1512ec94dbc5SRasesh Mody 151340cf1e75SRasesh Mody /* 151440cf1e75SRasesh Mody * status block structure 151540cf1e75SRasesh Mody */ 151652fa735cSRasesh Mody struct status_block { 151752fa735cSRasesh Mody __le16 pi_array[PIS_PER_SB]; 1518ec94dbc5SRasesh Mody __le32 sb_num; 151952fa735cSRasesh Mody #define STATUS_BLOCK_SB_NUM_MASK 0x1FF 152052fa735cSRasesh Mody #define STATUS_BLOCK_SB_NUM_SHIFT 0 152152fa735cSRasesh Mody #define STATUS_BLOCK_ZERO_PAD_MASK 0x7F 152252fa735cSRasesh Mody #define STATUS_BLOCK_ZERO_PAD_SHIFT 9 152352fa735cSRasesh Mody #define STATUS_BLOCK_ZERO_PAD2_MASK 0xFFFF 152452fa735cSRasesh Mody #define STATUS_BLOCK_ZERO_PAD2_SHIFT 16 1525ec94dbc5SRasesh Mody __le32 prod_index; 152652fa735cSRasesh Mody #define STATUS_BLOCK_PROD_INDEX_MASK 0xFFFFFF 152752fa735cSRasesh Mody #define STATUS_BLOCK_PROD_INDEX_SHIFT 0 152852fa735cSRasesh Mody #define STATUS_BLOCK_ZERO_PAD3_MASK 0xFF 152952fa735cSRasesh Mody #define STATUS_BLOCK_ZERO_PAD3_SHIFT 24 153040cf1e75SRasesh Mody }; 1531ec94dbc5SRasesh Mody 1532ec94dbc5SRasesh Mody 15333cbc0bd2SRasesh Mody /* 15343cbc0bd2SRasesh Mody * Tdif context 15353cbc0bd2SRasesh Mody */ 15363cbc0bd2SRasesh Mody struct tdif_task_context { 153740cf1e75SRasesh Mody __le32 initial_ref_tag; 153840cf1e75SRasesh Mody __le16 app_tag_value; 153940cf1e75SRasesh Mody __le16 app_tag_mask; 154040cf1e75SRasesh Mody __le16 partial_crc_value_b; 154140cf1e75SRasesh Mody __le16 partial_checksum_value_b; 15423cbc0bd2SRasesh Mody __le16 stateB; 154340cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_RECEIVED_DIF_BYTES_LEFT_B_MASK 0xF 154440cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_RECEIVED_DIF_BYTES_LEFT_B_SHIFT 0 154540cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_TRANSMITED_DIF_BYTES_LEFT_B_MASK 0xF 154640cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_TRANSMITED_DIF_BYTES_LEFT_B_SHIFT 4 154740cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_ERROR_IN_IO_B_MASK 0x1 154840cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_ERROR_IN_IO_B_SHIFT 8 154940cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_CHECKSUM_VERFLOW_MASK 0x1 155040cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_CHECKSUM_VERFLOW_SHIFT 9 15513cbc0bd2SRasesh Mody #define TDIF_TASK_CONTEXT_RESERVED0_MASK 0x3F 15523cbc0bd2SRasesh Mody #define TDIF_TASK_CONTEXT_RESERVED0_SHIFT 10 15533cbc0bd2SRasesh Mody u8 reserved1; 15543cbc0bd2SRasesh Mody u8 flags0; 155540cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_IGNORE_APP_TAG_MASK 0x1 155640cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_IGNORE_APP_TAG_SHIFT 0 155740cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_INITIAL_REF_TAG_VALID_MASK 0x1 155840cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_INITIAL_REF_TAG_VALID_SHIFT 1 15593cbc0bd2SRasesh Mody /* 0 = IP checksum, 1 = CRC */ 156040cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_HOST_GUARD_TYPE_MASK 0x1 156140cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_HOST_GUARD_TYPE_SHIFT 2 156240cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_SET_ERROR_WITH_EOP_MASK 0x1 156340cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_SET_ERROR_WITH_EOP_SHIFT 3 15643cbc0bd2SRasesh Mody /* 1/2/3 - Protection Type */ 156540cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_PROTECTION_TYPE_MASK 0x3 156640cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_PROTECTION_TYPE_SHIFT 4 15673cbc0bd2SRasesh Mody /* 0=0x0000, 1=0xffff */ 15683cbc0bd2SRasesh Mody #define TDIF_TASK_CONTEXT_CRC_SEED_MASK 0x1 15693cbc0bd2SRasesh Mody #define TDIF_TASK_CONTEXT_CRC_SEED_SHIFT 6 15703cbc0bd2SRasesh Mody #define TDIF_TASK_CONTEXT_RESERVED2_MASK 0x1 15713cbc0bd2SRasesh Mody #define TDIF_TASK_CONTEXT_RESERVED2_SHIFT 7 15723cbc0bd2SRasesh Mody __le32 flags1; 157340cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_VALIDATE_GUARD_MASK 0x1 157440cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_VALIDATE_GUARD_SHIFT 0 157540cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_VALIDATE_APP_TAG_MASK 0x1 157640cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_VALIDATE_APP_TAG_SHIFT 1 157740cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_VALIDATE_REF_TAG_MASK 0x1 157840cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_VALIDATE_REF_TAG_SHIFT 2 157940cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_FORWARD_GUARD_MASK 0x1 158040cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_FORWARD_GUARD_SHIFT 3 158140cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_FORWARD_APP_TAG_MASK 0x1 158240cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_FORWARD_APP_TAG_SHIFT 4 158340cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_FORWARD_REF_TAG_MASK 0x1 158440cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_FORWARD_REF_TAG_SHIFT 5 15853cbc0bd2SRasesh Mody /* 0=512B, 1=1KB, 2=2KB, 3=4KB, 4=8KB */ 158640cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_INTERVAL_SIZE_MASK 0x7 158740cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_INTERVAL_SIZE_SHIFT 6 15883cbc0bd2SRasesh Mody /* 0=None, 1=DIF, 2=DIX */ 158940cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_HOST_INTERFACE_MASK 0x3 159040cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_HOST_INTERFACE_SHIFT 9 15913cbc0bd2SRasesh Mody /* DIF tag right at the beginning of DIF interval */ 159240cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_DIF_BEFORE_DATA_MASK 0x1 159340cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_DIF_BEFORE_DATA_SHIFT 11 159440cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_RESERVED3_MASK 0x1 /* reserved */ 15953cbc0bd2SRasesh Mody #define TDIF_TASK_CONTEXT_RESERVED3_SHIFT 12 15963cbc0bd2SRasesh Mody /* 0=None, 1=DIF */ 159740cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_NETWORK_INTERFACE_MASK 0x1 159840cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_NETWORK_INTERFACE_SHIFT 13 159940cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_RECEIVED_DIF_BYTES_LEFT_A_MASK 0xF 160040cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_RECEIVED_DIF_BYTES_LEFT_A_SHIFT 14 160140cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_TRANSMITED_DIF_BYTES_LEFT_A_MASK 0xF 160240cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_TRANSMITED_DIF_BYTES_LEFT_A_SHIFT 18 160340cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_ERROR_IN_IO_A_MASK 0x1 160440cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_ERROR_IN_IO_A_SHIFT 22 160540cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_CHECKSUM_OVERFLOW_A_MASK 0x1 160640cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_CHECKSUM_OVERFLOW_A_SHIFT 23 16073cbc0bd2SRasesh Mody /* mask for refernce tag handling */ 160840cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_REF_TAG_MASK_MASK 0xF 160940cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_REF_TAG_MASK_SHIFT 24 16103cbc0bd2SRasesh Mody /* Forward application tag with mask */ 161140cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_FORWARD_APP_TAG_WITH_MASK_MASK 0x1 161240cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_FORWARD_APP_TAG_WITH_MASK_SHIFT 28 16133cbc0bd2SRasesh Mody /* Forward reference tag with mask */ 161440cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_FORWARD_REF_TAG_WITH_MASK_MASK 0x1 161540cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_FORWARD_REF_TAG_WITH_MASK_SHIFT 29 16163cbc0bd2SRasesh Mody /* Keep reference tag constant */ 161740cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_KEEP_REF_TAG_CONST_MASK 0x1 161840cf1e75SRasesh Mody #define TDIF_TASK_CONTEXT_KEEP_REF_TAG_CONST_SHIFT 30 16193cbc0bd2SRasesh Mody #define TDIF_TASK_CONTEXT_RESERVED4_MASK 0x1 16203cbc0bd2SRasesh Mody #define TDIF_TASK_CONTEXT_RESERVED4_SHIFT 31 162140cf1e75SRasesh Mody __le32 offset_in_io_b; 162240cf1e75SRasesh Mody __le16 partial_crc_value_a; 162340cf1e75SRasesh Mody __le16 partial_checksum_value_a; 162440cf1e75SRasesh Mody __le32 offset_in_io_a; 162540cf1e75SRasesh Mody u8 partial_dif_data_a[8]; 162640cf1e75SRasesh Mody u8 partial_dif_data_b[8]; 16273cbc0bd2SRasesh Mody }; 16283cbc0bd2SRasesh Mody 16293cbc0bd2SRasesh Mody 16303cbc0bd2SRasesh Mody /* 16313cbc0bd2SRasesh Mody * Timers context 16323cbc0bd2SRasesh Mody */ 16333cbc0bd2SRasesh Mody struct timers_context { 16343cbc0bd2SRasesh Mody __le32 logical_client_0; 16353cbc0bd2SRasesh Mody /* Expiration time of logical client 0 */ 1636806474a6SRasesh Mody #define TIMERS_CONTEXT_EXPIRATIONTIMELC0_MASK 0x7FFFFFF 16373cbc0bd2SRasesh Mody #define TIMERS_CONTEXT_EXPIRATIONTIMELC0_SHIFT 0 1638806474a6SRasesh Mody #define TIMERS_CONTEXT_RESERVED0_MASK 0x1 1639806474a6SRasesh Mody #define TIMERS_CONTEXT_RESERVED0_SHIFT 27 16403cbc0bd2SRasesh Mody /* Valid bit of logical client 0 */ 16413cbc0bd2SRasesh Mody #define TIMERS_CONTEXT_VALIDLC0_MASK 0x1 16423cbc0bd2SRasesh Mody #define TIMERS_CONTEXT_VALIDLC0_SHIFT 28 16433cbc0bd2SRasesh Mody /* Active bit of logical client 0 */ 16443cbc0bd2SRasesh Mody #define TIMERS_CONTEXT_ACTIVELC0_MASK 0x1 16453cbc0bd2SRasesh Mody #define TIMERS_CONTEXT_ACTIVELC0_SHIFT 29 1646806474a6SRasesh Mody #define TIMERS_CONTEXT_RESERVED1_MASK 0x3 1647806474a6SRasesh Mody #define TIMERS_CONTEXT_RESERVED1_SHIFT 30 16483cbc0bd2SRasesh Mody __le32 logical_client_1; 16493cbc0bd2SRasesh Mody /* Expiration time of logical client 1 */ 1650806474a6SRasesh Mody #define TIMERS_CONTEXT_EXPIRATIONTIMELC1_MASK 0x7FFFFFF 16513cbc0bd2SRasesh Mody #define TIMERS_CONTEXT_EXPIRATIONTIMELC1_SHIFT 0 1652806474a6SRasesh Mody #define TIMERS_CONTEXT_RESERVED2_MASK 0x1 1653806474a6SRasesh Mody #define TIMERS_CONTEXT_RESERVED2_SHIFT 27 16543cbc0bd2SRasesh Mody /* Valid bit of logical client 1 */ 16553cbc0bd2SRasesh Mody #define TIMERS_CONTEXT_VALIDLC1_MASK 0x1 16563cbc0bd2SRasesh Mody #define TIMERS_CONTEXT_VALIDLC1_SHIFT 28 16573cbc0bd2SRasesh Mody /* Active bit of logical client 1 */ 16583cbc0bd2SRasesh Mody #define TIMERS_CONTEXT_ACTIVELC1_MASK 0x1 16593cbc0bd2SRasesh Mody #define TIMERS_CONTEXT_ACTIVELC1_SHIFT 29 1660806474a6SRasesh Mody #define TIMERS_CONTEXT_RESERVED3_MASK 0x3 1661806474a6SRasesh Mody #define TIMERS_CONTEXT_RESERVED3_SHIFT 30 16623cbc0bd2SRasesh Mody __le32 logical_client_2; 16633cbc0bd2SRasesh Mody /* Expiration time of logical client 2 */ 1664806474a6SRasesh Mody #define TIMERS_CONTEXT_EXPIRATIONTIMELC2_MASK 0x7FFFFFF 16653cbc0bd2SRasesh Mody #define TIMERS_CONTEXT_EXPIRATIONTIMELC2_SHIFT 0 1666806474a6SRasesh Mody #define TIMERS_CONTEXT_RESERVED4_MASK 0x1 1667806474a6SRasesh Mody #define TIMERS_CONTEXT_RESERVED4_SHIFT 27 16683cbc0bd2SRasesh Mody /* Valid bit of logical client 2 */ 16693cbc0bd2SRasesh Mody #define TIMERS_CONTEXT_VALIDLC2_MASK 0x1 16703cbc0bd2SRasesh Mody #define TIMERS_CONTEXT_VALIDLC2_SHIFT 28 16713cbc0bd2SRasesh Mody /* Active bit of logical client 2 */ 16723cbc0bd2SRasesh Mody #define TIMERS_CONTEXT_ACTIVELC2_MASK 0x1 16733cbc0bd2SRasesh Mody #define TIMERS_CONTEXT_ACTIVELC2_SHIFT 29 1674806474a6SRasesh Mody #define TIMERS_CONTEXT_RESERVED5_MASK 0x3 1675806474a6SRasesh Mody #define TIMERS_CONTEXT_RESERVED5_SHIFT 30 16763cbc0bd2SRasesh Mody __le32 host_expiration_fields; 16773cbc0bd2SRasesh Mody /* Expiration time on host (closest one) */ 1678806474a6SRasesh Mody #define TIMERS_CONTEXT_HOSTEXPRIRATIONVALUE_MASK 0x7FFFFFF 16793cbc0bd2SRasesh Mody #define TIMERS_CONTEXT_HOSTEXPRIRATIONVALUE_SHIFT 0 1680806474a6SRasesh Mody #define TIMERS_CONTEXT_RESERVED6_MASK 0x1 1681806474a6SRasesh Mody #define TIMERS_CONTEXT_RESERVED6_SHIFT 27 16823cbc0bd2SRasesh Mody /* Valid bit of host expiration */ 16833cbc0bd2SRasesh Mody #define TIMERS_CONTEXT_HOSTEXPRIRATIONVALID_MASK 0x1 16843cbc0bd2SRasesh Mody #define TIMERS_CONTEXT_HOSTEXPRIRATIONVALID_SHIFT 28 1685806474a6SRasesh Mody #define TIMERS_CONTEXT_RESERVED7_MASK 0x7 1686806474a6SRasesh Mody #define TIMERS_CONTEXT_RESERVED7_SHIFT 29 16873cbc0bd2SRasesh Mody }; 16883cbc0bd2SRasesh Mody 16893cbc0bd2SRasesh Mody 16903cbc0bd2SRasesh Mody /* 16913cbc0bd2SRasesh Mody * Enum for next_protocol field of tunnel_parsing_flags 16923cbc0bd2SRasesh Mody */ 16933cbc0bd2SRasesh Mody enum tunnel_next_protocol { 16943cbc0bd2SRasesh Mody e_unknown = 0, 16953cbc0bd2SRasesh Mody e_l2 = 1, 16963cbc0bd2SRasesh Mody e_ipv4 = 2, 16973cbc0bd2SRasesh Mody e_ipv6 = 3, 16983cbc0bd2SRasesh Mody MAX_TUNNEL_NEXT_PROTOCOL 16993cbc0bd2SRasesh Mody }; 1700ec94dbc5SRasesh Mody 1701ec94dbc5SRasesh Mody #endif /* __COMMON_HSI__ */ 1702