18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause 2570acdb1SYongseok Koh * Copyright 2017 6WIND S.A. 35feecc57SShahaf Shuler * Copyright 2017 Mellanox Technologies, Ltd 4570acdb1SYongseok Koh */ 5570acdb1SYongseok Koh 6570acdb1SYongseok Koh #ifndef RTE_PMD_MLX5_RXTX_VEC_NEON_H_ 7570acdb1SYongseok Koh #define RTE_PMD_MLX5_RXTX_VEC_NEON_H_ 8570acdb1SYongseok Koh 9570acdb1SYongseok Koh #include <stdint.h> 10570acdb1SYongseok Koh #include <string.h> 11570acdb1SYongseok Koh #include <stdlib.h> 12570acdb1SYongseok Koh #include <arm_neon.h> 13570acdb1SYongseok Koh 14570acdb1SYongseok Koh #include <rte_mbuf.h> 15570acdb1SYongseok Koh #include <rte_mempool.h> 16570acdb1SYongseok Koh #include <rte_prefetch.h> 17570acdb1SYongseok Koh 187b4f1e6bSMatan Azrad #include <mlx5_prm.h> 197b4f1e6bSMatan Azrad 207b4f1e6bSMatan Azrad #include "mlx5_defs.h" 21570acdb1SYongseok Koh #include "mlx5.h" 22570acdb1SYongseok Koh #include "mlx5_utils.h" 23570acdb1SYongseok Koh #include "mlx5_rxtx.h" 24570acdb1SYongseok Koh #include "mlx5_rxtx_vec.h" 25570acdb1SYongseok Koh #include "mlx5_autoconf.h" 26570acdb1SYongseok Koh 27570acdb1SYongseok Koh #pragma GCC diagnostic ignored "-Wcast-qual" 28570acdb1SYongseok Koh 29570acdb1SYongseok Koh /** 30570acdb1SYongseok Koh * Store free buffers to RX SW ring. 31570acdb1SYongseok Koh * 321ded2623SAlexander Kozyrev * @param elts 331ded2623SAlexander Kozyrev * Pointer to SW ring to be filled. 34570acdb1SYongseok Koh * @param pkts 35570acdb1SYongseok Koh * Pointer to array of packets to be stored. 36570acdb1SYongseok Koh * @param pkts_n 37570acdb1SYongseok Koh * Number of packets to be stored. 38570acdb1SYongseok Koh */ 39570acdb1SYongseok Koh static inline void 401ded2623SAlexander Kozyrev rxq_copy_mbuf_v(struct rte_mbuf **elts, struct rte_mbuf **pkts, uint16_t n) 41570acdb1SYongseok Koh { 42570acdb1SYongseok Koh unsigned int pos; 43570acdb1SYongseok Koh uint16_t p = n & -2; 44570acdb1SYongseok Koh 45570acdb1SYongseok Koh for (pos = 0; pos < p; pos += 2) { 46570acdb1SYongseok Koh uint64x2_t mbp; 47570acdb1SYongseok Koh 48570acdb1SYongseok Koh mbp = vld1q_u64((void *)&elts[pos]); 49570acdb1SYongseok Koh vst1q_u64((void *)&pkts[pos], mbp); 50570acdb1SYongseok Koh } 51570acdb1SYongseok Koh if (n & 1) 52570acdb1SYongseok Koh pkts[pos] = elts[pos]; 53570acdb1SYongseok Koh } 54570acdb1SYongseok Koh 55570acdb1SYongseok Koh /** 56570acdb1SYongseok Koh * Decompress a compressed completion and fill in mbufs in RX SW ring with data 57570acdb1SYongseok Koh * extracted from the title completion descriptor. 58570acdb1SYongseok Koh * 59570acdb1SYongseok Koh * @param rxq 60570acdb1SYongseok Koh * Pointer to RX queue structure. 61570acdb1SYongseok Koh * @param cq 62570acdb1SYongseok Koh * Pointer to completion array having a compressed completion at first. 63570acdb1SYongseok Koh * @param elts 64570acdb1SYongseok Koh * Pointer to SW ring to be filled. The first mbuf has to be pre-built from 65570acdb1SYongseok Koh * the title completion descriptor to be copied to the rest of mbufs. 66*90ec9b0dSAlexander Kozyrev * @param keep 67*90ec9b0dSAlexander Kozyrev * Keep unzipping if the next CQE is the miniCQE array. 681c191691SMatan Azrad * 691c191691SMatan Azrad * @return 701c191691SMatan Azrad * Number of mini-CQEs successfully decompressed. 71570acdb1SYongseok Koh */ 721c191691SMatan Azrad static inline uint16_t 73570acdb1SYongseok Koh rxq_cq_decompress_v(struct mlx5_rxq_data *rxq, volatile struct mlx5_cqe *cq, 74*90ec9b0dSAlexander Kozyrev struct rte_mbuf **elts, bool keep) 75570acdb1SYongseok Koh { 76fc3e1798SAlexander Kozyrev volatile struct mlx5_mini_cqe8 *mcq = 77fc3e1798SAlexander Kozyrev (void *)&(cq + !rxq->cqe_comp_layout)->pkt_info; 78fc3e1798SAlexander Kozyrev /* Title packet is pre-built. */ 79fc3e1798SAlexander Kozyrev struct rte_mbuf *t_pkt = rxq->cqe_comp_layout ? &rxq->title_pkt : elts[0]; 80570acdb1SYongseok Koh unsigned int pos; 81570acdb1SYongseok Koh unsigned int i; 82570acdb1SYongseok Koh unsigned int inv = 0; 83570acdb1SYongseok Koh /* Mask to shuffle from extracted mini CQE to mbuf. */ 84570acdb1SYongseok Koh const uint8x16_t mcqe_shuf_m1 = { 85570acdb1SYongseok Koh -1, -1, -1, -1, /* skip packet_type */ 86570acdb1SYongseok Koh 7, 6, -1, -1, /* pkt_len, bswap16 */ 87570acdb1SYongseok Koh 7, 6, /* data_len, bswap16 */ 88570acdb1SYongseok Koh -1, -1, /* skip vlan_tci */ 89570acdb1SYongseok Koh 3, 2, 1, 0 /* hash.rss, bswap32 */ 90570acdb1SYongseok Koh }; 91570acdb1SYongseok Koh const uint8x16_t mcqe_shuf_m2 = { 92570acdb1SYongseok Koh -1, -1, -1, -1, /* skip packet_type */ 93570acdb1SYongseok Koh 15, 14, -1, -1, /* pkt_len, bswap16 */ 94570acdb1SYongseok Koh 15, 14, /* data_len, bswap16 */ 95570acdb1SYongseok Koh -1, -1, /* skip vlan_tci */ 96570acdb1SYongseok Koh 11, 10, 9, 8 /* hash.rss, bswap32 */ 97570acdb1SYongseok Koh }; 98570acdb1SYongseok Koh /* Restore the compressed count. Must be 16 bits. */ 99fc3e1798SAlexander Kozyrev uint16_t mcqe_n = (rxq->cqe_comp_layout) ? 100fc3e1798SAlexander Kozyrev (MLX5_CQE_NUM_MINIS(cq->op_own) + 1) : 101fc3e1798SAlexander Kozyrev t_pkt->data_len + (rxq->crc_present * RTE_ETHER_CRC_LEN); 102fc3e1798SAlexander Kozyrev uint16_t pkts_n = mcqe_n; 103570acdb1SYongseok Koh const uint64x2_t rearm = 104570acdb1SYongseok Koh vld1q_u64((void *)&t_pkt->rearm_data); 105570acdb1SYongseok Koh const uint32x4_t rxdf_mask = { 106570acdb1SYongseok Koh 0xffffffff, /* packet_type */ 107570acdb1SYongseok Koh 0, /* skip pkt_len */ 108570acdb1SYongseok Koh 0xffff0000, /* vlan_tci, skip data_len */ 109570acdb1SYongseok Koh 0, /* skip hash.rss */ 110570acdb1SYongseok Koh }; 111570acdb1SYongseok Koh const uint8x16_t rxdf = 112570acdb1SYongseok Koh vandq_u8(vld1q_u8((void *)&t_pkt->rx_descriptor_fields1), 113570acdb1SYongseok Koh vreinterpretq_u8_u32(rxdf_mask)); 114570acdb1SYongseok Koh const uint16x8_t crc_adj = { 115570acdb1SYongseok Koh 0, 0, 11635b2d13fSOlivier Matz rxq->crc_present * RTE_ETHER_CRC_LEN, 0, 11735b2d13fSOlivier Matz rxq->crc_present * RTE_ETHER_CRC_LEN, 0, 118570acdb1SYongseok Koh 0, 0 119570acdb1SYongseok Koh }; 12054c2d46bSAlexander Kozyrev uint32x4_t ol_flags = {0, 0, 0, 0}; 12154c2d46bSAlexander Kozyrev uint32x4_t ol_flags_mask = {0, 0, 0, 0}; 122570acdb1SYongseok Koh #ifdef MLX5_PMD_SOFT_COUNTERS 123570acdb1SYongseok Koh uint32_t rcvd_byte = 0; 124570acdb1SYongseok Koh #endif 125570acdb1SYongseok Koh /* Mask to shuffle byte_cnt to add up stats. Do bswap16 for all. */ 126570acdb1SYongseok Koh const uint8x8_t len_shuf_m = { 127570acdb1SYongseok Koh 7, 6, /* 1st mCQE */ 128570acdb1SYongseok Koh 15, 14, /* 2nd mCQE */ 129570acdb1SYongseok Koh 23, 22, /* 3rd mCQE */ 130570acdb1SYongseok Koh 31, 30 /* 4th mCQE */ 131570acdb1SYongseok Koh }; 132570acdb1SYongseok Koh 133570acdb1SYongseok Koh /* 134570acdb1SYongseok Koh * A. load mCQEs into a 128bit register. 135570acdb1SYongseok Koh * B. store rearm data to mbuf. 136570acdb1SYongseok Koh * C. combine data from mCQEs with rx_descriptor_fields1. 137570acdb1SYongseok Koh * D. store rx_descriptor_fields1. 138570acdb1SYongseok Koh * E. store flow tag (rte_flow mark). 139570acdb1SYongseok Koh */ 140fc3e1798SAlexander Kozyrev cycle: 141fc3e1798SAlexander Kozyrev if (rxq->cqe_comp_layout) 142fc3e1798SAlexander Kozyrev rte_prefetch0((void *)(cq + mcqe_n)); 143570acdb1SYongseok Koh for (pos = 0; pos < mcqe_n; ) { 144570acdb1SYongseok Koh uint8_t *p = (void *)&mcq[pos % 8]; 145570acdb1SYongseok Koh uint8_t *e0 = (void *)&elts[pos]->rearm_data; 146570acdb1SYongseok Koh uint8_t *e1 = (void *)&elts[pos + 1]->rearm_data; 147570acdb1SYongseok Koh uint8_t *e2 = (void *)&elts[pos + 2]->rearm_data; 148570acdb1SYongseok Koh uint8_t *e3 = (void *)&elts[pos + 3]->rearm_data; 149570acdb1SYongseok Koh uint16x4_t byte_cnt; 150570acdb1SYongseok Koh #ifdef MLX5_PMD_SOFT_COUNTERS 151570acdb1SYongseok Koh uint16x4_t invalid_mask = 152570acdb1SYongseok Koh vcreate_u16(mcqe_n - pos < MLX5_VPMD_DESCS_PER_LOOP ? 153570acdb1SYongseok Koh -1UL << ((mcqe_n - pos) * 154570acdb1SYongseok Koh sizeof(uint16_t) * 8) : 0); 155570acdb1SYongseok Koh #endif 1566f52bd33SAlexander Kozyrev 157fc3e1798SAlexander Kozyrev if (!rxq->cqe_comp_layout) 15828a4b963SAlexander Kozyrev for (i = 0; i < MLX5_VPMD_DESCS_PER_LOOP; ++i) 15928a4b963SAlexander Kozyrev if (likely(pos + i < mcqe_n)) 16028a4b963SAlexander Kozyrev rte_prefetch0((void *)(cq + pos + i)); 161570acdb1SYongseok Koh __asm__ volatile ( 162570acdb1SYongseok Koh /* A.1 load mCQEs into a 128bit register. */ 163570acdb1SYongseok Koh "ld1 {v16.16b - v17.16b}, [%[mcq]] \n\t" 164570acdb1SYongseok Koh /* B.1 store rearm data to mbuf. */ 165570acdb1SYongseok Koh "st1 {%[rearm].2d}, [%[e0]] \n\t" 166570acdb1SYongseok Koh "add %[e0], %[e0], #16 \n\t" 167570acdb1SYongseok Koh "st1 {%[rearm].2d}, [%[e1]] \n\t" 168570acdb1SYongseok Koh "add %[e1], %[e1], #16 \n\t" 169570acdb1SYongseok Koh /* C.1 combine data from mCQEs with rx_descriptor_fields1. */ 170570acdb1SYongseok Koh "tbl v18.16b, {v16.16b}, %[mcqe_shuf_m1].16b \n\t" 171570acdb1SYongseok Koh "tbl v19.16b, {v16.16b}, %[mcqe_shuf_m2].16b \n\t" 172570acdb1SYongseok Koh "sub v18.8h, v18.8h, %[crc_adj].8h \n\t" 173570acdb1SYongseok Koh "sub v19.8h, v19.8h, %[crc_adj].8h \n\t" 174570acdb1SYongseok Koh "orr v18.16b, v18.16b, %[rxdf].16b \n\t" 175570acdb1SYongseok Koh "orr v19.16b, v19.16b, %[rxdf].16b \n\t" 176570acdb1SYongseok Koh /* D.1 store rx_descriptor_fields1. */ 177570acdb1SYongseok Koh "st1 {v18.2d}, [%[e0]] \n\t" 178570acdb1SYongseok Koh "st1 {v19.2d}, [%[e1]] \n\t" 179570acdb1SYongseok Koh /* B.1 store rearm data to mbuf. */ 180570acdb1SYongseok Koh "st1 {%[rearm].2d}, [%[e2]] \n\t" 181570acdb1SYongseok Koh "add %[e2], %[e2], #16 \n\t" 182570acdb1SYongseok Koh "st1 {%[rearm].2d}, [%[e3]] \n\t" 183570acdb1SYongseok Koh "add %[e3], %[e3], #16 \n\t" 184570acdb1SYongseok Koh /* C.1 combine data from mCQEs with rx_descriptor_fields1. */ 185570acdb1SYongseok Koh "tbl v18.16b, {v17.16b}, %[mcqe_shuf_m1].16b \n\t" 186570acdb1SYongseok Koh "tbl v19.16b, {v17.16b}, %[mcqe_shuf_m2].16b \n\t" 187570acdb1SYongseok Koh "sub v18.8h, v18.8h, %[crc_adj].8h \n\t" 188570acdb1SYongseok Koh "sub v19.8h, v19.8h, %[crc_adj].8h \n\t" 189570acdb1SYongseok Koh "orr v18.16b, v18.16b, %[rxdf].16b \n\t" 190570acdb1SYongseok Koh "orr v19.16b, v19.16b, %[rxdf].16b \n\t" 191570acdb1SYongseok Koh /* D.1 store rx_descriptor_fields1. */ 192570acdb1SYongseok Koh "st1 {v18.2d}, [%[e2]] \n\t" 193570acdb1SYongseok Koh "st1 {v19.2d}, [%[e3]] \n\t" 194570acdb1SYongseok Koh #ifdef MLX5_PMD_SOFT_COUNTERS 195570acdb1SYongseok Koh "tbl %[byte_cnt].8b, {v16.16b - v17.16b}, %[len_shuf_m].8b \n\t" 196570acdb1SYongseok Koh #endif 197570acdb1SYongseok Koh :[byte_cnt]"=&w"(byte_cnt) 198570acdb1SYongseok Koh :[mcq]"r"(p), 199570acdb1SYongseok Koh [rxdf]"w"(rxdf), 200570acdb1SYongseok Koh [rearm]"w"(rearm), 201570acdb1SYongseok Koh [e3]"r"(e3), [e2]"r"(e2), [e1]"r"(e1), [e0]"r"(e0), 202570acdb1SYongseok Koh [mcqe_shuf_m1]"w"(mcqe_shuf_m1), 203570acdb1SYongseok Koh [mcqe_shuf_m2]"w"(mcqe_shuf_m2), 204570acdb1SYongseok Koh [crc_adj]"w"(crc_adj), 205570acdb1SYongseok Koh [len_shuf_m]"w"(len_shuf_m) 206570acdb1SYongseok Koh :"memory", "v16", "v17", "v18", "v19"); 207570acdb1SYongseok Koh #ifdef MLX5_PMD_SOFT_COUNTERS 208570acdb1SYongseok Koh byte_cnt = vbic_u16(byte_cnt, invalid_mask); 209570acdb1SYongseok Koh rcvd_byte += vget_lane_u64(vpaddl_u32(vpaddl_u16(byte_cnt)), 0); 210570acdb1SYongseok Koh #endif 211570acdb1SYongseok Koh if (rxq->mark) { 21254c2d46bSAlexander Kozyrev if (rxq->mcqe_format != 21354c2d46bSAlexander Kozyrev MLX5_CQE_RESP_FORMAT_FTAG_STRIDX) { 21454c2d46bSAlexander Kozyrev const uint32_t flow_tag = t_pkt->hash.fdir.hi; 21554c2d46bSAlexander Kozyrev 216570acdb1SYongseok Koh /* E.1 store flow tag (rte_flow mark). */ 217570acdb1SYongseok Koh elts[pos]->hash.fdir.hi = flow_tag; 218570acdb1SYongseok Koh elts[pos + 1]->hash.fdir.hi = flow_tag; 219570acdb1SYongseok Koh elts[pos + 2]->hash.fdir.hi = flow_tag; 220570acdb1SYongseok Koh elts[pos + 3]->hash.fdir.hi = flow_tag; 22154c2d46bSAlexander Kozyrev } else { 22254c2d46bSAlexander Kozyrev const uint32x4_t flow_mark_adj = { 22354c2d46bSAlexander Kozyrev -1, -1, -1, -1 }; 22454c2d46bSAlexander Kozyrev const uint8x16_t flow_mark_shuf = { 22554c2d46bSAlexander Kozyrev 28, 24, 25, -1, 22654c2d46bSAlexander Kozyrev 20, 16, 17, -1, 22754c2d46bSAlexander Kozyrev 12, 8, 9, -1, 22854c2d46bSAlexander Kozyrev 4, 0, 1, -1}; 22954c2d46bSAlexander Kozyrev /* Extract flow_tag field. */ 23054c2d46bSAlexander Kozyrev const uint32x4_t ft_mask = 23154c2d46bSAlexander Kozyrev vdupq_n_u32(MLX5_FLOW_MARK_DEFAULT); 23254c2d46bSAlexander Kozyrev const uint32x4_t fdir_flags = 233daa02b5cSOlivier Matz vdupq_n_u32(RTE_MBUF_F_RX_FDIR); 23454c2d46bSAlexander Kozyrev const uint32x4_t fdir_all_flags = 235daa02b5cSOlivier Matz vdupq_n_u32(RTE_MBUF_F_RX_FDIR | 236fca8cba4SDavid Marchand rxq->mark_flag); 23754c2d46bSAlexander Kozyrev uint32x4_t fdir_id_flags = 238fca8cba4SDavid Marchand vdupq_n_u32(rxq->mark_flag); 23954c2d46bSAlexander Kozyrev uint32x4_t invalid_mask, ftag; 24054c2d46bSAlexander Kozyrev 24154c2d46bSAlexander Kozyrev __asm__ volatile 24254c2d46bSAlexander Kozyrev /* A.1 load mCQEs into a 128bit register. */ 24354c2d46bSAlexander Kozyrev ("ld1 {v16.16b - v17.16b}, [%[mcq]]\n\t" 24454c2d46bSAlexander Kozyrev /* Extract flow_tag. */ 24554c2d46bSAlexander Kozyrev "tbl %[ftag].16b, {v16.16b - v17.16b}, %[flow_mark_shuf].16b\n\t" 24654c2d46bSAlexander Kozyrev : [ftag]"=&w"(ftag) 24754c2d46bSAlexander Kozyrev : [mcq]"r"(p), 24854c2d46bSAlexander Kozyrev [flow_mark_shuf]"w"(flow_mark_shuf) 24954c2d46bSAlexander Kozyrev : "memory", "v16", "v17"); 25054c2d46bSAlexander Kozyrev invalid_mask = vceqzq_u32(ftag); 25154c2d46bSAlexander Kozyrev ol_flags_mask = vorrq_u32(ol_flags_mask, 25254c2d46bSAlexander Kozyrev fdir_all_flags); 253daa02b5cSOlivier Matz /* Set RTE_MBUF_F_RX_FDIR if flow tag is non-zero. */ 25454c2d46bSAlexander Kozyrev ol_flags = vorrq_u32(ol_flags, 25554c2d46bSAlexander Kozyrev vbicq_u32(fdir_flags, invalid_mask)); 25654c2d46bSAlexander Kozyrev /* Mask out invalid entries. */ 25754c2d46bSAlexander Kozyrev fdir_id_flags = vbicq_u32(fdir_id_flags, 25854c2d46bSAlexander Kozyrev invalid_mask); 25954c2d46bSAlexander Kozyrev /* Check if flow tag MLX5_FLOW_MARK_DEFAULT. */ 26054c2d46bSAlexander Kozyrev ol_flags = vorrq_u32(ol_flags, 26154c2d46bSAlexander Kozyrev vbicq_u32(fdir_id_flags, 26254c2d46bSAlexander Kozyrev vceqq_u32(ftag, ft_mask))); 26354c2d46bSAlexander Kozyrev ftag = vaddq_u32(ftag, flow_mark_adj); 26454c2d46bSAlexander Kozyrev elts[pos]->hash.fdir.hi = 26554c2d46bSAlexander Kozyrev vgetq_lane_u32(ftag, 3); 26654c2d46bSAlexander Kozyrev elts[pos + 1]->hash.fdir.hi = 26754c2d46bSAlexander Kozyrev vgetq_lane_u32(ftag, 2); 26854c2d46bSAlexander Kozyrev elts[pos + 2]->hash.fdir.hi = 26954c2d46bSAlexander Kozyrev vgetq_lane_u32(ftag, 1); 27054c2d46bSAlexander Kozyrev elts[pos + 3]->hash.fdir.hi = 27154c2d46bSAlexander Kozyrev vgetq_lane_u32(ftag, 0); 27254c2d46bSAlexander Kozyrev } 27354c2d46bSAlexander Kozyrev } 27454c2d46bSAlexander Kozyrev if (unlikely(rxq->mcqe_format != 27554c2d46bSAlexander Kozyrev MLX5_CQE_RESP_FORMAT_HASH)) { 27654c2d46bSAlexander Kozyrev if (rxq->mcqe_format == 27754c2d46bSAlexander Kozyrev MLX5_CQE_RESP_FORMAT_L34H_STRIDX) { 27854c2d46bSAlexander Kozyrev const uint8_t pkt_info = 27954c2d46bSAlexander Kozyrev (cq->pkt_info & 0x3) << 6; 28054c2d46bSAlexander Kozyrev const uint8_t pkt_hdr0 = 28154c2d46bSAlexander Kozyrev mcq[pos % 8].hdr_type; 28254c2d46bSAlexander Kozyrev const uint8_t pkt_hdr1 = 28354c2d46bSAlexander Kozyrev mcq[pos % 8 + 1].hdr_type; 28454c2d46bSAlexander Kozyrev const uint8_t pkt_hdr2 = 28554c2d46bSAlexander Kozyrev mcq[pos % 8 + 2].hdr_type; 28654c2d46bSAlexander Kozyrev const uint8_t pkt_hdr3 = 28754c2d46bSAlexander Kozyrev mcq[pos % 8 + 3].hdr_type; 28854c2d46bSAlexander Kozyrev const uint32x4_t vlan_mask = 289daa02b5cSOlivier Matz vdupq_n_u32(RTE_MBUF_F_RX_VLAN | 290daa02b5cSOlivier Matz RTE_MBUF_F_RX_VLAN_STRIPPED); 29154c2d46bSAlexander Kozyrev const uint32x4_t cv_mask = 29254c2d46bSAlexander Kozyrev vdupq_n_u32(MLX5_CQE_VLAN_STRIPPED); 29354c2d46bSAlexander Kozyrev const uint32x4_t pkt_cv = { 29454c2d46bSAlexander Kozyrev pkt_hdr0 & 0x1, pkt_hdr1 & 0x1, 29554c2d46bSAlexander Kozyrev pkt_hdr2 & 0x1, pkt_hdr3 & 0x1}; 29654c2d46bSAlexander Kozyrev 29754c2d46bSAlexander Kozyrev ol_flags_mask = vorrq_u32(ol_flags_mask, 29854c2d46bSAlexander Kozyrev vlan_mask); 29954c2d46bSAlexander Kozyrev ol_flags = vorrq_u32(ol_flags, 30054c2d46bSAlexander Kozyrev vandq_u32(vlan_mask, 30154c2d46bSAlexander Kozyrev vceqq_u32(pkt_cv, cv_mask))); 30254c2d46bSAlexander Kozyrev elts[pos]->packet_type = 30354c2d46bSAlexander Kozyrev mlx5_ptype_table[(pkt_hdr0 >> 2) | 30454c2d46bSAlexander Kozyrev pkt_info]; 30554c2d46bSAlexander Kozyrev elts[pos + 1]->packet_type = 30654c2d46bSAlexander Kozyrev mlx5_ptype_table[(pkt_hdr1 >> 2) | 30754c2d46bSAlexander Kozyrev pkt_info]; 30854c2d46bSAlexander Kozyrev elts[pos + 2]->packet_type = 30954c2d46bSAlexander Kozyrev mlx5_ptype_table[(pkt_hdr2 >> 2) | 31054c2d46bSAlexander Kozyrev pkt_info]; 31154c2d46bSAlexander Kozyrev elts[pos + 3]->packet_type = 31254c2d46bSAlexander Kozyrev mlx5_ptype_table[(pkt_hdr3 >> 2) | 31354c2d46bSAlexander Kozyrev pkt_info]; 31454c2d46bSAlexander Kozyrev if (rxq->tunnel) { 31554c2d46bSAlexander Kozyrev elts[pos]->packet_type |= 31654c2d46bSAlexander Kozyrev !!(((pkt_hdr0 >> 2) | 31754c2d46bSAlexander Kozyrev pkt_info) & (1 << 6)); 31854c2d46bSAlexander Kozyrev elts[pos + 1]->packet_type |= 31954c2d46bSAlexander Kozyrev !!(((pkt_hdr1 >> 2) | 32054c2d46bSAlexander Kozyrev pkt_info) & (1 << 6)); 32154c2d46bSAlexander Kozyrev elts[pos + 2]->packet_type |= 32254c2d46bSAlexander Kozyrev !!(((pkt_hdr2 >> 2) | 32354c2d46bSAlexander Kozyrev pkt_info) & (1 << 6)); 32454c2d46bSAlexander Kozyrev elts[pos + 3]->packet_type |= 32554c2d46bSAlexander Kozyrev !!(((pkt_hdr3 >> 2) | 32654c2d46bSAlexander Kozyrev pkt_info) & (1 << 6)); 32754c2d46bSAlexander Kozyrev } 32854c2d46bSAlexander Kozyrev } 32954c2d46bSAlexander Kozyrev const uint32x4_t hash_flags = 330daa02b5cSOlivier Matz vdupq_n_u32(RTE_MBUF_F_RX_RSS_HASH); 33154c2d46bSAlexander Kozyrev const uint32x4_t rearm_flags = 33254c2d46bSAlexander Kozyrev vdupq_n_u32((uint32_t)t_pkt->ol_flags); 33354c2d46bSAlexander Kozyrev 33454c2d46bSAlexander Kozyrev ol_flags_mask = vorrq_u32(ol_flags_mask, hash_flags); 33554c2d46bSAlexander Kozyrev ol_flags = vorrq_u32(ol_flags, 33654c2d46bSAlexander Kozyrev vbicq_u32(rearm_flags, ol_flags_mask)); 33754c2d46bSAlexander Kozyrev elts[pos]->ol_flags = vgetq_lane_u32(ol_flags, 3); 33854c2d46bSAlexander Kozyrev elts[pos + 1]->ol_flags = vgetq_lane_u32(ol_flags, 2); 33954c2d46bSAlexander Kozyrev elts[pos + 2]->ol_flags = vgetq_lane_u32(ol_flags, 1); 34054c2d46bSAlexander Kozyrev elts[pos + 3]->ol_flags = vgetq_lane_u32(ol_flags, 0); 34154c2d46bSAlexander Kozyrev elts[pos]->hash.rss = 0; 34254c2d46bSAlexander Kozyrev elts[pos + 1]->hash.rss = 0; 34354c2d46bSAlexander Kozyrev elts[pos + 2]->hash.rss = 0; 34454c2d46bSAlexander Kozyrev elts[pos + 3]->hash.rss = 0; 345570acdb1SYongseok Koh } 3460c555915SAlexander Kozyrev if (rxq->dynf_meta) { 3476c55b622SAlexander Kozyrev int32_t offs = rxq->flow_meta_offset; 3486c55b622SAlexander Kozyrev const uint32_t meta = 3496c55b622SAlexander Kozyrev *RTE_MBUF_DYNFIELD(t_pkt, offs, uint32_t *); 35070fa0b4eSViacheslav Ovsiienko 35170fa0b4eSViacheslav Ovsiienko /* Check if title packet has valid metadata. */ 35270fa0b4eSViacheslav Ovsiienko if (meta) { 3530c555915SAlexander Kozyrev MLX5_ASSERT(t_pkt->ol_flags & 3540c555915SAlexander Kozyrev rxq->flow_meta_mask); 3556c55b622SAlexander Kozyrev *RTE_MBUF_DYNFIELD(elts[pos], offs, 3566c55b622SAlexander Kozyrev uint32_t *) = meta; 3576c55b622SAlexander Kozyrev *RTE_MBUF_DYNFIELD(elts[pos + 1], offs, 3586c55b622SAlexander Kozyrev uint32_t *) = meta; 3596c55b622SAlexander Kozyrev *RTE_MBUF_DYNFIELD(elts[pos + 2], offs, 3606c55b622SAlexander Kozyrev uint32_t *) = meta; 3616c55b622SAlexander Kozyrev *RTE_MBUF_DYNFIELD(elts[pos + 3], offs, 3626c55b622SAlexander Kozyrev uint32_t *) = meta; 36370fa0b4eSViacheslav Ovsiienko } 36470fa0b4eSViacheslav Ovsiienko } 365570acdb1SYongseok Koh pos += MLX5_VPMD_DESCS_PER_LOOP; 366570acdb1SYongseok Koh /* Move to next CQE and invalidate consumed CQEs. */ 367fc3e1798SAlexander Kozyrev if (!rxq->cqe_comp_layout) { 368570acdb1SYongseok Koh if (!(pos & 0x7) && pos < mcqe_n) { 3696f52bd33SAlexander Kozyrev if (pos + 8 < mcqe_n) 3706f52bd33SAlexander Kozyrev rte_prefetch0((void *)(cq + pos + 8)); 371570acdb1SYongseok Koh mcq = (void *)&(cq + pos)->pkt_info; 372570acdb1SYongseok Koh for (i = 0; i < 8; ++i) 373570acdb1SYongseok Koh cq[inv++].op_own = MLX5_CQE_INVALIDATE; 374570acdb1SYongseok Koh } 375570acdb1SYongseok Koh } 376fc3e1798SAlexander Kozyrev } 377*90ec9b0dSAlexander Kozyrev if (rxq->cqe_comp_layout && keep) { 378fc3e1798SAlexander Kozyrev int ret; 379fc3e1798SAlexander Kozyrev /* Keep unzipping if the next CQE is the miniCQE array. */ 380fc3e1798SAlexander Kozyrev cq = &cq[mcqe_n]; 381fc3e1798SAlexander Kozyrev ret = check_cqe_iteration(cq, rxq->cqe_n, rxq->cq_ci + pkts_n); 382fc3e1798SAlexander Kozyrev if (ret == MLX5_CQE_STATUS_SW_OWN && 383fc3e1798SAlexander Kozyrev MLX5_CQE_FORMAT(cq->op_own) == MLX5_COMPRESSED) { 384fc3e1798SAlexander Kozyrev pos = 0; 385fc3e1798SAlexander Kozyrev elts = &elts[mcqe_n]; 386fc3e1798SAlexander Kozyrev mcq = (void *)cq; 387fc3e1798SAlexander Kozyrev mcqe_n = MLX5_CQE_NUM_MINIS(cq->op_own) + 1; 388fc3e1798SAlexander Kozyrev pkts_n += mcqe_n; 389fc3e1798SAlexander Kozyrev goto cycle; 390fc3e1798SAlexander Kozyrev } 391fc3e1798SAlexander Kozyrev } else { 392570acdb1SYongseok Koh /* Invalidate the rest of CQEs. */ 393fc3e1798SAlexander Kozyrev for (; inv < pkts_n; ++inv) 394570acdb1SYongseok Koh cq[inv].op_own = MLX5_CQE_INVALIDATE; 395fc3e1798SAlexander Kozyrev } 396570acdb1SYongseok Koh #ifdef MLX5_PMD_SOFT_COUNTERS 397fc3e1798SAlexander Kozyrev rxq->stats.ipackets += pkts_n; 398570acdb1SYongseok Koh rxq->stats.ibytes += rcvd_byte; 399570acdb1SYongseok Koh #endif 400fc3e1798SAlexander Kozyrev return pkts_n; 401570acdb1SYongseok Koh } 402570acdb1SYongseok Koh 403570acdb1SYongseok Koh /** 404570acdb1SYongseok Koh * Calculate packet type and offload flag for mbuf and store it. 405570acdb1SYongseok Koh * 406570acdb1SYongseok Koh * @param rxq 407570acdb1SYongseok Koh * Pointer to RX queue structure. 408570acdb1SYongseok Koh * @param ptype_info 409570acdb1SYongseok Koh * Array of four 4bytes packet type info extracted from the original 410570acdb1SYongseok Koh * completion descriptor. 411570acdb1SYongseok Koh * @param flow_tag 412570acdb1SYongseok Koh * Array of four 4bytes flow ID extracted from the original completion 413570acdb1SYongseok Koh * descriptor. 414570acdb1SYongseok Koh * @param op_err 415570acdb1SYongseok Koh * Opcode vector having responder error status. Each field is 4B. 416570acdb1SYongseok Koh * @param pkts 417570acdb1SYongseok Koh * Pointer to array of packets to be filled. 418570acdb1SYongseok Koh */ 419570acdb1SYongseok Koh static inline void 420570acdb1SYongseok Koh rxq_cq_to_ptype_oflags_v(struct mlx5_rxq_data *rxq, 421570acdb1SYongseok Koh uint32x4_t ptype_info, uint32x4_t flow_tag, 422570acdb1SYongseok Koh uint16x4_t op_err, struct rte_mbuf **pkts) 423570acdb1SYongseok Koh { 424570acdb1SYongseok Koh uint16x4_t ptype; 425570acdb1SYongseok Koh uint32x4_t pinfo, cv_flags; 42678c7406bSRaslan Darawsheh uint32x4_t ol_flags = 427daa02b5cSOlivier Matz vdupq_n_u32(rxq->rss_hash * RTE_MBUF_F_RX_RSS_HASH | 42804840ecbSThomas Monjalon rxq->hw_timestamp * rxq->timestamp_rx_flag); 429570acdb1SYongseok Koh const uint32x4_t ptype_ol_mask = { 0x106, 0x106, 0x106, 0x106 }; 430570acdb1SYongseok Koh const uint8x16_t cv_flag_sel = { 431570acdb1SYongseok Koh 0, 432daa02b5cSOlivier Matz (uint8_t)(RTE_MBUF_F_RX_VLAN | RTE_MBUF_F_RX_VLAN_STRIPPED), 433daa02b5cSOlivier Matz (uint8_t)(RTE_MBUF_F_RX_IP_CKSUM_GOOD >> 1), 434570acdb1SYongseok Koh 0, 435daa02b5cSOlivier Matz (uint8_t)(RTE_MBUF_F_RX_L4_CKSUM_GOOD >> 1), 436570acdb1SYongseok Koh 0, 437daa02b5cSOlivier Matz (uint8_t)((RTE_MBUF_F_RX_IP_CKSUM_GOOD | RTE_MBUF_F_RX_L4_CKSUM_GOOD) >> 1), 438570acdb1SYongseok Koh 0, 0, 0, 0, 0, 0, 0, 0, 0 439570acdb1SYongseok Koh }; 440570acdb1SYongseok Koh const uint32x4_t cv_mask = 441daa02b5cSOlivier Matz vdupq_n_u32(RTE_MBUF_F_RX_IP_CKSUM_GOOD | RTE_MBUF_F_RX_L4_CKSUM_GOOD | 442daa02b5cSOlivier Matz RTE_MBUF_F_RX_VLAN | RTE_MBUF_F_RX_VLAN_STRIPPED); 443bdb8e5b1SViacheslav Ovsiienko const uint64x2_t mbuf_init = vld1q_u64 444bdb8e5b1SViacheslav Ovsiienko ((const uint64_t *)&rxq->mbuf_initializer); 445570acdb1SYongseok Koh uint64x2_t rearm0, rearm1, rearm2, rearm3; 4463cc08bc6SXueming Li uint8_t pt_idx0, pt_idx1, pt_idx2, pt_idx3; 447570acdb1SYongseok Koh 448570acdb1SYongseok Koh if (rxq->mark) { 449570acdb1SYongseok Koh const uint32x4_t ft_def = vdupq_n_u32(MLX5_FLOW_MARK_DEFAULT); 450daa02b5cSOlivier Matz const uint32x4_t fdir_flags = vdupq_n_u32(RTE_MBUF_F_RX_FDIR); 451fca8cba4SDavid Marchand uint32x4_t fdir_id_flags = vdupq_n_u32(rxq->mark_flag); 4526a59d647SYongseok Koh uint32x4_t invalid_mask; 453570acdb1SYongseok Koh 454daa02b5cSOlivier Matz /* Check if flow tag is non-zero then set RTE_MBUF_F_RX_FDIR. */ 4556a59d647SYongseok Koh invalid_mask = vceqzq_u32(flow_tag); 4566a59d647SYongseok Koh ol_flags = vorrq_u32(ol_flags, 4576a59d647SYongseok Koh vbicq_u32(fdir_flags, invalid_mask)); 4586a59d647SYongseok Koh /* Mask out invalid entries. */ 4596a59d647SYongseok Koh fdir_id_flags = vbicq_u32(fdir_id_flags, invalid_mask); 460570acdb1SYongseok Koh /* Check if flow tag MLX5_FLOW_MARK_DEFAULT. */ 461570acdb1SYongseok Koh ol_flags = vorrq_u32(ol_flags, 462570acdb1SYongseok Koh vbicq_u32(fdir_id_flags, 463570acdb1SYongseok Koh vceqq_u32(flow_tag, ft_def))); 464570acdb1SYongseok Koh } 465570acdb1SYongseok Koh /* 466570acdb1SYongseok Koh * ptype_info has the following: 467570acdb1SYongseok Koh * bit[1] = l3_ok 468570acdb1SYongseok Koh * bit[2] = l4_ok 469570acdb1SYongseok Koh * bit[8] = cv 470570acdb1SYongseok Koh * bit[11:10] = l3_hdr_type 471570acdb1SYongseok Koh * bit[14:12] = l4_hdr_type 472570acdb1SYongseok Koh * bit[15] = ip_frag 473570acdb1SYongseok Koh * bit[16] = tunneled 474570acdb1SYongseok Koh * bit[17] = outer_l3_type 475570acdb1SYongseok Koh */ 476570acdb1SYongseok Koh ptype = vshrn_n_u32(ptype_info, 10); 477570acdb1SYongseok Koh /* Errored packets will have RTE_PTYPE_ALL_MASK. */ 478570acdb1SYongseok Koh ptype = vorr_u16(ptype, op_err); 4793cc08bc6SXueming Li pt_idx0 = vget_lane_u8(vreinterpret_u8_u16(ptype), 6); 4803cc08bc6SXueming Li pt_idx1 = vget_lane_u8(vreinterpret_u8_u16(ptype), 4); 4813cc08bc6SXueming Li pt_idx2 = vget_lane_u8(vreinterpret_u8_u16(ptype), 2); 4823cc08bc6SXueming Li pt_idx3 = vget_lane_u8(vreinterpret_u8_u16(ptype), 0); 4833cc08bc6SXueming Li pkts[0]->packet_type = mlx5_ptype_table[pt_idx0] | 4843cc08bc6SXueming Li !!(pt_idx0 & (1 << 6)) * rxq->tunnel; 4853cc08bc6SXueming Li pkts[1]->packet_type = mlx5_ptype_table[pt_idx1] | 4863cc08bc6SXueming Li !!(pt_idx1 & (1 << 6)) * rxq->tunnel; 4873cc08bc6SXueming Li pkts[2]->packet_type = mlx5_ptype_table[pt_idx2] | 4883cc08bc6SXueming Li !!(pt_idx2 & (1 << 6)) * rxq->tunnel; 4893cc08bc6SXueming Li pkts[3]->packet_type = mlx5_ptype_table[pt_idx3] | 4903cc08bc6SXueming Li !!(pt_idx3 & (1 << 6)) * rxq->tunnel; 491570acdb1SYongseok Koh /* Fill flags for checksum and VLAN. */ 492570acdb1SYongseok Koh pinfo = vandq_u32(ptype_info, ptype_ol_mask); 493570acdb1SYongseok Koh pinfo = vreinterpretq_u32_u8( 494570acdb1SYongseok Koh vqtbl1q_u8(cv_flag_sel, vreinterpretq_u8_u32(pinfo))); 495570acdb1SYongseok Koh /* Locate checksum flags at byte[2:1] and merge with VLAN flags. */ 496570acdb1SYongseok Koh cv_flags = vshlq_n_u32(pinfo, 9); 497570acdb1SYongseok Koh cv_flags = vorrq_u32(pinfo, cv_flags); 498570acdb1SYongseok Koh /* Move back flags to start from byte[0]. */ 499570acdb1SYongseok Koh cv_flags = vshrq_n_u32(cv_flags, 8); 500570acdb1SYongseok Koh /* Mask out garbage bits. */ 501570acdb1SYongseok Koh cv_flags = vandq_u32(cv_flags, cv_mask); 502570acdb1SYongseok Koh /* Merge to ol_flags. */ 503570acdb1SYongseok Koh ol_flags = vorrq_u32(ol_flags, cv_flags); 504570acdb1SYongseok Koh /* Merge mbuf_init and ol_flags, and store. */ 505bdb8e5b1SViacheslav Ovsiienko rearm0 = vreinterpretq_u64_u32(vsetq_lane_u32 506bdb8e5b1SViacheslav Ovsiienko (vgetq_lane_u32(ol_flags, 3), 507bdb8e5b1SViacheslav Ovsiienko vreinterpretq_u32_u64(mbuf_init), 2)); 508bdb8e5b1SViacheslav Ovsiienko rearm1 = vreinterpretq_u64_u32(vsetq_lane_u32 509bdb8e5b1SViacheslav Ovsiienko (vgetq_lane_u32(ol_flags, 2), 510bdb8e5b1SViacheslav Ovsiienko vreinterpretq_u32_u64(mbuf_init), 2)); 511bdb8e5b1SViacheslav Ovsiienko rearm2 = vreinterpretq_u64_u32(vsetq_lane_u32 512bdb8e5b1SViacheslav Ovsiienko (vgetq_lane_u32(ol_flags, 1), 513bdb8e5b1SViacheslav Ovsiienko vreinterpretq_u32_u64(mbuf_init), 2)); 514bdb8e5b1SViacheslav Ovsiienko rearm3 = vreinterpretq_u64_u32(vsetq_lane_u32 515bdb8e5b1SViacheslav Ovsiienko (vgetq_lane_u32(ol_flags, 0), 516bdb8e5b1SViacheslav Ovsiienko vreinterpretq_u32_u64(mbuf_init), 2)); 517bdb8e5b1SViacheslav Ovsiienko 518570acdb1SYongseok Koh vst1q_u64((void *)&pkts[0]->rearm_data, rearm0); 519570acdb1SYongseok Koh vst1q_u64((void *)&pkts[1]->rearm_data, rearm1); 520570acdb1SYongseok Koh vst1q_u64((void *)&pkts[2]->rearm_data, rearm2); 521570acdb1SYongseok Koh vst1q_u64((void *)&pkts[3]->rearm_data, rearm3); 522570acdb1SYongseok Koh } 523570acdb1SYongseok Koh 524570acdb1SYongseok Koh /** 5251ded2623SAlexander Kozyrev * Process a non-compressed completion and fill in mbufs in RX SW ring 5261ded2623SAlexander Kozyrev * with data extracted from the title completion descriptor. 527570acdb1SYongseok Koh * 528570acdb1SYongseok Koh * @param rxq 529570acdb1SYongseok Koh * Pointer to RX queue structure. 5301ded2623SAlexander Kozyrev * @param cq 5311ded2623SAlexander Kozyrev * Pointer to completion array having a non-compressed completion at first. 5321ded2623SAlexander Kozyrev * @param elts 5331ded2623SAlexander Kozyrev * Pointer to SW ring to be filled. The first mbuf has to be pre-built from 5341ded2623SAlexander Kozyrev * the title completion descriptor to be copied to the rest of mbufs. 535570acdb1SYongseok Koh * @param[out] pkts 536570acdb1SYongseok Koh * Array to store received packets. 537570acdb1SYongseok Koh * @param pkts_n 538570acdb1SYongseok Koh * Maximum number of packets in array. 539d27fb0deSYongseok Koh * @param[out] err 540d27fb0deSYongseok Koh * Pointer to a flag. Set non-zero value if pkts array has at least one error 541d27fb0deSYongseok Koh * packet to handle. 5421ded2623SAlexander Kozyrev * @param[out] comp 5431ded2623SAlexander Kozyrev * Pointer to a index. Set it to the first compressed completion if any. 544570acdb1SYongseok Koh * 545570acdb1SYongseok Koh * @return 5461ded2623SAlexander Kozyrev * Number of CQEs successfully processed. 547570acdb1SYongseok Koh */ 548570acdb1SYongseok Koh static inline uint16_t 5491ded2623SAlexander Kozyrev rxq_cq_process_v(struct mlx5_rxq_data *rxq, volatile struct mlx5_cqe *cq, 5501ded2623SAlexander Kozyrev struct rte_mbuf **elts, struct rte_mbuf **pkts, 5511ded2623SAlexander Kozyrev uint16_t pkts_n, uint64_t *err, uint64_t *comp) 552570acdb1SYongseok Koh { 553570acdb1SYongseok Koh const uint16_t q_n = 1 << rxq->cqe_n; 554570acdb1SYongseok Koh const uint16_t q_mask = q_n - 1; 5551f903ebeSAlexander Kozyrev unsigned int pos, adj; 5561ded2623SAlexander Kozyrev uint64_t n = 0; 557570acdb1SYongseok Koh uint64_t comp_idx = MLX5_VPMD_DESCS_PER_LOOP; 558570acdb1SYongseok Koh uint16_t nocmp_n = 0; 559fc3e1798SAlexander Kozyrev const uint16x4_t validity = vdup_n_u16((rxq->cq_ci >> rxq->cqe_n) << 8); 560570acdb1SYongseok Koh const uint16x4_t ownership = vdup_n_u16(!(rxq->cq_ci & (q_mask + 1))); 561fc3e1798SAlexander Kozyrev const uint16x4_t vic_check = vcreate_u16(0xff00ff00ff00ff00); 562570acdb1SYongseok Koh const uint16x4_t owner_check = vcreate_u16(0x0001000100010001); 563570acdb1SYongseok Koh const uint16x4_t opcode_check = vcreate_u16(0x00f000f000f000f0); 564570acdb1SYongseok Koh const uint16x4_t format_check = vcreate_u16(0x000c000c000c000c); 565570acdb1SYongseok Koh const uint16x4_t resp_err_check = vcreate_u16(0x00e000e000e000e0); 566570acdb1SYongseok Koh #ifdef MLX5_PMD_SOFT_COUNTERS 567570acdb1SYongseok Koh uint32_t rcvd_byte = 0; 568570acdb1SYongseok Koh #endif 569570acdb1SYongseok Koh /* Mask to generate 16B length vector. */ 570570acdb1SYongseok Koh const uint8x8_t len_shuf_m = { 571570acdb1SYongseok Koh 52, 53, /* 4th CQE */ 572570acdb1SYongseok Koh 36, 37, /* 3rd CQE */ 573570acdb1SYongseok Koh 20, 21, /* 2nd CQE */ 574570acdb1SYongseok Koh 4, 5 /* 1st CQE */ 575570acdb1SYongseok Koh }; 576570acdb1SYongseok Koh /* Mask to extract 16B data from a 64B CQE. */ 577570acdb1SYongseok Koh const uint8x16_t cqe_shuf_m = { 578570acdb1SYongseok Koh 28, 29, /* hdr_type_etc */ 579570acdb1SYongseok Koh 0, /* pkt_info */ 580fc3e1798SAlexander Kozyrev 62, /* validity_iteration_count */ 581570acdb1SYongseok Koh 47, 46, /* byte_cnt, bswap16 */ 582570acdb1SYongseok Koh 31, 30, /* vlan_info, bswap16 */ 583570acdb1SYongseok Koh 15, 14, 13, 12, /* rx_hash_res, bswap32 */ 584570acdb1SYongseok Koh 57, 58, 59, /* flow_tag */ 585570acdb1SYongseok Koh 63 /* op_own */ 586570acdb1SYongseok Koh }; 587570acdb1SYongseok Koh /* Mask to generate 16B data for mbuf. */ 588570acdb1SYongseok Koh const uint8x16_t mb_shuf_m = { 589570acdb1SYongseok Koh 4, 5, -1, -1, /* pkt_len */ 590570acdb1SYongseok Koh 4, 5, /* data_len */ 591570acdb1SYongseok Koh 6, 7, /* vlan_tci */ 592570acdb1SYongseok Koh 8, 9, 10, 11, /* hash.rss */ 593570acdb1SYongseok Koh 12, 13, 14, -1 /* hash.fdir.hi */ 594570acdb1SYongseok Koh }; 595570acdb1SYongseok Koh /* Mask to generate 16B owner vector. */ 596570acdb1SYongseok Koh const uint8x8_t owner_shuf_m = { 597fc3e1798SAlexander Kozyrev 63, 51, /* 4th CQE */ 598fc3e1798SAlexander Kozyrev 47, 35, /* 3rd CQE */ 599fc3e1798SAlexander Kozyrev 31, 19, /* 2nd CQE */ 600fc3e1798SAlexander Kozyrev 15, 3 /* 1st CQE */ 601570acdb1SYongseok Koh }; 602570acdb1SYongseok Koh /* Mask to generate a vector having packet_type/ol_flags. */ 603570acdb1SYongseok Koh const uint8x16_t ptype_shuf_m = { 604570acdb1SYongseok Koh 48, 49, 50, -1, /* 4th CQE */ 605570acdb1SYongseok Koh 32, 33, 34, -1, /* 3rd CQE */ 606570acdb1SYongseok Koh 16, 17, 18, -1, /* 2nd CQE */ 607570acdb1SYongseok Koh 0, 1, 2, -1 /* 1st CQE */ 608570acdb1SYongseok Koh }; 609570acdb1SYongseok Koh /* Mask to generate a vector having flow tags. */ 610570acdb1SYongseok Koh const uint8x16_t ftag_shuf_m = { 611570acdb1SYongseok Koh 60, 61, 62, -1, /* 4th CQE */ 612570acdb1SYongseok Koh 44, 45, 46, -1, /* 3rd CQE */ 613570acdb1SYongseok Koh 28, 29, 30, -1, /* 2nd CQE */ 614570acdb1SYongseok Koh 12, 13, 14, -1 /* 1st CQE */ 615570acdb1SYongseok Koh }; 616570acdb1SYongseok Koh const uint16x8_t crc_adj = { 61735b2d13fSOlivier Matz 0, 0, rxq->crc_present * RTE_ETHER_CRC_LEN, 0, 0, 0, 0, 0 618570acdb1SYongseok Koh }; 619570acdb1SYongseok Koh const uint32x4_t flow_mark_adj = { 0, 0, 0, rxq->mark * (-1) }; 620570acdb1SYongseok Koh 621570acdb1SYongseok Koh /* 622570acdb1SYongseok Koh * Note that vectors have reverse order - {v3, v2, v1, v0}, because 623570acdb1SYongseok Koh * there's no instruction to count trailing zeros. __builtin_clzl() is 624570acdb1SYongseok Koh * used instead. 625570acdb1SYongseok Koh * 6266e695b0cSSarosh Arif * A. copy 4 mbuf pointers from elts ring to returning pkts. 627570acdb1SYongseok Koh * B. load 64B CQE and extract necessary fields 628570acdb1SYongseok Koh * Final 16bytes cqes[] extracted from original 64bytes CQE has the 629570acdb1SYongseok Koh * following structure: 630570acdb1SYongseok Koh * struct { 631570acdb1SYongseok Koh * uint16_t hdr_type_etc; 632570acdb1SYongseok Koh * uint8_t pkt_info; 633fc3e1798SAlexander Kozyrev * uint8_t validity_iteration_count; 634570acdb1SYongseok Koh * uint16_t byte_cnt; 635570acdb1SYongseok Koh * uint16_t vlan_info; 636570acdb1SYongseok Koh * uint32_t rx_has_res; 637570acdb1SYongseok Koh * uint8_t flow_tag[3]; 638570acdb1SYongseok Koh * uint8_t op_own; 639570acdb1SYongseok Koh * } c; 640570acdb1SYongseok Koh * C. fill in mbuf. 641570acdb1SYongseok Koh * D. get valid CQEs. 642570acdb1SYongseok Koh * E. find compressed CQE. 643570acdb1SYongseok Koh */ 644570acdb1SYongseok Koh for (pos = 0; 645570acdb1SYongseok Koh pos < pkts_n; 646570acdb1SYongseok Koh pos += MLX5_VPMD_DESCS_PER_LOOP) { 647570acdb1SYongseok Koh uint16x4_t op_own; 648570acdb1SYongseok Koh uint16x4_t opcode, owner_mask, invalid_mask; 6491f903ebeSAlexander Kozyrev uint16x4_t comp_mask, mini_mask; 650570acdb1SYongseok Koh uint16x4_t mask; 651570acdb1SYongseok Koh uint16x4_t byte_cnt; 652570acdb1SYongseok Koh uint32x4_t ptype_info, flow_tag; 6531742c2d9SYongseok Koh register uint64x2_t c0, c1, c2, c3; 654570acdb1SYongseok Koh uint8_t *p0, *p1, *p2, *p3; 655570acdb1SYongseok Koh uint8_t *e0 = (void *)&elts[pos]->pkt_len; 656570acdb1SYongseok Koh uint8_t *e1 = (void *)&elts[pos + 1]->pkt_len; 657570acdb1SYongseok Koh uint8_t *e2 = (void *)&elts[pos + 2]->pkt_len; 658570acdb1SYongseok Koh uint8_t *e3 = (void *)&elts[pos + 3]->pkt_len; 659570acdb1SYongseok Koh void *elts_p = (void *)&elts[pos]; 660570acdb1SYongseok Koh void *pkts_p = (void *)&pkts[pos]; 661570acdb1SYongseok Koh 662570acdb1SYongseok Koh /* A.0 do not cross the end of CQ. */ 663570acdb1SYongseok Koh mask = vcreate_u16(pkts_n - pos < MLX5_VPMD_DESCS_PER_LOOP ? 664570acdb1SYongseok Koh -1UL >> ((pkts_n - pos) * 665570acdb1SYongseok Koh sizeof(uint16_t) * 8) : 0); 666570acdb1SYongseok Koh p0 = (void *)&cq[pos].pkt_info; 667570acdb1SYongseok Koh p1 = p0 + (pkts_n - pos > 1) * sizeof(struct mlx5_cqe); 668570acdb1SYongseok Koh p2 = p1 + (pkts_n - pos > 2) * sizeof(struct mlx5_cqe); 669570acdb1SYongseok Koh p3 = p2 + (pkts_n - pos > 3) * sizeof(struct mlx5_cqe); 6701742c2d9SYongseok Koh /* B.0 (CQE 3) load a block having op_own. */ 6711742c2d9SYongseok Koh c3 = vld1q_u64((uint64_t *)(p3 + 48)); 6721742c2d9SYongseok Koh /* B.0 (CQE 2) load a block having op_own. */ 6731742c2d9SYongseok Koh c2 = vld1q_u64((uint64_t *)(p2 + 48)); 6741742c2d9SYongseok Koh /* B.0 (CQE 1) load a block having op_own. */ 6751742c2d9SYongseok Koh c1 = vld1q_u64((uint64_t *)(p1 + 48)); 6761742c2d9SYongseok Koh /* B.0 (CQE 0) load a block having op_own. */ 6771742c2d9SYongseok Koh c0 = vld1q_u64((uint64_t *)(p0 + 48)); 6781742c2d9SYongseok Koh /* Synchronize for loading the rest of blocks. */ 679f0f5d844SPhil Yang rte_io_rmb(); 6807ac7450bSRuifeng Wang /* B.0 (CQE 3) reload lower half of the block. */ 6817ac7450bSRuifeng Wang c3 = vld1q_lane_u64((uint64_t *)(p3 + 48), c3, 0); 6827ac7450bSRuifeng Wang /* B.0 (CQE 2) reload lower half of the block. */ 6837ac7450bSRuifeng Wang c2 = vld1q_lane_u64((uint64_t *)(p2 + 48), c2, 0); 6847ac7450bSRuifeng Wang /* B.0 (CQE 1) reload lower half of the block. */ 6857ac7450bSRuifeng Wang c1 = vld1q_lane_u64((uint64_t *)(p1 + 48), c1, 0); 6867ac7450bSRuifeng Wang /* B.0 (CQE 0) reload lower half of the block. */ 6877ac7450bSRuifeng Wang c0 = vld1q_lane_u64((uint64_t *)(p0 + 48), c0, 0); 688570acdb1SYongseok Koh /* Prefetch next 4 CQEs. */ 689570acdb1SYongseok Koh if (pkts_n - pos >= 2 * MLX5_VPMD_DESCS_PER_LOOP) { 690570acdb1SYongseok Koh unsigned int next = pos + MLX5_VPMD_DESCS_PER_LOOP; 691570acdb1SYongseok Koh rte_prefetch_non_temporal(&cq[next]); 692570acdb1SYongseok Koh rte_prefetch_non_temporal(&cq[next + 1]); 693570acdb1SYongseok Koh rte_prefetch_non_temporal(&cq[next + 2]); 694570acdb1SYongseok Koh rte_prefetch_non_temporal(&cq[next + 3]); 695570acdb1SYongseok Koh } 696570acdb1SYongseok Koh __asm__ volatile ( 6971742c2d9SYongseok Koh /* B.1 (CQE 3) load the rest of blocks. */ 698570acdb1SYongseok Koh "ld1 {v16.16b - v18.16b}, [%[p3]] \n\t" 6991742c2d9SYongseok Koh /* B.2 (CQE 3) move the block having op_own. */ 7001742c2d9SYongseok Koh "mov v19.16b, %[c3].16b \n\t" 701570acdb1SYongseok Koh /* B.3 (CQE 3) extract 16B fields. */ 702570acdb1SYongseok Koh "tbl v23.16b, {v16.16b - v19.16b}, %[cqe_shuf_m].16b \n\t" 7031742c2d9SYongseok Koh /* B.1 (CQE 2) load the rest of blocks. */ 7041742c2d9SYongseok Koh "ld1 {v16.16b - v18.16b}, [%[p2]] \n\t" 705570acdb1SYongseok Koh /* B.4 (CQE 3) adjust CRC length. */ 706570acdb1SYongseok Koh "sub v23.8h, v23.8h, %[crc_adj].8h \n\t" 707570acdb1SYongseok Koh /* C.1 (CQE 3) generate final structure for mbuf. */ 708570acdb1SYongseok Koh "tbl v15.16b, {v23.16b}, %[mb_shuf_m].16b \n\t" 7091742c2d9SYongseok Koh /* B.2 (CQE 2) move the block having op_own. */ 7101742c2d9SYongseok Koh "mov v19.16b, %[c2].16b \n\t" 711570acdb1SYongseok Koh /* B.3 (CQE 2) extract 16B fields. */ 712570acdb1SYongseok Koh "tbl v22.16b, {v16.16b - v19.16b}, %[cqe_shuf_m].16b \n\t" 7131742c2d9SYongseok Koh /* B.1 (CQE 1) load the rest of blocks. */ 7141742c2d9SYongseok Koh "ld1 {v16.16b - v18.16b}, [%[p1]] \n\t" 715570acdb1SYongseok Koh /* B.4 (CQE 2) adjust CRC length. */ 716570acdb1SYongseok Koh "sub v22.8h, v22.8h, %[crc_adj].8h \n\t" 717570acdb1SYongseok Koh /* C.1 (CQE 2) generate final structure for mbuf. */ 718570acdb1SYongseok Koh "tbl v14.16b, {v22.16b}, %[mb_shuf_m].16b \n\t" 7191742c2d9SYongseok Koh /* B.2 (CQE 1) move the block having op_own. */ 7201742c2d9SYongseok Koh "mov v19.16b, %[c1].16b \n\t" 721570acdb1SYongseok Koh /* B.3 (CQE 1) extract 16B fields. */ 722570acdb1SYongseok Koh "tbl v21.16b, {v16.16b - v19.16b}, %[cqe_shuf_m].16b \n\t" 7231742c2d9SYongseok Koh /* B.1 (CQE 0) load the rest of blocks. */ 7241742c2d9SYongseok Koh "ld1 {v16.16b - v18.16b}, [%[p0]] \n\t" 725570acdb1SYongseok Koh /* B.4 (CQE 1) adjust CRC length. */ 726570acdb1SYongseok Koh "sub v21.8h, v21.8h, %[crc_adj].8h \n\t" 727570acdb1SYongseok Koh /* C.1 (CQE 1) generate final structure for mbuf. */ 728570acdb1SYongseok Koh "tbl v13.16b, {v21.16b}, %[mb_shuf_m].16b \n\t" 7291742c2d9SYongseok Koh /* B.2 (CQE 0) move the block having op_own. */ 7301742c2d9SYongseok Koh "mov v19.16b, %[c0].16b \n\t" 7311742c2d9SYongseok Koh /* A.1 load mbuf pointers. */ 7321742c2d9SYongseok Koh "ld1 {v24.2d - v25.2d}, [%[elts_p]] \n\t" 733570acdb1SYongseok Koh /* B.3 (CQE 0) extract 16B fields. */ 734570acdb1SYongseok Koh "tbl v20.16b, {v16.16b - v19.16b}, %[cqe_shuf_m].16b \n\t" 735570acdb1SYongseok Koh /* B.4 (CQE 0) adjust CRC length. */ 736570acdb1SYongseok Koh "sub v20.8h, v20.8h, %[crc_adj].8h \n\t" 737570acdb1SYongseok Koh /* D.1 extract op_own byte. */ 738570acdb1SYongseok Koh "tbl %[op_own].8b, {v20.16b - v23.16b}, %[owner_shuf_m].8b \n\t" 739570acdb1SYongseok Koh /* C.2 (CQE 3) adjust flow mark. */ 740570acdb1SYongseok Koh "add v15.4s, v15.4s, %[flow_mark_adj].4s \n\t" 741570acdb1SYongseok Koh /* C.3 (CQE 3) fill in mbuf - rx_descriptor_fields1. */ 742570acdb1SYongseok Koh "st1 {v15.2d}, [%[e3]] \n\t" 743570acdb1SYongseok Koh /* C.2 (CQE 2) adjust flow mark. */ 744570acdb1SYongseok Koh "add v14.4s, v14.4s, %[flow_mark_adj].4s \n\t" 745570acdb1SYongseok Koh /* C.3 (CQE 2) fill in mbuf - rx_descriptor_fields1. */ 746570acdb1SYongseok Koh "st1 {v14.2d}, [%[e2]] \n\t" 747570acdb1SYongseok Koh /* C.1 (CQE 0) generate final structure for mbuf. */ 748570acdb1SYongseok Koh "tbl v12.16b, {v20.16b}, %[mb_shuf_m].16b \n\t" 749570acdb1SYongseok Koh /* C.2 (CQE 1) adjust flow mark. */ 750570acdb1SYongseok Koh "add v13.4s, v13.4s, %[flow_mark_adj].4s \n\t" 751570acdb1SYongseok Koh /* C.3 (CQE 1) fill in mbuf - rx_descriptor_fields1. */ 752570acdb1SYongseok Koh "st1 {v13.2d}, [%[e1]] \n\t" 753570acdb1SYongseok Koh #ifdef MLX5_PMD_SOFT_COUNTERS 754570acdb1SYongseok Koh /* Extract byte_cnt. */ 755570acdb1SYongseok Koh "tbl %[byte_cnt].8b, {v20.16b - v23.16b}, %[len_shuf_m].8b \n\t" 756570acdb1SYongseok Koh #endif 757570acdb1SYongseok Koh /* Extract ptype_info. */ 758570acdb1SYongseok Koh "tbl %[ptype_info].16b, {v20.16b - v23.16b}, %[ptype_shuf_m].16b \n\t" 759570acdb1SYongseok Koh /* Extract flow_tag. */ 760570acdb1SYongseok Koh "tbl %[flow_tag].16b, {v20.16b - v23.16b}, %[ftag_shuf_m].16b \n\t" 761570acdb1SYongseok Koh /* A.2 copy mbuf pointers. */ 762570acdb1SYongseok Koh "st1 {v24.2d - v25.2d}, [%[pkts_p]] \n\t" 763570acdb1SYongseok Koh /* C.2 (CQE 0) adjust flow mark. */ 764570acdb1SYongseok Koh "add v12.4s, v12.4s, %[flow_mark_adj].4s \n\t" 765570acdb1SYongseok Koh /* C.3 (CQE 1) fill in mbuf - rx_descriptor_fields1. */ 766570acdb1SYongseok Koh "st1 {v12.2d}, [%[e0]] \n\t" 767570acdb1SYongseok Koh :[op_own]"=&w"(op_own), 768570acdb1SYongseok Koh [byte_cnt]"=&w"(byte_cnt), 769570acdb1SYongseok Koh [ptype_info]"=&w"(ptype_info), 770570acdb1SYongseok Koh [flow_tag]"=&w"(flow_tag) 7711742c2d9SYongseok Koh :[p3]"r"(p3), [p2]"r"(p2), [p1]"r"(p1), [p0]"r"(p0), 772570acdb1SYongseok Koh [e3]"r"(e3), [e2]"r"(e2), [e1]"r"(e1), [e0]"r"(e0), 7731742c2d9SYongseok Koh [c3]"w"(c3), [c2]"w"(c2), [c1]"w"(c1), [c0]"w"(c0), 774570acdb1SYongseok Koh [elts_p]"r"(elts_p), 775570acdb1SYongseok Koh [pkts_p]"r"(pkts_p), 776570acdb1SYongseok Koh [cqe_shuf_m]"w"(cqe_shuf_m), 777570acdb1SYongseok Koh [mb_shuf_m]"w"(mb_shuf_m), 778570acdb1SYongseok Koh [owner_shuf_m]"w"(owner_shuf_m), 779570acdb1SYongseok Koh [len_shuf_m]"w"(len_shuf_m), 780570acdb1SYongseok Koh [ptype_shuf_m]"w"(ptype_shuf_m), 781570acdb1SYongseok Koh [ftag_shuf_m]"w"(ftag_shuf_m), 782570acdb1SYongseok Koh [crc_adj]"w"(crc_adj), 783570acdb1SYongseok Koh [flow_mark_adj]"w"(flow_mark_adj) 784570acdb1SYongseok Koh :"memory", 785570acdb1SYongseok Koh "v12", "v13", "v14", "v15", 786570acdb1SYongseok Koh "v16", "v17", "v18", "v19", 787570acdb1SYongseok Koh "v20", "v21", "v22", "v23", 788570acdb1SYongseok Koh "v24", "v25"); 789fc3e1798SAlexander Kozyrev /* D.2 mask out CQEs belonging to HW. */ 790fc3e1798SAlexander Kozyrev if (rxq->cqe_comp_layout) { 791fc3e1798SAlexander Kozyrev owner_mask = vand_u16(op_own, vic_check); 792fc3e1798SAlexander Kozyrev owner_mask = vceq_u16(owner_mask, validity); 793fc3e1798SAlexander Kozyrev owner_mask = vmvn_u16(owner_mask); 794fc3e1798SAlexander Kozyrev } else { 795570acdb1SYongseok Koh owner_mask = vand_u16(op_own, owner_check); 796570acdb1SYongseok Koh owner_mask = vceq_u16(owner_mask, ownership); 797fc3e1798SAlexander Kozyrev } 798570acdb1SYongseok Koh /* D.3 get mask for invalidated CQEs. */ 799570acdb1SYongseok Koh opcode = vand_u16(op_own, opcode_check); 800570acdb1SYongseok Koh invalid_mask = vceq_u16(opcode_check, opcode); 801570acdb1SYongseok Koh /* E.1 find compressed CQE format. */ 802570acdb1SYongseok Koh comp_mask = vand_u16(op_own, format_check); 803570acdb1SYongseok Koh comp_mask = vceq_u16(comp_mask, format_check); 804570acdb1SYongseok Koh /* D.4 mask out beyond boundary. */ 805570acdb1SYongseok Koh invalid_mask = vorr_u16(invalid_mask, mask); 806570acdb1SYongseok Koh /* D.5 merge invalid_mask with invalid owner. */ 807570acdb1SYongseok Koh invalid_mask = vorr_u16(invalid_mask, owner_mask); 808570acdb1SYongseok Koh /* E.2 mask out invalid entries. */ 809570acdb1SYongseok Koh comp_mask = vbic_u16(comp_mask, invalid_mask); 810570acdb1SYongseok Koh /* E.3 get the first compressed CQE. */ 811570acdb1SYongseok Koh comp_idx = __builtin_clzl(vget_lane_u64(vreinterpret_u64_u16( 812570acdb1SYongseok Koh comp_mask), 0)) / 813570acdb1SYongseok Koh (sizeof(uint16_t) * 8); 814ff6fcd41SRuifeng Wang invalid_mask = vorr_u16(invalid_mask, comp_mask); 815570acdb1SYongseok Koh /* D.7 count non-compressed valid CQEs. */ 816570acdb1SYongseok Koh n = __builtin_clzl(vget_lane_u64(vreinterpret_u64_u16( 817570acdb1SYongseok Koh invalid_mask), 0)) / (sizeof(uint16_t) * 8); 818570acdb1SYongseok Koh nocmp_n += n; 819ff6fcd41SRuifeng Wang /* 820ff6fcd41SRuifeng Wang * D.2 mask out entries after the compressed CQE. 821ff6fcd41SRuifeng Wang * get the final invalid mask. 822ff6fcd41SRuifeng Wang */ 823570acdb1SYongseok Koh mask = vcreate_u16(n < MLX5_VPMD_DESCS_PER_LOOP ? 824570acdb1SYongseok Koh -1UL >> (n * sizeof(uint16_t) * 8) : 0); 825570acdb1SYongseok Koh invalid_mask = vorr_u16(invalid_mask, mask); 826570acdb1SYongseok Koh /* D.3 check error in opcode. */ 827fc3e1798SAlexander Kozyrev adj = (!rxq->cqe_comp_layout && 828fc3e1798SAlexander Kozyrev comp_idx != MLX5_VPMD_DESCS_PER_LOOP && comp_idx == n); 8291f903ebeSAlexander Kozyrev mask = vcreate_u16(adj ? 8301f903ebeSAlexander Kozyrev -1UL >> ((n + 1) * sizeof(uint16_t) * 8) : -1UL); 8311f903ebeSAlexander Kozyrev mini_mask = vand_u16(invalid_mask, mask); 832570acdb1SYongseok Koh opcode = vceq_u16(resp_err_check, opcode); 8331f903ebeSAlexander Kozyrev opcode = vbic_u16(opcode, mini_mask); 834570acdb1SYongseok Koh /* D.4 mark if any error is set */ 835d27fb0deSYongseok Koh *err |= vget_lane_u64(vreinterpret_u64_u16(opcode), 0); 836570acdb1SYongseok Koh /* C.4 fill in mbuf - rearm_data and packet_type. */ 837570acdb1SYongseok Koh rxq_cq_to_ptype_oflags_v(rxq, ptype_info, flow_tag, 838570acdb1SYongseok Koh opcode, &elts[pos]); 83925ed2ebfSViacheslav Ovsiienko if (unlikely(rxq->shared)) { 84025ed2ebfSViacheslav Ovsiienko elts[pos]->port = container_of(p0, struct mlx5_cqe, 84125ed2ebfSViacheslav Ovsiienko pkt_info)->user_index_low; 84225ed2ebfSViacheslav Ovsiienko elts[pos + 1]->port = container_of(p1, struct mlx5_cqe, 84325ed2ebfSViacheslav Ovsiienko pkt_info)->user_index_low; 84425ed2ebfSViacheslav Ovsiienko elts[pos + 2]->port = container_of(p2, struct mlx5_cqe, 84525ed2ebfSViacheslav Ovsiienko pkt_info)->user_index_low; 84625ed2ebfSViacheslav Ovsiienko elts[pos + 3]->port = container_of(p3, struct mlx5_cqe, 84725ed2ebfSViacheslav Ovsiienko pkt_info)->user_index_low; 84825ed2ebfSViacheslav Ovsiienko } 84925ed2ebfSViacheslav Ovsiienko if (unlikely(rxq->hw_timestamp)) { 85004840ecbSThomas Monjalon int offset = rxq->timestamp_offset; 851a2854c4dSViacheslav Ovsiienko if (rxq->rt_timestamp) { 852a2854c4dSViacheslav Ovsiienko struct mlx5_dev_ctx_shared *sh = rxq->sh; 853a2854c4dSViacheslav Ovsiienko uint64_t ts; 854a2854c4dSViacheslav Ovsiienko 855a2854c4dSViacheslav Ovsiienko ts = rte_be_to_cpu_64 856a2854c4dSViacheslav Ovsiienko (container_of(p0, struct mlx5_cqe, 857a2854c4dSViacheslav Ovsiienko pkt_info)->timestamp); 85804840ecbSThomas Monjalon mlx5_timestamp_set(elts[pos], offset, 85904840ecbSThomas Monjalon mlx5_txpp_convert_rx_ts(sh, ts)); 860a2854c4dSViacheslav Ovsiienko ts = rte_be_to_cpu_64 861a2854c4dSViacheslav Ovsiienko (container_of(p1, struct mlx5_cqe, 86278c7406bSRaslan Darawsheh pkt_info)->timestamp); 86304840ecbSThomas Monjalon mlx5_timestamp_set(elts[pos + 1], offset, 86404840ecbSThomas Monjalon mlx5_txpp_convert_rx_ts(sh, ts)); 865a2854c4dSViacheslav Ovsiienko ts = rte_be_to_cpu_64 866a2854c4dSViacheslav Ovsiienko (container_of(p2, struct mlx5_cqe, 86778c7406bSRaslan Darawsheh pkt_info)->timestamp); 86804840ecbSThomas Monjalon mlx5_timestamp_set(elts[pos + 2], offset, 86904840ecbSThomas Monjalon mlx5_txpp_convert_rx_ts(sh, ts)); 870a2854c4dSViacheslav Ovsiienko ts = rte_be_to_cpu_64 871a2854c4dSViacheslav Ovsiienko (container_of(p3, struct mlx5_cqe, 87278c7406bSRaslan Darawsheh pkt_info)->timestamp); 87304840ecbSThomas Monjalon mlx5_timestamp_set(elts[pos + 3], offset, 87404840ecbSThomas Monjalon mlx5_txpp_convert_rx_ts(sh, ts)); 875a2854c4dSViacheslav Ovsiienko } else { 87604840ecbSThomas Monjalon mlx5_timestamp_set(elts[pos], offset, 87704840ecbSThomas Monjalon rte_be_to_cpu_64(container_of(p0, 87804840ecbSThomas Monjalon struct mlx5_cqe, pkt_info)->timestamp)); 87904840ecbSThomas Monjalon mlx5_timestamp_set(elts[pos + 1], offset, 88004840ecbSThomas Monjalon rte_be_to_cpu_64(container_of(p1, 88104840ecbSThomas Monjalon struct mlx5_cqe, pkt_info)->timestamp)); 88204840ecbSThomas Monjalon mlx5_timestamp_set(elts[pos + 2], offset, 88304840ecbSThomas Monjalon rte_be_to_cpu_64(container_of(p2, 88404840ecbSThomas Monjalon struct mlx5_cqe, pkt_info)->timestamp)); 88504840ecbSThomas Monjalon mlx5_timestamp_set(elts[pos + 3], offset, 88604840ecbSThomas Monjalon rte_be_to_cpu_64(container_of(p3, 88704840ecbSThomas Monjalon struct mlx5_cqe, pkt_info)->timestamp)); 888a2854c4dSViacheslav Ovsiienko } 88978c7406bSRaslan Darawsheh } 8904ffab7b9SViacheslav Ovsiienko if (rxq->dynf_meta) { 8917be78d02SJosh Soref /* This code is subject for further optimization. */ 8926c55b622SAlexander Kozyrev int32_t offs = rxq->flow_meta_offset; 8934eefb20fSViacheslav Ovsiienko uint32_t mask = rxq->flow_meta_port_mask; 8946c55b622SAlexander Kozyrev 8956c55b622SAlexander Kozyrev *RTE_MBUF_DYNFIELD(pkts[pos], offs, uint32_t *) = 8966d5735c1SAlexander Kozyrev rte_be_to_cpu_32(container_of 897b57e414bSAlexander Kozyrev (p0, struct mlx5_cqe, 8986d5735c1SAlexander Kozyrev pkt_info)->flow_table_metadata) & mask; 8994ffab7b9SViacheslav Ovsiienko *RTE_MBUF_DYNFIELD(pkts[pos + 1], offs, uint32_t *) = 9006d5735c1SAlexander Kozyrev rte_be_to_cpu_32(container_of 901b57e414bSAlexander Kozyrev (p1, struct mlx5_cqe, 9026d5735c1SAlexander Kozyrev pkt_info)->flow_table_metadata) & mask; 9034ffab7b9SViacheslav Ovsiienko *RTE_MBUF_DYNFIELD(pkts[pos + 2], offs, uint32_t *) = 9046d5735c1SAlexander Kozyrev rte_be_to_cpu_32(container_of 905b57e414bSAlexander Kozyrev (p2, struct mlx5_cqe, 9066d5735c1SAlexander Kozyrev pkt_info)->flow_table_metadata) & mask; 9074ffab7b9SViacheslav Ovsiienko *RTE_MBUF_DYNFIELD(pkts[pos + 3], offs, uint32_t *) = 9086d5735c1SAlexander Kozyrev rte_be_to_cpu_32(container_of 909b57e414bSAlexander Kozyrev (p3, struct mlx5_cqe, 9106d5735c1SAlexander Kozyrev pkt_info)->flow_table_metadata) & mask; 9116c55b622SAlexander Kozyrev if (*RTE_MBUF_DYNFIELD(pkts[pos], offs, uint32_t *)) 9126c55b622SAlexander Kozyrev elts[pos]->ol_flags |= rxq->flow_meta_mask; 9136c55b622SAlexander Kozyrev if (*RTE_MBUF_DYNFIELD(pkts[pos + 1], offs, uint32_t *)) 9146c55b622SAlexander Kozyrev elts[pos + 1]->ol_flags |= rxq->flow_meta_mask; 9156c55b622SAlexander Kozyrev if (*RTE_MBUF_DYNFIELD(pkts[pos + 2], offs, uint32_t *)) 9166c55b622SAlexander Kozyrev elts[pos + 2]->ol_flags |= rxq->flow_meta_mask; 9176c55b622SAlexander Kozyrev if (*RTE_MBUF_DYNFIELD(pkts[pos + 3], offs, uint32_t *)) 9186c55b622SAlexander Kozyrev elts[pos + 3]->ol_flags |= rxq->flow_meta_mask; 919a18ac611SViacheslav Ovsiienko } 920570acdb1SYongseok Koh #ifdef MLX5_PMD_SOFT_COUNTERS 921570acdb1SYongseok Koh /* Add up received bytes count. */ 922570acdb1SYongseok Koh byte_cnt = vbic_u16(byte_cnt, invalid_mask); 923570acdb1SYongseok Koh rcvd_byte += vget_lane_u64(vpaddl_u32(vpaddl_u16(byte_cnt)), 0); 924570acdb1SYongseok Koh #endif 925570acdb1SYongseok Koh /* 926570acdb1SYongseok Koh * Break the loop unless more valid CQE is expected, or if 927570acdb1SYongseok Koh * there's a compressed CQE. 928570acdb1SYongseok Koh */ 929570acdb1SYongseok Koh if (n != MLX5_VPMD_DESCS_PER_LOOP) 930570acdb1SYongseok Koh break; 931570acdb1SYongseok Koh } 932570acdb1SYongseok Koh #ifdef MLX5_PMD_SOFT_COUNTERS 933570acdb1SYongseok Koh rxq->stats.ipackets += nocmp_n; 934570acdb1SYongseok Koh rxq->stats.ibytes += rcvd_byte; 935570acdb1SYongseok Koh #endif 9361ded2623SAlexander Kozyrev if (comp_idx == n) 9371ded2623SAlexander Kozyrev *comp = comp_idx; 9381ded2623SAlexander Kozyrev return nocmp_n; 939570acdb1SYongseok Koh } 940570acdb1SYongseok Koh 941570acdb1SYongseok Koh #endif /* RTE_PMD_MLX5_RXTX_VEC_NEON_H_ */ 942