1 /* SPDX-License-Identifier: BSD-3-Clause 2 * Copyright 2015 6WIND S.A. 3 * Copyright 2015 Mellanox Technologies, Ltd 4 */ 5 6 #ifndef RTE_PMD_MLX5_H_ 7 #define RTE_PMD_MLX5_H_ 8 9 #include <stddef.h> 10 #include <stdbool.h> 11 #include <stdint.h> 12 #include <limits.h> 13 #include <net/if.h> 14 #include <netinet/in.h> 15 #include <sys/queue.h> 16 17 #include <rte_pci.h> 18 #include <rte_ether.h> 19 #include <rte_ethdev_driver.h> 20 #include <rte_rwlock.h> 21 #include <rte_interrupts.h> 22 #include <rte_errno.h> 23 #include <rte_flow.h> 24 25 #include <mlx5_glue.h> 26 #include <mlx5_devx_cmds.h> 27 #include <mlx5_prm.h> 28 #include <mlx5_nl.h> 29 #include <mlx5_common_mp.h> 30 #include <mlx5_common_mr.h> 31 32 #include "mlx5_defs.h" 33 #include "mlx5_utils.h" 34 #include "mlx5_os.h" 35 #include "mlx5_autoconf.h" 36 37 enum mlx5_ipool_index { 38 #ifdef HAVE_IBV_FLOW_DV_SUPPORT 39 MLX5_IPOOL_DECAP_ENCAP = 0, /* Pool for encap/decap resource. */ 40 MLX5_IPOOL_PUSH_VLAN, /* Pool for push vlan resource. */ 41 MLX5_IPOOL_TAG, /* Pool for tag resource. */ 42 MLX5_IPOOL_PORT_ID, /* Pool for port id resource. */ 43 MLX5_IPOOL_JUMP, /* Pool for jump resource. */ 44 #endif 45 MLX5_IPOOL_MTR, /* Pool for meter resource. */ 46 MLX5_IPOOL_MCP, /* Pool for metadata resource. */ 47 MLX5_IPOOL_HRXQ, /* Pool for hrxq resource. */ 48 MLX5_IPOOL_MLX5_FLOW, /* Pool for mlx5 flow handle. */ 49 MLX5_IPOOL_RTE_FLOW, /* Pool for rte_flow. */ 50 MLX5_IPOOL_MAX, 51 }; 52 53 /* 54 * There are three reclaim memory mode supported. 55 * 0(none) means no memory reclaim. 56 * 1(light) means only PMD level reclaim. 57 * 2(aggressive) means both PMD and rdma-core level reclaim. 58 */ 59 enum mlx5_reclaim_mem_mode { 60 MLX5_RCM_NONE, /* Don't reclaim memory. */ 61 MLX5_RCM_LIGHT, /* Reclaim PMD level. */ 62 MLX5_RCM_AGGR, /* Reclaim PMD and rdma-core level. */ 63 }; 64 65 /* Device attributes used in mlx5 PMD */ 66 struct mlx5_dev_attr { 67 uint64_t device_cap_flags_ex; 68 int max_qp_wr; 69 int max_sge; 70 int max_cq; 71 int max_qp; 72 uint32_t raw_packet_caps; 73 uint32_t max_rwq_indirection_table_size; 74 uint32_t max_tso; 75 uint32_t tso_supported_qpts; 76 uint64_t flags; 77 uint64_t comp_mask; 78 uint32_t sw_parsing_offloads; 79 uint32_t min_single_stride_log_num_of_bytes; 80 uint32_t max_single_stride_log_num_of_bytes; 81 uint32_t min_single_wqe_log_num_of_strides; 82 uint32_t max_single_wqe_log_num_of_strides; 83 uint32_t stride_supported_qpts; 84 uint32_t tunnel_offloads_caps; 85 char fw_ver[64]; 86 }; 87 88 /** Data associated with devices to spawn. */ 89 struct mlx5_dev_spawn_data { 90 uint32_t ifindex; /**< Network interface index. */ 91 uint32_t max_port; /**< Device maximal port index. */ 92 uint32_t phys_port; /**< Device physical port index. */ 93 int pf_bond; /**< bonding device PF index. < 0 - no bonding */ 94 struct mlx5_switch_info info; /**< Switch information. */ 95 void *phys_dev; /**< Associated physical device. */ 96 struct rte_eth_dev *eth_dev; /**< Associated Ethernet device. */ 97 struct rte_pci_device *pci_dev; /**< Backend PCI device. */ 98 }; 99 100 /** Key string for IPC. */ 101 #define MLX5_MP_NAME "net_mlx5_mp" 102 103 104 LIST_HEAD(mlx5_dev_list, mlx5_dev_ctx_shared); 105 106 /* Shared data between primary and secondary processes. */ 107 struct mlx5_shared_data { 108 rte_spinlock_t lock; 109 /* Global spinlock for primary and secondary processes. */ 110 int init_done; /* Whether primary has done initialization. */ 111 unsigned int secondary_cnt; /* Number of secondary processes init'd. */ 112 struct mlx5_dev_list mem_event_cb_list; 113 rte_rwlock_t mem_event_rwlock; 114 }; 115 116 /* Per-process data structure, not visible to other processes. */ 117 struct mlx5_local_data { 118 int init_done; /* Whether a secondary has done initialization. */ 119 }; 120 121 extern struct mlx5_shared_data *mlx5_shared_data; 122 123 /* Dev ops structs */ 124 extern const struct eth_dev_ops mlx5_os_dev_ops; 125 extern const struct eth_dev_ops mlx5_os_dev_sec_ops; 126 extern const struct eth_dev_ops mlx5_os_dev_ops_isolate; 127 128 struct mlx5_counter_ctrl { 129 /* Name of the counter. */ 130 char dpdk_name[RTE_ETH_XSTATS_NAME_SIZE]; 131 /* Name of the counter on the device table. */ 132 char ctr_name[RTE_ETH_XSTATS_NAME_SIZE]; 133 uint32_t dev:1; /**< Nonzero for dev counters. */ 134 }; 135 136 struct mlx5_xstats_ctrl { 137 /* Number of device stats. */ 138 uint16_t stats_n; 139 /* Number of device stats identified by PMD. */ 140 uint16_t mlx5_stats_n; 141 /* Index in the device counters table. */ 142 uint16_t dev_table_idx[MLX5_MAX_XSTATS]; 143 uint64_t base[MLX5_MAX_XSTATS]; 144 uint64_t xstats[MLX5_MAX_XSTATS]; 145 uint64_t hw_stats[MLX5_MAX_XSTATS]; 146 struct mlx5_counter_ctrl info[MLX5_MAX_XSTATS]; 147 }; 148 149 struct mlx5_stats_ctrl { 150 /* Base for imissed counter. */ 151 uint64_t imissed_base; 152 uint64_t imissed; 153 }; 154 155 /* Default PMD specific parameter value. */ 156 #define MLX5_ARG_UNSET (-1) 157 158 #define MLX5_LRO_SUPPORTED(dev) \ 159 (((struct mlx5_priv *)((dev)->data->dev_private))->config.lro.supported) 160 161 /* Maximal size of coalesced segment for LRO is set in chunks of 256 Bytes. */ 162 #define MLX5_LRO_SEG_CHUNK_SIZE 256u 163 164 /* Maximal size of aggregated LRO packet. */ 165 #define MLX5_MAX_LRO_SIZE (UINT8_MAX * MLX5_LRO_SEG_CHUNK_SIZE) 166 167 /* LRO configurations structure. */ 168 struct mlx5_lro_config { 169 uint32_t supported:1; /* Whether LRO is supported. */ 170 uint32_t timeout; /* User configuration. */ 171 }; 172 173 /* 174 * Device configuration structure. 175 * 176 * Merged configuration from: 177 * 178 * - Device capabilities, 179 * - User device parameters disabled features. 180 */ 181 struct mlx5_dev_config { 182 unsigned int hw_csum:1; /* Checksum offload is supported. */ 183 unsigned int hw_vlan_strip:1; /* VLAN stripping is supported. */ 184 unsigned int hw_vlan_insert:1; /* VLAN insertion in WQE is supported. */ 185 unsigned int hw_fcs_strip:1; /* FCS stripping is supported. */ 186 unsigned int hw_padding:1; /* End alignment padding is supported. */ 187 unsigned int vf:1; /* This is a VF. */ 188 unsigned int tunnel_en:1; 189 /* Whether tunnel stateless offloads are supported. */ 190 unsigned int mpls_en:1; /* MPLS over GRE/UDP is enabled. */ 191 unsigned int cqe_comp:1; /* CQE compression is enabled. */ 192 unsigned int cqe_pad:1; /* CQE padding is enabled. */ 193 unsigned int tso:1; /* Whether TSO is supported. */ 194 unsigned int rx_vec_en:1; /* Rx vector is enabled. */ 195 unsigned int mr_ext_memseg_en:1; 196 /* Whether memseg should be extended for MR creation. */ 197 unsigned int l3_vxlan_en:1; /* Enable L3 VXLAN flow creation. */ 198 unsigned int vf_nl_en:1; /* Enable Netlink requests in VF mode. */ 199 unsigned int dv_esw_en:1; /* Enable E-Switch DV flow. */ 200 unsigned int dv_flow_en:1; /* Enable DV flow. */ 201 unsigned int dv_xmeta_en:2; /* Enable extensive flow metadata. */ 202 unsigned int lacp_by_user:1; 203 /* Enable user to manage LACP traffic. */ 204 unsigned int swp:1; /* Tx generic tunnel checksum and TSO offload. */ 205 unsigned int devx:1; /* Whether devx interface is available or not. */ 206 unsigned int dest_tir:1; /* Whether advanced DR API is available. */ 207 unsigned int reclaim_mode:2; /* Memory reclaim mode. */ 208 unsigned int rt_timestamp:1; /* realtime timestamp format. */ 209 unsigned int sys_mem_en:1; /* The default memory allocator. */ 210 unsigned int decap_en:1; /* Whether decap will be used or not. */ 211 struct { 212 unsigned int enabled:1; /* Whether MPRQ is enabled. */ 213 unsigned int stride_num_n; /* Number of strides. */ 214 unsigned int stride_size_n; /* Size of a stride. */ 215 unsigned int min_stride_size_n; /* Min size of a stride. */ 216 unsigned int max_stride_size_n; /* Max size of a stride. */ 217 unsigned int max_memcpy_len; 218 /* Maximum packet size to memcpy Rx packets. */ 219 unsigned int min_rxqs_num; 220 /* Rx queue count threshold to enable MPRQ. */ 221 } mprq; /* Configurations for Multi-Packet RQ. */ 222 int mps; /* Multi-packet send supported mode. */ 223 int dbnc; /* Skip doorbell register write barrier. */ 224 unsigned int flow_prio; /* Number of flow priorities. */ 225 enum modify_reg flow_mreg_c[MLX5_MREG_C_NUM]; 226 /* Availibility of mreg_c's. */ 227 unsigned int tso_max_payload_sz; /* Maximum TCP payload for TSO. */ 228 unsigned int ind_table_max_size; /* Maximum indirection table size. */ 229 unsigned int max_dump_files_num; /* Maximum dump files per queue. */ 230 unsigned int log_hp_size; /* Single hairpin queue data size in total. */ 231 int txqs_inline; /* Queue number threshold for inlining. */ 232 int txq_inline_min; /* Minimal amount of data bytes to inline. */ 233 int txq_inline_max; /* Max packet size for inlining with SEND. */ 234 int txq_inline_mpw; /* Max packet size for inlining with eMPW. */ 235 int tx_pp; /* Timestamp scheduling granularity in nanoseconds. */ 236 int tx_skew; /* Tx scheduling skew between WQE and data on wire. */ 237 struct mlx5_hca_attr hca_attr; /* HCA attributes. */ 238 struct mlx5_lro_config lro; /* LRO configuration. */ 239 }; 240 241 242 /** 243 * Type of object being allocated. 244 */ 245 enum mlx5_verbs_alloc_type { 246 MLX5_VERBS_ALLOC_TYPE_NONE, 247 MLX5_VERBS_ALLOC_TYPE_TX_QUEUE, 248 MLX5_VERBS_ALLOC_TYPE_RX_QUEUE, 249 }; 250 251 /* Structure for VF VLAN workaround. */ 252 struct mlx5_vf_vlan { 253 uint32_t tag:12; 254 uint32_t created:1; 255 }; 256 257 /** 258 * Verbs allocator needs a context to know in the callback which kind of 259 * resources it is allocating. 260 */ 261 struct mlx5_verbs_alloc_ctx { 262 enum mlx5_verbs_alloc_type type; /* Kind of object being allocated. */ 263 const void *obj; /* Pointer to the DPDK object. */ 264 }; 265 266 /* Flow drop context necessary due to Verbs API. */ 267 struct mlx5_drop { 268 struct mlx5_hrxq *hrxq; /* Hash Rx queue queue. */ 269 struct mlx5_rxq_obj *rxq; /* Rx queue object. */ 270 }; 271 272 #define MLX5_COUNTERS_PER_POOL 512 273 #define MLX5_MAX_PENDING_QUERIES 4 274 #define MLX5_CNT_CONTAINER_RESIZE 64 275 #define MLX5_CNT_AGE_OFFSET 0x80000000 276 #define CNT_SIZE (sizeof(struct mlx5_flow_counter)) 277 #define CNTEXT_SIZE (sizeof(struct mlx5_flow_counter_ext)) 278 #define AGE_SIZE (sizeof(struct mlx5_age_param)) 279 #define MLX5_AGING_TIME_DELAY 7 280 #define CNT_POOL_TYPE_EXT (1 << 0) 281 #define CNT_POOL_TYPE_AGE (1 << 1) 282 #define IS_EXT_POOL(pool) (((pool)->type) & CNT_POOL_TYPE_EXT) 283 #define IS_AGE_POOL(pool) (((pool)->type) & CNT_POOL_TYPE_AGE) 284 #define MLX_CNT_IS_AGE(counter) ((counter) & MLX5_CNT_AGE_OFFSET ? 1 : 0) 285 #define MLX5_CNT_LEN(pool) \ 286 (CNT_SIZE + \ 287 (IS_AGE_POOL(pool) ? AGE_SIZE : 0) + \ 288 (IS_EXT_POOL(pool) ? CNTEXT_SIZE : 0)) 289 #define MLX5_POOL_GET_CNT(pool, index) \ 290 ((struct mlx5_flow_counter *) \ 291 ((uint8_t *)((pool) + 1) + (index) * (MLX5_CNT_LEN(pool)))) 292 #define MLX5_CNT_ARRAY_IDX(pool, cnt) \ 293 ((int)(((uint8_t *)(cnt) - (uint8_t *)((pool) + 1)) / \ 294 MLX5_CNT_LEN(pool))) 295 /* 296 * The pool index and offset of counter in the pool array makes up the 297 * counter index. In case the counter is from pool 0 and offset 0, it 298 * should plus 1 to avoid index 0, since 0 means invalid counter index 299 * currently. 300 */ 301 #define MLX5_MAKE_CNT_IDX(pi, offset) \ 302 ((pi) * MLX5_COUNTERS_PER_POOL + (offset) + 1) 303 #define MLX5_CNT_TO_CNT_EXT(pool, cnt) \ 304 ((struct mlx5_flow_counter_ext *)\ 305 ((uint8_t *)((cnt) + 1) + \ 306 (IS_AGE_POOL(pool) ? AGE_SIZE : 0))) 307 #define MLX5_GET_POOL_CNT_EXT(pool, offset) \ 308 MLX5_CNT_TO_CNT_EXT(pool, MLX5_POOL_GET_CNT((pool), (offset))) 309 #define MLX5_CNT_TO_AGE(cnt) \ 310 ((struct mlx5_age_param *)((cnt) + 1)) 311 /* 312 * The maximum single counter is 0x800000 as MLX5_CNT_BATCH_OFFSET 313 * defines. The pool size is 512, pool index should never reach 314 * INT16_MAX. 315 */ 316 #define POOL_IDX_INVALID UINT16_MAX 317 318 struct mlx5_flow_counter_pool; 319 320 /*age status*/ 321 enum { 322 AGE_FREE, /* Initialized state. */ 323 AGE_CANDIDATE, /* Counter assigned to flows. */ 324 AGE_TMOUT, /* Timeout, wait for rte_flow_get_aged_flows and destroy. */ 325 }; 326 327 #define MLX5_CNT_CONTAINER(sh, batch, age) (&(sh)->cmng.ccont \ 328 [(batch) * 2 + (age)]) 329 330 enum { 331 MLX5_CCONT_TYPE_SINGLE, 332 MLX5_CCONT_TYPE_SINGLE_FOR_AGE, 333 MLX5_CCONT_TYPE_BATCH, 334 MLX5_CCONT_TYPE_BATCH_FOR_AGE, 335 MLX5_CCONT_TYPE_MAX, 336 }; 337 338 /* Counter age parameter. */ 339 struct mlx5_age_param { 340 rte_atomic16_t state; /**< Age state. */ 341 uint16_t port_id; /**< Port id of the counter. */ 342 uint32_t timeout:15; /**< Age timeout in unit of 0.1sec. */ 343 uint32_t expire:16; /**< Expire time(0.1sec) in the future. */ 344 void *context; /**< Flow counter age context. */ 345 }; 346 347 struct flow_counter_stats { 348 uint64_t hits; 349 uint64_t bytes; 350 }; 351 352 struct mlx5_flow_counter_pool; 353 /* Generic counters information. */ 354 struct mlx5_flow_counter { 355 TAILQ_ENTRY(mlx5_flow_counter) next; 356 /**< Pointer to the next flow counter structure. */ 357 union { 358 uint64_t hits; /**< Reset value of hits packets. */ 359 struct mlx5_flow_counter_pool *pool; /**< Counter pool. */ 360 }; 361 uint64_t bytes; /**< Reset value of bytes. */ 362 void *action; /**< Pointer to the dv action. */ 363 }; 364 365 /* Extend counters information for none batch counters. */ 366 struct mlx5_flow_counter_ext { 367 uint32_t shared:1; /**< Share counter ID with other flow rules. */ 368 uint32_t batch: 1; 369 uint32_t skipped:1; /* This counter is skipped or not. */ 370 /**< Whether the counter was allocated by batch command. */ 371 uint32_t ref_cnt:29; /**< Reference counter. */ 372 uint32_t id; /**< User counter ID. */ 373 union { /**< Holds the counters for the rule. */ 374 #if defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) 375 struct ibv_counter_set *cs; 376 #elif defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45) 377 struct ibv_counters *cs; 378 #endif 379 struct mlx5_devx_obj *dcs; /**< Counter Devx object. */ 380 }; 381 }; 382 383 TAILQ_HEAD(mlx5_counters, mlx5_flow_counter); 384 385 /* Generic counter pool structure - query is in pool resolution. */ 386 struct mlx5_flow_counter_pool { 387 TAILQ_ENTRY(mlx5_flow_counter_pool) next; 388 struct mlx5_counters counters[2]; /* Free counter list. */ 389 union { 390 struct mlx5_devx_obj *min_dcs; 391 rte_atomic64_t a64_dcs; 392 }; 393 /* The devx object of the minimum counter ID. */ 394 uint32_t index:28; /* Pool index in container. */ 395 uint32_t type:2; /* Memory type behind the counter array. */ 396 uint32_t skip_cnt:1; /* Pool contains skipped counter. */ 397 volatile uint32_t query_gen:1; /* Query round. */ 398 rte_spinlock_t sl; /* The pool lock. */ 399 struct mlx5_counter_stats_raw *raw; 400 struct mlx5_counter_stats_raw *raw_hw; /* The raw on HW working. */ 401 }; 402 403 struct mlx5_counter_stats_raw; 404 405 /* Memory management structure for group of counter statistics raws. */ 406 struct mlx5_counter_stats_mem_mng { 407 LIST_ENTRY(mlx5_counter_stats_mem_mng) next; 408 struct mlx5_counter_stats_raw *raws; 409 struct mlx5_devx_obj *dm; 410 void *umem; 411 }; 412 413 /* Raw memory structure for the counter statistics values of a pool. */ 414 struct mlx5_counter_stats_raw { 415 LIST_ENTRY(mlx5_counter_stats_raw) next; 416 int min_dcs_id; 417 struct mlx5_counter_stats_mem_mng *mem_mng; 418 volatile struct flow_counter_stats *data; 419 }; 420 421 TAILQ_HEAD(mlx5_counter_pools, mlx5_flow_counter_pool); 422 423 /* Container structure for counter pools. */ 424 struct mlx5_pools_container { 425 rte_atomic16_t n_valid; /* Number of valid pools. */ 426 uint16_t n; /* Number of pools. */ 427 uint16_t last_pool_idx; /* Last used pool index */ 428 int min_id; /* The minimum counter ID in the pools. */ 429 int max_id; /* The maximum counter ID in the pools. */ 430 rte_spinlock_t resize_sl; /* The resize lock. */ 431 rte_spinlock_t csl; /* The counter free list lock. */ 432 struct mlx5_counters counters; /* Free counter list. */ 433 struct mlx5_counter_pools pool_list; /* Counter pool list. */ 434 struct mlx5_flow_counter_pool **pools; /* Counter pool array. */ 435 struct mlx5_counter_stats_mem_mng *mem_mng; 436 /* Hold the memory management for the next allocated pools raws. */ 437 }; 438 439 /* Counter global management structure. */ 440 struct mlx5_flow_counter_mng { 441 struct mlx5_pools_container ccont[MLX5_CCONT_TYPE_MAX]; 442 struct mlx5_counters flow_counters; /* Legacy flow counter list. */ 443 uint8_t pending_queries; 444 uint8_t batch; 445 uint16_t pool_index; 446 uint8_t age; 447 uint8_t query_thread_on; 448 LIST_HEAD(mem_mngs, mlx5_counter_stats_mem_mng) mem_mngs; 449 LIST_HEAD(stat_raws, mlx5_counter_stats_raw) free_stat_raws; 450 }; 451 452 /* Default miss action resource structure. */ 453 struct mlx5_flow_default_miss_resource { 454 void *action; /* Pointer to the rdma-core action. */ 455 rte_atomic32_t refcnt; /* Default miss action reference counter. */ 456 }; 457 458 #define MLX5_AGE_EVENT_NEW 1 459 #define MLX5_AGE_TRIGGER 2 460 #define MLX5_AGE_SET(age_info, BIT) \ 461 ((age_info)->flags |= (1 << (BIT))) 462 #define MLX5_AGE_GET(age_info, BIT) \ 463 ((age_info)->flags & (1 << (BIT))) 464 #define GET_PORT_AGE_INFO(priv) \ 465 (&((priv)->sh->port[(priv)->dev_port - 1].age_info)) 466 467 /* Aging information for per port. */ 468 struct mlx5_age_info { 469 uint8_t flags; /*Indicate if is new event or need be trigered*/ 470 struct mlx5_counters aged_counters; /* Aged flow counter list. */ 471 rte_spinlock_t aged_sl; /* Aged flow counter list lock. */ 472 }; 473 474 /* Per port data of shared IB device. */ 475 struct mlx5_dev_shared_port { 476 uint32_t ih_port_id; 477 uint32_t devx_ih_port_id; 478 /* 479 * Interrupt handler port_id. Used by shared interrupt 480 * handler to find the corresponding rte_eth device 481 * by IB port index. If value is equal or greater 482 * RTE_MAX_ETHPORTS it means there is no subhandler 483 * installed for specified IB port index. 484 */ 485 struct mlx5_age_info age_info; 486 /* Aging information for per port. */ 487 }; 488 489 /* Table key of the hash organization. */ 490 union mlx5_flow_tbl_key { 491 struct { 492 /* Table ID should be at the lowest address. */ 493 uint32_t table_id; /**< ID of the table. */ 494 uint16_t reserved; /**< must be zero for comparison. */ 495 uint8_t domain; /**< 1 - FDB, 0 - NIC TX/RX. */ 496 uint8_t direction; /**< 1 - egress, 0 - ingress. */ 497 }; 498 uint64_t v64; /**< full 64bits value of key */ 499 }; 500 501 /* Table structure. */ 502 struct mlx5_flow_tbl_resource { 503 void *obj; /**< Pointer to DR table object. */ 504 rte_atomic32_t refcnt; /**< Reference counter. */ 505 }; 506 507 #define MLX5_MAX_TABLES UINT16_MAX 508 #define MLX5_FLOW_TABLE_LEVEL_METER (UINT16_MAX - 3) 509 #define MLX5_FLOW_TABLE_LEVEL_SUFFIX (UINT16_MAX - 2) 510 #define MLX5_HAIRPIN_TX_TABLE (UINT16_MAX - 1) 511 /* Reserve the last two tables for metadata register copy. */ 512 #define MLX5_FLOW_MREG_ACT_TABLE_GROUP (MLX5_MAX_TABLES - 1) 513 #define MLX5_FLOW_MREG_CP_TABLE_GROUP (MLX5_MAX_TABLES - 2) 514 /* Tables for metering splits should be added here. */ 515 #define MLX5_MAX_TABLES_EXTERNAL (MLX5_MAX_TABLES - 3) 516 #define MLX5_MAX_TABLES_FDB UINT16_MAX 517 518 /* ID generation structure. */ 519 struct mlx5_flow_id_pool { 520 uint32_t *free_arr; /**< Pointer to the a array of free values. */ 521 uint32_t base_index; 522 /**< The next index that can be used without any free elements. */ 523 uint32_t *curr; /**< Pointer to the index to pop. */ 524 uint32_t *last; /**< Pointer to the last element in the empty arrray. */ 525 uint32_t max_id; /**< Maximum id can be allocated from the pool. */ 526 }; 527 528 /* Tx pacing queue structure - for Clock and Rearm queues. */ 529 struct mlx5_txpp_wq { 530 /* Completion Queue related data.*/ 531 struct mlx5_devx_obj *cq; 532 struct mlx5dv_devx_umem *cq_umem; 533 union { 534 volatile void *cq_buf; 535 volatile struct mlx5_cqe *cqes; 536 }; 537 volatile uint32_t *cq_dbrec; 538 uint32_t cq_ci:24; 539 uint32_t arm_sn:2; 540 /* Send Queue related data.*/ 541 struct mlx5_devx_obj *sq; 542 struct mlx5dv_devx_umem *sq_umem; 543 union { 544 volatile void *sq_buf; 545 volatile struct mlx5_wqe *wqes; 546 }; 547 uint16_t sq_size; /* Number of WQEs in the queue. */ 548 uint16_t sq_ci; /* Next WQE to execute. */ 549 volatile uint32_t *sq_dbrec; 550 }; 551 552 /* Tx packet pacing internal timestamp. */ 553 struct mlx5_txpp_ts { 554 rte_atomic64_t ci_ts; 555 rte_atomic64_t ts; 556 }; 557 558 /* Tx packet pacing structure. */ 559 struct mlx5_dev_txpp { 560 pthread_mutex_t mutex; /* Pacing create/destroy mutex. */ 561 uint32_t refcnt; /* Pacing reference counter. */ 562 uint32_t freq; /* Timestamp frequency, Hz. */ 563 uint32_t tick; /* Completion tick duration in nanoseconds. */ 564 uint32_t test; /* Packet pacing test mode. */ 565 int32_t skew; /* Scheduling skew. */ 566 uint32_t eqn; /* Event Queue number. */ 567 struct rte_intr_handle intr_handle; /* Periodic interrupt. */ 568 struct mlx5dv_devx_event_channel *echan; /* Event Channel. */ 569 struct mlx5_txpp_wq clock_queue; /* Clock Queue. */ 570 struct mlx5_txpp_wq rearm_queue; /* Clock Queue. */ 571 struct mlx5dv_pp *pp; /* Packet pacing context. */ 572 uint16_t pp_id; /* Packet pacing context index. */ 573 uint16_t ts_n; /* Number of captured timestamps. */ 574 uint16_t ts_p; /* Pointer to statisticks timestamp. */ 575 struct mlx5_txpp_ts *tsa; /* Timestamps sliding window stats. */ 576 struct mlx5_txpp_ts ts; /* Cached completion id/timestamp. */ 577 uint32_t sync_lost:1; /* ci/timestamp synchronization lost. */ 578 /* Statistics counters. */ 579 rte_atomic32_t err_miss_int; /* Missed service interrupt. */ 580 rte_atomic32_t err_rearm_queue; /* Rearm Queue errors. */ 581 rte_atomic32_t err_clock_queue; /* Clock Queue errors. */ 582 rte_atomic32_t err_ts_past; /* Timestamp in the past. */ 583 rte_atomic32_t err_ts_future; /* Timestamp in the distant future. */ 584 }; 585 586 /* Supported flex parser profile ID. */ 587 enum mlx5_flex_parser_profile_id { 588 MLX5_FLEX_PARSER_ECPRI_0 = 0, 589 MLX5_FLEX_PARSER_MAX = 8, 590 }; 591 592 /* Sample ID information of flex parser structure. */ 593 struct mlx5_flex_parser_profiles { 594 uint32_t num; /* Actual number of samples. */ 595 uint32_t ids[8]; /* Sample IDs for this profile. */ 596 uint8_t offset[8]; /* Bytes offset of each parser. */ 597 void *obj; /* Flex parser node object. */ 598 }; 599 600 /* 601 * Shared Infiniband device context for Master/Representors 602 * which belong to same IB device with multiple IB ports. 603 **/ 604 struct mlx5_dev_ctx_shared { 605 LIST_ENTRY(mlx5_dev_ctx_shared) next; 606 uint32_t refcnt; 607 uint32_t devx:1; /* Opened with DV. */ 608 uint32_t max_port; /* Maximal IB device port index. */ 609 void *ctx; /* Verbs/DV/DevX context. */ 610 void *pd; /* Protection Domain. */ 611 uint32_t pdn; /* Protection Domain number. */ 612 uint32_t tdn; /* Transport Domain number. */ 613 char ibdev_name[DEV_SYSFS_NAME_MAX]; /* SYSFS dev name. */ 614 char ibdev_path[DEV_SYSFS_PATH_MAX]; /* SYSFS dev path for secondary */ 615 struct mlx5_dev_attr device_attr; /* Device properties. */ 616 int numa_node; /* Numa node of backing physical device. */ 617 LIST_ENTRY(mlx5_dev_ctx_shared) mem_event_cb; 618 /**< Called by memory event callback. */ 619 struct mlx5_mr_share_cache share_cache; 620 /* Packet pacing related structure. */ 621 struct mlx5_dev_txpp txpp; 622 /* Shared DV/DR flow data section. */ 623 pthread_mutex_t dv_mutex; /* DV context mutex. */ 624 uint32_t dv_meta_mask; /* flow META metadata supported mask. */ 625 uint32_t dv_mark_mask; /* flow MARK metadata supported mask. */ 626 uint32_t dv_regc0_mask; /* available bits of metatada reg_c[0]. */ 627 uint32_t dv_refcnt; /* DV/DR data reference counter. */ 628 void *fdb_domain; /* FDB Direct Rules name space handle. */ 629 void *rx_domain; /* RX Direct Rules name space handle. */ 630 void *tx_domain; /* TX Direct Rules name space handle. */ 631 #ifndef RTE_ARCH_64 632 rte_spinlock_t uar_lock_cq; /* CQs share a common distinct UAR */ 633 rte_spinlock_t uar_lock[MLX5_UAR_PAGE_NUM_MAX]; 634 /* UAR same-page access control required in 32bit implementations. */ 635 #endif 636 struct mlx5_hlist *flow_tbls; 637 /* Direct Rules tables for FDB, NIC TX+RX */ 638 void *esw_drop_action; /* Pointer to DR E-Switch drop action. */ 639 void *pop_vlan_action; /* Pointer to DR pop VLAN action. */ 640 uint32_t encaps_decaps; /* Encap/decap action indexed memory list. */ 641 LIST_HEAD(modify_cmd, mlx5_flow_dv_modify_hdr_resource) modify_cmds; 642 struct mlx5_hlist *tag_table; 643 uint32_t port_id_action_list; /* List of port ID actions. */ 644 uint32_t push_vlan_action_list; /* List of push VLAN actions. */ 645 struct mlx5_flow_counter_mng cmng; /* Counters management structure. */ 646 struct mlx5_flow_default_miss_resource default_miss; 647 /* Default miss action resource structure. */ 648 struct mlx5_indexed_pool *ipool[MLX5_IPOOL_MAX]; 649 /* Memory Pool for mlx5 flow resources. */ 650 struct mlx5_l3t_tbl *cnt_id_tbl; /* Shared counter lookup table. */ 651 /* Shared interrupt handler section. */ 652 struct rte_intr_handle intr_handle; /* Interrupt handler for device. */ 653 struct rte_intr_handle intr_handle_devx; /* DEVX interrupt handler. */ 654 void *devx_comp; /* DEVX async comp obj. */ 655 struct mlx5_devx_obj *tis; /* TIS object. */ 656 struct mlx5_devx_obj *td; /* Transport domain. */ 657 struct mlx5_flow_id_pool *flow_id_pool; /* Flow ID pool. */ 658 struct mlx5dv_devx_uar *tx_uar; /* Tx/packer pacing shared UAR. */ 659 struct mlx5_flex_parser_profiles fp[MLX5_FLEX_PARSER_MAX]; 660 /* Flex parser profiles information. */ 661 struct mlx5dv_devx_uar *devx_rx_uar; /* DevX UAR for Rx. */ 662 struct mlx5_dev_shared_port port[]; /* per device port data array. */ 663 }; 664 665 /* Per-process private structure. */ 666 struct mlx5_proc_priv { 667 size_t uar_table_sz; 668 /* Size of UAR register table. */ 669 void *uar_table[]; 670 /* Table of UAR registers for each process. */ 671 }; 672 673 /* MTR profile list. */ 674 TAILQ_HEAD(mlx5_mtr_profiles, mlx5_flow_meter_profile); 675 /* MTR list. */ 676 TAILQ_HEAD(mlx5_flow_meters, mlx5_flow_meter); 677 678 #define MLX5_PROC_PRIV(port_id) \ 679 ((struct mlx5_proc_priv *)rte_eth_devices[port_id].process_private) 680 681 struct mlx5_priv { 682 struct rte_eth_dev_data *dev_data; /* Pointer to device data. */ 683 struct mlx5_dev_ctx_shared *sh; /* Shared device context. */ 684 uint32_t dev_port; /* Device port number. */ 685 struct rte_pci_device *pci_dev; /* Backend PCI device. */ 686 struct rte_ether_addr mac[MLX5_MAX_MAC_ADDRESSES]; /* MAC addresses. */ 687 BITFIELD_DECLARE(mac_own, uint64_t, MLX5_MAX_MAC_ADDRESSES); 688 /* Bit-field of MAC addresses owned by the PMD. */ 689 uint16_t vlan_filter[MLX5_MAX_VLAN_IDS]; /* VLAN filters table. */ 690 unsigned int vlan_filter_n; /* Number of configured VLAN filters. */ 691 /* Device properties. */ 692 uint16_t mtu; /* Configured MTU. */ 693 unsigned int isolated:1; /* Whether isolated mode is enabled. */ 694 unsigned int representor:1; /* Device is a port representor. */ 695 unsigned int master:1; /* Device is a E-Switch master. */ 696 unsigned int dr_shared:1; /* DV/DR data is shared. */ 697 unsigned int txpp_en:1; /* Tx packet pacing enabled. */ 698 unsigned int counter_fallback:1; /* Use counter fallback management. */ 699 unsigned int mtr_en:1; /* Whether support meter. */ 700 unsigned int mtr_reg_share:1; /* Whether support meter REG_C share. */ 701 uint16_t domain_id; /* Switch domain identifier. */ 702 uint16_t vport_id; /* Associated VF vport index (if any). */ 703 uint32_t vport_meta_tag; /* Used for vport index match ove VF LAG. */ 704 uint32_t vport_meta_mask; /* Used for vport index field match mask. */ 705 int32_t representor_id; /* Port representor identifier. */ 706 int32_t pf_bond; /* >=0 means PF index in bonding configuration. */ 707 unsigned int if_index; /* Associated kernel network device index. */ 708 /* RX/TX queues. */ 709 unsigned int rxqs_n; /* RX queues array size. */ 710 unsigned int txqs_n; /* TX queues array size. */ 711 struct mlx5_rxq_data *(*rxqs)[]; /* RX queues. */ 712 struct mlx5_txq_data *(*txqs)[]; /* TX queues. */ 713 struct rte_mempool *mprq_mp; /* Mempool for Multi-Packet RQ. */ 714 struct rte_eth_rss_conf rss_conf; /* RSS configuration. */ 715 unsigned int (*reta_idx)[]; /* RETA index table. */ 716 unsigned int reta_idx_n; /* RETA index size. */ 717 struct mlx5_drop drop_queue; /* Flow drop queues. */ 718 uint32_t flows; /* RTE Flow rules. */ 719 uint32_t ctrl_flows; /* Control flow rules. */ 720 void *inter_flows; /* Intermediate resources for flow creation. */ 721 void *rss_desc; /* Intermediate rss description resources. */ 722 int flow_idx; /* Intermediate device flow index. */ 723 int flow_nested_idx; /* Intermediate device flow index, nested. */ 724 LIST_HEAD(rxq, mlx5_rxq_ctrl) rxqsctrl; /* DPDK Rx queues. */ 725 LIST_HEAD(rxqobj, mlx5_rxq_obj) rxqsobj; /* Verbs/DevX Rx queues. */ 726 uint32_t hrxqs; /* Verbs Hash Rx queues. */ 727 LIST_HEAD(txq, mlx5_txq_ctrl) txqsctrl; /* DPDK Tx queues. */ 728 LIST_HEAD(txqobj, mlx5_txq_obj) txqsobj; /* Verbs/DevX Tx queues. */ 729 /* Indirection tables. */ 730 LIST_HEAD(ind_tables, mlx5_ind_table_obj) ind_tbls; 731 /* Pointer to next element. */ 732 rte_atomic32_t refcnt; /**< Reference counter. */ 733 /**< Verbs modify header action object. */ 734 uint8_t ft_type; /**< Flow table type, Rx or Tx. */ 735 uint8_t max_lro_msg_size; 736 /* Tags resources cache. */ 737 uint32_t link_speed_capa; /* Link speed capabilities. */ 738 struct mlx5_xstats_ctrl xstats_ctrl; /* Extended stats control. */ 739 struct mlx5_stats_ctrl stats_ctrl; /* Stats control. */ 740 struct mlx5_dev_config config; /* Device configuration. */ 741 struct mlx5_verbs_alloc_ctx verbs_alloc_ctx; 742 /* Context for Verbs allocator. */ 743 int nl_socket_rdma; /* Netlink socket (NETLINK_RDMA). */ 744 int nl_socket_route; /* Netlink socket (NETLINK_ROUTE). */ 745 struct mlx5_dbr_page_list dbrpgs; /* Door-bell pages. */ 746 struct mlx5_nl_vlan_vmwa_context *vmwa_context; /* VLAN WA context. */ 747 struct mlx5_flow_id_pool *qrss_id_pool; 748 struct mlx5_hlist *mreg_cp_tbl; 749 /* Hash table of Rx metadata register copy table. */ 750 uint8_t mtr_sfx_reg; /* Meter prefix-suffix flow match REG_C. */ 751 uint8_t mtr_color_reg; /* Meter color match REG_C. */ 752 struct mlx5_mtr_profiles flow_meter_profiles; /* MTR profile list. */ 753 struct mlx5_flow_meters flow_meters; /* MTR list. */ 754 uint8_t skip_default_rss_reta; /* Skip configuration of default reta. */ 755 uint8_t fdb_def_rule; /* Whether fdb jump to table 1 is configured. */ 756 struct mlx5_mp_id mp_id; /* ID of a multi-process process */ 757 LIST_HEAD(fdir, mlx5_fdir_flow) fdir_flows; /* fdir flows. */ 758 }; 759 760 #define PORT_ID(priv) ((priv)->dev_data->port_id) 761 #define ETH_DEV(priv) (&rte_eth_devices[PORT_ID(priv)]) 762 763 /* mlx5.c */ 764 765 int mlx5_getenv_int(const char *); 766 int mlx5_proc_priv_init(struct rte_eth_dev *dev); 767 int mlx5_udp_tunnel_port_add(struct rte_eth_dev *dev, 768 struct rte_eth_udp_tunnel *udp_tunnel); 769 uint16_t mlx5_eth_find_next(uint16_t port_id, struct rte_pci_device *pci_dev); 770 void mlx5_dev_close(struct rte_eth_dev *dev); 771 772 /* Macro to iterate over all valid ports for mlx5 driver. */ 773 #define MLX5_ETH_FOREACH_DEV(port_id, pci_dev) \ 774 for (port_id = mlx5_eth_find_next(0, pci_dev); \ 775 port_id < RTE_MAX_ETHPORTS; \ 776 port_id = mlx5_eth_find_next(port_id + 1, pci_dev)) 777 int mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs); 778 struct mlx5_dev_ctx_shared * 779 mlx5_alloc_shared_dev_ctx(const struct mlx5_dev_spawn_data *spawn, 780 const struct mlx5_dev_config *config); 781 void mlx5_free_shared_dev_ctx(struct mlx5_dev_ctx_shared *sh); 782 void mlx5_free_table_hash_list(struct mlx5_priv *priv); 783 int mlx5_alloc_table_hash_list(struct mlx5_priv *priv); 784 void mlx5_set_min_inline(struct mlx5_dev_spawn_data *spawn, 785 struct mlx5_dev_config *config); 786 void mlx5_set_metadata_mask(struct rte_eth_dev *dev); 787 int mlx5_dev_check_sibling_config(struct mlx5_priv *priv, 788 struct mlx5_dev_config *config); 789 int mlx5_dev_configure(struct rte_eth_dev *dev); 790 int mlx5_dev_infos_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *info); 791 int mlx5_fw_version_get(struct rte_eth_dev *dev, char *fw_ver, size_t fw_size); 792 int mlx5_dev_set_mtu(struct rte_eth_dev *dev, uint16_t mtu); 793 int mlx5_hairpin_cap_get(struct rte_eth_dev *dev, 794 struct rte_eth_hairpin_cap *cap); 795 bool mlx5_flex_parser_ecpri_exist(struct rte_eth_dev *dev); 796 int mlx5_flex_parser_ecpri_alloc(struct rte_eth_dev *dev); 797 798 /* mlx5_ethdev.c */ 799 800 int mlx5_dev_configure(struct rte_eth_dev *dev); 801 int mlx5_fw_version_get(struct rte_eth_dev *dev, char *fw_ver, 802 size_t fw_size); 803 int mlx5_dev_infos_get(struct rte_eth_dev *dev, 804 struct rte_eth_dev_info *info); 805 const uint32_t *mlx5_dev_supported_ptypes_get(struct rte_eth_dev *dev); 806 int mlx5_dev_set_mtu(struct rte_eth_dev *dev, uint16_t mtu); 807 int mlx5_hairpin_cap_get(struct rte_eth_dev *dev, 808 struct rte_eth_hairpin_cap *cap); 809 eth_rx_burst_t mlx5_select_rx_function(struct rte_eth_dev *dev); 810 struct mlx5_priv *mlx5_port_to_eswitch_info(uint16_t port, bool valid); 811 struct mlx5_priv *mlx5_dev_to_eswitch_info(struct rte_eth_dev *dev); 812 int mlx5_dev_configure_rss_reta(struct rte_eth_dev *dev); 813 814 /* mlx5_ethdev_os.c */ 815 816 int mlx5_get_ifname(const struct rte_eth_dev *dev, char (*ifname)[IF_NAMESIZE]); 817 unsigned int mlx5_ifindex(const struct rte_eth_dev *dev); 818 int mlx5_get_mac(struct rte_eth_dev *dev, uint8_t (*mac)[RTE_ETHER_ADDR_LEN]); 819 int mlx5_get_mtu(struct rte_eth_dev *dev, uint16_t *mtu); 820 int mlx5_set_mtu(struct rte_eth_dev *dev, uint16_t mtu); 821 int mlx5_read_clock(struct rte_eth_dev *dev, uint64_t *clock); 822 int mlx5_link_update(struct rte_eth_dev *dev, int wait_to_complete); 823 int mlx5_dev_get_flow_ctrl(struct rte_eth_dev *dev, 824 struct rte_eth_fc_conf *fc_conf); 825 int mlx5_dev_set_flow_ctrl(struct rte_eth_dev *dev, 826 struct rte_eth_fc_conf *fc_conf); 827 void mlx5_dev_interrupt_handler(void *arg); 828 void mlx5_dev_interrupt_handler_devx(void *arg); 829 int mlx5_set_link_down(struct rte_eth_dev *dev); 830 int mlx5_set_link_up(struct rte_eth_dev *dev); 831 int mlx5_is_removed(struct rte_eth_dev *dev); 832 int mlx5_sysfs_switch_info(unsigned int ifindex, 833 struct mlx5_switch_info *info); 834 void mlx5_translate_port_name(const char *port_name_in, 835 struct mlx5_switch_info *port_info_out); 836 void mlx5_intr_callback_unregister(const struct rte_intr_handle *handle, 837 rte_intr_callback_fn cb_fn, void *cb_arg); 838 int mlx5_get_module_info(struct rte_eth_dev *dev, 839 struct rte_eth_dev_module_info *modinfo); 840 int mlx5_get_module_eeprom(struct rte_eth_dev *dev, 841 struct rte_dev_eeprom_info *info); 842 int mlx5_os_read_dev_stat(struct mlx5_priv *priv, 843 const char *ctr_name, uint64_t *stat); 844 int mlx5_os_read_dev_counters(struct rte_eth_dev *dev, uint64_t *stats); 845 int mlx5_os_get_stats_n(struct rte_eth_dev *dev); 846 void mlx5_os_stats_init(struct rte_eth_dev *dev); 847 848 /* mlx5_mac.c */ 849 850 void mlx5_mac_addr_remove(struct rte_eth_dev *dev, uint32_t index); 851 int mlx5_mac_addr_add(struct rte_eth_dev *dev, struct rte_ether_addr *mac, 852 uint32_t index, uint32_t vmdq); 853 struct mlx5_nl_vlan_vmwa_context *mlx5_vlan_vmwa_init 854 (struct rte_eth_dev *dev, uint32_t ifindex); 855 int mlx5_mac_addr_set(struct rte_eth_dev *dev, struct rte_ether_addr *mac_addr); 856 int mlx5_set_mc_addr_list(struct rte_eth_dev *dev, 857 struct rte_ether_addr *mc_addr_set, 858 uint32_t nb_mc_addr); 859 860 /* mlx5_rss.c */ 861 862 int mlx5_rss_hash_update(struct rte_eth_dev *dev, 863 struct rte_eth_rss_conf *rss_conf); 864 int mlx5_rss_hash_conf_get(struct rte_eth_dev *dev, 865 struct rte_eth_rss_conf *rss_conf); 866 int mlx5_rss_reta_index_resize(struct rte_eth_dev *dev, unsigned int reta_size); 867 int mlx5_dev_rss_reta_query(struct rte_eth_dev *dev, 868 struct rte_eth_rss_reta_entry64 *reta_conf, 869 uint16_t reta_size); 870 int mlx5_dev_rss_reta_update(struct rte_eth_dev *dev, 871 struct rte_eth_rss_reta_entry64 *reta_conf, 872 uint16_t reta_size); 873 874 /* mlx5_rxmode.c */ 875 876 int mlx5_promiscuous_enable(struct rte_eth_dev *dev); 877 int mlx5_promiscuous_disable(struct rte_eth_dev *dev); 878 int mlx5_allmulticast_enable(struct rte_eth_dev *dev); 879 int mlx5_allmulticast_disable(struct rte_eth_dev *dev); 880 881 /* mlx5_stats.c */ 882 883 int mlx5_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats); 884 int mlx5_stats_reset(struct rte_eth_dev *dev); 885 int mlx5_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *stats, 886 unsigned int n); 887 int mlx5_xstats_reset(struct rte_eth_dev *dev); 888 int mlx5_xstats_get_names(struct rte_eth_dev *dev __rte_unused, 889 struct rte_eth_xstat_name *xstats_names, 890 unsigned int n); 891 892 /* mlx5_vlan.c */ 893 894 int mlx5_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on); 895 void mlx5_vlan_strip_queue_set(struct rte_eth_dev *dev, uint16_t queue, int on); 896 int mlx5_vlan_offload_set(struct rte_eth_dev *dev, int mask); 897 void mlx5_vlan_vmwa_exit(struct mlx5_nl_vlan_vmwa_context *ctx); 898 void mlx5_vlan_vmwa_release(struct rte_eth_dev *dev, 899 struct mlx5_vf_vlan *vf_vlan); 900 void mlx5_vlan_vmwa_acquire(struct rte_eth_dev *dev, 901 struct mlx5_vf_vlan *vf_vlan); 902 903 /* mlx5_trigger.c */ 904 905 int mlx5_dev_start(struct rte_eth_dev *dev); 906 void mlx5_dev_stop(struct rte_eth_dev *dev); 907 int mlx5_traffic_enable(struct rte_eth_dev *dev); 908 void mlx5_traffic_disable(struct rte_eth_dev *dev); 909 int mlx5_traffic_restart(struct rte_eth_dev *dev); 910 911 /* mlx5_flow.c */ 912 913 int mlx5_flow_discover_mreg_c(struct rte_eth_dev *eth_dev); 914 bool mlx5_flow_ext_mreg_supported(struct rte_eth_dev *dev); 915 void mlx5_flow_print(struct rte_flow *flow); 916 int mlx5_flow_validate(struct rte_eth_dev *dev, 917 const struct rte_flow_attr *attr, 918 const struct rte_flow_item items[], 919 const struct rte_flow_action actions[], 920 struct rte_flow_error *error); 921 struct rte_flow *mlx5_flow_create(struct rte_eth_dev *dev, 922 const struct rte_flow_attr *attr, 923 const struct rte_flow_item items[], 924 const struct rte_flow_action actions[], 925 struct rte_flow_error *error); 926 int mlx5_flow_destroy(struct rte_eth_dev *dev, struct rte_flow *flow, 927 struct rte_flow_error *error); 928 void mlx5_flow_list_flush(struct rte_eth_dev *dev, uint32_t *list, bool active); 929 int mlx5_flow_flush(struct rte_eth_dev *dev, struct rte_flow_error *error); 930 int mlx5_flow_query(struct rte_eth_dev *dev, struct rte_flow *flow, 931 const struct rte_flow_action *action, void *data, 932 struct rte_flow_error *error); 933 int mlx5_flow_isolate(struct rte_eth_dev *dev, int enable, 934 struct rte_flow_error *error); 935 int mlx5_dev_filter_ctrl(struct rte_eth_dev *dev, 936 enum rte_filter_type filter_type, 937 enum rte_filter_op filter_op, 938 void *arg); 939 int mlx5_flow_start(struct rte_eth_dev *dev, uint32_t *list); 940 void mlx5_flow_stop(struct rte_eth_dev *dev, uint32_t *list); 941 int mlx5_flow_start_default(struct rte_eth_dev *dev); 942 void mlx5_flow_stop_default(struct rte_eth_dev *dev); 943 void mlx5_flow_alloc_intermediate(struct rte_eth_dev *dev); 944 void mlx5_flow_free_intermediate(struct rte_eth_dev *dev); 945 int mlx5_flow_verify(struct rte_eth_dev *dev); 946 int mlx5_ctrl_flow_source_queue(struct rte_eth_dev *dev, uint32_t queue); 947 int mlx5_ctrl_flow_vlan(struct rte_eth_dev *dev, 948 struct rte_flow_item_eth *eth_spec, 949 struct rte_flow_item_eth *eth_mask, 950 struct rte_flow_item_vlan *vlan_spec, 951 struct rte_flow_item_vlan *vlan_mask); 952 int mlx5_ctrl_flow(struct rte_eth_dev *dev, 953 struct rte_flow_item_eth *eth_spec, 954 struct rte_flow_item_eth *eth_mask); 955 int mlx5_flow_lacp_miss(struct rte_eth_dev *dev); 956 struct rte_flow *mlx5_flow_create_esw_table_zero_flow(struct rte_eth_dev *dev); 957 int mlx5_flow_create_drop_queue(struct rte_eth_dev *dev); 958 void mlx5_flow_delete_drop_queue(struct rte_eth_dev *dev); 959 void mlx5_flow_async_pool_query_handle(struct mlx5_dev_ctx_shared *sh, 960 uint64_t async_id, int status); 961 void mlx5_set_query_alarm(struct mlx5_dev_ctx_shared *sh); 962 void mlx5_flow_query_alarm(void *arg); 963 uint32_t mlx5_counter_alloc(struct rte_eth_dev *dev); 964 void mlx5_counter_free(struct rte_eth_dev *dev, uint32_t cnt); 965 int mlx5_counter_query(struct rte_eth_dev *dev, uint32_t cnt, 966 bool clear, uint64_t *pkts, uint64_t *bytes); 967 int mlx5_flow_dev_dump(struct rte_eth_dev *dev, FILE *file, 968 struct rte_flow_error *error); 969 void mlx5_flow_rxq_dynf_metadata_set(struct rte_eth_dev *dev); 970 int mlx5_flow_get_aged_flows(struct rte_eth_dev *dev, void **contexts, 971 uint32_t nb_contexts, struct rte_flow_error *error); 972 973 /* mlx5_mp_os.c */ 974 975 int mlx5_mp_os_primary_handle(const struct rte_mp_msg *mp_msg, 976 const void *peer); 977 int mlx5_mp_os_secondary_handle(const struct rte_mp_msg *mp_msg, 978 const void *peer); 979 void mlx5_mp_os_req_start_rxtx(struct rte_eth_dev *dev); 980 void mlx5_mp_os_req_stop_rxtx(struct rte_eth_dev *dev); 981 int mlx5_mp_os_req_queue_control(struct rte_eth_dev *dev, uint16_t queue_id, 982 enum mlx5_mp_req_type req_type); 983 984 /* mlx5_socket.c */ 985 986 int mlx5_pmd_socket_init(void); 987 988 /* mlx5_flow_meter.c */ 989 990 int mlx5_flow_meter_ops_get(struct rte_eth_dev *dev, void *arg); 991 struct mlx5_flow_meter *mlx5_flow_meter_find(struct mlx5_priv *priv, 992 uint32_t meter_id); 993 struct mlx5_flow_meter *mlx5_flow_meter_attach 994 (struct mlx5_priv *priv, 995 uint32_t meter_id, 996 const struct rte_flow_attr *attr, 997 struct rte_flow_error *error); 998 void mlx5_flow_meter_detach(struct mlx5_flow_meter *fm); 999 1000 /* mlx5_os.c */ 1001 struct rte_pci_driver; 1002 int mlx5_os_get_dev_attr(void *ctx, struct mlx5_dev_attr *dev_attr); 1003 void mlx5_os_free_shared_dr(struct mlx5_priv *priv); 1004 int mlx5_os_open_device(const struct mlx5_dev_spawn_data *spawn, 1005 const struct mlx5_dev_config *config, 1006 struct mlx5_dev_ctx_shared *sh); 1007 int mlx5_os_get_pdn(void *pd, uint32_t *pdn); 1008 int mlx5_os_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 1009 struct rte_pci_device *pci_dev); 1010 void mlx5_os_dev_shared_handler_install(struct mlx5_dev_ctx_shared *sh); 1011 void mlx5_os_dev_shared_handler_uninstall(struct mlx5_dev_ctx_shared *sh); 1012 void mlx5_os_set_reg_mr_cb(mlx5_reg_mr_t *reg_mr_cb, 1013 mlx5_dereg_mr_t *dereg_mr_cb); 1014 void mlx5_os_mac_addr_remove(struct rte_eth_dev *dev, uint32_t index); 1015 int mlx5_os_mac_addr_add(struct rte_eth_dev *dev, struct rte_ether_addr *mac, 1016 uint32_t index); 1017 int mlx5_os_vf_mac_addr_modify(struct mlx5_priv *priv, unsigned int iface_idx, 1018 struct rte_ether_addr *mac_addr, 1019 int vf_index); 1020 int mlx5_os_set_promisc(struct rte_eth_dev *dev, int enable); 1021 int mlx5_os_set_allmulti(struct rte_eth_dev *dev, int enable); 1022 int mlx5_os_set_nonblock_channel_fd(int fd); 1023 1024 /* mlx5_txpp.c */ 1025 1026 int mlx5_txpp_start(struct rte_eth_dev *dev); 1027 void mlx5_txpp_stop(struct rte_eth_dev *dev); 1028 int mlx5_txpp_read_clock(struct rte_eth_dev *dev, uint64_t *timestamp); 1029 int mlx5_txpp_xstats_get(struct rte_eth_dev *dev, 1030 struct rte_eth_xstat *stats, 1031 unsigned int n, unsigned int n_used); 1032 int mlx5_txpp_xstats_reset(struct rte_eth_dev *dev); 1033 int mlx5_txpp_xstats_get_names(struct rte_eth_dev *dev, 1034 struct rte_eth_xstat_name *xstats_names, 1035 unsigned int n, unsigned int n_used); 1036 void mlx5_txpp_interrupt_handler(void *cb_arg); 1037 1038 /* mlx5_rxtx.c */ 1039 1040 eth_tx_burst_t mlx5_select_tx_function(struct rte_eth_dev *dev); 1041 1042 #endif /* RTE_PMD_MLX5_H_ */ 1043