18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause 2771fa900SAdrien Mazarguil * Copyright 2015 6WIND S.A. 35feecc57SShahaf Shuler * Copyright 2015 Mellanox Technologies, Ltd 4771fa900SAdrien Mazarguil */ 5771fa900SAdrien Mazarguil 6771fa900SAdrien Mazarguil #ifndef RTE_PMD_MLX5_H_ 7771fa900SAdrien Mazarguil #define RTE_PMD_MLX5_H_ 8771fa900SAdrien Mazarguil 9771fa900SAdrien Mazarguil #include <stddef.h> 10028669bcSAnatoly Burakov #include <stdbool.h> 11771fa900SAdrien Mazarguil #include <stdint.h> 12771fa900SAdrien Mazarguil #include <limits.h> 13771fa900SAdrien Mazarguil #include <netinet/in.h> 141b37f5d8SNélio Laranjeiro #include <sys/queue.h> 15771fa900SAdrien Mazarguil 165f08883aSGaetan Rivet #include <rte_pci.h> 17771fa900SAdrien Mazarguil #include <rte_ether.h> 18ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 19974f1e7eSYongseok Koh #include <rte_rwlock.h> 20198a3c33SNelio Laranjeiro #include <rte_interrupts.h> 21a48deadaSOr Ami #include <rte_errno.h> 220d356350SNélio Laranjeiro #include <rte_flow.h> 23771fa900SAdrien Mazarguil 247b4f1e6bSMatan Azrad #include <mlx5_glue.h> 257b4f1e6bSMatan Azrad #include <mlx5_devx_cmds.h> 267b4f1e6bSMatan Azrad #include <mlx5_prm.h> 27a4de9586SVu Pham #include <mlx5_common_mp.h> 28b8dc6b0eSVu Pham #include <mlx5_common_mr.h> 297b4f1e6bSMatan Azrad 307b4f1e6bSMatan Azrad #include "mlx5_defs.h" 31771fa900SAdrien Mazarguil #include "mlx5_utils.h" 3210f3581dSOphir Munk #include "mlx5_os.h" 33771fa900SAdrien Mazarguil #include "mlx5_autoconf.h" 34771fa900SAdrien Mazarguil 35014d1cbeSSuanming Mou enum mlx5_ipool_index { 36b88341caSSuanming Mou #ifdef HAVE_IBV_FLOW_DV_SUPPORT 37014d1cbeSSuanming Mou MLX5_IPOOL_DECAP_ENCAP = 0, /* Pool for encap/decap resource. */ 388acf8ac9SSuanming Mou MLX5_IPOOL_PUSH_VLAN, /* Pool for push vlan resource. */ 395f114269SSuanming Mou MLX5_IPOOL_TAG, /* Pool for tag resource. */ 40f3faf9eaSSuanming Mou MLX5_IPOOL_PORT_ID, /* Pool for port id resource. */ 417ac99475SSuanming Mou MLX5_IPOOL_JUMP, /* Pool for jump resource. */ 42b4c0ddbfSJiawei Wang MLX5_IPOOL_SAMPLE, /* Pool for sample resource. */ 4300c10c22SJiawei Wang MLX5_IPOOL_DEST_ARRAY, /* Pool for destination array resource. */ 44b88341caSSuanming Mou #endif 458638e2b0SSuanming Mou MLX5_IPOOL_MTR, /* Pool for meter resource. */ 4690e6053aSSuanming Mou MLX5_IPOOL_MCP, /* Pool for metadata resource. */ 47772dc0ebSSuanming Mou MLX5_IPOOL_HRXQ, /* Pool for hrxq resource. */ 48b88341caSSuanming Mou MLX5_IPOOL_MLX5_FLOW, /* Pool for mlx5 flow handle. */ 49ab612adcSSuanming Mou MLX5_IPOOL_RTE_FLOW, /* Pool for rte_flow. */ 50014d1cbeSSuanming Mou MLX5_IPOOL_MAX, 51014d1cbeSSuanming Mou }; 52014d1cbeSSuanming Mou 53a1da6f62SSuanming Mou /* 54a1da6f62SSuanming Mou * There are three reclaim memory mode supported. 55a1da6f62SSuanming Mou * 0(none) means no memory reclaim. 56a1da6f62SSuanming Mou * 1(light) means only PMD level reclaim. 57a1da6f62SSuanming Mou * 2(aggressive) means both PMD and rdma-core level reclaim. 58a1da6f62SSuanming Mou */ 59a1da6f62SSuanming Mou enum mlx5_reclaim_mem_mode { 60a1da6f62SSuanming Mou MLX5_RCM_NONE, /* Don't reclaim memory. */ 61a1da6f62SSuanming Mou MLX5_RCM_LIGHT, /* Reclaim PMD level. */ 62a1da6f62SSuanming Mou MLX5_RCM_AGGR, /* Reclaim PMD and rdma-core level. */ 63a1da6f62SSuanming Mou }; 64a1da6f62SSuanming Mou 65e85f623eSOphir Munk /* Device attributes used in mlx5 PMD */ 66e85f623eSOphir Munk struct mlx5_dev_attr { 67e85f623eSOphir Munk uint64_t device_cap_flags_ex; 68e85f623eSOphir Munk int max_qp_wr; 69e85f623eSOphir Munk int max_sge; 70e85f623eSOphir Munk int max_cq; 71e85f623eSOphir Munk int max_qp; 72e85f623eSOphir Munk uint32_t raw_packet_caps; 73e85f623eSOphir Munk uint32_t max_rwq_indirection_table_size; 74e85f623eSOphir Munk uint32_t max_tso; 75e85f623eSOphir Munk uint32_t tso_supported_qpts; 76e85f623eSOphir Munk uint64_t flags; 77e85f623eSOphir Munk uint64_t comp_mask; 78e85f623eSOphir Munk uint32_t sw_parsing_offloads; 79e85f623eSOphir Munk uint32_t min_single_stride_log_num_of_bytes; 80e85f623eSOphir Munk uint32_t max_single_stride_log_num_of_bytes; 81e85f623eSOphir Munk uint32_t min_single_wqe_log_num_of_strides; 82e85f623eSOphir Munk uint32_t max_single_wqe_log_num_of_strides; 83e85f623eSOphir Munk uint32_t stride_supported_qpts; 84e85f623eSOphir Munk uint32_t tunnel_offloads_caps; 85e85f623eSOphir Munk char fw_ver[64]; 86e85f623eSOphir Munk }; 87e85f623eSOphir Munk 882eb4d010SOphir Munk /** Data associated with devices to spawn. */ 892eb4d010SOphir Munk struct mlx5_dev_spawn_data { 902eb4d010SOphir Munk uint32_t ifindex; /**< Network interface index. */ 91834a9019SOphir Munk uint32_t max_port; /**< Device maximal port index. */ 92834a9019SOphir Munk uint32_t phys_port; /**< Device physical port index. */ 932eb4d010SOphir Munk int pf_bond; /**< bonding device PF index. < 0 - no bonding */ 942eb4d010SOphir Munk struct mlx5_switch_info info; /**< Switch information. */ 95834a9019SOphir Munk void *phys_dev; /**< Associated physical device. */ 962eb4d010SOphir Munk struct rte_eth_dev *eth_dev; /**< Associated Ethernet device. */ 972eb4d010SOphir Munk struct rte_pci_device *pci_dev; /**< Backend PCI device. */ 982eb4d010SOphir Munk }; 992eb4d010SOphir Munk 1009a8ab29bSYongseok Koh /** Key string for IPC. */ 1019a8ab29bSYongseok Koh #define MLX5_MP_NAME "net_mlx5_mp" 1029a8ab29bSYongseok Koh 10326c08b97SAdrien Mazarguil 1046e88bc42SOphir Munk LIST_HEAD(mlx5_dev_list, mlx5_dev_ctx_shared); 105974f1e7eSYongseok Koh 1067be600c8SYongseok Koh /* Shared data between primary and secondary processes. */ 107974f1e7eSYongseok Koh struct mlx5_shared_data { 1087be600c8SYongseok Koh rte_spinlock_t lock; 1097be600c8SYongseok Koh /* Global spinlock for primary and secondary processes. */ 1107be600c8SYongseok Koh int init_done; /* Whether primary has done initialization. */ 1117be600c8SYongseok Koh unsigned int secondary_cnt; /* Number of secondary processes init'd. */ 112974f1e7eSYongseok Koh struct mlx5_dev_list mem_event_cb_list; 113974f1e7eSYongseok Koh rte_rwlock_t mem_event_rwlock; 114974f1e7eSYongseok Koh }; 115974f1e7eSYongseok Koh 1167be600c8SYongseok Koh /* Per-process data structure, not visible to other processes. */ 1177be600c8SYongseok Koh struct mlx5_local_data { 1187be600c8SYongseok Koh int init_done; /* Whether a secondary has done initialization. */ 1197be600c8SYongseok Koh }; 1207be600c8SYongseok Koh 121974f1e7eSYongseok Koh extern struct mlx5_shared_data *mlx5_shared_data; 1222eb4d010SOphir Munk 1232eb4d010SOphir Munk /* Dev ops structs */ 124042f5c94SOphir Munk extern const struct eth_dev_ops mlx5_os_dev_ops; 125042f5c94SOphir Munk extern const struct eth_dev_ops mlx5_os_dev_sec_ops; 126042f5c94SOphir Munk extern const struct eth_dev_ops mlx5_os_dev_ops_isolate; 127974f1e7eSYongseok Koh 1281a611fdaSShahaf Shuler struct mlx5_counter_ctrl { 1291a611fdaSShahaf Shuler /* Name of the counter. */ 1301a611fdaSShahaf Shuler char dpdk_name[RTE_ETH_XSTATS_NAME_SIZE]; 1311a611fdaSShahaf Shuler /* Name of the counter on the device table. */ 1321a611fdaSShahaf Shuler char ctr_name[RTE_ETH_XSTATS_NAME_SIZE]; 13373bf9235SOphir Munk uint32_t dev:1; /**< Nonzero for dev counters. */ 1341a611fdaSShahaf Shuler }; 1351a611fdaSShahaf Shuler 136a4193ae3SShahaf Shuler struct mlx5_xstats_ctrl { 137a4193ae3SShahaf Shuler /* Number of device stats. */ 138a4193ae3SShahaf Shuler uint16_t stats_n; 1391a611fdaSShahaf Shuler /* Number of device stats identified by PMD. */ 1401a611fdaSShahaf Shuler uint16_t mlx5_stats_n; 141a4193ae3SShahaf Shuler /* Index in the device counters table. */ 142a4193ae3SShahaf Shuler uint16_t dev_table_idx[MLX5_MAX_XSTATS]; 143a4193ae3SShahaf Shuler uint64_t base[MLX5_MAX_XSTATS]; 144c5193a0bSJiawei Wang uint64_t xstats[MLX5_MAX_XSTATS]; 145c5193a0bSJiawei Wang uint64_t hw_stats[MLX5_MAX_XSTATS]; 1461a611fdaSShahaf Shuler struct mlx5_counter_ctrl info[MLX5_MAX_XSTATS]; 147a4193ae3SShahaf Shuler }; 148a4193ae3SShahaf Shuler 149ce9494d7STom Barbette struct mlx5_stats_ctrl { 150ce9494d7STom Barbette /* Base for imissed counter. */ 151ce9494d7STom Barbette uint64_t imissed_base; 152c5193a0bSJiawei Wang uint64_t imissed; 153ce9494d7STom Barbette }; 154ce9494d7STom Barbette 1557fe24446SShahaf Shuler /* Default PMD specific parameter value. */ 1567fe24446SShahaf Shuler #define MLX5_ARG_UNSET (-1) 1577fe24446SShahaf Shuler 15821bb6c7eSDekel Peled #define MLX5_LRO_SUPPORTED(dev) \ 15921bb6c7eSDekel Peled (((struct mlx5_priv *)((dev)->data->dev_private))->config.lro.supported) 16021bb6c7eSDekel Peled 1613d491dd6SDekel Peled /* Maximal size of coalesced segment for LRO is set in chunks of 256 Bytes. */ 1623d491dd6SDekel Peled #define MLX5_LRO_SEG_CHUNK_SIZE 256u 1633d491dd6SDekel Peled 1641c7e57f9SDekel Peled /* Maximal size of aggregated LRO packet. */ 1653d491dd6SDekel Peled #define MLX5_MAX_LRO_SIZE (UINT8_MAX * MLX5_LRO_SEG_CHUNK_SIZE) 1661c7e57f9SDekel Peled 16721bb6c7eSDekel Peled /* LRO configurations structure. */ 16821bb6c7eSDekel Peled struct mlx5_lro_config { 16921bb6c7eSDekel Peled uint32_t supported:1; /* Whether LRO is supported. */ 17021bb6c7eSDekel Peled uint32_t timeout; /* User configuration. */ 17121bb6c7eSDekel Peled }; 17221bb6c7eSDekel Peled 1737fe24446SShahaf Shuler /* 1747fe24446SShahaf Shuler * Device configuration structure. 1757fe24446SShahaf Shuler * 1767fe24446SShahaf Shuler * Merged configuration from: 1777fe24446SShahaf Shuler * 1787fe24446SShahaf Shuler * - Device capabilities, 1797fe24446SShahaf Shuler * - User device parameters disabled features. 1807fe24446SShahaf Shuler */ 1817fe24446SShahaf Shuler struct mlx5_dev_config { 1827fe24446SShahaf Shuler unsigned int hw_csum:1; /* Checksum offload is supported. */ 1837fe24446SShahaf Shuler unsigned int hw_vlan_strip:1; /* VLAN stripping is supported. */ 18438b4b397SViacheslav Ovsiienko unsigned int hw_vlan_insert:1; /* VLAN insertion in WQE is supported. */ 1857fe24446SShahaf Shuler unsigned int hw_fcs_strip:1; /* FCS stripping is supported. */ 1867fe24446SShahaf Shuler unsigned int hw_padding:1; /* End alignment padding is supported. */ 187ccdcba53SNélio Laranjeiro unsigned int vf:1; /* This is a VF. */ 188038e7251SShahaf Shuler unsigned int tunnel_en:1; 189038e7251SShahaf Shuler /* Whether tunnel stateless offloads are supported. */ 1901f106da2SMatan Azrad unsigned int mpls_en:1; /* MPLS over GRE/UDP is enabled. */ 1917fe24446SShahaf Shuler unsigned int cqe_comp:1; /* CQE compression is enabled. */ 192bc91e8dbSYongseok Koh unsigned int cqe_pad:1; /* CQE padding is enabled. */ 193dbccb4cdSShahaf Shuler unsigned int tso:1; /* Whether TSO is supported. */ 1947fe24446SShahaf Shuler unsigned int rx_vec_en:1; /* Rx vector is enabled. */ 195dceb5029SYongseok Koh unsigned int mr_ext_memseg_en:1; 196dceb5029SYongseok Koh /* Whether memseg should be extended for MR creation. */ 19778a54648SXueming Li unsigned int l3_vxlan_en:1; /* Enable L3 VXLAN flow creation. */ 198db209cc3SNélio Laranjeiro unsigned int vf_nl_en:1; /* Enable Netlink requests in VF mode. */ 199e2b4925eSOri Kam unsigned int dv_esw_en:1; /* Enable E-Switch DV flow. */ 20051e72d38SOri Kam unsigned int dv_flow_en:1; /* Enable DV flow. */ 2012d241515SViacheslav Ovsiienko unsigned int dv_xmeta_en:2; /* Enable extensive flow metadata. */ 2020f0ae73aSShiri Kuzin unsigned int lacp_by_user:1; 2030f0ae73aSShiri Kuzin /* Enable user to manage LACP traffic. */ 2045f8ba81cSXueming Li unsigned int swp:1; /* Tx generic tunnel checksum and TSO offload. */ 205f5bf91deSMoti Haimovsky unsigned int devx:1; /* Whether devx interface is available or not. */ 2063075bd23SDekel Peled unsigned int dest_tir:1; /* Whether advanced DR API is available. */ 207a1da6f62SSuanming Mou unsigned int reclaim_mode:2; /* Memory reclaim mode. */ 208a2854c4dSViacheslav Ovsiienko unsigned int rt_timestamp:1; /* realtime timestamp format. */ 2095522da6bSSuanming Mou unsigned int sys_mem_en:1; /* The default memory allocator. */ 21050f95b23SSuanming Mou unsigned int decap_en:1; /* Whether decap will be used or not. */ 2117d6bf6b8SYongseok Koh struct { 2127d6bf6b8SYongseok Koh unsigned int enabled:1; /* Whether MPRQ is enabled. */ 2137d6bf6b8SYongseok Koh unsigned int stride_num_n; /* Number of strides. */ 214ecb16045SAlexander Kozyrev unsigned int stride_size_n; /* Size of a stride. */ 2157d6bf6b8SYongseok Koh unsigned int min_stride_size_n; /* Min size of a stride. */ 2167d6bf6b8SYongseok Koh unsigned int max_stride_size_n; /* Max size of a stride. */ 2177d6bf6b8SYongseok Koh unsigned int max_memcpy_len; 2187d6bf6b8SYongseok Koh /* Maximum packet size to memcpy Rx packets. */ 2197d6bf6b8SYongseok Koh unsigned int min_rxqs_num; 2207d6bf6b8SYongseok Koh /* Rx queue count threshold to enable MPRQ. */ 2217d6bf6b8SYongseok Koh } mprq; /* Configurations for Multi-Packet RQ. */ 222f9de8718SShahaf Shuler int mps; /* Multi-packet send supported mode. */ 2238409a285SViacheslav Ovsiienko int dbnc; /* Skip doorbell register write barrier. */ 2242815702bSNelio Laranjeiro unsigned int flow_prio; /* Number of flow priorities. */ 2255e61bcddSViacheslav Ovsiienko enum modify_reg flow_mreg_c[MLX5_MREG_C_NUM]; 2265e61bcddSViacheslav Ovsiienko /* Availibility of mreg_c's. */ 2277fe24446SShahaf Shuler unsigned int tso_max_payload_sz; /* Maximum TCP payload for TSO. */ 2287fe24446SShahaf Shuler unsigned int ind_table_max_size; /* Maximum indirection table size. */ 229066cfecdSMatan Azrad unsigned int max_dump_files_num; /* Maximum dump files per queue. */ 2301ad9a3d0SBing Zhao unsigned int log_hp_size; /* Single hairpin queue data size in total. */ 2317fe24446SShahaf Shuler int txqs_inline; /* Queue number threshold for inlining. */ 232505f1fe4SViacheslav Ovsiienko int txq_inline_min; /* Minimal amount of data bytes to inline. */ 233505f1fe4SViacheslav Ovsiienko int txq_inline_max; /* Max packet size for inlining with SEND. */ 234505f1fe4SViacheslav Ovsiienko int txq_inline_mpw; /* Max packet size for inlining with eMPW. */ 2358f848f32SViacheslav Ovsiienko int tx_pp; /* Timestamp scheduling granularity in nanoseconds. */ 2368f848f32SViacheslav Ovsiienko int tx_skew; /* Tx scheduling skew between WQE and data on wire. */ 237e2b4925eSOri Kam struct mlx5_hca_attr hca_attr; /* HCA attributes. */ 23821bb6c7eSDekel Peled struct mlx5_lro_config lro; /* LRO configuration. */ 2397fe24446SShahaf Shuler }; 2407fe24446SShahaf Shuler 241ae18a1aeSOri Kam 242d10b09dbSOlivier Matz /** 24342280dd9SDekel Peled * Type of object being allocated. 244d10b09dbSOlivier Matz */ 245d10b09dbSOlivier Matz enum mlx5_verbs_alloc_type { 246d10b09dbSOlivier Matz MLX5_VERBS_ALLOC_TYPE_NONE, 247d10b09dbSOlivier Matz MLX5_VERBS_ALLOC_TYPE_TX_QUEUE, 248d10b09dbSOlivier Matz MLX5_VERBS_ALLOC_TYPE_RX_QUEUE, 249d10b09dbSOlivier Matz }; 250d10b09dbSOlivier Matz 251dfedf3e3SViacheslav Ovsiienko /* Structure for VF VLAN workaround. */ 252dfedf3e3SViacheslav Ovsiienko struct mlx5_vf_vlan { 253dfedf3e3SViacheslav Ovsiienko uint32_t tag:12; 254dfedf3e3SViacheslav Ovsiienko uint32_t created:1; 255dfedf3e3SViacheslav Ovsiienko }; 256dfedf3e3SViacheslav Ovsiienko 257d10b09dbSOlivier Matz /** 258d10b09dbSOlivier Matz * Verbs allocator needs a context to know in the callback which kind of 259d10b09dbSOlivier Matz * resources it is allocating. 260d10b09dbSOlivier Matz */ 261d10b09dbSOlivier Matz struct mlx5_verbs_alloc_ctx { 262d10b09dbSOlivier Matz enum mlx5_verbs_alloc_type type; /* Kind of object being allocated. */ 263d10b09dbSOlivier Matz const void *obj; /* Pointer to the DPDK object. */ 264d10b09dbSOlivier Matz }; 265d10b09dbSOlivier Matz 26678be8852SNelio Laranjeiro /* Flow drop context necessary due to Verbs API. */ 26778be8852SNelio Laranjeiro struct mlx5_drop { 26878be8852SNelio Laranjeiro struct mlx5_hrxq *hrxq; /* Hash Rx queue queue. */ 26993403560SDekel Peled struct mlx5_rxq_obj *rxq; /* Rx queue object. */ 27078be8852SNelio Laranjeiro }; 27178be8852SNelio Laranjeiro 2725382d28cSMatan Azrad #define MLX5_COUNTERS_PER_POOL 512 273f15db67dSMatan Azrad #define MLX5_MAX_PENDING_QUERIES 4 274c3d3b140SSuanming Mou #define MLX5_CNT_CONTAINER_RESIZE 64 275fa2d01c8SDong Zhou #define MLX5_CNT_AGE_OFFSET 0x80000000 2768d93c830SDong Zhou #define CNT_SIZE (sizeof(struct mlx5_flow_counter)) 2778d93c830SDong Zhou #define CNTEXT_SIZE (sizeof(struct mlx5_flow_counter_ext)) 278fa2d01c8SDong Zhou #define AGE_SIZE (sizeof(struct mlx5_age_param)) 2798d93c830SDong Zhou #define CNT_POOL_TYPE_EXT (1 << 0) 280fa2d01c8SDong Zhou #define CNT_POOL_TYPE_AGE (1 << 1) 2818d93c830SDong Zhou #define IS_EXT_POOL(pool) (((pool)->type) & CNT_POOL_TYPE_EXT) 282fa2d01c8SDong Zhou #define IS_AGE_POOL(pool) (((pool)->type) & CNT_POOL_TYPE_AGE) 283fa2d01c8SDong Zhou #define MLX_CNT_IS_AGE(counter) ((counter) & MLX5_CNT_AGE_OFFSET ? 1 : 0) 2848d93c830SDong Zhou #define MLX5_CNT_LEN(pool) \ 285fa2d01c8SDong Zhou (CNT_SIZE + \ 286fa2d01c8SDong Zhou (IS_AGE_POOL(pool) ? AGE_SIZE : 0) + \ 287fa2d01c8SDong Zhou (IS_EXT_POOL(pool) ? CNTEXT_SIZE : 0)) 2888d93c830SDong Zhou #define MLX5_POOL_GET_CNT(pool, index) \ 2898d93c830SDong Zhou ((struct mlx5_flow_counter *) \ 2908d93c830SDong Zhou ((uint8_t *)((pool) + 1) + (index) * (MLX5_CNT_LEN(pool)))) 2918d93c830SDong Zhou #define MLX5_CNT_ARRAY_IDX(pool, cnt) \ 2928d93c830SDong Zhou ((int)(((uint8_t *)(cnt) - (uint8_t *)((pool) + 1)) / \ 2938d93c830SDong Zhou MLX5_CNT_LEN(pool))) 294c3d3b140SSuanming Mou /* 295c3d3b140SSuanming Mou * The pool index and offset of counter in the pool array makes up the 296c3d3b140SSuanming Mou * counter index. In case the counter is from pool 0 and offset 0, it 297c3d3b140SSuanming Mou * should plus 1 to avoid index 0, since 0 means invalid counter index 298c3d3b140SSuanming Mou * currently. 299c3d3b140SSuanming Mou */ 300c3d3b140SSuanming Mou #define MLX5_MAKE_CNT_IDX(pi, offset) \ 301c3d3b140SSuanming Mou ((pi) * MLX5_COUNTERS_PER_POOL + (offset) + 1) 302fa2d01c8SDong Zhou #define MLX5_CNT_TO_CNT_EXT(pool, cnt) \ 303fa2d01c8SDong Zhou ((struct mlx5_flow_counter_ext *)\ 304fa2d01c8SDong Zhou ((uint8_t *)((cnt) + 1) + \ 305fa2d01c8SDong Zhou (IS_AGE_POOL(pool) ? AGE_SIZE : 0))) 306826b8a87SSuanming Mou #define MLX5_GET_POOL_CNT_EXT(pool, offset) \ 307fa2d01c8SDong Zhou MLX5_CNT_TO_CNT_EXT(pool, MLX5_POOL_GET_CNT((pool), (offset))) 308fa2d01c8SDong Zhou #define MLX5_CNT_TO_AGE(cnt) \ 309fa2d01c8SDong Zhou ((struct mlx5_age_param *)((cnt) + 1)) 310b1cc2266SSuanming Mou /* 311b1cc2266SSuanming Mou * The maximum single counter is 0x800000 as MLX5_CNT_BATCH_OFFSET 312b1cc2266SSuanming Mou * defines. The pool size is 512, pool index should never reach 313b1cc2266SSuanming Mou * INT16_MAX. 314b1cc2266SSuanming Mou */ 315b1cc2266SSuanming Mou #define POOL_IDX_INVALID UINT16_MAX 3165382d28cSMatan Azrad 317*d5a7d04cSDekel Peled /* Age status. */ 318fa2d01c8SDong Zhou enum { 319fa2d01c8SDong Zhou AGE_FREE, /* Initialized state. */ 320fa2d01c8SDong Zhou AGE_CANDIDATE, /* Counter assigned to flows. */ 321fa2d01c8SDong Zhou AGE_TMOUT, /* Timeout, wait for rte_flow_get_aged_flows and destroy. */ 322fa2d01c8SDong Zhou }; 323fa2d01c8SDong Zhou 3245af61440SMatan Azrad #define MLX5_CNT_CONTAINER(sh, batch, age) (&(sh)->cmng.ccont \ 3255af61440SMatan Azrad [(batch) * 2 + (age)]) 3265af61440SMatan Azrad 3275af61440SMatan Azrad enum { 3285af61440SMatan Azrad MLX5_CCONT_TYPE_SINGLE, 3295af61440SMatan Azrad MLX5_CCONT_TYPE_SINGLE_FOR_AGE, 3305af61440SMatan Azrad MLX5_CCONT_TYPE_BATCH, 3315af61440SMatan Azrad MLX5_CCONT_TYPE_BATCH_FOR_AGE, 3325af61440SMatan Azrad MLX5_CCONT_TYPE_MAX, 3335af61440SMatan Azrad }; 3345af61440SMatan Azrad 335fa2d01c8SDong Zhou /* Counter age parameter. */ 336fa2d01c8SDong Zhou struct mlx5_age_param { 337*d5a7d04cSDekel Peled uint16_t state; /**< Age state (atomically accessed). */ 338fa2d01c8SDong Zhou uint16_t port_id; /**< Port id of the counter. */ 339*d5a7d04cSDekel Peled uint32_t timeout:24; /**< Aging timeout in seconds. */ 340*d5a7d04cSDekel Peled uint32_t sec_since_last_hit; 341*d5a7d04cSDekel Peled /**< Time in seconds since last hit (atomically accessed). */ 342fa2d01c8SDong Zhou void *context; /**< Flow counter age context. */ 343fa2d01c8SDong Zhou }; 344fa2d01c8SDong Zhou 3455382d28cSMatan Azrad struct flow_counter_stats { 3465382d28cSMatan Azrad uint64_t hits; 3475382d28cSMatan Azrad uint64_t bytes; 3485382d28cSMatan Azrad }; 3495382d28cSMatan Azrad 350826b8a87SSuanming Mou /* Generic counters information. */ 3515382d28cSMatan Azrad struct mlx5_flow_counter { 3525382d28cSMatan Azrad TAILQ_ENTRY(mlx5_flow_counter) next; 3535382d28cSMatan Azrad /**< Pointer to the next flow counter structure. */ 354f15db67dSMatan Azrad union { 3555382d28cSMatan Azrad uint64_t hits; /**< Reset value of hits packets. */ 356ac79183dSSuanming Mou struct mlx5_flow_counter_pool *pool; /**< Counter pool. */ 357f15db67dSMatan Azrad }; 3585382d28cSMatan Azrad uint64_t bytes; /**< Reset value of bytes. */ 3595382d28cSMatan Azrad void *action; /**< Pointer to the dv action. */ 3605382d28cSMatan Azrad }; 3615382d28cSMatan Azrad 362826b8a87SSuanming Mou /* Extend counters information for none batch counters. */ 363826b8a87SSuanming Mou struct mlx5_flow_counter_ext { 364826b8a87SSuanming Mou uint32_t shared:1; /**< Share counter ID with other flow rules. */ 365826b8a87SSuanming Mou uint32_t batch: 1; 366e1293b10SSuanming Mou uint32_t skipped:1; /* This counter is skipped or not. */ 367826b8a87SSuanming Mou /**< Whether the counter was allocated by batch command. */ 368e1293b10SSuanming Mou uint32_t ref_cnt:29; /**< Reference counter. */ 369826b8a87SSuanming Mou uint32_t id; /**< User counter ID. */ 370826b8a87SSuanming Mou union { /**< Holds the counters for the rule. */ 371826b8a87SSuanming Mou #if defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) 372826b8a87SSuanming Mou struct ibv_counter_set *cs; 373826b8a87SSuanming Mou #elif defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45) 374826b8a87SSuanming Mou struct ibv_counters *cs; 375826b8a87SSuanming Mou #endif 376826b8a87SSuanming Mou struct mlx5_devx_obj *dcs; /**< Counter Devx object. */ 377826b8a87SSuanming Mou }; 378826b8a87SSuanming Mou }; 379826b8a87SSuanming Mou 3805382d28cSMatan Azrad TAILQ_HEAD(mlx5_counters, mlx5_flow_counter); 3815382d28cSMatan Azrad 382826b8a87SSuanming Mou /* Generic counter pool structure - query is in pool resolution. */ 3835382d28cSMatan Azrad struct mlx5_flow_counter_pool { 3845382d28cSMatan Azrad TAILQ_ENTRY(mlx5_flow_counter_pool) next; 385ac79183dSSuanming Mou struct mlx5_counters counters[2]; /* Free counter list. */ 386f15db67dSMatan Azrad union { 3875382d28cSMatan Azrad struct mlx5_devx_obj *min_dcs; 388f15db67dSMatan Azrad rte_atomic64_t a64_dcs; 389f15db67dSMatan Azrad }; 390f15db67dSMatan Azrad /* The devx object of the minimum counter ID. */ 391*d5a7d04cSDekel Peled uint64_t time_of_last_age_check; 392*d5a7d04cSDekel Peled /* System time (from rte_rdtsc()) read in the last aging check. */ 393e1293b10SSuanming Mou uint32_t index:28; /* Pool index in container. */ 394ac79183dSSuanming Mou uint32_t type:2; /* Memory type behind the counter array. */ 395e1293b10SSuanming Mou uint32_t skip_cnt:1; /* Pool contains skipped counter. */ 396ac79183dSSuanming Mou volatile uint32_t query_gen:1; /* Query round. */ 397f15db67dSMatan Azrad rte_spinlock_t sl; /* The pool lock. */ 398f15db67dSMatan Azrad struct mlx5_counter_stats_raw *raw; 399f15db67dSMatan Azrad struct mlx5_counter_stats_raw *raw_hw; /* The raw on HW working. */ 4005382d28cSMatan Azrad }; 4015382d28cSMatan Azrad 4025382d28cSMatan Azrad /* Memory management structure for group of counter statistics raws. */ 4035382d28cSMatan Azrad struct mlx5_counter_stats_mem_mng { 4045382d28cSMatan Azrad LIST_ENTRY(mlx5_counter_stats_mem_mng) next; 4055382d28cSMatan Azrad struct mlx5_counter_stats_raw *raws; 4065382d28cSMatan Azrad struct mlx5_devx_obj *dm; 407c7f6ba0eSOphir Munk void *umem; 4085382d28cSMatan Azrad }; 4095382d28cSMatan Azrad 4105382d28cSMatan Azrad /* Raw memory structure for the counter statistics values of a pool. */ 4115382d28cSMatan Azrad struct mlx5_counter_stats_raw { 4125382d28cSMatan Azrad LIST_ENTRY(mlx5_counter_stats_raw) next; 4135382d28cSMatan Azrad int min_dcs_id; 4145382d28cSMatan Azrad struct mlx5_counter_stats_mem_mng *mem_mng; 4155382d28cSMatan Azrad volatile struct flow_counter_stats *data; 4165382d28cSMatan Azrad }; 4175382d28cSMatan Azrad 4185382d28cSMatan Azrad TAILQ_HEAD(mlx5_counter_pools, mlx5_flow_counter_pool); 4195382d28cSMatan Azrad 4205382d28cSMatan Azrad /* Container structure for counter pools. */ 4215382d28cSMatan Azrad struct mlx5_pools_container { 422f15db67dSMatan Azrad rte_atomic16_t n_valid; /* Number of valid pools. */ 4235382d28cSMatan Azrad uint16_t n; /* Number of pools. */ 424b1cc2266SSuanming Mou uint16_t last_pool_idx; /* Last used pool index */ 425b1cc2266SSuanming Mou int min_id; /* The minimum counter ID in the pools. */ 426b1cc2266SSuanming Mou int max_id; /* The maximum counter ID in the pools. */ 4275af61440SMatan Azrad rte_spinlock_t resize_sl; /* The resize lock. */ 428ac79183dSSuanming Mou rte_spinlock_t csl; /* The counter free list lock. */ 429ac79183dSSuanming Mou struct mlx5_counters counters; /* Free counter list. */ 4305382d28cSMatan Azrad struct mlx5_counter_pools pool_list; /* Counter pool list. */ 4315382d28cSMatan Azrad struct mlx5_flow_counter_pool **pools; /* Counter pool array. */ 4325af61440SMatan Azrad struct mlx5_counter_stats_mem_mng *mem_mng; 4335382d28cSMatan Azrad /* Hold the memory management for the next allocated pools raws. */ 4345382d28cSMatan Azrad }; 4355382d28cSMatan Azrad 4365382d28cSMatan Azrad /* Counter global management structure. */ 4375382d28cSMatan Azrad struct mlx5_flow_counter_mng { 4385af61440SMatan Azrad struct mlx5_pools_container ccont[MLX5_CCONT_TYPE_MAX]; 4395382d28cSMatan Azrad struct mlx5_counters flow_counters; /* Legacy flow counter list. */ 440f15db67dSMatan Azrad uint8_t pending_queries; 441f15db67dSMatan Azrad uint8_t batch; 442f15db67dSMatan Azrad uint16_t pool_index; 443fa2d01c8SDong Zhou uint8_t age; 444f15db67dSMatan Azrad uint8_t query_thread_on; 4455382d28cSMatan Azrad LIST_HEAD(mem_mngs, mlx5_counter_stats_mem_mng) mem_mngs; 446f15db67dSMatan Azrad LIST_HEAD(stat_raws, mlx5_counter_stats_raw) free_stat_raws; 4475382d28cSMatan Azrad }; 4485af61440SMatan Azrad 4493c78124fSShiri Kuzin /* Default miss action resource structure. */ 4503c78124fSShiri Kuzin struct mlx5_flow_default_miss_resource { 4513c78124fSShiri Kuzin void *action; /* Pointer to the rdma-core action. */ 4523c78124fSShiri Kuzin rte_atomic32_t refcnt; /* Default miss action reference counter. */ 4533c78124fSShiri Kuzin }; 4543c78124fSShiri Kuzin 455fa2d01c8SDong Zhou #define MLX5_AGE_EVENT_NEW 1 456fa2d01c8SDong Zhou #define MLX5_AGE_TRIGGER 2 457fa2d01c8SDong Zhou #define MLX5_AGE_SET(age_info, BIT) \ 458fa2d01c8SDong Zhou ((age_info)->flags |= (1 << (BIT))) 459fa2d01c8SDong Zhou #define MLX5_AGE_GET(age_info, BIT) \ 460fa2d01c8SDong Zhou ((age_info)->flags & (1 << (BIT))) 461fa2d01c8SDong Zhou #define GET_PORT_AGE_INFO(priv) \ 46291389890SOphir Munk (&((priv)->sh->port[(priv)->dev_port - 1].age_info)) 463*d5a7d04cSDekel Peled /* Current time in seconds. */ 464*d5a7d04cSDekel Peled #define MLX5_CURR_TIME_SEC (rte_rdtsc() / rte_get_tsc_hz()) 4655382d28cSMatan Azrad 466fa2d01c8SDong Zhou /* Aging information for per port. */ 467fa2d01c8SDong Zhou struct mlx5_age_info { 468*d5a7d04cSDekel Peled uint8_t flags; /* Indicate if is new event or need to be triggered. */ 469fa2d01c8SDong Zhou struct mlx5_counters aged_counters; /* Aged flow counter list. */ 470fa2d01c8SDong Zhou rte_spinlock_t aged_sl; /* Aged flow counter list lock. */ 471fa2d01c8SDong Zhou }; 4725af61440SMatan Azrad 47317e19bc4SViacheslav Ovsiienko /* Per port data of shared IB device. */ 47491389890SOphir Munk struct mlx5_dev_shared_port { 47517e19bc4SViacheslav Ovsiienko uint32_t ih_port_id; 47623242063SMatan Azrad uint32_t devx_ih_port_id; 47717e19bc4SViacheslav Ovsiienko /* 47817e19bc4SViacheslav Ovsiienko * Interrupt handler port_id. Used by shared interrupt 47917e19bc4SViacheslav Ovsiienko * handler to find the corresponding rte_eth device 48017e19bc4SViacheslav Ovsiienko * by IB port index. If value is equal or greater 48117e19bc4SViacheslav Ovsiienko * RTE_MAX_ETHPORTS it means there is no subhandler 48217e19bc4SViacheslav Ovsiienko * installed for specified IB port index. 48317e19bc4SViacheslav Ovsiienko */ 484fa2d01c8SDong Zhou struct mlx5_age_info age_info; 485fa2d01c8SDong Zhou /* Aging information for per port. */ 48617e19bc4SViacheslav Ovsiienko }; 48717e19bc4SViacheslav Ovsiienko 488860897d2SBing Zhao /* Table key of the hash organization. */ 489860897d2SBing Zhao union mlx5_flow_tbl_key { 490860897d2SBing Zhao struct { 491860897d2SBing Zhao /* Table ID should be at the lowest address. */ 492860897d2SBing Zhao uint32_t table_id; /**< ID of the table. */ 493860897d2SBing Zhao uint16_t reserved; /**< must be zero for comparison. */ 494860897d2SBing Zhao uint8_t domain; /**< 1 - FDB, 0 - NIC TX/RX. */ 495860897d2SBing Zhao uint8_t direction; /**< 1 - egress, 0 - ingress. */ 496860897d2SBing Zhao }; 497860897d2SBing Zhao uint64_t v64; /**< full 64bits value of key */ 498860897d2SBing Zhao }; 499860897d2SBing Zhao 50079e35d0dSViacheslav Ovsiienko /* Table structure. */ 50179e35d0dSViacheslav Ovsiienko struct mlx5_flow_tbl_resource { 50279e35d0dSViacheslav Ovsiienko void *obj; /**< Pointer to DR table object. */ 50379e35d0dSViacheslav Ovsiienko rte_atomic32_t refcnt; /**< Reference counter. */ 50479e35d0dSViacheslav Ovsiienko }; 50579e35d0dSViacheslav Ovsiienko 506b67b4ecbSDekel Peled #define MLX5_MAX_TABLES UINT16_MAX 5073c84f34eSOri Kam #define MLX5_HAIRPIN_TX_TABLE (UINT16_MAX - 1) 5085e61bcddSViacheslav Ovsiienko /* Reserve the last two tables for metadata register copy. */ 5095e61bcddSViacheslav Ovsiienko #define MLX5_FLOW_MREG_ACT_TABLE_GROUP (MLX5_MAX_TABLES - 1) 510dd3c774fSViacheslav Ovsiienko #define MLX5_FLOW_MREG_CP_TABLE_GROUP (MLX5_MAX_TABLES - 2) 511dd3c774fSViacheslav Ovsiienko /* Tables for metering splits should be added here. */ 512dd3c774fSViacheslav Ovsiienko #define MLX5_MAX_TABLES_EXTERNAL (MLX5_MAX_TABLES - 3) 5133e8f3e51SSuanming Mou #define MLX5_FLOW_TABLE_LEVEL_METER (MLX5_MAX_TABLES - 4) 5143e8f3e51SSuanming Mou #define MLX5_FLOW_TABLE_LEVEL_SUFFIX (MLX5_MAX_TABLES - 3) 515b67b4ecbSDekel Peled #define MLX5_MAX_TABLES_FDB UINT16_MAX 516b4c0ddbfSJiawei Wang #define MLX5_FLOW_TABLE_FACTOR 10 51779e35d0dSViacheslav Ovsiienko 518d85c7b5eSOri Kam /* ID generation structure. */ 519d85c7b5eSOri Kam struct mlx5_flow_id_pool { 520d85c7b5eSOri Kam uint32_t *free_arr; /**< Pointer to the a array of free values. */ 521d85c7b5eSOri Kam uint32_t base_index; 522d85c7b5eSOri Kam /**< The next index that can be used without any free elements. */ 523d85c7b5eSOri Kam uint32_t *curr; /**< Pointer to the index to pop. */ 524d85c7b5eSOri Kam uint32_t *last; /**< Pointer to the last element in the empty arrray. */ 52530a3687dSSuanming Mou uint32_t max_id; /**< Maximum id can be allocated from the pool. */ 526d85c7b5eSOri Kam }; 527d85c7b5eSOri Kam 528d133f4cdSViacheslav Ovsiienko /* Tx pacing queue structure - for Clock and Rearm queues. */ 529d133f4cdSViacheslav Ovsiienko struct mlx5_txpp_wq { 530d133f4cdSViacheslav Ovsiienko /* Completion Queue related data.*/ 531d133f4cdSViacheslav Ovsiienko struct mlx5_devx_obj *cq; 5321f66ac5bSOphir Munk void *cq_umem; 533d133f4cdSViacheslav Ovsiienko union { 534d133f4cdSViacheslav Ovsiienko volatile void *cq_buf; 535d133f4cdSViacheslav Ovsiienko volatile struct mlx5_cqe *cqes; 536d133f4cdSViacheslav Ovsiienko }; 537d133f4cdSViacheslav Ovsiienko volatile uint32_t *cq_dbrec; 538d133f4cdSViacheslav Ovsiienko uint32_t cq_ci:24; 539d133f4cdSViacheslav Ovsiienko uint32_t arm_sn:2; 540d133f4cdSViacheslav Ovsiienko /* Send Queue related data.*/ 541d133f4cdSViacheslav Ovsiienko struct mlx5_devx_obj *sq; 5421f66ac5bSOphir Munk void *sq_umem; 543d133f4cdSViacheslav Ovsiienko union { 544d133f4cdSViacheslav Ovsiienko volatile void *sq_buf; 545d133f4cdSViacheslav Ovsiienko volatile struct mlx5_wqe *wqes; 546d133f4cdSViacheslav Ovsiienko }; 547d133f4cdSViacheslav Ovsiienko uint16_t sq_size; /* Number of WQEs in the queue. */ 548d133f4cdSViacheslav Ovsiienko uint16_t sq_ci; /* Next WQE to execute. */ 549d133f4cdSViacheslav Ovsiienko volatile uint32_t *sq_dbrec; 550d133f4cdSViacheslav Ovsiienko }; 551d133f4cdSViacheslav Ovsiienko 55277522be0SViacheslav Ovsiienko /* Tx packet pacing internal timestamp. */ 55377522be0SViacheslav Ovsiienko struct mlx5_txpp_ts { 55477522be0SViacheslav Ovsiienko rte_atomic64_t ci_ts; 55577522be0SViacheslav Ovsiienko rte_atomic64_t ts; 55677522be0SViacheslav Ovsiienko }; 55777522be0SViacheslav Ovsiienko 558d133f4cdSViacheslav Ovsiienko /* Tx packet pacing structure. */ 559d133f4cdSViacheslav Ovsiienko struct mlx5_dev_txpp { 560d133f4cdSViacheslav Ovsiienko pthread_mutex_t mutex; /* Pacing create/destroy mutex. */ 561d133f4cdSViacheslav Ovsiienko uint32_t refcnt; /* Pacing reference counter. */ 562d133f4cdSViacheslav Ovsiienko uint32_t freq; /* Timestamp frequency, Hz. */ 563d133f4cdSViacheslav Ovsiienko uint32_t tick; /* Completion tick duration in nanoseconds. */ 564d133f4cdSViacheslav Ovsiienko uint32_t test; /* Packet pacing test mode. */ 565d133f4cdSViacheslav Ovsiienko int32_t skew; /* Scheduling skew. */ 566d133f4cdSViacheslav Ovsiienko struct rte_intr_handle intr_handle; /* Periodic interrupt. */ 5671f66ac5bSOphir Munk void *echan; /* Event Channel. */ 568d133f4cdSViacheslav Ovsiienko struct mlx5_txpp_wq clock_queue; /* Clock Queue. */ 569551c94c8SViacheslav Ovsiienko struct mlx5_txpp_wq rearm_queue; /* Clock Queue. */ 5701f66ac5bSOphir Munk void *pp; /* Packet pacing context. */ 571aef1e20eSViacheslav Ovsiienko uint16_t pp_id; /* Packet pacing context index. */ 57277522be0SViacheslav Ovsiienko uint16_t ts_n; /* Number of captured timestamps. */ 57377522be0SViacheslav Ovsiienko uint16_t ts_p; /* Pointer to statisticks timestamp. */ 57477522be0SViacheslav Ovsiienko struct mlx5_txpp_ts *tsa; /* Timestamps sliding window stats. */ 57577522be0SViacheslav Ovsiienko struct mlx5_txpp_ts ts; /* Cached completion id/timestamp. */ 57677522be0SViacheslav Ovsiienko uint32_t sync_lost:1; /* ci/timestamp synchronization lost. */ 57777522be0SViacheslav Ovsiienko /* Statistics counters. */ 57877522be0SViacheslav Ovsiienko rte_atomic32_t err_miss_int; /* Missed service interrupt. */ 57977522be0SViacheslav Ovsiienko rte_atomic32_t err_rearm_queue; /* Rearm Queue errors. */ 58077522be0SViacheslav Ovsiienko rte_atomic32_t err_clock_queue; /* Clock Queue errors. */ 581085ff447SViacheslav Ovsiienko rte_atomic32_t err_ts_past; /* Timestamp in the past. */ 582085ff447SViacheslav Ovsiienko rte_atomic32_t err_ts_future; /* Timestamp in the distant future. */ 583d133f4cdSViacheslav Ovsiienko }; 584d133f4cdSViacheslav Ovsiienko 585daa38a89SBing Zhao /* Supported flex parser profile ID. */ 586daa38a89SBing Zhao enum mlx5_flex_parser_profile_id { 587daa38a89SBing Zhao MLX5_FLEX_PARSER_ECPRI_0 = 0, 588daa38a89SBing Zhao MLX5_FLEX_PARSER_MAX = 8, 589daa38a89SBing Zhao }; 590daa38a89SBing Zhao 591daa38a89SBing Zhao /* Sample ID information of flex parser structure. */ 592daa38a89SBing Zhao struct mlx5_flex_parser_profiles { 593daa38a89SBing Zhao uint32_t num; /* Actual number of samples. */ 594daa38a89SBing Zhao uint32_t ids[8]; /* Sample IDs for this profile. */ 595daa38a89SBing Zhao uint8_t offset[8]; /* Bytes offset of each parser. */ 596daa38a89SBing Zhao void *obj; /* Flex parser node object. */ 597daa38a89SBing Zhao }; 598daa38a89SBing Zhao 59917e19bc4SViacheslav Ovsiienko /* 60017e19bc4SViacheslav Ovsiienko * Shared Infiniband device context for Master/Representors 60117e19bc4SViacheslav Ovsiienko * which belong to same IB device with multiple IB ports. 60217e19bc4SViacheslav Ovsiienko **/ 6036e88bc42SOphir Munk struct mlx5_dev_ctx_shared { 6046e88bc42SOphir Munk LIST_ENTRY(mlx5_dev_ctx_shared) next; 60517e19bc4SViacheslav Ovsiienko uint32_t refcnt; 60617e19bc4SViacheslav Ovsiienko uint32_t devx:1; /* Opened with DV. */ 607e7055bbfSMichael Baum uint32_t eqn; /* Event Queue number. */ 60817e19bc4SViacheslav Ovsiienko uint32_t max_port; /* Maximal IB device port index. */ 609f44b09f9SOphir Munk void *ctx; /* Verbs/DV/DevX context. */ 610c4685016SOphir Munk void *pd; /* Protection Domain. */ 611b9d86122SDekel Peled uint32_t pdn; /* Protection Domain number. */ 6128791ff42SDekel Peled uint32_t tdn; /* Transport Domain number. */ 61310f3581dSOphir Munk char ibdev_name[DEV_SYSFS_NAME_MAX]; /* SYSFS dev name. */ 61410f3581dSOphir Munk char ibdev_path[DEV_SYSFS_PATH_MAX]; /* SYSFS dev path for secondary */ 615e85f623eSOphir Munk struct mlx5_dev_attr device_attr; /* Device properties. */ 616d133f4cdSViacheslav Ovsiienko int numa_node; /* Numa node of backing physical device. */ 6176e88bc42SOphir Munk LIST_ENTRY(mlx5_dev_ctx_shared) mem_event_cb; 618ccb38153SViacheslav Ovsiienko /**< Called by memory event callback. */ 619b8dc6b0eSVu Pham struct mlx5_mr_share_cache share_cache; 620d133f4cdSViacheslav Ovsiienko /* Packet pacing related structure. */ 621d133f4cdSViacheslav Ovsiienko struct mlx5_dev_txpp txpp; 622b2177648SViacheslav Ovsiienko /* Shared DV/DR flow data section. */ 62379e35d0dSViacheslav Ovsiienko pthread_mutex_t dv_mutex; /* DV context mutex. */ 62439139371SViacheslav Ovsiienko uint32_t dv_meta_mask; /* flow META metadata supported mask. */ 62539139371SViacheslav Ovsiienko uint32_t dv_mark_mask; /* flow MARK metadata supported mask. */ 62639139371SViacheslav Ovsiienko uint32_t dv_regc0_mask; /* available bits of metatada reg_c[0]. */ 627b2177648SViacheslav Ovsiienko uint32_t dv_refcnt; /* DV/DR data reference counter. */ 628d1e64fbfSOri Kam void *fdb_domain; /* FDB Direct Rules name space handle. */ 629d1e64fbfSOri Kam void *rx_domain; /* RX Direct Rules name space handle. */ 630d1e64fbfSOri Kam void *tx_domain; /* TX Direct Rules name space handle. */ 63124feb045SViacheslav Ovsiienko #ifndef RTE_ARCH_64 63224feb045SViacheslav Ovsiienko rte_spinlock_t uar_lock_cq; /* CQs share a common distinct UAR */ 63324feb045SViacheslav Ovsiienko rte_spinlock_t uar_lock[MLX5_UAR_PAGE_NUM_MAX]; 63424feb045SViacheslav Ovsiienko /* UAR same-page access control required in 32bit implementations. */ 63524feb045SViacheslav Ovsiienko #endif 636860897d2SBing Zhao struct mlx5_hlist *flow_tbls; 637860897d2SBing Zhao /* Direct Rules tables for FDB, NIC TX+RX */ 63834fa7c02SOri Kam void *esw_drop_action; /* Pointer to DR E-Switch drop action. */ 639b41e47daSMoti Haimovsky void *pop_vlan_action; /* Pointer to DR pop VLAN action. */ 640bf615b07SSuanming Mou struct mlx5_hlist *encaps_decaps; /* Encap/decap action hash list. */ 6413fe88961SSuanming Mou struct mlx5_hlist *modify_cmds; 642e484e403SBing Zhao struct mlx5_hlist *tag_table; 643f3faf9eaSSuanming Mou uint32_t port_id_action_list; /* List of port ID actions. */ 6448acf8ac9SSuanming Mou uint32_t push_vlan_action_list; /* List of push VLAN actions. */ 645b4c0ddbfSJiawei Wang uint32_t sample_action_list; /* List of sample actions. */ 64600c10c22SJiawei Wang uint32_t dest_array_list; /* List of destination array actions. */ 6475382d28cSMatan Azrad struct mlx5_flow_counter_mng cmng; /* Counters management structure. */ 6483c78124fSShiri Kuzin struct mlx5_flow_default_miss_resource default_miss; 6493c78124fSShiri Kuzin /* Default miss action resource structure. */ 650014d1cbeSSuanming Mou struct mlx5_indexed_pool *ipool[MLX5_IPOOL_MAX]; 651014d1cbeSSuanming Mou /* Memory Pool for mlx5 flow resources. */ 652632f0f19SSuanming Mou struct mlx5_l3t_tbl *cnt_id_tbl; /* Shared counter lookup table. */ 653b2177648SViacheslav Ovsiienko /* Shared interrupt handler section. */ 65417e19bc4SViacheslav Ovsiienko struct rte_intr_handle intr_handle; /* Interrupt handler for device. */ 655f15db67dSMatan Azrad struct rte_intr_handle intr_handle_devx; /* DEVX interrupt handler. */ 65621b7c452SOphir Munk void *devx_comp; /* DEVX async comp obj. */ 657ae18a1aeSOri Kam struct mlx5_devx_obj *tis; /* TIS object. */ 658ae18a1aeSOri Kam struct mlx5_devx_obj *td; /* Transport domain. */ 659d85c7b5eSOri Kam struct mlx5_flow_id_pool *flow_id_pool; /* Flow ID pool. */ 6601f66ac5bSOphir Munk void *tx_uar; /* Tx/packet pacing shared UAR. */ 661daa38a89SBing Zhao struct mlx5_flex_parser_profiles fp[MLX5_FLEX_PARSER_MAX]; 662daa38a89SBing Zhao /* Flex parser profiles information. */ 6631f66ac5bSOphir Munk void *devx_rx_uar; /* DevX UAR for Rx. */ 66491389890SOphir Munk struct mlx5_dev_shared_port port[]; /* per device port data array. */ 66517e19bc4SViacheslav Ovsiienko }; 66617e19bc4SViacheslav Ovsiienko 667120dc4a7SYongseok Koh /* Per-process private structure. */ 668120dc4a7SYongseok Koh struct mlx5_proc_priv { 669120dc4a7SYongseok Koh size_t uar_table_sz; 670120dc4a7SYongseok Koh /* Size of UAR register table. */ 671120dc4a7SYongseok Koh void *uar_table[]; 672120dc4a7SYongseok Koh /* Table of UAR registers for each process. */ 673120dc4a7SYongseok Koh }; 674120dc4a7SYongseok Koh 6753bd26b23SSuanming Mou /* MTR profile list. */ 6763bd26b23SSuanming Mou TAILQ_HEAD(mlx5_mtr_profiles, mlx5_flow_meter_profile); 6773f373f35SSuanming Mou /* MTR list. */ 6783f373f35SSuanming Mou TAILQ_HEAD(mlx5_flow_meters, mlx5_flow_meter); 6793bd26b23SSuanming Mou 680120dc4a7SYongseok Koh #define MLX5_PROC_PRIV(port_id) \ 681120dc4a7SYongseok Koh ((struct mlx5_proc_priv *)rte_eth_devices[port_id].process_private) 682120dc4a7SYongseok Koh 6836deb19e1SMichael Baum /* Verbs/DevX Rx queue elements. */ 6846deb19e1SMichael Baum struct mlx5_rxq_obj { 6856deb19e1SMichael Baum LIST_ENTRY(mlx5_rxq_obj) next; /* Pointer to the next element. */ 6866deb19e1SMichael Baum struct mlx5_rxq_ctrl *rxq_ctrl; /* Back pointer to parent. */ 6876deb19e1SMichael Baum int fd; /* File descriptor for event channel */ 6886deb19e1SMichael Baum RTE_STD_C11 6896deb19e1SMichael Baum union { 6906deb19e1SMichael Baum struct { 6916deb19e1SMichael Baum void *wq; /* Work Queue. */ 6926deb19e1SMichael Baum void *ibv_cq; /* Completion Queue. */ 6936deb19e1SMichael Baum void *ibv_channel; 6946deb19e1SMichael Baum }; 6956deb19e1SMichael Baum struct { 6966deb19e1SMichael Baum struct mlx5_devx_obj *rq; /* DevX Rx Queue object. */ 6976deb19e1SMichael Baum struct mlx5_devx_obj *devx_cq; /* DevX CQ object. */ 6986deb19e1SMichael Baum void *devx_channel; 6996deb19e1SMichael Baum }; 7006deb19e1SMichael Baum }; 7016deb19e1SMichael Baum }; 7026deb19e1SMichael Baum 70387e2db37SMichael Baum /* Indirection table. */ 70487e2db37SMichael Baum struct mlx5_ind_table_obj { 70587e2db37SMichael Baum LIST_ENTRY(mlx5_ind_table_obj) next; /* Pointer to the next element. */ 70687e2db37SMichael Baum rte_atomic32_t refcnt; /* Reference counter. */ 70787e2db37SMichael Baum RTE_STD_C11 70887e2db37SMichael Baum union { 70987e2db37SMichael Baum void *ind_table; /**< Indirection table. */ 71087e2db37SMichael Baum struct mlx5_devx_obj *rqt; /* DevX RQT object. */ 71187e2db37SMichael Baum }; 71287e2db37SMichael Baum uint32_t queues_n; /**< Number of queues in the list. */ 71387e2db37SMichael Baum uint16_t queues[]; /**< Queue list. */ 71487e2db37SMichael Baum }; 71587e2db37SMichael Baum 71685552726SMichael Baum /* Hash Rx queue. */ 71785552726SMichael Baum struct mlx5_hrxq { 71885552726SMichael Baum ILIST_ENTRY(uint32_t)next; /* Index to the next element. */ 71985552726SMichael Baum rte_atomic32_t refcnt; /* Reference counter. */ 72085552726SMichael Baum struct mlx5_ind_table_obj *ind_table; /* Indirection table. */ 72185552726SMichael Baum RTE_STD_C11 72285552726SMichael Baum union { 72385552726SMichael Baum void *qp; /* Verbs queue pair. */ 72485552726SMichael Baum struct mlx5_devx_obj *tir; /* DevX TIR object. */ 72585552726SMichael Baum }; 72685552726SMichael Baum #ifdef HAVE_IBV_FLOW_DV_SUPPORT 72785552726SMichael Baum void *action; /* DV QP action pointer. */ 72885552726SMichael Baum #endif 72985552726SMichael Baum uint64_t hash_fields; /* Verbs Hash fields. */ 73085552726SMichael Baum uint32_t rss_key_len; /* Hash key length in bytes. */ 73185552726SMichael Baum uint8_t rss_key[]; /* Hash key. */ 73285552726SMichael Baum }; 73385552726SMichael Baum 73486d259ceSMichael Baum /* Verbs/DevX Tx queue elements. */ 73586d259ceSMichael Baum struct mlx5_txq_obj { 73686d259ceSMichael Baum LIST_ENTRY(mlx5_txq_obj) next; /* Pointer to the next element. */ 73786d259ceSMichael Baum struct mlx5_txq_ctrl *txq_ctrl; /* Pointer to the control queue. */ 73886d259ceSMichael Baum RTE_STD_C11 73986d259ceSMichael Baum union { 74086d259ceSMichael Baum struct { 74186d259ceSMichael Baum void *cq; /* Completion Queue. */ 74286d259ceSMichael Baum void *qp; /* Queue Pair. */ 74386d259ceSMichael Baum }; 74486d259ceSMichael Baum struct { 74586d259ceSMichael Baum struct mlx5_devx_obj *sq; 74686d259ceSMichael Baum /* DevX object for Sx queue. */ 74786d259ceSMichael Baum struct mlx5_devx_obj *tis; /* The TIS object. */ 74886d259ceSMichael Baum }; 74986d259ceSMichael Baum struct { 75086d259ceSMichael Baum struct rte_eth_dev *dev; 75186d259ceSMichael Baum struct mlx5_devx_obj *cq_devx; 75286d259ceSMichael Baum void *cq_umem; 75386d259ceSMichael Baum void *cq_buf; 75486d259ceSMichael Baum int64_t cq_dbrec_offset; 75586d259ceSMichael Baum struct mlx5_devx_dbr_page *cq_dbrec_page; 75686d259ceSMichael Baum struct mlx5_devx_obj *sq_devx; 75786d259ceSMichael Baum void *sq_umem; 75886d259ceSMichael Baum void *sq_buf; 75986d259ceSMichael Baum int64_t sq_dbrec_offset; 76086d259ceSMichael Baum struct mlx5_devx_dbr_page *sq_dbrec_page; 76186d259ceSMichael Baum }; 76286d259ceSMichael Baum }; 76386d259ceSMichael Baum }; 76486d259ceSMichael Baum 7654c6d80f1SMichael Baum enum mlx5_rxq_modify_type { 7664c6d80f1SMichael Baum MLX5_RXQ_MOD_ERR2RST, /* modify state from error to reset. */ 7674c6d80f1SMichael Baum MLX5_RXQ_MOD_RST2RDY, /* modify state from reset to ready. */ 7684c6d80f1SMichael Baum MLX5_RXQ_MOD_RDY2ERR, /* modify state from ready to error. */ 7694c6d80f1SMichael Baum MLX5_RXQ_MOD_RDY2RST, /* modify state from ready to reset. */ 7704c6d80f1SMichael Baum }; 7714c6d80f1SMichael Baum 7725d9f3c3fSMichael Baum enum mlx5_txq_modify_type { 7735d9f3c3fSMichael Baum MLX5_TXQ_MOD_RDY2RDY, /* modify state from ready to ready. */ 7745d9f3c3fSMichael Baum MLX5_TXQ_MOD_RST2RDY, /* modify state from reset to ready. */ 7755d9f3c3fSMichael Baum MLX5_TXQ_MOD_RDY2RST, /* modify state from ready to reset. */ 7765d9f3c3fSMichael Baum MLX5_TXQ_MOD_ERR2RDY, /* modify state from error to ready. */ 7775d9f3c3fSMichael Baum }; 7785d9f3c3fSMichael Baum 7798bb2410eSOphir Munk /* HW objects operations structure. */ 7808bb2410eSOphir Munk struct mlx5_obj_ops { 7818bb2410eSOphir Munk int (*rxq_obj_modify_vlan_strip)(struct mlx5_rxq_obj *rxq_obj, int on); 7821260a87bSMichael Baum int (*rxq_obj_new)(struct rte_eth_dev *dev, uint16_t idx); 78332287079SMichael Baum int (*rxq_event_get)(struct mlx5_rxq_obj *rxq_obj); 7844c6d80f1SMichael Baum int (*rxq_obj_modify)(struct mlx5_rxq_obj *rxq_obj, uint8_t type); 7856deb19e1SMichael Baum void (*rxq_obj_release)(struct mlx5_rxq_obj *rxq_obj); 78625ae7f1aSMichael Baum int (*ind_table_new)(struct rte_eth_dev *dev, const unsigned int log_n, 78725ae7f1aSMichael Baum struct mlx5_ind_table_obj *ind_tbl); 78825ae7f1aSMichael Baum void (*ind_table_destroy)(struct mlx5_ind_table_obj *ind_tbl); 7895a959cbfSMichael Baum int (*hrxq_new)(struct rte_eth_dev *dev, struct mlx5_hrxq *hrxq, 79085552726SMichael Baum int tunnel __rte_unused); 79185552726SMichael Baum void (*hrxq_destroy)(struct mlx5_hrxq *hrxq); 7920c762e81SMichael Baum int (*drop_action_create)(struct rte_eth_dev *dev); 7930c762e81SMichael Baum void (*drop_action_destroy)(struct rte_eth_dev *dev); 794f49f4483SMichael Baum int (*txq_obj_new)(struct rte_eth_dev *dev, uint16_t idx); 7955d9f3c3fSMichael Baum int (*txq_obj_modify)(struct mlx5_txq_obj *obj, 7965d9f3c3fSMichael Baum enum mlx5_txq_modify_type type, uint8_t dev_port); 79786d259ceSMichael Baum void (*txq_obj_release)(struct mlx5_txq_obj *txq_obj); 7988bb2410eSOphir Munk }; 7998bb2410eSOphir Munk 800dbeba4cfSThomas Monjalon struct mlx5_priv { 801df428ceeSYongseok Koh struct rte_eth_dev_data *dev_data; /* Pointer to device data. */ 8026e88bc42SOphir Munk struct mlx5_dev_ctx_shared *sh; /* Shared device context. */ 80391389890SOphir Munk uint32_t dev_port; /* Device port number. */ 80446e10a4cSViacheslav Ovsiienko struct rte_pci_device *pci_dev; /* Backend PCI device. */ 8056d13ea8eSOlivier Matz struct rte_ether_addr mac[MLX5_MAX_MAC_ADDRESSES]; /* MAC addresses. */ 806ccdcba53SNélio Laranjeiro BITFIELD_DECLARE(mac_own, uint64_t, MLX5_MAX_MAC_ADDRESSES); 807ccdcba53SNélio Laranjeiro /* Bit-field of MAC addresses owned by the PMD. */ 808e9086978SAdrien Mazarguil uint16_t vlan_filter[MLX5_MAX_VLAN_IDS]; /* VLAN filters table. */ 809e9086978SAdrien Mazarguil unsigned int vlan_filter_n; /* Number of configured VLAN filters. */ 810771fa900SAdrien Mazarguil /* Device properties. */ 811771fa900SAdrien Mazarguil uint16_t mtu; /* Configured MTU. */ 81251d5f8ecSNélio Laranjeiro unsigned int isolated:1; /* Whether isolated mode is enabled. */ 8132b730263SAdrien Mazarguil unsigned int representor:1; /* Device is a port representor. */ 814299d7dc2SViacheslav Ovsiienko unsigned int master:1; /* Device is a E-Switch master. */ 815b2177648SViacheslav Ovsiienko unsigned int dr_shared:1; /* DV/DR data is shared. */ 816d133f4cdSViacheslav Ovsiienko unsigned int txpp_en:1; /* Tx packet pacing enabled. */ 81731538ef6SMatan Azrad unsigned int counter_fallback:1; /* Use counter fallback management. */ 8186bc327b9SSuanming Mou unsigned int mtr_en:1; /* Whether support meter. */ 819792e749eSSuanming Mou unsigned int mtr_reg_share:1; /* Whether support meter REG_C share. */ 82096b1f027SJiawei Wang unsigned int sampler_en:1; /* Whether support sampler. */ 8212b730263SAdrien Mazarguil uint16_t domain_id; /* Switch domain identifier. */ 822299d7dc2SViacheslav Ovsiienko uint16_t vport_id; /* Associated VF vport index (if any). */ 823d5c06b1bSViacheslav Ovsiienko uint32_t vport_meta_tag; /* Used for vport index match ove VF LAG. */ 824d5c06b1bSViacheslav Ovsiienko uint32_t vport_meta_mask; /* Used for vport index field match mask. */ 8252b730263SAdrien Mazarguil int32_t representor_id; /* Port representor identifier. */ 826bee57a0aSViacheslav Ovsiienko int32_t pf_bond; /* >=0 means PF index in bonding configuration. */ 827fa2e14d4SViacheslav Ovsiienko unsigned int if_index; /* Associated kernel network device index. */ 828c21e5facSXueming Li uint32_t bond_ifindex; /**< Bond interface index. */ 829c21e5facSXueming Li char bond_name[IF_NAMESIZE]; /**< Bond interface name. */ 8302e22920bSAdrien Mazarguil /* RX/TX queues. */ 8312e22920bSAdrien Mazarguil unsigned int rxqs_n; /* RX queues array size. */ 8322e22920bSAdrien Mazarguil unsigned int txqs_n; /* TX queues array size. */ 83378142aacSNélio Laranjeiro struct mlx5_rxq_data *(*rxqs)[]; /* RX queues. */ 834991b04f6SNélio Laranjeiro struct mlx5_txq_data *(*txqs)[]; /* TX queues. */ 8357d6bf6b8SYongseok Koh struct rte_mempool *mprq_mp; /* Mempool for Multi-Packet RQ. */ 83629c1d8bbSNélio Laranjeiro struct rte_eth_rss_conf rss_conf; /* RSS configuration. */ 837634efbc2SNelio Laranjeiro unsigned int (*reta_idx)[]; /* RETA index table. */ 838634efbc2SNelio Laranjeiro unsigned int reta_idx_n; /* RETA index size. */ 83978be8852SNelio Laranjeiro struct mlx5_drop drop_queue; /* Flow drop queues. */ 840ab612adcSSuanming Mou uint32_t flows; /* RTE Flow rules. */ 841ab612adcSSuanming Mou uint32_t ctrl_flows; /* Control flow rules. */ 842e7bfa359SBing Zhao void *inter_flows; /* Intermediate resources for flow creation. */ 843e745f900SSuanming Mou void *rss_desc; /* Intermediate rss description resources. */ 844e7bfa359SBing Zhao int flow_idx; /* Intermediate device flow index. */ 8453ac3d823SBing Zhao int flow_nested_idx; /* Intermediate device flow index, nested. */ 8465eaf882eSMichael Baum struct mlx5_obj_ops obj_ops; /* HW objects operations. */ 847a1366b1aSNélio Laranjeiro LIST_HEAD(rxq, mlx5_rxq_ctrl) rxqsctrl; /* DPDK Rx queues. */ 84893403560SDekel Peled LIST_HEAD(rxqobj, mlx5_rxq_obj) rxqsobj; /* Verbs/DevX Rx queues. */ 849772dc0ebSSuanming Mou uint32_t hrxqs; /* Verbs Hash Rx queues. */ 8506e78005aSNélio Laranjeiro LIST_HEAD(txq, mlx5_txq_ctrl) txqsctrl; /* DPDK Tx queues. */ 851894c4a8eSOri Kam LIST_HEAD(txqobj, mlx5_txq_obj) txqsobj; /* Verbs/DevX Tx queues. */ 85215c80a12SDekel Peled /* Indirection tables. */ 85315c80a12SDekel Peled LIST_HEAD(ind_tables, mlx5_ind_table_obj) ind_tbls; 854684b9a1bSOri Kam /* Pointer to next element. */ 855684b9a1bSOri Kam rte_atomic32_t refcnt; /**< Reference counter. */ 856684b9a1bSOri Kam /**< Verbs modify header action object. */ 857684b9a1bSOri Kam uint8_t ft_type; /**< Flow table type, Rx or Tx. */ 858ee39fe82SMatan Azrad uint8_t max_lro_msg_size; 859cbb66daaSOri Kam /* Tags resources cache. */ 86075ef62a9SNélio Laranjeiro uint32_t link_speed_capa; /* Link speed capabilities. */ 861a4193ae3SShahaf Shuler struct mlx5_xstats_ctrl xstats_ctrl; /* Extended stats control. */ 862ce9494d7STom Barbette struct mlx5_stats_ctrl stats_ctrl; /* Stats control. */ 8637fe24446SShahaf Shuler struct mlx5_dev_config config; /* Device configuration. */ 864d10b09dbSOlivier Matz struct mlx5_verbs_alloc_ctx verbs_alloc_ctx; 865d10b09dbSOlivier Matz /* Context for Verbs allocator. */ 86626c08b97SAdrien Mazarguil int nl_socket_rdma; /* Netlink socket (NETLINK_RDMA). */ 86726c08b97SAdrien Mazarguil int nl_socket_route; /* Netlink socket (NETLINK_ROUTE). */ 868262c7ad0SOri Kam struct mlx5_dbr_page_list dbrpgs; /* Door-bell pages. */ 869c12671e3SMatan Azrad struct mlx5_nl_vlan_vmwa_context *vmwa_context; /* VLAN WA context. */ 87071e254bcSViacheslav Ovsiienko struct mlx5_flow_id_pool *qrss_id_pool; 871dd3c774fSViacheslav Ovsiienko struct mlx5_hlist *mreg_cp_tbl; 872dd3c774fSViacheslav Ovsiienko /* Hash table of Rx metadata register copy table. */ 87327efd5deSSuanming Mou uint8_t mtr_sfx_reg; /* Meter prefix-suffix flow match REG_C. */ 87427efd5deSSuanming Mou uint8_t mtr_color_reg; /* Meter color match REG_C. */ 8753bd26b23SSuanming Mou struct mlx5_mtr_profiles flow_meter_profiles; /* MTR profile list. */ 8763f373f35SSuanming Mou struct mlx5_flow_meters flow_meters; /* MTR list. */ 87763bd1629SOri Kam uint8_t skip_default_rss_reta; /* Skip configuration of default reta. */ 878fbde4331SMatan Azrad uint8_t fdb_def_rule; /* Whether fdb jump to table 1 is configured. */ 879a4de9586SVu Pham struct mlx5_mp_id mp_id; /* ID of a multi-process process */ 880c2ddde79SWentao Cui LIST_HEAD(fdir, mlx5_fdir_flow) fdir_flows; /* fdir flows. */ 881771fa900SAdrien Mazarguil }; 882771fa900SAdrien Mazarguil 883df428ceeSYongseok Koh #define PORT_ID(priv) ((priv)->dev_data->port_id) 884df428ceeSYongseok Koh #define ETH_DEV(priv) (&rte_eth_devices[PORT_ID(priv)]) 885df428ceeSYongseok Koh 8864d803a72SOlga Shern /* mlx5.c */ 8874d803a72SOlga Shern 8884d803a72SOlga Shern int mlx5_getenv_int(const char *); 889120dc4a7SYongseok Koh int mlx5_proc_priv_init(struct rte_eth_dev *dev); 890c9ba7523SRaslan Darawsheh int mlx5_udp_tunnel_port_add(struct rte_eth_dev *dev, 891c9ba7523SRaslan Darawsheh struct rte_eth_udp_tunnel *udp_tunnel); 892fbc83412SViacheslav Ovsiienko uint16_t mlx5_eth_find_next(uint16_t port_id, struct rte_pci_device *pci_dev); 893b142387bSThomas Monjalon int mlx5_dev_close(struct rte_eth_dev *dev); 894f7e95215SViacheslav Ovsiienko 895f7e95215SViacheslav Ovsiienko /* Macro to iterate over all valid ports for mlx5 driver. */ 896fbc83412SViacheslav Ovsiienko #define MLX5_ETH_FOREACH_DEV(port_id, pci_dev) \ 897fbc83412SViacheslav Ovsiienko for (port_id = mlx5_eth_find_next(0, pci_dev); \ 898f7e95215SViacheslav Ovsiienko port_id < RTE_MAX_ETHPORTS; \ 899fbc83412SViacheslav Ovsiienko port_id = mlx5_eth_find_next(port_id + 1, pci_dev)) 9002eb4d010SOphir Munk int mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs); 9012eb4d010SOphir Munk struct mlx5_dev_ctx_shared * 90291389890SOphir Munk mlx5_alloc_shared_dev_ctx(const struct mlx5_dev_spawn_data *spawn, 9032eb4d010SOphir Munk const struct mlx5_dev_config *config); 90491389890SOphir Munk void mlx5_free_shared_dev_ctx(struct mlx5_dev_ctx_shared *sh); 9052eb4d010SOphir Munk void mlx5_free_table_hash_list(struct mlx5_priv *priv); 9062eb4d010SOphir Munk int mlx5_alloc_table_hash_list(struct mlx5_priv *priv); 9072eb4d010SOphir Munk void mlx5_set_min_inline(struct mlx5_dev_spawn_data *spawn, 9082eb4d010SOphir Munk struct mlx5_dev_config *config); 9092eb4d010SOphir Munk void mlx5_set_metadata_mask(struct rte_eth_dev *dev); 9102eb4d010SOphir Munk int mlx5_dev_check_sibling_config(struct mlx5_priv *priv, 9112eb4d010SOphir Munk struct mlx5_dev_config *config); 912042f5c94SOphir Munk int mlx5_dev_configure(struct rte_eth_dev *dev); 913042f5c94SOphir Munk int mlx5_dev_infos_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *info); 914042f5c94SOphir Munk int mlx5_fw_version_get(struct rte_eth_dev *dev, char *fw_ver, size_t fw_size); 915042f5c94SOphir Munk int mlx5_dev_set_mtu(struct rte_eth_dev *dev, uint16_t mtu); 916042f5c94SOphir Munk int mlx5_hairpin_cap_get(struct rte_eth_dev *dev, 917042f5c94SOphir Munk struct rte_eth_hairpin_cap *cap); 918daa38a89SBing Zhao bool mlx5_flex_parser_ecpri_exist(struct rte_eth_dev *dev); 919daa38a89SBing Zhao int mlx5_flex_parser_ecpri_alloc(struct rte_eth_dev *dev); 9204d803a72SOlga Shern 921771fa900SAdrien Mazarguil /* mlx5_ethdev.c */ 922771fa900SAdrien Mazarguil 9231256805dSOphir Munk int mlx5_dev_configure(struct rte_eth_dev *dev); 9241256805dSOphir Munk int mlx5_fw_version_get(struct rte_eth_dev *dev, char *fw_ver, 9251256805dSOphir Munk size_t fw_size); 9261256805dSOphir Munk int mlx5_dev_infos_get(struct rte_eth_dev *dev, 9271256805dSOphir Munk struct rte_eth_dev_info *info); 9281256805dSOphir Munk const uint32_t *mlx5_dev_supported_ptypes_get(struct rte_eth_dev *dev); 9291256805dSOphir Munk int mlx5_dev_set_mtu(struct rte_eth_dev *dev, uint16_t mtu); 9301256805dSOphir Munk int mlx5_hairpin_cap_get(struct rte_eth_dev *dev, 9311256805dSOphir Munk struct rte_eth_hairpin_cap *cap); 932ef9ee13fSOphir Munk eth_rx_burst_t mlx5_select_rx_function(struct rte_eth_dev *dev); 933ef9ee13fSOphir Munk struct mlx5_priv *mlx5_port_to_eswitch_info(uint16_t port, bool valid); 934ef9ee13fSOphir Munk struct mlx5_priv *mlx5_dev_to_eswitch_info(struct rte_eth_dev *dev); 935ef9ee13fSOphir Munk int mlx5_dev_configure_rss_reta(struct rte_eth_dev *dev); 9361256805dSOphir Munk 9371256805dSOphir Munk /* mlx5_ethdev_os.c */ 9381256805dSOphir Munk 9393f8cb05dSAdrien Mazarguil unsigned int mlx5_ifindex(const struct rte_eth_dev *dev); 94098c4b12aSOphir Munk int mlx5_get_mac(struct rte_eth_dev *dev, uint8_t (*mac)[RTE_ETHER_ADDR_LEN]); 941af4f09f2SNélio Laranjeiro int mlx5_get_mtu(struct rte_eth_dev *dev, uint16_t *mtu); 9421256805dSOphir Munk int mlx5_set_mtu(struct rte_eth_dev *dev, uint16_t mtu); 943e571ad55STom Barbette int mlx5_read_clock(struct rte_eth_dev *dev, uint64_t *clock); 9443692c7ecSNélio Laranjeiro int mlx5_link_update(struct rte_eth_dev *dev, int wait_to_complete); 9453692c7ecSNélio Laranjeiro int mlx5_dev_get_flow_ctrl(struct rte_eth_dev *dev, 9463692c7ecSNélio Laranjeiro struct rte_eth_fc_conf *fc_conf); 9473692c7ecSNélio Laranjeiro int mlx5_dev_set_flow_ctrl(struct rte_eth_dev *dev, 9483692c7ecSNélio Laranjeiro struct rte_eth_fc_conf *fc_conf); 949af4f09f2SNélio Laranjeiro void mlx5_dev_interrupt_handler(void *arg); 950f15db67dSMatan Azrad void mlx5_dev_interrupt_handler_devx(void *arg); 95162072098SOr Ami int mlx5_set_link_down(struct rte_eth_dev *dev); 95262072098SOr Ami int mlx5_set_link_up(struct rte_eth_dev *dev); 953d3e0f392SMatan Azrad int mlx5_is_removed(struct rte_eth_dev *dev); 954f872b4b9SNelio Laranjeiro int mlx5_sysfs_switch_info(unsigned int ifindex, 955f872b4b9SNelio Laranjeiro struct mlx5_switch_info *info); 95630a86157SViacheslav Ovsiienko void mlx5_translate_port_name(const char *port_name_in, 957b2f3a381SDekel Peled struct mlx5_switch_info *port_info_out); 9585897ac13SViacheslav Ovsiienko void mlx5_intr_callback_unregister(const struct rte_intr_handle *handle, 9595897ac13SViacheslav Ovsiienko rte_intr_callback_fn cb_fn, void *cb_arg); 960c21e5facSXueming Li int mlx5_sysfs_bond_info(unsigned int pf_ifindex, unsigned int *ifindex, 961c21e5facSXueming Li char *ifname); 9628a6a09f8SDekel Peled int mlx5_get_module_info(struct rte_eth_dev *dev, 9638a6a09f8SDekel Peled struct rte_eth_dev_module_info *modinfo); 9648a6a09f8SDekel Peled int mlx5_get_module_eeprom(struct rte_eth_dev *dev, 9658a6a09f8SDekel Peled struct rte_dev_eeprom_info *info); 96698c4b12aSOphir Munk int mlx5_os_read_dev_stat(struct mlx5_priv *priv, 96798c4b12aSOphir Munk const char *ctr_name, uint64_t *stat); 96898c4b12aSOphir Munk int mlx5_os_read_dev_counters(struct rte_eth_dev *dev, uint64_t *stats); 96998c4b12aSOphir Munk int mlx5_os_get_stats_n(struct rte_eth_dev *dev); 97098c4b12aSOphir Munk void mlx5_os_stats_init(struct rte_eth_dev *dev); 97163bd1629SOri Kam 972771fa900SAdrien Mazarguil /* mlx5_mac.c */ 973771fa900SAdrien Mazarguil 9743692c7ecSNélio Laranjeiro void mlx5_mac_addr_remove(struct rte_eth_dev *dev, uint32_t index); 9756d13ea8eSOlivier Matz int mlx5_mac_addr_add(struct rte_eth_dev *dev, struct rte_ether_addr *mac, 9763692c7ecSNélio Laranjeiro uint32_t index, uint32_t vmdq); 9776d13ea8eSOlivier Matz int mlx5_mac_addr_set(struct rte_eth_dev *dev, struct rte_ether_addr *mac_addr); 978e0586a8dSNélio Laranjeiro int mlx5_set_mc_addr_list(struct rte_eth_dev *dev, 9796d13ea8eSOlivier Matz struct rte_ether_addr *mc_addr_set, 9806d13ea8eSOlivier Matz uint32_t nb_mc_addr); 981771fa900SAdrien Mazarguil 9822f97422eSNelio Laranjeiro /* mlx5_rss.c */ 9832f97422eSNelio Laranjeiro 9843692c7ecSNélio Laranjeiro int mlx5_rss_hash_update(struct rte_eth_dev *dev, 9853692c7ecSNélio Laranjeiro struct rte_eth_rss_conf *rss_conf); 9863692c7ecSNélio Laranjeiro int mlx5_rss_hash_conf_get(struct rte_eth_dev *dev, 9873692c7ecSNélio Laranjeiro struct rte_eth_rss_conf *rss_conf); 988af4f09f2SNélio Laranjeiro int mlx5_rss_reta_index_resize(struct rte_eth_dev *dev, unsigned int reta_size); 9893692c7ecSNélio Laranjeiro int mlx5_dev_rss_reta_query(struct rte_eth_dev *dev, 9903692c7ecSNélio Laranjeiro struct rte_eth_rss_reta_entry64 *reta_conf, 9913692c7ecSNélio Laranjeiro uint16_t reta_size); 9923692c7ecSNélio Laranjeiro int mlx5_dev_rss_reta_update(struct rte_eth_dev *dev, 9933692c7ecSNélio Laranjeiro struct rte_eth_rss_reta_entry64 *reta_conf, 9943692c7ecSNélio Laranjeiro uint16_t reta_size); 9952f97422eSNelio Laranjeiro 9961bdbe1afSAdrien Mazarguil /* mlx5_rxmode.c */ 9971bdbe1afSAdrien Mazarguil 9989039c812SAndrew Rybchenko int mlx5_promiscuous_enable(struct rte_eth_dev *dev); 9999039c812SAndrew Rybchenko int mlx5_promiscuous_disable(struct rte_eth_dev *dev); 1000ca041cd4SIvan Ilchenko int mlx5_allmulticast_enable(struct rte_eth_dev *dev); 1001ca041cd4SIvan Ilchenko int mlx5_allmulticast_disable(struct rte_eth_dev *dev); 10021bdbe1afSAdrien Mazarguil 100387011737SAdrien Mazarguil /* mlx5_stats.c */ 100487011737SAdrien Mazarguil 10053692c7ecSNélio Laranjeiro int mlx5_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats); 10069970a9adSIgor Romanov int mlx5_stats_reset(struct rte_eth_dev *dev); 1007af4f09f2SNélio Laranjeiro int mlx5_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *stats, 1008af4f09f2SNélio Laranjeiro unsigned int n); 10099970a9adSIgor Romanov int mlx5_xstats_reset(struct rte_eth_dev *dev); 1010af4f09f2SNélio Laranjeiro int mlx5_xstats_get_names(struct rte_eth_dev *dev __rte_unused, 10113692c7ecSNélio Laranjeiro struct rte_eth_xstat_name *xstats_names, 10123692c7ecSNélio Laranjeiro unsigned int n); 101387011737SAdrien Mazarguil 1014e9086978SAdrien Mazarguil /* mlx5_vlan.c */ 1015e9086978SAdrien Mazarguil 10163692c7ecSNélio Laranjeiro int mlx5_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on); 10173692c7ecSNélio Laranjeiro void mlx5_vlan_strip_queue_set(struct rte_eth_dev *dev, uint16_t queue, int on); 10183692c7ecSNélio Laranjeiro int mlx5_vlan_offload_set(struct rte_eth_dev *dev, int mask); 10197af10d29SOphir Munk 10207af10d29SOphir Munk /* mlx5_vlan_os.c */ 10217af10d29SOphir Munk 10227af10d29SOphir Munk void mlx5_vlan_vmwa_exit(void *ctx); 1023c12671e3SMatan Azrad void mlx5_vlan_vmwa_release(struct rte_eth_dev *dev, 1024c12671e3SMatan Azrad struct mlx5_vf_vlan *vf_vlan); 1025c12671e3SMatan Azrad void mlx5_vlan_vmwa_acquire(struct rte_eth_dev *dev, 1026c12671e3SMatan Azrad struct mlx5_vf_vlan *vf_vlan); 10277af10d29SOphir Munk void *mlx5_vlan_vmwa_init(struct rte_eth_dev *dev, uint32_t ifindex); 1028e9086978SAdrien Mazarguil 1029e60fbd5bSAdrien Mazarguil /* mlx5_trigger.c */ 1030e60fbd5bSAdrien Mazarguil 10313692c7ecSNélio Laranjeiro int mlx5_dev_start(struct rte_eth_dev *dev); 103262024eb8SIvan Ilchenko int mlx5_dev_stop(struct rte_eth_dev *dev); 1033af4f09f2SNélio Laranjeiro int mlx5_traffic_enable(struct rte_eth_dev *dev); 1034925061b5SNélio Laranjeiro void mlx5_traffic_disable(struct rte_eth_dev *dev); 10353692c7ecSNélio Laranjeiro int mlx5_traffic_restart(struct rte_eth_dev *dev); 1036e60fbd5bSAdrien Mazarguil 10370d356350SNélio Laranjeiro /* mlx5_flow.c */ 10380d356350SNélio Laranjeiro 10395e61bcddSViacheslav Ovsiienko int mlx5_flow_discover_mreg_c(struct rte_eth_dev *eth_dev); 10405e61bcddSViacheslav Ovsiienko bool mlx5_flow_ext_mreg_supported(struct rte_eth_dev *dev); 104178be8852SNelio Laranjeiro void mlx5_flow_print(struct rte_flow *flow); 10423692c7ecSNélio Laranjeiro int mlx5_flow_validate(struct rte_eth_dev *dev, 10433692c7ecSNélio Laranjeiro const struct rte_flow_attr *attr, 10443692c7ecSNélio Laranjeiro const struct rte_flow_item items[], 10453692c7ecSNélio Laranjeiro const struct rte_flow_action actions[], 10463692c7ecSNélio Laranjeiro struct rte_flow_error *error); 10473692c7ecSNélio Laranjeiro struct rte_flow *mlx5_flow_create(struct rte_eth_dev *dev, 10483692c7ecSNélio Laranjeiro const struct rte_flow_attr *attr, 10493692c7ecSNélio Laranjeiro const struct rte_flow_item items[], 10503692c7ecSNélio Laranjeiro const struct rte_flow_action actions[], 10513692c7ecSNélio Laranjeiro struct rte_flow_error *error); 10523692c7ecSNélio Laranjeiro int mlx5_flow_destroy(struct rte_eth_dev *dev, struct rte_flow *flow, 10533692c7ecSNélio Laranjeiro struct rte_flow_error *error); 1054ab612adcSSuanming Mou void mlx5_flow_list_flush(struct rte_eth_dev *dev, uint32_t *list, bool active); 10553692c7ecSNélio Laranjeiro int mlx5_flow_flush(struct rte_eth_dev *dev, struct rte_flow_error *error); 10563692c7ecSNélio Laranjeiro int mlx5_flow_query(struct rte_eth_dev *dev, struct rte_flow *flow, 1057fb8fd96dSDeclan Doherty const struct rte_flow_action *action, void *data, 10583692c7ecSNélio Laranjeiro struct rte_flow_error *error); 10593692c7ecSNélio Laranjeiro int mlx5_flow_isolate(struct rte_eth_dev *dev, int enable, 10603692c7ecSNélio Laranjeiro struct rte_flow_error *error); 10613692c7ecSNélio Laranjeiro int mlx5_dev_filter_ctrl(struct rte_eth_dev *dev, 10623692c7ecSNélio Laranjeiro enum rte_filter_type filter_type, 10633692c7ecSNélio Laranjeiro enum rte_filter_op filter_op, 10643692c7ecSNélio Laranjeiro void *arg); 1065ab612adcSSuanming Mou int mlx5_flow_start(struct rte_eth_dev *dev, uint32_t *list); 1066ab612adcSSuanming Mou void mlx5_flow_stop(struct rte_eth_dev *dev, uint32_t *list); 10678db7e3b6SBing Zhao int mlx5_flow_start_default(struct rte_eth_dev *dev); 10688db7e3b6SBing Zhao void mlx5_flow_stop_default(struct rte_eth_dev *dev); 1069e7bfa359SBing Zhao void mlx5_flow_alloc_intermediate(struct rte_eth_dev *dev); 1070e7bfa359SBing Zhao void mlx5_flow_free_intermediate(struct rte_eth_dev *dev); 1071af4f09f2SNélio Laranjeiro int mlx5_flow_verify(struct rte_eth_dev *dev); 10723c84f34eSOri Kam int mlx5_ctrl_flow_source_queue(struct rte_eth_dev *dev, uint32_t queue); 1073af4f09f2SNélio Laranjeiro int mlx5_ctrl_flow_vlan(struct rte_eth_dev *dev, 1074af4f09f2SNélio Laranjeiro struct rte_flow_item_eth *eth_spec, 1075af4f09f2SNélio Laranjeiro struct rte_flow_item_eth *eth_mask, 1076af4f09f2SNélio Laranjeiro struct rte_flow_item_vlan *vlan_spec, 1077af4f09f2SNélio Laranjeiro struct rte_flow_item_vlan *vlan_mask); 1078af4f09f2SNélio Laranjeiro int mlx5_ctrl_flow(struct rte_eth_dev *dev, 1079af4f09f2SNélio Laranjeiro struct rte_flow_item_eth *eth_spec, 1080af4f09f2SNélio Laranjeiro struct rte_flow_item_eth *eth_mask); 10813c78124fSShiri Kuzin int mlx5_flow_lacp_miss(struct rte_eth_dev *dev); 1082b67b4ecbSDekel Peled struct rte_flow *mlx5_flow_create_esw_table_zero_flow(struct rte_eth_dev *dev); 1083af4f09f2SNélio Laranjeiro int mlx5_flow_create_drop_queue(struct rte_eth_dev *dev); 1084af4f09f2SNélio Laranjeiro void mlx5_flow_delete_drop_queue(struct rte_eth_dev *dev); 10856e88bc42SOphir Munk void mlx5_flow_async_pool_query_handle(struct mlx5_dev_ctx_shared *sh, 1086f15db67dSMatan Azrad uint64_t async_id, int status); 10876e88bc42SOphir Munk void mlx5_set_query_alarm(struct mlx5_dev_ctx_shared *sh); 1088f15db67dSMatan Azrad void mlx5_flow_query_alarm(void *arg); 1089956d5c74SSuanming Mou uint32_t mlx5_counter_alloc(struct rte_eth_dev *dev); 1090956d5c74SSuanming Mou void mlx5_counter_free(struct rte_eth_dev *dev, uint32_t cnt); 1091956d5c74SSuanming Mou int mlx5_counter_query(struct rte_eth_dev *dev, uint32_t cnt, 1092e189f55cSSuanming Mou bool clear, uint64_t *pkts, uint64_t *bytes); 1093f6d72024SXiaoyu Min int mlx5_flow_dev_dump(struct rte_eth_dev *dev, FILE *file, 1094f6d72024SXiaoyu Min struct rte_flow_error *error); 10956c55b622SAlexander Kozyrev void mlx5_flow_rxq_dynf_metadata_set(struct rte_eth_dev *dev); 1096fa2d01c8SDong Zhou int mlx5_flow_get_aged_flows(struct rte_eth_dev *dev, void **contexts, 1097fa2d01c8SDong Zhou uint32_t nb_contexts, struct rte_flow_error *error); 10980d356350SNélio Laranjeiro 10992e86c4e5SOphir Munk /* mlx5_mp_os.c */ 1100161d103bSViacheslav Ovsiienko 11012e86c4e5SOphir Munk int mlx5_mp_os_primary_handle(const struct rte_mp_msg *mp_msg, 11022e86c4e5SOphir Munk const void *peer); 11032e86c4e5SOphir Munk int mlx5_mp_os_secondary_handle(const struct rte_mp_msg *mp_msg, 11042e86c4e5SOphir Munk const void *peer); 11052e86c4e5SOphir Munk void mlx5_mp_os_req_start_rxtx(struct rte_eth_dev *dev); 11062e86c4e5SOphir Munk void mlx5_mp_os_req_stop_rxtx(struct rte_eth_dev *dev); 1107161d103bSViacheslav Ovsiienko int mlx5_mp_os_req_queue_control(struct rte_eth_dev *dev, uint16_t queue_id, 1108161d103bSViacheslav Ovsiienko enum mlx5_mp_req_type req_type); 1109f8b9a3baSXueming Li 1110e6cdc54cSXueming Li /* mlx5_socket.c */ 1111e6cdc54cSXueming Li 1112e6cdc54cSXueming Li int mlx5_pmd_socket_init(void); 1113e6cdc54cSXueming Li 1114d740eb50SSuanming Mou /* mlx5_flow_meter.c */ 1115d740eb50SSuanming Mou 1116d740eb50SSuanming Mou int mlx5_flow_meter_ops_get(struct rte_eth_dev *dev, void *arg); 11173f373f35SSuanming Mou struct mlx5_flow_meter *mlx5_flow_meter_find(struct mlx5_priv *priv, 11183f373f35SSuanming Mou uint32_t meter_id); 1119266e9f3dSSuanming Mou struct mlx5_flow_meter *mlx5_flow_meter_attach 1120266e9f3dSSuanming Mou (struct mlx5_priv *priv, 1121266e9f3dSSuanming Mou uint32_t meter_id, 1122266e9f3dSSuanming Mou const struct rte_flow_attr *attr, 1123266e9f3dSSuanming Mou struct rte_flow_error *error); 1124266e9f3dSSuanming Mou void mlx5_flow_meter_detach(struct mlx5_flow_meter *fm); 1125d740eb50SSuanming Mou 1126f44b09f9SOphir Munk /* mlx5_os.c */ 11272eb4d010SOphir Munk struct rte_pci_driver; 1128e85f623eSOphir Munk int mlx5_os_get_dev_attr(void *ctx, struct mlx5_dev_attr *dev_attr); 11292eb4d010SOphir Munk void mlx5_os_free_shared_dr(struct mlx5_priv *priv); 11302eb4d010SOphir Munk int mlx5_os_open_device(const struct mlx5_dev_spawn_data *spawn, 11312eb4d010SOphir Munk const struct mlx5_dev_config *config, 11322eb4d010SOphir Munk struct mlx5_dev_ctx_shared *sh); 11332eb4d010SOphir Munk int mlx5_os_get_pdn(void *pd, uint32_t *pdn); 11342eb4d010SOphir Munk int mlx5_os_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 11352eb4d010SOphir Munk struct rte_pci_device *pci_dev); 11362eb4d010SOphir Munk void mlx5_os_dev_shared_handler_install(struct mlx5_dev_ctx_shared *sh); 11372eb4d010SOphir Munk void mlx5_os_dev_shared_handler_uninstall(struct mlx5_dev_ctx_shared *sh); 1138d5ed8aa9SOphir Munk void mlx5_os_set_reg_mr_cb(mlx5_reg_mr_t *reg_mr_cb, 1139d5ed8aa9SOphir Munk mlx5_dereg_mr_t *dereg_mr_cb); 1140ab27cdd9SOphir Munk void mlx5_os_mac_addr_remove(struct rte_eth_dev *dev, uint32_t index); 1141ab27cdd9SOphir Munk int mlx5_os_mac_addr_add(struct rte_eth_dev *dev, struct rte_ether_addr *mac, 1142ab27cdd9SOphir Munk uint32_t index); 1143ab27cdd9SOphir Munk int mlx5_os_vf_mac_addr_modify(struct mlx5_priv *priv, unsigned int iface_idx, 1144ab27cdd9SOphir Munk struct rte_ether_addr *mac_addr, 1145ab27cdd9SOphir Munk int vf_index); 11464d18abd1SOphir Munk int mlx5_os_set_promisc(struct rte_eth_dev *dev, int enable); 11474d18abd1SOphir Munk int mlx5_os_set_allmulti(struct rte_eth_dev *dev, int enable); 114808d1838fSDekel Peled int mlx5_os_set_nonblock_channel_fd(int fd); 1149f00f6562SOphir Munk void mlx5_os_mac_addr_flush(struct rte_eth_dev *dev); 11501c506404SBing Zhao 1151d133f4cdSViacheslav Ovsiienko /* mlx5_txpp.c */ 1152d133f4cdSViacheslav Ovsiienko 1153d133f4cdSViacheslav Ovsiienko int mlx5_txpp_start(struct rte_eth_dev *dev); 1154d133f4cdSViacheslav Ovsiienko void mlx5_txpp_stop(struct rte_eth_dev *dev); 1155b94d93caSViacheslav Ovsiienko int mlx5_txpp_read_clock(struct rte_eth_dev *dev, uint64_t *timestamp); 11563b025c0cSViacheslav Ovsiienko int mlx5_txpp_xstats_get(struct rte_eth_dev *dev, 11573b025c0cSViacheslav Ovsiienko struct rte_eth_xstat *stats, 11583b025c0cSViacheslav Ovsiienko unsigned int n, unsigned int n_used); 11593b025c0cSViacheslav Ovsiienko int mlx5_txpp_xstats_reset(struct rte_eth_dev *dev); 11603b025c0cSViacheslav Ovsiienko int mlx5_txpp_xstats_get_names(struct rte_eth_dev *dev, 11613b025c0cSViacheslav Ovsiienko struct rte_eth_xstat_name *xstats_names, 11623b025c0cSViacheslav Ovsiienko unsigned int n, unsigned int n_used); 116377522be0SViacheslav Ovsiienko void mlx5_txpp_interrupt_handler(void *cb_arg); 1164d133f4cdSViacheslav Ovsiienko 1165ef9ee13fSOphir Munk /* mlx5_rxtx.c */ 1166ef9ee13fSOphir Munk 1167ef9ee13fSOphir Munk eth_tx_burst_t mlx5_select_tx_function(struct rte_eth_dev *dev); 1168ef9ee13fSOphir Munk 1169771fa900SAdrien Mazarguil #endif /* RTE_PMD_MLX5_H_ */ 1170