xref: /dpdk/drivers/net/mlx5/mlx5.h (revision af4f09f28294fac762ff413fbf14b48c42c128fd)
18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause
2771fa900SAdrien Mazarguil  * Copyright 2015 6WIND S.A.
3771fa900SAdrien Mazarguil  * Copyright 2015 Mellanox.
4771fa900SAdrien Mazarguil  */
5771fa900SAdrien Mazarguil 
6771fa900SAdrien Mazarguil #ifndef RTE_PMD_MLX5_H_
7771fa900SAdrien Mazarguil #define RTE_PMD_MLX5_H_
8771fa900SAdrien Mazarguil 
9771fa900SAdrien Mazarguil #include <stddef.h>
10771fa900SAdrien Mazarguil #include <stdint.h>
11771fa900SAdrien Mazarguil #include <limits.h>
12771fa900SAdrien Mazarguil #include <net/if.h>
13771fa900SAdrien Mazarguil #include <netinet/in.h>
141b37f5d8SNélio Laranjeiro #include <sys/queue.h>
15771fa900SAdrien Mazarguil 
16771fa900SAdrien Mazarguil /* Verbs header. */
17771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
18771fa900SAdrien Mazarguil #ifdef PEDANTIC
19fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic"
20771fa900SAdrien Mazarguil #endif
21771fa900SAdrien Mazarguil #include <infiniband/verbs.h>
22771fa900SAdrien Mazarguil #ifdef PEDANTIC
23fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic"
24771fa900SAdrien Mazarguil #endif
25771fa900SAdrien Mazarguil 
265f08883aSGaetan Rivet #include <rte_pci.h>
27771fa900SAdrien Mazarguil #include <rte_ether.h>
28ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h>
29771fa900SAdrien Mazarguil #include <rte_spinlock.h>
30198a3c33SNelio Laranjeiro #include <rte_interrupts.h>
31a48deadaSOr Ami #include <rte_errno.h>
320d356350SNélio Laranjeiro #include <rte_flow.h>
33771fa900SAdrien Mazarguil 
34771fa900SAdrien Mazarguil #include "mlx5_utils.h"
352e22920bSAdrien Mazarguil #include "mlx5_rxtx.h"
36771fa900SAdrien Mazarguil #include "mlx5_autoconf.h"
37771fa900SAdrien Mazarguil #include "mlx5_defs.h"
38771fa900SAdrien Mazarguil 
39771fa900SAdrien Mazarguil enum {
40771fa900SAdrien Mazarguil 	PCI_VENDOR_ID_MELLANOX = 0x15b3,
41771fa900SAdrien Mazarguil };
42771fa900SAdrien Mazarguil 
43771fa900SAdrien Mazarguil enum {
44771fa900SAdrien Mazarguil 	PCI_DEVICE_ID_MELLANOX_CONNECTX4 = 0x1013,
45771fa900SAdrien Mazarguil 	PCI_DEVICE_ID_MELLANOX_CONNECTX4VF = 0x1014,
46771fa900SAdrien Mazarguil 	PCI_DEVICE_ID_MELLANOX_CONNECTX4LX = 0x1015,
47771fa900SAdrien Mazarguil 	PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF = 0x1016,
48528a9fbeSYongseok Koh 	PCI_DEVICE_ID_MELLANOX_CONNECTX5 = 0x1017,
49528a9fbeSYongseok Koh 	PCI_DEVICE_ID_MELLANOX_CONNECTX5VF = 0x1018,
50528a9fbeSYongseok Koh 	PCI_DEVICE_ID_MELLANOX_CONNECTX5EX = 0x1019,
51528a9fbeSYongseok Koh 	PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF = 0x101a,
52771fa900SAdrien Mazarguil };
53771fa900SAdrien Mazarguil 
54a4193ae3SShahaf Shuler struct mlx5_xstats_ctrl {
55a4193ae3SShahaf Shuler 	/* Number of device stats. */
56a4193ae3SShahaf Shuler 	uint16_t stats_n;
57a4193ae3SShahaf Shuler 	/* Index in the device counters table. */
58a4193ae3SShahaf Shuler 	uint16_t dev_table_idx[MLX5_MAX_XSTATS];
59a4193ae3SShahaf Shuler 	uint64_t base[MLX5_MAX_XSTATS];
60a4193ae3SShahaf Shuler };
61a4193ae3SShahaf Shuler 
621b37f5d8SNélio Laranjeiro /* Flow list . */
631b37f5d8SNélio Laranjeiro TAILQ_HEAD(mlx5_flows, rte_flow);
641b37f5d8SNélio Laranjeiro 
657fe24446SShahaf Shuler /* Default PMD specific parameter value. */
667fe24446SShahaf Shuler #define MLX5_ARG_UNSET (-1)
677fe24446SShahaf Shuler 
687fe24446SShahaf Shuler /*
697fe24446SShahaf Shuler  * Device configuration structure.
707fe24446SShahaf Shuler  *
717fe24446SShahaf Shuler  * Merged configuration from:
727fe24446SShahaf Shuler  *
737fe24446SShahaf Shuler  *  - Device capabilities,
747fe24446SShahaf Shuler  *  - User device parameters disabled features.
757fe24446SShahaf Shuler  */
767fe24446SShahaf Shuler struct mlx5_dev_config {
777fe24446SShahaf Shuler 	unsigned int hw_csum:1; /* Checksum offload is supported. */
787fe24446SShahaf Shuler 	unsigned int hw_vlan_strip:1; /* VLAN stripping is supported. */
797fe24446SShahaf Shuler 	unsigned int hw_fcs_strip:1; /* FCS stripping is supported. */
807fe24446SShahaf Shuler 	unsigned int hw_padding:1; /* End alignment padding is supported. */
817fe24446SShahaf Shuler 	unsigned int mps:2; /* Multi-packet send supported mode. */
82038e7251SShahaf Shuler 	unsigned int tunnel_en:1;
83038e7251SShahaf Shuler 	/* Whether tunnel stateless offloads are supported. */
8473b620f2SNelio Laranjeiro 	unsigned int flow_counter_en:1; /* Whether flow counter is supported. */
857fe24446SShahaf Shuler 	unsigned int cqe_comp:1; /* CQE compression is enabled. */
86dbccb4cdSShahaf Shuler 	unsigned int tso:1; /* Whether TSO is supported. */
877fe24446SShahaf Shuler 	unsigned int tx_vec_en:1; /* Tx vector is enabled. */
887fe24446SShahaf Shuler 	unsigned int rx_vec_en:1; /* Rx vector is enabled. */
897fe24446SShahaf Shuler 	unsigned int mpw_hdr_dseg:1; /* Enable DSEGs in the title WQEBB. */
907fe24446SShahaf Shuler 	unsigned int tso_max_payload_sz; /* Maximum TCP payload for TSO. */
917fe24446SShahaf Shuler 	unsigned int ind_table_max_size; /* Maximum indirection table size. */
927fe24446SShahaf Shuler 	int txq_inline; /* Maximum packet size for inlining. */
937fe24446SShahaf Shuler 	int txqs_inline; /* Queue number threshold for inlining. */
947fe24446SShahaf Shuler 	int inline_max_packet_sz; /* Max packet size for inlining. */
957fe24446SShahaf Shuler };
967fe24446SShahaf Shuler 
97d10b09dbSOlivier Matz /**
98d10b09dbSOlivier Matz  * Type of objet being allocated.
99d10b09dbSOlivier Matz  */
100d10b09dbSOlivier Matz enum mlx5_verbs_alloc_type {
101d10b09dbSOlivier Matz 	MLX5_VERBS_ALLOC_TYPE_NONE,
102d10b09dbSOlivier Matz 	MLX5_VERBS_ALLOC_TYPE_TX_QUEUE,
103d10b09dbSOlivier Matz 	MLX5_VERBS_ALLOC_TYPE_RX_QUEUE,
104d10b09dbSOlivier Matz };
105d10b09dbSOlivier Matz 
106d10b09dbSOlivier Matz /**
107d10b09dbSOlivier Matz  * Verbs allocator needs a context to know in the callback which kind of
108d10b09dbSOlivier Matz  * resources it is allocating.
109d10b09dbSOlivier Matz  */
110d10b09dbSOlivier Matz struct mlx5_verbs_alloc_ctx {
111d10b09dbSOlivier Matz 	enum mlx5_verbs_alloc_type type; /* Kind of object being allocated. */
112d10b09dbSOlivier Matz 	const void *obj; /* Pointer to the DPDK object. */
113d10b09dbSOlivier Matz };
114d10b09dbSOlivier Matz 
115771fa900SAdrien Mazarguil struct priv {
116aee1b165SXueming Li 	struct rte_eth_dev *dev; /* Ethernet device of master process. */
117771fa900SAdrien Mazarguil 	struct ibv_context *ctx; /* Verbs context. */
11843e9d979SShachar Beiser 	struct ibv_device_attr_ex device_attr; /* Device properties. */
119771fa900SAdrien Mazarguil 	struct ibv_pd *pd; /* Protection Domain. */
12087ec44ceSXueming Li 	char ibdev_path[IBV_SYSFS_PATH_MAX]; /* IB device path for secondary */
121272733b5SNélio Laranjeiro 	struct ether_addr mac[MLX5_MAX_MAC_ADDRESSES]; /* MAC addresses. */
122e9086978SAdrien Mazarguil 	uint16_t vlan_filter[MLX5_MAX_VLAN_IDS]; /* VLAN filters table. */
123e9086978SAdrien Mazarguil 	unsigned int vlan_filter_n; /* Number of configured VLAN filters. */
124771fa900SAdrien Mazarguil 	/* Device properties. */
125771fa900SAdrien Mazarguil 	uint16_t mtu; /* Configured MTU. */
126771fa900SAdrien Mazarguil 	uint8_t port; /* Physical port number. */
127198a3c33SNelio Laranjeiro 	unsigned int pending_alarm:1; /* An alarm is pending. */
12851d5f8ecSNélio Laranjeiro 	unsigned int isolated:1; /* Whether isolated mode is enabled. */
1292e22920bSAdrien Mazarguil 	/* RX/TX queues. */
1302e22920bSAdrien Mazarguil 	unsigned int rxqs_n; /* RX queues array size. */
1312e22920bSAdrien Mazarguil 	unsigned int txqs_n; /* TX queues array size. */
13278142aacSNélio Laranjeiro 	struct mlx5_rxq_data *(*rxqs)[]; /* RX queues. */
133991b04f6SNélio Laranjeiro 	struct mlx5_txq_data *(*txqs)[]; /* TX queues. */
13429c1d8bbSNélio Laranjeiro 	struct rte_eth_rss_conf rss_conf; /* RSS configuration. */
135198a3c33SNelio Laranjeiro 	struct rte_intr_handle intr_handle; /* Interrupt handler. */
136634efbc2SNelio Laranjeiro 	unsigned int (*reta_idx)[]; /* RETA index table. */
137634efbc2SNelio Laranjeiro 	unsigned int reta_idx_n; /* RETA index size. */
138f5479b68SNélio Laranjeiro 	struct mlx5_hrxq_drop *flow_drop_queue; /* Flow drop queue. */
1391b37f5d8SNélio Laranjeiro 	struct mlx5_flows flows; /* RTE Flow rules. */
1401b37f5d8SNélio Laranjeiro 	struct mlx5_flows ctrl_flows; /* Control flow rules. */
141f8fb87d5SNélio Laranjeiro 	LIST_HEAD(mr, mlx5_mr) mr; /* Memory region. */
142a1366b1aSNélio Laranjeiro 	LIST_HEAD(rxq, mlx5_rxq_ctrl) rxqsctrl; /* DPDK Rx queues. */
14309cb5b58SNélio Laranjeiro 	LIST_HEAD(rxqibv, mlx5_rxq_ibv) rxqsibv; /* Verbs Rx queues. */
144f5479b68SNélio Laranjeiro 	LIST_HEAD(hrxq, mlx5_hrxq) hrxqs; /* Verbs Hash Rx queues. */
1456e78005aSNélio Laranjeiro 	LIST_HEAD(txq, mlx5_txq_ctrl) txqsctrl; /* DPDK Tx queues. */
146faf2667fSNélio Laranjeiro 	LIST_HEAD(txqibv, mlx5_txq_ibv) txqsibv; /* Verbs Tx queues. */
1474c7a0f5fSNélio Laranjeiro 	/* Verbs Indirection tables. */
1484c7a0f5fSNélio Laranjeiro 	LIST_HEAD(ind_tables, mlx5_ind_table_ibv) ind_tbls;
14975ef62a9SNélio Laranjeiro 	uint32_t link_speed_capa; /* Link speed capabilities. */
150a4193ae3SShahaf Shuler 	struct mlx5_xstats_ctrl xstats_ctrl; /* Extended stats control. */
1517b2423cdSNélio Laranjeiro 	rte_spinlock_t mr_lock; /* MR Lock. */
152f8b9a3baSXueming Li 	int primary_socket; /* Unix socket for primary process. */
1534a984153SXueming Li 	void *uar_base; /* Reserved address space for UAR mapping */
154f8b9a3baSXueming Li 	struct rte_intr_handle intr_handle_socket; /* Interrupt handler. */
1557fe24446SShahaf Shuler 	struct mlx5_dev_config config; /* Device configuration. */
156d10b09dbSOlivier Matz 	struct mlx5_verbs_alloc_ctx verbs_alloc_ctx;
157d10b09dbSOlivier Matz 	/* Context for Verbs allocator. */
158771fa900SAdrien Mazarguil };
159771fa900SAdrien Mazarguil 
1604d803a72SOlga Shern /* mlx5.c */
1614d803a72SOlga Shern 
1624d803a72SOlga Shern int mlx5_getenv_int(const char *);
1634d803a72SOlga Shern 
164771fa900SAdrien Mazarguil /* mlx5_ethdev.c */
165771fa900SAdrien Mazarguil 
166*af4f09f2SNélio Laranjeiro int mlx5_get_ifname(const struct rte_eth_dev *dev, char (*ifname)[IF_NAMESIZE]);
167*af4f09f2SNélio Laranjeiro int mlx5_ifreq(const struct rte_eth_dev *dev, int req, struct ifreq *ifr);
168*af4f09f2SNélio Laranjeiro int mlx5_get_mtu(struct rte_eth_dev *dev, uint16_t *mtu);
169*af4f09f2SNélio Laranjeiro int mlx5_set_flags(struct rte_eth_dev *dev, unsigned int keep,
170*af4f09f2SNélio Laranjeiro 		   unsigned int flags);
1713692c7ecSNélio Laranjeiro int mlx5_dev_configure(struct rte_eth_dev *dev);
1723692c7ecSNélio Laranjeiro void mlx5_dev_infos_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *info);
17378a38edfSJianfeng Tan const uint32_t *mlx5_dev_supported_ptypes_get(struct rte_eth_dev *dev);
1743692c7ecSNélio Laranjeiro int mlx5_link_update(struct rte_eth_dev *dev, int wait_to_complete);
175*af4f09f2SNélio Laranjeiro int mlx5_force_link_status_change(struct rte_eth_dev *dev, int status);
1763692c7ecSNélio Laranjeiro int mlx5_dev_set_mtu(struct rte_eth_dev *dev, uint16_t mtu);
1773692c7ecSNélio Laranjeiro int mlx5_dev_get_flow_ctrl(struct rte_eth_dev *dev,
1783692c7ecSNélio Laranjeiro 			   struct rte_eth_fc_conf *fc_conf);
1793692c7ecSNélio Laranjeiro int mlx5_dev_set_flow_ctrl(struct rte_eth_dev *dev,
1803692c7ecSNélio Laranjeiro 			   struct rte_eth_fc_conf *fc_conf);
1813692c7ecSNélio Laranjeiro int mlx5_ibv_device_to_pci_addr(const struct ibv_device *device,
1823692c7ecSNélio Laranjeiro 				struct rte_pci_addr *pci_addr);
1833692c7ecSNélio Laranjeiro void mlx5_dev_link_status_handler(void *arg);
184*af4f09f2SNélio Laranjeiro void mlx5_dev_interrupt_handler(void *arg);
185*af4f09f2SNélio Laranjeiro void mlx5_dev_interrupt_handler_uninstall(struct rte_eth_dev *dev);
186*af4f09f2SNélio Laranjeiro void mlx5_dev_interrupt_handler_install(struct rte_eth_dev *dev);
18762072098SOr Ami int mlx5_set_link_down(struct rte_eth_dev *dev);
18862072098SOr Ami int mlx5_set_link_up(struct rte_eth_dev *dev);
189d3e0f392SMatan Azrad int mlx5_is_removed(struct rte_eth_dev *dev);
190*af4f09f2SNélio Laranjeiro eth_tx_burst_t mlx5_select_tx_function(struct rte_eth_dev *dev);
191*af4f09f2SNélio Laranjeiro eth_rx_burst_t mlx5_select_rx_function(struct rte_eth_dev *dev);
192771fa900SAdrien Mazarguil 
193771fa900SAdrien Mazarguil /* mlx5_mac.c */
194771fa900SAdrien Mazarguil 
195*af4f09f2SNélio Laranjeiro int mlx5_get_mac(struct rte_eth_dev *dev, uint8_t (*mac)[ETHER_ADDR_LEN]);
1963692c7ecSNélio Laranjeiro void mlx5_mac_addr_remove(struct rte_eth_dev *dev, uint32_t index);
1973692c7ecSNélio Laranjeiro int mlx5_mac_addr_add(struct rte_eth_dev *dev, struct ether_addr *mac,
1983692c7ecSNélio Laranjeiro 		      uint32_t index, uint32_t vmdq);
1993692c7ecSNélio Laranjeiro void mlx5_mac_addr_set(struct rte_eth_dev *dev, struct ether_addr *mac_addr);
200771fa900SAdrien Mazarguil 
2012f97422eSNelio Laranjeiro /* mlx5_rss.c */
2022f97422eSNelio Laranjeiro 
2033692c7ecSNélio Laranjeiro int mlx5_rss_hash_update(struct rte_eth_dev *dev,
2043692c7ecSNélio Laranjeiro 			 struct rte_eth_rss_conf *rss_conf);
2053692c7ecSNélio Laranjeiro int mlx5_rss_hash_conf_get(struct rte_eth_dev *dev,
2063692c7ecSNélio Laranjeiro 			   struct rte_eth_rss_conf *rss_conf);
207*af4f09f2SNélio Laranjeiro int mlx5_rss_reta_index_resize(struct rte_eth_dev *dev, unsigned int reta_size);
2083692c7ecSNélio Laranjeiro int mlx5_dev_rss_reta_query(struct rte_eth_dev *dev,
2093692c7ecSNélio Laranjeiro 			    struct rte_eth_rss_reta_entry64 *reta_conf,
2103692c7ecSNélio Laranjeiro 			    uint16_t reta_size);
2113692c7ecSNélio Laranjeiro int mlx5_dev_rss_reta_update(struct rte_eth_dev *dev,
2123692c7ecSNélio Laranjeiro 			     struct rte_eth_rss_reta_entry64 *reta_conf,
2133692c7ecSNélio Laranjeiro 			     uint16_t reta_size);
2142f97422eSNelio Laranjeiro 
2151bdbe1afSAdrien Mazarguil /* mlx5_rxmode.c */
2161bdbe1afSAdrien Mazarguil 
2173692c7ecSNélio Laranjeiro void mlx5_promiscuous_enable(struct rte_eth_dev *dev);
2183692c7ecSNélio Laranjeiro void mlx5_promiscuous_disable(struct rte_eth_dev *dev);
2193692c7ecSNélio Laranjeiro void mlx5_allmulticast_enable(struct rte_eth_dev *dev);
2203692c7ecSNélio Laranjeiro void mlx5_allmulticast_disable(struct rte_eth_dev *dev);
2211bdbe1afSAdrien Mazarguil 
22287011737SAdrien Mazarguil /* mlx5_stats.c */
22387011737SAdrien Mazarguil 
224*af4f09f2SNélio Laranjeiro void mlx5_xstats_init(struct rte_eth_dev *dev);
2253692c7ecSNélio Laranjeiro int mlx5_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats);
2263692c7ecSNélio Laranjeiro void mlx5_stats_reset(struct rte_eth_dev *dev);
227*af4f09f2SNélio Laranjeiro int mlx5_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *stats,
228*af4f09f2SNélio Laranjeiro 		    unsigned int n);
2293692c7ecSNélio Laranjeiro void mlx5_xstats_reset(struct rte_eth_dev *dev);
230*af4f09f2SNélio Laranjeiro int mlx5_xstats_get_names(struct rte_eth_dev *dev __rte_unused,
2313692c7ecSNélio Laranjeiro 			  struct rte_eth_xstat_name *xstats_names,
2323692c7ecSNélio Laranjeiro 			  unsigned int n);
23387011737SAdrien Mazarguil 
234e9086978SAdrien Mazarguil /* mlx5_vlan.c */
235e9086978SAdrien Mazarguil 
2363692c7ecSNélio Laranjeiro int mlx5_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on);
2373692c7ecSNélio Laranjeiro void mlx5_vlan_strip_queue_set(struct rte_eth_dev *dev, uint16_t queue, int on);
2383692c7ecSNélio Laranjeiro int mlx5_vlan_offload_set(struct rte_eth_dev *dev, int mask);
239e9086978SAdrien Mazarguil 
240e60fbd5bSAdrien Mazarguil /* mlx5_trigger.c */
241e60fbd5bSAdrien Mazarguil 
2423692c7ecSNélio Laranjeiro int mlx5_dev_start(struct rte_eth_dev *dev);
2433692c7ecSNélio Laranjeiro void mlx5_dev_stop(struct rte_eth_dev *dev);
244*af4f09f2SNélio Laranjeiro int mlx5_traffic_enable(struct rte_eth_dev *dev);
245*af4f09f2SNélio Laranjeiro int mlx5_traffic_disable(struct rte_eth_dev *dev);
2463692c7ecSNélio Laranjeiro int mlx5_traffic_restart(struct rte_eth_dev *dev);
247e60fbd5bSAdrien Mazarguil 
2480d356350SNélio Laranjeiro /* mlx5_flow.c */
2490d356350SNélio Laranjeiro 
2503692c7ecSNélio Laranjeiro int mlx5_flow_validate(struct rte_eth_dev *dev,
2513692c7ecSNélio Laranjeiro 		       const struct rte_flow_attr *attr,
2523692c7ecSNélio Laranjeiro 		       const struct rte_flow_item items[],
2533692c7ecSNélio Laranjeiro 		       const struct rte_flow_action actions[],
2543692c7ecSNélio Laranjeiro 		       struct rte_flow_error *error);
2553692c7ecSNélio Laranjeiro struct rte_flow *mlx5_flow_create(struct rte_eth_dev *dev,
2563692c7ecSNélio Laranjeiro 				  const struct rte_flow_attr *attr,
2573692c7ecSNélio Laranjeiro 				  const struct rte_flow_item items[],
2583692c7ecSNélio Laranjeiro 				  const struct rte_flow_action actions[],
2593692c7ecSNélio Laranjeiro 				  struct rte_flow_error *error);
2603692c7ecSNélio Laranjeiro int mlx5_flow_destroy(struct rte_eth_dev *dev, struct rte_flow *flow,
2613692c7ecSNélio Laranjeiro 		      struct rte_flow_error *error);
262*af4f09f2SNélio Laranjeiro void mlx5_flow_list_flush(struct rte_eth_dev *dev, struct mlx5_flows *list);
2633692c7ecSNélio Laranjeiro int mlx5_flow_flush(struct rte_eth_dev *dev, struct rte_flow_error *error);
2643692c7ecSNélio Laranjeiro int mlx5_flow_query(struct rte_eth_dev *dev, struct rte_flow *flow,
2653692c7ecSNélio Laranjeiro 		    enum rte_flow_action_type action, void *data,
2663692c7ecSNélio Laranjeiro 		    struct rte_flow_error *error);
2673692c7ecSNélio Laranjeiro int mlx5_flow_isolate(struct rte_eth_dev *dev, int enable,
2683692c7ecSNélio Laranjeiro 		      struct rte_flow_error *error);
2693692c7ecSNélio Laranjeiro int mlx5_dev_filter_ctrl(struct rte_eth_dev *dev,
2703692c7ecSNélio Laranjeiro 			 enum rte_filter_type filter_type,
2713692c7ecSNélio Laranjeiro 			 enum rte_filter_op filter_op,
2723692c7ecSNélio Laranjeiro 			 void *arg);
273*af4f09f2SNélio Laranjeiro int mlx5_flow_start(struct rte_eth_dev *dev, struct mlx5_flows *list);
274*af4f09f2SNélio Laranjeiro void mlx5_flow_stop(struct rte_eth_dev *dev, struct mlx5_flows *list);
275*af4f09f2SNélio Laranjeiro int mlx5_flow_verify(struct rte_eth_dev *dev);
276*af4f09f2SNélio Laranjeiro int mlx5_ctrl_flow_vlan(struct rte_eth_dev *dev,
277*af4f09f2SNélio Laranjeiro 			struct rte_flow_item_eth *eth_spec,
278*af4f09f2SNélio Laranjeiro 			struct rte_flow_item_eth *eth_mask,
279*af4f09f2SNélio Laranjeiro 			struct rte_flow_item_vlan *vlan_spec,
280*af4f09f2SNélio Laranjeiro 			struct rte_flow_item_vlan *vlan_mask);
281*af4f09f2SNélio Laranjeiro int mlx5_ctrl_flow(struct rte_eth_dev *dev,
282*af4f09f2SNélio Laranjeiro 		   struct rte_flow_item_eth *eth_spec,
283*af4f09f2SNélio Laranjeiro 		   struct rte_flow_item_eth *eth_mask);
284*af4f09f2SNélio Laranjeiro int mlx5_flow_create_drop_queue(struct rte_eth_dev *dev);
285*af4f09f2SNélio Laranjeiro void mlx5_flow_delete_drop_queue(struct rte_eth_dev *dev);
2860d356350SNélio Laranjeiro 
287f8b9a3baSXueming Li /* mlx5_socket.c */
288f8b9a3baSXueming Li 
289*af4f09f2SNélio Laranjeiro int mlx5_socket_init(struct rte_eth_dev *priv);
290*af4f09f2SNélio Laranjeiro int mlx5_socket_uninit(struct rte_eth_dev *priv);
291*af4f09f2SNélio Laranjeiro void mlx5_socket_handle(struct rte_eth_dev *priv);
292*af4f09f2SNélio Laranjeiro int mlx5_socket_connect(struct rte_eth_dev *priv);
293f8b9a3baSXueming Li 
294f8fb87d5SNélio Laranjeiro /* mlx5_mr.c */
295f8fb87d5SNélio Laranjeiro 
296*af4f09f2SNélio Laranjeiro struct mlx5_mr *mlx5_mr_new(struct rte_eth_dev *dev, struct rte_mempool *mp);
297*af4f09f2SNélio Laranjeiro struct mlx5_mr *mlx5_mr_get(struct rte_eth_dev *dev, struct rte_mempool *mp);
298*af4f09f2SNélio Laranjeiro int mlx5_mr_release(struct mlx5_mr *mr);
299*af4f09f2SNélio Laranjeiro int mlx5_mr_verify(struct rte_eth_dev *dev);
300f8fb87d5SNélio Laranjeiro 
301771fa900SAdrien Mazarguil #endif /* RTE_PMD_MLX5_H_ */
302