18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause 2771fa900SAdrien Mazarguil * Copyright 2015 6WIND S.A. 35feecc57SShahaf Shuler * Copyright 2015 Mellanox Technologies, Ltd 4771fa900SAdrien Mazarguil */ 5771fa900SAdrien Mazarguil 6771fa900SAdrien Mazarguil #ifndef RTE_PMD_MLX5_H_ 7771fa900SAdrien Mazarguil #define RTE_PMD_MLX5_H_ 8771fa900SAdrien Mazarguil 9771fa900SAdrien Mazarguil #include <stddef.h> 10028669bcSAnatoly Burakov #include <stdbool.h> 11771fa900SAdrien Mazarguil #include <stdint.h> 12771fa900SAdrien Mazarguil #include <limits.h> 131b37f5d8SNélio Laranjeiro #include <sys/queue.h> 14771fa900SAdrien Mazarguil 155f08883aSGaetan Rivet #include <rte_pci.h> 16771fa900SAdrien Mazarguil #include <rte_ether.h> 17df96fd0dSBruce Richardson #include <ethdev_driver.h> 18974f1e7eSYongseok Koh #include <rte_rwlock.h> 19198a3c33SNelio Laranjeiro #include <rte_interrupts.h> 20a48deadaSOr Ami #include <rte_errno.h> 210d356350SNélio Laranjeiro #include <rte_flow.h> 22e6100c7bSLi Zhang #include <rte_mtr.h> 23771fa900SAdrien Mazarguil 247b4f1e6bSMatan Azrad #include <mlx5_glue.h> 257b4f1e6bSMatan Azrad #include <mlx5_devx_cmds.h> 267b4f1e6bSMatan Azrad #include <mlx5_prm.h> 27a4de9586SVu Pham #include <mlx5_common_mp.h> 28b8dc6b0eSVu Pham #include <mlx5_common_mr.h> 29a7787bb0SMichael Baum #include <mlx5_common_devx.h> 30a77bedf2SMichael Baum #include <mlx5_common_defs.h> 317b4f1e6bSMatan Azrad 327b4f1e6bSMatan Azrad #include "mlx5_defs.h" 33771fa900SAdrien Mazarguil #include "mlx5_utils.h" 3410f3581dSOphir Munk #include "mlx5_os.h" 35771fa900SAdrien Mazarguil #include "mlx5_autoconf.h" 36b401400dSSuanming Mou #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H) 3722681deeSAlex Vesker #ifndef RTE_EXEC_ENV_WINDOWS 3822681deeSAlex Vesker #define HAVE_MLX5_HWS_SUPPORT 1 3922681deeSAlex Vesker #else 4022681deeSAlex Vesker #define __be64 uint64_t 4122681deeSAlex Vesker #endif 4222681deeSAlex Vesker #include "hws/mlx5dr.h" 43b401400dSSuanming Mou #endif 4418726355SXueming Li 4518726355SXueming Li #define MLX5_SH(dev) (((struct mlx5_priv *)(dev)->data->dev_private)->sh) 4618726355SXueming Li 47463170a7SSuanming Mou #define MLX5_HW_INV_QUEUE UINT32_MAX 48463170a7SSuanming Mou 494f3d8d0eSMatan Azrad /* 504f3d8d0eSMatan Azrad * Number of modification commands. 514f3d8d0eSMatan Azrad * The maximal actions amount in FW is some constant, and it is 16 in the 524f3d8d0eSMatan Azrad * latest releases. In some old releases, it will be limited to 8. 534f3d8d0eSMatan Azrad * Since there is no interface to query the capacity, the maximal value should 544f3d8d0eSMatan Azrad * be used to allow PMD to create the flow. The validation will be done in the 554f3d8d0eSMatan Azrad * lower driver layer or FW. A failure will be returned if exceeds the maximal 564f3d8d0eSMatan Azrad * supported actions number on the root table. 574f3d8d0eSMatan Azrad * On non-root tables, there is no limitation, but 32 is enough right now. 584f3d8d0eSMatan Azrad */ 594f3d8d0eSMatan Azrad #define MLX5_MAX_MODIFY_NUM 32 604f3d8d0eSMatan Azrad #define MLX5_ROOT_TBL_MODIFY_NUM 16 614f3d8d0eSMatan Azrad 62db25cadcSViacheslav Ovsiienko /* Maximal number of flex items created on the port.*/ 63db25cadcSViacheslav Ovsiienko #define MLX5_PORT_FLEX_ITEM_NUM 4 64db25cadcSViacheslav Ovsiienko 65b293e8e4SViacheslav Ovsiienko /* Maximal number of field/field parts to map into sample registers .*/ 66b293e8e4SViacheslav Ovsiienko #define MLX5_FLEX_ITEM_MAPPING_NUM 32 67b293e8e4SViacheslav Ovsiienko 68014d1cbeSSuanming Mou enum mlx5_ipool_index { 69f1ae0b35SOphir Munk #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H) 70014d1cbeSSuanming Mou MLX5_IPOOL_DECAP_ENCAP = 0, /* Pool for encap/decap resource. */ 718acf8ac9SSuanming Mou MLX5_IPOOL_PUSH_VLAN, /* Pool for push vlan resource. */ 725f114269SSuanming Mou MLX5_IPOOL_TAG, /* Pool for tag resource. */ 73f3faf9eaSSuanming Mou MLX5_IPOOL_PORT_ID, /* Pool for port id resource. */ 74d1559d66SSuanming Mou MLX5_IPOOL_JUMP, /* Pool for SWS jump resource. */ 75d1559d66SSuanming Mou /* Pool for HWS group. Jump action will be created internally. */ 76d1559d66SSuanming Mou MLX5_IPOOL_HW_GRP = MLX5_IPOOL_JUMP, 77b4c0ddbfSJiawei Wang MLX5_IPOOL_SAMPLE, /* Pool for sample resource. */ 7800c10c22SJiawei Wang MLX5_IPOOL_DEST_ARRAY, /* Pool for destination array resource. */ 799cac7dedSGregory Etelson MLX5_IPOOL_TUNNEL_ID, /* Pool for tunnel offload context */ 809cac7dedSGregory Etelson MLX5_IPOOL_TNL_TBL_ID, /* Pool for tunnel table ID. */ 81b88341caSSuanming Mou #endif 828638e2b0SSuanming Mou MLX5_IPOOL_MTR, /* Pool for meter resource. */ 8390e6053aSSuanming Mou MLX5_IPOOL_MCP, /* Pool for metadata resource. */ 84772dc0ebSSuanming Mou MLX5_IPOOL_HRXQ, /* Pool for hrxq resource. */ 85b88341caSSuanming Mou MLX5_IPOOL_MLX5_FLOW, /* Pool for mlx5 flow handle. */ 86ab612adcSSuanming Mou MLX5_IPOOL_RTE_FLOW, /* Pool for rte_flow. */ 874ae8825cSXueming Li MLX5_IPOOL_RSS_EXPANTION_FLOW_ID, /* Pool for Queue/RSS flow ID. */ 884a42ac1fSMatan Azrad MLX5_IPOOL_RSS_SHARED_ACTIONS, /* Pool for RSS shared actions. */ 89afb4aa4fSLi Zhang MLX5_IPOOL_MTR_POLICY, /* Pool for meter policy resource. */ 90014d1cbeSSuanming Mou MLX5_IPOOL_MAX, 91014d1cbeSSuanming Mou }; 92014d1cbeSSuanming Mou 93a1da6f62SSuanming Mou /* 94a1da6f62SSuanming Mou * There are three reclaim memory mode supported. 95a1da6f62SSuanming Mou * 0(none) means no memory reclaim. 96a1da6f62SSuanming Mou * 1(light) means only PMD level reclaim. 97a1da6f62SSuanming Mou * 2(aggressive) means both PMD and rdma-core level reclaim. 98a1da6f62SSuanming Mou */ 99a1da6f62SSuanming Mou enum mlx5_reclaim_mem_mode { 100a1da6f62SSuanming Mou MLX5_RCM_NONE, /* Don't reclaim memory. */ 101a1da6f62SSuanming Mou MLX5_RCM_LIGHT, /* Reclaim PMD level. */ 102a1da6f62SSuanming Mou MLX5_RCM_AGGR, /* Reclaim PMD and rdma-core level. */ 103a1da6f62SSuanming Mou }; 104a1da6f62SSuanming Mou 105b4edeaf3SSuanming Mou /* The type of flow. */ 106b4edeaf3SSuanming Mou enum mlx5_flow_type { 107b4edeaf3SSuanming Mou MLX5_FLOW_TYPE_CTL, /* Control flow. */ 108b4edeaf3SSuanming Mou MLX5_FLOW_TYPE_GEN, /* General flow. */ 109b4edeaf3SSuanming Mou MLX5_FLOW_TYPE_MCP, /* MCP flow. */ 110b4edeaf3SSuanming Mou MLX5_FLOW_TYPE_MAXI, 111b4edeaf3SSuanming Mou }; 112b4edeaf3SSuanming Mou 113febcac7bSBing Zhao /* The mode of delay drop for Rx queues. */ 114febcac7bSBing Zhao enum mlx5_delay_drop_mode { 115febcac7bSBing Zhao MLX5_DELAY_DROP_NONE = 0, /* All disabled. */ 116febcac7bSBing Zhao MLX5_DELAY_DROP_STANDARD = RTE_BIT32(0), /* Standard queues enable. */ 117febcac7bSBing Zhao MLX5_DELAY_DROP_HAIRPIN = RTE_BIT32(1), /* Hairpin queues enable. */ 118febcac7bSBing Zhao }; 119febcac7bSBing Zhao 120d1559d66SSuanming Mou /* The HWS action type root/non-root. */ 121d1559d66SSuanming Mou enum mlx5_hw_action_flag_type { 122d1559d66SSuanming Mou MLX5_HW_ACTION_FLAG_ROOT, /* Root action. */ 123d1559d66SSuanming Mou MLX5_HW_ACTION_FLAG_NONE_ROOT, /* Non-root ation. */ 124d1559d66SSuanming Mou MLX5_HW_ACTION_FLAG_MAX, /* Maximum action flag. */ 125d1559d66SSuanming Mou }; 126d1559d66SSuanming Mou 127e78e5408SMatan Azrad /* Hlist and list callback context. */ 128e1592b6cSSuanming Mou struct mlx5_flow_cb_ctx { 129e1592b6cSSuanming Mou struct rte_eth_dev *dev; 130e1592b6cSSuanming Mou struct rte_flow_error *error; 131e1592b6cSSuanming Mou void *data; 132961b6774SMatan Azrad void *data2; 133e1592b6cSSuanming Mou }; 134e1592b6cSSuanming Mou 13591d1cfafSMichael Baum /* Device capabilities structure which isn't changed in any stage. */ 13691d1cfafSMichael Baum struct mlx5_dev_cap { 13791d1cfafSMichael Baum int max_cq; /* Maximum number of supported CQs */ 13891d1cfafSMichael Baum int max_qp; /* Maximum number of supported QPs. */ 13991d1cfafSMichael Baum int max_qp_wr; /* Maximum number of outstanding WR on any WQ. */ 140e85f623eSOphir Munk int max_sge; 14191d1cfafSMichael Baum /* Maximum number of s/g per WR for SQ & RQ of QP for non RDMA Read 14291d1cfafSMichael Baum * operations. 14391d1cfafSMichael Baum */ 14487af0d1eSMichael Baum int mps; /* Multi-packet send supported mode. */ 14587af0d1eSMichael Baum uint32_t vf:1; /* This is a VF. */ 14687af0d1eSMichael Baum uint32_t sf:1; /* This is a SF. */ 14787af0d1eSMichael Baum uint32_t txpp_en:1; /* Tx packet pacing is supported. */ 14887af0d1eSMichael Baum uint32_t mpls_en:1; /* MPLS over GRE/UDP is supported. */ 14987af0d1eSMichael Baum uint32_t cqe_comp:1; /* CQE compression is supported. */ 15087af0d1eSMichael Baum uint32_t hw_csum:1; /* Checksum offload is supported. */ 15187af0d1eSMichael Baum uint32_t hw_padding:1; /* End alignment padding is supported. */ 15287af0d1eSMichael Baum uint32_t dest_tir:1; /* Whether advanced DR API is available. */ 15387af0d1eSMichael Baum uint32_t dv_esw_en:1; /* E-Switch DV flow is supported. */ 15487af0d1eSMichael Baum uint32_t dv_flow_en:1; /* DV flow is supported. */ 15587af0d1eSMichael Baum uint32_t swp:3; /* Tx generic tunnel checksum and TSO offload. */ 15687af0d1eSMichael Baum uint32_t hw_vlan_strip:1; /* VLAN stripping is supported. */ 15787af0d1eSMichael Baum uint32_t scatter_fcs_w_decap_disable:1; 15887af0d1eSMichael Baum /* HW has bug working with tunnel packet decap and scatter FCS. */ 15987af0d1eSMichael Baum uint32_t hw_fcs_strip:1; /* FCS stripping is supported. */ 16087af0d1eSMichael Baum uint32_t rt_timestamp:1; /* Realtime timestamp format. */ 16187af0d1eSMichael Baum uint32_t rq_delay_drop_en:1; /* Enable RxQ delay drop. */ 16287af0d1eSMichael Baum uint32_t tunnel_en:3; 16387af0d1eSMichael Baum /* Whether tunnel stateless offloads are supported. */ 16487af0d1eSMichael Baum uint32_t ind_table_max_size; 16591d1cfafSMichael Baum /* Maximum receive WQ indirection table size. */ 16687af0d1eSMichael Baum uint32_t tso:1; /* Whether TSO is supported. */ 16787af0d1eSMichael Baum uint32_t tso_max_payload_sz; /* Maximum TCP payload for TSO. */ 16887af0d1eSMichael Baum struct { 16987af0d1eSMichael Baum uint32_t enabled:1; /* Whether MPRQ is enabled. */ 17087af0d1eSMichael Baum uint32_t log_min_stride_size; /* Log min size of a stride. */ 17187af0d1eSMichael Baum uint32_t log_max_stride_size; /* Log max size of a stride. */ 17287af0d1eSMichael Baum uint32_t log_min_stride_num; /* Log min num of strides. */ 17387af0d1eSMichael Baum uint32_t log_max_stride_num; /* Log max num of strides. */ 17487af0d1eSMichael Baum uint32_t log_min_stride_wqe_size; 17587af0d1eSMichael Baum /* Log min WQE size, (size of single stride)*(num of strides).*/ 17687af0d1eSMichael Baum } mprq; /* Capability for Multi-Packet RQ. */ 17791d1cfafSMichael Baum char fw_ver[64]; /* Firmware version of this device. */ 178e85f623eSOphir Munk }; 179e85f623eSOphir Munk 1802eb4d010SOphir Munk /** Data associated with devices to spawn. */ 1812eb4d010SOphir Munk struct mlx5_dev_spawn_data { 1822eb4d010SOphir Munk uint32_t ifindex; /**< Network interface index. */ 183834a9019SOphir Munk uint32_t max_port; /**< Device maximal port index. */ 184834a9019SOphir Munk uint32_t phys_port; /**< Device physical port index. */ 1852eb4d010SOphir Munk int pf_bond; /**< bonding device PF index. < 0 - no bonding */ 1862eb4d010SOphir Munk struct mlx5_switch_info info; /**< Switch information. */ 187887183efSMichael Baum const char *phys_dev_name; /**< Name of physical device. */ 1882eb4d010SOphir Munk struct rte_eth_dev *eth_dev; /**< Associated Ethernet device. */ 1892eb4d010SOphir Munk struct rte_pci_device *pci_dev; /**< Backend PCI device. */ 1907af08c8fSMichael Baum struct mlx5_common_device *cdev; /**< Backend common device. */ 191f5f4c482SXueming Li struct mlx5_bond_info *bond_info; 1922eb4d010SOphir Munk }; 1932eb4d010SOphir Munk 194bd0a9315SHaifei Luo /** Data associated with socket messages. */ 195bd0a9315SHaifei Luo struct mlx5_flow_dump_req { 196bd0a9315SHaifei Luo uint32_t port_id; /**< There are plans in DPDK to extend port_id. */ 197bd0a9315SHaifei Luo uint64_t flow_id; 198bd0a9315SHaifei Luo } __rte_packed; 199bd0a9315SHaifei Luo 200bd0a9315SHaifei Luo struct mlx5_flow_dump_ack { 201bd0a9315SHaifei Luo int rc; /**< Return code. */ 202bd0a9315SHaifei Luo }; 203bd0a9315SHaifei Luo 2046e88bc42SOphir Munk LIST_HEAD(mlx5_dev_list, mlx5_dev_ctx_shared); 205974f1e7eSYongseok Koh 2067be600c8SYongseok Koh /* Shared data between primary and secondary processes. */ 207974f1e7eSYongseok Koh struct mlx5_shared_data { 2087be600c8SYongseok Koh rte_spinlock_t lock; 2097be600c8SYongseok Koh /* Global spinlock for primary and secondary processes. */ 2107be600c8SYongseok Koh int init_done; /* Whether primary has done initialization. */ 2117be600c8SYongseok Koh unsigned int secondary_cnt; /* Number of secondary processes init'd. */ 212974f1e7eSYongseok Koh }; 213974f1e7eSYongseok Koh 2147be600c8SYongseok Koh /* Per-process data structure, not visible to other processes. */ 2157be600c8SYongseok Koh struct mlx5_local_data { 2167be600c8SYongseok Koh int init_done; /* Whether a secondary has done initialization. */ 2177be600c8SYongseok Koh }; 2187be600c8SYongseok Koh 219974f1e7eSYongseok Koh extern struct mlx5_shared_data *mlx5_shared_data; 2202eb4d010SOphir Munk 2212eb4d010SOphir Munk /* Dev ops structs */ 222b012b4ceSOphir Munk extern const struct eth_dev_ops mlx5_dev_ops; 223b012b4ceSOphir Munk extern const struct eth_dev_ops mlx5_dev_sec_ops; 224b012b4ceSOphir Munk extern const struct eth_dev_ops mlx5_dev_ops_isolate; 225974f1e7eSYongseok Koh 2261a611fdaSShahaf Shuler struct mlx5_counter_ctrl { 2271a611fdaSShahaf Shuler /* Name of the counter. */ 2281a611fdaSShahaf Shuler char dpdk_name[RTE_ETH_XSTATS_NAME_SIZE]; 2291a611fdaSShahaf Shuler /* Name of the counter on the device table. */ 2301a611fdaSShahaf Shuler char ctr_name[RTE_ETH_XSTATS_NAME_SIZE]; 23173bf9235SOphir Munk uint32_t dev:1; /**< Nonzero for dev counters. */ 2321a611fdaSShahaf Shuler }; 2331a611fdaSShahaf Shuler 234a4193ae3SShahaf Shuler struct mlx5_xstats_ctrl { 235a4193ae3SShahaf Shuler /* Number of device stats. */ 236a4193ae3SShahaf Shuler uint16_t stats_n; 2371a611fdaSShahaf Shuler /* Number of device stats identified by PMD. */ 2381a611fdaSShahaf Shuler uint16_t mlx5_stats_n; 239a4193ae3SShahaf Shuler /* Index in the device counters table. */ 240a4193ae3SShahaf Shuler uint16_t dev_table_idx[MLX5_MAX_XSTATS]; 241a4193ae3SShahaf Shuler uint64_t base[MLX5_MAX_XSTATS]; 242c5193a0bSJiawei Wang uint64_t xstats[MLX5_MAX_XSTATS]; 243c5193a0bSJiawei Wang uint64_t hw_stats[MLX5_MAX_XSTATS]; 2441a611fdaSShahaf Shuler struct mlx5_counter_ctrl info[MLX5_MAX_XSTATS]; 245a4193ae3SShahaf Shuler }; 246a4193ae3SShahaf Shuler 247ce9494d7STom Barbette struct mlx5_stats_ctrl { 248ce9494d7STom Barbette /* Base for imissed counter. */ 249ce9494d7STom Barbette uint64_t imissed_base; 250c5193a0bSJiawei Wang uint64_t imissed; 251ce9494d7STom Barbette }; 252ce9494d7STom Barbette 2533d491dd6SDekel Peled /* Maximal size of coalesced segment for LRO is set in chunks of 256 Bytes. */ 2543d491dd6SDekel Peled #define MLX5_LRO_SEG_CHUNK_SIZE 256u 2553d491dd6SDekel Peled 2561c7e57f9SDekel Peled /* Maximal size of aggregated LRO packet. */ 2573d491dd6SDekel Peled #define MLX5_MAX_LRO_SIZE (UINT8_MAX * MLX5_LRO_SEG_CHUNK_SIZE) 2581c7e57f9SDekel Peled 2599f209b59SViacheslav Ovsiienko /* Maximal number of segments to split. */ 2609f209b59SViacheslav Ovsiienko #define MLX5_MAX_RXQ_NSEG (1u << MLX5_MAX_LOG_RQ_SEGS) 2619f209b59SViacheslav Ovsiienko 2627fe24446SShahaf Shuler /* 26345a6df80SMichael Baum * Port configuration structure. 26445a6df80SMichael Baum * User device parameters disabled features. 26545a6df80SMichael Baum * This structure contains all configurations coming from devargs which 26645a6df80SMichael Baum * oriented to port. When probing again, devargs doesn't have to be compatible 26745a6df80SMichael Baum * with primary devargs. It is updated for each port in spawn function. 2687fe24446SShahaf Shuler */ 26945a6df80SMichael Baum struct mlx5_port_config { 27038b4b397SViacheslav Ovsiienko unsigned int hw_vlan_insert:1; /* VLAN insertion in WQE is supported. */ 2717fe24446SShahaf Shuler unsigned int hw_padding:1; /* End alignment padding is supported. */ 2727fe24446SShahaf Shuler unsigned int cqe_comp:1; /* CQE compression is enabled. */ 27354c2d46bSAlexander Kozyrev unsigned int cqe_comp_fmt:3; /* CQE compression format. */ 2747fe24446SShahaf Shuler unsigned int rx_vec_en:1; /* Rx vector is enabled. */ 275febcac7bSBing Zhao unsigned int std_delay_drop:1; /* Enable standard Rxq delay drop. */ 276febcac7bSBing Zhao unsigned int hp_delay_drop:1; /* Enable hairpin Rxq delay drop. */ 2777d6bf6b8SYongseok Koh struct { 2787d6bf6b8SYongseok Koh unsigned int enabled:1; /* Whether MPRQ is enabled. */ 2790947ed38SMichael Baum unsigned int log_stride_num; /* Log number of strides. */ 2800947ed38SMichael Baum unsigned int log_stride_size; /* Log size of a stride. */ 2817d6bf6b8SYongseok Koh unsigned int max_memcpy_len; 2827d6bf6b8SYongseok Koh /* Maximum packet size to memcpy Rx packets. */ 2837d6bf6b8SYongseok Koh unsigned int min_rxqs_num; 2847d6bf6b8SYongseok Koh /* Rx queue count threshold to enable MPRQ. */ 2857d6bf6b8SYongseok Koh } mprq; /* Configurations for Multi-Packet RQ. */ 286f9de8718SShahaf Shuler int mps; /* Multi-packet send supported mode. */ 287066cfecdSMatan Azrad unsigned int max_dump_files_num; /* Maximum dump files per queue. */ 2881ad9a3d0SBing Zhao unsigned int log_hp_size; /* Single hairpin queue data size in total. */ 28987af0d1eSMichael Baum unsigned int lro_timeout; /* LRO user configuration. */ 2907fe24446SShahaf Shuler int txqs_inline; /* Queue number threshold for inlining. */ 291505f1fe4SViacheslav Ovsiienko int txq_inline_min; /* Minimal amount of data bytes to inline. */ 292505f1fe4SViacheslav Ovsiienko int txq_inline_max; /* Max packet size for inlining with SEND. */ 293505f1fe4SViacheslav Ovsiienko int txq_inline_mpw; /* Max packet size for inlining with eMPW. */ 294a13ec19cSMichael Baum }; 295a13ec19cSMichael Baum 296a13ec19cSMichael Baum /* 297a13ec19cSMichael Baum * Share context device configuration structure. 298a13ec19cSMichael Baum * User device parameters disabled features. 299a13ec19cSMichael Baum * This structure updated once for device in mlx5_alloc_shared_dev_ctx() 300a13ec19cSMichael Baum * function and cannot change even when probing again. 301a13ec19cSMichael Baum */ 302a13ec19cSMichael Baum struct mlx5_sh_config { 3038f848f32SViacheslav Ovsiienko int tx_pp; /* Timestamp scheduling granularity in nanoseconds. */ 3048f848f32SViacheslav Ovsiienko int tx_skew; /* Tx scheduling skew between WQE and data on wire. */ 305a13ec19cSMichael Baum uint32_t reclaim_mode:2; /* Memory reclaim mode. */ 306a13ec19cSMichael Baum uint32_t dv_esw_en:1; /* Enable E-Switch DV flow. */ 307d84c3cf7SSuanming Mou /* Enable DV flow. 1 means SW steering, 2 means HW steering. */ 308ddb68e47SBing Zhao uint32_t dv_flow_en:2; /* Enable DV flow. */ 309ddb68e47SBing Zhao uint32_t dv_xmeta_en:3; /* Enable extensive flow metadata. */ 310a13ec19cSMichael Baum uint32_t dv_miss_info:1; /* Restore packet after partial hw miss. */ 311a13ec19cSMichael Baum uint32_t l3_vxlan_en:1; /* Enable L3 VXLAN flow creation. */ 312a13ec19cSMichael Baum uint32_t vf_nl_en:1; /* Enable Netlink requests in VF mode. */ 313a13ec19cSMichael Baum uint32_t lacp_by_user:1; /* Enable user to manage LACP traffic. */ 314a13ec19cSMichael Baum uint32_t decap_en:1; /* Whether decap will be used or not. */ 315a13ec19cSMichael Baum uint32_t hw_fcs_strip:1; /* FCS stripping is supported. */ 316a13ec19cSMichael Baum uint32_t allow_duplicate_pattern:1; 317593f913aSMichael Baum uint32_t lro_allowed:1; /* Whether LRO is allowed. */ 3184d368e1dSXiaoyu Min struct { 3194d368e1dSXiaoyu Min uint16_t service_core; 3204d368e1dSXiaoyu Min uint32_t cycle_time; /* query cycle time in milli-second. */ 3214d368e1dSXiaoyu Min } cnt_svc; /* configure for HW steering's counter's service. */ 322a13ec19cSMichael Baum /* Allow/Prevent the duplicate rules pattern. */ 3231939eb6fSDariusz Sosnowski uint32_t fdb_def_rule:1; /* Create FDB default jump rule */ 324483181f7SDariusz Sosnowski uint32_t repr_matching:1; /* Enable implicit vport matching in HWS FDB. */ 3257fe24446SShahaf Shuler }; 3267fe24446SShahaf Shuler 327dfedf3e3SViacheslav Ovsiienko /* Structure for VF VLAN workaround. */ 328dfedf3e3SViacheslav Ovsiienko struct mlx5_vf_vlan { 329dfedf3e3SViacheslav Ovsiienko uint32_t tag:12; 330dfedf3e3SViacheslav Ovsiienko uint32_t created:1; 331dfedf3e3SViacheslav Ovsiienko }; 332dfedf3e3SViacheslav Ovsiienko 33378be8852SNelio Laranjeiro /* Flow drop context necessary due to Verbs API. */ 33478be8852SNelio Laranjeiro struct mlx5_drop { 33578be8852SNelio Laranjeiro struct mlx5_hrxq *hrxq; /* Hash Rx queue queue. */ 3365ceb3a02SXueming Li struct mlx5_rxq_priv *rxq; /* Rx queue. */ 33778be8852SNelio Laranjeiro }; 33878be8852SNelio Laranjeiro 33923233fd6SBing Zhao /* Loopback dummy queue resources required due to Verbs API. */ 34023233fd6SBing Zhao struct mlx5_lb_ctx { 34123233fd6SBing Zhao struct ibv_qp *qp; /* QP object. */ 34223233fd6SBing Zhao void *ibv_cq; /* Completion queue. */ 34323233fd6SBing Zhao uint16_t refcnt; /* Reference count for representors. */ 34423233fd6SBing Zhao }; 34523233fd6SBing Zhao 346b401400dSSuanming Mou /* HW steering queue job descriptor type. */ 347b401400dSSuanming Mou enum { 348b401400dSSuanming Mou MLX5_HW_Q_JOB_TYPE_CREATE, /* Flow create job type. */ 349b401400dSSuanming Mou MLX5_HW_Q_JOB_TYPE_DESTROY, /* Flow destroy job type. */ 350478ba4bbSSuanming Mou MLX5_HW_Q_JOB_TYPE_UPDATE, 351478ba4bbSSuanming Mou MLX5_HW_Q_JOB_TYPE_QUERY, 352b401400dSSuanming Mou }; 353b401400dSSuanming Mou 3541939eb6fSDariusz Sosnowski #define MLX5_HW_MAX_ITEMS (16) 3551939eb6fSDariusz Sosnowski 356b401400dSSuanming Mou /* HW steering flow management job descriptor. */ 357b401400dSSuanming Mou struct mlx5_hw_q_job { 358b401400dSSuanming Mou uint32_t type; /* Job type. */ 359478ba4bbSSuanming Mou union { 360c40c061aSSuanming Mou struct rte_flow_hw *flow; /* Flow attached to the job. */ 361478ba4bbSSuanming Mou const void *action; /* Indirect action attached to the job. */ 362478ba4bbSSuanming Mou }; 363b401400dSSuanming Mou void *user_data; /* Job user data. */ 364fe3620aaSSuanming Mou uint8_t *encap_data; /* Encap data. */ 3650f4aa72bSSuanming Mou struct mlx5_modification_cmd *mhdr_cmd; 3661939eb6fSDariusz Sosnowski struct rte_flow_item *items; 367478ba4bbSSuanming Mou union { 368478ba4bbSSuanming Mou struct { 369478ba4bbSSuanming Mou /* Pointer to ct query user memory. */ 370478ba4bbSSuanming Mou struct rte_flow_action_conntrack *profile; 371478ba4bbSSuanming Mou /* Pointer to ct ASO query out memory. */ 372478ba4bbSSuanming Mou void *out_data; 373478ba4bbSSuanming Mou } __rte_packed; 3741939eb6fSDariusz Sosnowski struct rte_flow_item_ethdev port_spec; 375483181f7SDariusz Sosnowski struct rte_flow_item_tag tag_spec; 376478ba4bbSSuanming Mou } __rte_packed; 377b401400dSSuanming Mou }; 378b401400dSSuanming Mou 379b401400dSSuanming Mou /* HW steering job descriptor LIFO pool. */ 380b401400dSSuanming Mou struct mlx5_hw_q { 381b401400dSSuanming Mou uint32_t job_idx; /* Free job index. */ 382b401400dSSuanming Mou uint32_t size; /* LIFO size. */ 383b401400dSSuanming Mou struct mlx5_hw_q_job **job; /* LIFO header. */ 384478ba4bbSSuanming Mou struct rte_ring *indir_cq; /* Indirect action SW completion queue. */ 385478ba4bbSSuanming Mou struct rte_ring *indir_iq; /* Indirect action SW in progress queue. */ 386b401400dSSuanming Mou } __rte_cache_aligned; 387b401400dSSuanming Mou 38824865366SAlexander Kozyrev 389*a94e89e4SMichael Baum #define MLX5_COUNTER_POOLS_MAX_NUM (1 << 15) 3905382d28cSMatan Azrad #define MLX5_COUNTERS_PER_POOL 512 391f15db67dSMatan Azrad #define MLX5_MAX_PENDING_QUERIES 4 392*a94e89e4SMichael Baum #define MLX5_CNT_MR_ALLOC_BULK 64 393df051a3eSSuanming Mou #define MLX5_CNT_SHARED_OFFSET 0x80000000 394df051a3eSSuanming Mou #define IS_BATCH_CNT(cnt) (((cnt) & (MLX5_CNT_SHARED_OFFSET - 1)) >= \ 395df051a3eSSuanming Mou MLX5_CNT_BATCH_OFFSET) 396cfbdc3f9SSuanming Mou #define MLX5_CNT_SIZE (sizeof(struct mlx5_flow_counter)) 397cfbdc3f9SSuanming Mou #define MLX5_AGE_SIZE (sizeof(struct mlx5_age_param)) 398994829e6SSuanming Mou 3998d93c830SDong Zhou #define MLX5_CNT_LEN(pool) \ 400cfbdc3f9SSuanming Mou (MLX5_CNT_SIZE + \ 4012b5b1aebSSuanming Mou ((pool)->is_aged ? MLX5_AGE_SIZE : 0)) 4028d93c830SDong Zhou #define MLX5_POOL_GET_CNT(pool, index) \ 4038d93c830SDong Zhou ((struct mlx5_flow_counter *) \ 4048d93c830SDong Zhou ((uint8_t *)((pool) + 1) + (index) * (MLX5_CNT_LEN(pool)))) 4058d93c830SDong Zhou #define MLX5_CNT_ARRAY_IDX(pool, cnt) \ 4068d93c830SDong Zhou ((int)(((uint8_t *)(cnt) - (uint8_t *)((pool) + 1)) / \ 4078d93c830SDong Zhou MLX5_CNT_LEN(pool))) 4082f5122dfSViacheslav Ovsiienko #define MLX5_TS_MASK_SECS 8ull 4092f5122dfSViacheslav Ovsiienko /* timestamp wrapping in seconds, must be power of 2. */ 4102f5122dfSViacheslav Ovsiienko 411c3d3b140SSuanming Mou /* 412c3d3b140SSuanming Mou * The pool index and offset of counter in the pool array makes up the 413c3d3b140SSuanming Mou * counter index. In case the counter is from pool 0 and offset 0, it 414c3d3b140SSuanming Mou * should plus 1 to avoid index 0, since 0 means invalid counter index 415c3d3b140SSuanming Mou * currently. 416c3d3b140SSuanming Mou */ 417c3d3b140SSuanming Mou #define MLX5_MAKE_CNT_IDX(pi, offset) \ 418c3d3b140SSuanming Mou ((pi) * MLX5_COUNTERS_PER_POOL + (offset) + 1) 419fa2d01c8SDong Zhou #define MLX5_CNT_TO_AGE(cnt) \ 420fa2d01c8SDong Zhou ((struct mlx5_age_param *)((cnt) + 1)) 421b1cc2266SSuanming Mou /* 422b1cc2266SSuanming Mou * The maximum single counter is 0x800000 as MLX5_CNT_BATCH_OFFSET 423b1cc2266SSuanming Mou * defines. The pool size is 512, pool index should never reach 424b1cc2266SSuanming Mou * INT16_MAX. 425b1cc2266SSuanming Mou */ 426b1cc2266SSuanming Mou #define POOL_IDX_INVALID UINT16_MAX 4275382d28cSMatan Azrad 428d5a7d04cSDekel Peled /* Age status. */ 429fa2d01c8SDong Zhou enum { 430fa2d01c8SDong Zhou AGE_FREE, /* Initialized state. */ 431fa2d01c8SDong Zhou AGE_CANDIDATE, /* Counter assigned to flows. */ 432fa2d01c8SDong Zhou AGE_TMOUT, /* Timeout, wait for rte_flow_get_aged_flows and destroy. */ 433fa2d01c8SDong Zhou }; 434fa2d01c8SDong Zhou 4356b7c717eSSuanming Mou enum mlx5_counter_type { 4366b7c717eSSuanming Mou MLX5_COUNTER_TYPE_ORIGIN, 4376b7c717eSSuanming Mou MLX5_COUNTER_TYPE_AGE, 4386b7c717eSSuanming Mou MLX5_COUNTER_TYPE_MAX, 4396b7c717eSSuanming Mou }; 4406b7c717eSSuanming Mou 441fa2d01c8SDong Zhou /* Counter age parameter. */ 442fa2d01c8SDong Zhou struct mlx5_age_param { 443d5a7d04cSDekel Peled uint16_t state; /**< Age state (atomically accessed). */ 444fa2d01c8SDong Zhou uint16_t port_id; /**< Port id of the counter. */ 445d5a7d04cSDekel Peled uint32_t timeout:24; /**< Aging timeout in seconds. */ 446d5a7d04cSDekel Peled uint32_t sec_since_last_hit; 447d5a7d04cSDekel Peled /**< Time in seconds since last hit (atomically accessed). */ 448fa2d01c8SDong Zhou void *context; /**< Flow counter age context. */ 449fa2d01c8SDong Zhou }; 450fa2d01c8SDong Zhou 4515382d28cSMatan Azrad struct flow_counter_stats { 4525382d28cSMatan Azrad uint64_t hits; 4535382d28cSMatan Azrad uint64_t bytes; 4545382d28cSMatan Azrad }; 4555382d28cSMatan Azrad 456df051a3eSSuanming Mou /* Shared counters information for counters. */ 457df051a3eSSuanming Mou struct mlx5_flow_counter_shared { 458f3191849SMichael Baum union { 459f3191849SMichael Baum uint32_t refcnt; /* Only for shared action management. */ 460f3191849SMichael Baum uint32_t id; /* User counter ID for legacy sharing. */ 461f3191849SMichael Baum }; 462df051a3eSSuanming Mou }; 463df051a3eSSuanming Mou 464df051a3eSSuanming Mou struct mlx5_flow_counter_pool; 465826b8a87SSuanming Mou /* Generic counters information. */ 4665382d28cSMatan Azrad struct mlx5_flow_counter { 467df051a3eSSuanming Mou union { 468df051a3eSSuanming Mou /* 469df051a3eSSuanming Mou * User-defined counter shared info is only used during 470df051a3eSSuanming Mou * counter active time. And aging counter sharing is not 471df051a3eSSuanming Mou * supported, so active shared counter will not be chained 472df051a3eSSuanming Mou * to the aging list. For shared counter, only when it is 473df051a3eSSuanming Mou * released, the TAILQ entry memory will be used, at that 474df051a3eSSuanming Mou * time, shared memory is not used anymore. 4752b5b1aebSSuanming Mou * 4762b5b1aebSSuanming Mou * Similarly to none-batch counter dcs, since it doesn't 4772b5b1aebSSuanming Mou * support aging, while counter is allocated, the entry 4782b5b1aebSSuanming Mou * memory is not used anymore. In this case, as bytes 4792b5b1aebSSuanming Mou * memory is used only when counter is allocated, and 4802b5b1aebSSuanming Mou * entry memory is used only when counter is free. The 4812b5b1aebSSuanming Mou * dcs pointer can be saved to these two different place 4822b5b1aebSSuanming Mou * at different stage. It will eliminate the individual 4832b5b1aebSSuanming Mou * counter extend struct. 484df051a3eSSuanming Mou */ 4855382d28cSMatan Azrad TAILQ_ENTRY(mlx5_flow_counter) next; 4865382d28cSMatan Azrad /**< Pointer to the next flow counter structure. */ 4872b5b1aebSSuanming Mou struct { 488df051a3eSSuanming Mou struct mlx5_flow_counter_shared shared_info; 489df051a3eSSuanming Mou /**< Shared counter information. */ 4902b5b1aebSSuanming Mou void *dcs_when_active; 4912b5b1aebSSuanming Mou /* 4922b5b1aebSSuanming Mou * For non-batch mode, the dcs will be saved 4932b5b1aebSSuanming Mou * here when the counter is free. 4942b5b1aebSSuanming Mou */ 4952b5b1aebSSuanming Mou }; 496df051a3eSSuanming Mou }; 497f15db67dSMatan Azrad union { 4985382d28cSMatan Azrad uint64_t hits; /**< Reset value of hits packets. */ 499ac79183dSSuanming Mou struct mlx5_flow_counter_pool *pool; /**< Counter pool. */ 500f15db67dSMatan Azrad }; 501df051a3eSSuanming Mou union { 5022b5b1aebSSuanming Mou uint64_t bytes; /**< Reset value of bytes. */ 5032b5b1aebSSuanming Mou void *dcs_when_free; 5042b5b1aebSSuanming Mou /* 5052b5b1aebSSuanming Mou * For non-batch mode, the dcs will be saved here 5062b5b1aebSSuanming Mou * when the counter is free. 5072b5b1aebSSuanming Mou */ 508826b8a87SSuanming Mou }; 5092b5b1aebSSuanming Mou void *action; /**< Pointer to the dv action. */ 510826b8a87SSuanming Mou }; 511826b8a87SSuanming Mou 5125382d28cSMatan Azrad TAILQ_HEAD(mlx5_counters, mlx5_flow_counter); 5135382d28cSMatan Azrad 514826b8a87SSuanming Mou /* Generic counter pool structure - query is in pool resolution. */ 5155382d28cSMatan Azrad struct mlx5_flow_counter_pool { 5165382d28cSMatan Azrad TAILQ_ENTRY(mlx5_flow_counter_pool) next; 517ac79183dSSuanming Mou struct mlx5_counters counters[2]; /* Free counter list. */ 5185382d28cSMatan Azrad struct mlx5_devx_obj *min_dcs; 519f15db67dSMatan Azrad /* The devx object of the minimum counter ID. */ 520d5a7d04cSDekel Peled uint64_t time_of_last_age_check; 521d5a7d04cSDekel Peled /* System time (from rte_rdtsc()) read in the last aging check. */ 5222b5b1aebSSuanming Mou uint32_t index:30; /* Pool index in container. */ 5232b5b1aebSSuanming Mou uint32_t is_aged:1; /* Pool with aging counter. */ 524ac79183dSSuanming Mou volatile uint32_t query_gen:1; /* Query round. */ 525f15db67dSMatan Azrad rte_spinlock_t sl; /* The pool lock. */ 5263aa27915SSuanming Mou rte_spinlock_t csl; /* The pool counter free list lock. */ 527f15db67dSMatan Azrad struct mlx5_counter_stats_raw *raw; 5283aa27915SSuanming Mou struct mlx5_counter_stats_raw *raw_hw; 5293aa27915SSuanming Mou /* The raw on HW working. */ 5305382d28cSMatan Azrad }; 5315382d28cSMatan Azrad 5325382d28cSMatan Azrad /* Memory management structure for group of counter statistics raws. */ 5335382d28cSMatan Azrad struct mlx5_counter_stats_mem_mng { 5345382d28cSMatan Azrad LIST_ENTRY(mlx5_counter_stats_mem_mng) next; 5355382d28cSMatan Azrad struct mlx5_counter_stats_raw *raws; 5368451e165SMichael Baum struct mlx5_pmd_wrapped_mr wm; 5375382d28cSMatan Azrad }; 5385382d28cSMatan Azrad 5395382d28cSMatan Azrad /* Raw memory structure for the counter statistics values of a pool. */ 5405382d28cSMatan Azrad struct mlx5_counter_stats_raw { 5415382d28cSMatan Azrad LIST_ENTRY(mlx5_counter_stats_raw) next; 5425382d28cSMatan Azrad struct mlx5_counter_stats_mem_mng *mem_mng; 5435382d28cSMatan Azrad volatile struct flow_counter_stats *data; 5445382d28cSMatan Azrad }; 5455382d28cSMatan Azrad 5465382d28cSMatan Azrad TAILQ_HEAD(mlx5_counter_pools, mlx5_flow_counter_pool); 5475382d28cSMatan Azrad 548994829e6SSuanming Mou /* Counter global management structure. */ 549994829e6SSuanming Mou struct mlx5_flow_counter_mng { 5503aa27915SSuanming Mou volatile uint16_t n_valid; /* Number of valid pools. */ 551b1cc2266SSuanming Mou uint16_t last_pool_idx; /* Last used pool index */ 552b1cc2266SSuanming Mou int min_id; /* The minimum counter ID in the pools. */ 553b1cc2266SSuanming Mou int max_id; /* The maximum counter ID in the pools. */ 5543aa27915SSuanming Mou rte_spinlock_t pool_update_sl; /* The pool update lock. */ 555994829e6SSuanming Mou rte_spinlock_t csl[MLX5_COUNTER_TYPE_MAX]; 556994829e6SSuanming Mou /* The counter free list lock. */ 5576b7c717eSSuanming Mou struct mlx5_counters counters[MLX5_COUNTER_TYPE_MAX]; 5586b7c717eSSuanming Mou /* Free counter list. */ 5595382d28cSMatan Azrad struct mlx5_flow_counter_pool **pools; /* Counter pool array. */ 5605af61440SMatan Azrad struct mlx5_counter_stats_mem_mng *mem_mng; 5615382d28cSMatan Azrad /* Hold the memory management for the next allocated pools raws. */ 5625382d28cSMatan Azrad struct mlx5_counters flow_counters; /* Legacy flow counter list. */ 563f15db67dSMatan Azrad uint8_t pending_queries; 564f15db67dSMatan Azrad uint16_t pool_index; 565f15db67dSMatan Azrad uint8_t query_thread_on; 5662b5b1aebSSuanming Mou bool counter_fallback; /* Use counter fallback management. */ 5675382d28cSMatan Azrad LIST_HEAD(mem_mngs, mlx5_counter_stats_mem_mng) mem_mngs; 568f15db67dSMatan Azrad LIST_HEAD(stat_raws, mlx5_counter_stats_raw) free_stat_raws; 5695382d28cSMatan Azrad }; 5705af61440SMatan Azrad 571f935ed4bSDekel Peled /* ASO structures. */ 572f935ed4bSDekel Peled #define MLX5_ASO_QUEUE_LOG_DESC 10 573f935ed4bSDekel Peled 574f935ed4bSDekel Peled struct mlx5_aso_cq { 575f935ed4bSDekel Peled uint16_t log_desc_n; 576f935ed4bSDekel Peled uint32_t cq_ci:24; 577c7d41d98SMichael Baum struct mlx5_devx_cq cq_obj; 578f935ed4bSDekel Peled uint64_t errors; 579f935ed4bSDekel Peled }; 580f935ed4bSDekel Peled 581f935ed4bSDekel Peled struct mlx5_aso_sq_elem { 58229efa63aSLi Zhang union { 58329efa63aSLi Zhang struct { 584f935ed4bSDekel Peled struct mlx5_aso_age_pool *pool; 585f935ed4bSDekel Peled uint16_t burst_size; 586f935ed4bSDekel Peled }; 58729efa63aSLi Zhang struct mlx5_aso_mtr *mtr; 588cf756556SBing Zhao struct { 589ebaf1b31SBing Zhao struct mlx5_aso_ct_action *ct; 590cf756556SBing Zhao char *query_data; 591cf756556SBing Zhao }; 592478ba4bbSSuanming Mou void *user_data; 59329efa63aSLi Zhang }; 59429efa63aSLi Zhang }; 595f935ed4bSDekel Peled 596f935ed4bSDekel Peled struct mlx5_aso_sq { 597f935ed4bSDekel Peled uint16_t log_desc_n; 598cfd2037cSLi Zhang rte_spinlock_t sqsl; 599f935ed4bSDekel Peled struct mlx5_aso_cq cq; 600389ab7f5SMichael Baum struct mlx5_devx_sq sq_obj; 601cd414f81SMichael Baum struct mlx5_pmd_mr mr; 602478ba4bbSSuanming Mou volatile struct mlx5_aso_wqe *db; 603f935ed4bSDekel Peled uint16_t pi; 604478ba4bbSSuanming Mou uint16_t db_pi; 605105d2149SDekel Peled uint32_t head; 606105d2149SDekel Peled uint32_t tail; 607f935ed4bSDekel Peled uint32_t sqn; 608f935ed4bSDekel Peled struct mlx5_aso_sq_elem elts[1 << MLX5_ASO_QUEUE_LOG_DESC]; 609f935ed4bSDekel Peled uint16_t next; /* Pool index of the next pool to query. */ 610f935ed4bSDekel Peled }; 611f935ed4bSDekel Peled 612f935ed4bSDekel Peled struct mlx5_aso_age_action { 613f935ed4bSDekel Peled LIST_ENTRY(mlx5_aso_age_action) next; 614f935ed4bSDekel Peled void *dr_action; 61581073e1fSMatan Azrad uint32_t refcnt; 616f935ed4bSDekel Peled /* Following fields relevant only when action is active. */ 617f935ed4bSDekel Peled uint16_t offset; /* Offset of ASO Flow Hit flag in DevX object. */ 618f935ed4bSDekel Peled struct mlx5_age_param age_params; 619f935ed4bSDekel Peled }; 620f935ed4bSDekel Peled 621f935ed4bSDekel Peled #define MLX5_ASO_AGE_ACTIONS_PER_POOL 512 622*a94e89e4SMichael Baum #define MLX5_ASO_AGE_CONTAINER_RESIZE 64 623f935ed4bSDekel Peled 624f935ed4bSDekel Peled struct mlx5_aso_age_pool { 625f935ed4bSDekel Peled struct mlx5_devx_obj *flow_hit_aso_obj; 626f935ed4bSDekel Peled uint16_t index; /* Pool index in pools array. */ 627f935ed4bSDekel Peled uint64_t time_of_last_age_check; /* In seconds. */ 628f935ed4bSDekel Peled struct mlx5_aso_age_action actions[MLX5_ASO_AGE_ACTIONS_PER_POOL]; 629f935ed4bSDekel Peled }; 630f935ed4bSDekel Peled 631f935ed4bSDekel Peled LIST_HEAD(aso_age_list, mlx5_aso_age_action); 632f935ed4bSDekel Peled 633f935ed4bSDekel Peled struct mlx5_aso_age_mng { 634f935ed4bSDekel Peled struct mlx5_aso_age_pool **pools; 635f935ed4bSDekel Peled uint16_t n; /* Total number of pools. */ 636f935ed4bSDekel Peled uint16_t next; /* Number of pools in use, index of next free pool. */ 6377cf2d15aSJiawei Wang rte_rwlock_t resize_rwl; /* Lock for resize objects. */ 638f935ed4bSDekel Peled rte_spinlock_t free_sl; /* Lock for free list access. */ 639f935ed4bSDekel Peled struct aso_age_list free; /* Free age actions list - ready to use. */ 640f935ed4bSDekel Peled struct mlx5_aso_sq aso_sq; /* ASO queue objects. */ 641f935ed4bSDekel Peled }; 642f935ed4bSDekel Peled 643f15f0c38SShiri Kuzin /* Management structure for geneve tlv option */ 644f15f0c38SShiri Kuzin struct mlx5_geneve_tlv_option_resource { 645f15f0c38SShiri Kuzin struct mlx5_devx_obj *obj; /* Pointer to the geneve tlv opt object. */ 646f15f0c38SShiri Kuzin rte_be16_t option_class; /* geneve tlv opt class.*/ 647f15f0c38SShiri Kuzin uint8_t option_type; /* geneve tlv opt type.*/ 648f15f0c38SShiri Kuzin uint8_t length; /* geneve tlv opt length. */ 649f15f0c38SShiri Kuzin uint32_t refcnt; /* geneve tlv object reference counter */ 650f15f0c38SShiri Kuzin }; 651f15f0c38SShiri Kuzin 652f15f0c38SShiri Kuzin 653fa2d01c8SDong Zhou #define MLX5_AGE_EVENT_NEW 1 654fa2d01c8SDong Zhou #define MLX5_AGE_TRIGGER 2 655fa2d01c8SDong Zhou #define MLX5_AGE_SET(age_info, BIT) \ 656fa2d01c8SDong Zhou ((age_info)->flags |= (1 << (BIT))) 657447d4d79SMichael Baum #define MLX5_AGE_UNSET(age_info, BIT) \ 658447d4d79SMichael Baum ((age_info)->flags &= ~(1 << (BIT))) 659fa2d01c8SDong Zhou #define MLX5_AGE_GET(age_info, BIT) \ 660fa2d01c8SDong Zhou ((age_info)->flags & (1 << (BIT))) 661fa2d01c8SDong Zhou #define GET_PORT_AGE_INFO(priv) \ 66291389890SOphir Munk (&((priv)->sh->port[(priv)->dev_port - 1].age_info)) 663d5a7d04cSDekel Peled /* Current time in seconds. */ 664d5a7d04cSDekel Peled #define MLX5_CURR_TIME_SEC (rte_rdtsc() / rte_get_tsc_hz()) 6655382d28cSMatan Azrad 66604a4de75SMichael Baum /* 66704a4de75SMichael Baum * HW steering queue oriented AGE info. 66804a4de75SMichael Baum * It contains an array of rings, one for each HWS queue. 66904a4de75SMichael Baum */ 67004a4de75SMichael Baum struct mlx5_hws_q_age_info { 67104a4de75SMichael Baum uint16_t nb_rings; /* Number of aged-out ring lists. */ 67204a4de75SMichael Baum struct rte_ring *aged_lists[]; /* Aged-out lists. */ 67304a4de75SMichael Baum }; 67404a4de75SMichael Baum 67504a4de75SMichael Baum /* 67604a4de75SMichael Baum * HW steering AGE info. 67704a4de75SMichael Baum * It has a ring list containing all aged out flow rules. 67804a4de75SMichael Baum */ 67904a4de75SMichael Baum struct mlx5_hws_age_info { 68004a4de75SMichael Baum struct rte_ring *aged_list; /* Aged out lists. */ 68104a4de75SMichael Baum }; 68204a4de75SMichael Baum 683fa2d01c8SDong Zhou /* Aging information for per port. */ 684fa2d01c8SDong Zhou struct mlx5_age_info { 685d5a7d04cSDekel Peled uint8_t flags; /* Indicate if is new event or need to be triggered. */ 68604a4de75SMichael Baum union { 68704a4de75SMichael Baum /* SW/FW steering AGE info. */ 68804a4de75SMichael Baum struct { 68904a4de75SMichael Baum struct mlx5_counters aged_counters; 69004a4de75SMichael Baum /* Aged counter list. */ 69104a4de75SMichael Baum struct aso_age_list aged_aso; 69204a4de75SMichael Baum /* Aged ASO actions list. */ 693f935ed4bSDekel Peled rte_spinlock_t aged_sl; /* Aged flow list lock. */ 694fa2d01c8SDong Zhou }; 69504a4de75SMichael Baum struct { 69604a4de75SMichael Baum struct mlx5_indexed_pool *ages_ipool; 69704a4de75SMichael Baum union { 69804a4de75SMichael Baum struct mlx5_hws_age_info hw_age; 69904a4de75SMichael Baum /* HW steering AGE info. */ 70004a4de75SMichael Baum struct mlx5_hws_q_age_info *hw_q_age; 70104a4de75SMichael Baum /* HW steering queue oriented AGE info. */ 70204a4de75SMichael Baum }; 70304a4de75SMichael Baum }; 70404a4de75SMichael Baum }; 70504a4de75SMichael Baum }; 7065af61440SMatan Azrad 70717e19bc4SViacheslav Ovsiienko /* Per port data of shared IB device. */ 70891389890SOphir Munk struct mlx5_dev_shared_port { 70917e19bc4SViacheslav Ovsiienko uint32_t ih_port_id; 71023242063SMatan Azrad uint32_t devx_ih_port_id; 71117f95513SDmitry Kozlyuk uint32_t nl_ih_port_id; 71217e19bc4SViacheslav Ovsiienko /* 71317e19bc4SViacheslav Ovsiienko * Interrupt handler port_id. Used by shared interrupt 71417e19bc4SViacheslav Ovsiienko * handler to find the corresponding rte_eth device 71517e19bc4SViacheslav Ovsiienko * by IB port index. If value is equal or greater 71617e19bc4SViacheslav Ovsiienko * RTE_MAX_ETHPORTS it means there is no subhandler 71717e19bc4SViacheslav Ovsiienko * installed for specified IB port index. 71817e19bc4SViacheslav Ovsiienko */ 719fa2d01c8SDong Zhou struct mlx5_age_info age_info; 720fa2d01c8SDong Zhou /* Aging information for per port. */ 72117e19bc4SViacheslav Ovsiienko }; 72217e19bc4SViacheslav Ovsiienko 723afb4aa4fSLi Zhang /* 724afb4aa4fSLi Zhang * Max number of actions per DV flow. 725afb4aa4fSLi Zhang * See CREATE_FLOW_MAX_FLOW_ACTIONS_SUPPORTED 726afb4aa4fSLi Zhang * in rdma-core file providers/mlx5/verbs.c. 727afb4aa4fSLi Zhang */ 728afb4aa4fSLi Zhang #define MLX5_DV_MAX_NUMBER_OF_ACTIONS 8 729afb4aa4fSLi Zhang 730e6100c7bSLi Zhang /* ASO flow meter structures */ 731e6100c7bSLi Zhang /* Modify this value if enum rte_mtr_color changes. */ 732e6100c7bSLi Zhang #define RTE_MTR_DROPPED RTE_COLORS 733363db9b0SBing Zhao /* Yellow is now supported. */ 734363db9b0SBing Zhao #define MLX5_MTR_RTE_COLORS (RTE_COLOR_YELLOW + 1) 735afb4aa4fSLi Zhang /* table_id 22 bits in mlx5_flow_tbl_key so limit policy number. */ 736afb4aa4fSLi Zhang #define MLX5_MAX_SUB_POLICY_TBL_NUM 0x3FFFFF 737afb4aa4fSLi Zhang #define MLX5_INVALID_POLICY_ID UINT32_MAX 738afb4aa4fSLi Zhang /* Suffix table_id on MLX5_FLOW_TABLE_LEVEL_METER. */ 739afb4aa4fSLi Zhang #define MLX5_MTR_TABLE_ID_SUFFIX 1 740afb4aa4fSLi Zhang /* Drop table_id on MLX5_FLOW_TABLE_LEVEL_METER. */ 741afb4aa4fSLi Zhang #define MLX5_MTR_TABLE_ID_DROP 2 742363db9b0SBing Zhao /* Priority of the meter policy matcher. */ 743363db9b0SBing Zhao #define MLX5_MTR_POLICY_MATCHER_PRIO 0 7440888c011SRongwei Liu /* Green & yellow color valid for now. */ 7450888c011SRongwei Liu #define MLX5_MTR_POLICY_MODE_ALL 0 7464b7bf3ffSBing Zhao /* Default policy. */ 7474b7bf3ffSBing Zhao #define MLX5_MTR_POLICY_MODE_DEF 1 7484b7bf3ffSBing Zhao /* Only green color valid. */ 7494b7bf3ffSBing Zhao #define MLX5_MTR_POLICY_MODE_OG 2 7504b7bf3ffSBing Zhao /* Only yellow color valid. */ 7514b7bf3ffSBing Zhao #define MLX5_MTR_POLICY_MODE_OY 3 752afb4aa4fSLi Zhang 753afb4aa4fSLi Zhang enum mlx5_meter_domain { 754afb4aa4fSLi Zhang MLX5_MTR_DOMAIN_INGRESS, 755afb4aa4fSLi Zhang MLX5_MTR_DOMAIN_EGRESS, 756afb4aa4fSLi Zhang MLX5_MTR_DOMAIN_TRANSFER, 757afb4aa4fSLi Zhang MLX5_MTR_DOMAIN_MAX, 758afb4aa4fSLi Zhang }; 759afb4aa4fSLi Zhang #define MLX5_MTR_DOMAIN_INGRESS_BIT (1 << MLX5_MTR_DOMAIN_INGRESS) 760afb4aa4fSLi Zhang #define MLX5_MTR_DOMAIN_EGRESS_BIT (1 << MLX5_MTR_DOMAIN_EGRESS) 761afb4aa4fSLi Zhang #define MLX5_MTR_DOMAIN_TRANSFER_BIT (1 << MLX5_MTR_DOMAIN_TRANSFER) 762afb4aa4fSLi Zhang #define MLX5_MTR_ALL_DOMAIN_BIT (MLX5_MTR_DOMAIN_INGRESS_BIT | \ 763afb4aa4fSLi Zhang MLX5_MTR_DOMAIN_EGRESS_BIT | \ 764afb4aa4fSLi Zhang MLX5_MTR_DOMAIN_TRANSFER_BIT) 765afb4aa4fSLi Zhang 7668e5c9feaSShun Hao /* The color tag rule structure. */ 7678e5c9feaSShun Hao struct mlx5_sub_policy_color_rule { 7688e5c9feaSShun Hao void *rule; 7698e5c9feaSShun Hao /* The color rule. */ 7708e5c9feaSShun Hao struct mlx5_flow_dv_matcher *matcher; 7718e5c9feaSShun Hao /* The color matcher. */ 7728e5c9feaSShun Hao TAILQ_ENTRY(mlx5_sub_policy_color_rule) next_port; 7738e5c9feaSShun Hao /**< Pointer to the next color rule structure. */ 7748e5c9feaSShun Hao int32_t src_port; 7758e5c9feaSShun Hao /* On which src port this rule applied. */ 7768e5c9feaSShun Hao }; 7778e5c9feaSShun Hao 7788e5c9feaSShun Hao TAILQ_HEAD(mlx5_sub_policy_color_rules, mlx5_sub_policy_color_rule); 7798e5c9feaSShun Hao 780afb4aa4fSLi Zhang /* 781afb4aa4fSLi Zhang * Meter sub-policy structure. 782afb4aa4fSLi Zhang * Each RSS TIR in meter policy need its own sub-policy resource. 783afb4aa4fSLi Zhang */ 784afb4aa4fSLi Zhang struct mlx5_flow_meter_sub_policy { 785afb4aa4fSLi Zhang uint32_t main_policy_id:1; 786afb4aa4fSLi Zhang /* Main policy id is same as this sub_policy id. */ 787afb4aa4fSLi Zhang uint32_t idx:31; 788afb4aa4fSLi Zhang /* Index to sub_policy ipool entity. */ 789afb4aa4fSLi Zhang void *main_policy; 790afb4aa4fSLi Zhang /* Point to struct mlx5_flow_meter_policy. */ 791afb4aa4fSLi Zhang struct mlx5_flow_tbl_resource *tbl_rsc; 792afb4aa4fSLi Zhang /* The sub-policy table resource. */ 793afb4aa4fSLi Zhang uint32_t rix_hrxq[MLX5_MTR_RTE_COLORS]; 794afb4aa4fSLi Zhang /* Index to TIR resource. */ 795afb4aa4fSLi Zhang struct mlx5_flow_tbl_resource *jump_tbl[MLX5_MTR_RTE_COLORS]; 796afb4aa4fSLi Zhang /* Meter jump/drop table. */ 7978e5c9feaSShun Hao struct mlx5_sub_policy_color_rules color_rules[RTE_COLORS]; 7988e5c9feaSShun Hao /* List for the color rules. */ 799afb4aa4fSLi Zhang }; 800afb4aa4fSLi Zhang 801afb4aa4fSLi Zhang struct mlx5_meter_policy_acts { 802afb4aa4fSLi Zhang uint8_t actions_n; 803afb4aa4fSLi Zhang /* Number of actions. */ 804afb4aa4fSLi Zhang void *dv_actions[MLX5_DV_MAX_NUMBER_OF_ACTIONS]; 805afb4aa4fSLi Zhang /* Action list. */ 806afb4aa4fSLi Zhang }; 807afb4aa4fSLi Zhang 808afb4aa4fSLi Zhang struct mlx5_meter_policy_action_container { 809afb4aa4fSLi Zhang uint32_t rix_mark; 810afb4aa4fSLi Zhang /* Index to the mark action. */ 811afb4aa4fSLi Zhang struct mlx5_flow_dv_modify_hdr_resource *modify_hdr; 812afb4aa4fSLi Zhang /* Pointer to modify header resource in cache. */ 813afb4aa4fSLi Zhang uint8_t fate_action; 814afb4aa4fSLi Zhang /* Fate action type. */ 815afb4aa4fSLi Zhang union { 816afb4aa4fSLi Zhang struct rte_flow_action *rss; 817afb4aa4fSLi Zhang /* Rss action configuration. */ 818afb4aa4fSLi Zhang uint32_t rix_port_id_action; 819afb4aa4fSLi Zhang /* Index to port ID action resource. */ 820afb4aa4fSLi Zhang void *dr_jump_action[MLX5_MTR_DOMAIN_MAX]; 821afb4aa4fSLi Zhang /* Jump/drop action per color. */ 822ec962badSLi Zhang uint16_t queue; 823ec962badSLi Zhang /* Queue action configuration. */ 82450cc92ddSShun Hao struct { 82550cc92ddSShun Hao uint32_t next_mtr_id; 82650cc92ddSShun Hao /* The next meter id. */ 82750cc92ddSShun Hao void *next_sub_policy; 82850cc92ddSShun Hao /* Next meter's sub-policy. */ 82950cc92ddSShun Hao }; 830afb4aa4fSLi Zhang }; 831afb4aa4fSLi Zhang }; 832afb4aa4fSLi Zhang 833afb4aa4fSLi Zhang /* Flow meter policy parameter structure. */ 834afb4aa4fSLi Zhang struct mlx5_flow_meter_policy { 83548fbc1beSShun Hao struct rte_eth_dev *dev; 83648fbc1beSShun Hao /* The port dev on which policy is created. */ 837afb4aa4fSLi Zhang uint32_t is_rss:1; 838afb4aa4fSLi Zhang /* Is RSS policy table. */ 839afb4aa4fSLi Zhang uint32_t ingress:1; 840afb4aa4fSLi Zhang /* Rule applies to ingress domain. */ 841afb4aa4fSLi Zhang uint32_t egress:1; 842afb4aa4fSLi Zhang /* Rule applies to egress domain. */ 843afb4aa4fSLi Zhang uint32_t transfer:1; 844afb4aa4fSLi Zhang /* Rule applies to transfer domain. */ 845ec962badSLi Zhang uint32_t is_queue:1; 846ec962badSLi Zhang /* Is queue action in policy table. */ 84750cc92ddSShun Hao uint32_t is_hierarchy:1; 84850cc92ddSShun Hao /* Is meter action in policy table. */ 849ca7e6051SShun Hao uint32_t hierarchy_drop_cnt:1; 850ca7e6051SShun Hao /* Is any meter in hierarchy contains drop_cnt. */ 85124865366SAlexander Kozyrev uint32_t skip_r:1; 85224865366SAlexander Kozyrev /* If red color policy is skipped. */ 8534d648fadSBing Zhao uint32_t skip_y:1; 8544d648fadSBing Zhao /* If yellow color policy is skipped. */ 8554d648fadSBing Zhao uint32_t skip_g:1; 8564d648fadSBing Zhao /* If green color policy is skipped. */ 8579267617bSShun Hao uint32_t mark:1; 8589267617bSShun Hao /* If policy contains mark action. */ 85924865366SAlexander Kozyrev uint32_t initialized:1; 86024865366SAlexander Kozyrev /* Initialized. */ 86124865366SAlexander Kozyrev uint16_t group; 86224865366SAlexander Kozyrev /* The group. */ 863afb4aa4fSLi Zhang rte_spinlock_t sl; 864afb4aa4fSLi Zhang uint32_t ref_cnt; 865afb4aa4fSLi Zhang /* Use count. */ 86624865366SAlexander Kozyrev struct rte_flow_pattern_template *hws_item_templ; 86724865366SAlexander Kozyrev /* Hardware steering item templates. */ 86824865366SAlexander Kozyrev struct rte_flow_actions_template *hws_act_templ[MLX5_MTR_DOMAIN_MAX]; 86924865366SAlexander Kozyrev /* Hardware steering action templates. */ 87024865366SAlexander Kozyrev struct rte_flow_template_table *hws_flow_table[MLX5_MTR_DOMAIN_MAX]; 87124865366SAlexander Kozyrev /* Hardware steering tables. */ 87224865366SAlexander Kozyrev struct rte_flow *hws_flow_rule[MLX5_MTR_DOMAIN_MAX][RTE_COLORS]; 87324865366SAlexander Kozyrev /* Hardware steering rules. */ 874afb4aa4fSLi Zhang struct mlx5_meter_policy_action_container act_cnt[MLX5_MTR_RTE_COLORS]; 875afb4aa4fSLi Zhang /* Policy actions container. */ 876afb4aa4fSLi Zhang void *dr_drop_action[MLX5_MTR_DOMAIN_MAX]; 877afb4aa4fSLi Zhang /* drop action for red color. */ 878afb4aa4fSLi Zhang uint16_t sub_policy_num; 879afb4aa4fSLi Zhang /* Count sub policy tables, 3 bits per domain. */ 880afb4aa4fSLi Zhang struct mlx5_flow_meter_sub_policy **sub_policys[MLX5_MTR_DOMAIN_MAX]; 881afb4aa4fSLi Zhang /* Sub policy table array must be the end of struct. */ 882afb4aa4fSLi Zhang }; 883afb4aa4fSLi Zhang 884afb4aa4fSLi Zhang /* The maximum sub policy is relate to struct mlx5_rss_hash_fields[]. */ 885afb4aa4fSLi Zhang #define MLX5_MTR_RSS_MAX_SUB_POLICY 7 886afb4aa4fSLi Zhang #define MLX5_MTR_SUB_POLICY_NUM_SHIFT 3 887afb4aa4fSLi Zhang #define MLX5_MTR_SUB_POLICY_NUM_MASK 0x7 888afb4aa4fSLi Zhang #define MLX5_MTRS_DEFAULT_RULE_PRIORITY 0xFFFF 88950cc92ddSShun Hao #define MLX5_MTR_CHAIN_MAX_NUM 8 890afb4aa4fSLi Zhang 891afb4aa4fSLi Zhang /* Flow meter default policy parameter structure. 892afb4aa4fSLi Zhang * Policy index 0 is reserved by default policy table. 893afb4aa4fSLi Zhang * Action per color as below: 894afb4aa4fSLi Zhang * green - do nothing, yellow - do nothing, red - drop 895afb4aa4fSLi Zhang */ 896afb4aa4fSLi Zhang struct mlx5_flow_meter_def_policy { 897afb4aa4fSLi Zhang struct mlx5_flow_meter_sub_policy sub_policy; 898afb4aa4fSLi Zhang /* Policy rules jump to other tables. */ 899afb4aa4fSLi Zhang void *dr_jump_action[RTE_COLORS]; 900afb4aa4fSLi Zhang /* Jump action per color. */ 901afb4aa4fSLi Zhang }; 902e6100c7bSLi Zhang 903e6100c7bSLi Zhang /* Meter parameter structure. */ 904e6100c7bSLi Zhang struct mlx5_flow_meter_info { 90544432018SLi Zhang uint32_t meter_id; 90644432018SLi Zhang /**< Meter id. */ 90744432018SLi Zhang uint32_t policy_id; 90844432018SLi Zhang /* Policy id, the first sub_policy idx. */ 909e6100c7bSLi Zhang struct mlx5_flow_meter_profile *profile; 910e6100c7bSLi Zhang /**< Meter profile parameters. */ 911e6100c7bSLi Zhang rte_spinlock_t sl; /**< Meter action spinlock. */ 912e6100c7bSLi Zhang /** Set of stats counters to be enabled. 913e6100c7bSLi Zhang * @see enum rte_mtr_stats_type 914e6100c7bSLi Zhang */ 915e6100c7bSLi Zhang uint32_t bytes_dropped:1; 916e6100c7bSLi Zhang /** Set bytes dropped stats to be enabled. */ 917e6100c7bSLi Zhang uint32_t pkts_dropped:1; 918e6100c7bSLi Zhang /** Set packets dropped stats to be enabled. */ 919e6100c7bSLi Zhang uint32_t active_state:1; 920e6100c7bSLi Zhang /**< Meter hw active state. */ 921e6100c7bSLi Zhang uint32_t shared:1; 922e6100c7bSLi Zhang /**< Meter shared or not. */ 923e6100c7bSLi Zhang uint32_t is_enable:1; 924e6100c7bSLi Zhang /**< Meter disable/enable state. */ 925e6100c7bSLi Zhang uint32_t ingress:1; 926e6100c7bSLi Zhang /**< Rule applies to egress traffic. */ 927e6100c7bSLi Zhang uint32_t egress:1; 928e6100c7bSLi Zhang /** 929e6100c7bSLi Zhang * Instead of simply matching the properties of traffic as it would 930e6100c7bSLi Zhang * appear on a given DPDK port ID, enabling this attribute transfers 931e6100c7bSLi Zhang * a flow rule to the lowest possible level of any device endpoints 932e6100c7bSLi Zhang * found in the pattern. 933e6100c7bSLi Zhang * 934e6100c7bSLi Zhang * When supported, this effectively enables an application to 935e6100c7bSLi Zhang * re-route traffic not necessarily intended for it (e.g. coming 936e6100c7bSLi Zhang * from or addressed to different physical ports, VFs or 937e6100c7bSLi Zhang * applications) at the device level. 938e6100c7bSLi Zhang * 939e6100c7bSLi Zhang * It complements the behavior of some pattern items such as 9405e3779b7SIvan Malov * RTE_FLOW_ITEM_TYPE_REPRESENTED_PORT and is meaningless without them. 941e6100c7bSLi Zhang * 942e6100c7bSLi Zhang * When transferring flow rules, ingress and egress attributes keep 943e6100c7bSLi Zhang * their original meaning, as if processing traffic emitted or 944e6100c7bSLi Zhang * received by the application. 945e6100c7bSLi Zhang */ 946e6100c7bSLi Zhang uint32_t transfer:1; 94744432018SLi Zhang uint32_t def_policy:1; 94824865366SAlexander Kozyrev uint32_t initialized:1; 94944432018SLi Zhang /* Meter points to default policy. */ 9506b838de3SShun Hao uint32_t color_aware:1; 9516b838de3SShun Hao /* Meter is color aware mode. */ 95244432018SLi Zhang void *drop_rule[MLX5_MTR_DOMAIN_MAX]; 95344432018SLi Zhang /* Meter drop rule in drop table. */ 9545f0d54f3SLi Zhang uint32_t drop_cnt; 9555f0d54f3SLi Zhang /**< Color counter for drop. */ 956e6100c7bSLi Zhang uint32_t ref_cnt; 957e6100c7bSLi Zhang /**< Use count. */ 958e6100c7bSLi Zhang struct mlx5_indexed_pool *flow_ipool; 959e6100c7bSLi Zhang /**< Index pool for flow id. */ 960bf62fb76SShun Hao void *meter_action_g; 961c99b4f8bSLi Zhang /**< Flow meter action. */ 962bf62fb76SShun Hao void *meter_action_y; 963bf62fb76SShun Hao /**< Flow meter action for yellow init_color. */ 96424865366SAlexander Kozyrev uint32_t meter_offset; 96524865366SAlexander Kozyrev /**< Flow meter offset. */ 96624865366SAlexander Kozyrev uint16_t group; 96724865366SAlexander Kozyrev /**< Flow meter group. */ 968e6100c7bSLi Zhang }; 969e6100c7bSLi Zhang 97044432018SLi Zhang /* PPS(packets per second) map to BPS(Bytes per second). 97144432018SLi Zhang * HW treat packet as 128bytes in PPS mode 97244432018SLi Zhang */ 97344432018SLi Zhang #define MLX5_MTRS_PPS_MAP_BPS_SHIFT 7 97444432018SLi Zhang 975e6100c7bSLi Zhang /* RFC2697 parameter structure. */ 976e6100c7bSLi Zhang struct mlx5_flow_meter_srtcm_rfc2697_prm { 977e6100c7bSLi Zhang rte_be32_t cbs_cir; 978e6100c7bSLi Zhang /* 979e6100c7bSLi Zhang * bit 24-28: cbs_exponent, bit 16-23 cbs_mantissa, 980e6100c7bSLi Zhang * bit 8-12: cir_exponent, bit 0-7 cir_mantissa. 981e6100c7bSLi Zhang */ 982e6100c7bSLi Zhang rte_be32_t ebs_eir; 983e6100c7bSLi Zhang /* 984e6100c7bSLi Zhang * bit 24-28: ebs_exponent, bit 16-23 ebs_mantissa, 985e6100c7bSLi Zhang * bit 8-12: eir_exponent, bit 0-7 eir_mantissa. 986e6100c7bSLi Zhang */ 987e6100c7bSLi Zhang }; 988e6100c7bSLi Zhang 989e6100c7bSLi Zhang /* Flow meter profile structure. */ 990e6100c7bSLi Zhang struct mlx5_flow_meter_profile { 991e6100c7bSLi Zhang TAILQ_ENTRY(mlx5_flow_meter_profile) next; 992e6100c7bSLi Zhang /**< Pointer to the next flow meter structure. */ 993e6100c7bSLi Zhang uint32_t id; /**< Profile id. */ 994e6100c7bSLi Zhang struct rte_mtr_meter_profile profile; /**< Profile detail. */ 995e6100c7bSLi Zhang union { 996e6100c7bSLi Zhang struct mlx5_flow_meter_srtcm_rfc2697_prm srtcm_prm; 997e6100c7bSLi Zhang /**< srtcm_rfc2697 struct. */ 998e6100c7bSLi Zhang }; 999e6100c7bSLi Zhang uint32_t ref_cnt; /**< Use count. */ 10004d648fadSBing Zhao uint32_t g_support:1; /**< If G color will be generated. */ 10014d648fadSBing Zhao uint32_t y_support:1; /**< If Y color will be generated. */ 100224865366SAlexander Kozyrev uint32_t initialized:1; /**< Initialized. */ 1003e6100c7bSLi Zhang }; 1004e6100c7bSLi Zhang 1005e6100c7bSLi Zhang /* 2 meters in each ASO cache line */ 1006e6100c7bSLi Zhang #define MLX5_MTRS_CONTAINER_RESIZE 64 1007e6100c7bSLi Zhang /* 1008e6100c7bSLi Zhang * The pool index and offset of meter in the pool array makes up the 1009e6100c7bSLi Zhang * meter index. In case the meter is from pool 0 and offset 0, it 1010e6100c7bSLi Zhang * should plus 1 to avoid index 0, since 0 means invalid meter index 1011e6100c7bSLi Zhang * currently. 1012e6100c7bSLi Zhang */ 1013e6100c7bSLi Zhang #define MLX5_MAKE_MTR_IDX(pi, offset) \ 1014e6100c7bSLi Zhang ((pi) * MLX5_ASO_MTRS_PER_POOL + (offset) + 1) 1015e6100c7bSLi Zhang 1016e6100c7bSLi Zhang /*aso flow meter state*/ 1017e6100c7bSLi Zhang enum mlx5_aso_mtr_state { 1018e6100c7bSLi Zhang ASO_METER_FREE, /* In free list. */ 1019e6100c7bSLi Zhang ASO_METER_WAIT, /* ACCESS_ASO WQE in progress. */ 1020478ba4bbSSuanming Mou ASO_METER_WAIT_ASYNC, /* CQE will be handled by async pull. */ 1021e6100c7bSLi Zhang ASO_METER_READY, /* CQE received. */ 1022e6100c7bSLi Zhang }; 1023e6100c7bSLi Zhang 102424865366SAlexander Kozyrev /*aso flow meter type*/ 102524865366SAlexander Kozyrev enum mlx5_aso_mtr_type { 102624865366SAlexander Kozyrev ASO_METER_INDIRECT, 102724865366SAlexander Kozyrev ASO_METER_DIRECT, 102824865366SAlexander Kozyrev }; 102924865366SAlexander Kozyrev 1030e6100c7bSLi Zhang /* Generic aso_flow_meter information. */ 1031e6100c7bSLi Zhang struct mlx5_aso_mtr { 103248fbb0e9SAlexander Kozyrev union { 1033e6100c7bSLi Zhang LIST_ENTRY(mlx5_aso_mtr) next; 103448fbb0e9SAlexander Kozyrev struct mlx5_aso_mtr_pool *pool; 103548fbb0e9SAlexander Kozyrev }; 103624865366SAlexander Kozyrev enum mlx5_aso_mtr_type type; 1037e6100c7bSLi Zhang struct mlx5_flow_meter_info fm; 1038e6100c7bSLi Zhang /**< Pointer to the next aso flow meter structure. */ 1039e6100c7bSLi Zhang uint8_t state; /**< ASO flow meter state. */ 104024865366SAlexander Kozyrev uint32_t offset; 104148fbb0e9SAlexander Kozyrev enum rte_color init_color; 1042e6100c7bSLi Zhang }; 1043e6100c7bSLi Zhang 1044e6100c7bSLi Zhang /* Generic aso_flow_meter pool structure. */ 1045e6100c7bSLi Zhang struct mlx5_aso_mtr_pool { 1046e6100c7bSLi Zhang struct mlx5_aso_mtr mtrs[MLX5_ASO_MTRS_PER_POOL]; 1047e6100c7bSLi Zhang /*Must be the first in pool*/ 1048e6100c7bSLi Zhang struct mlx5_devx_obj *devx_obj; 1049e6100c7bSLi Zhang /* The devx object of the minimum aso flow meter ID. */ 105048fbb0e9SAlexander Kozyrev struct mlx5dr_action *action; /* HWS action. */ 105148fbb0e9SAlexander Kozyrev struct mlx5_indexed_pool *idx_pool; /* HWS index pool. */ 1052e6100c7bSLi Zhang uint32_t index; /* Pool index in management structure. */ 105348fbb0e9SAlexander Kozyrev uint32_t nb_sq; /* Number of ASO SQ. */ 105448fbb0e9SAlexander Kozyrev struct mlx5_aso_sq *sq; /* ASO SQs. */ 1055e6100c7bSLi Zhang }; 1056e6100c7bSLi Zhang 1057e6100c7bSLi Zhang LIST_HEAD(aso_meter_list, mlx5_aso_mtr); 1058e6100c7bSLi Zhang /* Pools management structure for ASO flow meter pools. */ 1059e6100c7bSLi Zhang struct mlx5_aso_mtr_pools_mng { 1060e6100c7bSLi Zhang volatile uint16_t n_valid; /* Number of valid pools. */ 1061e6100c7bSLi Zhang uint16_t n; /* Number of pools. */ 1062e6100c7bSLi Zhang rte_spinlock_t mtrsl; /* The ASO flow meter free list lock. */ 10637797b0feSJiawei Wang rte_rwlock_t resize_mtrwl; /* Lock for resize objects. */ 1064e6100c7bSLi Zhang struct aso_meter_list meters; /* Free ASO flow meter list. */ 1065e6100c7bSLi Zhang struct mlx5_aso_sq sq; /*SQ using by ASO flow meter. */ 1066e6100c7bSLi Zhang struct mlx5_aso_mtr_pool **pools; /* ASO flow meter pool array. */ 1067e6100c7bSLi Zhang }; 1068e6100c7bSLi Zhang 106924865366SAlexander Kozyrev /* Bulk management structure for ASO flow meter. */ 107024865366SAlexander Kozyrev struct mlx5_mtr_bulk { 107124865366SAlexander Kozyrev uint32_t size; /* Number of ASO objects. */ 107224865366SAlexander Kozyrev struct mlx5dr_action *action; /* HWS action */ 107324865366SAlexander Kozyrev struct mlx5_devx_obj *devx_obj; /* DEVX object. */ 107424865366SAlexander Kozyrev struct mlx5_aso_mtr *aso; /* Array of ASO objects. */ 107524865366SAlexander Kozyrev }; 107624865366SAlexander Kozyrev 1077afb4aa4fSLi Zhang /* Meter management structure for global flow meter resource. */ 1078afb4aa4fSLi Zhang struct mlx5_flow_mtr_mng { 1079afb4aa4fSLi Zhang struct mlx5_aso_mtr_pools_mng pools_mng; 1080afb4aa4fSLi Zhang /* Pools management structure for ASO flow meter pools. */ 1081afb4aa4fSLi Zhang struct mlx5_flow_meter_def_policy *def_policy[MLX5_MTR_DOMAIN_MAX]; 1082afb4aa4fSLi Zhang /* Default policy table. */ 1083afb4aa4fSLi Zhang uint32_t def_policy_id; 1084afb4aa4fSLi Zhang /* Default policy id. */ 1085afb4aa4fSLi Zhang uint32_t def_policy_ref_cnt; 1086afb4aa4fSLi Zhang /** def_policy meter use count. */ 1087afb4aa4fSLi Zhang struct mlx5_flow_tbl_resource *drop_tbl[MLX5_MTR_DOMAIN_MAX]; 1088afb4aa4fSLi Zhang /* Meter drop table. */ 108944432018SLi Zhang struct mlx5_flow_dv_matcher * 109044432018SLi Zhang drop_matcher[MLX5_MTR_DOMAIN_MAX][MLX5_REG_BITS]; 1091afb4aa4fSLi Zhang /* Matcher meter in drop table. */ 1092afb4aa4fSLi Zhang struct mlx5_flow_dv_matcher *def_matcher[MLX5_MTR_DOMAIN_MAX]; 1093afb4aa4fSLi Zhang /* Default matcher in drop table. */ 1094afb4aa4fSLi Zhang void *def_rule[MLX5_MTR_DOMAIN_MAX]; 1095afb4aa4fSLi Zhang /* Default rule in drop table. */ 109644432018SLi Zhang uint8_t max_mtr_bits; 109744432018SLi Zhang /* Indicate how many bits are used by meter id at the most. */ 109844432018SLi Zhang uint8_t max_mtr_flow_bits; 109944432018SLi Zhang /* Indicate how many bits are used by meter flow id at the most. */ 1100afb4aa4fSLi Zhang }; 1101afb4aa4fSLi Zhang 1102860897d2SBing Zhao /* Table key of the hash organization. */ 1103860897d2SBing Zhao union mlx5_flow_tbl_key { 1104860897d2SBing Zhao struct { 1105860897d2SBing Zhao /* Table ID should be at the lowest address. */ 11062d2cef5dSLi Zhang uint32_t level; /**< Level of the table. */ 11072d2cef5dSLi Zhang uint32_t id:22; /**< ID of the table. */ 11082d2cef5dSLi Zhang uint32_t dummy:1; /**< Dummy table for DV API. */ 11092d2cef5dSLi Zhang uint32_t is_fdb:1; /**< 1 - FDB, 0 - NIC TX/RX. */ 11102d2cef5dSLi Zhang uint32_t is_egress:1; /**< 1 - egress, 0 - ingress. */ 11112d2cef5dSLi Zhang uint32_t reserved:7; /**< must be zero for comparison. */ 1112860897d2SBing Zhao }; 1113860897d2SBing Zhao uint64_t v64; /**< full 64bits value of key */ 1114860897d2SBing Zhao }; 1115860897d2SBing Zhao 111679e35d0dSViacheslav Ovsiienko /* Table structure. */ 111779e35d0dSViacheslav Ovsiienko struct mlx5_flow_tbl_resource { 111879e35d0dSViacheslav Ovsiienko void *obj; /**< Pointer to DR table object. */ 111979e35d0dSViacheslav Ovsiienko }; 112079e35d0dSViacheslav Ovsiienko 1121b67b4ecbSDekel Peled #define MLX5_MAX_TABLES UINT16_MAX 11223c84f34eSOri Kam #define MLX5_HAIRPIN_TX_TABLE (UINT16_MAX - 1) 11235e61bcddSViacheslav Ovsiienko /* Reserve the last two tables for metadata register copy. */ 11245e61bcddSViacheslav Ovsiienko #define MLX5_FLOW_MREG_ACT_TABLE_GROUP (MLX5_MAX_TABLES - 1) 1125dd3c774fSViacheslav Ovsiienko #define MLX5_FLOW_MREG_CP_TABLE_GROUP (MLX5_MAX_TABLES - 2) 1126dd3c774fSViacheslav Ovsiienko /* Tables for metering splits should be added here. */ 1127afb4aa4fSLi Zhang #define MLX5_FLOW_TABLE_LEVEL_METER (MLX5_MAX_TABLES - 3) 1128afb4aa4fSLi Zhang #define MLX5_FLOW_TABLE_LEVEL_POLICY (MLX5_MAX_TABLES - 4) 1129afb4aa4fSLi Zhang #define MLX5_MAX_TABLES_EXTERNAL MLX5_FLOW_TABLE_LEVEL_POLICY 113024865366SAlexander Kozyrev #define MLX5_FLOW_TABLE_HWS_POLICY (MLX5_MAX_TABLES - 10) 1131b67b4ecbSDekel Peled #define MLX5_MAX_TABLES_FDB UINT16_MAX 1132b4c0ddbfSJiawei Wang #define MLX5_FLOW_TABLE_FACTOR 10 113379e35d0dSViacheslav Ovsiienko 1134d85c7b5eSOri Kam /* ID generation structure. */ 1135d85c7b5eSOri Kam struct mlx5_flow_id_pool { 1136d85c7b5eSOri Kam uint32_t *free_arr; /**< Pointer to the a array of free values. */ 1137d85c7b5eSOri Kam uint32_t base_index; 1138d85c7b5eSOri Kam /**< The next index that can be used without any free elements. */ 1139d85c7b5eSOri Kam uint32_t *curr; /**< Pointer to the index to pop. */ 11407be78d02SJosh Soref uint32_t *last; /**< Pointer to the last element in the empty array. */ 114130a3687dSSuanming Mou uint32_t max_id; /**< Maximum id can be allocated from the pool. */ 1142d85c7b5eSOri Kam }; 1143d85c7b5eSOri Kam 1144d133f4cdSViacheslav Ovsiienko /* Tx pacing queue structure - for Clock and Rearm queues. */ 1145d133f4cdSViacheslav Ovsiienko struct mlx5_txpp_wq { 1146d133f4cdSViacheslav Ovsiienko /* Completion Queue related data.*/ 1147a7787bb0SMichael Baum struct mlx5_devx_cq cq_obj; 1148d133f4cdSViacheslav Ovsiienko uint32_t cq_ci:24; 1149d133f4cdSViacheslav Ovsiienko uint32_t arm_sn:2; 1150d133f4cdSViacheslav Ovsiienko /* Send Queue related data.*/ 115171011bd5SMichael Baum struct mlx5_devx_sq sq_obj; 1152d133f4cdSViacheslav Ovsiienko uint16_t sq_size; /* Number of WQEs in the queue. */ 1153d133f4cdSViacheslav Ovsiienko uint16_t sq_ci; /* Next WQE to execute. */ 1154d133f4cdSViacheslav Ovsiienko }; 1155d133f4cdSViacheslav Ovsiienko 115677522be0SViacheslav Ovsiienko /* Tx packet pacing internal timestamp. */ 115777522be0SViacheslav Ovsiienko struct mlx5_txpp_ts { 115841c2bb63SViacheslav Ovsiienko uint64_t ci_ts; 115941c2bb63SViacheslav Ovsiienko uint64_t ts; 116077522be0SViacheslav Ovsiienko }; 116177522be0SViacheslav Ovsiienko 1162d133f4cdSViacheslav Ovsiienko /* Tx packet pacing structure. */ 1163d133f4cdSViacheslav Ovsiienko struct mlx5_dev_txpp { 1164d133f4cdSViacheslav Ovsiienko pthread_mutex_t mutex; /* Pacing create/destroy mutex. */ 1165d133f4cdSViacheslav Ovsiienko uint32_t refcnt; /* Pacing reference counter. */ 1166d133f4cdSViacheslav Ovsiienko uint32_t freq; /* Timestamp frequency, Hz. */ 1167d133f4cdSViacheslav Ovsiienko uint32_t tick; /* Completion tick duration in nanoseconds. */ 1168d133f4cdSViacheslav Ovsiienko uint32_t test; /* Packet pacing test mode. */ 1169d133f4cdSViacheslav Ovsiienko int32_t skew; /* Scheduling skew. */ 1170d61138d4SHarman Kalra struct rte_intr_handle *intr_handle; /* Periodic interrupt. */ 11711f66ac5bSOphir Munk void *echan; /* Event Channel. */ 1172d133f4cdSViacheslav Ovsiienko struct mlx5_txpp_wq clock_queue; /* Clock Queue. */ 1173551c94c8SViacheslav Ovsiienko struct mlx5_txpp_wq rearm_queue; /* Clock Queue. */ 11741f66ac5bSOphir Munk void *pp; /* Packet pacing context. */ 1175aef1e20eSViacheslav Ovsiienko uint16_t pp_id; /* Packet pacing context index. */ 117677522be0SViacheslav Ovsiienko uint16_t ts_n; /* Number of captured timestamps. */ 11777be78d02SJosh Soref uint16_t ts_p; /* Pointer to statistics timestamp. */ 117877522be0SViacheslav Ovsiienko struct mlx5_txpp_ts *tsa; /* Timestamps sliding window stats. */ 117977522be0SViacheslav Ovsiienko struct mlx5_txpp_ts ts; /* Cached completion id/timestamp. */ 118077522be0SViacheslav Ovsiienko uint32_t sync_lost:1; /* ci/timestamp synchronization lost. */ 118177522be0SViacheslav Ovsiienko /* Statistics counters. */ 118241c2bb63SViacheslav Ovsiienko uint64_t err_miss_int; /* Missed service interrupt. */ 118341c2bb63SViacheslav Ovsiienko uint64_t err_rearm_queue; /* Rearm Queue errors. */ 118441c2bb63SViacheslav Ovsiienko uint64_t err_clock_queue; /* Clock Queue errors. */ 118541c2bb63SViacheslav Ovsiienko uint64_t err_ts_past; /* Timestamp in the past. */ 118641c2bb63SViacheslav Ovsiienko uint64_t err_ts_future; /* Timestamp in the distant future. */ 1187d133f4cdSViacheslav Ovsiienko }; 1188d133f4cdSViacheslav Ovsiienko 1189575740d1SViacheslav Ovsiienko /* Sample ID information of eCPRI flex parser structure. */ 1190575740d1SViacheslav Ovsiienko struct mlx5_ecpri_parser_profile { 1191daa38a89SBing Zhao uint32_t num; /* Actual number of samples. */ 1192daa38a89SBing Zhao uint32_t ids[8]; /* Sample IDs for this profile. */ 1193daa38a89SBing Zhao uint8_t offset[8]; /* Bytes offset of each parser. */ 1194daa38a89SBing Zhao void *obj; /* Flex parser node object. */ 1195daa38a89SBing Zhao }; 1196daa38a89SBing Zhao 1197f5f4c482SXueming Li /* Max member ports per bonding device. */ 1198f5f4c482SXueming Li #define MLX5_BOND_MAX_PORTS 2 1199f5f4c482SXueming Li 1200f5f4c482SXueming Li /* Bonding device information. */ 1201f5f4c482SXueming Li struct mlx5_bond_info { 1202f5f4c482SXueming Li int n_port; /* Number of bond member ports. */ 1203f5f4c482SXueming Li uint32_t ifindex; 1204f5f4c482SXueming Li char ifname[MLX5_NAMESIZE + 1]; 1205f5f4c482SXueming Li struct { 1206f5f4c482SXueming Li char ifname[MLX5_NAMESIZE + 1]; 1207f5f4c482SXueming Li uint32_t ifindex; 1208f5f4c482SXueming Li struct rte_pci_addr pci_addr; 1209f5f4c482SXueming Li } ports[MLX5_BOND_MAX_PORTS]; 1210f5f4c482SXueming Li }; 1211f5f4c482SXueming Li 1212ee9e5fadSBing Zhao /* Number of connection tracking objects per pool: must be a power of 2. */ 1213ee9e5fadSBing Zhao #define MLX5_ASO_CT_ACTIONS_PER_POOL 64 1214ee9e5fadSBing Zhao 12152db75e8bSBing Zhao /* Generate incremental and unique CT index from pool and offset. */ 12162db75e8bSBing Zhao #define MLX5_MAKE_CT_IDX(pool, offset) \ 12172db75e8bSBing Zhao ((pool) * MLX5_ASO_CT_ACTIONS_PER_POOL + (offset) + 1) 12182db75e8bSBing Zhao 1219ee9e5fadSBing Zhao /* ASO Conntrack state. */ 1220ee9e5fadSBing Zhao enum mlx5_aso_ct_state { 1221ee9e5fadSBing Zhao ASO_CONNTRACK_FREE, /* Inactive, in the free list. */ 1222ee9e5fadSBing Zhao ASO_CONNTRACK_WAIT, /* WQE sent in the SQ. */ 1223478ba4bbSSuanming Mou ASO_CONNTRACK_WAIT_ASYNC, /* CQE will be handled by async pull. */ 1224ee9e5fadSBing Zhao ASO_CONNTRACK_READY, /* CQE received w/o error. */ 1225ee9e5fadSBing Zhao ASO_CONNTRACK_QUERY, /* WQE for query sent. */ 1226ee9e5fadSBing Zhao ASO_CONNTRACK_MAX, /* Guard. */ 1227ee9e5fadSBing Zhao }; 1228ee9e5fadSBing Zhao 1229ee9e5fadSBing Zhao /* Generic ASO connection tracking structure. */ 1230ee9e5fadSBing Zhao struct mlx5_aso_ct_action { 1231463170a7SSuanming Mou union { 1232478ba4bbSSuanming Mou /* SWS mode struct. */ 1233478ba4bbSSuanming Mou struct { 1234463170a7SSuanming Mou /* Pointer to the next ASO CT. Used only in SWS. */ 1235478ba4bbSSuanming Mou LIST_ENTRY(mlx5_aso_ct_action) next; 1236463170a7SSuanming Mou }; 1237478ba4bbSSuanming Mou /* HWS mode struct. */ 1238478ba4bbSSuanming Mou struct { 1239478ba4bbSSuanming Mou /* Pointer to action pool. Used only in HWS. */ 1240478ba4bbSSuanming Mou struct mlx5_aso_ct_pool *pool; 1241478ba4bbSSuanming Mou }; 1242478ba4bbSSuanming Mou }; 1243478ba4bbSSuanming Mou /* General action object for original dir. */ 1244478ba4bbSSuanming Mou void *dr_action_orig; 1245478ba4bbSSuanming Mou /* General action object for reply dir. */ 1246478ba4bbSSuanming Mou void *dr_action_rply; 1247ee9e5fadSBing Zhao uint32_t refcnt; /* Action used count in device flows. */ 1248ee9e5fadSBing Zhao uint16_t offset; /* Offset of ASO CT in DevX objects bulk. */ 1249ee9e5fadSBing Zhao uint16_t peer; /* The only peer port index could also use this CT. */ 1250ee9e5fadSBing Zhao enum mlx5_aso_ct_state state; /* ASO CT state. */ 1251ee9e5fadSBing Zhao bool is_original; /* The direction of the DR action to be used. */ 1252ee9e5fadSBing Zhao }; 1253ee9e5fadSBing Zhao 1254ebaf1b31SBing Zhao /* CT action object state update. */ 1255ebaf1b31SBing Zhao #define MLX5_ASO_CT_UPDATE_STATE(c, s) \ 1256ebaf1b31SBing Zhao __atomic_store_n(&((c)->state), (s), __ATOMIC_RELAXED) 1257ebaf1b31SBing Zhao 1258463170a7SSuanming Mou #ifdef PEDANTIC 1259463170a7SSuanming Mou #pragma GCC diagnostic ignored "-Wpedantic" 1260463170a7SSuanming Mou #endif 1261463170a7SSuanming Mou 1262ee9e5fadSBing Zhao /* ASO connection tracking software pool definition. */ 1263ee9e5fadSBing Zhao struct mlx5_aso_ct_pool { 1264ee9e5fadSBing Zhao uint16_t index; /* Pool index in pools array. */ 1265463170a7SSuanming Mou /* Free ASO CT index in the pool. Used by HWS. */ 1266463170a7SSuanming Mou struct mlx5_indexed_pool *cts; 1267ee9e5fadSBing Zhao struct mlx5_devx_obj *devx_obj; 1268463170a7SSuanming Mou union { 1269463170a7SSuanming Mou void *dummy_action; 1270463170a7SSuanming Mou /* Dummy action to increase the reference count in the driver. */ 1271463170a7SSuanming Mou struct mlx5dr_action *dr_action; 1272463170a7SSuanming Mou /* HWS action. */ 1273463170a7SSuanming Mou }; 1274463170a7SSuanming Mou struct mlx5_aso_sq *sq; /* Async ASO SQ. */ 1275463170a7SSuanming Mou struct mlx5_aso_sq *shared_sq; /* Shared ASO SQ. */ 1276463170a7SSuanming Mou struct mlx5_aso_ct_action actions[0]; 1277ee9e5fadSBing Zhao /* CT action structures bulk. */ 1278ee9e5fadSBing Zhao }; 1279ee9e5fadSBing Zhao 1280ee9e5fadSBing Zhao LIST_HEAD(aso_ct_list, mlx5_aso_ct_action); 1281ee9e5fadSBing Zhao 1282463170a7SSuanming Mou #define MLX5_ASO_CT_SQ_NUM 16 1283463170a7SSuanming Mou 1284ee9e5fadSBing Zhao /* Pools management structure for ASO connection tracking pools. */ 1285ee9e5fadSBing Zhao struct mlx5_aso_ct_pools_mng { 1286ee9e5fadSBing Zhao struct mlx5_aso_ct_pool **pools; 1287ee9e5fadSBing Zhao uint16_t n; /* Total number of pools. */ 1288ee9e5fadSBing Zhao uint16_t next; /* Number of pools in use, index of next free pool. */ 1289463170a7SSuanming Mou uint32_t nb_sq; /* Number of ASO SQ. */ 1290ee9e5fadSBing Zhao rte_spinlock_t ct_sl; /* The ASO CT free list lock. */ 1291ee9e5fadSBing Zhao rte_rwlock_t resize_rwl; /* The ASO CT pool resize lock. */ 1292ee9e5fadSBing Zhao struct aso_ct_list free_cts; /* Free ASO CT objects list. */ 1293463170a7SSuanming Mou struct mlx5_aso_sq aso_sqs[0]; /* ASO queue objects. */ 1294ee9e5fadSBing Zhao }; 1295ee9e5fadSBing Zhao 1296463170a7SSuanming Mou #ifdef PEDANTIC 1297463170a7SSuanming Mou #pragma GCC diagnostic error "-Wpedantic" 1298463170a7SSuanming Mou #endif 1299463170a7SSuanming Mou 1300a89f6433SRongwei Liu /* LAG attr. */ 1301a89f6433SRongwei Liu struct mlx5_lag { 1302a89f6433SRongwei Liu uint8_t tx_remap_affinity[16]; /* The PF port number of affinity */ 1303a89f6433SRongwei Liu uint8_t affinity_mode; /* TIS or hash based affinity */ 1304a89f6433SRongwei Liu }; 1305a89f6433SRongwei Liu 13069086ac09SGregory Etelson /* DevX flex parser context. */ 13079086ac09SGregory Etelson struct mlx5_flex_parser_devx { 13089086ac09SGregory Etelson struct mlx5_list_entry entry; /* List element at the beginning. */ 13099086ac09SGregory Etelson uint32_t num_samples; 13109086ac09SGregory Etelson void *devx_obj; 13119086ac09SGregory Etelson struct mlx5_devx_graph_node_attr devx_conf; 13129086ac09SGregory Etelson uint32_t sample_ids[MLX5_GRAPH_NODE_SAMPLE_NUM]; 13139086ac09SGregory Etelson }; 13149086ac09SGregory Etelson 13157be78d02SJosh Soref /* Pattern field descriptor - how to translate flex pattern into samples. */ 1316b293e8e4SViacheslav Ovsiienko __extension__ 1317b293e8e4SViacheslav Ovsiienko struct mlx5_flex_pattern_field { 1318b293e8e4SViacheslav Ovsiienko uint16_t width:6; 1319b293e8e4SViacheslav Ovsiienko uint16_t shift:5; 1320b293e8e4SViacheslav Ovsiienko uint16_t reg_id:5; 1321b293e8e4SViacheslav Ovsiienko }; 1322b293e8e4SViacheslav Ovsiienko #define MLX5_INVALID_SAMPLE_REG_ID 0x1F 1323b293e8e4SViacheslav Ovsiienko 1324db25cadcSViacheslav Ovsiienko /* Port flex item context. */ 1325db25cadcSViacheslav Ovsiienko struct mlx5_flex_item { 1326db25cadcSViacheslav Ovsiienko struct mlx5_flex_parser_devx *devx_fp; /* DevX flex parser object. */ 1327db25cadcSViacheslav Ovsiienko uint32_t refcnt; /* Atomically accessed refcnt by flows. */ 1328b293e8e4SViacheslav Ovsiienko enum rte_flow_item_flex_tunnel_mode tunnel_mode; /* Tunnel mode. */ 1329b293e8e4SViacheslav Ovsiienko uint32_t mapnum; /* Number of pattern translation entries. */ 1330b293e8e4SViacheslav Ovsiienko struct mlx5_flex_pattern_field map[MLX5_FLEX_ITEM_MAPPING_NUM]; 1331db25cadcSViacheslav Ovsiienko }; 1332db25cadcSViacheslav Ovsiienko 1333f31a141eSMichael Savisko struct mlx5_send_to_kernel_action { 1334f31a141eSMichael Savisko void *action; 1335f31a141eSMichael Savisko void *tbl; 1336f31a141eSMichael Savisko }; 1337f31a141eSMichael Savisko 13384d368e1dSXiaoyu Min #define HWS_CNT_ASO_SQ_NUM 4 13394d368e1dSXiaoyu Min 13404d368e1dSXiaoyu Min struct mlx5_hws_aso_mng { 13414d368e1dSXiaoyu Min uint16_t sq_num; 13424d368e1dSXiaoyu Min struct mlx5_aso_sq sqs[HWS_CNT_ASO_SQ_NUM]; 13434d368e1dSXiaoyu Min }; 13444d368e1dSXiaoyu Min 13454d368e1dSXiaoyu Min struct mlx5_hws_cnt_svc_mng { 13464d368e1dSXiaoyu Min uint32_t refcnt; 13474d368e1dSXiaoyu Min uint32_t service_core; 13484d368e1dSXiaoyu Min uint32_t query_interval; 13494d368e1dSXiaoyu Min pthread_t service_thread; 13504d368e1dSXiaoyu Min uint8_t svc_running; 13514d368e1dSXiaoyu Min struct mlx5_hws_aso_mng aso_mng __rte_cache_aligned; 13524d368e1dSXiaoyu Min }; 13534d368e1dSXiaoyu Min 135417e19bc4SViacheslav Ovsiienko /* 135517e19bc4SViacheslav Ovsiienko * Shared Infiniband device context for Master/Representors 135617e19bc4SViacheslav Ovsiienko * which belong to same IB device with multiple IB ports. 135717e19bc4SViacheslav Ovsiienko **/ 13586e88bc42SOphir Munk struct mlx5_dev_ctx_shared { 13596e88bc42SOphir Munk LIST_ENTRY(mlx5_dev_ctx_shared) next; 136017e19bc4SViacheslav Ovsiienko uint32_t refcnt; 1361cf004fd3SMichael Baum uint32_t esw_mode:1; /* Whether is E-Switch mode. */ 1362f935ed4bSDekel Peled uint32_t flow_hit_aso_en:1; /* Flow Hit ASO is supported. */ 136396f85ec4SDong Zhou uint32_t steering_format_version:4; 136496f85ec4SDong Zhou /* Indicates the device steering logic format. */ 1365e6100c7bSLi Zhang uint32_t meter_aso_en:1; /* Flow Meter ASO is supported. */ 1366ee9e5fadSBing Zhao uint32_t ct_aso_en:1; /* Connection Tracking ASO is supported. */ 1367630a587bSRongwei Liu uint32_t tunnel_header_0_1:1; /* tunnel_header_0_1 is supported. */ 13685c4d4917SSean Zhang uint32_t tunnel_header_2_3:1; /* tunnel_header_2_3 is supported. */ 1369630a587bSRongwei Liu uint32_t misc5_cap:1; /* misc5 matcher parameter is supported. */ 13703c4338a4SJiawei Wang uint32_t dr_drop_action_en:1; /* Use DR drop action. */ 13713c4338a4SJiawei Wang uint32_t drop_action_check_flag:1; /* Check Flag for drop action. */ 13723c4338a4SJiawei Wang uint32_t flow_priority_check_flag:1; /* Check Flag for flow priority. */ 13733c4338a4SJiawei Wang uint32_t metadata_regc_check_flag:1; /* Check Flag for metadata REGC. */ 13748a89038fSBing Zhao uint32_t hws_tags:1; /* Check if tags info for HWS initialized. */ 13751939eb6fSDariusz Sosnowski uint32_t shared_mark_enabled:1; 13761939eb6fSDariusz Sosnowski /* If mark action is enabled on Rxqs (shared E-Switch domain). */ 137704a4de75SMichael Baum uint32_t hws_max_log_bulk_sz:5; 137804a4de75SMichael Baum /* Log of minimal HWS counters created hard coded. */ 137904a4de75SMichael Baum uint32_t hws_max_nb_counters; /* Maximal number for HWS counters. */ 138017e19bc4SViacheslav Ovsiienko uint32_t max_port; /* Maximal IB device port index. */ 1381f5f4c482SXueming Li struct mlx5_bond_info bond; /* Bonding information. */ 13827af08c8fSMichael Baum struct mlx5_common_device *cdev; /* Backend mlx5 device. */ 13838791ff42SDekel Peled uint32_t tdn; /* Transport Domain number. */ 1384d0b3ef1aSTal Shnaiderman char ibdev_name[MLX5_FS_NAME_MAX]; /* SYSFS dev name. */ 1385d0b3ef1aSTal Shnaiderman char ibdev_path[MLX5_FS_PATH_MAX]; /* SYSFS dev path for secondary */ 138691d1cfafSMichael Baum struct mlx5_dev_cap dev_cap; /* Device capabilities. */ 1387a13ec19cSMichael Baum struct mlx5_sh_config config; /* Device configuration. */ 1388d133f4cdSViacheslav Ovsiienko int numa_node; /* Numa node of backing physical device. */ 1389d133f4cdSViacheslav Ovsiienko /* Packet pacing related structure. */ 1390d133f4cdSViacheslav Ovsiienko struct mlx5_dev_txpp txpp; 1391b2177648SViacheslav Ovsiienko /* Shared DV/DR flow data section. */ 139239139371SViacheslav Ovsiienko uint32_t dv_meta_mask; /* flow META metadata supported mask. */ 139339139371SViacheslav Ovsiienko uint32_t dv_mark_mask; /* flow MARK metadata supported mask. */ 13947be78d02SJosh Soref uint32_t dv_regc0_mask; /* available bits of metadata reg_c[0]. */ 1395d1e64fbfSOri Kam void *fdb_domain; /* FDB Direct Rules name space handle. */ 1396d1e64fbfSOri Kam void *rx_domain; /* RX Direct Rules name space handle. */ 1397d1e64fbfSOri Kam void *tx_domain; /* TX Direct Rules name space handle. */ 139824feb045SViacheslav Ovsiienko #ifndef RTE_ARCH_64 13995dfa003dSMichael Baum rte_spinlock_t uar_lock_cq; /* CQs share a common distinct UAR. */ 140024feb045SViacheslav Ovsiienko rte_spinlock_t uar_lock[MLX5_UAR_PAGE_NUM_MAX]; 140124feb045SViacheslav Ovsiienko /* UAR same-page access control required in 32bit implementations. */ 140224feb045SViacheslav Ovsiienko #endif 1403d1559d66SSuanming Mou union { 1404d1559d66SSuanming Mou struct mlx5_hlist *flow_tbls; /* SWS flow table. */ 1405d1559d66SSuanming Mou struct mlx5_hlist *groups; /* HWS flow group. */ 1406d1559d66SSuanming Mou }; 14074ec6360dSGregory Etelson struct mlx5_flow_tunnel_hub *tunnel_hub; 1408860897d2SBing Zhao /* Direct Rules tables for FDB, NIC TX+RX */ 1409da845ae9SViacheslav Ovsiienko void *dr_drop_action; /* Pointer to DR drop action, any domain. */ 1410b41e47daSMoti Haimovsky void *pop_vlan_action; /* Pointer to DR pop VLAN action. */ 1411f31a141eSMichael Savisko struct mlx5_send_to_kernel_action send_to_kernel_action; 1412bf615b07SSuanming Mou struct mlx5_hlist *encaps_decaps; /* Encap/decap action hash list. */ 14133fe88961SSuanming Mou struct mlx5_hlist *modify_cmds; 1414e484e403SBing Zhao struct mlx5_hlist *tag_table; 1415679f46c7SMatan Azrad struct mlx5_list *port_id_action_list; /* Port ID action list. */ 1416679f46c7SMatan Azrad struct mlx5_list *push_vlan_action_list; /* Push VLAN actions. */ 1417679f46c7SMatan Azrad struct mlx5_list *sample_action_list; /* List of sample actions. */ 1418679f46c7SMatan Azrad struct mlx5_list *dest_array_list; 14199086ac09SGregory Etelson struct mlx5_list *flex_parsers_dv; /* Flex Item parsers. */ 142019784141SSuanming Mou /* List of destination array actions. */ 142104a4de75SMichael Baum struct mlx5_flow_counter_mng sws_cmng; 142204a4de75SMichael Baum /* SW steering counters management structure. */ 1423b80726dcSSuanming Mou void *default_miss_action; /* Default miss action. */ 1424014d1cbeSSuanming Mou struct mlx5_indexed_pool *ipool[MLX5_IPOOL_MAX]; 14254f3d8d0eSMatan Azrad struct mlx5_indexed_pool *mdh_ipools[MLX5_MAX_MODIFY_NUM]; 1426b2177648SViacheslav Ovsiienko /* Shared interrupt handler section. */ 1427d61138d4SHarman Kalra struct rte_intr_handle *intr_handle; /* Interrupt handler for device. */ 1428d61138d4SHarman Kalra struct rte_intr_handle *intr_handle_devx; /* DEVX interrupt handler. */ 142917f95513SDmitry Kozlyuk struct rte_intr_handle *intr_handle_nl; /* Netlink interrupt handler. */ 143021b7c452SOphir Munk void *devx_comp; /* DEVX async comp obj. */ 1431a89f6433SRongwei Liu struct mlx5_devx_obj *tis[16]; /* TIS object. */ 1432ae18a1aeSOri Kam struct mlx5_devx_obj *td; /* Transport domain. */ 1433a89f6433SRongwei Liu struct mlx5_lag lag; /* LAG attributes */ 14345dfa003dSMichael Baum struct mlx5_uar tx_uar; /* DevX UAR for Tx and Txpp and ASO SQs. */ 14355dfa003dSMichael Baum struct mlx5_uar rx_uar; /* DevX UAR for Rx. */ 1436b6e9c33cSMichael Baum struct mlx5_proc_priv *pppriv; /* Pointer to primary private process. */ 1437575740d1SViacheslav Ovsiienko struct mlx5_ecpri_parser_profile ecpri_parser; 1438daa38a89SBing Zhao /* Flex parser profiles information. */ 143909c25553SXueming Li LIST_HEAD(shared_rxqs, mlx5_rxq_ctrl) shared_rxqs; /* Shared RXQs. */ 1440f935ed4bSDekel Peled struct mlx5_aso_age_mng *aso_age_mng; 1441f935ed4bSDekel Peled /* Management data for aging mechanism using ASO Flow Hit. */ 1442f15f0c38SShiri Kuzin struct mlx5_geneve_tlv_option_resource *geneve_tlv_option_resource; 1443f15f0c38SShiri Kuzin /* Management structure for geneve tlv option */ 1444f15f0c38SShiri Kuzin rte_spinlock_t geneve_tlv_opt_sl; /* Lock for geneve tlv resource */ 1445afb4aa4fSLi Zhang struct mlx5_flow_mtr_mng *mtrmng; 1446afb4aa4fSLi Zhang /* Meter management structure. */ 1447463170a7SSuanming Mou struct mlx5_aso_ct_pools_mng *ct_mng; /* Management data for ASO CT in HWS only. */ 144823233fd6SBing Zhao struct mlx5_lb_ctx self_lb; /* QP to enable self loopback for Devx. */ 14493c4338a4SJiawei Wang unsigned int flow_max_priority; 14503c4338a4SJiawei Wang enum modify_reg flow_mreg_c[MLX5_MREG_C_NUM]; 1451ddb68e47SBing Zhao /* Availability of mreg_c's. */ 145225025da3SSpike Du void *devx_channel_lwm; 145325025da3SSpike Du struct rte_intr_handle *intr_handle_lwm; 145425025da3SSpike Du pthread_mutex_t lwm_config_lock; 14552235fcdaSSpike Du uint32_t host_shaper_rate:8; 14562235fcdaSSpike Du uint32_t lwm_triggered:1; 14574d368e1dSXiaoyu Min struct mlx5_hws_cnt_svc_mng *cnt_svc; 145891389890SOphir Munk struct mlx5_dev_shared_port port[]; /* per device port data array. */ 145917e19bc4SViacheslav Ovsiienko }; 146017e19bc4SViacheslav Ovsiienko 14612b36c30bSSuanming Mou /* 14622b36c30bSSuanming Mou * Per-process private structure. 14632b36c30bSSuanming Mou * Caution, secondary process may rebuild the struct during port start. 14642b36c30bSSuanming Mou */ 1465120dc4a7SYongseok Koh struct mlx5_proc_priv { 1466120dc4a7SYongseok Koh size_t uar_table_sz; 1467120dc4a7SYongseok Koh /* Size of UAR register table. */ 14685dfa003dSMichael Baum struct mlx5_uar_data uar_table[]; 1469120dc4a7SYongseok Koh /* Table of UAR registers for each process. */ 1470120dc4a7SYongseok Koh }; 1471120dc4a7SYongseok Koh 14723bd26b23SSuanming Mou /* MTR profile list. */ 14733bd26b23SSuanming Mou TAILQ_HEAD(mlx5_mtr_profiles, mlx5_flow_meter_profile); 14743f373f35SSuanming Mou /* MTR list. */ 1475e6100c7bSLi Zhang TAILQ_HEAD(mlx5_legacy_flow_meters, mlx5_legacy_flow_meter); 14763bd26b23SSuanming Mou 147724865366SAlexander Kozyrev struct mlx5_mtr_config { 147824865366SAlexander Kozyrev uint32_t nb_meters; /**< Number of configured meters */ 147924865366SAlexander Kozyrev uint32_t nb_meter_profiles; /**< Number of configured meter profiles */ 148024865366SAlexander Kozyrev uint32_t nb_meter_policies; /**< Number of configured meter policies */ 148124865366SAlexander Kozyrev }; 148224865366SAlexander Kozyrev 1483e1592b6cSSuanming Mou /* RSS description. */ 1484e1592b6cSSuanming Mou struct mlx5_flow_rss_desc { 1485e1592b6cSSuanming Mou uint32_t level; 1486e1592b6cSSuanming Mou uint32_t queue_num; /**< Number of entries in @p queue. */ 1487295968d1SFerruh Yigit uint64_t types; /**< Specific RSS hash types (see RTE_ETH_RSS_*). */ 1488e1592b6cSSuanming Mou uint64_t hash_fields; /* Verbs Hash fields. */ 1489e1592b6cSSuanming Mou uint8_t key[MLX5_RSS_HASH_KEY_LEN]; /**< RSS hash key. */ 1490e1592b6cSSuanming Mou uint32_t key_len; /**< RSS hash key len. */ 14913a2f674bSSuanming Mou uint32_t hws_flags; /**< HW steering action. */ 1492e1592b6cSSuanming Mou uint32_t tunnel; /**< Queue in tunnel. */ 1493fabf8a37SSuanming Mou uint32_t shared_rss; /**< Shared RSS index. */ 1494fa7ad49eSAndrey Vesnovaty struct mlx5_ind_table_obj *ind_tbl; 1495fa7ad49eSAndrey Vesnovaty /**< Indirection table for shared RSS hash RX queues. */ 1496e1592b6cSSuanming Mou union { 1497e1592b6cSSuanming Mou uint16_t *queue; /**< Destination queues. */ 1498e1592b6cSSuanming Mou const uint16_t *const_q; /**< Const pointer convert. */ 1499e1592b6cSSuanming Mou }; 1500e1592b6cSSuanming Mou }; 1501e1592b6cSSuanming Mou 1502120dc4a7SYongseok Koh #define MLX5_PROC_PRIV(port_id) \ 1503120dc4a7SYongseok Koh ((struct mlx5_proc_priv *)rte_eth_devices[port_id].process_private) 1504120dc4a7SYongseok Koh 15056deb19e1SMichael Baum /* Verbs/DevX Rx queue elements. */ 15066deb19e1SMichael Baum struct mlx5_rxq_obj { 15076deb19e1SMichael Baum LIST_ENTRY(mlx5_rxq_obj) next; /* Pointer to the next element. */ 15086deb19e1SMichael Baum struct mlx5_rxq_ctrl *rxq_ctrl; /* Back pointer to parent. */ 15096deb19e1SMichael Baum int fd; /* File descriptor for event channel */ 15106deb19e1SMichael Baum RTE_STD_C11 15116deb19e1SMichael Baum union { 15126deb19e1SMichael Baum struct { 15136deb19e1SMichael Baum void *wq; /* Work Queue. */ 15146deb19e1SMichael Baum void *ibv_cq; /* Completion Queue. */ 15156deb19e1SMichael Baum void *ibv_channel; 15166deb19e1SMichael Baum }; 15176e0a3637SMichael Baum struct mlx5_devx_obj *rq; /* DevX RQ object for hairpin. */ 15186deb19e1SMichael Baum struct { 151909c25553SXueming Li struct mlx5_devx_rmp devx_rmp; /* RMP for shared RQ. */ 15205cd33796SMichael Baum struct mlx5_devx_cq cq_obj; /* DevX CQ object. */ 15216deb19e1SMichael Baum void *devx_channel; 15226deb19e1SMichael Baum }; 15236deb19e1SMichael Baum }; 15246deb19e1SMichael Baum }; 15256deb19e1SMichael Baum 152687e2db37SMichael Baum /* Indirection table. */ 152787e2db37SMichael Baum struct mlx5_ind_table_obj { 152887e2db37SMichael Baum LIST_ENTRY(mlx5_ind_table_obj) next; /* Pointer to the next element. */ 1529b5c8b3e7SAlexander Kozyrev uint32_t refcnt; /* Reference counter. */ 153087e2db37SMichael Baum RTE_STD_C11 153187e2db37SMichael Baum union { 153287e2db37SMichael Baum void *ind_table; /**< Indirection table. */ 153387e2db37SMichael Baum struct mlx5_devx_obj *rqt; /* DevX RQT object. */ 153487e2db37SMichael Baum }; 153587e2db37SMichael Baum uint32_t queues_n; /**< Number of queues in the list. */ 1536fa7ad49eSAndrey Vesnovaty uint16_t *queues; /**< Queue list. */ 153787e2db37SMichael Baum }; 153887e2db37SMichael Baum 153985552726SMichael Baum /* Hash Rx queue. */ 1540a0a45e8aSViacheslav Ovsiienko __extension__ 154185552726SMichael Baum struct mlx5_hrxq { 1542e78e5408SMatan Azrad struct mlx5_list_entry entry; /* List entry. */ 154384d33890SSuanming Mou uint32_t standalone:1; /* This object used in shared action. */ 154485552726SMichael Baum struct mlx5_ind_table_obj *ind_table; /* Indirection table. */ 154585552726SMichael Baum RTE_STD_C11 154685552726SMichael Baum union { 154785552726SMichael Baum void *qp; /* Verbs queue pair. */ 154885552726SMichael Baum struct mlx5_devx_obj *tir; /* DevX TIR object. */ 154985552726SMichael Baum }; 1550f1ae0b35SOphir Munk #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H) 155185552726SMichael Baum void *action; /* DV QP action pointer. */ 155285552726SMichael Baum #endif 15533a2f674bSSuanming Mou uint32_t hws_flags; /* Hw steering flags. */ 155485552726SMichael Baum uint64_t hash_fields; /* Verbs Hash fields. */ 155585552726SMichael Baum uint32_t rss_key_len; /* Hash key length in bytes. */ 1556e1592b6cSSuanming Mou uint32_t idx; /* Hash Rx queue index. */ 155785552726SMichael Baum uint8_t rss_key[]; /* Hash key. */ 155885552726SMichael Baum }; 155985552726SMichael Baum 156086d259ceSMichael Baum /* Verbs/DevX Tx queue elements. */ 156186d259ceSMichael Baum struct mlx5_txq_obj { 156286d259ceSMichael Baum LIST_ENTRY(mlx5_txq_obj) next; /* Pointer to the next element. */ 156386d259ceSMichael Baum struct mlx5_txq_ctrl *txq_ctrl; /* Pointer to the control queue. */ 156486d259ceSMichael Baum RTE_STD_C11 156586d259ceSMichael Baum union { 156686d259ceSMichael Baum struct { 156786d259ceSMichael Baum void *cq; /* Completion Queue. */ 156886d259ceSMichael Baum void *qp; /* Queue Pair. */ 156986d259ceSMichael Baum }; 157086d259ceSMichael Baum struct { 157186d259ceSMichael Baum struct mlx5_devx_obj *sq; 157286d259ceSMichael Baum /* DevX object for Sx queue. */ 157386d259ceSMichael Baum struct mlx5_devx_obj *tis; /* The TIS object. */ 15747274b417SDariusz Sosnowski void *umem_buf_wq_buffer; 15757274b417SDariusz Sosnowski void *umem_obj_wq_buffer; 157686d259ceSMichael Baum }; 157786d259ceSMichael Baum struct { 157886d259ceSMichael Baum struct rte_eth_dev *dev; 15795f04f70cSMichael Baum struct mlx5_devx_cq cq_obj; 158074e91860SMichael Baum /* DevX CQ object and its resources. */ 158174e91860SMichael Baum struct mlx5_devx_sq sq_obj; 158274e91860SMichael Baum /* DevX SQ object and its resources. */ 158386d259ceSMichael Baum }; 158486d259ceSMichael Baum }; 158586d259ceSMichael Baum }; 158686d259ceSMichael Baum 15874c6d80f1SMichael Baum enum mlx5_rxq_modify_type { 15884c6d80f1SMichael Baum MLX5_RXQ_MOD_ERR2RST, /* modify state from error to reset. */ 15894c6d80f1SMichael Baum MLX5_RXQ_MOD_RST2RDY, /* modify state from reset to ready. */ 15904c6d80f1SMichael Baum MLX5_RXQ_MOD_RDY2ERR, /* modify state from ready to error. */ 15914c6d80f1SMichael Baum MLX5_RXQ_MOD_RDY2RST, /* modify state from ready to reset. */ 15927158e46cSSpike Du MLX5_RXQ_MOD_RDY2RDY, /* modify state from ready to ready. */ 15934c6d80f1SMichael Baum }; 15944c6d80f1SMichael Baum 15955d9f3c3fSMichael Baum enum mlx5_txq_modify_type { 15965d9f3c3fSMichael Baum MLX5_TXQ_MOD_RST2RDY, /* modify state from reset to ready. */ 15975d9f3c3fSMichael Baum MLX5_TXQ_MOD_RDY2RST, /* modify state from ready to reset. */ 15985d9f3c3fSMichael Baum MLX5_TXQ_MOD_ERR2RDY, /* modify state from error to ready. */ 15995d9f3c3fSMichael Baum }; 16005d9f3c3fSMichael Baum 16014cda06c3SXueming Li struct mlx5_rxq_priv; 160225025da3SSpike Du struct mlx5_priv; 16034cda06c3SXueming Li 16048bb2410eSOphir Munk /* HW objects operations structure. */ 16058bb2410eSOphir Munk struct mlx5_obj_ops { 16065ceb3a02SXueming Li int (*rxq_obj_modify_vlan_strip)(struct mlx5_rxq_priv *rxq, int on); 16075ceb3a02SXueming Li int (*rxq_obj_new)(struct mlx5_rxq_priv *rxq); 160832287079SMichael Baum int (*rxq_event_get)(struct mlx5_rxq_obj *rxq_obj); 16095ceb3a02SXueming Li int (*rxq_obj_modify)(struct mlx5_rxq_priv *rxq, uint8_t type); 16105ceb3a02SXueming Li void (*rxq_obj_release)(struct mlx5_rxq_priv *rxq); 161125025da3SSpike Du int (*rxq_event_get_lwm)(struct mlx5_priv *priv, int *rxq_idx, int *port_id); 161225ae7f1aSMichael Baum int (*ind_table_new)(struct rte_eth_dev *dev, const unsigned int log_n, 161325ae7f1aSMichael Baum struct mlx5_ind_table_obj *ind_tbl); 1614fa7ad49eSAndrey Vesnovaty int (*ind_table_modify)(struct rte_eth_dev *dev, 1615fa7ad49eSAndrey Vesnovaty const unsigned int log_n, 1616fa7ad49eSAndrey Vesnovaty const uint16_t *queues, const uint32_t queues_n, 1617fa7ad49eSAndrey Vesnovaty struct mlx5_ind_table_obj *ind_tbl); 161825ae7f1aSMichael Baum void (*ind_table_destroy)(struct mlx5_ind_table_obj *ind_tbl); 16195a959cbfSMichael Baum int (*hrxq_new)(struct rte_eth_dev *dev, struct mlx5_hrxq *hrxq, 162085552726SMichael Baum int tunnel __rte_unused); 1621b8cc58c1SAndrey Vesnovaty int (*hrxq_modify)(struct rte_eth_dev *dev, struct mlx5_hrxq *hrxq, 1622b8cc58c1SAndrey Vesnovaty const uint8_t *rss_key, 1623b8cc58c1SAndrey Vesnovaty uint64_t hash_fields, 1624b8cc58c1SAndrey Vesnovaty const struct mlx5_ind_table_obj *ind_tbl); 162585552726SMichael Baum void (*hrxq_destroy)(struct mlx5_hrxq *hrxq); 16260c762e81SMichael Baum int (*drop_action_create)(struct rte_eth_dev *dev); 16270c762e81SMichael Baum void (*drop_action_destroy)(struct rte_eth_dev *dev); 1628f49f4483SMichael Baum int (*txq_obj_new)(struct rte_eth_dev *dev, uint16_t idx); 16295d9f3c3fSMichael Baum int (*txq_obj_modify)(struct mlx5_txq_obj *obj, 16305d9f3c3fSMichael Baum enum mlx5_txq_modify_type type, uint8_t dev_port); 163186d259ceSMichael Baum void (*txq_obj_release)(struct mlx5_txq_obj *txq_obj); 163223233fd6SBing Zhao int (*lb_dummy_queue_create)(struct rte_eth_dev *dev); 163323233fd6SBing Zhao void (*lb_dummy_queue_release)(struct rte_eth_dev *dev); 16348bb2410eSOphir Munk }; 16358bb2410eSOphir Munk 16364a42ac1fSMatan Azrad #define MLX5_RSS_HASH_FIELDS_LEN RTE_DIM(mlx5_rss_hash_fields) 16374a42ac1fSMatan Azrad 16381939eb6fSDariusz Sosnowski struct mlx5_hw_ctrl_flow { 16391939eb6fSDariusz Sosnowski LIST_ENTRY(mlx5_hw_ctrl_flow) next; 16401939eb6fSDariusz Sosnowski struct rte_eth_dev *owner_dev; 16411939eb6fSDariusz Sosnowski struct rte_flow *flow; 16421939eb6fSDariusz Sosnowski }; 16431939eb6fSDariusz Sosnowski 16449fa7c1cdSDariusz Sosnowski struct mlx5_flow_hw_ctrl_rx; 16459fa7c1cdSDariusz Sosnowski 1646dbeba4cfSThomas Monjalon struct mlx5_priv { 1647df428ceeSYongseok Koh struct rte_eth_dev_data *dev_data; /* Pointer to device data. */ 16486e88bc42SOphir Munk struct mlx5_dev_ctx_shared *sh; /* Shared device context. */ 164991389890SOphir Munk uint32_t dev_port; /* Device port number. */ 165046e10a4cSViacheslav Ovsiienko struct rte_pci_device *pci_dev; /* Backend PCI device. */ 16516d13ea8eSOlivier Matz struct rte_ether_addr mac[MLX5_MAX_MAC_ADDRESSES]; /* MAC addresses. */ 1652ccdcba53SNélio Laranjeiro BITFIELD_DECLARE(mac_own, uint64_t, MLX5_MAX_MAC_ADDRESSES); 1653ccdcba53SNélio Laranjeiro /* Bit-field of MAC addresses owned by the PMD. */ 1654e9086978SAdrien Mazarguil uint16_t vlan_filter[MLX5_MAX_VLAN_IDS]; /* VLAN filters table. */ 1655e9086978SAdrien Mazarguil unsigned int vlan_filter_n; /* Number of configured VLAN filters. */ 1656771fa900SAdrien Mazarguil /* Device properties. */ 1657771fa900SAdrien Mazarguil uint16_t mtu; /* Configured MTU. */ 165851d5f8ecSNélio Laranjeiro unsigned int isolated:1; /* Whether isolated mode is enabled. */ 16592b730263SAdrien Mazarguil unsigned int representor:1; /* Device is a port representor. */ 1660299d7dc2SViacheslav Ovsiienko unsigned int master:1; /* Device is a E-Switch master. */ 1661d133f4cdSViacheslav Ovsiienko unsigned int txpp_en:1; /* Tx packet pacing enabled. */ 166283306d6cSShun Hao unsigned int sampler_en:1; /* Whether support sampler. */ 16636bc327b9SSuanming Mou unsigned int mtr_en:1; /* Whether support meter. */ 1664792e749eSSuanming Mou unsigned int mtr_reg_share:1; /* Whether support meter REG_C share. */ 166523233fd6SBing Zhao unsigned int lb_used:1; /* Loopback queue is referred to. */ 1666082becbfSRaja Zidane uint32_t mark_enabled:1; /* If mark action is enabled on rxqs. */ 16672b730263SAdrien Mazarguil uint16_t domain_id; /* Switch domain identifier. */ 1668299d7dc2SViacheslav Ovsiienko uint16_t vport_id; /* Associated VF vport index (if any). */ 1669d5c06b1bSViacheslav Ovsiienko uint32_t vport_meta_tag; /* Used for vport index match ove VF LAG. */ 1670d5c06b1bSViacheslav Ovsiienko uint32_t vport_meta_mask; /* Used for vport index field match mask. */ 1671b3880af2SJiawei Wang uint16_t representor_id; /* UINT16_MAX if not a representor. */ 1672f5f4c482SXueming Li int32_t pf_bond; /* >=0, representor owner PF index in bonding. */ 1673fa2e14d4SViacheslav Ovsiienko unsigned int if_index; /* Associated kernel network device index. */ 16742e22920bSAdrien Mazarguil /* RX/TX queues. */ 16752e22920bSAdrien Mazarguil unsigned int rxqs_n; /* RX queues array size. */ 16762e22920bSAdrien Mazarguil unsigned int txqs_n; /* TX queues array size. */ 167780f872eeSMichael Baum struct mlx5_external_rxq *ext_rxqs; /* External RX queues array. */ 16784cda06c3SXueming Li struct mlx5_rxq_priv *(*rxq_privs)[]; /* RX queue non-shared data. */ 1679991b04f6SNélio Laranjeiro struct mlx5_txq_data *(*txqs)[]; /* TX queues. */ 16807d6bf6b8SYongseok Koh struct rte_mempool *mprq_mp; /* Mempool for Multi-Packet RQ. */ 168129c1d8bbSNélio Laranjeiro struct rte_eth_rss_conf rss_conf; /* RSS configuration. */ 1682634efbc2SNelio Laranjeiro unsigned int (*reta_idx)[]; /* RETA index table. */ 1683634efbc2SNelio Laranjeiro unsigned int reta_idx_n; /* RETA index size. */ 168478be8852SNelio Laranjeiro struct mlx5_drop drop_queue; /* Flow drop queues. */ 168545633c46SSuanming Mou void *root_drop_action; /* Pointer to root drop action. */ 16861939eb6fSDariusz Sosnowski rte_spinlock_t hw_ctrl_lock; 16871939eb6fSDariusz Sosnowski LIST_HEAD(hw_ctrl_flow, mlx5_hw_ctrl_flow) hw_ctrl_flows; 16881939eb6fSDariusz Sosnowski struct rte_flow_template_table *hw_esw_sq_miss_root_tbl; 16891939eb6fSDariusz Sosnowski struct rte_flow_template_table *hw_esw_sq_miss_tbl; 16901939eb6fSDariusz Sosnowski struct rte_flow_template_table *hw_esw_zero_tbl; 1691ddb68e47SBing Zhao struct rte_flow_template_table *hw_tx_meta_cpy_tbl; 1692483181f7SDariusz Sosnowski struct rte_flow_pattern_template *hw_tx_repr_tagging_pt; 1693483181f7SDariusz Sosnowski struct rte_flow_actions_template *hw_tx_repr_tagging_at; 1694483181f7SDariusz Sosnowski struct rte_flow_template_table *hw_tx_repr_tagging_tbl; 1695b4edeaf3SSuanming Mou struct mlx5_indexed_pool *flows[MLX5_FLOW_TYPE_MAXI]; 1696b4edeaf3SSuanming Mou /* RTE Flow rules. */ 1697ab612adcSSuanming Mou uint32_t ctrl_flows; /* Control flow rules. */ 1698d163fc2dSXueming Li rte_spinlock_t flow_list_lock; 16995eaf882eSMichael Baum struct mlx5_obj_ops obj_ops; /* HW objects operations. */ 1700a1366b1aSNélio Laranjeiro LIST_HEAD(rxq, mlx5_rxq_ctrl) rxqsctrl; /* DPDK Rx queues. */ 170193403560SDekel Peled LIST_HEAD(rxqobj, mlx5_rxq_obj) rxqsobj; /* Verbs/DevX Rx queues. */ 1702679f46c7SMatan Azrad struct mlx5_list *hrxqs; /* Hash Rx queues. */ 17036e78005aSNélio Laranjeiro LIST_HEAD(txq, mlx5_txq_ctrl) txqsctrl; /* DPDK Tx queues. */ 1704894c4a8eSOri Kam LIST_HEAD(txqobj, mlx5_txq_obj) txqsobj; /* Verbs/DevX Tx queues. */ 170515c80a12SDekel Peled /* Indirection tables. */ 170615c80a12SDekel Peled LIST_HEAD(ind_tables, mlx5_ind_table_obj) ind_tbls; 17073a2f674bSSuanming Mou /* Standalone indirect tables. */ 17083a2f674bSSuanming Mou LIST_HEAD(stdl_ind_tables, mlx5_ind_table_obj) standalone_ind_tbls; 1709684b9a1bSOri Kam /* Pointer to next element. */ 1710491b7137SMatan Azrad rte_rwlock_t ind_tbls_lock; 1711b5c8b3e7SAlexander Kozyrev uint32_t refcnt; /**< Reference counter. */ 1712684b9a1bSOri Kam /**< Verbs modify header action object. */ 1713684b9a1bSOri Kam uint8_t ft_type; /**< Flow table type, Rx or Tx. */ 1714ee39fe82SMatan Azrad uint8_t max_lro_msg_size; 171575ef62a9SNélio Laranjeiro uint32_t link_speed_capa; /* Link speed capabilities. */ 1716a4193ae3SShahaf Shuler struct mlx5_xstats_ctrl xstats_ctrl; /* Extended stats control. */ 1717ce9494d7STom Barbette struct mlx5_stats_ctrl stats_ctrl; /* Stats control. */ 171845a6df80SMichael Baum struct mlx5_port_config config; /* Port configuration. */ 1719d10b09dbSOlivier Matz /* Context for Verbs allocator. */ 172026c08b97SAdrien Mazarguil int nl_socket_rdma; /* Netlink socket (NETLINK_RDMA). */ 172126c08b97SAdrien Mazarguil int nl_socket_route; /* Netlink socket (NETLINK_ROUTE). */ 1722c12671e3SMatan Azrad struct mlx5_nl_vlan_vmwa_context *vmwa_context; /* VLAN WA context. */ 1723dd3c774fSViacheslav Ovsiienko struct mlx5_hlist *mreg_cp_tbl; 1724dd3c774fSViacheslav Ovsiienko /* Hash table of Rx metadata register copy table. */ 172524865366SAlexander Kozyrev struct mlx5_mtr_config mtr_config; /* Meter configuration */ 172627efd5deSSuanming Mou uint8_t mtr_sfx_reg; /* Meter prefix-suffix flow match REG_C. */ 172727efd5deSSuanming Mou uint8_t mtr_color_reg; /* Meter color match REG_C. */ 1728e6100c7bSLi Zhang struct mlx5_legacy_flow_meters flow_meters; /* MTR list. */ 1729a295c69aSShun Hao struct mlx5_l3t_tbl *mtr_profile_tbl; /* Meter index lookup table. */ 173024865366SAlexander Kozyrev struct mlx5_flow_meter_profile *mtr_profile_arr; /* Profile array. */ 1731efcce4dcSShun Hao struct mlx5_l3t_tbl *policy_idx_tbl; /* Policy index lookup table. */ 173224865366SAlexander Kozyrev struct mlx5_flow_meter_policy *mtr_policy_arr; /* Policy array. */ 173329efa63aSLi Zhang struct mlx5_l3t_tbl *mtr_idx_tbl; /* Meter index lookup table. */ 173424865366SAlexander Kozyrev struct mlx5_mtr_bulk mtr_bulk; /* Meter index mapping for HWS */ 173563bd1629SOri Kam uint8_t skip_default_rss_reta; /* Skip configuration of default reta. */ 1736fbde4331SMatan Azrad uint8_t fdb_def_rule; /* Whether fdb jump to table 1 is configured. */ 1737a4de9586SVu Pham struct mlx5_mp_id mp_id; /* ID of a multi-process process */ 1738c2ddde79SWentao Cui LIST_HEAD(fdir, mlx5_fdir_flow) fdir_flows; /* fdir flows. */ 1739cc608e4dSSuanming Mou rte_spinlock_t shared_act_sl; /* Shared actions spinlock. */ 17404a42ac1fSMatan Azrad uint32_t rss_shared_actions; /* RSS shared actions. */ 1741e6988afdSMatan Azrad struct mlx5_devx_obj *q_counters; /* DevX queue counter object. */ 1742e6988afdSMatan Azrad uint32_t counter_set_id; /* Queue counter ID to set in DevX objects. */ 1743a89f6433SRongwei Liu uint32_t lag_affinity_idx; /* LAG mode queue 0 affinity starting. */ 1744db25cadcSViacheslav Ovsiienko rte_spinlock_t flex_item_sl; /* Flex item list spinlock. */ 1745db25cadcSViacheslav Ovsiienko struct mlx5_flex_item flex_item[MLX5_PORT_FLEX_ITEM_NUM]; 1746db25cadcSViacheslav Ovsiienko /* Flex items have been created on the port. */ 1747db25cadcSViacheslav Ovsiienko uint32_t flex_item_map; /* Map of allocated flex item elements. */ 174824865366SAlexander Kozyrev uint32_t nb_queue; /* HW steering queue number. */ 17494d368e1dSXiaoyu Min struct mlx5_hws_cnt_pool *hws_cpool; /* HW steering's counter pool. */ 1750b401400dSSuanming Mou #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H) 175142431df9SSuanming Mou /* Item template list. */ 175242431df9SSuanming Mou LIST_HEAD(flow_hw_itt, rte_flow_pattern_template) flow_hw_itt; 1753836b5c9bSSuanming Mou /* Action template list. */ 1754836b5c9bSSuanming Mou LIST_HEAD(flow_hw_at, rte_flow_actions_template) flow_hw_at; 1755b401400dSSuanming Mou struct mlx5dr_context *dr_ctx; /**< HW steering DR context. */ 1756b401400dSSuanming Mou /* HW steering queue polling mechanism job descriptor LIFO. */ 175704a4de75SMichael Baum uint32_t hws_strict_queue:1; 175804a4de75SMichael Baum /**< Whether all operations strictly happen on the same HWS queue. */ 175904a4de75SMichael Baum uint32_t hws_age_req:1; /**< Whether this port has AGE indexed pool. */ 1760b401400dSSuanming Mou struct mlx5_hw_q *hw_q; 1761d1559d66SSuanming Mou /* HW steering rte flow table list header. */ 1762d1559d66SSuanming Mou LIST_HEAD(flow_hw_tbl, rte_flow_template_table) flow_hw_tbl; 1763773ca0e9SGregory Etelson struct mlx5dr_action *hw_push_vlan[MLX5DR_TABLE_TYPE_MAX]; 1764773ca0e9SGregory Etelson struct mlx5dr_action *hw_pop_vlan[MLX5DR_TABLE_TYPE_MAX]; 17651939eb6fSDariusz Sosnowski struct mlx5dr_action **hw_vport; 1766d1559d66SSuanming Mou /* HW steering global drop action. */ 17671939eb6fSDariusz Sosnowski struct mlx5dr_action *hw_drop[2]; 17681939eb6fSDariusz Sosnowski /* HW steering global tag action. */ 17691939eb6fSDariusz Sosnowski struct mlx5dr_action *hw_tag[2]; 1770f1fecffaSDariusz Sosnowski /* HW steering create ongoing rte flow table list header. */ 1771f1fecffaSDariusz Sosnowski LIST_HEAD(flow_hw_tbl_ongo, rte_flow_template_table) flow_hw_tbl_ongo; 1772f13fab23SSuanming Mou struct mlx5_indexed_pool *acts_ipool; /* Action data indexed pool. */ 1773463170a7SSuanming Mou struct mlx5_aso_ct_pools_mng *ct_mng; 1774463170a7SSuanming Mou /* Management data for ASO connection tracking. */ 1775463170a7SSuanming Mou struct mlx5_aso_ct_pool *hws_ctpool; /* HW steering's CT pool. */ 177648fbb0e9SAlexander Kozyrev struct mlx5_aso_mtr_pool *hws_mpool; /* HW steering's Meter pool. */ 17779fa7c1cdSDariusz Sosnowski struct mlx5_flow_hw_ctrl_rx *hw_ctrl_rx; 17789fa7c1cdSDariusz Sosnowski /**< HW steering templates used to create control flow rules. */ 1779b401400dSSuanming Mou #endif 1780771fa900SAdrien Mazarguil }; 1781771fa900SAdrien Mazarguil 1782df428ceeSYongseok Koh #define PORT_ID(priv) ((priv)->dev_data->port_id) 1783df428ceeSYongseok Koh #define ETH_DEV(priv) (&rte_eth_devices[PORT_ID(priv)]) 178424865366SAlexander Kozyrev #define CTRL_QUEUE_ID(priv) ((priv)->nb_queue - 1) 1785df428ceeSYongseok Koh 178637cd4501SBing Zhao struct rte_hairpin_peer_info { 178737cd4501SBing Zhao uint32_t qp_id; 178837cd4501SBing Zhao uint32_t vhca_id; 178937cd4501SBing Zhao uint16_t peer_q; 179037cd4501SBing Zhao uint16_t tx_explicit; 179137cd4501SBing Zhao uint16_t manual_bind; 179237cd4501SBing Zhao }; 179337cd4501SBing Zhao 17945db9318fSHaifei Luo #define BUF_SIZE 1024 17955db9318fSHaifei Luo enum dr_dump_rec_type { 17965db9318fSHaifei Luo DR_DUMP_REC_TYPE_PMD_PKT_REFORMAT = 4410, 17975db9318fSHaifei Luo DR_DUMP_REC_TYPE_PMD_MODIFY_HDR = 4420, 17985db9318fSHaifei Luo DR_DUMP_REC_TYPE_PMD_COUNTER = 4430, 17995db9318fSHaifei Luo }; 18005db9318fSHaifei Luo 1801c4b86201SMichael Baum /** 1802c4b86201SMichael Baum * Indicates whether HW objects operations can be created by DevX. 1803c4b86201SMichael Baum * 1804c4b86201SMichael Baum * This function is used for both: 1805c4b86201SMichael Baum * Before creation - deciding whether to create HW objects operations by DevX. 1806c4b86201SMichael Baum * After creation - indicator if HW objects operations were created by DevX. 1807c4b86201SMichael Baum * 1808c4b86201SMichael Baum * @param sh 1809c4b86201SMichael Baum * Pointer to shared device context. 1810c4b86201SMichael Baum * 1811c4b86201SMichael Baum * @return 1812c4b86201SMichael Baum * True if HW objects were created by DevX, False otherwise. 1813c4b86201SMichael Baum */ 1814c4b86201SMichael Baum static inline bool 1815c4b86201SMichael Baum mlx5_devx_obj_ops_en(struct mlx5_dev_ctx_shared *sh) 1816c4b86201SMichael Baum { 1817c4b86201SMichael Baum /* 1818c4b86201SMichael Baum * When advanced DR API is available and DV flow is supported and 1819c4b86201SMichael Baum * DevX is supported, HW objects operations are created by DevX. 1820c4b86201SMichael Baum */ 1821c4b86201SMichael Baum return (sh->cdev->config.devx && sh->config.dv_flow_en && 1822c4b86201SMichael Baum sh->dev_cap.dest_tir); 1823c4b86201SMichael Baum } 1824c4b86201SMichael Baum 18254d803a72SOlga Shern /* mlx5.c */ 18264d803a72SOlga Shern 18274d803a72SOlga Shern int mlx5_getenv_int(const char *); 1828120dc4a7SYongseok Koh int mlx5_proc_priv_init(struct rte_eth_dev *dev); 18292b36c30bSSuanming Mou void mlx5_proc_priv_uninit(struct rte_eth_dev *dev); 1830c9ba7523SRaslan Darawsheh int mlx5_udp_tunnel_port_add(struct rte_eth_dev *dev, 1831c9ba7523SRaslan Darawsheh struct rte_eth_udp_tunnel *udp_tunnel); 183256bb3c84SXueming Li uint16_t mlx5_eth_find_next(uint16_t port_id, struct rte_device *odev); 1833b142387bSThomas Monjalon int mlx5_dev_close(struct rte_eth_dev *dev); 18347af08c8fSMichael Baum int mlx5_net_remove(struct mlx5_common_device *cdev); 1835f926cce3SXueming Li bool mlx5_is_hpf(struct rte_eth_dev *dev); 1836919488fbSXueming Li bool mlx5_is_sf_repr(struct rte_eth_dev *dev); 1837f935ed4bSDekel Peled void mlx5_age_event_prepare(struct mlx5_dev_ctx_shared *sh); 183825025da3SSpike Du int mlx5_lwm_setup(struct mlx5_priv *priv); 183925025da3SSpike Du void mlx5_lwm_unset(struct mlx5_dev_ctx_shared *sh); 1840f7e95215SViacheslav Ovsiienko 1841f7e95215SViacheslav Ovsiienko /* Macro to iterate over all valid ports for mlx5 driver. */ 184256bb3c84SXueming Li #define MLX5_ETH_FOREACH_DEV(port_id, dev) \ 184356bb3c84SXueming Li for (port_id = mlx5_eth_find_next(0, dev); \ 1844f7e95215SViacheslav Ovsiienko port_id < RTE_MAX_ETHPORTS; \ 184556bb3c84SXueming Li port_id = mlx5_eth_find_next(port_id + 1, dev)) 1846e3032e9cSMichael Baum void mlx5_rt_timestamp_config(struct mlx5_dev_ctx_shared *sh, 1847e3032e9cSMichael Baum struct mlx5_hca_attr *hca_attr); 18482eb4d010SOphir Munk struct mlx5_dev_ctx_shared * 1849a729d2f0SMichael Baum mlx5_alloc_shared_dev_ctx(const struct mlx5_dev_spawn_data *spawn, 1850a729d2f0SMichael Baum struct mlx5_kvargs_ctrl *mkvlist); 185191389890SOphir Munk void mlx5_free_shared_dev_ctx(struct mlx5_dev_ctx_shared *sh); 1852fec28ca0SDmitry Kozlyuk int mlx5_dev_ctx_shared_mempool_subscribe(struct rte_eth_dev *dev); 18532eb4d010SOphir Munk void mlx5_free_table_hash_list(struct mlx5_priv *priv); 18542eb4d010SOphir Munk int mlx5_alloc_table_hash_list(struct mlx5_priv *priv); 185545a6df80SMichael Baum void mlx5_set_min_inline(struct mlx5_priv *priv); 18562eb4d010SOphir Munk void mlx5_set_metadata_mask(struct rte_eth_dev *dev); 1857a729d2f0SMichael Baum int mlx5_probe_again_args_validate(struct mlx5_common_device *cdev, 1858a729d2f0SMichael Baum struct mlx5_kvargs_ctrl *mkvlist); 1859a729d2f0SMichael Baum int mlx5_port_args_config(struct mlx5_priv *priv, 1860a729d2f0SMichael Baum struct mlx5_kvargs_ctrl *mkvlist, 186145a6df80SMichael Baum struct mlx5_port_config *config); 1862a729d2f0SMichael Baum void mlx5_port_args_set_used(const char *name, uint16_t port_id, 1863a729d2f0SMichael Baum struct mlx5_kvargs_ctrl *mkvlist); 1864daa38a89SBing Zhao bool mlx5_flex_parser_ecpri_exist(struct rte_eth_dev *dev); 1865daa38a89SBing Zhao int mlx5_flex_parser_ecpri_alloc(struct rte_eth_dev *dev); 1866cf8971dbSMichael Baum void mlx5_flow_counter_mode_config(struct rte_eth_dev *dev); 1867f935ed4bSDekel Peled int mlx5_flow_aso_age_mng_init(struct mlx5_dev_ctx_shared *sh); 1868afb4aa4fSLi Zhang int mlx5_aso_flow_mtrs_mng_init(struct mlx5_dev_ctx_shared *sh); 1869ee9e5fadSBing Zhao int mlx5_flow_aso_ct_mng_init(struct mlx5_dev_ctx_shared *sh); 18704d803a72SOlga Shern 1871771fa900SAdrien Mazarguil /* mlx5_ethdev.c */ 1872771fa900SAdrien Mazarguil 18731256805dSOphir Munk int mlx5_dev_configure(struct rte_eth_dev *dev); 1874cb95feefSXueming Li int mlx5_representor_info_get(struct rte_eth_dev *dev, 1875cb95feefSXueming Li struct rte_eth_representor_info *info); 1876cb95feefSXueming Li #define MLX5_REPRESENTOR_ID(pf, type, repr) \ 1877cb95feefSXueming Li (((pf) << 14) + ((type) << 12) + ((repr) & 0xfff)) 1878cb95feefSXueming Li #define MLX5_REPRESENTOR_REPR(repr_id) \ 1879cb95feefSXueming Li ((repr_id) & 0xfff) 1880cb95feefSXueming Li #define MLX5_REPRESENTOR_TYPE(repr_id) \ 1881cb95feefSXueming Li (((repr_id) >> 12) & 3) 188291766faeSXueming Li uint16_t mlx5_representor_id_encode(const struct mlx5_switch_info *info, 188391766faeSXueming Li enum rte_eth_representor_type hpf_type); 1884dec50e58SMichael Baum int mlx5_dev_infos_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *info); 1885dec50e58SMichael Baum int mlx5_fw_version_get(struct rte_eth_dev *dev, char *fw_ver, size_t fw_size); 18861256805dSOphir Munk const uint32_t *mlx5_dev_supported_ptypes_get(struct rte_eth_dev *dev); 18871256805dSOphir Munk int mlx5_dev_set_mtu(struct rte_eth_dev *dev, uint16_t mtu); 18881256805dSOphir Munk int mlx5_hairpin_cap_get(struct rte_eth_dev *dev, 18891256805dSOphir Munk struct rte_eth_hairpin_cap *cap); 1890ef9ee13fSOphir Munk eth_rx_burst_t mlx5_select_rx_function(struct rte_eth_dev *dev); 1891ef9ee13fSOphir Munk struct mlx5_priv *mlx5_port_to_eswitch_info(uint16_t port, bool valid); 1892ef9ee13fSOphir Munk struct mlx5_priv *mlx5_dev_to_eswitch_info(struct rte_eth_dev *dev); 1893ef9ee13fSOphir Munk int mlx5_dev_configure_rss_reta(struct rte_eth_dev *dev); 18941256805dSOphir Munk 18951256805dSOphir Munk /* mlx5_ethdev_os.c */ 18961256805dSOphir Munk 189728743807STal Shnaiderman int mlx5_get_ifname(const struct rte_eth_dev *dev, 189828743807STal Shnaiderman char (*ifname)[MLX5_NAMESIZE]); 18993f8cb05dSAdrien Mazarguil unsigned int mlx5_ifindex(const struct rte_eth_dev *dev); 190098c4b12aSOphir Munk int mlx5_get_mac(struct rte_eth_dev *dev, uint8_t (*mac)[RTE_ETHER_ADDR_LEN]); 1901af4f09f2SNélio Laranjeiro int mlx5_get_mtu(struct rte_eth_dev *dev, uint16_t *mtu); 19021256805dSOphir Munk int mlx5_set_mtu(struct rte_eth_dev *dev, uint16_t mtu); 1903e571ad55STom Barbette int mlx5_read_clock(struct rte_eth_dev *dev, uint64_t *clock); 19043692c7ecSNélio Laranjeiro int mlx5_link_update(struct rte_eth_dev *dev, int wait_to_complete); 19053692c7ecSNélio Laranjeiro int mlx5_dev_get_flow_ctrl(struct rte_eth_dev *dev, 19063692c7ecSNélio Laranjeiro struct rte_eth_fc_conf *fc_conf); 19073692c7ecSNélio Laranjeiro int mlx5_dev_set_flow_ctrl(struct rte_eth_dev *dev, 19083692c7ecSNélio Laranjeiro struct rte_eth_fc_conf *fc_conf); 1909af4f09f2SNélio Laranjeiro void mlx5_dev_interrupt_handler(void *arg); 1910f15db67dSMatan Azrad void mlx5_dev_interrupt_handler_devx(void *arg); 191117f95513SDmitry Kozlyuk void mlx5_dev_interrupt_handler_nl(void *arg); 191262072098SOr Ami int mlx5_set_link_down(struct rte_eth_dev *dev); 191362072098SOr Ami int mlx5_set_link_up(struct rte_eth_dev *dev); 1914d3e0f392SMatan Azrad int mlx5_is_removed(struct rte_eth_dev *dev); 1915f872b4b9SNelio Laranjeiro int mlx5_sysfs_switch_info(unsigned int ifindex, 1916f872b4b9SNelio Laranjeiro struct mlx5_switch_info *info); 191730a86157SViacheslav Ovsiienko void mlx5_translate_port_name(const char *port_name_in, 1918b2f3a381SDekel Peled struct mlx5_switch_info *port_info_out); 1919c21e5facSXueming Li int mlx5_sysfs_bond_info(unsigned int pf_ifindex, unsigned int *ifindex, 1920c21e5facSXueming Li char *ifname); 19218a6a09f8SDekel Peled int mlx5_get_module_info(struct rte_eth_dev *dev, 19228a6a09f8SDekel Peled struct rte_eth_dev_module_info *modinfo); 19238a6a09f8SDekel Peled int mlx5_get_module_eeprom(struct rte_eth_dev *dev, 19248a6a09f8SDekel Peled struct rte_dev_eeprom_info *info); 192598c4b12aSOphir Munk int mlx5_os_read_dev_stat(struct mlx5_priv *priv, 192698c4b12aSOphir Munk const char *ctr_name, uint64_t *stat); 192798c4b12aSOphir Munk int mlx5_os_read_dev_counters(struct rte_eth_dev *dev, uint64_t *stats); 192898c4b12aSOphir Munk int mlx5_os_get_stats_n(struct rte_eth_dev *dev); 192998c4b12aSOphir Munk void mlx5_os_stats_init(struct rte_eth_dev *dev); 1930e8482187SBing Zhao int mlx5_get_flag_dropless_rq(struct rte_eth_dev *dev); 193163bd1629SOri Kam 1932771fa900SAdrien Mazarguil /* mlx5_mac.c */ 1933771fa900SAdrien Mazarguil 19343692c7ecSNélio Laranjeiro void mlx5_mac_addr_remove(struct rte_eth_dev *dev, uint32_t index); 19356d13ea8eSOlivier Matz int mlx5_mac_addr_add(struct rte_eth_dev *dev, struct rte_ether_addr *mac, 19363692c7ecSNélio Laranjeiro uint32_t index, uint32_t vmdq); 19376d13ea8eSOlivier Matz int mlx5_mac_addr_set(struct rte_eth_dev *dev, struct rte_ether_addr *mac_addr); 1938e0586a8dSNélio Laranjeiro int mlx5_set_mc_addr_list(struct rte_eth_dev *dev, 19396d13ea8eSOlivier Matz struct rte_ether_addr *mc_addr_set, 19406d13ea8eSOlivier Matz uint32_t nb_mc_addr); 1941771fa900SAdrien Mazarguil 19422f97422eSNelio Laranjeiro /* mlx5_rss.c */ 19432f97422eSNelio Laranjeiro 19443692c7ecSNélio Laranjeiro int mlx5_rss_hash_update(struct rte_eth_dev *dev, 19453692c7ecSNélio Laranjeiro struct rte_eth_rss_conf *rss_conf); 19463692c7ecSNélio Laranjeiro int mlx5_rss_hash_conf_get(struct rte_eth_dev *dev, 19473692c7ecSNélio Laranjeiro struct rte_eth_rss_conf *rss_conf); 1948af4f09f2SNélio Laranjeiro int mlx5_rss_reta_index_resize(struct rte_eth_dev *dev, unsigned int reta_size); 19493692c7ecSNélio Laranjeiro int mlx5_dev_rss_reta_query(struct rte_eth_dev *dev, 19503692c7ecSNélio Laranjeiro struct rte_eth_rss_reta_entry64 *reta_conf, 19513692c7ecSNélio Laranjeiro uint16_t reta_size); 19523692c7ecSNélio Laranjeiro int mlx5_dev_rss_reta_update(struct rte_eth_dev *dev, 19533692c7ecSNélio Laranjeiro struct rte_eth_rss_reta_entry64 *reta_conf, 19543692c7ecSNélio Laranjeiro uint16_t reta_size); 19552f97422eSNelio Laranjeiro 19561bdbe1afSAdrien Mazarguil /* mlx5_rxmode.c */ 19571bdbe1afSAdrien Mazarguil 19589039c812SAndrew Rybchenko int mlx5_promiscuous_enable(struct rte_eth_dev *dev); 19599039c812SAndrew Rybchenko int mlx5_promiscuous_disable(struct rte_eth_dev *dev); 1960ca041cd4SIvan Ilchenko int mlx5_allmulticast_enable(struct rte_eth_dev *dev); 1961ca041cd4SIvan Ilchenko int mlx5_allmulticast_disable(struct rte_eth_dev *dev); 19621bdbe1afSAdrien Mazarguil 196387011737SAdrien Mazarguil /* mlx5_stats.c */ 196487011737SAdrien Mazarguil 19653692c7ecSNélio Laranjeiro int mlx5_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats); 19669970a9adSIgor Romanov int mlx5_stats_reset(struct rte_eth_dev *dev); 1967af4f09f2SNélio Laranjeiro int mlx5_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *stats, 1968af4f09f2SNélio Laranjeiro unsigned int n); 19699970a9adSIgor Romanov int mlx5_xstats_reset(struct rte_eth_dev *dev); 1970af4f09f2SNélio Laranjeiro int mlx5_xstats_get_names(struct rte_eth_dev *dev __rte_unused, 19713692c7ecSNélio Laranjeiro struct rte_eth_xstat_name *xstats_names, 19723692c7ecSNélio Laranjeiro unsigned int n); 197387011737SAdrien Mazarguil 1974e9086978SAdrien Mazarguil /* mlx5_vlan.c */ 1975e9086978SAdrien Mazarguil 19763692c7ecSNélio Laranjeiro int mlx5_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on); 19773692c7ecSNélio Laranjeiro void mlx5_vlan_strip_queue_set(struct rte_eth_dev *dev, uint16_t queue, int on); 19783692c7ecSNélio Laranjeiro int mlx5_vlan_offload_set(struct rte_eth_dev *dev, int mask); 19797af10d29SOphir Munk 19807af10d29SOphir Munk /* mlx5_vlan_os.c */ 19817af10d29SOphir Munk 19827af10d29SOphir Munk void mlx5_vlan_vmwa_exit(void *ctx); 1983c12671e3SMatan Azrad void mlx5_vlan_vmwa_release(struct rte_eth_dev *dev, 1984c12671e3SMatan Azrad struct mlx5_vf_vlan *vf_vlan); 1985c12671e3SMatan Azrad void mlx5_vlan_vmwa_acquire(struct rte_eth_dev *dev, 1986c12671e3SMatan Azrad struct mlx5_vf_vlan *vf_vlan); 19877af10d29SOphir Munk void *mlx5_vlan_vmwa_init(struct rte_eth_dev *dev, uint32_t ifindex); 1988e9086978SAdrien Mazarguil 1989e60fbd5bSAdrien Mazarguil /* mlx5_trigger.c */ 1990e60fbd5bSAdrien Mazarguil 19913692c7ecSNélio Laranjeiro int mlx5_dev_start(struct rte_eth_dev *dev); 199262024eb8SIvan Ilchenko int mlx5_dev_stop(struct rte_eth_dev *dev); 1993af4f09f2SNélio Laranjeiro int mlx5_traffic_enable(struct rte_eth_dev *dev); 1994925061b5SNélio Laranjeiro void mlx5_traffic_disable(struct rte_eth_dev *dev); 19953692c7ecSNélio Laranjeiro int mlx5_traffic_restart(struct rte_eth_dev *dev); 199637cd4501SBing Zhao int mlx5_hairpin_queue_peer_update(struct rte_eth_dev *dev, uint16_t peer_queue, 199737cd4501SBing Zhao struct rte_hairpin_peer_info *current_info, 199837cd4501SBing Zhao struct rte_hairpin_peer_info *peer_info, 199937cd4501SBing Zhao uint32_t direction); 200037cd4501SBing Zhao int mlx5_hairpin_queue_peer_bind(struct rte_eth_dev *dev, uint16_t cur_queue, 200137cd4501SBing Zhao struct rte_hairpin_peer_info *peer_info, 200237cd4501SBing Zhao uint32_t direction); 200337cd4501SBing Zhao int mlx5_hairpin_queue_peer_unbind(struct rte_eth_dev *dev, uint16_t cur_queue, 200437cd4501SBing Zhao uint32_t direction); 200537cd4501SBing Zhao int mlx5_hairpin_bind(struct rte_eth_dev *dev, uint16_t rx_port); 200637cd4501SBing Zhao int mlx5_hairpin_unbind(struct rte_eth_dev *dev, uint16_t rx_port); 200702109eaeSBing Zhao int mlx5_hairpin_get_peer_ports(struct rte_eth_dev *dev, uint16_t *peer_ports, 200802109eaeSBing Zhao size_t len, uint32_t direction); 2009e60fbd5bSAdrien Mazarguil 20100d356350SNélio Laranjeiro /* mlx5_flow.c */ 20110d356350SNélio Laranjeiro 20125e61bcddSViacheslav Ovsiienko int mlx5_flow_discover_mreg_c(struct rte_eth_dev *eth_dev); 20135e61bcddSViacheslav Ovsiienko bool mlx5_flow_ext_mreg_supported(struct rte_eth_dev *dev); 201478be8852SNelio Laranjeiro void mlx5_flow_print(struct rte_flow *flow); 20153692c7ecSNélio Laranjeiro int mlx5_flow_validate(struct rte_eth_dev *dev, 20163692c7ecSNélio Laranjeiro const struct rte_flow_attr *attr, 20173692c7ecSNélio Laranjeiro const struct rte_flow_item items[], 20183692c7ecSNélio Laranjeiro const struct rte_flow_action actions[], 20193692c7ecSNélio Laranjeiro struct rte_flow_error *error); 20203692c7ecSNélio Laranjeiro struct rte_flow *mlx5_flow_create(struct rte_eth_dev *dev, 20213692c7ecSNélio Laranjeiro const struct rte_flow_attr *attr, 20223692c7ecSNélio Laranjeiro const struct rte_flow_item items[], 20233692c7ecSNélio Laranjeiro const struct rte_flow_action actions[], 20243692c7ecSNélio Laranjeiro struct rte_flow_error *error); 20253692c7ecSNélio Laranjeiro int mlx5_flow_destroy(struct rte_eth_dev *dev, struct rte_flow *flow, 20263692c7ecSNélio Laranjeiro struct rte_flow_error *error); 2027b4edeaf3SSuanming Mou void mlx5_flow_list_flush(struct rte_eth_dev *dev, enum mlx5_flow_type type, 2028b4edeaf3SSuanming Mou bool active); 20293692c7ecSNélio Laranjeiro int mlx5_flow_flush(struct rte_eth_dev *dev, struct rte_flow_error *error); 20303692c7ecSNélio Laranjeiro int mlx5_flow_query(struct rte_eth_dev *dev, struct rte_flow *flow, 2031fb8fd96dSDeclan Doherty const struct rte_flow_action *action, void *data, 20323692c7ecSNélio Laranjeiro struct rte_flow_error *error); 20333692c7ecSNélio Laranjeiro int mlx5_flow_isolate(struct rte_eth_dev *dev, int enable, 20343692c7ecSNélio Laranjeiro struct rte_flow_error *error); 2035fb7ad441SThomas Monjalon int mlx5_flow_ops_get(struct rte_eth_dev *dev, const struct rte_flow_ops **ops); 20368db7e3b6SBing Zhao int mlx5_flow_start_default(struct rte_eth_dev *dev); 20378db7e3b6SBing Zhao void mlx5_flow_stop_default(struct rte_eth_dev *dev); 2038af4f09f2SNélio Laranjeiro int mlx5_flow_verify(struct rte_eth_dev *dev); 203926e1eaf2SDariusz Sosnowski int mlx5_ctrl_flow_source_queue(struct rte_eth_dev *dev, uint32_t sq_num); 2040af4f09f2SNélio Laranjeiro int mlx5_ctrl_flow_vlan(struct rte_eth_dev *dev, 2041af4f09f2SNélio Laranjeiro struct rte_flow_item_eth *eth_spec, 2042af4f09f2SNélio Laranjeiro struct rte_flow_item_eth *eth_mask, 2043af4f09f2SNélio Laranjeiro struct rte_flow_item_vlan *vlan_spec, 2044af4f09f2SNélio Laranjeiro struct rte_flow_item_vlan *vlan_mask); 2045af4f09f2SNélio Laranjeiro int mlx5_ctrl_flow(struct rte_eth_dev *dev, 2046af4f09f2SNélio Laranjeiro struct rte_flow_item_eth *eth_spec, 2047af4f09f2SNélio Laranjeiro struct rte_flow_item_eth *eth_mask); 20483c78124fSShiri Kuzin int mlx5_flow_lacp_miss(struct rte_eth_dev *dev); 2049b67b4ecbSDekel Peled struct rte_flow *mlx5_flow_create_esw_table_zero_flow(struct rte_eth_dev *dev); 2050686d05b6SXueming Li uint32_t mlx5_flow_create_devx_sq_miss_flow(struct rte_eth_dev *dev, 205126e1eaf2SDariusz Sosnowski uint32_t sq_num); 20526e88bc42SOphir Munk void mlx5_flow_async_pool_query_handle(struct mlx5_dev_ctx_shared *sh, 2053f15db67dSMatan Azrad uint64_t async_id, int status); 20546e88bc42SOphir Munk void mlx5_set_query_alarm(struct mlx5_dev_ctx_shared *sh); 2055f15db67dSMatan Azrad void mlx5_flow_query_alarm(void *arg); 2056956d5c74SSuanming Mou uint32_t mlx5_counter_alloc(struct rte_eth_dev *dev); 2057956d5c74SSuanming Mou void mlx5_counter_free(struct rte_eth_dev *dev, uint32_t cnt); 2058956d5c74SSuanming Mou int mlx5_counter_query(struct rte_eth_dev *dev, uint32_t cnt, 20599b57df55SHaifei Luo bool clear, uint64_t *pkts, uint64_t *bytes, void **action); 206050c38379SHaifei Luo int mlx5_flow_dev_dump(struct rte_eth_dev *dev, struct rte_flow *flow, 206150c38379SHaifei Luo FILE *file, struct rte_flow_error *error); 20625db9318fSHaifei Luo int save_dump_file(const unsigned char *data, uint32_t size, 2063a7ac7faeSHaifei Luo uint32_t type, uint64_t id, void *arg, FILE *file); 20645db9318fSHaifei Luo int mlx5_flow_query_counter(struct rte_eth_dev *dev, struct rte_flow *flow, 20655db9318fSHaifei Luo struct rte_flow_query_count *count, struct rte_flow_error *error); 20665db9318fSHaifei Luo #ifdef HAVE_IBV_FLOW_DV_SUPPORT 20675db9318fSHaifei Luo int mlx5_flow_dev_dump_ipool(struct rte_eth_dev *dev, struct rte_flow *flow, 20685db9318fSHaifei Luo FILE *file, struct rte_flow_error *error); 20695db9318fSHaifei Luo #endif 20706c55b622SAlexander Kozyrev void mlx5_flow_rxq_dynf_metadata_set(struct rte_eth_dev *dev); 2071fa2d01c8SDong Zhou int mlx5_flow_get_aged_flows(struct rte_eth_dev *dev, void **contexts, 2072fa2d01c8SDong Zhou uint32_t nb_contexts, struct rte_flow_error *error); 20730a429117SBing Zhao int mlx5_validate_action_ct(struct rte_eth_dev *dev, 20740a429117SBing Zhao const struct rte_flow_action_conntrack *conntrack, 20750a429117SBing Zhao struct rte_flow_error *error); 20760a429117SBing Zhao 207704a4de75SMichael Baum int mlx5_flow_get_q_aged_flows(struct rte_eth_dev *dev, uint32_t queue_id, 207804a4de75SMichael Baum void **contexts, uint32_t nb_contexts, 207904a4de75SMichael Baum struct rte_flow_error *error); 20800d356350SNélio Laranjeiro 20812e86c4e5SOphir Munk /* mlx5_mp_os.c */ 2082161d103bSViacheslav Ovsiienko 20832e86c4e5SOphir Munk int mlx5_mp_os_primary_handle(const struct rte_mp_msg *mp_msg, 20842e86c4e5SOphir Munk const void *peer); 20852e86c4e5SOphir Munk int mlx5_mp_os_secondary_handle(const struct rte_mp_msg *mp_msg, 20862e86c4e5SOphir Munk const void *peer); 20872e86c4e5SOphir Munk void mlx5_mp_os_req_start_rxtx(struct rte_eth_dev *dev); 20882e86c4e5SOphir Munk void mlx5_mp_os_req_stop_rxtx(struct rte_eth_dev *dev); 2089161d103bSViacheslav Ovsiienko int mlx5_mp_os_req_queue_control(struct rte_eth_dev *dev, uint16_t queue_id, 2090161d103bSViacheslav Ovsiienko enum mlx5_mp_req_type req_type); 2091f8b9a3baSXueming Li 2092e6cdc54cSXueming Li /* mlx5_socket.c */ 2093e6cdc54cSXueming Li 2094e6cdc54cSXueming Li int mlx5_pmd_socket_init(void); 2095ea823b2cSDmitry Kozlyuk void mlx5_pmd_socket_uninit(void); 2096e6cdc54cSXueming Li 2097d740eb50SSuanming Mou /* mlx5_flow_meter.c */ 2098d740eb50SSuanming Mou 209924865366SAlexander Kozyrev int mlx5_flow_meter_init(struct rte_eth_dev *dev, 210024865366SAlexander Kozyrev uint32_t nb_meters, 210124865366SAlexander Kozyrev uint32_t nb_meter_profiles, 210248fbb0e9SAlexander Kozyrev uint32_t nb_meter_policies, 210348fbb0e9SAlexander Kozyrev uint32_t nb_queues); 210424865366SAlexander Kozyrev void mlx5_flow_meter_uninit(struct rte_eth_dev *dev); 2105d740eb50SSuanming Mou int mlx5_flow_meter_ops_get(struct rte_eth_dev *dev, void *arg); 2106e6100c7bSLi Zhang struct mlx5_flow_meter_info *mlx5_flow_meter_find(struct mlx5_priv *priv, 2107e6100c7bSLi Zhang uint32_t meter_id, uint32_t *mtr_idx); 2108e6100c7bSLi Zhang struct mlx5_flow_meter_info * 2109e6100c7bSLi Zhang flow_dv_meter_find_by_idx(struct mlx5_priv *priv, uint32_t idx); 211083306d6cSShun Hao int mlx5_flow_meter_attach(struct mlx5_priv *priv, 2111e6100c7bSLi Zhang struct mlx5_flow_meter_info *fm, 2112266e9f3dSSuanming Mou const struct rte_flow_attr *attr, 2113266e9f3dSSuanming Mou struct rte_flow_error *error); 2114c99b4f8bSLi Zhang void mlx5_flow_meter_detach(struct mlx5_priv *priv, 2115c99b4f8bSLi Zhang struct mlx5_flow_meter_info *fm); 2116afb4aa4fSLi Zhang struct mlx5_flow_meter_policy *mlx5_flow_meter_policy_find 2117afb4aa4fSLi Zhang (struct rte_eth_dev *dev, 2118afb4aa4fSLi Zhang uint32_t policy_id, 2119afb4aa4fSLi Zhang uint32_t *policy_idx); 2120bf62fb76SShun Hao struct mlx5_flow_meter_info * 2121bf62fb76SShun Hao mlx5_flow_meter_hierarchy_next_meter(struct mlx5_priv *priv, 2122bf62fb76SShun Hao struct mlx5_flow_meter_policy *policy, 2123bf62fb76SShun Hao uint32_t *mtr_idx); 212450cc92ddSShun Hao struct mlx5_flow_meter_policy * 212550cc92ddSShun Hao mlx5_flow_meter_hierarchy_get_final_policy(struct rte_eth_dev *dev, 212650cc92ddSShun Hao struct mlx5_flow_meter_policy *policy); 2127afb4aa4fSLi Zhang int mlx5_flow_meter_flush(struct rte_eth_dev *dev, 2128afb4aa4fSLi Zhang struct rte_mtr_error *error); 2129ec962badSLi Zhang void mlx5_flow_meter_rxq_flush(struct rte_eth_dev *dev); 2130d740eb50SSuanming Mou 2131f44b09f9SOphir Munk /* mlx5_os.c */ 21325dfa003dSMichael Baum 21332eb4d010SOphir Munk struct rte_pci_driver; 213491d1cfafSMichael Baum int mlx5_os_capabilities_prepare(struct mlx5_dev_ctx_shared *sh); 21352eb4d010SOphir Munk void mlx5_os_free_shared_dr(struct mlx5_priv *priv); 2136a729d2f0SMichael Baum int mlx5_os_net_probe(struct mlx5_common_device *cdev, 2137a729d2f0SMichael Baum struct mlx5_kvargs_ctrl *mkvlist); 21382eb4d010SOphir Munk void mlx5_os_dev_shared_handler_install(struct mlx5_dev_ctx_shared *sh); 21392eb4d010SOphir Munk void mlx5_os_dev_shared_handler_uninstall(struct mlx5_dev_ctx_shared *sh); 2140ab27cdd9SOphir Munk void mlx5_os_mac_addr_remove(struct rte_eth_dev *dev, uint32_t index); 2141ab27cdd9SOphir Munk int mlx5_os_mac_addr_add(struct rte_eth_dev *dev, struct rte_ether_addr *mac, 2142ab27cdd9SOphir Munk uint32_t index); 2143ab27cdd9SOphir Munk int mlx5_os_vf_mac_addr_modify(struct mlx5_priv *priv, unsigned int iface_idx, 2144ab27cdd9SOphir Munk struct rte_ether_addr *mac_addr, 2145ab27cdd9SOphir Munk int vf_index); 21464d18abd1SOphir Munk int mlx5_os_set_promisc(struct rte_eth_dev *dev, int enable); 21474d18abd1SOphir Munk int mlx5_os_set_allmulti(struct rte_eth_dev *dev, int enable); 214808d1838fSDekel Peled int mlx5_os_set_nonblock_channel_fd(int fd); 2149f00f6562SOphir Munk void mlx5_os_mac_addr_flush(struct rte_eth_dev *dev); 2150ea823b2cSDmitry Kozlyuk void mlx5_os_net_cleanup(void); 21511c506404SBing Zhao 2152d133f4cdSViacheslav Ovsiienko /* mlx5_txpp.c */ 2153d133f4cdSViacheslav Ovsiienko 2154d133f4cdSViacheslav Ovsiienko int mlx5_txpp_start(struct rte_eth_dev *dev); 2155d133f4cdSViacheslav Ovsiienko void mlx5_txpp_stop(struct rte_eth_dev *dev); 2156b94d93caSViacheslav Ovsiienko int mlx5_txpp_read_clock(struct rte_eth_dev *dev, uint64_t *timestamp); 21573b025c0cSViacheslav Ovsiienko int mlx5_txpp_xstats_get(struct rte_eth_dev *dev, 21583b025c0cSViacheslav Ovsiienko struct rte_eth_xstat *stats, 21593b025c0cSViacheslav Ovsiienko unsigned int n, unsigned int n_used); 21603b025c0cSViacheslav Ovsiienko int mlx5_txpp_xstats_reset(struct rte_eth_dev *dev); 21613b025c0cSViacheslav Ovsiienko int mlx5_txpp_xstats_get_names(struct rte_eth_dev *dev, 21623b025c0cSViacheslav Ovsiienko struct rte_eth_xstat_name *xstats_names, 21633b025c0cSViacheslav Ovsiienko unsigned int n, unsigned int n_used); 216477522be0SViacheslav Ovsiienko void mlx5_txpp_interrupt_handler(void *cb_arg); 2165d133f4cdSViacheslav Ovsiienko 2166ef9ee13fSOphir Munk /* mlx5_rxtx.c */ 2167ef9ee13fSOphir Munk 2168ef9ee13fSOphir Munk eth_tx_burst_t mlx5_select_tx_function(struct rte_eth_dev *dev); 2169ef9ee13fSOphir Munk 2170e6100c7bSLi Zhang /* mlx5_flow_aso.c */ 2171f935ed4bSDekel Peled 217248fbb0e9SAlexander Kozyrev int mlx5_aso_mtr_queue_init(struct mlx5_dev_ctx_shared *sh, 217348fbb0e9SAlexander Kozyrev struct mlx5_aso_mtr_pool *hws_pool, 217448fbb0e9SAlexander Kozyrev struct mlx5_aso_mtr_pools_mng *pool_mng, 217548fbb0e9SAlexander Kozyrev uint32_t nb_queues); 217648fbb0e9SAlexander Kozyrev void mlx5_aso_mtr_queue_uninit(struct mlx5_dev_ctx_shared *sh, 217748fbb0e9SAlexander Kozyrev struct mlx5_aso_mtr_pool *hws_pool, 217848fbb0e9SAlexander Kozyrev struct mlx5_aso_mtr_pools_mng *pool_mng); 217929efa63aSLi Zhang int mlx5_aso_queue_init(struct mlx5_dev_ctx_shared *sh, 218048fbb0e9SAlexander Kozyrev enum mlx5_access_aso_opc_mod aso_opc_mode, 218148fbb0e9SAlexander Kozyrev uint32_t nb_queues); 218229efa63aSLi Zhang int mlx5_aso_flow_hit_queue_poll_start(struct mlx5_dev_ctx_shared *sh); 218329efa63aSLi Zhang int mlx5_aso_flow_hit_queue_poll_stop(struct mlx5_dev_ctx_shared *sh); 218429efa63aSLi Zhang void mlx5_aso_queue_uninit(struct mlx5_dev_ctx_shared *sh, 218529efa63aSLi Zhang enum mlx5_access_aso_opc_mod aso_opc_mod); 218648fbb0e9SAlexander Kozyrev int mlx5_aso_meter_update_by_wqe(struct mlx5_dev_ctx_shared *sh, uint32_t queue, 2187478ba4bbSSuanming Mou struct mlx5_aso_mtr *mtr, struct mlx5_mtr_bulk *bulk, 2188478ba4bbSSuanming Mou void *user_data, bool push); 218948fbb0e9SAlexander Kozyrev int mlx5_aso_mtr_wait(struct mlx5_dev_ctx_shared *sh, uint32_t queue, 2190e93c58daSLi Zhang struct mlx5_aso_mtr *mtr); 2191463170a7SSuanming Mou int mlx5_aso_ct_update_by_wqe(struct mlx5_dev_ctx_shared *sh, uint32_t queue, 2192ebaf1b31SBing Zhao struct mlx5_aso_ct_action *ct, 2193478ba4bbSSuanming Mou const struct rte_flow_action_conntrack *profile, 2194478ba4bbSSuanming Mou void *user_data, 2195478ba4bbSSuanming Mou bool push); 2196463170a7SSuanming Mou int mlx5_aso_ct_wait_ready(struct mlx5_dev_ctx_shared *sh, uint32_t queue, 2197cf756556SBing Zhao struct mlx5_aso_ct_action *ct); 2198463170a7SSuanming Mou int mlx5_aso_ct_query_by_wqe(struct mlx5_dev_ctx_shared *sh, uint32_t queue, 2199cf756556SBing Zhao struct mlx5_aso_ct_action *ct, 2200478ba4bbSSuanming Mou struct rte_flow_action_conntrack *profile, 2201478ba4bbSSuanming Mou void *user_data, bool push); 2202463170a7SSuanming Mou int mlx5_aso_ct_available(struct mlx5_dev_ctx_shared *sh, uint32_t queue, 22032d084f69SBing Zhao struct mlx5_aso_ct_action *ct); 2204d47fe9daSTal Shnaiderman uint32_t 2205d47fe9daSTal Shnaiderman mlx5_get_supported_sw_parsing_offloads(const struct mlx5_hca_attr *attr); 22066a86ee2eSTal Shnaiderman uint32_t 22076a86ee2eSTal Shnaiderman mlx5_get_supported_tunneling_offloads(const struct mlx5_hca_attr *attr); 2208f935ed4bSDekel Peled 2209478ba4bbSSuanming Mou void mlx5_aso_ct_obj_analyze(struct rte_flow_action_conntrack *profile, 2210478ba4bbSSuanming Mou char *wdata); 2211478ba4bbSSuanming Mou void mlx5_aso_push_wqe(struct mlx5_dev_ctx_shared *sh, 2212478ba4bbSSuanming Mou struct mlx5_aso_sq *sq); 2213478ba4bbSSuanming Mou int mlx5_aso_pull_completion(struct mlx5_aso_sq *sq, 2214478ba4bbSSuanming Mou struct rte_flow_op_result res[], 2215478ba4bbSSuanming Mou uint16_t n_res); 22164d368e1dSXiaoyu Min int mlx5_aso_cnt_queue_init(struct mlx5_dev_ctx_shared *sh); 22174d368e1dSXiaoyu Min void mlx5_aso_cnt_queue_uninit(struct mlx5_dev_ctx_shared *sh); 22184d368e1dSXiaoyu Min int mlx5_aso_cnt_query(struct mlx5_dev_ctx_shared *sh, 22194d368e1dSXiaoyu Min struct mlx5_hws_cnt_pool *cpool); 2220463170a7SSuanming Mou int mlx5_aso_ct_queue_init(struct mlx5_dev_ctx_shared *sh, 2221463170a7SSuanming Mou struct mlx5_aso_ct_pools_mng *ct_mng, 2222463170a7SSuanming Mou uint32_t nb_queues); 2223463170a7SSuanming Mou int mlx5_aso_ct_queue_uninit(struct mlx5_dev_ctx_shared *sh, 2224463170a7SSuanming Mou struct mlx5_aso_ct_pools_mng *ct_mng); 22254d368e1dSXiaoyu Min 2226db25cadcSViacheslav Ovsiienko /* mlx5_flow_flex.c */ 2227db25cadcSViacheslav Ovsiienko 2228db25cadcSViacheslav Ovsiienko struct rte_flow_item_flex_handle * 2229db25cadcSViacheslav Ovsiienko flow_dv_item_create(struct rte_eth_dev *dev, 2230db25cadcSViacheslav Ovsiienko const struct rte_flow_item_flex_conf *conf, 2231db25cadcSViacheslav Ovsiienko struct rte_flow_error *error); 2232db25cadcSViacheslav Ovsiienko int flow_dv_item_release(struct rte_eth_dev *dev, 2233db25cadcSViacheslav Ovsiienko const struct rte_flow_item_flex_handle *flex_handle, 2234db25cadcSViacheslav Ovsiienko struct rte_flow_error *error); 2235db25cadcSViacheslav Ovsiienko int mlx5_flex_item_port_init(struct rte_eth_dev *dev); 2236db25cadcSViacheslav Ovsiienko void mlx5_flex_item_port_cleanup(struct rte_eth_dev *dev); 22376dac7d7fSViacheslav Ovsiienko void mlx5_flex_flow_translate_item(struct rte_eth_dev *dev, void *matcher, 22386dac7d7fSViacheslav Ovsiienko void *key, const struct rte_flow_item *item, 22396dac7d7fSViacheslav Ovsiienko bool is_inner); 22406dac7d7fSViacheslav Ovsiienko int mlx5_flex_acquire_index(struct rte_eth_dev *dev, 22416dac7d7fSViacheslav Ovsiienko struct rte_flow_item_flex_handle *handle, 22426dac7d7fSViacheslav Ovsiienko bool acquire); 22436dac7d7fSViacheslav Ovsiienko int mlx5_flex_release_index(struct rte_eth_dev *dev, int index); 22446dac7d7fSViacheslav Ovsiienko 22459086ac09SGregory Etelson /* Flex parser list callbacks. */ 22469086ac09SGregory Etelson struct mlx5_list_entry *mlx5_flex_parser_create_cb(void *list_ctx, void *ctx); 22479086ac09SGregory Etelson int mlx5_flex_parser_match_cb(void *list_ctx, 22489086ac09SGregory Etelson struct mlx5_list_entry *iter, void *ctx); 22499086ac09SGregory Etelson void mlx5_flex_parser_remove_cb(void *list_ctx, struct mlx5_list_entry *entry); 22509086ac09SGregory Etelson struct mlx5_list_entry *mlx5_flex_parser_clone_cb(void *list_ctx, 22519086ac09SGregory Etelson struct mlx5_list_entry *entry, 22529086ac09SGregory Etelson void *ctx); 22539086ac09SGregory Etelson void mlx5_flex_parser_clone_free_cb(void *tool_ctx, 22549086ac09SGregory Etelson struct mlx5_list_entry *entry); 2255771fa900SAdrien Mazarguil #endif /* RTE_PMD_MLX5_H_ */ 2256