xref: /dpdk/drivers/net/mlx5/mlx5.h (revision 50f95b23c9ba8237a7f376e2e90d4bfa04a3bab6)
18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause
2771fa900SAdrien Mazarguil  * Copyright 2015 6WIND S.A.
35feecc57SShahaf Shuler  * Copyright 2015 Mellanox Technologies, Ltd
4771fa900SAdrien Mazarguil  */
5771fa900SAdrien Mazarguil 
6771fa900SAdrien Mazarguil #ifndef RTE_PMD_MLX5_H_
7771fa900SAdrien Mazarguil #define RTE_PMD_MLX5_H_
8771fa900SAdrien Mazarguil 
9771fa900SAdrien Mazarguil #include <stddef.h>
10028669bcSAnatoly Burakov #include <stdbool.h>
11771fa900SAdrien Mazarguil #include <stdint.h>
12771fa900SAdrien Mazarguil #include <limits.h>
13771fa900SAdrien Mazarguil #include <net/if.h>
14771fa900SAdrien Mazarguil #include <netinet/in.h>
151b37f5d8SNélio Laranjeiro #include <sys/queue.h>
16771fa900SAdrien Mazarguil 
17771fa900SAdrien Mazarguil /* Verbs header. */
18771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
19771fa900SAdrien Mazarguil #ifdef PEDANTIC
20fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic"
21771fa900SAdrien Mazarguil #endif
22771fa900SAdrien Mazarguil #include <infiniband/verbs.h>
23771fa900SAdrien Mazarguil #ifdef PEDANTIC
24fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic"
25771fa900SAdrien Mazarguil #endif
26771fa900SAdrien Mazarguil 
275f08883aSGaetan Rivet #include <rte_pci.h>
28771fa900SAdrien Mazarguil #include <rte_ether.h>
29ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h>
30974f1e7eSYongseok Koh #include <rte_rwlock.h>
31198a3c33SNelio Laranjeiro #include <rte_interrupts.h>
32a48deadaSOr Ami #include <rte_errno.h>
330d356350SNélio Laranjeiro #include <rte_flow.h>
34771fa900SAdrien Mazarguil 
357b4f1e6bSMatan Azrad #include <mlx5_glue.h>
367b4f1e6bSMatan Azrad #include <mlx5_devx_cmds.h>
377b4f1e6bSMatan Azrad #include <mlx5_prm.h>
38654810b5SMatan Azrad #include <mlx5_nl.h>
39a4de9586SVu Pham #include <mlx5_common_mp.h>
40b8dc6b0eSVu Pham #include <mlx5_common_mr.h>
417b4f1e6bSMatan Azrad 
427b4f1e6bSMatan Azrad #include "mlx5_defs.h"
43771fa900SAdrien Mazarguil #include "mlx5_utils.h"
4410f3581dSOphir Munk #include "mlx5_os.h"
45771fa900SAdrien Mazarguil #include "mlx5_autoconf.h"
46771fa900SAdrien Mazarguil 
47014d1cbeSSuanming Mou enum mlx5_ipool_index {
48b88341caSSuanming Mou #ifdef HAVE_IBV_FLOW_DV_SUPPORT
49014d1cbeSSuanming Mou 	MLX5_IPOOL_DECAP_ENCAP = 0, /* Pool for encap/decap resource. */
508acf8ac9SSuanming Mou 	MLX5_IPOOL_PUSH_VLAN, /* Pool for push vlan resource. */
515f114269SSuanming Mou 	MLX5_IPOOL_TAG, /* Pool for tag resource. */
52f3faf9eaSSuanming Mou 	MLX5_IPOOL_PORT_ID, /* Pool for port id resource. */
537ac99475SSuanming Mou 	MLX5_IPOOL_JUMP, /* Pool for jump resource. */
54b88341caSSuanming Mou #endif
558638e2b0SSuanming Mou 	MLX5_IPOOL_MTR, /* Pool for meter resource. */
5690e6053aSSuanming Mou 	MLX5_IPOOL_MCP, /* Pool for metadata resource. */
57772dc0ebSSuanming Mou 	MLX5_IPOOL_HRXQ, /* Pool for hrxq resource. */
58b88341caSSuanming Mou 	MLX5_IPOOL_MLX5_FLOW, /* Pool for mlx5 flow handle. */
59ab612adcSSuanming Mou 	MLX5_IPOOL_RTE_FLOW, /* Pool for rte_flow. */
60014d1cbeSSuanming Mou 	MLX5_IPOOL_MAX,
61014d1cbeSSuanming Mou };
62014d1cbeSSuanming Mou 
63a1da6f62SSuanming Mou /*
64a1da6f62SSuanming Mou  * There are three reclaim memory mode supported.
65a1da6f62SSuanming Mou  * 0(none) means no memory reclaim.
66a1da6f62SSuanming Mou  * 1(light) means only PMD level reclaim.
67a1da6f62SSuanming Mou  * 2(aggressive) means both PMD and rdma-core level reclaim.
68a1da6f62SSuanming Mou  */
69a1da6f62SSuanming Mou enum mlx5_reclaim_mem_mode {
70a1da6f62SSuanming Mou 	MLX5_RCM_NONE, /* Don't reclaim memory. */
71a1da6f62SSuanming Mou 	MLX5_RCM_LIGHT, /* Reclaim PMD level. */
72a1da6f62SSuanming Mou 	MLX5_RCM_AGGR, /* Reclaim PMD and rdma-core level. */
73a1da6f62SSuanming Mou };
74a1da6f62SSuanming Mou 
75e85f623eSOphir Munk /* Device attributes used in mlx5 PMD */
76e85f623eSOphir Munk struct mlx5_dev_attr {
77e85f623eSOphir Munk 	uint64_t	device_cap_flags_ex;
78e85f623eSOphir Munk 	int		max_qp_wr;
79e85f623eSOphir Munk 	int		max_sge;
80e85f623eSOphir Munk 	int		max_cq;
81e85f623eSOphir Munk 	int		max_qp;
82e85f623eSOphir Munk 	uint32_t	raw_packet_caps;
83e85f623eSOphir Munk 	uint32_t	max_rwq_indirection_table_size;
84e85f623eSOphir Munk 	uint32_t	max_tso;
85e85f623eSOphir Munk 	uint32_t	tso_supported_qpts;
86e85f623eSOphir Munk 	uint64_t	flags;
87e85f623eSOphir Munk 	uint64_t	comp_mask;
88e85f623eSOphir Munk 	uint32_t	sw_parsing_offloads;
89e85f623eSOphir Munk 	uint32_t	min_single_stride_log_num_of_bytes;
90e85f623eSOphir Munk 	uint32_t	max_single_stride_log_num_of_bytes;
91e85f623eSOphir Munk 	uint32_t	min_single_wqe_log_num_of_strides;
92e85f623eSOphir Munk 	uint32_t	max_single_wqe_log_num_of_strides;
93e85f623eSOphir Munk 	uint32_t	stride_supported_qpts;
94e85f623eSOphir Munk 	uint32_t	tunnel_offloads_caps;
95e85f623eSOphir Munk 	char		fw_ver[64];
96e85f623eSOphir Munk };
97e85f623eSOphir Munk 
982eb4d010SOphir Munk /** Data associated with devices to spawn. */
992eb4d010SOphir Munk struct mlx5_dev_spawn_data {
1002eb4d010SOphir Munk 	uint32_t ifindex; /**< Network interface index. */
101834a9019SOphir Munk 	uint32_t max_port; /**< Device maximal port index. */
102834a9019SOphir Munk 	uint32_t phys_port; /**< Device physical port index. */
1032eb4d010SOphir Munk 	int pf_bond; /**< bonding device PF index. < 0 - no bonding */
1042eb4d010SOphir Munk 	struct mlx5_switch_info info; /**< Switch information. */
105834a9019SOphir Munk 	void *phys_dev; /**< Associated physical device. */
1062eb4d010SOphir Munk 	struct rte_eth_dev *eth_dev; /**< Associated Ethernet device. */
1072eb4d010SOphir Munk 	struct rte_pci_device *pci_dev; /**< Backend PCI device. */
1082eb4d010SOphir Munk };
1092eb4d010SOphir Munk 
1109a8ab29bSYongseok Koh /** Key string for IPC. */
1119a8ab29bSYongseok Koh #define MLX5_MP_NAME "net_mlx5_mp"
1129a8ab29bSYongseok Koh 
11326c08b97SAdrien Mazarguil 
1146e88bc42SOphir Munk LIST_HEAD(mlx5_dev_list, mlx5_dev_ctx_shared);
115974f1e7eSYongseok Koh 
1167be600c8SYongseok Koh /* Shared data between primary and secondary processes. */
117974f1e7eSYongseok Koh struct mlx5_shared_data {
1187be600c8SYongseok Koh 	rte_spinlock_t lock;
1197be600c8SYongseok Koh 	/* Global spinlock for primary and secondary processes. */
1207be600c8SYongseok Koh 	int init_done; /* Whether primary has done initialization. */
1217be600c8SYongseok Koh 	unsigned int secondary_cnt; /* Number of secondary processes init'd. */
122974f1e7eSYongseok Koh 	struct mlx5_dev_list mem_event_cb_list;
123974f1e7eSYongseok Koh 	rte_rwlock_t mem_event_rwlock;
124974f1e7eSYongseok Koh };
125974f1e7eSYongseok Koh 
1267be600c8SYongseok Koh /* Per-process data structure, not visible to other processes. */
1277be600c8SYongseok Koh struct mlx5_local_data {
1287be600c8SYongseok Koh 	int init_done; /* Whether a secondary has done initialization. */
1297be600c8SYongseok Koh };
1307be600c8SYongseok Koh 
131974f1e7eSYongseok Koh extern struct mlx5_shared_data *mlx5_shared_data;
1322eb4d010SOphir Munk extern struct rte_pci_driver mlx5_driver;
1332eb4d010SOphir Munk 
1342eb4d010SOphir Munk /* Dev ops structs */
135042f5c94SOphir Munk extern const struct eth_dev_ops mlx5_os_dev_ops;
136042f5c94SOphir Munk extern const struct eth_dev_ops mlx5_os_dev_sec_ops;
137042f5c94SOphir Munk extern const struct eth_dev_ops mlx5_os_dev_ops_isolate;
138974f1e7eSYongseok Koh 
1391a611fdaSShahaf Shuler struct mlx5_counter_ctrl {
1401a611fdaSShahaf Shuler 	/* Name of the counter. */
1411a611fdaSShahaf Shuler 	char dpdk_name[RTE_ETH_XSTATS_NAME_SIZE];
1421a611fdaSShahaf Shuler 	/* Name of the counter on the device table. */
1431a611fdaSShahaf Shuler 	char ctr_name[RTE_ETH_XSTATS_NAME_SIZE];
14473bf9235SOphir Munk 	uint32_t dev:1; /**< Nonzero for dev counters. */
1451a611fdaSShahaf Shuler };
1461a611fdaSShahaf Shuler 
147a4193ae3SShahaf Shuler struct mlx5_xstats_ctrl {
148a4193ae3SShahaf Shuler 	/* Number of device stats. */
149a4193ae3SShahaf Shuler 	uint16_t stats_n;
1501a611fdaSShahaf Shuler 	/* Number of device stats identified by PMD. */
1511a611fdaSShahaf Shuler 	uint16_t  mlx5_stats_n;
152a4193ae3SShahaf Shuler 	/* Index in the device counters table. */
153a4193ae3SShahaf Shuler 	uint16_t dev_table_idx[MLX5_MAX_XSTATS];
154a4193ae3SShahaf Shuler 	uint64_t base[MLX5_MAX_XSTATS];
155c5193a0bSJiawei Wang 	uint64_t xstats[MLX5_MAX_XSTATS];
156c5193a0bSJiawei Wang 	uint64_t hw_stats[MLX5_MAX_XSTATS];
1571a611fdaSShahaf Shuler 	struct mlx5_counter_ctrl info[MLX5_MAX_XSTATS];
158a4193ae3SShahaf Shuler };
159a4193ae3SShahaf Shuler 
160ce9494d7STom Barbette struct mlx5_stats_ctrl {
161ce9494d7STom Barbette 	/* Base for imissed counter. */
162ce9494d7STom Barbette 	uint64_t imissed_base;
163c5193a0bSJiawei Wang 	uint64_t imissed;
164ce9494d7STom Barbette };
165ce9494d7STom Barbette 
1667fe24446SShahaf Shuler /* Default PMD specific parameter value. */
1677fe24446SShahaf Shuler #define MLX5_ARG_UNSET (-1)
1687fe24446SShahaf Shuler 
16921bb6c7eSDekel Peled #define MLX5_LRO_SUPPORTED(dev) \
17021bb6c7eSDekel Peled 	(((struct mlx5_priv *)((dev)->data->dev_private))->config.lro.supported)
17121bb6c7eSDekel Peled 
1723d491dd6SDekel Peled /* Maximal size of coalesced segment for LRO is set in chunks of 256 Bytes. */
1733d491dd6SDekel Peled #define MLX5_LRO_SEG_CHUNK_SIZE	256u
1743d491dd6SDekel Peled 
1751c7e57f9SDekel Peled /* Maximal size of aggregated LRO packet. */
1763d491dd6SDekel Peled #define MLX5_MAX_LRO_SIZE (UINT8_MAX * MLX5_LRO_SEG_CHUNK_SIZE)
1771c7e57f9SDekel Peled 
17821bb6c7eSDekel Peled /* LRO configurations structure. */
17921bb6c7eSDekel Peled struct mlx5_lro_config {
18021bb6c7eSDekel Peled 	uint32_t supported:1; /* Whether LRO is supported. */
18121bb6c7eSDekel Peled 	uint32_t timeout; /* User configuration. */
18221bb6c7eSDekel Peled };
18321bb6c7eSDekel Peled 
1847fe24446SShahaf Shuler /*
1857fe24446SShahaf Shuler  * Device configuration structure.
1867fe24446SShahaf Shuler  *
1877fe24446SShahaf Shuler  * Merged configuration from:
1887fe24446SShahaf Shuler  *
1897fe24446SShahaf Shuler  *  - Device capabilities,
1907fe24446SShahaf Shuler  *  - User device parameters disabled features.
1917fe24446SShahaf Shuler  */
1927fe24446SShahaf Shuler struct mlx5_dev_config {
1937fe24446SShahaf Shuler 	unsigned int hw_csum:1; /* Checksum offload is supported. */
1947fe24446SShahaf Shuler 	unsigned int hw_vlan_strip:1; /* VLAN stripping is supported. */
19538b4b397SViacheslav Ovsiienko 	unsigned int hw_vlan_insert:1; /* VLAN insertion in WQE is supported. */
1967fe24446SShahaf Shuler 	unsigned int hw_fcs_strip:1; /* FCS stripping is supported. */
1977fe24446SShahaf Shuler 	unsigned int hw_padding:1; /* End alignment padding is supported. */
198ccdcba53SNélio Laranjeiro 	unsigned int vf:1; /* This is a VF. */
199038e7251SShahaf Shuler 	unsigned int tunnel_en:1;
200038e7251SShahaf Shuler 	/* Whether tunnel stateless offloads are supported. */
2011f106da2SMatan Azrad 	unsigned int mpls_en:1; /* MPLS over GRE/UDP is enabled. */
2027fe24446SShahaf Shuler 	unsigned int cqe_comp:1; /* CQE compression is enabled. */
203bc91e8dbSYongseok Koh 	unsigned int cqe_pad:1; /* CQE padding is enabled. */
204dbccb4cdSShahaf Shuler 	unsigned int tso:1; /* Whether TSO is supported. */
2057fe24446SShahaf Shuler 	unsigned int rx_vec_en:1; /* Rx vector is enabled. */
206dceb5029SYongseok Koh 	unsigned int mr_ext_memseg_en:1;
207dceb5029SYongseok Koh 	/* Whether memseg should be extended for MR creation. */
20878a54648SXueming Li 	unsigned int l3_vxlan_en:1; /* Enable L3 VXLAN flow creation. */
209db209cc3SNélio Laranjeiro 	unsigned int vf_nl_en:1; /* Enable Netlink requests in VF mode. */
210e2b4925eSOri Kam 	unsigned int dv_esw_en:1; /* Enable E-Switch DV flow. */
21151e72d38SOri Kam 	unsigned int dv_flow_en:1; /* Enable DV flow. */
2122d241515SViacheslav Ovsiienko 	unsigned int dv_xmeta_en:2; /* Enable extensive flow metadata. */
2130f0ae73aSShiri Kuzin 	unsigned int lacp_by_user:1;
2140f0ae73aSShiri Kuzin 	/* Enable user to manage LACP traffic. */
2155f8ba81cSXueming Li 	unsigned int swp:1; /* Tx generic tunnel checksum and TSO offload. */
216f5bf91deSMoti Haimovsky 	unsigned int devx:1; /* Whether devx interface is available or not. */
2173075bd23SDekel Peled 	unsigned int dest_tir:1; /* Whether advanced DR API is available. */
218a1da6f62SSuanming Mou 	unsigned int reclaim_mode:2; /* Memory reclaim mode. */
219a2854c4dSViacheslav Ovsiienko 	unsigned int rt_timestamp:1; /* realtime timestamp format. */
2205522da6bSSuanming Mou 	unsigned int sys_mem_en:1; /* The default memory allocator. */
221*50f95b23SSuanming Mou 	unsigned int decap_en:1; /* Whether decap will be used or not. */
2227d6bf6b8SYongseok Koh 	struct {
2237d6bf6b8SYongseok Koh 		unsigned int enabled:1; /* Whether MPRQ is enabled. */
2247d6bf6b8SYongseok Koh 		unsigned int stride_num_n; /* Number of strides. */
225ecb16045SAlexander Kozyrev 		unsigned int stride_size_n; /* Size of a stride. */
2267d6bf6b8SYongseok Koh 		unsigned int min_stride_size_n; /* Min size of a stride. */
2277d6bf6b8SYongseok Koh 		unsigned int max_stride_size_n; /* Max size of a stride. */
2287d6bf6b8SYongseok Koh 		unsigned int max_memcpy_len;
2297d6bf6b8SYongseok Koh 		/* Maximum packet size to memcpy Rx packets. */
2307d6bf6b8SYongseok Koh 		unsigned int min_rxqs_num;
2317d6bf6b8SYongseok Koh 		/* Rx queue count threshold to enable MPRQ. */
2327d6bf6b8SYongseok Koh 	} mprq; /* Configurations for Multi-Packet RQ. */
233f9de8718SShahaf Shuler 	int mps; /* Multi-packet send supported mode. */
2348409a285SViacheslav Ovsiienko 	int dbnc; /* Skip doorbell register write barrier. */
2352815702bSNelio Laranjeiro 	unsigned int flow_prio; /* Number of flow priorities. */
2365e61bcddSViacheslav Ovsiienko 	enum modify_reg flow_mreg_c[MLX5_MREG_C_NUM];
2375e61bcddSViacheslav Ovsiienko 	/* Availibility of mreg_c's. */
2387fe24446SShahaf Shuler 	unsigned int tso_max_payload_sz; /* Maximum TCP payload for TSO. */
2397fe24446SShahaf Shuler 	unsigned int ind_table_max_size; /* Maximum indirection table size. */
240066cfecdSMatan Azrad 	unsigned int max_dump_files_num; /* Maximum dump files per queue. */
2411ad9a3d0SBing Zhao 	unsigned int log_hp_size; /* Single hairpin queue data size in total. */
2427fe24446SShahaf Shuler 	int txqs_inline; /* Queue number threshold for inlining. */
243505f1fe4SViacheslav Ovsiienko 	int txq_inline_min; /* Minimal amount of data bytes to inline. */
244505f1fe4SViacheslav Ovsiienko 	int txq_inline_max; /* Max packet size for inlining with SEND. */
245505f1fe4SViacheslav Ovsiienko 	int txq_inline_mpw; /* Max packet size for inlining with eMPW. */
2468f848f32SViacheslav Ovsiienko 	int tx_pp; /* Timestamp scheduling granularity in nanoseconds. */
2478f848f32SViacheslav Ovsiienko 	int tx_skew; /* Tx scheduling skew between WQE and data on wire. */
248e2b4925eSOri Kam 	struct mlx5_hca_attr hca_attr; /* HCA attributes. */
24921bb6c7eSDekel Peled 	struct mlx5_lro_config lro; /* LRO configuration. */
2507fe24446SShahaf Shuler };
2517fe24446SShahaf Shuler 
252ae18a1aeSOri Kam 
253d10b09dbSOlivier Matz /**
25442280dd9SDekel Peled  * Type of object being allocated.
255d10b09dbSOlivier Matz  */
256d10b09dbSOlivier Matz enum mlx5_verbs_alloc_type {
257d10b09dbSOlivier Matz 	MLX5_VERBS_ALLOC_TYPE_NONE,
258d10b09dbSOlivier Matz 	MLX5_VERBS_ALLOC_TYPE_TX_QUEUE,
259d10b09dbSOlivier Matz 	MLX5_VERBS_ALLOC_TYPE_RX_QUEUE,
260d10b09dbSOlivier Matz };
261d10b09dbSOlivier Matz 
262dfedf3e3SViacheslav Ovsiienko /* Structure for VF VLAN workaround. */
263dfedf3e3SViacheslav Ovsiienko struct mlx5_vf_vlan {
264dfedf3e3SViacheslav Ovsiienko 	uint32_t tag:12;
265dfedf3e3SViacheslav Ovsiienko 	uint32_t created:1;
266dfedf3e3SViacheslav Ovsiienko };
267dfedf3e3SViacheslav Ovsiienko 
268d10b09dbSOlivier Matz /**
269d10b09dbSOlivier Matz  * Verbs allocator needs a context to know in the callback which kind of
270d10b09dbSOlivier Matz  * resources it is allocating.
271d10b09dbSOlivier Matz  */
272d10b09dbSOlivier Matz struct mlx5_verbs_alloc_ctx {
273d10b09dbSOlivier Matz 	enum mlx5_verbs_alloc_type type; /* Kind of object being allocated. */
274d10b09dbSOlivier Matz 	const void *obj; /* Pointer to the DPDK object. */
275d10b09dbSOlivier Matz };
276d10b09dbSOlivier Matz 
27778be8852SNelio Laranjeiro /* Flow drop context necessary due to Verbs API. */
27878be8852SNelio Laranjeiro struct mlx5_drop {
27978be8852SNelio Laranjeiro 	struct mlx5_hrxq *hrxq; /* Hash Rx queue queue. */
28093403560SDekel Peled 	struct mlx5_rxq_obj *rxq; /* Rx queue object. */
28178be8852SNelio Laranjeiro };
28278be8852SNelio Laranjeiro 
2835382d28cSMatan Azrad #define MLX5_COUNTERS_PER_POOL 512
284f15db67dSMatan Azrad #define MLX5_MAX_PENDING_QUERIES 4
285c3d3b140SSuanming Mou #define MLX5_CNT_CONTAINER_RESIZE 64
286fa2d01c8SDong Zhou #define MLX5_CNT_AGE_OFFSET 0x80000000
2878d93c830SDong Zhou #define CNT_SIZE (sizeof(struct mlx5_flow_counter))
2888d93c830SDong Zhou #define CNTEXT_SIZE (sizeof(struct mlx5_flow_counter_ext))
289fa2d01c8SDong Zhou #define AGE_SIZE (sizeof(struct mlx5_age_param))
290fa2d01c8SDong Zhou #define MLX5_AGING_TIME_DELAY	7
2918d93c830SDong Zhou #define CNT_POOL_TYPE_EXT	(1 << 0)
292fa2d01c8SDong Zhou #define CNT_POOL_TYPE_AGE	(1 << 1)
2938d93c830SDong Zhou #define IS_EXT_POOL(pool) (((pool)->type) & CNT_POOL_TYPE_EXT)
294fa2d01c8SDong Zhou #define IS_AGE_POOL(pool) (((pool)->type) & CNT_POOL_TYPE_AGE)
295fa2d01c8SDong Zhou #define MLX_CNT_IS_AGE(counter) ((counter) & MLX5_CNT_AGE_OFFSET ? 1 : 0)
2968d93c830SDong Zhou #define MLX5_CNT_LEN(pool) \
297fa2d01c8SDong Zhou 	(CNT_SIZE + \
298fa2d01c8SDong Zhou 	(IS_AGE_POOL(pool) ? AGE_SIZE : 0) + \
299fa2d01c8SDong Zhou 	(IS_EXT_POOL(pool) ? CNTEXT_SIZE : 0))
3008d93c830SDong Zhou #define MLX5_POOL_GET_CNT(pool, index) \
3018d93c830SDong Zhou 	((struct mlx5_flow_counter *) \
3028d93c830SDong Zhou 	((uint8_t *)((pool) + 1) + (index) * (MLX5_CNT_LEN(pool))))
3038d93c830SDong Zhou #define MLX5_CNT_ARRAY_IDX(pool, cnt) \
3048d93c830SDong Zhou 	((int)(((uint8_t *)(cnt) - (uint8_t *)((pool) + 1)) / \
3058d93c830SDong Zhou 	MLX5_CNT_LEN(pool)))
306c3d3b140SSuanming Mou /*
307c3d3b140SSuanming Mou  * The pool index and offset of counter in the pool array makes up the
308c3d3b140SSuanming Mou  * counter index. In case the counter is from pool 0 and offset 0, it
309c3d3b140SSuanming Mou  * should plus 1 to avoid index 0, since 0 means invalid counter index
310c3d3b140SSuanming Mou  * currently.
311c3d3b140SSuanming Mou  */
312c3d3b140SSuanming Mou #define MLX5_MAKE_CNT_IDX(pi, offset) \
313c3d3b140SSuanming Mou 	((pi) * MLX5_COUNTERS_PER_POOL + (offset) + 1)
314fa2d01c8SDong Zhou #define MLX5_CNT_TO_CNT_EXT(pool, cnt) \
315fa2d01c8SDong Zhou 	((struct mlx5_flow_counter_ext *)\
316fa2d01c8SDong Zhou 	((uint8_t *)((cnt) + 1) + \
317fa2d01c8SDong Zhou 	(IS_AGE_POOL(pool) ? AGE_SIZE : 0)))
318826b8a87SSuanming Mou #define MLX5_GET_POOL_CNT_EXT(pool, offset) \
319fa2d01c8SDong Zhou 	MLX5_CNT_TO_CNT_EXT(pool, MLX5_POOL_GET_CNT((pool), (offset)))
320fa2d01c8SDong Zhou #define MLX5_CNT_TO_AGE(cnt) \
321fa2d01c8SDong Zhou 	((struct mlx5_age_param *)((cnt) + 1))
322b1cc2266SSuanming Mou /*
323b1cc2266SSuanming Mou  * The maximum single counter is 0x800000 as MLX5_CNT_BATCH_OFFSET
324b1cc2266SSuanming Mou  * defines. The pool size is 512, pool index should never reach
325b1cc2266SSuanming Mou  * INT16_MAX.
326b1cc2266SSuanming Mou  */
327b1cc2266SSuanming Mou #define POOL_IDX_INVALID UINT16_MAX
3285382d28cSMatan Azrad 
3295382d28cSMatan Azrad struct mlx5_flow_counter_pool;
3305382d28cSMatan Azrad 
331fa2d01c8SDong Zhou /*age status*/
332fa2d01c8SDong Zhou enum {
333fa2d01c8SDong Zhou 	AGE_FREE, /* Initialized state. */
334fa2d01c8SDong Zhou 	AGE_CANDIDATE, /* Counter assigned to flows. */
335fa2d01c8SDong Zhou 	AGE_TMOUT, /* Timeout, wait for rte_flow_get_aged_flows and destroy. */
336fa2d01c8SDong Zhou };
337fa2d01c8SDong Zhou 
3385af61440SMatan Azrad #define MLX5_CNT_CONTAINER(sh, batch, age) (&(sh)->cmng.ccont \
3395af61440SMatan Azrad 					    [(batch) * 2 + (age)])
3405af61440SMatan Azrad 
3415af61440SMatan Azrad enum {
3425af61440SMatan Azrad 	MLX5_CCONT_TYPE_SINGLE,
3435af61440SMatan Azrad 	MLX5_CCONT_TYPE_SINGLE_FOR_AGE,
3445af61440SMatan Azrad 	MLX5_CCONT_TYPE_BATCH,
3455af61440SMatan Azrad 	MLX5_CCONT_TYPE_BATCH_FOR_AGE,
3465af61440SMatan Azrad 	MLX5_CCONT_TYPE_MAX,
3475af61440SMatan Azrad };
3485af61440SMatan Azrad 
349fa2d01c8SDong Zhou /* Counter age parameter. */
350fa2d01c8SDong Zhou struct mlx5_age_param {
351fa2d01c8SDong Zhou 	rte_atomic16_t state; /**< Age state. */
352fa2d01c8SDong Zhou 	uint16_t port_id; /**< Port id of the counter. */
353fa2d01c8SDong Zhou 	uint32_t timeout:15; /**< Age timeout in unit of 0.1sec. */
354fa2d01c8SDong Zhou 	uint32_t expire:16; /**< Expire time(0.1sec) in the future. */
355fa2d01c8SDong Zhou 	void *context; /**< Flow counter age context. */
356fa2d01c8SDong Zhou };
357fa2d01c8SDong Zhou 
3585382d28cSMatan Azrad struct flow_counter_stats {
3595382d28cSMatan Azrad 	uint64_t hits;
3605382d28cSMatan Azrad 	uint64_t bytes;
3615382d28cSMatan Azrad };
3625382d28cSMatan Azrad 
363ac79183dSSuanming Mou struct mlx5_flow_counter_pool;
364826b8a87SSuanming Mou /* Generic counters information. */
3655382d28cSMatan Azrad struct mlx5_flow_counter {
3665382d28cSMatan Azrad 	TAILQ_ENTRY(mlx5_flow_counter) next;
3675382d28cSMatan Azrad 	/**< Pointer to the next flow counter structure. */
368f15db67dSMatan Azrad 	union {
3695382d28cSMatan Azrad 		uint64_t hits; /**< Reset value of hits packets. */
370ac79183dSSuanming Mou 		struct mlx5_flow_counter_pool *pool; /**< Counter pool. */
371f15db67dSMatan Azrad 	};
3725382d28cSMatan Azrad 	uint64_t bytes; /**< Reset value of bytes. */
3735382d28cSMatan Azrad 	void *action; /**< Pointer to the dv action. */
3745382d28cSMatan Azrad };
3755382d28cSMatan Azrad 
376826b8a87SSuanming Mou /* Extend counters information for none batch counters. */
377826b8a87SSuanming Mou struct mlx5_flow_counter_ext {
378826b8a87SSuanming Mou 	uint32_t shared:1; /**< Share counter ID with other flow rules. */
379826b8a87SSuanming Mou 	uint32_t batch: 1;
380826b8a87SSuanming Mou 	/**< Whether the counter was allocated by batch command. */
381826b8a87SSuanming Mou 	uint32_t ref_cnt:30; /**< Reference counter. */
382826b8a87SSuanming Mou 	uint32_t id; /**< User counter ID. */
383826b8a87SSuanming Mou 	union {  /**< Holds the counters for the rule. */
384826b8a87SSuanming Mou #if defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42)
385826b8a87SSuanming Mou 		struct ibv_counter_set *cs;
386826b8a87SSuanming Mou #elif defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45)
387826b8a87SSuanming Mou 		struct ibv_counters *cs;
388826b8a87SSuanming Mou #endif
389826b8a87SSuanming Mou 		struct mlx5_devx_obj *dcs; /**< Counter Devx object. */
390826b8a87SSuanming Mou 	};
391826b8a87SSuanming Mou };
392826b8a87SSuanming Mou 
3935382d28cSMatan Azrad TAILQ_HEAD(mlx5_counters, mlx5_flow_counter);
3945382d28cSMatan Azrad 
395826b8a87SSuanming Mou /* Generic counter pool structure - query is in pool resolution. */
3965382d28cSMatan Azrad struct mlx5_flow_counter_pool {
3975382d28cSMatan Azrad 	TAILQ_ENTRY(mlx5_flow_counter_pool) next;
398ac79183dSSuanming Mou 	struct mlx5_counters counters[2]; /* Free counter list. */
399f15db67dSMatan Azrad 	union {
4005382d28cSMatan Azrad 		struct mlx5_devx_obj *min_dcs;
401f15db67dSMatan Azrad 		rte_atomic64_t a64_dcs;
402f15db67dSMatan Azrad 	};
403f15db67dSMatan Azrad 	/* The devx object of the minimum counter ID. */
404ac79183dSSuanming Mou 	uint32_t index:29; /* Pool index in container. */
405ac79183dSSuanming Mou 	uint32_t type:2; /* Memory type behind the counter array. */
406ac79183dSSuanming Mou 	volatile uint32_t query_gen:1; /* Query round. */
407f15db67dSMatan Azrad 	rte_spinlock_t sl; /* The pool lock. */
408f15db67dSMatan Azrad 	struct mlx5_counter_stats_raw *raw;
409f15db67dSMatan Azrad 	struct mlx5_counter_stats_raw *raw_hw; /* The raw on HW working. */
4105382d28cSMatan Azrad };
4115382d28cSMatan Azrad 
4125382d28cSMatan Azrad struct mlx5_counter_stats_raw;
4135382d28cSMatan Azrad 
4145382d28cSMatan Azrad /* Memory management structure for group of counter statistics raws. */
4155382d28cSMatan Azrad struct mlx5_counter_stats_mem_mng {
4165382d28cSMatan Azrad 	LIST_ENTRY(mlx5_counter_stats_mem_mng) next;
4175382d28cSMatan Azrad 	struct mlx5_counter_stats_raw *raws;
4185382d28cSMatan Azrad 	struct mlx5_devx_obj *dm;
419c7f6ba0eSOphir Munk 	void *umem;
4205382d28cSMatan Azrad };
4215382d28cSMatan Azrad 
4225382d28cSMatan Azrad /* Raw memory structure for the counter statistics values of a pool. */
4235382d28cSMatan Azrad struct mlx5_counter_stats_raw {
4245382d28cSMatan Azrad 	LIST_ENTRY(mlx5_counter_stats_raw) next;
4255382d28cSMatan Azrad 	int min_dcs_id;
4265382d28cSMatan Azrad 	struct mlx5_counter_stats_mem_mng *mem_mng;
4275382d28cSMatan Azrad 	volatile struct flow_counter_stats *data;
4285382d28cSMatan Azrad };
4295382d28cSMatan Azrad 
4305382d28cSMatan Azrad TAILQ_HEAD(mlx5_counter_pools, mlx5_flow_counter_pool);
4315382d28cSMatan Azrad 
4325382d28cSMatan Azrad /* Container structure for counter pools. */
4335382d28cSMatan Azrad struct mlx5_pools_container {
434f15db67dSMatan Azrad 	rte_atomic16_t n_valid; /* Number of valid pools. */
4355382d28cSMatan Azrad 	uint16_t n; /* Number of pools. */
436b1cc2266SSuanming Mou 	uint16_t last_pool_idx; /* Last used pool index */
437b1cc2266SSuanming Mou 	int min_id; /* The minimum counter ID in the pools. */
438b1cc2266SSuanming Mou 	int max_id; /* The maximum counter ID in the pools. */
4395af61440SMatan Azrad 	rte_spinlock_t resize_sl; /* The resize lock. */
440ac79183dSSuanming Mou 	rte_spinlock_t csl; /* The counter free list lock. */
441ac79183dSSuanming Mou 	struct mlx5_counters counters; /* Free counter list. */
4425382d28cSMatan Azrad 	struct mlx5_counter_pools pool_list; /* Counter pool list. */
4435382d28cSMatan Azrad 	struct mlx5_flow_counter_pool **pools; /* Counter pool array. */
4445af61440SMatan Azrad 	struct mlx5_counter_stats_mem_mng *mem_mng;
4455382d28cSMatan Azrad 	/* Hold the memory management for the next allocated pools raws. */
4465382d28cSMatan Azrad };
4475382d28cSMatan Azrad 
4485382d28cSMatan Azrad /* Counter global management structure. */
4495382d28cSMatan Azrad struct mlx5_flow_counter_mng {
4505af61440SMatan Azrad 	struct mlx5_pools_container ccont[MLX5_CCONT_TYPE_MAX];
4515382d28cSMatan Azrad 	struct mlx5_counters flow_counters; /* Legacy flow counter list. */
452f15db67dSMatan Azrad 	uint8_t pending_queries;
453f15db67dSMatan Azrad 	uint8_t batch;
454f15db67dSMatan Azrad 	uint16_t pool_index;
455fa2d01c8SDong Zhou 	uint8_t age;
456f15db67dSMatan Azrad 	uint8_t query_thread_on;
4575382d28cSMatan Azrad 	LIST_HEAD(mem_mngs, mlx5_counter_stats_mem_mng) mem_mngs;
458f15db67dSMatan Azrad 	LIST_HEAD(stat_raws, mlx5_counter_stats_raw) free_stat_raws;
4595382d28cSMatan Azrad };
4605af61440SMatan Azrad 
4613c78124fSShiri Kuzin /* Default miss action resource structure. */
4623c78124fSShiri Kuzin struct mlx5_flow_default_miss_resource {
4633c78124fSShiri Kuzin 	void *action; /* Pointer to the rdma-core action. */
4643c78124fSShiri Kuzin 	rte_atomic32_t refcnt; /* Default miss action reference counter. */
4653c78124fSShiri Kuzin };
4663c78124fSShiri Kuzin 
467fa2d01c8SDong Zhou #define MLX5_AGE_EVENT_NEW		1
468fa2d01c8SDong Zhou #define MLX5_AGE_TRIGGER		2
469fa2d01c8SDong Zhou #define MLX5_AGE_SET(age_info, BIT) \
470fa2d01c8SDong Zhou 	((age_info)->flags |= (1 << (BIT)))
471fa2d01c8SDong Zhou #define MLX5_AGE_GET(age_info, BIT) \
472fa2d01c8SDong Zhou 	((age_info)->flags & (1 << (BIT)))
473fa2d01c8SDong Zhou #define GET_PORT_AGE_INFO(priv) \
47491389890SOphir Munk 	(&((priv)->sh->port[(priv)->dev_port - 1].age_info))
4755382d28cSMatan Azrad 
476fa2d01c8SDong Zhou /* Aging information for per port. */
477fa2d01c8SDong Zhou struct mlx5_age_info {
478fa2d01c8SDong Zhou 	uint8_t flags; /*Indicate if is new event or need be trigered*/
479fa2d01c8SDong Zhou 	struct mlx5_counters aged_counters; /* Aged flow counter list. */
480fa2d01c8SDong Zhou 	rte_spinlock_t aged_sl; /* Aged flow counter list lock. */
481fa2d01c8SDong Zhou };
4825af61440SMatan Azrad 
48317e19bc4SViacheslav Ovsiienko /* Per port data of shared IB device. */
48491389890SOphir Munk struct mlx5_dev_shared_port {
48517e19bc4SViacheslav Ovsiienko 	uint32_t ih_port_id;
48623242063SMatan Azrad 	uint32_t devx_ih_port_id;
48717e19bc4SViacheslav Ovsiienko 	/*
48817e19bc4SViacheslav Ovsiienko 	 * Interrupt handler port_id. Used by shared interrupt
48917e19bc4SViacheslav Ovsiienko 	 * handler to find the corresponding rte_eth device
49017e19bc4SViacheslav Ovsiienko 	 * by IB port index. If value is equal or greater
49117e19bc4SViacheslav Ovsiienko 	 * RTE_MAX_ETHPORTS it means there is no subhandler
49217e19bc4SViacheslav Ovsiienko 	 * installed for specified IB port index.
49317e19bc4SViacheslav Ovsiienko 	 */
494fa2d01c8SDong Zhou 	struct mlx5_age_info age_info;
495fa2d01c8SDong Zhou 	/* Aging information for per port. */
49617e19bc4SViacheslav Ovsiienko };
49717e19bc4SViacheslav Ovsiienko 
498860897d2SBing Zhao /* Table key of the hash organization. */
499860897d2SBing Zhao union mlx5_flow_tbl_key {
500860897d2SBing Zhao 	struct {
501860897d2SBing Zhao 		/* Table ID should be at the lowest address. */
502860897d2SBing Zhao 		uint32_t table_id;	/**< ID of the table. */
503860897d2SBing Zhao 		uint16_t reserved;	/**< must be zero for comparison. */
504860897d2SBing Zhao 		uint8_t domain;		/**< 1 - FDB, 0 - NIC TX/RX. */
505860897d2SBing Zhao 		uint8_t direction;	/**< 1 - egress, 0 - ingress. */
506860897d2SBing Zhao 	};
507860897d2SBing Zhao 	uint64_t v64;			/**< full 64bits value of key */
508860897d2SBing Zhao };
509860897d2SBing Zhao 
51079e35d0dSViacheslav Ovsiienko /* Table structure. */
51179e35d0dSViacheslav Ovsiienko struct mlx5_flow_tbl_resource {
51279e35d0dSViacheslav Ovsiienko 	void *obj; /**< Pointer to DR table object. */
51379e35d0dSViacheslav Ovsiienko 	rte_atomic32_t refcnt; /**< Reference counter. */
51479e35d0dSViacheslav Ovsiienko };
51579e35d0dSViacheslav Ovsiienko 
516b67b4ecbSDekel Peled #define MLX5_MAX_TABLES UINT16_MAX
51746a5e6bcSSuanming Mou #define MLX5_FLOW_TABLE_LEVEL_METER (UINT16_MAX - 3)
51846a5e6bcSSuanming Mou #define MLX5_FLOW_TABLE_LEVEL_SUFFIX (UINT16_MAX - 2)
5193c84f34eSOri Kam #define MLX5_HAIRPIN_TX_TABLE (UINT16_MAX - 1)
5205e61bcddSViacheslav Ovsiienko /* Reserve the last two tables for metadata register copy. */
5215e61bcddSViacheslav Ovsiienko #define MLX5_FLOW_MREG_ACT_TABLE_GROUP (MLX5_MAX_TABLES - 1)
522dd3c774fSViacheslav Ovsiienko #define MLX5_FLOW_MREG_CP_TABLE_GROUP (MLX5_MAX_TABLES - 2)
523dd3c774fSViacheslav Ovsiienko /* Tables for metering splits should be added here. */
524dd3c774fSViacheslav Ovsiienko #define MLX5_MAX_TABLES_EXTERNAL (MLX5_MAX_TABLES - 3)
525b67b4ecbSDekel Peled #define MLX5_MAX_TABLES_FDB UINT16_MAX
52679e35d0dSViacheslav Ovsiienko 
527d85c7b5eSOri Kam /* ID generation structure. */
528d85c7b5eSOri Kam struct mlx5_flow_id_pool {
529d85c7b5eSOri Kam 	uint32_t *free_arr; /**< Pointer to the a array of free values. */
530d85c7b5eSOri Kam 	uint32_t base_index;
531d85c7b5eSOri Kam 	/**< The next index that can be used without any free elements. */
532d85c7b5eSOri Kam 	uint32_t *curr; /**< Pointer to the index to pop. */
533d85c7b5eSOri Kam 	uint32_t *last; /**< Pointer to the last element in the empty arrray. */
53430a3687dSSuanming Mou 	uint32_t max_id; /**< Maximum id can be allocated from the pool. */
535d85c7b5eSOri Kam };
536d85c7b5eSOri Kam 
537d133f4cdSViacheslav Ovsiienko /* Tx pacing queue structure - for Clock and Rearm queues. */
538d133f4cdSViacheslav Ovsiienko struct mlx5_txpp_wq {
539d133f4cdSViacheslav Ovsiienko 	/* Completion Queue related data.*/
540d133f4cdSViacheslav Ovsiienko 	struct mlx5_devx_obj *cq;
541d133f4cdSViacheslav Ovsiienko 	struct mlx5dv_devx_umem *cq_umem;
542d133f4cdSViacheslav Ovsiienko 	union {
543d133f4cdSViacheslav Ovsiienko 		volatile void *cq_buf;
544d133f4cdSViacheslav Ovsiienko 		volatile struct mlx5_cqe *cqes;
545d133f4cdSViacheslav Ovsiienko 	};
546d133f4cdSViacheslav Ovsiienko 	volatile uint32_t *cq_dbrec;
547d133f4cdSViacheslav Ovsiienko 	uint32_t cq_ci:24;
548d133f4cdSViacheslav Ovsiienko 	uint32_t arm_sn:2;
549d133f4cdSViacheslav Ovsiienko 	/* Send Queue related data.*/
550d133f4cdSViacheslav Ovsiienko 	struct mlx5_devx_obj *sq;
551d133f4cdSViacheslav Ovsiienko 	struct mlx5dv_devx_umem *sq_umem;
552d133f4cdSViacheslav Ovsiienko 	union {
553d133f4cdSViacheslav Ovsiienko 		volatile void *sq_buf;
554d133f4cdSViacheslav Ovsiienko 		volatile struct mlx5_wqe *wqes;
555d133f4cdSViacheslav Ovsiienko 	};
556d133f4cdSViacheslav Ovsiienko 	uint16_t sq_size; /* Number of WQEs in the queue. */
557d133f4cdSViacheslav Ovsiienko 	uint16_t sq_ci; /* Next WQE to execute. */
558d133f4cdSViacheslav Ovsiienko 	volatile uint32_t *sq_dbrec;
559d133f4cdSViacheslav Ovsiienko };
560d133f4cdSViacheslav Ovsiienko 
56177522be0SViacheslav Ovsiienko /* Tx packet pacing internal timestamp. */
56277522be0SViacheslav Ovsiienko struct mlx5_txpp_ts {
56377522be0SViacheslav Ovsiienko 	rte_atomic64_t ci_ts;
56477522be0SViacheslav Ovsiienko 	rte_atomic64_t ts;
56577522be0SViacheslav Ovsiienko };
56677522be0SViacheslav Ovsiienko 
567d133f4cdSViacheslav Ovsiienko /* Tx packet pacing structure. */
568d133f4cdSViacheslav Ovsiienko struct mlx5_dev_txpp {
569d133f4cdSViacheslav Ovsiienko 	pthread_mutex_t mutex; /* Pacing create/destroy mutex. */
570d133f4cdSViacheslav Ovsiienko 	uint32_t refcnt; /* Pacing reference counter. */
571d133f4cdSViacheslav Ovsiienko 	uint32_t freq; /* Timestamp frequency, Hz. */
572d133f4cdSViacheslav Ovsiienko 	uint32_t tick; /* Completion tick duration in nanoseconds. */
573d133f4cdSViacheslav Ovsiienko 	uint32_t test; /* Packet pacing test mode. */
574d133f4cdSViacheslav Ovsiienko 	int32_t skew; /* Scheduling skew. */
575d133f4cdSViacheslav Ovsiienko 	uint32_t eqn; /* Event Queue number. */
576d133f4cdSViacheslav Ovsiienko 	struct rte_intr_handle intr_handle; /* Periodic interrupt. */
577d133f4cdSViacheslav Ovsiienko 	struct mlx5dv_devx_event_channel *echan; /* Event Channel. */
578d133f4cdSViacheslav Ovsiienko 	struct mlx5_txpp_wq clock_queue; /* Clock Queue. */
579551c94c8SViacheslav Ovsiienko 	struct mlx5_txpp_wq rearm_queue; /* Clock Queue. */
580aef1e20eSViacheslav Ovsiienko 	struct mlx5dv_pp *pp; /* Packet pacing context. */
581aef1e20eSViacheslav Ovsiienko 	uint16_t pp_id; /* Packet pacing context index. */
58277522be0SViacheslav Ovsiienko 	uint16_t ts_n; /* Number of captured timestamps. */
58377522be0SViacheslav Ovsiienko 	uint16_t ts_p; /* Pointer to statisticks timestamp. */
58477522be0SViacheslav Ovsiienko 	struct mlx5_txpp_ts *tsa; /* Timestamps sliding window stats. */
58577522be0SViacheslav Ovsiienko 	struct mlx5_txpp_ts ts; /* Cached completion id/timestamp. */
58677522be0SViacheslav Ovsiienko 	uint32_t sync_lost:1; /* ci/timestamp synchronization lost. */
58777522be0SViacheslav Ovsiienko 	/* Statistics counters. */
58877522be0SViacheslav Ovsiienko 	rte_atomic32_t err_miss_int; /* Missed service interrupt. */
58977522be0SViacheslav Ovsiienko 	rte_atomic32_t err_rearm_queue; /* Rearm Queue errors. */
59077522be0SViacheslav Ovsiienko 	rte_atomic32_t err_clock_queue; /* Clock Queue errors. */
591085ff447SViacheslav Ovsiienko 	rte_atomic32_t err_ts_past; /* Timestamp in the past. */
592085ff447SViacheslav Ovsiienko 	rte_atomic32_t err_ts_future; /* Timestamp in the distant future. */
593d133f4cdSViacheslav Ovsiienko };
594d133f4cdSViacheslav Ovsiienko 
595daa38a89SBing Zhao /* Supported flex parser profile ID. */
596daa38a89SBing Zhao enum mlx5_flex_parser_profile_id {
597daa38a89SBing Zhao 	MLX5_FLEX_PARSER_ECPRI_0 = 0,
598daa38a89SBing Zhao 	MLX5_FLEX_PARSER_MAX = 8,
599daa38a89SBing Zhao };
600daa38a89SBing Zhao 
601daa38a89SBing Zhao /* Sample ID information of flex parser structure. */
602daa38a89SBing Zhao struct mlx5_flex_parser_profiles {
603daa38a89SBing Zhao 	uint32_t num;		/* Actual number of samples. */
604daa38a89SBing Zhao 	uint32_t ids[8];	/* Sample IDs for this profile. */
605daa38a89SBing Zhao 	uint8_t offset[8];	/* Bytes offset of each parser. */
606daa38a89SBing Zhao 	void *obj;		/* Flex parser node object. */
607daa38a89SBing Zhao };
608daa38a89SBing Zhao 
60917e19bc4SViacheslav Ovsiienko /*
61017e19bc4SViacheslav Ovsiienko  * Shared Infiniband device context for Master/Representors
61117e19bc4SViacheslav Ovsiienko  * which belong to same IB device with multiple IB ports.
61217e19bc4SViacheslav Ovsiienko  **/
6136e88bc42SOphir Munk struct mlx5_dev_ctx_shared {
6146e88bc42SOphir Munk 	LIST_ENTRY(mlx5_dev_ctx_shared) next;
61517e19bc4SViacheslav Ovsiienko 	uint32_t refcnt;
61617e19bc4SViacheslav Ovsiienko 	uint32_t devx:1; /* Opened with DV. */
61717e19bc4SViacheslav Ovsiienko 	uint32_t max_port; /* Maximal IB device port index. */
618f44b09f9SOphir Munk 	void *ctx; /* Verbs/DV/DevX context. */
619c4685016SOphir Munk 	void *pd; /* Protection Domain. */
620b9d86122SDekel Peled 	uint32_t pdn; /* Protection Domain number. */
6218791ff42SDekel Peled 	uint32_t tdn; /* Transport Domain number. */
62210f3581dSOphir Munk 	char ibdev_name[DEV_SYSFS_NAME_MAX]; /* SYSFS dev name. */
62310f3581dSOphir Munk 	char ibdev_path[DEV_SYSFS_PATH_MAX]; /* SYSFS dev path for secondary */
624e85f623eSOphir Munk 	struct mlx5_dev_attr device_attr; /* Device properties. */
625d133f4cdSViacheslav Ovsiienko 	int numa_node; /* Numa node of backing physical device. */
6266e88bc42SOphir Munk 	LIST_ENTRY(mlx5_dev_ctx_shared) mem_event_cb;
627ccb38153SViacheslav Ovsiienko 	/**< Called by memory event callback. */
628b8dc6b0eSVu Pham 	struct mlx5_mr_share_cache share_cache;
629d133f4cdSViacheslav Ovsiienko 	/* Packet pacing related structure. */
630d133f4cdSViacheslav Ovsiienko 	struct mlx5_dev_txpp txpp;
631b2177648SViacheslav Ovsiienko 	/* Shared DV/DR flow data section. */
63279e35d0dSViacheslav Ovsiienko 	pthread_mutex_t dv_mutex; /* DV context mutex. */
63339139371SViacheslav Ovsiienko 	uint32_t dv_meta_mask; /* flow META metadata supported mask. */
63439139371SViacheslav Ovsiienko 	uint32_t dv_mark_mask; /* flow MARK metadata supported mask. */
63539139371SViacheslav Ovsiienko 	uint32_t dv_regc0_mask; /* available bits of metatada reg_c[0]. */
636b2177648SViacheslav Ovsiienko 	uint32_t dv_refcnt; /* DV/DR data reference counter. */
637d1e64fbfSOri Kam 	void *fdb_domain; /* FDB Direct Rules name space handle. */
638d1e64fbfSOri Kam 	void *rx_domain; /* RX Direct Rules name space handle. */
639d1e64fbfSOri Kam 	void *tx_domain; /* TX Direct Rules name space handle. */
64024feb045SViacheslav Ovsiienko #ifndef RTE_ARCH_64
64124feb045SViacheslav Ovsiienko 	rte_spinlock_t uar_lock_cq; /* CQs share a common distinct UAR */
64224feb045SViacheslav Ovsiienko 	rte_spinlock_t uar_lock[MLX5_UAR_PAGE_NUM_MAX];
64324feb045SViacheslav Ovsiienko 	/* UAR same-page access control required in 32bit implementations. */
64424feb045SViacheslav Ovsiienko #endif
645860897d2SBing Zhao 	struct mlx5_hlist *flow_tbls;
646860897d2SBing Zhao 	/* Direct Rules tables for FDB, NIC TX+RX */
64734fa7c02SOri Kam 	void *esw_drop_action; /* Pointer to DR E-Switch drop action. */
648b41e47daSMoti Haimovsky 	void *pop_vlan_action; /* Pointer to DR pop VLAN action. */
649014d1cbeSSuanming Mou 	uint32_t encaps_decaps; /* Encap/decap action indexed memory list. */
65079e35d0dSViacheslav Ovsiienko 	LIST_HEAD(modify_cmd, mlx5_flow_dv_modify_hdr_resource) modify_cmds;
651e484e403SBing Zhao 	struct mlx5_hlist *tag_table;
652f3faf9eaSSuanming Mou 	uint32_t port_id_action_list; /* List of port ID actions. */
6538acf8ac9SSuanming Mou 	uint32_t push_vlan_action_list; /* List of push VLAN actions. */
6545382d28cSMatan Azrad 	struct mlx5_flow_counter_mng cmng; /* Counters management structure. */
6553c78124fSShiri Kuzin 	struct mlx5_flow_default_miss_resource default_miss;
6563c78124fSShiri Kuzin 	/* Default miss action resource structure. */
657014d1cbeSSuanming Mou 	struct mlx5_indexed_pool *ipool[MLX5_IPOOL_MAX];
658014d1cbeSSuanming Mou 	/* Memory Pool for mlx5 flow resources. */
659632f0f19SSuanming Mou 	struct mlx5_l3t_tbl *cnt_id_tbl; /* Shared counter lookup table. */
660b2177648SViacheslav Ovsiienko 	/* Shared interrupt handler section. */
66117e19bc4SViacheslav Ovsiienko 	struct rte_intr_handle intr_handle; /* Interrupt handler for device. */
662f15db67dSMatan Azrad 	struct rte_intr_handle intr_handle_devx; /* DEVX interrupt handler. */
66321b7c452SOphir Munk 	void *devx_comp; /* DEVX async comp obj. */
664ae18a1aeSOri Kam 	struct mlx5_devx_obj *tis; /* TIS object. */
665ae18a1aeSOri Kam 	struct mlx5_devx_obj *td; /* Transport domain. */
666d85c7b5eSOri Kam 	struct mlx5_flow_id_pool *flow_id_pool; /* Flow ID pool. */
667fc4d4f73SViacheslav Ovsiienko 	struct mlx5dv_devx_uar *tx_uar; /* Tx/packer pacing shared UAR. */
668daa38a89SBing Zhao 	struct mlx5_flex_parser_profiles fp[MLX5_FLEX_PARSER_MAX];
669daa38a89SBing Zhao 	/* Flex parser profiles information. */
67091389890SOphir Munk 	struct mlx5_dev_shared_port port[]; /* per device port data array. */
67117e19bc4SViacheslav Ovsiienko };
67217e19bc4SViacheslav Ovsiienko 
673120dc4a7SYongseok Koh /* Per-process private structure. */
674120dc4a7SYongseok Koh struct mlx5_proc_priv {
675120dc4a7SYongseok Koh 	size_t uar_table_sz;
676120dc4a7SYongseok Koh 	/* Size of UAR register table. */
677120dc4a7SYongseok Koh 	void *uar_table[];
678120dc4a7SYongseok Koh 	/* Table of UAR registers for each process. */
679120dc4a7SYongseok Koh };
680120dc4a7SYongseok Koh 
6813bd26b23SSuanming Mou /* MTR profile list. */
6823bd26b23SSuanming Mou TAILQ_HEAD(mlx5_mtr_profiles, mlx5_flow_meter_profile);
6833f373f35SSuanming Mou /* MTR list. */
6843f373f35SSuanming Mou TAILQ_HEAD(mlx5_flow_meters, mlx5_flow_meter);
6853bd26b23SSuanming Mou 
686120dc4a7SYongseok Koh #define MLX5_PROC_PRIV(port_id) \
687120dc4a7SYongseok Koh 	((struct mlx5_proc_priv *)rte_eth_devices[port_id].process_private)
688120dc4a7SYongseok Koh 
689dbeba4cfSThomas Monjalon struct mlx5_priv {
690df428ceeSYongseok Koh 	struct rte_eth_dev_data *dev_data;  /* Pointer to device data. */
6916e88bc42SOphir Munk 	struct mlx5_dev_ctx_shared *sh; /* Shared device context. */
69291389890SOphir Munk 	uint32_t dev_port; /* Device port number. */
69346e10a4cSViacheslav Ovsiienko 	struct rte_pci_device *pci_dev; /* Backend PCI device. */
6946d13ea8eSOlivier Matz 	struct rte_ether_addr mac[MLX5_MAX_MAC_ADDRESSES]; /* MAC addresses. */
695ccdcba53SNélio Laranjeiro 	BITFIELD_DECLARE(mac_own, uint64_t, MLX5_MAX_MAC_ADDRESSES);
696ccdcba53SNélio Laranjeiro 	/* Bit-field of MAC addresses owned by the PMD. */
697e9086978SAdrien Mazarguil 	uint16_t vlan_filter[MLX5_MAX_VLAN_IDS]; /* VLAN filters table. */
698e9086978SAdrien Mazarguil 	unsigned int vlan_filter_n; /* Number of configured VLAN filters. */
699771fa900SAdrien Mazarguil 	/* Device properties. */
700771fa900SAdrien Mazarguil 	uint16_t mtu; /* Configured MTU. */
70151d5f8ecSNélio Laranjeiro 	unsigned int isolated:1; /* Whether isolated mode is enabled. */
7022b730263SAdrien Mazarguil 	unsigned int representor:1; /* Device is a port representor. */
703299d7dc2SViacheslav Ovsiienko 	unsigned int master:1; /* Device is a E-Switch master. */
704b2177648SViacheslav Ovsiienko 	unsigned int dr_shared:1; /* DV/DR data is shared. */
705d133f4cdSViacheslav Ovsiienko 	unsigned int txpp_en:1; /* Tx packet pacing enabled. */
70631538ef6SMatan Azrad 	unsigned int counter_fallback:1; /* Use counter fallback management. */
7076bc327b9SSuanming Mou 	unsigned int mtr_en:1; /* Whether support meter. */
708792e749eSSuanming Mou 	unsigned int mtr_reg_share:1; /* Whether support meter REG_C share. */
7092b730263SAdrien Mazarguil 	uint16_t domain_id; /* Switch domain identifier. */
710299d7dc2SViacheslav Ovsiienko 	uint16_t vport_id; /* Associated VF vport index (if any). */
711d5c06b1bSViacheslav Ovsiienko 	uint32_t vport_meta_tag; /* Used for vport index match ove VF LAG. */
712d5c06b1bSViacheslav Ovsiienko 	uint32_t vport_meta_mask; /* Used for vport index field match mask. */
7132b730263SAdrien Mazarguil 	int32_t representor_id; /* Port representor identifier. */
714bee57a0aSViacheslav Ovsiienko 	int32_t pf_bond; /* >=0 means PF index in bonding configuration. */
715fa2e14d4SViacheslav Ovsiienko 	unsigned int if_index; /* Associated kernel network device index. */
7162e22920bSAdrien Mazarguil 	/* RX/TX queues. */
7172e22920bSAdrien Mazarguil 	unsigned int rxqs_n; /* RX queues array size. */
7182e22920bSAdrien Mazarguil 	unsigned int txqs_n; /* TX queues array size. */
71978142aacSNélio Laranjeiro 	struct mlx5_rxq_data *(*rxqs)[]; /* RX queues. */
720991b04f6SNélio Laranjeiro 	struct mlx5_txq_data *(*txqs)[]; /* TX queues. */
7217d6bf6b8SYongseok Koh 	struct rte_mempool *mprq_mp; /* Mempool for Multi-Packet RQ. */
72229c1d8bbSNélio Laranjeiro 	struct rte_eth_rss_conf rss_conf; /* RSS configuration. */
723634efbc2SNelio Laranjeiro 	unsigned int (*reta_idx)[]; /* RETA index table. */
724634efbc2SNelio Laranjeiro 	unsigned int reta_idx_n; /* RETA index size. */
72578be8852SNelio Laranjeiro 	struct mlx5_drop drop_queue; /* Flow drop queues. */
726ab612adcSSuanming Mou 	uint32_t flows; /* RTE Flow rules. */
727ab612adcSSuanming Mou 	uint32_t ctrl_flows; /* Control flow rules. */
728e7bfa359SBing Zhao 	void *inter_flows; /* Intermediate resources for flow creation. */
729e745f900SSuanming Mou 	void *rss_desc; /* Intermediate rss description resources. */
730e7bfa359SBing Zhao 	int flow_idx; /* Intermediate device flow index. */
7313ac3d823SBing Zhao 	int flow_nested_idx; /* Intermediate device flow index, nested. */
732a1366b1aSNélio Laranjeiro 	LIST_HEAD(rxq, mlx5_rxq_ctrl) rxqsctrl; /* DPDK Rx queues. */
73393403560SDekel Peled 	LIST_HEAD(rxqobj, mlx5_rxq_obj) rxqsobj; /* Verbs/DevX Rx queues. */
734772dc0ebSSuanming Mou 	uint32_t hrxqs; /* Verbs Hash Rx queues. */
7356e78005aSNélio Laranjeiro 	LIST_HEAD(txq, mlx5_txq_ctrl) txqsctrl; /* DPDK Tx queues. */
736894c4a8eSOri Kam 	LIST_HEAD(txqobj, mlx5_txq_obj) txqsobj; /* Verbs/DevX Tx queues. */
73715c80a12SDekel Peled 	/* Indirection tables. */
73815c80a12SDekel Peled 	LIST_HEAD(ind_tables, mlx5_ind_table_obj) ind_tbls;
739684b9a1bSOri Kam 	/* Pointer to next element. */
740684b9a1bSOri Kam 	rte_atomic32_t refcnt; /**< Reference counter. */
741684b9a1bSOri Kam 	struct ibv_flow_action *verbs_action;
742684b9a1bSOri Kam 	/**< Verbs modify header action object. */
743684b9a1bSOri Kam 	uint8_t ft_type; /**< Flow table type, Rx or Tx. */
744ee39fe82SMatan Azrad 	uint8_t max_lro_msg_size;
745cbb66daaSOri Kam 	/* Tags resources cache. */
74675ef62a9SNélio Laranjeiro 	uint32_t link_speed_capa; /* Link speed capabilities. */
747a4193ae3SShahaf Shuler 	struct mlx5_xstats_ctrl xstats_ctrl; /* Extended stats control. */
748ce9494d7STom Barbette 	struct mlx5_stats_ctrl stats_ctrl; /* Stats control. */
7497fe24446SShahaf Shuler 	struct mlx5_dev_config config; /* Device configuration. */
750d10b09dbSOlivier Matz 	struct mlx5_verbs_alloc_ctx verbs_alloc_ctx;
751d10b09dbSOlivier Matz 	/* Context for Verbs allocator. */
75226c08b97SAdrien Mazarguil 	int nl_socket_rdma; /* Netlink socket (NETLINK_RDMA). */
75326c08b97SAdrien Mazarguil 	int nl_socket_route; /* Netlink socket (NETLINK_ROUTE). */
754262c7ad0SOri Kam 	struct mlx5_dbr_page_list dbrpgs; /* Door-bell pages. */
755c12671e3SMatan Azrad 	struct mlx5_nl_vlan_vmwa_context *vmwa_context; /* VLAN WA context. */
75671e254bcSViacheslav Ovsiienko 	struct mlx5_flow_id_pool *qrss_id_pool;
757dd3c774fSViacheslav Ovsiienko 	struct mlx5_hlist *mreg_cp_tbl;
758dd3c774fSViacheslav Ovsiienko 	/* Hash table of Rx metadata register copy table. */
75927efd5deSSuanming Mou 	uint8_t mtr_sfx_reg; /* Meter prefix-suffix flow match REG_C. */
76027efd5deSSuanming Mou 	uint8_t mtr_color_reg; /* Meter color match REG_C. */
7613bd26b23SSuanming Mou 	struct mlx5_mtr_profiles flow_meter_profiles; /* MTR profile list. */
7623f373f35SSuanming Mou 	struct mlx5_flow_meters flow_meters; /* MTR list. */
76363bd1629SOri Kam 	uint8_t skip_default_rss_reta; /* Skip configuration of default reta. */
764fbde4331SMatan Azrad 	uint8_t fdb_def_rule; /* Whether fdb jump to table 1 is configured. */
765a4de9586SVu Pham 	struct mlx5_mp_id mp_id; /* ID of a multi-process process */
766c2ddde79SWentao Cui 	LIST_HEAD(fdir, mlx5_fdir_flow) fdir_flows; /* fdir flows. */
767771fa900SAdrien Mazarguil };
768771fa900SAdrien Mazarguil 
769df428ceeSYongseok Koh #define PORT_ID(priv) ((priv)->dev_data->port_id)
770df428ceeSYongseok Koh #define ETH_DEV(priv) (&rte_eth_devices[PORT_ID(priv)])
771df428ceeSYongseok Koh 
7724d803a72SOlga Shern /* mlx5.c */
7734d803a72SOlga Shern 
7744d803a72SOlga Shern int mlx5_getenv_int(const char *);
775120dc4a7SYongseok Koh int mlx5_proc_priv_init(struct rte_eth_dev *dev);
776c9ba7523SRaslan Darawsheh int mlx5_udp_tunnel_port_add(struct rte_eth_dev *dev,
777c9ba7523SRaslan Darawsheh 			      struct rte_eth_udp_tunnel *udp_tunnel);
778fbc83412SViacheslav Ovsiienko uint16_t mlx5_eth_find_next(uint16_t port_id, struct rte_pci_device *pci_dev);
7792eb4d010SOphir Munk void mlx5_dev_close(struct rte_eth_dev *dev);
780f7e95215SViacheslav Ovsiienko 
781f7e95215SViacheslav Ovsiienko /* Macro to iterate over all valid ports for mlx5 driver. */
782fbc83412SViacheslav Ovsiienko #define MLX5_ETH_FOREACH_DEV(port_id, pci_dev) \
783fbc83412SViacheslav Ovsiienko 	for (port_id = mlx5_eth_find_next(0, pci_dev); \
784f7e95215SViacheslav Ovsiienko 	     port_id < RTE_MAX_ETHPORTS; \
785fbc83412SViacheslav Ovsiienko 	     port_id = mlx5_eth_find_next(port_id + 1, pci_dev))
7862eb4d010SOphir Munk int mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs);
7872eb4d010SOphir Munk struct mlx5_dev_ctx_shared *
78891389890SOphir Munk mlx5_alloc_shared_dev_ctx(const struct mlx5_dev_spawn_data *spawn,
7892eb4d010SOphir Munk 			   const struct mlx5_dev_config *config);
79091389890SOphir Munk void mlx5_free_shared_dev_ctx(struct mlx5_dev_ctx_shared *sh);
7912eb4d010SOphir Munk void mlx5_free_table_hash_list(struct mlx5_priv *priv);
7922eb4d010SOphir Munk int mlx5_alloc_table_hash_list(struct mlx5_priv *priv);
7932eb4d010SOphir Munk void mlx5_set_min_inline(struct mlx5_dev_spawn_data *spawn,
7942eb4d010SOphir Munk 			 struct mlx5_dev_config *config);
7952eb4d010SOphir Munk void mlx5_set_metadata_mask(struct rte_eth_dev *dev);
7962eb4d010SOphir Munk int mlx5_dev_check_sibling_config(struct mlx5_priv *priv,
7972eb4d010SOphir Munk 				  struct mlx5_dev_config *config);
7982eb4d010SOphir Munk int mlx5_init_once(void);
799042f5c94SOphir Munk int mlx5_dev_configure(struct rte_eth_dev *dev);
800042f5c94SOphir Munk int mlx5_dev_infos_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *info);
801042f5c94SOphir Munk int mlx5_fw_version_get(struct rte_eth_dev *dev, char *fw_ver, size_t fw_size);
802042f5c94SOphir Munk int mlx5_dev_set_mtu(struct rte_eth_dev *dev, uint16_t mtu);
803042f5c94SOphir Munk int mlx5_hairpin_cap_get(struct rte_eth_dev *dev,
804042f5c94SOphir Munk 			 struct rte_eth_hairpin_cap *cap);
805daa38a89SBing Zhao bool mlx5_flex_parser_ecpri_exist(struct rte_eth_dev *dev);
806daa38a89SBing Zhao int mlx5_flex_parser_ecpri_alloc(struct rte_eth_dev *dev);
8074d803a72SOlga Shern 
808771fa900SAdrien Mazarguil /* mlx5_ethdev.c */
809771fa900SAdrien Mazarguil 
8101256805dSOphir Munk int mlx5_dev_configure(struct rte_eth_dev *dev);
8111256805dSOphir Munk int mlx5_fw_version_get(struct rte_eth_dev *dev, char *fw_ver,
8121256805dSOphir Munk 			size_t fw_size);
8131256805dSOphir Munk int mlx5_dev_infos_get(struct rte_eth_dev *dev,
8141256805dSOphir Munk 		       struct rte_eth_dev_info *info);
8151256805dSOphir Munk const uint32_t *mlx5_dev_supported_ptypes_get(struct rte_eth_dev *dev);
8161256805dSOphir Munk int mlx5_dev_set_mtu(struct rte_eth_dev *dev, uint16_t mtu);
8171256805dSOphir Munk int mlx5_hairpin_cap_get(struct rte_eth_dev *dev,
8181256805dSOphir Munk 			 struct rte_eth_hairpin_cap *cap);
8191256805dSOphir Munk 
8201256805dSOphir Munk /* mlx5_ethdev_os.c */
8211256805dSOphir Munk 
822af4f09f2SNélio Laranjeiro int mlx5_get_ifname(const struct rte_eth_dev *dev, char (*ifname)[IF_NAMESIZE]);
8233f8cb05dSAdrien Mazarguil unsigned int mlx5_ifindex(const struct rte_eth_dev *dev);
8247dd7be29SShahaf Shuler int mlx5_ifreq(const struct rte_eth_dev *dev, int req, struct ifreq *ifr);
825af4f09f2SNélio Laranjeiro int mlx5_get_mtu(struct rte_eth_dev *dev, uint16_t *mtu);
826af4f09f2SNélio Laranjeiro int mlx5_set_flags(struct rte_eth_dev *dev, unsigned int keep,
827af4f09f2SNélio Laranjeiro 		   unsigned int flags);
8281256805dSOphir Munk int mlx5_set_mtu(struct rte_eth_dev *dev, uint16_t mtu);
829e571ad55STom Barbette int mlx5_read_clock(struct rte_eth_dev *dev, uint64_t *clock);
8303692c7ecSNélio Laranjeiro int mlx5_link_update(struct rte_eth_dev *dev, int wait_to_complete);
831af4f09f2SNélio Laranjeiro int mlx5_force_link_status_change(struct rte_eth_dev *dev, int status);
8323692c7ecSNélio Laranjeiro int mlx5_dev_get_flow_ctrl(struct rte_eth_dev *dev,
8333692c7ecSNélio Laranjeiro 			   struct rte_eth_fc_conf *fc_conf);
8343692c7ecSNélio Laranjeiro int mlx5_dev_set_flow_ctrl(struct rte_eth_dev *dev,
8353692c7ecSNélio Laranjeiro 			   struct rte_eth_fc_conf *fc_conf);
8363692c7ecSNélio Laranjeiro void mlx5_dev_link_status_handler(void *arg);
837af4f09f2SNélio Laranjeiro void mlx5_dev_interrupt_handler(void *arg);
838f15db67dSMatan Azrad void mlx5_dev_interrupt_handler_devx(void *arg);
839af4f09f2SNélio Laranjeiro void mlx5_dev_interrupt_handler_uninstall(struct rte_eth_dev *dev);
840af4f09f2SNélio Laranjeiro void mlx5_dev_interrupt_handler_install(struct rte_eth_dev *dev);
84162072098SOr Ami int mlx5_set_link_down(struct rte_eth_dev *dev);
84262072098SOr Ami int mlx5_set_link_up(struct rte_eth_dev *dev);
843d3e0f392SMatan Azrad int mlx5_is_removed(struct rte_eth_dev *dev);
844af4f09f2SNélio Laranjeiro eth_tx_burst_t mlx5_select_tx_function(struct rte_eth_dev *dev);
845af4f09f2SNélio Laranjeiro eth_rx_burst_t mlx5_select_rx_function(struct rte_eth_dev *dev);
8465e61bcddSViacheslav Ovsiienko struct mlx5_priv *mlx5_port_to_eswitch_info(uint16_t port, bool valid);
84709a16bcaSViacheslav Ovsiienko struct mlx5_priv *mlx5_dev_to_eswitch_info(struct rte_eth_dev *dev);
848f872b4b9SNelio Laranjeiro int mlx5_sysfs_switch_info(unsigned int ifindex,
849f872b4b9SNelio Laranjeiro 			   struct mlx5_switch_info *info);
85030a86157SViacheslav Ovsiienko void mlx5_sysfs_check_switch_info(bool device_dir,
85130a86157SViacheslav Ovsiienko 				  struct mlx5_switch_info *switch_info);
85230a86157SViacheslav Ovsiienko void mlx5_translate_port_name(const char *port_name_in,
853b2f3a381SDekel Peled 			      struct mlx5_switch_info *port_info_out);
8545897ac13SViacheslav Ovsiienko void mlx5_intr_callback_unregister(const struct rte_intr_handle *handle,
8555897ac13SViacheslav Ovsiienko 				   rte_intr_callback_fn cb_fn, void *cb_arg);
8568a6a09f8SDekel Peled int mlx5_get_module_info(struct rte_eth_dev *dev,
8578a6a09f8SDekel Peled 			 struct rte_eth_dev_module_info *modinfo);
8588a6a09f8SDekel Peled int mlx5_get_module_eeprom(struct rte_eth_dev *dev,
8598a6a09f8SDekel Peled 			   struct rte_dev_eeprom_info *info);
86063bd1629SOri Kam int mlx5_dev_configure_rss_reta(struct rte_eth_dev *dev);
86163bd1629SOri Kam 
862771fa900SAdrien Mazarguil /* mlx5_mac.c */
863771fa900SAdrien Mazarguil 
86435b2d13fSOlivier Matz int mlx5_get_mac(struct rte_eth_dev *dev, uint8_t (*mac)[RTE_ETHER_ADDR_LEN]);
8653692c7ecSNélio Laranjeiro void mlx5_mac_addr_remove(struct rte_eth_dev *dev, uint32_t index);
8666d13ea8eSOlivier Matz int mlx5_mac_addr_add(struct rte_eth_dev *dev, struct rte_ether_addr *mac,
8673692c7ecSNélio Laranjeiro 		      uint32_t index, uint32_t vmdq);
868c12671e3SMatan Azrad struct mlx5_nl_vlan_vmwa_context *mlx5_vlan_vmwa_init
869c12671e3SMatan Azrad 				    (struct rte_eth_dev *dev, uint32_t ifindex);
8706d13ea8eSOlivier Matz int mlx5_mac_addr_set(struct rte_eth_dev *dev, struct rte_ether_addr *mac_addr);
871e0586a8dSNélio Laranjeiro int mlx5_set_mc_addr_list(struct rte_eth_dev *dev,
8726d13ea8eSOlivier Matz 			struct rte_ether_addr *mc_addr_set,
8736d13ea8eSOlivier Matz 			uint32_t nb_mc_addr);
874771fa900SAdrien Mazarguil 
8752f97422eSNelio Laranjeiro /* mlx5_rss.c */
8762f97422eSNelio Laranjeiro 
8773692c7ecSNélio Laranjeiro int mlx5_rss_hash_update(struct rte_eth_dev *dev,
8783692c7ecSNélio Laranjeiro 			 struct rte_eth_rss_conf *rss_conf);
8793692c7ecSNélio Laranjeiro int mlx5_rss_hash_conf_get(struct rte_eth_dev *dev,
8803692c7ecSNélio Laranjeiro 			   struct rte_eth_rss_conf *rss_conf);
881af4f09f2SNélio Laranjeiro int mlx5_rss_reta_index_resize(struct rte_eth_dev *dev, unsigned int reta_size);
8823692c7ecSNélio Laranjeiro int mlx5_dev_rss_reta_query(struct rte_eth_dev *dev,
8833692c7ecSNélio Laranjeiro 			    struct rte_eth_rss_reta_entry64 *reta_conf,
8843692c7ecSNélio Laranjeiro 			    uint16_t reta_size);
8853692c7ecSNélio Laranjeiro int mlx5_dev_rss_reta_update(struct rte_eth_dev *dev,
8863692c7ecSNélio Laranjeiro 			     struct rte_eth_rss_reta_entry64 *reta_conf,
8873692c7ecSNélio Laranjeiro 			     uint16_t reta_size);
8882f97422eSNelio Laranjeiro 
8891bdbe1afSAdrien Mazarguil /* mlx5_rxmode.c */
8901bdbe1afSAdrien Mazarguil 
8919039c812SAndrew Rybchenko int mlx5_promiscuous_enable(struct rte_eth_dev *dev);
8929039c812SAndrew Rybchenko int mlx5_promiscuous_disable(struct rte_eth_dev *dev);
893ca041cd4SIvan Ilchenko int mlx5_allmulticast_enable(struct rte_eth_dev *dev);
894ca041cd4SIvan Ilchenko int mlx5_allmulticast_disable(struct rte_eth_dev *dev);
8951bdbe1afSAdrien Mazarguil 
89687011737SAdrien Mazarguil /* mlx5_stats.c */
89787011737SAdrien Mazarguil 
8983692c7ecSNélio Laranjeiro int mlx5_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats);
8999970a9adSIgor Romanov int mlx5_stats_reset(struct rte_eth_dev *dev);
900af4f09f2SNélio Laranjeiro int mlx5_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *stats,
901af4f09f2SNélio Laranjeiro 		    unsigned int n);
9029970a9adSIgor Romanov int mlx5_xstats_reset(struct rte_eth_dev *dev);
903af4f09f2SNélio Laranjeiro int mlx5_xstats_get_names(struct rte_eth_dev *dev __rte_unused,
9043692c7ecSNélio Laranjeiro 			  struct rte_eth_xstat_name *xstats_names,
9053692c7ecSNélio Laranjeiro 			  unsigned int n);
90687011737SAdrien Mazarguil 
907e9086978SAdrien Mazarguil /* mlx5_vlan.c */
908e9086978SAdrien Mazarguil 
9093692c7ecSNélio Laranjeiro int mlx5_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on);
9103692c7ecSNélio Laranjeiro void mlx5_vlan_strip_queue_set(struct rte_eth_dev *dev, uint16_t queue, int on);
9113692c7ecSNélio Laranjeiro int mlx5_vlan_offload_set(struct rte_eth_dev *dev, int mask);
912c12671e3SMatan Azrad void mlx5_vlan_vmwa_exit(struct mlx5_nl_vlan_vmwa_context *ctx);
913c12671e3SMatan Azrad void mlx5_vlan_vmwa_release(struct rte_eth_dev *dev,
914c12671e3SMatan Azrad 			    struct mlx5_vf_vlan *vf_vlan);
915c12671e3SMatan Azrad void mlx5_vlan_vmwa_acquire(struct rte_eth_dev *dev,
916c12671e3SMatan Azrad 			    struct mlx5_vf_vlan *vf_vlan);
917e9086978SAdrien Mazarguil 
918e60fbd5bSAdrien Mazarguil /* mlx5_trigger.c */
919e60fbd5bSAdrien Mazarguil 
9203692c7ecSNélio Laranjeiro int mlx5_dev_start(struct rte_eth_dev *dev);
9213692c7ecSNélio Laranjeiro void mlx5_dev_stop(struct rte_eth_dev *dev);
922af4f09f2SNélio Laranjeiro int mlx5_traffic_enable(struct rte_eth_dev *dev);
923925061b5SNélio Laranjeiro void mlx5_traffic_disable(struct rte_eth_dev *dev);
9243692c7ecSNélio Laranjeiro int mlx5_traffic_restart(struct rte_eth_dev *dev);
925e60fbd5bSAdrien Mazarguil 
9260d356350SNélio Laranjeiro /* mlx5_flow.c */
9270d356350SNélio Laranjeiro 
9285e61bcddSViacheslav Ovsiienko int mlx5_flow_discover_mreg_c(struct rte_eth_dev *eth_dev);
9295e61bcddSViacheslav Ovsiienko bool mlx5_flow_ext_mreg_supported(struct rte_eth_dev *dev);
9302815702bSNelio Laranjeiro int mlx5_flow_discover_priorities(struct rte_eth_dev *dev);
93178be8852SNelio Laranjeiro void mlx5_flow_print(struct rte_flow *flow);
9323692c7ecSNélio Laranjeiro int mlx5_flow_validate(struct rte_eth_dev *dev,
9333692c7ecSNélio Laranjeiro 		       const struct rte_flow_attr *attr,
9343692c7ecSNélio Laranjeiro 		       const struct rte_flow_item items[],
9353692c7ecSNélio Laranjeiro 		       const struct rte_flow_action actions[],
9363692c7ecSNélio Laranjeiro 		       struct rte_flow_error *error);
9373692c7ecSNélio Laranjeiro struct rte_flow *mlx5_flow_create(struct rte_eth_dev *dev,
9383692c7ecSNélio Laranjeiro 				  const struct rte_flow_attr *attr,
9393692c7ecSNélio Laranjeiro 				  const struct rte_flow_item items[],
9403692c7ecSNélio Laranjeiro 				  const struct rte_flow_action actions[],
9413692c7ecSNélio Laranjeiro 				  struct rte_flow_error *error);
9423692c7ecSNélio Laranjeiro int mlx5_flow_destroy(struct rte_eth_dev *dev, struct rte_flow *flow,
9433692c7ecSNélio Laranjeiro 		      struct rte_flow_error *error);
944ab612adcSSuanming Mou void mlx5_flow_list_flush(struct rte_eth_dev *dev, uint32_t *list, bool active);
9453692c7ecSNélio Laranjeiro int mlx5_flow_flush(struct rte_eth_dev *dev, struct rte_flow_error *error);
9463692c7ecSNélio Laranjeiro int mlx5_flow_query(struct rte_eth_dev *dev, struct rte_flow *flow,
947fb8fd96dSDeclan Doherty 		    const struct rte_flow_action *action, void *data,
9483692c7ecSNélio Laranjeiro 		    struct rte_flow_error *error);
9493692c7ecSNélio Laranjeiro int mlx5_flow_isolate(struct rte_eth_dev *dev, int enable,
9503692c7ecSNélio Laranjeiro 		      struct rte_flow_error *error);
9513692c7ecSNélio Laranjeiro int mlx5_dev_filter_ctrl(struct rte_eth_dev *dev,
9523692c7ecSNélio Laranjeiro 			 enum rte_filter_type filter_type,
9533692c7ecSNélio Laranjeiro 			 enum rte_filter_op filter_op,
9543692c7ecSNélio Laranjeiro 			 void *arg);
955ab612adcSSuanming Mou int mlx5_flow_start(struct rte_eth_dev *dev, uint32_t *list);
956ab612adcSSuanming Mou void mlx5_flow_stop(struct rte_eth_dev *dev, uint32_t *list);
9578db7e3b6SBing Zhao int mlx5_flow_start_default(struct rte_eth_dev *dev);
9588db7e3b6SBing Zhao void mlx5_flow_stop_default(struct rte_eth_dev *dev);
959e7bfa359SBing Zhao void mlx5_flow_alloc_intermediate(struct rte_eth_dev *dev);
960e7bfa359SBing Zhao void mlx5_flow_free_intermediate(struct rte_eth_dev *dev);
961af4f09f2SNélio Laranjeiro int mlx5_flow_verify(struct rte_eth_dev *dev);
9623c84f34eSOri Kam int mlx5_ctrl_flow_source_queue(struct rte_eth_dev *dev, uint32_t queue);
963af4f09f2SNélio Laranjeiro int mlx5_ctrl_flow_vlan(struct rte_eth_dev *dev,
964af4f09f2SNélio Laranjeiro 			struct rte_flow_item_eth *eth_spec,
965af4f09f2SNélio Laranjeiro 			struct rte_flow_item_eth *eth_mask,
966af4f09f2SNélio Laranjeiro 			struct rte_flow_item_vlan *vlan_spec,
967af4f09f2SNélio Laranjeiro 			struct rte_flow_item_vlan *vlan_mask);
968af4f09f2SNélio Laranjeiro int mlx5_ctrl_flow(struct rte_eth_dev *dev,
969af4f09f2SNélio Laranjeiro 		   struct rte_flow_item_eth *eth_spec,
970af4f09f2SNélio Laranjeiro 		   struct rte_flow_item_eth *eth_mask);
9713c78124fSShiri Kuzin int mlx5_flow_lacp_miss(struct rte_eth_dev *dev);
972b67b4ecbSDekel Peled struct rte_flow *mlx5_flow_create_esw_table_zero_flow(struct rte_eth_dev *dev);
973af4f09f2SNélio Laranjeiro int mlx5_flow_create_drop_queue(struct rte_eth_dev *dev);
974af4f09f2SNélio Laranjeiro void mlx5_flow_delete_drop_queue(struct rte_eth_dev *dev);
9756e88bc42SOphir Munk void mlx5_flow_async_pool_query_handle(struct mlx5_dev_ctx_shared *sh,
976f15db67dSMatan Azrad 				       uint64_t async_id, int status);
9776e88bc42SOphir Munk void mlx5_set_query_alarm(struct mlx5_dev_ctx_shared *sh);
978f15db67dSMatan Azrad void mlx5_flow_query_alarm(void *arg);
979956d5c74SSuanming Mou uint32_t mlx5_counter_alloc(struct rte_eth_dev *dev);
980956d5c74SSuanming Mou void mlx5_counter_free(struct rte_eth_dev *dev, uint32_t cnt);
981956d5c74SSuanming Mou int mlx5_counter_query(struct rte_eth_dev *dev, uint32_t cnt,
982e189f55cSSuanming Mou 		       bool clear, uint64_t *pkts, uint64_t *bytes);
983f6d72024SXiaoyu Min int mlx5_flow_dev_dump(struct rte_eth_dev *dev, FILE *file,
984f6d72024SXiaoyu Min 		       struct rte_flow_error *error);
9856c55b622SAlexander Kozyrev void mlx5_flow_rxq_dynf_metadata_set(struct rte_eth_dev *dev);
986fa2d01c8SDong Zhou int mlx5_flow_get_aged_flows(struct rte_eth_dev *dev, void **contexts,
987fa2d01c8SDong Zhou 			uint32_t nb_contexts, struct rte_flow_error *error);
9880d356350SNélio Laranjeiro 
9899a8ab29bSYongseok Koh /* mlx5_mp.c */
990a4de9586SVu Pham int mlx5_mp_primary_handle(const struct rte_mp_msg *mp_msg, const void *peer);
991a4de9586SVu Pham int mlx5_mp_secondary_handle(const struct rte_mp_msg *mp_msg, const void *peer);
9922aac5b5dSYongseok Koh void mlx5_mp_req_start_rxtx(struct rte_eth_dev *dev);
9932aac5b5dSYongseok Koh void mlx5_mp_req_stop_rxtx(struct rte_eth_dev *dev);
994f8b9a3baSXueming Li 
995e6cdc54cSXueming Li /* mlx5_socket.c */
996e6cdc54cSXueming Li 
997e6cdc54cSXueming Li int mlx5_pmd_socket_init(void);
998e6cdc54cSXueming Li 
999d740eb50SSuanming Mou /* mlx5_flow_meter.c */
1000d740eb50SSuanming Mou 
1001d740eb50SSuanming Mou int mlx5_flow_meter_ops_get(struct rte_eth_dev *dev, void *arg);
10023f373f35SSuanming Mou struct mlx5_flow_meter *mlx5_flow_meter_find(struct mlx5_priv *priv,
10033f373f35SSuanming Mou 					     uint32_t meter_id);
1004266e9f3dSSuanming Mou struct mlx5_flow_meter *mlx5_flow_meter_attach
1005266e9f3dSSuanming Mou 					(struct mlx5_priv *priv,
1006266e9f3dSSuanming Mou 					 uint32_t meter_id,
1007266e9f3dSSuanming Mou 					 const struct rte_flow_attr *attr,
1008266e9f3dSSuanming Mou 					 struct rte_flow_error *error);
1009266e9f3dSSuanming Mou void mlx5_flow_meter_detach(struct mlx5_flow_meter *fm);
1010d740eb50SSuanming Mou 
1011f44b09f9SOphir Munk /* mlx5_os.c */
10122eb4d010SOphir Munk struct rte_pci_driver;
1013e85f623eSOphir Munk int mlx5_os_get_dev_attr(void *ctx, struct mlx5_dev_attr *dev_attr);
10142eb4d010SOphir Munk void mlx5_os_free_shared_dr(struct mlx5_priv *priv);
10152eb4d010SOphir Munk int mlx5_os_open_device(const struct mlx5_dev_spawn_data *spawn,
10162eb4d010SOphir Munk 			 const struct mlx5_dev_config *config,
10172eb4d010SOphir Munk 			 struct mlx5_dev_ctx_shared *sh);
10182eb4d010SOphir Munk int mlx5_os_get_pdn(void *pd, uint32_t *pdn);
10192eb4d010SOphir Munk int mlx5_os_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
10202eb4d010SOphir Munk 		       struct rte_pci_device *pci_dev);
10212eb4d010SOphir Munk void mlx5_os_dev_shared_handler_install(struct mlx5_dev_ctx_shared *sh);
10222eb4d010SOphir Munk void mlx5_os_dev_shared_handler_uninstall(struct mlx5_dev_ctx_shared *sh);
102373bf9235SOphir Munk int mlx5_os_read_dev_stat(struct mlx5_priv *priv,
102473bf9235SOphir Munk 			  const char *ctr_name, uint64_t *stat);
102573bf9235SOphir Munk int mlx5_os_read_dev_counters(struct rte_eth_dev *dev, uint64_t *stats);
102673bf9235SOphir Munk int mlx5_os_get_stats_n(struct rte_eth_dev *dev);
102773bf9235SOphir Munk void mlx5_os_stats_init(struct rte_eth_dev *dev);
1028d5ed8aa9SOphir Munk void mlx5_os_set_reg_mr_cb(mlx5_reg_mr_t *reg_mr_cb,
1029d5ed8aa9SOphir Munk 			   mlx5_dereg_mr_t *dereg_mr_cb);
10301c506404SBing Zhao 
1031d133f4cdSViacheslav Ovsiienko /* mlx5_txpp.c */
1032d133f4cdSViacheslav Ovsiienko 
1033d133f4cdSViacheslav Ovsiienko int mlx5_txpp_start(struct rte_eth_dev *dev);
1034d133f4cdSViacheslav Ovsiienko void mlx5_txpp_stop(struct rte_eth_dev *dev);
1035b94d93caSViacheslav Ovsiienko int mlx5_txpp_read_clock(struct rte_eth_dev *dev, uint64_t *timestamp);
10363b025c0cSViacheslav Ovsiienko int mlx5_txpp_xstats_get(struct rte_eth_dev *dev,
10373b025c0cSViacheslav Ovsiienko 			 struct rte_eth_xstat *stats,
10383b025c0cSViacheslav Ovsiienko 			 unsigned int n, unsigned int n_used);
10393b025c0cSViacheslav Ovsiienko int mlx5_txpp_xstats_reset(struct rte_eth_dev *dev);
10403b025c0cSViacheslav Ovsiienko int mlx5_txpp_xstats_get_names(struct rte_eth_dev *dev,
10413b025c0cSViacheslav Ovsiienko 			       struct rte_eth_xstat_name *xstats_names,
10423b025c0cSViacheslav Ovsiienko 			       unsigned int n, unsigned int n_used);
104377522be0SViacheslav Ovsiienko void mlx5_txpp_interrupt_handler(void *cb_arg);
1044d133f4cdSViacheslav Ovsiienko 
1045771fa900SAdrien Mazarguil #endif /* RTE_PMD_MLX5_H_ */
1046