xref: /dpdk/drivers/net/mlx5/mlx5.h (revision 262c7ad0dd745251ca5a4cf8dc18fbde3123c3cc)
18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause
2771fa900SAdrien Mazarguil  * Copyright 2015 6WIND S.A.
35feecc57SShahaf Shuler  * Copyright 2015 Mellanox Technologies, Ltd
4771fa900SAdrien Mazarguil  */
5771fa900SAdrien Mazarguil 
6771fa900SAdrien Mazarguil #ifndef RTE_PMD_MLX5_H_
7771fa900SAdrien Mazarguil #define RTE_PMD_MLX5_H_
8771fa900SAdrien Mazarguil 
9771fa900SAdrien Mazarguil #include <stddef.h>
10028669bcSAnatoly Burakov #include <stdbool.h>
11771fa900SAdrien Mazarguil #include <stdint.h>
12771fa900SAdrien Mazarguil #include <limits.h>
13771fa900SAdrien Mazarguil #include <net/if.h>
14771fa900SAdrien Mazarguil #include <netinet/in.h>
151b37f5d8SNélio Laranjeiro #include <sys/queue.h>
16771fa900SAdrien Mazarguil 
17771fa900SAdrien Mazarguil /* Verbs header. */
18771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
19771fa900SAdrien Mazarguil #ifdef PEDANTIC
20fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic"
21771fa900SAdrien Mazarguil #endif
22771fa900SAdrien Mazarguil #include <infiniband/verbs.h>
23771fa900SAdrien Mazarguil #ifdef PEDANTIC
24fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic"
25771fa900SAdrien Mazarguil #endif
26771fa900SAdrien Mazarguil 
275f08883aSGaetan Rivet #include <rte_pci.h>
28771fa900SAdrien Mazarguil #include <rte_ether.h>
29ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h>
30974f1e7eSYongseok Koh #include <rte_rwlock.h>
31198a3c33SNelio Laranjeiro #include <rte_interrupts.h>
32a48deadaSOr Ami #include <rte_errno.h>
330d356350SNélio Laranjeiro #include <rte_flow.h>
34771fa900SAdrien Mazarguil 
357b4f1e6bSMatan Azrad #include <mlx5_glue.h>
367b4f1e6bSMatan Azrad #include <mlx5_devx_cmds.h>
377b4f1e6bSMatan Azrad #include <mlx5_prm.h>
38654810b5SMatan Azrad #include <mlx5_nl.h>
39a4de9586SVu Pham #include <mlx5_common_mp.h>
40b8dc6b0eSVu Pham #include <mlx5_common_mr.h>
417b4f1e6bSMatan Azrad 
427b4f1e6bSMatan Azrad #include "mlx5_defs.h"
43771fa900SAdrien Mazarguil #include "mlx5_utils.h"
4410f3581dSOphir Munk #include "mlx5_os.h"
45771fa900SAdrien Mazarguil #include "mlx5_autoconf.h"
46771fa900SAdrien Mazarguil 
47014d1cbeSSuanming Mou enum mlx5_ipool_index {
48b88341caSSuanming Mou #ifdef HAVE_IBV_FLOW_DV_SUPPORT
49014d1cbeSSuanming Mou 	MLX5_IPOOL_DECAP_ENCAP = 0, /* Pool for encap/decap resource. */
508acf8ac9SSuanming Mou 	MLX5_IPOOL_PUSH_VLAN, /* Pool for push vlan resource. */
515f114269SSuanming Mou 	MLX5_IPOOL_TAG, /* Pool for tag resource. */
52f3faf9eaSSuanming Mou 	MLX5_IPOOL_PORT_ID, /* Pool for port id resource. */
537ac99475SSuanming Mou 	MLX5_IPOOL_JUMP, /* Pool for jump resource. */
54b88341caSSuanming Mou #endif
558638e2b0SSuanming Mou 	MLX5_IPOOL_MTR, /* Pool for meter resource. */
5690e6053aSSuanming Mou 	MLX5_IPOOL_MCP, /* Pool for metadata resource. */
57772dc0ebSSuanming Mou 	MLX5_IPOOL_HRXQ, /* Pool for hrxq resource. */
58b88341caSSuanming Mou 	MLX5_IPOOL_MLX5_FLOW, /* Pool for mlx5 flow handle. */
59ab612adcSSuanming Mou 	MLX5_IPOOL_RTE_FLOW, /* Pool for rte_flow. */
60014d1cbeSSuanming Mou 	MLX5_IPOOL_MAX,
61014d1cbeSSuanming Mou };
62014d1cbeSSuanming Mou 
63a1da6f62SSuanming Mou /*
64a1da6f62SSuanming Mou  * There are three reclaim memory mode supported.
65a1da6f62SSuanming Mou  * 0(none) means no memory reclaim.
66a1da6f62SSuanming Mou  * 1(light) means only PMD level reclaim.
67a1da6f62SSuanming Mou  * 2(aggressive) means both PMD and rdma-core level reclaim.
68a1da6f62SSuanming Mou  */
69a1da6f62SSuanming Mou enum mlx5_reclaim_mem_mode {
70a1da6f62SSuanming Mou 	MLX5_RCM_NONE, /* Don't reclaim memory. */
71a1da6f62SSuanming Mou 	MLX5_RCM_LIGHT, /* Reclaim PMD level. */
72a1da6f62SSuanming Mou 	MLX5_RCM_AGGR, /* Reclaim PMD and rdma-core level. */
73a1da6f62SSuanming Mou };
74a1da6f62SSuanming Mou 
75e85f623eSOphir Munk /* Device attributes used in mlx5 PMD */
76e85f623eSOphir Munk struct mlx5_dev_attr {
77e85f623eSOphir Munk 	uint64_t	device_cap_flags_ex;
78e85f623eSOphir Munk 	int		max_qp_wr;
79e85f623eSOphir Munk 	int		max_sge;
80e85f623eSOphir Munk 	int		max_cq;
81e85f623eSOphir Munk 	int		max_qp;
82e85f623eSOphir Munk 	uint32_t	raw_packet_caps;
83e85f623eSOphir Munk 	uint32_t	max_rwq_indirection_table_size;
84e85f623eSOphir Munk 	uint32_t	max_tso;
85e85f623eSOphir Munk 	uint32_t	tso_supported_qpts;
86e85f623eSOphir Munk 	uint64_t	flags;
87e85f623eSOphir Munk 	uint64_t	comp_mask;
88e85f623eSOphir Munk 	uint32_t	sw_parsing_offloads;
89e85f623eSOphir Munk 	uint32_t	min_single_stride_log_num_of_bytes;
90e85f623eSOphir Munk 	uint32_t	max_single_stride_log_num_of_bytes;
91e85f623eSOphir Munk 	uint32_t	min_single_wqe_log_num_of_strides;
92e85f623eSOphir Munk 	uint32_t	max_single_wqe_log_num_of_strides;
93e85f623eSOphir Munk 	uint32_t	stride_supported_qpts;
94e85f623eSOphir Munk 	uint32_t	tunnel_offloads_caps;
95e85f623eSOphir Munk 	char		fw_ver[64];
96e85f623eSOphir Munk };
97e85f623eSOphir Munk 
982eb4d010SOphir Munk /** Data associated with devices to spawn. */
992eb4d010SOphir Munk struct mlx5_dev_spawn_data {
1002eb4d010SOphir Munk 	uint32_t ifindex; /**< Network interface index. */
101834a9019SOphir Munk 	uint32_t max_port; /**< Device maximal port index. */
102834a9019SOphir Munk 	uint32_t phys_port; /**< Device physical port index. */
1032eb4d010SOphir Munk 	int pf_bond; /**< bonding device PF index. < 0 - no bonding */
1042eb4d010SOphir Munk 	struct mlx5_switch_info info; /**< Switch information. */
105834a9019SOphir Munk 	void *phys_dev; /**< Associated physical device. */
1062eb4d010SOphir Munk 	struct rte_eth_dev *eth_dev; /**< Associated Ethernet device. */
1072eb4d010SOphir Munk 	struct rte_pci_device *pci_dev; /**< Backend PCI device. */
1082eb4d010SOphir Munk };
1092eb4d010SOphir Munk 
1109a8ab29bSYongseok Koh /** Key string for IPC. */
1119a8ab29bSYongseok Koh #define MLX5_MP_NAME "net_mlx5_mp"
1129a8ab29bSYongseok Koh 
11326c08b97SAdrien Mazarguil 
1146e88bc42SOphir Munk LIST_HEAD(mlx5_dev_list, mlx5_dev_ctx_shared);
115974f1e7eSYongseok Koh 
1167be600c8SYongseok Koh /* Shared data between primary and secondary processes. */
117974f1e7eSYongseok Koh struct mlx5_shared_data {
1187be600c8SYongseok Koh 	rte_spinlock_t lock;
1197be600c8SYongseok Koh 	/* Global spinlock for primary and secondary processes. */
1207be600c8SYongseok Koh 	int init_done; /* Whether primary has done initialization. */
1217be600c8SYongseok Koh 	unsigned int secondary_cnt; /* Number of secondary processes init'd. */
122974f1e7eSYongseok Koh 	struct mlx5_dev_list mem_event_cb_list;
123974f1e7eSYongseok Koh 	rte_rwlock_t mem_event_rwlock;
124974f1e7eSYongseok Koh };
125974f1e7eSYongseok Koh 
1267be600c8SYongseok Koh /* Per-process data structure, not visible to other processes. */
1277be600c8SYongseok Koh struct mlx5_local_data {
1287be600c8SYongseok Koh 	int init_done; /* Whether a secondary has done initialization. */
1297be600c8SYongseok Koh };
1307be600c8SYongseok Koh 
131974f1e7eSYongseok Koh extern struct mlx5_shared_data *mlx5_shared_data;
1322eb4d010SOphir Munk extern struct rte_pci_driver mlx5_driver;
1332eb4d010SOphir Munk 
1342eb4d010SOphir Munk /* Dev ops structs */
135042f5c94SOphir Munk extern const struct eth_dev_ops mlx5_os_dev_ops;
136042f5c94SOphir Munk extern const struct eth_dev_ops mlx5_os_dev_sec_ops;
137042f5c94SOphir Munk extern const struct eth_dev_ops mlx5_os_dev_ops_isolate;
138974f1e7eSYongseok Koh 
1391a611fdaSShahaf Shuler struct mlx5_counter_ctrl {
1401a611fdaSShahaf Shuler 	/* Name of the counter. */
1411a611fdaSShahaf Shuler 	char dpdk_name[RTE_ETH_XSTATS_NAME_SIZE];
1421a611fdaSShahaf Shuler 	/* Name of the counter on the device table. */
1431a611fdaSShahaf Shuler 	char ctr_name[RTE_ETH_XSTATS_NAME_SIZE];
14473bf9235SOphir Munk 	uint32_t dev:1; /**< Nonzero for dev counters. */
1451a611fdaSShahaf Shuler };
1461a611fdaSShahaf Shuler 
147a4193ae3SShahaf Shuler struct mlx5_xstats_ctrl {
148a4193ae3SShahaf Shuler 	/* Number of device stats. */
149a4193ae3SShahaf Shuler 	uint16_t stats_n;
1501a611fdaSShahaf Shuler 	/* Number of device stats identified by PMD. */
1511a611fdaSShahaf Shuler 	uint16_t  mlx5_stats_n;
152a4193ae3SShahaf Shuler 	/* Index in the device counters table. */
153a4193ae3SShahaf Shuler 	uint16_t dev_table_idx[MLX5_MAX_XSTATS];
154a4193ae3SShahaf Shuler 	uint64_t base[MLX5_MAX_XSTATS];
155c5193a0bSJiawei Wang 	uint64_t xstats[MLX5_MAX_XSTATS];
156c5193a0bSJiawei Wang 	uint64_t hw_stats[MLX5_MAX_XSTATS];
1571a611fdaSShahaf Shuler 	struct mlx5_counter_ctrl info[MLX5_MAX_XSTATS];
158a4193ae3SShahaf Shuler };
159a4193ae3SShahaf Shuler 
160ce9494d7STom Barbette struct mlx5_stats_ctrl {
161ce9494d7STom Barbette 	/* Base for imissed counter. */
162ce9494d7STom Barbette 	uint64_t imissed_base;
163c5193a0bSJiawei Wang 	uint64_t imissed;
164ce9494d7STom Barbette };
165ce9494d7STom Barbette 
1667fe24446SShahaf Shuler /* Default PMD specific parameter value. */
1677fe24446SShahaf Shuler #define MLX5_ARG_UNSET (-1)
1687fe24446SShahaf Shuler 
16921bb6c7eSDekel Peled #define MLX5_LRO_SUPPORTED(dev) \
17021bb6c7eSDekel Peled 	(((struct mlx5_priv *)((dev)->data->dev_private))->config.lro.supported)
17121bb6c7eSDekel Peled 
1723d491dd6SDekel Peled /* Maximal size of coalesced segment for LRO is set in chunks of 256 Bytes. */
1733d491dd6SDekel Peled #define MLX5_LRO_SEG_CHUNK_SIZE	256u
1743d491dd6SDekel Peled 
1751c7e57f9SDekel Peled /* Maximal size of aggregated LRO packet. */
1763d491dd6SDekel Peled #define MLX5_MAX_LRO_SIZE (UINT8_MAX * MLX5_LRO_SEG_CHUNK_SIZE)
1771c7e57f9SDekel Peled 
17821bb6c7eSDekel Peled /* LRO configurations structure. */
17921bb6c7eSDekel Peled struct mlx5_lro_config {
18021bb6c7eSDekel Peled 	uint32_t supported:1; /* Whether LRO is supported. */
18121bb6c7eSDekel Peled 	uint32_t timeout; /* User configuration. */
18221bb6c7eSDekel Peled };
18321bb6c7eSDekel Peled 
1847fe24446SShahaf Shuler /*
1857fe24446SShahaf Shuler  * Device configuration structure.
1867fe24446SShahaf Shuler  *
1877fe24446SShahaf Shuler  * Merged configuration from:
1887fe24446SShahaf Shuler  *
1897fe24446SShahaf Shuler  *  - Device capabilities,
1907fe24446SShahaf Shuler  *  - User device parameters disabled features.
1917fe24446SShahaf Shuler  */
1927fe24446SShahaf Shuler struct mlx5_dev_config {
1937fe24446SShahaf Shuler 	unsigned int hw_csum:1; /* Checksum offload is supported. */
1947fe24446SShahaf Shuler 	unsigned int hw_vlan_strip:1; /* VLAN stripping is supported. */
19538b4b397SViacheslav Ovsiienko 	unsigned int hw_vlan_insert:1; /* VLAN insertion in WQE is supported. */
1967fe24446SShahaf Shuler 	unsigned int hw_fcs_strip:1; /* FCS stripping is supported. */
1977fe24446SShahaf Shuler 	unsigned int hw_padding:1; /* End alignment padding is supported. */
198ccdcba53SNélio Laranjeiro 	unsigned int vf:1; /* This is a VF. */
199038e7251SShahaf Shuler 	unsigned int tunnel_en:1;
200038e7251SShahaf Shuler 	/* Whether tunnel stateless offloads are supported. */
2011f106da2SMatan Azrad 	unsigned int mpls_en:1; /* MPLS over GRE/UDP is enabled. */
2027fe24446SShahaf Shuler 	unsigned int cqe_comp:1; /* CQE compression is enabled. */
203bc91e8dbSYongseok Koh 	unsigned int cqe_pad:1; /* CQE padding is enabled. */
204dbccb4cdSShahaf Shuler 	unsigned int tso:1; /* Whether TSO is supported. */
2057fe24446SShahaf Shuler 	unsigned int rx_vec_en:1; /* Rx vector is enabled. */
206dceb5029SYongseok Koh 	unsigned int mr_ext_memseg_en:1;
207dceb5029SYongseok Koh 	/* Whether memseg should be extended for MR creation. */
20878a54648SXueming Li 	unsigned int l3_vxlan_en:1; /* Enable L3 VXLAN flow creation. */
209db209cc3SNélio Laranjeiro 	unsigned int vf_nl_en:1; /* Enable Netlink requests in VF mode. */
210e2b4925eSOri Kam 	unsigned int dv_esw_en:1; /* Enable E-Switch DV flow. */
21151e72d38SOri Kam 	unsigned int dv_flow_en:1; /* Enable DV flow. */
2122d241515SViacheslav Ovsiienko 	unsigned int dv_xmeta_en:2; /* Enable extensive flow metadata. */
2135f8ba81cSXueming Li 	unsigned int swp:1; /* Tx generic tunnel checksum and TSO offload. */
214f5bf91deSMoti Haimovsky 	unsigned int devx:1; /* Whether devx interface is available or not. */
2153075bd23SDekel Peled 	unsigned int dest_tir:1; /* Whether advanced DR API is available. */
216a1da6f62SSuanming Mou 	unsigned int reclaim_mode:2; /* Memory reclaim mode. */
2177d6bf6b8SYongseok Koh 	struct {
2187d6bf6b8SYongseok Koh 		unsigned int enabled:1; /* Whether MPRQ is enabled. */
2197d6bf6b8SYongseok Koh 		unsigned int stride_num_n; /* Number of strides. */
220ecb16045SAlexander Kozyrev 		unsigned int stride_size_n; /* Size of a stride. */
2217d6bf6b8SYongseok Koh 		unsigned int min_stride_size_n; /* Min size of a stride. */
2227d6bf6b8SYongseok Koh 		unsigned int max_stride_size_n; /* Max size of a stride. */
2237d6bf6b8SYongseok Koh 		unsigned int max_memcpy_len;
2247d6bf6b8SYongseok Koh 		/* Maximum packet size to memcpy Rx packets. */
2257d6bf6b8SYongseok Koh 		unsigned int min_rxqs_num;
2267d6bf6b8SYongseok Koh 		/* Rx queue count threshold to enable MPRQ. */
2277d6bf6b8SYongseok Koh 	} mprq; /* Configurations for Multi-Packet RQ. */
228f9de8718SShahaf Shuler 	int mps; /* Multi-packet send supported mode. */
2298409a285SViacheslav Ovsiienko 	int dbnc; /* Skip doorbell register write barrier. */
2302815702bSNelio Laranjeiro 	unsigned int flow_prio; /* Number of flow priorities. */
2315e61bcddSViacheslav Ovsiienko 	enum modify_reg flow_mreg_c[MLX5_MREG_C_NUM];
2325e61bcddSViacheslav Ovsiienko 	/* Availibility of mreg_c's. */
2337fe24446SShahaf Shuler 	unsigned int tso_max_payload_sz; /* Maximum TCP payload for TSO. */
2347fe24446SShahaf Shuler 	unsigned int ind_table_max_size; /* Maximum indirection table size. */
235066cfecdSMatan Azrad 	unsigned int max_dump_files_num; /* Maximum dump files per queue. */
2361ad9a3d0SBing Zhao 	unsigned int log_hp_size; /* Single hairpin queue data size in total. */
2377fe24446SShahaf Shuler 	int txqs_inline; /* Queue number threshold for inlining. */
238505f1fe4SViacheslav Ovsiienko 	int txq_inline_min; /* Minimal amount of data bytes to inline. */
239505f1fe4SViacheslav Ovsiienko 	int txq_inline_max; /* Max packet size for inlining with SEND. */
240505f1fe4SViacheslav Ovsiienko 	int txq_inline_mpw; /* Max packet size for inlining with eMPW. */
241e2b4925eSOri Kam 	struct mlx5_hca_attr hca_attr; /* HCA attributes. */
24221bb6c7eSDekel Peled 	struct mlx5_lro_config lro; /* LRO configuration. */
2437fe24446SShahaf Shuler };
2447fe24446SShahaf Shuler 
245ae18a1aeSOri Kam 
246d10b09dbSOlivier Matz /**
24742280dd9SDekel Peled  * Type of object being allocated.
248d10b09dbSOlivier Matz  */
249d10b09dbSOlivier Matz enum mlx5_verbs_alloc_type {
250d10b09dbSOlivier Matz 	MLX5_VERBS_ALLOC_TYPE_NONE,
251d10b09dbSOlivier Matz 	MLX5_VERBS_ALLOC_TYPE_TX_QUEUE,
252d10b09dbSOlivier Matz 	MLX5_VERBS_ALLOC_TYPE_RX_QUEUE,
253d10b09dbSOlivier Matz };
254d10b09dbSOlivier Matz 
255dfedf3e3SViacheslav Ovsiienko /* Structure for VF VLAN workaround. */
256dfedf3e3SViacheslav Ovsiienko struct mlx5_vf_vlan {
257dfedf3e3SViacheslav Ovsiienko 	uint32_t tag:12;
258dfedf3e3SViacheslav Ovsiienko 	uint32_t created:1;
259dfedf3e3SViacheslav Ovsiienko };
260dfedf3e3SViacheslav Ovsiienko 
261d10b09dbSOlivier Matz /**
262d10b09dbSOlivier Matz  * Verbs allocator needs a context to know in the callback which kind of
263d10b09dbSOlivier Matz  * resources it is allocating.
264d10b09dbSOlivier Matz  */
265d10b09dbSOlivier Matz struct mlx5_verbs_alloc_ctx {
266d10b09dbSOlivier Matz 	enum mlx5_verbs_alloc_type type; /* Kind of object being allocated. */
267d10b09dbSOlivier Matz 	const void *obj; /* Pointer to the DPDK object. */
268d10b09dbSOlivier Matz };
269d10b09dbSOlivier Matz 
27078be8852SNelio Laranjeiro /* Flow drop context necessary due to Verbs API. */
27178be8852SNelio Laranjeiro struct mlx5_drop {
27278be8852SNelio Laranjeiro 	struct mlx5_hrxq *hrxq; /* Hash Rx queue queue. */
27393403560SDekel Peled 	struct mlx5_rxq_obj *rxq; /* Rx queue object. */
27478be8852SNelio Laranjeiro };
27578be8852SNelio Laranjeiro 
2765382d28cSMatan Azrad #define MLX5_COUNTERS_PER_POOL 512
277f15db67dSMatan Azrad #define MLX5_MAX_PENDING_QUERIES 4
278c3d3b140SSuanming Mou #define MLX5_CNT_CONTAINER_RESIZE 64
279fa2d01c8SDong Zhou #define MLX5_CNT_AGE_OFFSET 0x80000000
2808d93c830SDong Zhou #define CNT_SIZE (sizeof(struct mlx5_flow_counter))
2818d93c830SDong Zhou #define CNTEXT_SIZE (sizeof(struct mlx5_flow_counter_ext))
282fa2d01c8SDong Zhou #define AGE_SIZE (sizeof(struct mlx5_age_param))
283fa2d01c8SDong Zhou #define MLX5_AGING_TIME_DELAY	7
2848d93c830SDong Zhou #define CNT_POOL_TYPE_EXT	(1 << 0)
285fa2d01c8SDong Zhou #define CNT_POOL_TYPE_AGE	(1 << 1)
2868d93c830SDong Zhou #define IS_EXT_POOL(pool) (((pool)->type) & CNT_POOL_TYPE_EXT)
287fa2d01c8SDong Zhou #define IS_AGE_POOL(pool) (((pool)->type) & CNT_POOL_TYPE_AGE)
288fa2d01c8SDong Zhou #define MLX_CNT_IS_AGE(counter) ((counter) & MLX5_CNT_AGE_OFFSET ? 1 : 0)
2898d93c830SDong Zhou #define MLX5_CNT_LEN(pool) \
290fa2d01c8SDong Zhou 	(CNT_SIZE + \
291fa2d01c8SDong Zhou 	(IS_AGE_POOL(pool) ? AGE_SIZE : 0) + \
292fa2d01c8SDong Zhou 	(IS_EXT_POOL(pool) ? CNTEXT_SIZE : 0))
2938d93c830SDong Zhou #define MLX5_POOL_GET_CNT(pool, index) \
2948d93c830SDong Zhou 	((struct mlx5_flow_counter *) \
2958d93c830SDong Zhou 	((uint8_t *)((pool) + 1) + (index) * (MLX5_CNT_LEN(pool))))
2968d93c830SDong Zhou #define MLX5_CNT_ARRAY_IDX(pool, cnt) \
2978d93c830SDong Zhou 	((int)(((uint8_t *)(cnt) - (uint8_t *)((pool) + 1)) / \
2988d93c830SDong Zhou 	MLX5_CNT_LEN(pool)))
299c3d3b140SSuanming Mou /*
300c3d3b140SSuanming Mou  * The pool index and offset of counter in the pool array makes up the
301c3d3b140SSuanming Mou  * counter index. In case the counter is from pool 0 and offset 0, it
302c3d3b140SSuanming Mou  * should plus 1 to avoid index 0, since 0 means invalid counter index
303c3d3b140SSuanming Mou  * currently.
304c3d3b140SSuanming Mou  */
305c3d3b140SSuanming Mou #define MLX5_MAKE_CNT_IDX(pi, offset) \
306c3d3b140SSuanming Mou 	((pi) * MLX5_COUNTERS_PER_POOL + (offset) + 1)
307fa2d01c8SDong Zhou #define MLX5_CNT_TO_CNT_EXT(pool, cnt) \
308fa2d01c8SDong Zhou 	((struct mlx5_flow_counter_ext *)\
309fa2d01c8SDong Zhou 	((uint8_t *)((cnt) + 1) + \
310fa2d01c8SDong Zhou 	(IS_AGE_POOL(pool) ? AGE_SIZE : 0)))
311826b8a87SSuanming Mou #define MLX5_GET_POOL_CNT_EXT(pool, offset) \
312fa2d01c8SDong Zhou 	MLX5_CNT_TO_CNT_EXT(pool, MLX5_POOL_GET_CNT((pool), (offset)))
313fa2d01c8SDong Zhou #define MLX5_CNT_TO_AGE(cnt) \
314fa2d01c8SDong Zhou 	((struct mlx5_age_param *)((cnt) + 1))
315b1cc2266SSuanming Mou /*
316b1cc2266SSuanming Mou  * The maximum single counter is 0x800000 as MLX5_CNT_BATCH_OFFSET
317b1cc2266SSuanming Mou  * defines. The pool size is 512, pool index should never reach
318b1cc2266SSuanming Mou  * INT16_MAX.
319b1cc2266SSuanming Mou  */
320b1cc2266SSuanming Mou #define POOL_IDX_INVALID UINT16_MAX
3215382d28cSMatan Azrad 
3225382d28cSMatan Azrad struct mlx5_flow_counter_pool;
3235382d28cSMatan Azrad 
324fa2d01c8SDong Zhou /*age status*/
325fa2d01c8SDong Zhou enum {
326fa2d01c8SDong Zhou 	AGE_FREE, /* Initialized state. */
327fa2d01c8SDong Zhou 	AGE_CANDIDATE, /* Counter assigned to flows. */
328fa2d01c8SDong Zhou 	AGE_TMOUT, /* Timeout, wait for rte_flow_get_aged_flows and destroy. */
329fa2d01c8SDong Zhou };
330fa2d01c8SDong Zhou 
3315af61440SMatan Azrad #define MLX5_CNT_CONTAINER(sh, batch, age) (&(sh)->cmng.ccont \
3325af61440SMatan Azrad 					    [(batch) * 2 + (age)])
3335af61440SMatan Azrad 
3345af61440SMatan Azrad enum {
3355af61440SMatan Azrad 	MLX5_CCONT_TYPE_SINGLE,
3365af61440SMatan Azrad 	MLX5_CCONT_TYPE_SINGLE_FOR_AGE,
3375af61440SMatan Azrad 	MLX5_CCONT_TYPE_BATCH,
3385af61440SMatan Azrad 	MLX5_CCONT_TYPE_BATCH_FOR_AGE,
3395af61440SMatan Azrad 	MLX5_CCONT_TYPE_MAX,
3405af61440SMatan Azrad };
3415af61440SMatan Azrad 
342fa2d01c8SDong Zhou /* Counter age parameter. */
343fa2d01c8SDong Zhou struct mlx5_age_param {
344fa2d01c8SDong Zhou 	rte_atomic16_t state; /**< Age state. */
345fa2d01c8SDong Zhou 	uint16_t port_id; /**< Port id of the counter. */
346fa2d01c8SDong Zhou 	uint32_t timeout:15; /**< Age timeout in unit of 0.1sec. */
347fa2d01c8SDong Zhou 	uint32_t expire:16; /**< Expire time(0.1sec) in the future. */
348fa2d01c8SDong Zhou 	void *context; /**< Flow counter age context. */
349fa2d01c8SDong Zhou };
350fa2d01c8SDong Zhou 
3515382d28cSMatan Azrad struct flow_counter_stats {
3525382d28cSMatan Azrad 	uint64_t hits;
3535382d28cSMatan Azrad 	uint64_t bytes;
3545382d28cSMatan Azrad };
3555382d28cSMatan Azrad 
356ac79183dSSuanming Mou struct mlx5_flow_counter_pool;
357826b8a87SSuanming Mou /* Generic counters information. */
3585382d28cSMatan Azrad struct mlx5_flow_counter {
3595382d28cSMatan Azrad 	TAILQ_ENTRY(mlx5_flow_counter) next;
3605382d28cSMatan Azrad 	/**< Pointer to the next flow counter structure. */
361f15db67dSMatan Azrad 	union {
3625382d28cSMatan Azrad 		uint64_t hits; /**< Reset value of hits packets. */
363ac79183dSSuanming Mou 		struct mlx5_flow_counter_pool *pool; /**< Counter pool. */
364f15db67dSMatan Azrad 	};
3655382d28cSMatan Azrad 	uint64_t bytes; /**< Reset value of bytes. */
3665382d28cSMatan Azrad 	void *action; /**< Pointer to the dv action. */
3675382d28cSMatan Azrad };
3685382d28cSMatan Azrad 
369826b8a87SSuanming Mou /* Extend counters information for none batch counters. */
370826b8a87SSuanming Mou struct mlx5_flow_counter_ext {
371826b8a87SSuanming Mou 	uint32_t shared:1; /**< Share counter ID with other flow rules. */
372826b8a87SSuanming Mou 	uint32_t batch: 1;
373826b8a87SSuanming Mou 	/**< Whether the counter was allocated by batch command. */
374826b8a87SSuanming Mou 	uint32_t ref_cnt:30; /**< Reference counter. */
375826b8a87SSuanming Mou 	uint32_t id; /**< User counter ID. */
376826b8a87SSuanming Mou 	union {  /**< Holds the counters for the rule. */
377826b8a87SSuanming Mou #if defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42)
378826b8a87SSuanming Mou 		struct ibv_counter_set *cs;
379826b8a87SSuanming Mou #elif defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45)
380826b8a87SSuanming Mou 		struct ibv_counters *cs;
381826b8a87SSuanming Mou #endif
382826b8a87SSuanming Mou 		struct mlx5_devx_obj *dcs; /**< Counter Devx object. */
383826b8a87SSuanming Mou 	};
384826b8a87SSuanming Mou };
385826b8a87SSuanming Mou 
3865382d28cSMatan Azrad TAILQ_HEAD(mlx5_counters, mlx5_flow_counter);
3875382d28cSMatan Azrad 
388826b8a87SSuanming Mou /* Generic counter pool structure - query is in pool resolution. */
3895382d28cSMatan Azrad struct mlx5_flow_counter_pool {
3905382d28cSMatan Azrad 	TAILQ_ENTRY(mlx5_flow_counter_pool) next;
391ac79183dSSuanming Mou 	struct mlx5_counters counters[2]; /* Free counter list. */
392f15db67dSMatan Azrad 	union {
3935382d28cSMatan Azrad 		struct mlx5_devx_obj *min_dcs;
394f15db67dSMatan Azrad 		rte_atomic64_t a64_dcs;
395f15db67dSMatan Azrad 	};
396f15db67dSMatan Azrad 	/* The devx object of the minimum counter ID. */
397ac79183dSSuanming Mou 	uint32_t index:29; /* Pool index in container. */
398ac79183dSSuanming Mou 	uint32_t type:2; /* Memory type behind the counter array. */
399ac79183dSSuanming Mou 	volatile uint32_t query_gen:1; /* Query round. */
400f15db67dSMatan Azrad 	rte_spinlock_t sl; /* The pool lock. */
401f15db67dSMatan Azrad 	struct mlx5_counter_stats_raw *raw;
402f15db67dSMatan Azrad 	struct mlx5_counter_stats_raw *raw_hw; /* The raw on HW working. */
4035382d28cSMatan Azrad };
4045382d28cSMatan Azrad 
4055382d28cSMatan Azrad struct mlx5_counter_stats_raw;
4065382d28cSMatan Azrad 
4075382d28cSMatan Azrad /* Memory management structure for group of counter statistics raws. */
4085382d28cSMatan Azrad struct mlx5_counter_stats_mem_mng {
4095382d28cSMatan Azrad 	LIST_ENTRY(mlx5_counter_stats_mem_mng) next;
4105382d28cSMatan Azrad 	struct mlx5_counter_stats_raw *raws;
4115382d28cSMatan Azrad 	struct mlx5_devx_obj *dm;
412c7f6ba0eSOphir Munk 	void *umem;
4135382d28cSMatan Azrad };
4145382d28cSMatan Azrad 
4155382d28cSMatan Azrad /* Raw memory structure for the counter statistics values of a pool. */
4165382d28cSMatan Azrad struct mlx5_counter_stats_raw {
4175382d28cSMatan Azrad 	LIST_ENTRY(mlx5_counter_stats_raw) next;
4185382d28cSMatan Azrad 	int min_dcs_id;
4195382d28cSMatan Azrad 	struct mlx5_counter_stats_mem_mng *mem_mng;
4205382d28cSMatan Azrad 	volatile struct flow_counter_stats *data;
4215382d28cSMatan Azrad };
4225382d28cSMatan Azrad 
4235382d28cSMatan Azrad TAILQ_HEAD(mlx5_counter_pools, mlx5_flow_counter_pool);
4245382d28cSMatan Azrad 
4255382d28cSMatan Azrad /* Container structure for counter pools. */
4265382d28cSMatan Azrad struct mlx5_pools_container {
427f15db67dSMatan Azrad 	rte_atomic16_t n_valid; /* Number of valid pools. */
4285382d28cSMatan Azrad 	uint16_t n; /* Number of pools. */
429b1cc2266SSuanming Mou 	uint16_t last_pool_idx; /* Last used pool index */
430b1cc2266SSuanming Mou 	int min_id; /* The minimum counter ID in the pools. */
431b1cc2266SSuanming Mou 	int max_id; /* The maximum counter ID in the pools. */
4325af61440SMatan Azrad 	rte_spinlock_t resize_sl; /* The resize lock. */
433ac79183dSSuanming Mou 	rte_spinlock_t csl; /* The counter free list lock. */
434ac79183dSSuanming Mou 	struct mlx5_counters counters; /* Free counter list. */
4355382d28cSMatan Azrad 	struct mlx5_counter_pools pool_list; /* Counter pool list. */
4365382d28cSMatan Azrad 	struct mlx5_flow_counter_pool **pools; /* Counter pool array. */
4375af61440SMatan Azrad 	struct mlx5_counter_stats_mem_mng *mem_mng;
4385382d28cSMatan Azrad 	/* Hold the memory management for the next allocated pools raws. */
4395382d28cSMatan Azrad };
4405382d28cSMatan Azrad 
4415382d28cSMatan Azrad /* Counter global management structure. */
4425382d28cSMatan Azrad struct mlx5_flow_counter_mng {
4435af61440SMatan Azrad 	struct mlx5_pools_container ccont[MLX5_CCONT_TYPE_MAX];
4445382d28cSMatan Azrad 	struct mlx5_counters flow_counters; /* Legacy flow counter list. */
445f15db67dSMatan Azrad 	uint8_t pending_queries;
446f15db67dSMatan Azrad 	uint8_t batch;
447f15db67dSMatan Azrad 	uint16_t pool_index;
448fa2d01c8SDong Zhou 	uint8_t age;
449f15db67dSMatan Azrad 	uint8_t query_thread_on;
4505382d28cSMatan Azrad 	LIST_HEAD(mem_mngs, mlx5_counter_stats_mem_mng) mem_mngs;
451f15db67dSMatan Azrad 	LIST_HEAD(stat_raws, mlx5_counter_stats_raw) free_stat_raws;
4525382d28cSMatan Azrad };
4535af61440SMatan Azrad 
454fa2d01c8SDong Zhou #define MLX5_AGE_EVENT_NEW		1
455fa2d01c8SDong Zhou #define MLX5_AGE_TRIGGER		2
456fa2d01c8SDong Zhou #define MLX5_AGE_SET(age_info, BIT) \
457fa2d01c8SDong Zhou 	((age_info)->flags |= (1 << (BIT)))
458fa2d01c8SDong Zhou #define MLX5_AGE_GET(age_info, BIT) \
459fa2d01c8SDong Zhou 	((age_info)->flags & (1 << (BIT)))
460fa2d01c8SDong Zhou #define GET_PORT_AGE_INFO(priv) \
46191389890SOphir Munk 	(&((priv)->sh->port[(priv)->dev_port - 1].age_info))
4625382d28cSMatan Azrad 
463fa2d01c8SDong Zhou /* Aging information for per port. */
464fa2d01c8SDong Zhou struct mlx5_age_info {
465fa2d01c8SDong Zhou 	uint8_t flags; /*Indicate if is new event or need be trigered*/
466fa2d01c8SDong Zhou 	struct mlx5_counters aged_counters; /* Aged flow counter list. */
467fa2d01c8SDong Zhou 	rte_spinlock_t aged_sl; /* Aged flow counter list lock. */
468fa2d01c8SDong Zhou };
4695af61440SMatan Azrad 
47017e19bc4SViacheslav Ovsiienko /* Per port data of shared IB device. */
47191389890SOphir Munk struct mlx5_dev_shared_port {
47217e19bc4SViacheslav Ovsiienko 	uint32_t ih_port_id;
47323242063SMatan Azrad 	uint32_t devx_ih_port_id;
47417e19bc4SViacheslav Ovsiienko 	/*
47517e19bc4SViacheslav Ovsiienko 	 * Interrupt handler port_id. Used by shared interrupt
47617e19bc4SViacheslav Ovsiienko 	 * handler to find the corresponding rte_eth device
47717e19bc4SViacheslav Ovsiienko 	 * by IB port index. If value is equal or greater
47817e19bc4SViacheslav Ovsiienko 	 * RTE_MAX_ETHPORTS it means there is no subhandler
47917e19bc4SViacheslav Ovsiienko 	 * installed for specified IB port index.
48017e19bc4SViacheslav Ovsiienko 	 */
481fa2d01c8SDong Zhou 	struct mlx5_age_info age_info;
482fa2d01c8SDong Zhou 	/* Aging information for per port. */
48317e19bc4SViacheslav Ovsiienko };
48417e19bc4SViacheslav Ovsiienko 
485860897d2SBing Zhao /* Table key of the hash organization. */
486860897d2SBing Zhao union mlx5_flow_tbl_key {
487860897d2SBing Zhao 	struct {
488860897d2SBing Zhao 		/* Table ID should be at the lowest address. */
489860897d2SBing Zhao 		uint32_t table_id;	/**< ID of the table. */
490860897d2SBing Zhao 		uint16_t reserved;	/**< must be zero for comparison. */
491860897d2SBing Zhao 		uint8_t domain;		/**< 1 - FDB, 0 - NIC TX/RX. */
492860897d2SBing Zhao 		uint8_t direction;	/**< 1 - egress, 0 - ingress. */
493860897d2SBing Zhao 	};
494860897d2SBing Zhao 	uint64_t v64;			/**< full 64bits value of key */
495860897d2SBing Zhao };
496860897d2SBing Zhao 
49779e35d0dSViacheslav Ovsiienko /* Table structure. */
49879e35d0dSViacheslav Ovsiienko struct mlx5_flow_tbl_resource {
49979e35d0dSViacheslav Ovsiienko 	void *obj; /**< Pointer to DR table object. */
50079e35d0dSViacheslav Ovsiienko 	rte_atomic32_t refcnt; /**< Reference counter. */
50179e35d0dSViacheslav Ovsiienko };
50279e35d0dSViacheslav Ovsiienko 
503b67b4ecbSDekel Peled #define MLX5_MAX_TABLES UINT16_MAX
50446a5e6bcSSuanming Mou #define MLX5_FLOW_TABLE_LEVEL_METER (UINT16_MAX - 3)
50546a5e6bcSSuanming Mou #define MLX5_FLOW_TABLE_LEVEL_SUFFIX (UINT16_MAX - 2)
5063c84f34eSOri Kam #define MLX5_HAIRPIN_TX_TABLE (UINT16_MAX - 1)
5075e61bcddSViacheslav Ovsiienko /* Reserve the last two tables for metadata register copy. */
5085e61bcddSViacheslav Ovsiienko #define MLX5_FLOW_MREG_ACT_TABLE_GROUP (MLX5_MAX_TABLES - 1)
509dd3c774fSViacheslav Ovsiienko #define MLX5_FLOW_MREG_CP_TABLE_GROUP (MLX5_MAX_TABLES - 2)
510dd3c774fSViacheslav Ovsiienko /* Tables for metering splits should be added here. */
511dd3c774fSViacheslav Ovsiienko #define MLX5_MAX_TABLES_EXTERNAL (MLX5_MAX_TABLES - 3)
512b67b4ecbSDekel Peled #define MLX5_MAX_TABLES_FDB UINT16_MAX
51379e35d0dSViacheslav Ovsiienko 
514d85c7b5eSOri Kam /* ID generation structure. */
515d85c7b5eSOri Kam struct mlx5_flow_id_pool {
516d85c7b5eSOri Kam 	uint32_t *free_arr; /**< Pointer to the a array of free values. */
517d85c7b5eSOri Kam 	uint32_t base_index;
518d85c7b5eSOri Kam 	/**< The next index that can be used without any free elements. */
519d85c7b5eSOri Kam 	uint32_t *curr; /**< Pointer to the index to pop. */
520d85c7b5eSOri Kam 	uint32_t *last; /**< Pointer to the last element in the empty arrray. */
52130a3687dSSuanming Mou 	uint32_t max_id; /**< Maximum id can be allocated from the pool. */
522d85c7b5eSOri Kam };
523d85c7b5eSOri Kam 
52417e19bc4SViacheslav Ovsiienko /*
52517e19bc4SViacheslav Ovsiienko  * Shared Infiniband device context for Master/Representors
52617e19bc4SViacheslav Ovsiienko  * which belong to same IB device with multiple IB ports.
52717e19bc4SViacheslav Ovsiienko  **/
5286e88bc42SOphir Munk struct mlx5_dev_ctx_shared {
5296e88bc42SOphir Munk 	LIST_ENTRY(mlx5_dev_ctx_shared) next;
53017e19bc4SViacheslav Ovsiienko 	uint32_t refcnt;
53117e19bc4SViacheslav Ovsiienko 	uint32_t devx:1; /* Opened with DV. */
53217e19bc4SViacheslav Ovsiienko 	uint32_t max_port; /* Maximal IB device port index. */
533f44b09f9SOphir Munk 	void *ctx; /* Verbs/DV/DevX context. */
534c4685016SOphir Munk 	void *pd; /* Protection Domain. */
535b9d86122SDekel Peled 	uint32_t pdn; /* Protection Domain number. */
5368791ff42SDekel Peled 	uint32_t tdn; /* Transport Domain number. */
53710f3581dSOphir Munk 	char ibdev_name[DEV_SYSFS_NAME_MAX]; /* SYSFS dev name. */
53810f3581dSOphir Munk 	char ibdev_path[DEV_SYSFS_PATH_MAX]; /* SYSFS dev path for secondary */
539e85f623eSOphir Munk 	struct mlx5_dev_attr device_attr; /* Device properties. */
5406e88bc42SOphir Munk 	LIST_ENTRY(mlx5_dev_ctx_shared) mem_event_cb;
541ccb38153SViacheslav Ovsiienko 	/**< Called by memory event callback. */
542b8dc6b0eSVu Pham 	struct mlx5_mr_share_cache share_cache;
543b2177648SViacheslav Ovsiienko 	/* Shared DV/DR flow data section. */
54479e35d0dSViacheslav Ovsiienko 	pthread_mutex_t dv_mutex; /* DV context mutex. */
54539139371SViacheslav Ovsiienko 	uint32_t dv_meta_mask; /* flow META metadata supported mask. */
54639139371SViacheslav Ovsiienko 	uint32_t dv_mark_mask; /* flow MARK metadata supported mask. */
54739139371SViacheslav Ovsiienko 	uint32_t dv_regc0_mask; /* available bits of metatada reg_c[0]. */
548b2177648SViacheslav Ovsiienko 	uint32_t dv_refcnt; /* DV/DR data reference counter. */
549d1e64fbfSOri Kam 	void *fdb_domain; /* FDB Direct Rules name space handle. */
550d1e64fbfSOri Kam 	void *rx_domain; /* RX Direct Rules name space handle. */
551d1e64fbfSOri Kam 	void *tx_domain; /* TX Direct Rules name space handle. */
552860897d2SBing Zhao 	struct mlx5_hlist *flow_tbls;
553860897d2SBing Zhao 	/* Direct Rules tables for FDB, NIC TX+RX */
55434fa7c02SOri Kam 	void *esw_drop_action; /* Pointer to DR E-Switch drop action. */
555b41e47daSMoti Haimovsky 	void *pop_vlan_action; /* Pointer to DR pop VLAN action. */
556014d1cbeSSuanming Mou 	uint32_t encaps_decaps; /* Encap/decap action indexed memory list. */
55779e35d0dSViacheslav Ovsiienko 	LIST_HEAD(modify_cmd, mlx5_flow_dv_modify_hdr_resource) modify_cmds;
558e484e403SBing Zhao 	struct mlx5_hlist *tag_table;
559f3faf9eaSSuanming Mou 	uint32_t port_id_action_list; /* List of port ID actions. */
5608acf8ac9SSuanming Mou 	uint32_t push_vlan_action_list; /* List of push VLAN actions. */
5615382d28cSMatan Azrad 	struct mlx5_flow_counter_mng cmng; /* Counters management structure. */
562014d1cbeSSuanming Mou 	struct mlx5_indexed_pool *ipool[MLX5_IPOOL_MAX];
563014d1cbeSSuanming Mou 	/* Memory Pool for mlx5 flow resources. */
564632f0f19SSuanming Mou 	struct mlx5_l3t_tbl *cnt_id_tbl; /* Shared counter lookup table. */
565b2177648SViacheslav Ovsiienko 	/* Shared interrupt handler section. */
56617e19bc4SViacheslav Ovsiienko 	struct rte_intr_handle intr_handle; /* Interrupt handler for device. */
567f15db67dSMatan Azrad 	struct rte_intr_handle intr_handle_devx; /* DEVX interrupt handler. */
56821b7c452SOphir Munk 	void *devx_comp; /* DEVX async comp obj. */
569ae18a1aeSOri Kam 	struct mlx5_devx_obj *tis; /* TIS object. */
570ae18a1aeSOri Kam 	struct mlx5_devx_obj *td; /* Transport domain. */
571d85c7b5eSOri Kam 	struct mlx5_flow_id_pool *flow_id_pool; /* Flow ID pool. */
57291389890SOphir Munk 	struct mlx5_dev_shared_port port[]; /* per device port data array. */
57317e19bc4SViacheslav Ovsiienko };
57417e19bc4SViacheslav Ovsiienko 
575120dc4a7SYongseok Koh /* Per-process private structure. */
576120dc4a7SYongseok Koh struct mlx5_proc_priv {
577120dc4a7SYongseok Koh 	size_t uar_table_sz;
578120dc4a7SYongseok Koh 	/* Size of UAR register table. */
579120dc4a7SYongseok Koh 	void *uar_table[];
580120dc4a7SYongseok Koh 	/* Table of UAR registers for each process. */
581120dc4a7SYongseok Koh };
582120dc4a7SYongseok Koh 
5833bd26b23SSuanming Mou /* MTR profile list. */
5843bd26b23SSuanming Mou TAILQ_HEAD(mlx5_mtr_profiles, mlx5_flow_meter_profile);
5853f373f35SSuanming Mou /* MTR list. */
5863f373f35SSuanming Mou TAILQ_HEAD(mlx5_flow_meters, mlx5_flow_meter);
5873bd26b23SSuanming Mou 
588120dc4a7SYongseok Koh #define MLX5_PROC_PRIV(port_id) \
589120dc4a7SYongseok Koh 	((struct mlx5_proc_priv *)rte_eth_devices[port_id].process_private)
590120dc4a7SYongseok Koh 
591dbeba4cfSThomas Monjalon struct mlx5_priv {
592df428ceeSYongseok Koh 	struct rte_eth_dev_data *dev_data;  /* Pointer to device data. */
5936e88bc42SOphir Munk 	struct mlx5_dev_ctx_shared *sh; /* Shared device context. */
59491389890SOphir Munk 	uint32_t dev_port; /* Device port number. */
59546e10a4cSViacheslav Ovsiienko 	struct rte_pci_device *pci_dev; /* Backend PCI device. */
5966d13ea8eSOlivier Matz 	struct rte_ether_addr mac[MLX5_MAX_MAC_ADDRESSES]; /* MAC addresses. */
597ccdcba53SNélio Laranjeiro 	BITFIELD_DECLARE(mac_own, uint64_t, MLX5_MAX_MAC_ADDRESSES);
598ccdcba53SNélio Laranjeiro 	/* Bit-field of MAC addresses owned by the PMD. */
599e9086978SAdrien Mazarguil 	uint16_t vlan_filter[MLX5_MAX_VLAN_IDS]; /* VLAN filters table. */
600e9086978SAdrien Mazarguil 	unsigned int vlan_filter_n; /* Number of configured VLAN filters. */
601771fa900SAdrien Mazarguil 	/* Device properties. */
602771fa900SAdrien Mazarguil 	uint16_t mtu; /* Configured MTU. */
60351d5f8ecSNélio Laranjeiro 	unsigned int isolated:1; /* Whether isolated mode is enabled. */
6042b730263SAdrien Mazarguil 	unsigned int representor:1; /* Device is a port representor. */
605299d7dc2SViacheslav Ovsiienko 	unsigned int master:1; /* Device is a E-Switch master. */
606b2177648SViacheslav Ovsiienko 	unsigned int dr_shared:1; /* DV/DR data is shared. */
60731538ef6SMatan Azrad 	unsigned int counter_fallback:1; /* Use counter fallback management. */
6086bc327b9SSuanming Mou 	unsigned int mtr_en:1; /* Whether support meter. */
609792e749eSSuanming Mou 	unsigned int mtr_reg_share:1; /* Whether support meter REG_C share. */
6102b730263SAdrien Mazarguil 	uint16_t domain_id; /* Switch domain identifier. */
611299d7dc2SViacheslav Ovsiienko 	uint16_t vport_id; /* Associated VF vport index (if any). */
612d5c06b1bSViacheslav Ovsiienko 	uint32_t vport_meta_tag; /* Used for vport index match ove VF LAG. */
613d5c06b1bSViacheslav Ovsiienko 	uint32_t vport_meta_mask; /* Used for vport index field match mask. */
6142b730263SAdrien Mazarguil 	int32_t representor_id; /* Port representor identifier. */
615bee57a0aSViacheslav Ovsiienko 	int32_t pf_bond; /* >=0 means PF index in bonding configuration. */
616fa2e14d4SViacheslav Ovsiienko 	unsigned int if_index; /* Associated kernel network device index. */
6172e22920bSAdrien Mazarguil 	/* RX/TX queues. */
6182e22920bSAdrien Mazarguil 	unsigned int rxqs_n; /* RX queues array size. */
6192e22920bSAdrien Mazarguil 	unsigned int txqs_n; /* TX queues array size. */
62078142aacSNélio Laranjeiro 	struct mlx5_rxq_data *(*rxqs)[]; /* RX queues. */
621991b04f6SNélio Laranjeiro 	struct mlx5_txq_data *(*txqs)[]; /* TX queues. */
6227d6bf6b8SYongseok Koh 	struct rte_mempool *mprq_mp; /* Mempool for Multi-Packet RQ. */
62329c1d8bbSNélio Laranjeiro 	struct rte_eth_rss_conf rss_conf; /* RSS configuration. */
624634efbc2SNelio Laranjeiro 	unsigned int (*reta_idx)[]; /* RETA index table. */
625634efbc2SNelio Laranjeiro 	unsigned int reta_idx_n; /* RETA index size. */
62678be8852SNelio Laranjeiro 	struct mlx5_drop drop_queue; /* Flow drop queues. */
627ab612adcSSuanming Mou 	uint32_t flows; /* RTE Flow rules. */
628ab612adcSSuanming Mou 	uint32_t ctrl_flows; /* Control flow rules. */
629e7bfa359SBing Zhao 	void *inter_flows; /* Intermediate resources for flow creation. */
630e745f900SSuanming Mou 	void *rss_desc; /* Intermediate rss description resources. */
631e7bfa359SBing Zhao 	int flow_idx; /* Intermediate device flow index. */
6323ac3d823SBing Zhao 	int flow_nested_idx; /* Intermediate device flow index, nested. */
633a1366b1aSNélio Laranjeiro 	LIST_HEAD(rxq, mlx5_rxq_ctrl) rxqsctrl; /* DPDK Rx queues. */
63493403560SDekel Peled 	LIST_HEAD(rxqobj, mlx5_rxq_obj) rxqsobj; /* Verbs/DevX Rx queues. */
635772dc0ebSSuanming Mou 	uint32_t hrxqs; /* Verbs Hash Rx queues. */
6366e78005aSNélio Laranjeiro 	LIST_HEAD(txq, mlx5_txq_ctrl) txqsctrl; /* DPDK Tx queues. */
637894c4a8eSOri Kam 	LIST_HEAD(txqobj, mlx5_txq_obj) txqsobj; /* Verbs/DevX Tx queues. */
63815c80a12SDekel Peled 	/* Indirection tables. */
63915c80a12SDekel Peled 	LIST_HEAD(ind_tables, mlx5_ind_table_obj) ind_tbls;
640684b9a1bSOri Kam 	/* Pointer to next element. */
641684b9a1bSOri Kam 	rte_atomic32_t refcnt; /**< Reference counter. */
642684b9a1bSOri Kam 	struct ibv_flow_action *verbs_action;
643684b9a1bSOri Kam 	/**< Verbs modify header action object. */
644684b9a1bSOri Kam 	uint8_t ft_type; /**< Flow table type, Rx or Tx. */
645ee39fe82SMatan Azrad 	uint8_t max_lro_msg_size;
646cbb66daaSOri Kam 	/* Tags resources cache. */
64775ef62a9SNélio Laranjeiro 	uint32_t link_speed_capa; /* Link speed capabilities. */
648a4193ae3SShahaf Shuler 	struct mlx5_xstats_ctrl xstats_ctrl; /* Extended stats control. */
649ce9494d7STom Barbette 	struct mlx5_stats_ctrl stats_ctrl; /* Stats control. */
6507fe24446SShahaf Shuler 	struct mlx5_dev_config config; /* Device configuration. */
651d10b09dbSOlivier Matz 	struct mlx5_verbs_alloc_ctx verbs_alloc_ctx;
652d10b09dbSOlivier Matz 	/* Context for Verbs allocator. */
65326c08b97SAdrien Mazarguil 	int nl_socket_rdma; /* Netlink socket (NETLINK_RDMA). */
65426c08b97SAdrien Mazarguil 	int nl_socket_route; /* Netlink socket (NETLINK_ROUTE). */
655*262c7ad0SOri Kam 	struct mlx5_dbr_page_list dbrpgs; /* Door-bell pages. */
656c12671e3SMatan Azrad 	struct mlx5_nl_vlan_vmwa_context *vmwa_context; /* VLAN WA context. */
65771e254bcSViacheslav Ovsiienko 	struct mlx5_flow_id_pool *qrss_id_pool;
658dd3c774fSViacheslav Ovsiienko 	struct mlx5_hlist *mreg_cp_tbl;
659dd3c774fSViacheslav Ovsiienko 	/* Hash table of Rx metadata register copy table. */
66027efd5deSSuanming Mou 	uint8_t mtr_sfx_reg; /* Meter prefix-suffix flow match REG_C. */
66127efd5deSSuanming Mou 	uint8_t mtr_color_reg; /* Meter color match REG_C. */
6623bd26b23SSuanming Mou 	struct mlx5_mtr_profiles flow_meter_profiles; /* MTR profile list. */
6633f373f35SSuanming Mou 	struct mlx5_flow_meters flow_meters; /* MTR list. */
6646bf10ab6SMoti Haimovsky #ifndef RTE_ARCH_64
6656bf10ab6SMoti Haimovsky 	rte_spinlock_t uar_lock_cq; /* CQs share a common distinct UAR */
6666bf10ab6SMoti Haimovsky 	rte_spinlock_t uar_lock[MLX5_UAR_PAGE_NUM_MAX];
6676bf10ab6SMoti Haimovsky 	/* UAR same-page access control required in 32bit implementations. */
6686bf10ab6SMoti Haimovsky #endif
66963bd1629SOri Kam 	uint8_t skip_default_rss_reta; /* Skip configuration of default reta. */
670fbde4331SMatan Azrad 	uint8_t fdb_def_rule; /* Whether fdb jump to table 1 is configured. */
671a4de9586SVu Pham 	struct mlx5_mp_id mp_id; /* ID of a multi-process process */
672c2ddde79SWentao Cui 	LIST_HEAD(fdir, mlx5_fdir_flow) fdir_flows; /* fdir flows. */
673771fa900SAdrien Mazarguil };
674771fa900SAdrien Mazarguil 
675df428ceeSYongseok Koh #define PORT_ID(priv) ((priv)->dev_data->port_id)
676df428ceeSYongseok Koh #define ETH_DEV(priv) (&rte_eth_devices[PORT_ID(priv)])
677df428ceeSYongseok Koh 
6784d803a72SOlga Shern /* mlx5.c */
6794d803a72SOlga Shern 
6804d803a72SOlga Shern int mlx5_getenv_int(const char *);
681120dc4a7SYongseok Koh int mlx5_proc_priv_init(struct rte_eth_dev *dev);
682c9ba7523SRaslan Darawsheh int mlx5_udp_tunnel_port_add(struct rte_eth_dev *dev,
683c9ba7523SRaslan Darawsheh 			      struct rte_eth_udp_tunnel *udp_tunnel);
684fbc83412SViacheslav Ovsiienko uint16_t mlx5_eth_find_next(uint16_t port_id, struct rte_pci_device *pci_dev);
6852eb4d010SOphir Munk void mlx5_dev_close(struct rte_eth_dev *dev);
686f7e95215SViacheslav Ovsiienko 
687f7e95215SViacheslav Ovsiienko /* Macro to iterate over all valid ports for mlx5 driver. */
688fbc83412SViacheslav Ovsiienko #define MLX5_ETH_FOREACH_DEV(port_id, pci_dev) \
689fbc83412SViacheslav Ovsiienko 	for (port_id = mlx5_eth_find_next(0, pci_dev); \
690f7e95215SViacheslav Ovsiienko 	     port_id < RTE_MAX_ETHPORTS; \
691fbc83412SViacheslav Ovsiienko 	     port_id = mlx5_eth_find_next(port_id + 1, pci_dev))
6922eb4d010SOphir Munk int mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs);
6932eb4d010SOphir Munk struct mlx5_dev_ctx_shared *
69491389890SOphir Munk mlx5_alloc_shared_dev_ctx(const struct mlx5_dev_spawn_data *spawn,
6952eb4d010SOphir Munk 			   const struct mlx5_dev_config *config);
69691389890SOphir Munk void mlx5_free_shared_dev_ctx(struct mlx5_dev_ctx_shared *sh);
6972eb4d010SOphir Munk void mlx5_free_table_hash_list(struct mlx5_priv *priv);
6982eb4d010SOphir Munk int mlx5_alloc_table_hash_list(struct mlx5_priv *priv);
6992eb4d010SOphir Munk void mlx5_set_min_inline(struct mlx5_dev_spawn_data *spawn,
7002eb4d010SOphir Munk 			 struct mlx5_dev_config *config);
7012eb4d010SOphir Munk void mlx5_set_metadata_mask(struct rte_eth_dev *dev);
7022eb4d010SOphir Munk int mlx5_dev_check_sibling_config(struct mlx5_priv *priv,
7032eb4d010SOphir Munk 				  struct mlx5_dev_config *config);
7042eb4d010SOphir Munk int mlx5_init_once(void);
705042f5c94SOphir Munk int mlx5_dev_configure(struct rte_eth_dev *dev);
706042f5c94SOphir Munk int mlx5_dev_infos_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *info);
707042f5c94SOphir Munk int mlx5_fw_version_get(struct rte_eth_dev *dev, char *fw_ver, size_t fw_size);
708042f5c94SOphir Munk int mlx5_dev_set_mtu(struct rte_eth_dev *dev, uint16_t mtu);
709042f5c94SOphir Munk int mlx5_hairpin_cap_get(struct rte_eth_dev *dev,
710042f5c94SOphir Munk 			 struct rte_eth_hairpin_cap *cap);
7114d803a72SOlga Shern 
712771fa900SAdrien Mazarguil /* mlx5_ethdev.c */
713771fa900SAdrien Mazarguil 
7141256805dSOphir Munk int mlx5_dev_configure(struct rte_eth_dev *dev);
7151256805dSOphir Munk int mlx5_fw_version_get(struct rte_eth_dev *dev, char *fw_ver,
7161256805dSOphir Munk 			size_t fw_size);
7171256805dSOphir Munk int mlx5_dev_infos_get(struct rte_eth_dev *dev,
7181256805dSOphir Munk 		       struct rte_eth_dev_info *info);
7191256805dSOphir Munk const uint32_t *mlx5_dev_supported_ptypes_get(struct rte_eth_dev *dev);
7201256805dSOphir Munk int mlx5_dev_set_mtu(struct rte_eth_dev *dev, uint16_t mtu);
7211256805dSOphir Munk int mlx5_hairpin_cap_get(struct rte_eth_dev *dev,
7221256805dSOphir Munk 			 struct rte_eth_hairpin_cap *cap);
7231256805dSOphir Munk 
7241256805dSOphir Munk /* mlx5_ethdev_os.c */
7251256805dSOphir Munk 
726af4f09f2SNélio Laranjeiro int mlx5_get_ifname(const struct rte_eth_dev *dev, char (*ifname)[IF_NAMESIZE]);
7273f8cb05dSAdrien Mazarguil unsigned int mlx5_ifindex(const struct rte_eth_dev *dev);
7287dd7be29SShahaf Shuler int mlx5_ifreq(const struct rte_eth_dev *dev, int req, struct ifreq *ifr);
729af4f09f2SNélio Laranjeiro int mlx5_get_mtu(struct rte_eth_dev *dev, uint16_t *mtu);
730af4f09f2SNélio Laranjeiro int mlx5_set_flags(struct rte_eth_dev *dev, unsigned int keep,
731af4f09f2SNélio Laranjeiro 		   unsigned int flags);
7321256805dSOphir Munk int mlx5_set_mtu(struct rte_eth_dev *dev, uint16_t mtu);
733e571ad55STom Barbette int mlx5_read_clock(struct rte_eth_dev *dev, uint64_t *clock);
7343692c7ecSNélio Laranjeiro int mlx5_link_update(struct rte_eth_dev *dev, int wait_to_complete);
735af4f09f2SNélio Laranjeiro int mlx5_force_link_status_change(struct rte_eth_dev *dev, int status);
7363692c7ecSNélio Laranjeiro int mlx5_dev_get_flow_ctrl(struct rte_eth_dev *dev,
7373692c7ecSNélio Laranjeiro 			   struct rte_eth_fc_conf *fc_conf);
7383692c7ecSNélio Laranjeiro int mlx5_dev_set_flow_ctrl(struct rte_eth_dev *dev,
7393692c7ecSNélio Laranjeiro 			   struct rte_eth_fc_conf *fc_conf);
7403692c7ecSNélio Laranjeiro void mlx5_dev_link_status_handler(void *arg);
741af4f09f2SNélio Laranjeiro void mlx5_dev_interrupt_handler(void *arg);
742f15db67dSMatan Azrad void mlx5_dev_interrupt_handler_devx(void *arg);
743af4f09f2SNélio Laranjeiro void mlx5_dev_interrupt_handler_uninstall(struct rte_eth_dev *dev);
744af4f09f2SNélio Laranjeiro void mlx5_dev_interrupt_handler_install(struct rte_eth_dev *dev);
74562072098SOr Ami int mlx5_set_link_down(struct rte_eth_dev *dev);
74662072098SOr Ami int mlx5_set_link_up(struct rte_eth_dev *dev);
747d3e0f392SMatan Azrad int mlx5_is_removed(struct rte_eth_dev *dev);
748af4f09f2SNélio Laranjeiro eth_tx_burst_t mlx5_select_tx_function(struct rte_eth_dev *dev);
749af4f09f2SNélio Laranjeiro eth_rx_burst_t mlx5_select_rx_function(struct rte_eth_dev *dev);
7505e61bcddSViacheslav Ovsiienko struct mlx5_priv *mlx5_port_to_eswitch_info(uint16_t port, bool valid);
75109a16bcaSViacheslav Ovsiienko struct mlx5_priv *mlx5_dev_to_eswitch_info(struct rte_eth_dev *dev);
752f872b4b9SNelio Laranjeiro int mlx5_sysfs_switch_info(unsigned int ifindex,
753f872b4b9SNelio Laranjeiro 			   struct mlx5_switch_info *info);
75430a86157SViacheslav Ovsiienko void mlx5_sysfs_check_switch_info(bool device_dir,
75530a86157SViacheslav Ovsiienko 				  struct mlx5_switch_info *switch_info);
75630a86157SViacheslav Ovsiienko void mlx5_translate_port_name(const char *port_name_in,
757b2f3a381SDekel Peled 			      struct mlx5_switch_info *port_info_out);
7585897ac13SViacheslav Ovsiienko void mlx5_intr_callback_unregister(const struct rte_intr_handle *handle,
7595897ac13SViacheslav Ovsiienko 				   rte_intr_callback_fn cb_fn, void *cb_arg);
7608a6a09f8SDekel Peled int mlx5_get_module_info(struct rte_eth_dev *dev,
7618a6a09f8SDekel Peled 			 struct rte_eth_dev_module_info *modinfo);
7628a6a09f8SDekel Peled int mlx5_get_module_eeprom(struct rte_eth_dev *dev,
7638a6a09f8SDekel Peled 			   struct rte_dev_eeprom_info *info);
76463bd1629SOri Kam int mlx5_dev_configure_rss_reta(struct rte_eth_dev *dev);
76563bd1629SOri Kam 
766771fa900SAdrien Mazarguil /* mlx5_mac.c */
767771fa900SAdrien Mazarguil 
76835b2d13fSOlivier Matz int mlx5_get_mac(struct rte_eth_dev *dev, uint8_t (*mac)[RTE_ETHER_ADDR_LEN]);
7693692c7ecSNélio Laranjeiro void mlx5_mac_addr_remove(struct rte_eth_dev *dev, uint32_t index);
7706d13ea8eSOlivier Matz int mlx5_mac_addr_add(struct rte_eth_dev *dev, struct rte_ether_addr *mac,
7713692c7ecSNélio Laranjeiro 		      uint32_t index, uint32_t vmdq);
772c12671e3SMatan Azrad struct mlx5_nl_vlan_vmwa_context *mlx5_vlan_vmwa_init
773c12671e3SMatan Azrad 				    (struct rte_eth_dev *dev, uint32_t ifindex);
7746d13ea8eSOlivier Matz int mlx5_mac_addr_set(struct rte_eth_dev *dev, struct rte_ether_addr *mac_addr);
775e0586a8dSNélio Laranjeiro int mlx5_set_mc_addr_list(struct rte_eth_dev *dev,
7766d13ea8eSOlivier Matz 			struct rte_ether_addr *mc_addr_set,
7776d13ea8eSOlivier Matz 			uint32_t nb_mc_addr);
778771fa900SAdrien Mazarguil 
7792f97422eSNelio Laranjeiro /* mlx5_rss.c */
7802f97422eSNelio Laranjeiro 
7813692c7ecSNélio Laranjeiro int mlx5_rss_hash_update(struct rte_eth_dev *dev,
7823692c7ecSNélio Laranjeiro 			 struct rte_eth_rss_conf *rss_conf);
7833692c7ecSNélio Laranjeiro int mlx5_rss_hash_conf_get(struct rte_eth_dev *dev,
7843692c7ecSNélio Laranjeiro 			   struct rte_eth_rss_conf *rss_conf);
785af4f09f2SNélio Laranjeiro int mlx5_rss_reta_index_resize(struct rte_eth_dev *dev, unsigned int reta_size);
7863692c7ecSNélio Laranjeiro int mlx5_dev_rss_reta_query(struct rte_eth_dev *dev,
7873692c7ecSNélio Laranjeiro 			    struct rte_eth_rss_reta_entry64 *reta_conf,
7883692c7ecSNélio Laranjeiro 			    uint16_t reta_size);
7893692c7ecSNélio Laranjeiro int mlx5_dev_rss_reta_update(struct rte_eth_dev *dev,
7903692c7ecSNélio Laranjeiro 			     struct rte_eth_rss_reta_entry64 *reta_conf,
7913692c7ecSNélio Laranjeiro 			     uint16_t reta_size);
7922f97422eSNelio Laranjeiro 
7931bdbe1afSAdrien Mazarguil /* mlx5_rxmode.c */
7941bdbe1afSAdrien Mazarguil 
7959039c812SAndrew Rybchenko int mlx5_promiscuous_enable(struct rte_eth_dev *dev);
7969039c812SAndrew Rybchenko int mlx5_promiscuous_disable(struct rte_eth_dev *dev);
797ca041cd4SIvan Ilchenko int mlx5_allmulticast_enable(struct rte_eth_dev *dev);
798ca041cd4SIvan Ilchenko int mlx5_allmulticast_disable(struct rte_eth_dev *dev);
7991bdbe1afSAdrien Mazarguil 
80087011737SAdrien Mazarguil /* mlx5_stats.c */
80187011737SAdrien Mazarguil 
8023692c7ecSNélio Laranjeiro int mlx5_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats);
8039970a9adSIgor Romanov int mlx5_stats_reset(struct rte_eth_dev *dev);
804af4f09f2SNélio Laranjeiro int mlx5_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *stats,
805af4f09f2SNélio Laranjeiro 		    unsigned int n);
8069970a9adSIgor Romanov int mlx5_xstats_reset(struct rte_eth_dev *dev);
807af4f09f2SNélio Laranjeiro int mlx5_xstats_get_names(struct rte_eth_dev *dev __rte_unused,
8083692c7ecSNélio Laranjeiro 			  struct rte_eth_xstat_name *xstats_names,
8093692c7ecSNélio Laranjeiro 			  unsigned int n);
81087011737SAdrien Mazarguil 
811e9086978SAdrien Mazarguil /* mlx5_vlan.c */
812e9086978SAdrien Mazarguil 
8133692c7ecSNélio Laranjeiro int mlx5_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on);
8143692c7ecSNélio Laranjeiro void mlx5_vlan_strip_queue_set(struct rte_eth_dev *dev, uint16_t queue, int on);
8153692c7ecSNélio Laranjeiro int mlx5_vlan_offload_set(struct rte_eth_dev *dev, int mask);
816c12671e3SMatan Azrad void mlx5_vlan_vmwa_exit(struct mlx5_nl_vlan_vmwa_context *ctx);
817c12671e3SMatan Azrad void mlx5_vlan_vmwa_release(struct rte_eth_dev *dev,
818c12671e3SMatan Azrad 			    struct mlx5_vf_vlan *vf_vlan);
819c12671e3SMatan Azrad void mlx5_vlan_vmwa_acquire(struct rte_eth_dev *dev,
820c12671e3SMatan Azrad 			    struct mlx5_vf_vlan *vf_vlan);
821e9086978SAdrien Mazarguil 
822e60fbd5bSAdrien Mazarguil /* mlx5_trigger.c */
823e60fbd5bSAdrien Mazarguil 
8243692c7ecSNélio Laranjeiro int mlx5_dev_start(struct rte_eth_dev *dev);
8253692c7ecSNélio Laranjeiro void mlx5_dev_stop(struct rte_eth_dev *dev);
826af4f09f2SNélio Laranjeiro int mlx5_traffic_enable(struct rte_eth_dev *dev);
827925061b5SNélio Laranjeiro void mlx5_traffic_disable(struct rte_eth_dev *dev);
8283692c7ecSNélio Laranjeiro int mlx5_traffic_restart(struct rte_eth_dev *dev);
829e60fbd5bSAdrien Mazarguil 
8300d356350SNélio Laranjeiro /* mlx5_flow.c */
8310d356350SNélio Laranjeiro 
8325e61bcddSViacheslav Ovsiienko int mlx5_flow_discover_mreg_c(struct rte_eth_dev *eth_dev);
8335e61bcddSViacheslav Ovsiienko bool mlx5_flow_ext_mreg_supported(struct rte_eth_dev *dev);
8342815702bSNelio Laranjeiro int mlx5_flow_discover_priorities(struct rte_eth_dev *dev);
83578be8852SNelio Laranjeiro void mlx5_flow_print(struct rte_flow *flow);
8363692c7ecSNélio Laranjeiro int mlx5_flow_validate(struct rte_eth_dev *dev,
8373692c7ecSNélio Laranjeiro 		       const struct rte_flow_attr *attr,
8383692c7ecSNélio Laranjeiro 		       const struct rte_flow_item items[],
8393692c7ecSNélio Laranjeiro 		       const struct rte_flow_action actions[],
8403692c7ecSNélio Laranjeiro 		       struct rte_flow_error *error);
8413692c7ecSNélio Laranjeiro struct rte_flow *mlx5_flow_create(struct rte_eth_dev *dev,
8423692c7ecSNélio Laranjeiro 				  const struct rte_flow_attr *attr,
8433692c7ecSNélio Laranjeiro 				  const struct rte_flow_item items[],
8443692c7ecSNélio Laranjeiro 				  const struct rte_flow_action actions[],
8453692c7ecSNélio Laranjeiro 				  struct rte_flow_error *error);
8463692c7ecSNélio Laranjeiro int mlx5_flow_destroy(struct rte_eth_dev *dev, struct rte_flow *flow,
8473692c7ecSNélio Laranjeiro 		      struct rte_flow_error *error);
848ab612adcSSuanming Mou void mlx5_flow_list_flush(struct rte_eth_dev *dev, uint32_t *list, bool active);
8493692c7ecSNélio Laranjeiro int mlx5_flow_flush(struct rte_eth_dev *dev, struct rte_flow_error *error);
8503692c7ecSNélio Laranjeiro int mlx5_flow_query(struct rte_eth_dev *dev, struct rte_flow *flow,
851fb8fd96dSDeclan Doherty 		    const struct rte_flow_action *action, void *data,
8523692c7ecSNélio Laranjeiro 		    struct rte_flow_error *error);
8533692c7ecSNélio Laranjeiro int mlx5_flow_isolate(struct rte_eth_dev *dev, int enable,
8543692c7ecSNélio Laranjeiro 		      struct rte_flow_error *error);
8553692c7ecSNélio Laranjeiro int mlx5_dev_filter_ctrl(struct rte_eth_dev *dev,
8563692c7ecSNélio Laranjeiro 			 enum rte_filter_type filter_type,
8573692c7ecSNélio Laranjeiro 			 enum rte_filter_op filter_op,
8583692c7ecSNélio Laranjeiro 			 void *arg);
859ab612adcSSuanming Mou int mlx5_flow_start(struct rte_eth_dev *dev, uint32_t *list);
860ab612adcSSuanming Mou void mlx5_flow_stop(struct rte_eth_dev *dev, uint32_t *list);
8618db7e3b6SBing Zhao int mlx5_flow_start_default(struct rte_eth_dev *dev);
8628db7e3b6SBing Zhao void mlx5_flow_stop_default(struct rte_eth_dev *dev);
863e7bfa359SBing Zhao void mlx5_flow_alloc_intermediate(struct rte_eth_dev *dev);
864e7bfa359SBing Zhao void mlx5_flow_free_intermediate(struct rte_eth_dev *dev);
865af4f09f2SNélio Laranjeiro int mlx5_flow_verify(struct rte_eth_dev *dev);
8663c84f34eSOri Kam int mlx5_ctrl_flow_source_queue(struct rte_eth_dev *dev, uint32_t queue);
867af4f09f2SNélio Laranjeiro int mlx5_ctrl_flow_vlan(struct rte_eth_dev *dev,
868af4f09f2SNélio Laranjeiro 			struct rte_flow_item_eth *eth_spec,
869af4f09f2SNélio Laranjeiro 			struct rte_flow_item_eth *eth_mask,
870af4f09f2SNélio Laranjeiro 			struct rte_flow_item_vlan *vlan_spec,
871af4f09f2SNélio Laranjeiro 			struct rte_flow_item_vlan *vlan_mask);
872af4f09f2SNélio Laranjeiro int mlx5_ctrl_flow(struct rte_eth_dev *dev,
873af4f09f2SNélio Laranjeiro 		   struct rte_flow_item_eth *eth_spec,
874af4f09f2SNélio Laranjeiro 		   struct rte_flow_item_eth *eth_mask);
875b67b4ecbSDekel Peled struct rte_flow *mlx5_flow_create_esw_table_zero_flow(struct rte_eth_dev *dev);
876af4f09f2SNélio Laranjeiro int mlx5_flow_create_drop_queue(struct rte_eth_dev *dev);
877af4f09f2SNélio Laranjeiro void mlx5_flow_delete_drop_queue(struct rte_eth_dev *dev);
8786e88bc42SOphir Munk void mlx5_flow_async_pool_query_handle(struct mlx5_dev_ctx_shared *sh,
879f15db67dSMatan Azrad 				       uint64_t async_id, int status);
8806e88bc42SOphir Munk void mlx5_set_query_alarm(struct mlx5_dev_ctx_shared *sh);
881f15db67dSMatan Azrad void mlx5_flow_query_alarm(void *arg);
882956d5c74SSuanming Mou uint32_t mlx5_counter_alloc(struct rte_eth_dev *dev);
883956d5c74SSuanming Mou void mlx5_counter_free(struct rte_eth_dev *dev, uint32_t cnt);
884956d5c74SSuanming Mou int mlx5_counter_query(struct rte_eth_dev *dev, uint32_t cnt,
885e189f55cSSuanming Mou 		       bool clear, uint64_t *pkts, uint64_t *bytes);
886f6d72024SXiaoyu Min int mlx5_flow_dev_dump(struct rte_eth_dev *dev, FILE *file,
887f6d72024SXiaoyu Min 		       struct rte_flow_error *error);
8886c55b622SAlexander Kozyrev void mlx5_flow_rxq_dynf_metadata_set(struct rte_eth_dev *dev);
889fa2d01c8SDong Zhou int mlx5_flow_get_aged_flows(struct rte_eth_dev *dev, void **contexts,
890fa2d01c8SDong Zhou 			uint32_t nb_contexts, struct rte_flow_error *error);
8910d356350SNélio Laranjeiro 
8929a8ab29bSYongseok Koh /* mlx5_mp.c */
893a4de9586SVu Pham int mlx5_mp_primary_handle(const struct rte_mp_msg *mp_msg, const void *peer);
894a4de9586SVu Pham int mlx5_mp_secondary_handle(const struct rte_mp_msg *mp_msg, const void *peer);
8952aac5b5dSYongseok Koh void mlx5_mp_req_start_rxtx(struct rte_eth_dev *dev);
8962aac5b5dSYongseok Koh void mlx5_mp_req_stop_rxtx(struct rte_eth_dev *dev);
897f8b9a3baSXueming Li 
898e6cdc54cSXueming Li /* mlx5_socket.c */
899e6cdc54cSXueming Li 
900e6cdc54cSXueming Li int mlx5_pmd_socket_init(void);
901e6cdc54cSXueming Li 
902d740eb50SSuanming Mou /* mlx5_flow_meter.c */
903d740eb50SSuanming Mou 
904d740eb50SSuanming Mou int mlx5_flow_meter_ops_get(struct rte_eth_dev *dev, void *arg);
9053f373f35SSuanming Mou struct mlx5_flow_meter *mlx5_flow_meter_find(struct mlx5_priv *priv,
9063f373f35SSuanming Mou 					     uint32_t meter_id);
907266e9f3dSSuanming Mou struct mlx5_flow_meter *mlx5_flow_meter_attach
908266e9f3dSSuanming Mou 					(struct mlx5_priv *priv,
909266e9f3dSSuanming Mou 					 uint32_t meter_id,
910266e9f3dSSuanming Mou 					 const struct rte_flow_attr *attr,
911266e9f3dSSuanming Mou 					 struct rte_flow_error *error);
912266e9f3dSSuanming Mou void mlx5_flow_meter_detach(struct mlx5_flow_meter *fm);
913d740eb50SSuanming Mou 
914f44b09f9SOphir Munk /* mlx5_os.c */
9152eb4d010SOphir Munk struct rte_pci_driver;
916e85f623eSOphir Munk int mlx5_os_get_dev_attr(void *ctx, struct mlx5_dev_attr *dev_attr);
9172eb4d010SOphir Munk void mlx5_os_free_shared_dr(struct mlx5_priv *priv);
9182eb4d010SOphir Munk int mlx5_os_open_device(const struct mlx5_dev_spawn_data *spawn,
9192eb4d010SOphir Munk 			 const struct mlx5_dev_config *config,
9202eb4d010SOphir Munk 			 struct mlx5_dev_ctx_shared *sh);
9212eb4d010SOphir Munk int mlx5_os_get_pdn(void *pd, uint32_t *pdn);
9222eb4d010SOphir Munk int mlx5_os_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
9232eb4d010SOphir Munk 		       struct rte_pci_device *pci_dev);
9242eb4d010SOphir Munk void mlx5_os_dev_shared_handler_install(struct mlx5_dev_ctx_shared *sh);
9252eb4d010SOphir Munk void mlx5_os_dev_shared_handler_uninstall(struct mlx5_dev_ctx_shared *sh);
92673bf9235SOphir Munk int mlx5_os_read_dev_stat(struct mlx5_priv *priv,
92773bf9235SOphir Munk 			  const char *ctr_name, uint64_t *stat);
92873bf9235SOphir Munk int mlx5_os_read_dev_counters(struct rte_eth_dev *dev, uint64_t *stats);
92973bf9235SOphir Munk int mlx5_os_get_stats_n(struct rte_eth_dev *dev);
93073bf9235SOphir Munk void mlx5_os_stats_init(struct rte_eth_dev *dev);
931d5ed8aa9SOphir Munk void mlx5_os_set_reg_mr_cb(mlx5_reg_mr_t *reg_mr_cb,
932d5ed8aa9SOphir Munk 			   mlx5_dereg_mr_t *dereg_mr_cb);
933771fa900SAdrien Mazarguil #endif /* RTE_PMD_MLX5_H_ */
934