xref: /dpdk/drivers/net/mlx5/mlx5.c (revision f6242d0655cdc9a97d9a7dbe3880d20eb471570e)
18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause
2771fa900SAdrien Mazarguil  * Copyright 2015 6WIND S.A.
3771fa900SAdrien Mazarguil  * Copyright 2015 Mellanox.
4771fa900SAdrien Mazarguil  */
5771fa900SAdrien Mazarguil 
6771fa900SAdrien Mazarguil #include <stddef.h>
7771fa900SAdrien Mazarguil #include <unistd.h>
8771fa900SAdrien Mazarguil #include <string.h>
9771fa900SAdrien Mazarguil #include <assert.h>
1059b91becSAdrien Mazarguil #include <dlfcn.h>
11771fa900SAdrien Mazarguil #include <stdint.h>
12771fa900SAdrien Mazarguil #include <stdlib.h>
13e72dd09bSNélio Laranjeiro #include <errno.h>
14771fa900SAdrien Mazarguil #include <net/if.h>
154a984153SXueming Li #include <sys/mman.h>
16771fa900SAdrien Mazarguil 
17771fa900SAdrien Mazarguil /* Verbs header. */
18771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
19771fa900SAdrien Mazarguil #ifdef PEDANTIC
20fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic"
21771fa900SAdrien Mazarguil #endif
22771fa900SAdrien Mazarguil #include <infiniband/verbs.h>
23771fa900SAdrien Mazarguil #ifdef PEDANTIC
24fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic"
25771fa900SAdrien Mazarguil #endif
26771fa900SAdrien Mazarguil 
27771fa900SAdrien Mazarguil #include <rte_malloc.h>
28ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h>
29fdf91e0fSJan Blunck #include <rte_ethdev_pci.h>
30771fa900SAdrien Mazarguil #include <rte_pci.h>
31c752998bSGaetan Rivet #include <rte_bus_pci.h>
32771fa900SAdrien Mazarguil #include <rte_common.h>
3359b91becSAdrien Mazarguil #include <rte_config.h>
344a984153SXueming Li #include <rte_eal_memconfig.h>
35e72dd09bSNélio Laranjeiro #include <rte_kvargs.h>
36771fa900SAdrien Mazarguil 
37771fa900SAdrien Mazarguil #include "mlx5.h"
38771fa900SAdrien Mazarguil #include "mlx5_utils.h"
392e22920bSAdrien Mazarguil #include "mlx5_rxtx.h"
40771fa900SAdrien Mazarguil #include "mlx5_autoconf.h"
4113d57bd5SAdrien Mazarguil #include "mlx5_defs.h"
420e83b8e5SNelio Laranjeiro #include "mlx5_glue.h"
43771fa900SAdrien Mazarguil 
4499c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */
4599c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en"
4699c12dccSNélio Laranjeiro 
472a66cf37SYaacov Hazan /* Device parameter to configure inline send. */
482a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline"
492a66cf37SYaacov Hazan 
502a66cf37SYaacov Hazan /*
512a66cf37SYaacov Hazan  * Device parameter to configure the number of TX queues threshold for
522a66cf37SYaacov Hazan  * enabling inline send.
532a66cf37SYaacov Hazan  */
542a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline"
552a66cf37SYaacov Hazan 
56230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */
57230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en"
58230189d9SNélio Laranjeiro 
596ce84bd8SYongseok Koh /* Device parameter to include 2 dsegs in the title WQEBB. */
606ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en"
616ce84bd8SYongseok Koh 
626ce84bd8SYongseok Koh /* Device parameter to limit the size of inlining packet. */
636ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len"
646ce84bd8SYongseok Koh 
655644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Tx vector. */
665644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en"
675644d5b9SNelio Laranjeiro 
685644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */
695644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en"
705644d5b9SNelio Laranjeiro 
7143e9d979SShachar Beiser #ifndef HAVE_IBV_MLX5_MOD_MPW
7243e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2)
7343e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3)
7443e9d979SShachar Beiser #endif
7543e9d979SShachar Beiser 
76523f5a74SYongseok Koh #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP
77523f5a74SYongseok Koh #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4)
78523f5a74SYongseok Koh #endif
79523f5a74SYongseok Koh 
80771fa900SAdrien Mazarguil /**
814d803a72SOlga Shern  * Retrieve integer value from environment variable.
824d803a72SOlga Shern  *
834d803a72SOlga Shern  * @param[in] name
844d803a72SOlga Shern  *   Environment variable name.
854d803a72SOlga Shern  *
864d803a72SOlga Shern  * @return
874d803a72SOlga Shern  *   Integer value, 0 if the variable is not set.
884d803a72SOlga Shern  */
894d803a72SOlga Shern int
904d803a72SOlga Shern mlx5_getenv_int(const char *name)
914d803a72SOlga Shern {
924d803a72SOlga Shern 	const char *val = getenv(name);
934d803a72SOlga Shern 
944d803a72SOlga Shern 	if (val == NULL)
954d803a72SOlga Shern 		return 0;
964d803a72SOlga Shern 	return atoi(val);
974d803a72SOlga Shern }
984d803a72SOlga Shern 
994d803a72SOlga Shern /**
1001e3a39f7SXueming Li  * Verbs callback to allocate a memory. This function should allocate the space
1011e3a39f7SXueming Li  * according to the size provided residing inside a huge page.
1021e3a39f7SXueming Li  * Please note that all allocation must respect the alignment from libmlx5
1031e3a39f7SXueming Li  * (i.e. currently sysconf(_SC_PAGESIZE)).
1041e3a39f7SXueming Li  *
1051e3a39f7SXueming Li  * @param[in] size
1061e3a39f7SXueming Li  *   The size in bytes of the memory to allocate.
1071e3a39f7SXueming Li  * @param[in] data
1081e3a39f7SXueming Li  *   A pointer to the callback data.
1091e3a39f7SXueming Li  *
1101e3a39f7SXueming Li  * @return
1111e3a39f7SXueming Li  *   a pointer to the allocate space.
1121e3a39f7SXueming Li  */
1131e3a39f7SXueming Li static void *
1141e3a39f7SXueming Li mlx5_alloc_verbs_buf(size_t size, void *data)
1151e3a39f7SXueming Li {
1161e3a39f7SXueming Li 	struct priv *priv = data;
1171e3a39f7SXueming Li 	void *ret;
1181e3a39f7SXueming Li 	size_t alignment = sysconf(_SC_PAGESIZE);
119d10b09dbSOlivier Matz 	unsigned int socket = SOCKET_ID_ANY;
1201e3a39f7SXueming Li 
121d10b09dbSOlivier Matz 	if (priv->verbs_alloc_ctx.type == MLX5_VERBS_ALLOC_TYPE_TX_QUEUE) {
122d10b09dbSOlivier Matz 		const struct mlx5_txq_ctrl *ctrl = priv->verbs_alloc_ctx.obj;
123d10b09dbSOlivier Matz 
124d10b09dbSOlivier Matz 		socket = ctrl->socket;
125d10b09dbSOlivier Matz 	} else if (priv->verbs_alloc_ctx.type ==
126d10b09dbSOlivier Matz 		   MLX5_VERBS_ALLOC_TYPE_RX_QUEUE) {
127d10b09dbSOlivier Matz 		const struct mlx5_rxq_ctrl *ctrl = priv->verbs_alloc_ctx.obj;
128d10b09dbSOlivier Matz 
129d10b09dbSOlivier Matz 		socket = ctrl->socket;
130d10b09dbSOlivier Matz 	}
1311e3a39f7SXueming Li 	assert(data != NULL);
132d10b09dbSOlivier Matz 	ret = rte_malloc_socket(__func__, size, alignment, socket);
1331e3a39f7SXueming Li 	DEBUG("Extern alloc size: %lu, align: %lu: %p", size, alignment, ret);
1341e3a39f7SXueming Li 	return ret;
1351e3a39f7SXueming Li }
1361e3a39f7SXueming Li 
1371e3a39f7SXueming Li /**
1381e3a39f7SXueming Li  * Verbs callback to free a memory.
1391e3a39f7SXueming Li  *
1401e3a39f7SXueming Li  * @param[in] ptr
1411e3a39f7SXueming Li  *   A pointer to the memory to free.
1421e3a39f7SXueming Li  * @param[in] data
1431e3a39f7SXueming Li  *   A pointer to the callback data.
1441e3a39f7SXueming Li  */
1451e3a39f7SXueming Li static void
1461e3a39f7SXueming Li mlx5_free_verbs_buf(void *ptr, void *data __rte_unused)
1471e3a39f7SXueming Li {
1481e3a39f7SXueming Li 	assert(data != NULL);
1491e3a39f7SXueming Li 	DEBUG("Extern free request: %p", ptr);
1501e3a39f7SXueming Li 	rte_free(ptr);
1511e3a39f7SXueming Li }
1521e3a39f7SXueming Li 
1531e3a39f7SXueming Li /**
154771fa900SAdrien Mazarguil  * DPDK callback to close the device.
155771fa900SAdrien Mazarguil  *
156771fa900SAdrien Mazarguil  * Destroy all queues and objects, free memory.
157771fa900SAdrien Mazarguil  *
158771fa900SAdrien Mazarguil  * @param dev
159771fa900SAdrien Mazarguil  *   Pointer to Ethernet device structure.
160771fa900SAdrien Mazarguil  */
161771fa900SAdrien Mazarguil static void
162771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev)
163771fa900SAdrien Mazarguil {
16401d79216SNélio Laranjeiro 	struct priv *priv = dev->data->dev_private;
1652e22920bSAdrien Mazarguil 	unsigned int i;
1666af6b973SNélio Laranjeiro 	int ret;
167771fa900SAdrien Mazarguil 
168771fa900SAdrien Mazarguil 	priv_lock(priv);
169771fa900SAdrien Mazarguil 	DEBUG("%p: closing device \"%s\"",
170771fa900SAdrien Mazarguil 	      (void *)dev,
171771fa900SAdrien Mazarguil 	      ((priv->ctx != NULL) ? priv->ctx->device->name : ""));
172ecc1c29dSAdrien Mazarguil 	/* In case mlx5_dev_stop() has not been called. */
173198a3c33SNelio Laranjeiro 	priv_dev_interrupt_handler_uninstall(priv, dev);
174272733b5SNélio Laranjeiro 	priv_dev_traffic_disable(priv, dev);
1752e22920bSAdrien Mazarguil 	/* Prevent crashes when queues are still in use. */
1762e22920bSAdrien Mazarguil 	dev->rx_pkt_burst = removed_rx_burst;
1772e22920bSAdrien Mazarguil 	dev->tx_pkt_burst = removed_tx_burst;
1782e22920bSAdrien Mazarguil 	if (priv->rxqs != NULL) {
1792e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_rx_burst() is still running. */
1802e22920bSAdrien Mazarguil 		usleep(1000);
181a1366b1aSNélio Laranjeiro 		for (i = 0; (i != priv->rxqs_n); ++i)
182a1366b1aSNélio Laranjeiro 			mlx5_priv_rxq_release(priv, i);
1832e22920bSAdrien Mazarguil 		priv->rxqs_n = 0;
1842e22920bSAdrien Mazarguil 		priv->rxqs = NULL;
1852e22920bSAdrien Mazarguil 	}
1862e22920bSAdrien Mazarguil 	if (priv->txqs != NULL) {
1872e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_tx_burst() is still running. */
1882e22920bSAdrien Mazarguil 		usleep(1000);
1896e78005aSNélio Laranjeiro 		for (i = 0; (i != priv->txqs_n); ++i)
1906e78005aSNélio Laranjeiro 			mlx5_priv_txq_release(priv, i);
1912e22920bSAdrien Mazarguil 		priv->txqs_n = 0;
1922e22920bSAdrien Mazarguil 		priv->txqs = NULL;
1932e22920bSAdrien Mazarguil 	}
194771fa900SAdrien Mazarguil 	if (priv->pd != NULL) {
195771fa900SAdrien Mazarguil 		assert(priv->ctx != NULL);
1960e83b8e5SNelio Laranjeiro 		claim_zero(mlx5_glue->dealloc_pd(priv->pd));
1970e83b8e5SNelio Laranjeiro 		claim_zero(mlx5_glue->close_device(priv->ctx));
198771fa900SAdrien Mazarguil 	} else
199771fa900SAdrien Mazarguil 		assert(priv->ctx == NULL);
20029c1d8bbSNélio Laranjeiro 	if (priv->rss_conf.rss_key != NULL)
20129c1d8bbSNélio Laranjeiro 		rte_free(priv->rss_conf.rss_key);
202634efbc2SNelio Laranjeiro 	if (priv->reta_idx != NULL)
203634efbc2SNelio Laranjeiro 		rte_free(priv->reta_idx);
204f8b9a3baSXueming Li 	priv_socket_uninit(priv);
205f5479b68SNélio Laranjeiro 	ret = mlx5_priv_hrxq_ibv_verify(priv);
206f5479b68SNélio Laranjeiro 	if (ret)
207f5479b68SNélio Laranjeiro 		WARN("%p: some Hash Rx queue still remain", (void *)priv);
2084c7a0f5fSNélio Laranjeiro 	ret = mlx5_priv_ind_table_ibv_verify(priv);
2094c7a0f5fSNélio Laranjeiro 	if (ret)
2104c7a0f5fSNélio Laranjeiro 		WARN("%p: some Indirection table still remain", (void *)priv);
21109cb5b58SNélio Laranjeiro 	ret = mlx5_priv_rxq_ibv_verify(priv);
21209cb5b58SNélio Laranjeiro 	if (ret)
21309cb5b58SNélio Laranjeiro 		WARN("%p: some Verbs Rx queue still remain", (void *)priv);
214a1366b1aSNélio Laranjeiro 	ret = mlx5_priv_rxq_verify(priv);
215a1366b1aSNélio Laranjeiro 	if (ret)
216a1366b1aSNélio Laranjeiro 		WARN("%p: some Rx Queues still remain", (void *)priv);
217faf2667fSNélio Laranjeiro 	ret = mlx5_priv_txq_ibv_verify(priv);
218faf2667fSNélio Laranjeiro 	if (ret)
219faf2667fSNélio Laranjeiro 		WARN("%p: some Verbs Tx queue still remain", (void *)priv);
2206e78005aSNélio Laranjeiro 	ret = mlx5_priv_txq_verify(priv);
2216e78005aSNélio Laranjeiro 	if (ret)
2226e78005aSNélio Laranjeiro 		WARN("%p: some Tx Queues still remain", (void *)priv);
2236af6b973SNélio Laranjeiro 	ret = priv_flow_verify(priv);
2246af6b973SNélio Laranjeiro 	if (ret)
2256af6b973SNélio Laranjeiro 		WARN("%p: some flows still remain", (void *)priv);
226f8fb87d5SNélio Laranjeiro 	ret = priv_mr_verify(priv);
227f8fb87d5SNélio Laranjeiro 	if (ret)
228f8fb87d5SNélio Laranjeiro 		WARN("%p: some Memory Region still remain", (void *)priv);
229771fa900SAdrien Mazarguil 	priv_unlock(priv);
230771fa900SAdrien Mazarguil 	memset(priv, 0, sizeof(*priv));
231771fa900SAdrien Mazarguil }
232771fa900SAdrien Mazarguil 
2330887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops = {
234e60fbd5bSAdrien Mazarguil 	.dev_configure = mlx5_dev_configure,
235e60fbd5bSAdrien Mazarguil 	.dev_start = mlx5_dev_start,
236e60fbd5bSAdrien Mazarguil 	.dev_stop = mlx5_dev_stop,
23762072098SOr Ami 	.dev_set_link_down = mlx5_set_link_down,
23862072098SOr Ami 	.dev_set_link_up = mlx5_set_link_up,
239771fa900SAdrien Mazarguil 	.dev_close = mlx5_dev_close,
2401bdbe1afSAdrien Mazarguil 	.promiscuous_enable = mlx5_promiscuous_enable,
2411bdbe1afSAdrien Mazarguil 	.promiscuous_disable = mlx5_promiscuous_disable,
2421bdbe1afSAdrien Mazarguil 	.allmulticast_enable = mlx5_allmulticast_enable,
2431bdbe1afSAdrien Mazarguil 	.allmulticast_disable = mlx5_allmulticast_disable,
244cb8faed7SAdrien Mazarguil 	.link_update = mlx5_link_update,
24587011737SAdrien Mazarguil 	.stats_get = mlx5_stats_get,
24687011737SAdrien Mazarguil 	.stats_reset = mlx5_stats_reset,
247a4193ae3SShahaf Shuler 	.xstats_get = mlx5_xstats_get,
248a4193ae3SShahaf Shuler 	.xstats_reset = mlx5_xstats_reset,
249a4193ae3SShahaf Shuler 	.xstats_get_names = mlx5_xstats_get_names,
250e60fbd5bSAdrien Mazarguil 	.dev_infos_get = mlx5_dev_infos_get,
25178a38edfSJianfeng Tan 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
252e9086978SAdrien Mazarguil 	.vlan_filter_set = mlx5_vlan_filter_set,
2532e22920bSAdrien Mazarguil 	.rx_queue_setup = mlx5_rx_queue_setup,
2542e22920bSAdrien Mazarguil 	.tx_queue_setup = mlx5_tx_queue_setup,
2552e22920bSAdrien Mazarguil 	.rx_queue_release = mlx5_rx_queue_release,
2562e22920bSAdrien Mazarguil 	.tx_queue_release = mlx5_tx_queue_release,
25702d75430SAdrien Mazarguil 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
25802d75430SAdrien Mazarguil 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
2593318aef7SAdrien Mazarguil 	.mac_addr_remove = mlx5_mac_addr_remove,
2603318aef7SAdrien Mazarguil 	.mac_addr_add = mlx5_mac_addr_add,
26186977fccSDavid Marchand 	.mac_addr_set = mlx5_mac_addr_set,
262cf37ca95SAdrien Mazarguil 	.mtu_set = mlx5_dev_set_mtu,
263f3db9489SYaacov Hazan 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
264f3db9489SYaacov Hazan 	.vlan_offload_set = mlx5_vlan_offload_set,
265634efbc2SNelio Laranjeiro 	.reta_update = mlx5_dev_rss_reta_update,
266634efbc2SNelio Laranjeiro 	.reta_query = mlx5_dev_rss_reta_query,
2672f97422eSNelio Laranjeiro 	.rss_hash_update = mlx5_rss_hash_update,
2682f97422eSNelio Laranjeiro 	.rss_hash_conf_get = mlx5_rss_hash_conf_get,
26976f5c99eSYaacov Hazan 	.filter_ctrl = mlx5_dev_filter_ctrl,
2708788fec1SOlivier Matz 	.rx_descriptor_status = mlx5_rx_descriptor_status,
2718788fec1SOlivier Matz 	.tx_descriptor_status = mlx5_tx_descriptor_status,
2723c7d44afSShahaf Shuler 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
2733c7d44afSShahaf Shuler 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
274d3e0f392SMatan Azrad 	.is_removed = mlx5_is_removed,
275771fa900SAdrien Mazarguil };
276771fa900SAdrien Mazarguil 
27787ec44ceSXueming Li static const struct eth_dev_ops mlx5_dev_sec_ops = {
27887ec44ceSXueming Li 	.stats_get = mlx5_stats_get,
27987ec44ceSXueming Li 	.stats_reset = mlx5_stats_reset,
28087ec44ceSXueming Li 	.xstats_get = mlx5_xstats_get,
28187ec44ceSXueming Li 	.xstats_reset = mlx5_xstats_reset,
28287ec44ceSXueming Li 	.xstats_get_names = mlx5_xstats_get_names,
28387ec44ceSXueming Li 	.dev_infos_get = mlx5_dev_infos_get,
28487ec44ceSXueming Li 	.rx_descriptor_status = mlx5_rx_descriptor_status,
28587ec44ceSXueming Li 	.tx_descriptor_status = mlx5_tx_descriptor_status,
28687ec44ceSXueming Li };
28787ec44ceSXueming Li 
2880887aa7fSNélio Laranjeiro /* Available operators in flow isolated mode. */
2890887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops_isolate = {
2900887aa7fSNélio Laranjeiro 	.dev_configure = mlx5_dev_configure,
2910887aa7fSNélio Laranjeiro 	.dev_start = mlx5_dev_start,
2920887aa7fSNélio Laranjeiro 	.dev_stop = mlx5_dev_stop,
2930887aa7fSNélio Laranjeiro 	.dev_set_link_down = mlx5_set_link_down,
2940887aa7fSNélio Laranjeiro 	.dev_set_link_up = mlx5_set_link_up,
2950887aa7fSNélio Laranjeiro 	.dev_close = mlx5_dev_close,
2960887aa7fSNélio Laranjeiro 	.link_update = mlx5_link_update,
2970887aa7fSNélio Laranjeiro 	.stats_get = mlx5_stats_get,
2980887aa7fSNélio Laranjeiro 	.stats_reset = mlx5_stats_reset,
2990887aa7fSNélio Laranjeiro 	.xstats_get = mlx5_xstats_get,
3000887aa7fSNélio Laranjeiro 	.xstats_reset = mlx5_xstats_reset,
3010887aa7fSNélio Laranjeiro 	.xstats_get_names = mlx5_xstats_get_names,
3020887aa7fSNélio Laranjeiro 	.dev_infos_get = mlx5_dev_infos_get,
3030887aa7fSNélio Laranjeiro 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
3040887aa7fSNélio Laranjeiro 	.vlan_filter_set = mlx5_vlan_filter_set,
3050887aa7fSNélio Laranjeiro 	.rx_queue_setup = mlx5_rx_queue_setup,
3060887aa7fSNélio Laranjeiro 	.tx_queue_setup = mlx5_tx_queue_setup,
3070887aa7fSNélio Laranjeiro 	.rx_queue_release = mlx5_rx_queue_release,
3080887aa7fSNélio Laranjeiro 	.tx_queue_release = mlx5_tx_queue_release,
3090887aa7fSNélio Laranjeiro 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
3100887aa7fSNélio Laranjeiro 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
3110887aa7fSNélio Laranjeiro 	.mac_addr_remove = mlx5_mac_addr_remove,
3120887aa7fSNélio Laranjeiro 	.mac_addr_add = mlx5_mac_addr_add,
3130887aa7fSNélio Laranjeiro 	.mac_addr_set = mlx5_mac_addr_set,
3140887aa7fSNélio Laranjeiro 	.mtu_set = mlx5_dev_set_mtu,
3150887aa7fSNélio Laranjeiro 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
3160887aa7fSNélio Laranjeiro 	.vlan_offload_set = mlx5_vlan_offload_set,
3170887aa7fSNélio Laranjeiro 	.filter_ctrl = mlx5_dev_filter_ctrl,
3180887aa7fSNélio Laranjeiro 	.rx_descriptor_status = mlx5_rx_descriptor_status,
3190887aa7fSNélio Laranjeiro 	.tx_descriptor_status = mlx5_tx_descriptor_status,
3200887aa7fSNélio Laranjeiro 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
3210887aa7fSNélio Laranjeiro 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
322d3e0f392SMatan Azrad 	.is_removed = mlx5_is_removed,
3230887aa7fSNélio Laranjeiro };
3240887aa7fSNélio Laranjeiro 
325771fa900SAdrien Mazarguil static struct {
326771fa900SAdrien Mazarguil 	struct rte_pci_addr pci_addr; /* associated PCI address */
327771fa900SAdrien Mazarguil 	uint32_t ports; /* physical ports bitfield. */
328771fa900SAdrien Mazarguil } mlx5_dev[32];
329771fa900SAdrien Mazarguil 
330771fa900SAdrien Mazarguil /**
331771fa900SAdrien Mazarguil  * Get device index in mlx5_dev[] from PCI bus address.
332771fa900SAdrien Mazarguil  *
333771fa900SAdrien Mazarguil  * @param[in] pci_addr
334771fa900SAdrien Mazarguil  *   PCI bus address to look for.
335771fa900SAdrien Mazarguil  *
336771fa900SAdrien Mazarguil  * @return
337771fa900SAdrien Mazarguil  *   mlx5_dev[] index on success, -1 on failure.
338771fa900SAdrien Mazarguil  */
339771fa900SAdrien Mazarguil static int
340771fa900SAdrien Mazarguil mlx5_dev_idx(struct rte_pci_addr *pci_addr)
341771fa900SAdrien Mazarguil {
342771fa900SAdrien Mazarguil 	unsigned int i;
343771fa900SAdrien Mazarguil 	int ret = -1;
344771fa900SAdrien Mazarguil 
345771fa900SAdrien Mazarguil 	assert(pci_addr != NULL);
346771fa900SAdrien Mazarguil 	for (i = 0; (i != RTE_DIM(mlx5_dev)); ++i) {
347771fa900SAdrien Mazarguil 		if ((mlx5_dev[i].pci_addr.domain == pci_addr->domain) &&
348771fa900SAdrien Mazarguil 		    (mlx5_dev[i].pci_addr.bus == pci_addr->bus) &&
349771fa900SAdrien Mazarguil 		    (mlx5_dev[i].pci_addr.devid == pci_addr->devid) &&
350771fa900SAdrien Mazarguil 		    (mlx5_dev[i].pci_addr.function == pci_addr->function))
351771fa900SAdrien Mazarguil 			return i;
352771fa900SAdrien Mazarguil 		if ((mlx5_dev[i].ports == 0) && (ret == -1))
353771fa900SAdrien Mazarguil 			ret = i;
354771fa900SAdrien Mazarguil 	}
355771fa900SAdrien Mazarguil 	return ret;
356771fa900SAdrien Mazarguil }
357771fa900SAdrien Mazarguil 
358e72dd09bSNélio Laranjeiro /**
359e72dd09bSNélio Laranjeiro  * Verify and store value for device argument.
360e72dd09bSNélio Laranjeiro  *
361e72dd09bSNélio Laranjeiro  * @param[in] key
362e72dd09bSNélio Laranjeiro  *   Key argument to verify.
363e72dd09bSNélio Laranjeiro  * @param[in] val
364e72dd09bSNélio Laranjeiro  *   Value associated with key.
365e72dd09bSNélio Laranjeiro  * @param opaque
366e72dd09bSNélio Laranjeiro  *   User data.
367e72dd09bSNélio Laranjeiro  *
368e72dd09bSNélio Laranjeiro  * @return
369e72dd09bSNélio Laranjeiro  *   0 on success, negative errno value on failure.
370e72dd09bSNélio Laranjeiro  */
371e72dd09bSNélio Laranjeiro static int
372e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque)
373e72dd09bSNélio Laranjeiro {
3747fe24446SShahaf Shuler 	struct mlx5_dev_config *config = opaque;
37599c12dccSNélio Laranjeiro 	unsigned long tmp;
376e72dd09bSNélio Laranjeiro 
37799c12dccSNélio Laranjeiro 	errno = 0;
37899c12dccSNélio Laranjeiro 	tmp = strtoul(val, NULL, 0);
37999c12dccSNélio Laranjeiro 	if (errno) {
38099c12dccSNélio Laranjeiro 		WARN("%s: \"%s\" is not a valid integer", key, val);
38199c12dccSNélio Laranjeiro 		return errno;
38299c12dccSNélio Laranjeiro 	}
38399c12dccSNélio Laranjeiro 	if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) {
3847fe24446SShahaf Shuler 		config->cqe_comp = !!tmp;
3852a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQ_INLINE, key) == 0) {
3867fe24446SShahaf Shuler 		config->txq_inline = tmp;
3872a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) {
3887fe24446SShahaf Shuler 		config->txqs_inline = tmp;
389230189d9SNélio Laranjeiro 	} else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) {
3907fe24446SShahaf Shuler 		config->mps = !!tmp ? config->mps : 0;
3916ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) {
3927fe24446SShahaf Shuler 		config->mpw_hdr_dseg = !!tmp;
3936ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) {
3947fe24446SShahaf Shuler 		config->inline_max_packet_sz = tmp;
3955644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_TX_VEC_EN, key) == 0) {
3967fe24446SShahaf Shuler 		config->tx_vec_en = !!tmp;
3975644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_RX_VEC_EN, key) == 0) {
3987fe24446SShahaf Shuler 		config->rx_vec_en = !!tmp;
39999c12dccSNélio Laranjeiro 	} else {
400e72dd09bSNélio Laranjeiro 		WARN("%s: unknown parameter", key);
401e72dd09bSNélio Laranjeiro 		return -EINVAL;
402e72dd09bSNélio Laranjeiro 	}
40399c12dccSNélio Laranjeiro 	return 0;
40499c12dccSNélio Laranjeiro }
405e72dd09bSNélio Laranjeiro 
406e72dd09bSNélio Laranjeiro /**
407e72dd09bSNélio Laranjeiro  * Parse device parameters.
408e72dd09bSNélio Laranjeiro  *
4097fe24446SShahaf Shuler  * @param config
4107fe24446SShahaf Shuler  *   Pointer to device configuration structure.
411e72dd09bSNélio Laranjeiro  * @param devargs
412e72dd09bSNélio Laranjeiro  *   Device arguments structure.
413e72dd09bSNélio Laranjeiro  *
414e72dd09bSNélio Laranjeiro  * @return
415e72dd09bSNélio Laranjeiro  *   0 on success, errno value on failure.
416e72dd09bSNélio Laranjeiro  */
417e72dd09bSNélio Laranjeiro static int
4187fe24446SShahaf Shuler mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs)
419e72dd09bSNélio Laranjeiro {
420e72dd09bSNélio Laranjeiro 	const char **params = (const char *[]){
42199c12dccSNélio Laranjeiro 		MLX5_RXQ_CQE_COMP_EN,
4222a66cf37SYaacov Hazan 		MLX5_TXQ_INLINE,
4232a66cf37SYaacov Hazan 		MLX5_TXQS_MIN_INLINE,
424230189d9SNélio Laranjeiro 		MLX5_TXQ_MPW_EN,
4256ce84bd8SYongseok Koh 		MLX5_TXQ_MPW_HDR_DSEG_EN,
4266ce84bd8SYongseok Koh 		MLX5_TXQ_MAX_INLINE_LEN,
4275644d5b9SNelio Laranjeiro 		MLX5_TX_VEC_EN,
4285644d5b9SNelio Laranjeiro 		MLX5_RX_VEC_EN,
429e72dd09bSNélio Laranjeiro 		NULL,
430e72dd09bSNélio Laranjeiro 	};
431e72dd09bSNélio Laranjeiro 	struct rte_kvargs *kvlist;
432e72dd09bSNélio Laranjeiro 	int ret = 0;
433e72dd09bSNélio Laranjeiro 	int i;
434e72dd09bSNélio Laranjeiro 
435e72dd09bSNélio Laranjeiro 	if (devargs == NULL)
436e72dd09bSNélio Laranjeiro 		return 0;
437e72dd09bSNélio Laranjeiro 	/* Following UGLY cast is done to pass checkpatch. */
438e72dd09bSNélio Laranjeiro 	kvlist = rte_kvargs_parse(devargs->args, params);
439e72dd09bSNélio Laranjeiro 	if (kvlist == NULL)
440e72dd09bSNélio Laranjeiro 		return 0;
441e72dd09bSNélio Laranjeiro 	/* Process parameters. */
442e72dd09bSNélio Laranjeiro 	for (i = 0; (params[i] != NULL); ++i) {
443e72dd09bSNélio Laranjeiro 		if (rte_kvargs_count(kvlist, params[i])) {
444e72dd09bSNélio Laranjeiro 			ret = rte_kvargs_process(kvlist, params[i],
4457fe24446SShahaf Shuler 						 mlx5_args_check, config);
446a67323e4SShahaf Shuler 			if (ret != 0) {
447a67323e4SShahaf Shuler 				rte_kvargs_free(kvlist);
448e72dd09bSNélio Laranjeiro 				return ret;
449e72dd09bSNélio Laranjeiro 			}
450e72dd09bSNélio Laranjeiro 		}
451a67323e4SShahaf Shuler 	}
452e72dd09bSNélio Laranjeiro 	rte_kvargs_free(kvlist);
453e72dd09bSNélio Laranjeiro 	return 0;
454e72dd09bSNélio Laranjeiro }
455e72dd09bSNélio Laranjeiro 
456fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver;
457771fa900SAdrien Mazarguil 
4584a984153SXueming Li /*
4594a984153SXueming Li  * Reserved UAR address space for TXQ UAR(hw doorbell) mapping, process
4604a984153SXueming Li  * local resource used by both primary and secondary to avoid duplicate
4614a984153SXueming Li  * reservation.
4624a984153SXueming Li  * The space has to be available on both primary and secondary process,
4634a984153SXueming Li  * TXQ UAR maps to this area using fixed mmap w/o double check.
4644a984153SXueming Li  */
4654a984153SXueming Li static void *uar_base;
4664a984153SXueming Li 
4674a984153SXueming Li /**
4684a984153SXueming Li  * Reserve UAR address space for primary process.
4694a984153SXueming Li  *
4704a984153SXueming Li  * @param[in] priv
4714a984153SXueming Li  *   Pointer to private structure.
4724a984153SXueming Li  *
4734a984153SXueming Li  * @return
4744a984153SXueming Li  *   0 on success, errno value on failure.
4754a984153SXueming Li  */
4764a984153SXueming Li static int
4774a984153SXueming Li priv_uar_init_primary(struct priv *priv)
4784a984153SXueming Li {
4794a984153SXueming Li 	void *addr = (void *)0;
4804a984153SXueming Li 	int i;
4814a984153SXueming Li 	const struct rte_mem_config *mcfg;
4824a984153SXueming Li 	int ret;
4834a984153SXueming Li 
4844a984153SXueming Li 	if (uar_base) { /* UAR address space mapped. */
4854a984153SXueming Li 		priv->uar_base = uar_base;
4864a984153SXueming Li 		return 0;
4874a984153SXueming Li 	}
4884a984153SXueming Li 	/* find out lower bound of hugepage segments */
4894a984153SXueming Li 	mcfg = rte_eal_get_configuration()->mem_config;
4904a984153SXueming Li 	for (i = 0; i < RTE_MAX_MEMSEG && mcfg->memseg[i].addr; i++) {
4914a984153SXueming Li 		if (addr)
4924a984153SXueming Li 			addr = RTE_MIN(addr, mcfg->memseg[i].addr);
4934a984153SXueming Li 		else
4944a984153SXueming Li 			addr = mcfg->memseg[i].addr;
4954a984153SXueming Li 	}
4964a984153SXueming Li 	/* keep distance to hugepages to minimize potential conflicts. */
4974a984153SXueming Li 	addr = RTE_PTR_SUB(addr, MLX5_UAR_OFFSET + MLX5_UAR_SIZE);
4984a984153SXueming Li 	/* anonymous mmap, no real memory consumption. */
4994a984153SXueming Li 	addr = mmap(addr, MLX5_UAR_SIZE,
5004a984153SXueming Li 		    PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
5014a984153SXueming Li 	if (addr == MAP_FAILED) {
5024a984153SXueming Li 		ERROR("Failed to reserve UAR address space, please adjust "
5034a984153SXueming Li 		      "MLX5_UAR_SIZE or try --base-virtaddr");
5044a984153SXueming Li 		ret = ENOMEM;
5054a984153SXueming Li 		return ret;
5064a984153SXueming Li 	}
5074a984153SXueming Li 	/* Accept either same addr or a new addr returned from mmap if target
5084a984153SXueming Li 	 * range occupied.
5094a984153SXueming Li 	 */
5104a984153SXueming Li 	INFO("Reserved UAR address space: %p", addr);
5114a984153SXueming Li 	priv->uar_base = addr; /* for primary and secondary UAR re-mmap. */
5124a984153SXueming Li 	uar_base = addr; /* process local, don't reserve again. */
5134a984153SXueming Li 	return 0;
5144a984153SXueming Li }
5154a984153SXueming Li 
5164a984153SXueming Li /**
5174a984153SXueming Li  * Reserve UAR address space for secondary process, align with
5184a984153SXueming Li  * primary process.
5194a984153SXueming Li  *
5204a984153SXueming Li  * @param[in] priv
5214a984153SXueming Li  *   Pointer to private structure.
5224a984153SXueming Li  *
5234a984153SXueming Li  * @return
5244a984153SXueming Li  *   0 on success, errno value on failure.
5254a984153SXueming Li  */
5264a984153SXueming Li static int
5274a984153SXueming Li priv_uar_init_secondary(struct priv *priv)
5284a984153SXueming Li {
5294a984153SXueming Li 	void *addr;
5304a984153SXueming Li 	int ret;
5314a984153SXueming Li 
5324a984153SXueming Li 	assert(priv->uar_base);
5334a984153SXueming Li 	if (uar_base) { /* already reserved. */
5344a984153SXueming Li 		assert(uar_base == priv->uar_base);
5354a984153SXueming Li 		return 0;
5364a984153SXueming Li 	}
5374a984153SXueming Li 	/* anonymous mmap, no real memory consumption. */
5384a984153SXueming Li 	addr = mmap(priv->uar_base, MLX5_UAR_SIZE,
5394a984153SXueming Li 		    PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
5404a984153SXueming Li 	if (addr == MAP_FAILED) {
5414a984153SXueming Li 		ERROR("UAR mmap failed: %p size: %llu",
5424a984153SXueming Li 		      priv->uar_base, MLX5_UAR_SIZE);
5434a984153SXueming Li 		ret = ENXIO;
5444a984153SXueming Li 		return ret;
5454a984153SXueming Li 	}
5464a984153SXueming Li 	if (priv->uar_base != addr) {
5474a984153SXueming Li 		ERROR("UAR address %p size %llu occupied, please adjust "
5484a984153SXueming Li 		      "MLX5_UAR_OFFSET or try EAL parameter --base-virtaddr",
5494a984153SXueming Li 		      priv->uar_base, MLX5_UAR_SIZE);
5504a984153SXueming Li 		ret = ENXIO;
5514a984153SXueming Li 		return ret;
5524a984153SXueming Li 	}
5534a984153SXueming Li 	uar_base = addr; /* process local, don't reserve again */
5544a984153SXueming Li 	INFO("Reserved UAR address space: %p", addr);
5554a984153SXueming Li 	return 0;
5564a984153SXueming Li }
5574a984153SXueming Li 
558771fa900SAdrien Mazarguil /**
559771fa900SAdrien Mazarguil  * DPDK callback to register a PCI device.
560771fa900SAdrien Mazarguil  *
561771fa900SAdrien Mazarguil  * This function creates an Ethernet device for each port of a given
562771fa900SAdrien Mazarguil  * PCI device.
563771fa900SAdrien Mazarguil  *
564771fa900SAdrien Mazarguil  * @param[in] pci_drv
565771fa900SAdrien Mazarguil  *   PCI driver structure (mlx5_driver).
566771fa900SAdrien Mazarguil  * @param[in] pci_dev
567771fa900SAdrien Mazarguil  *   PCI device information.
568771fa900SAdrien Mazarguil  *
569771fa900SAdrien Mazarguil  * @return
570771fa900SAdrien Mazarguil  *   0 on success, negative errno value on failure.
571771fa900SAdrien Mazarguil  */
572771fa900SAdrien Mazarguil static int
573af424af8SShreyansh Jain mlx5_pci_probe(struct rte_pci_driver *pci_drv, struct rte_pci_device *pci_dev)
574771fa900SAdrien Mazarguil {
575771fa900SAdrien Mazarguil 	struct ibv_device **list;
576771fa900SAdrien Mazarguil 	struct ibv_device *ibv_dev;
577771fa900SAdrien Mazarguil 	int err = 0;
578771fa900SAdrien Mazarguil 	struct ibv_context *attr_ctx = NULL;
57943e9d979SShachar Beiser 	struct ibv_device_attr_ex device_attr;
58085e347dbSNélio Laranjeiro 	unsigned int sriov;
581e192ef80SYaacov Hazan 	unsigned int mps;
582523f5a74SYongseok Koh 	unsigned int cqe_comp;
583772d3435SXueming Li 	unsigned int tunnel_en = 0;
584771fa900SAdrien Mazarguil 	int idx;
585771fa900SAdrien Mazarguil 	int i;
58643e9d979SShachar Beiser 	struct mlx5dv_context attrs_out;
5879a761de8SOri Kam #ifdef HAVE_IBV_DEVICE_COUNTERS_SET_SUPPORT
5889a761de8SOri Kam 	struct ibv_counter_set_description cs_desc;
5899a761de8SOri Kam #endif
590771fa900SAdrien Mazarguil 
591771fa900SAdrien Mazarguil 	(void)pci_drv;
592fdf91e0fSJan Blunck 	assert(pci_drv == &mlx5_driver);
593771fa900SAdrien Mazarguil 	/* Get mlx5_dev[] index. */
594771fa900SAdrien Mazarguil 	idx = mlx5_dev_idx(&pci_dev->addr);
595771fa900SAdrien Mazarguil 	if (idx == -1) {
596771fa900SAdrien Mazarguil 		ERROR("this driver cannot support any more adapters");
597771fa900SAdrien Mazarguil 		return -ENOMEM;
598771fa900SAdrien Mazarguil 	}
599771fa900SAdrien Mazarguil 	DEBUG("using driver device index %d", idx);
600771fa900SAdrien Mazarguil 
601771fa900SAdrien Mazarguil 	/* Save PCI address. */
602771fa900SAdrien Mazarguil 	mlx5_dev[idx].pci_addr = pci_dev->addr;
6030e83b8e5SNelio Laranjeiro 	list = mlx5_glue->get_device_list(&i);
604771fa900SAdrien Mazarguil 	if (list == NULL) {
605771fa900SAdrien Mazarguil 		assert(errno);
6065525aa8fSGaetan Rivet 		if (errno == ENOSYS)
6075525aa8fSGaetan Rivet 			ERROR("cannot list devices, is ib_uverbs loaded?");
608771fa900SAdrien Mazarguil 		return -errno;
609771fa900SAdrien Mazarguil 	}
610771fa900SAdrien Mazarguil 	assert(i >= 0);
611771fa900SAdrien Mazarguil 	/*
612771fa900SAdrien Mazarguil 	 * For each listed device, check related sysfs entry against
613771fa900SAdrien Mazarguil 	 * the provided PCI ID.
614771fa900SAdrien Mazarguil 	 */
615771fa900SAdrien Mazarguil 	while (i != 0) {
616771fa900SAdrien Mazarguil 		struct rte_pci_addr pci_addr;
617771fa900SAdrien Mazarguil 
618771fa900SAdrien Mazarguil 		--i;
619771fa900SAdrien Mazarguil 		DEBUG("checking device \"%s\"", list[i]->name);
620771fa900SAdrien Mazarguil 		if (mlx5_ibv_device_to_pci_addr(list[i], &pci_addr))
621771fa900SAdrien Mazarguil 			continue;
622771fa900SAdrien Mazarguil 		if ((pci_dev->addr.domain != pci_addr.domain) ||
623771fa900SAdrien Mazarguil 		    (pci_dev->addr.bus != pci_addr.bus) ||
624771fa900SAdrien Mazarguil 		    (pci_dev->addr.devid != pci_addr.devid) ||
625771fa900SAdrien Mazarguil 		    (pci_dev->addr.function != pci_addr.function))
626771fa900SAdrien Mazarguil 			continue;
62785e347dbSNélio Laranjeiro 		sriov = ((pci_dev->id.device_id ==
628771fa900SAdrien Mazarguil 		       PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) ||
629771fa900SAdrien Mazarguil 		      (pci_dev->id.device_id ==
630528a9fbeSYongseok Koh 		       PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) ||
631528a9fbeSYongseok Koh 		      (pci_dev->id.device_id ==
632528a9fbeSYongseok Koh 		       PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) ||
633528a9fbeSYongseok Koh 		      (pci_dev->id.device_id ==
634528a9fbeSYongseok Koh 		       PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF));
635528a9fbeSYongseok Koh 		switch (pci_dev->id.device_id) {
636f5fde520SShahaf Shuler 		case PCI_DEVICE_ID_MELLANOX_CONNECTX4:
637f5fde520SShahaf Shuler 			tunnel_en = 1;
638f5fde520SShahaf Shuler 			break;
639528a9fbeSYongseok Koh 		case PCI_DEVICE_ID_MELLANOX_CONNECTX4LX:
640528a9fbeSYongseok Koh 		case PCI_DEVICE_ID_MELLANOX_CONNECTX5:
641528a9fbeSYongseok Koh 		case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF:
642528a9fbeSYongseok Koh 		case PCI_DEVICE_ID_MELLANOX_CONNECTX5EX:
643528a9fbeSYongseok Koh 		case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF:
644f5fde520SShahaf Shuler 			tunnel_en = 1;
645528a9fbeSYongseok Koh 			break;
646528a9fbeSYongseok Koh 		default:
64743e9d979SShachar Beiser 			break;
648528a9fbeSYongseok Koh 		}
64985e347dbSNélio Laranjeiro 		INFO("PCI information matches, using device \"%s\""
65043e9d979SShachar Beiser 		     " (SR-IOV: %s)",
651e192ef80SYaacov Hazan 		     list[i]->name,
65243e9d979SShachar Beiser 		     sriov ? "true" : "false");
6530e83b8e5SNelio Laranjeiro 		attr_ctx = mlx5_glue->open_device(list[i]);
654771fa900SAdrien Mazarguil 		err = errno;
655771fa900SAdrien Mazarguil 		break;
656771fa900SAdrien Mazarguil 	}
657771fa900SAdrien Mazarguil 	if (attr_ctx == NULL) {
6580e83b8e5SNelio Laranjeiro 		mlx5_glue->free_device_list(list);
659771fa900SAdrien Mazarguil 		switch (err) {
660771fa900SAdrien Mazarguil 		case 0:
6615525aa8fSGaetan Rivet 			ERROR("cannot access device, is mlx5_ib loaded?");
6625525aa8fSGaetan Rivet 			return -ENODEV;
663771fa900SAdrien Mazarguil 		case EINVAL:
6645525aa8fSGaetan Rivet 			ERROR("cannot use device, are drivers up to date?");
6655525aa8fSGaetan Rivet 			return -EINVAL;
666771fa900SAdrien Mazarguil 		}
667771fa900SAdrien Mazarguil 		assert(err > 0);
668771fa900SAdrien Mazarguil 		return -err;
669771fa900SAdrien Mazarguil 	}
670771fa900SAdrien Mazarguil 	ibv_dev = list[i];
671771fa900SAdrien Mazarguil 
672771fa900SAdrien Mazarguil 	DEBUG("device opened");
67343e9d979SShachar Beiser 	/*
67443e9d979SShachar Beiser 	 * Multi-packet send is supported by ConnectX-4 Lx PF as well
67543e9d979SShachar Beiser 	 * as all ConnectX-5 devices.
67643e9d979SShachar Beiser 	 */
6770e83b8e5SNelio Laranjeiro 	mlx5_glue->dv_query_device(attr_ctx, &attrs_out);
678e589960cSYongseok Koh 	if (attrs_out.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) {
679e589960cSYongseok Koh 		if (attrs_out.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) {
680e589960cSYongseok Koh 			DEBUG("Enhanced MPW is supported");
68143e9d979SShachar Beiser 			mps = MLX5_MPW_ENHANCED;
68243e9d979SShachar Beiser 		} else {
683e589960cSYongseok Koh 			DEBUG("MPW is supported");
684e589960cSYongseok Koh 			mps = MLX5_MPW;
685e589960cSYongseok Koh 		}
686e589960cSYongseok Koh 	} else {
687e589960cSYongseok Koh 		DEBUG("MPW isn't supported");
68843e9d979SShachar Beiser 		mps = MLX5_MPW_DISABLED;
68943e9d979SShachar Beiser 	}
690523f5a74SYongseok Koh 	if (RTE_CACHE_LINE_SIZE == 128 &&
691523f5a74SYongseok Koh 	    !(attrs_out.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP))
692523f5a74SYongseok Koh 		cqe_comp = 0;
693523f5a74SYongseok Koh 	else
694523f5a74SYongseok Koh 		cqe_comp = 1;
6950e83b8e5SNelio Laranjeiro 	if (mlx5_glue->query_device_ex(attr_ctx, NULL, &device_attr))
696771fa900SAdrien Mazarguil 		goto error;
69743e9d979SShachar Beiser 	INFO("%u port(s) detected", device_attr.orig_attr.phys_port_cnt);
698771fa900SAdrien Mazarguil 
69943e9d979SShachar Beiser 	for (i = 0; i < device_attr.orig_attr.phys_port_cnt; i++) {
700ad831a11SYuanhan Liu 		char name[RTE_ETH_NAME_MAX_LEN];
701ad831a11SYuanhan Liu 		int len;
702771fa900SAdrien Mazarguil 		uint32_t port = i + 1; /* ports are indexed from one */
703771fa900SAdrien Mazarguil 		uint32_t test = (1 << i);
704771fa900SAdrien Mazarguil 		struct ibv_context *ctx = NULL;
705771fa900SAdrien Mazarguil 		struct ibv_port_attr port_attr;
706771fa900SAdrien Mazarguil 		struct ibv_pd *pd = NULL;
707771fa900SAdrien Mazarguil 		struct priv *priv = NULL;
708771fa900SAdrien Mazarguil 		struct rte_eth_dev *eth_dev;
70943e9d979SShachar Beiser 		struct ibv_device_attr_ex device_attr_ex;
710771fa900SAdrien Mazarguil 		struct ether_addr mac;
71185e347dbSNélio Laranjeiro 		uint16_t num_vfs = 0;
7129a761de8SOri Kam 		struct ibv_device_attr_ex device_attr;
7137fe24446SShahaf Shuler 		struct mlx5_dev_config config = {
7147fe24446SShahaf Shuler 			.cqe_comp = cqe_comp,
7157fe24446SShahaf Shuler 			.mps = mps,
7167fe24446SShahaf Shuler 			.tunnel_en = tunnel_en,
7177fe24446SShahaf Shuler 			.tx_vec_en = 1,
7187fe24446SShahaf Shuler 			.rx_vec_en = 1,
7197fe24446SShahaf Shuler 			.mpw_hdr_dseg = 0,
72050b244a1SShahaf Shuler 			.txq_inline = MLX5_ARG_UNSET,
72150b244a1SShahaf Shuler 			.txqs_inline = MLX5_ARG_UNSET,
72250b244a1SShahaf Shuler 			.inline_max_packet_sz = MLX5_ARG_UNSET,
72350b244a1SShahaf Shuler 		};
724771fa900SAdrien Mazarguil 
725ad831a11SYuanhan Liu 		len = snprintf(name, sizeof(name), PCI_PRI_FMT,
726ad831a11SYuanhan Liu 			 pci_dev->addr.domain, pci_dev->addr.bus,
727ad831a11SYuanhan Liu 			 pci_dev->addr.devid, pci_dev->addr.function);
728ad831a11SYuanhan Liu 		if (device_attr.orig_attr.phys_port_cnt > 1)
729ad831a11SYuanhan Liu 			snprintf(name + len, sizeof(name), " port %u", i);
730ad831a11SYuanhan Liu 
731f8b9a3baSXueming Li 		mlx5_dev[idx].ports |= test;
732f8b9a3baSXueming Li 
73351e7fa8dSNélio Laranjeiro 		if (rte_eal_process_type() == RTE_PROC_SECONDARY) {
734f8b9a3baSXueming Li 			eth_dev = rte_eth_dev_attach_secondary(name);
735f8b9a3baSXueming Li 			if (eth_dev == NULL) {
736f8b9a3baSXueming Li 				ERROR("can not attach rte ethdev");
737f8b9a3baSXueming Li 				err = ENOMEM;
738f8b9a3baSXueming Li 				goto error;
739f8b9a3baSXueming Li 			}
740f8b9a3baSXueming Li 			eth_dev->device = &pci_dev->device;
74187ec44ceSXueming Li 			eth_dev->dev_ops = &mlx5_dev_sec_ops;
742f8b9a3baSXueming Li 			priv = eth_dev->data->dev_private;
7434a984153SXueming Li 			err = priv_uar_init_secondary(priv);
7444a984153SXueming Li 			if (err < 0) {
7454a984153SXueming Li 				err = -err;
7464a984153SXueming Li 				goto error;
7474a984153SXueming Li 			}
748f8b9a3baSXueming Li 			/* Receive command fd from primary process */
749f8b9a3baSXueming Li 			err = priv_socket_connect(priv);
750f8b9a3baSXueming Li 			if (err < 0) {
751f8b9a3baSXueming Li 				err = -err;
752f8b9a3baSXueming Li 				goto error;
753f8b9a3baSXueming Li 			}
754f8b9a3baSXueming Li 			/* Remap UAR for Tx queues. */
755f8b9a3baSXueming Li 			err = priv_tx_uar_remap(priv, err);
7564a984153SXueming Li 			if (err)
757f8b9a3baSXueming Li 				goto error;
7581cfa649bSShahaf Shuler 			/*
7591cfa649bSShahaf Shuler 			 * Ethdev pointer is still required as input since
7601cfa649bSShahaf Shuler 			 * the primary device is not accessible from the
7611cfa649bSShahaf Shuler 			 * secondary process.
7621cfa649bSShahaf Shuler 			 */
7631cfa649bSShahaf Shuler 			eth_dev->rx_pkt_burst =
7641cfa649bSShahaf Shuler 				priv_select_rx_function(priv, eth_dev);
7651cfa649bSShahaf Shuler 			eth_dev->tx_pkt_burst =
7661cfa649bSShahaf Shuler 				priv_select_tx_function(priv, eth_dev);
767f8b9a3baSXueming Li 			continue;
768f8b9a3baSXueming Li 		}
769f8b9a3baSXueming Li 
770771fa900SAdrien Mazarguil 		DEBUG("using port %u (%08" PRIx32 ")", port, test);
771771fa900SAdrien Mazarguil 
7720e83b8e5SNelio Laranjeiro 		ctx = mlx5_glue->open_device(ibv_dev);
773e1c3e305SMatan Azrad 		if (ctx == NULL) {
774e1c3e305SMatan Azrad 			err = ENODEV;
775771fa900SAdrien Mazarguil 			goto port_error;
776e1c3e305SMatan Azrad 		}
777771fa900SAdrien Mazarguil 
7780e83b8e5SNelio Laranjeiro 		mlx5_glue->query_device_ex(ctx, NULL, &device_attr);
779771fa900SAdrien Mazarguil 		/* Check port status. */
7800e83b8e5SNelio Laranjeiro 		err = mlx5_glue->query_port(ctx, port, &port_attr);
781771fa900SAdrien Mazarguil 		if (err) {
782771fa900SAdrien Mazarguil 			ERROR("port query failed: %s", strerror(err));
783771fa900SAdrien Mazarguil 			goto port_error;
784771fa900SAdrien Mazarguil 		}
7851371f4dfSOr Ami 
7861371f4dfSOr Ami 		if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) {
7871371f4dfSOr Ami 			ERROR("port %d is not configured in Ethernet mode",
7881371f4dfSOr Ami 			      port);
789e1c3e305SMatan Azrad 			err = EINVAL;
7901371f4dfSOr Ami 			goto port_error;
7911371f4dfSOr Ami 		}
7921371f4dfSOr Ami 
793771fa900SAdrien Mazarguil 		if (port_attr.state != IBV_PORT_ACTIVE)
794771fa900SAdrien Mazarguil 			DEBUG("port %d is not active: \"%s\" (%d)",
7950e83b8e5SNelio Laranjeiro 			      port, mlx5_glue->port_state_str(port_attr.state),
796771fa900SAdrien Mazarguil 			      port_attr.state);
797771fa900SAdrien Mazarguil 
798771fa900SAdrien Mazarguil 		/* Allocate protection domain. */
7990e83b8e5SNelio Laranjeiro 		pd = mlx5_glue->alloc_pd(ctx);
800771fa900SAdrien Mazarguil 		if (pd == NULL) {
801771fa900SAdrien Mazarguil 			ERROR("PD allocation failure");
802771fa900SAdrien Mazarguil 			err = ENOMEM;
803771fa900SAdrien Mazarguil 			goto port_error;
804771fa900SAdrien Mazarguil 		}
805771fa900SAdrien Mazarguil 
806771fa900SAdrien Mazarguil 		mlx5_dev[idx].ports |= test;
807771fa900SAdrien Mazarguil 
808771fa900SAdrien Mazarguil 		/* from rte_ethdev.c */
809771fa900SAdrien Mazarguil 		priv = rte_zmalloc("ethdev private structure",
810771fa900SAdrien Mazarguil 				   sizeof(*priv),
811771fa900SAdrien Mazarguil 				   RTE_CACHE_LINE_SIZE);
812771fa900SAdrien Mazarguil 		if (priv == NULL) {
813771fa900SAdrien Mazarguil 			ERROR("priv allocation failure");
814771fa900SAdrien Mazarguil 			err = ENOMEM;
815771fa900SAdrien Mazarguil 			goto port_error;
816771fa900SAdrien Mazarguil 		}
817771fa900SAdrien Mazarguil 
818771fa900SAdrien Mazarguil 		priv->ctx = ctx;
81987ec44ceSXueming Li 		strncpy(priv->ibdev_path, priv->ctx->device->ibdev_path,
82087ec44ceSXueming Li 			sizeof(priv->ibdev_path));
821771fa900SAdrien Mazarguil 		priv->device_attr = device_attr;
822771fa900SAdrien Mazarguil 		priv->port = port;
823771fa900SAdrien Mazarguil 		priv->pd = pd;
824771fa900SAdrien Mazarguil 		priv->mtu = ETHER_MTU;
8257fe24446SShahaf Shuler 		err = mlx5_args(&config, pci_dev->device.devargs);
826e72dd09bSNélio Laranjeiro 		if (err) {
827e72dd09bSNélio Laranjeiro 			ERROR("failed to process device arguments: %s",
828e72dd09bSNélio Laranjeiro 			      strerror(err));
829e72dd09bSNélio Laranjeiro 			goto port_error;
830e72dd09bSNélio Laranjeiro 		}
8310e83b8e5SNelio Laranjeiro 		if (mlx5_glue->query_device_ex(ctx, NULL, &device_attr_ex)) {
83243e9d979SShachar Beiser 			ERROR("ibv_query_device_ex() failed");
833771fa900SAdrien Mazarguil 			goto port_error;
834771fa900SAdrien Mazarguil 		}
835771fa900SAdrien Mazarguil 
8367fe24446SShahaf Shuler 		config.hw_csum = !!(device_attr_ex.device_cap_flags_ex &
83743e9d979SShachar Beiser 				    IBV_DEVICE_RAW_IP_CSUM);
838771fa900SAdrien Mazarguil 		DEBUG("checksum offloading is %ssupported",
8397fe24446SShahaf Shuler 		      (config.hw_csum ? "" : "not "));
840771fa900SAdrien Mazarguil 
84143e9d979SShachar Beiser #ifdef HAVE_IBV_DEVICE_VXLAN_SUPPORT
8427fe24446SShahaf Shuler 		config.hw_csum_l2tun =
8437fe24446SShahaf Shuler 				!!(exp_device_attr.exp_device_cap_flags &
84443e9d979SShachar Beiser 				   IBV_DEVICE_VXLAN_SUPPORT);
84543e9d979SShachar Beiser #endif
8464aa15eb1SNélio Laranjeiro 		DEBUG("Rx L2 tunnel checksum offloads are %ssupported",
8477fe24446SShahaf Shuler 		      (config.hw_csum_l2tun ? "" : "not "));
848771fa900SAdrien Mazarguil 
8499a761de8SOri Kam #ifdef HAVE_IBV_DEVICE_COUNTERS_SET_SUPPORT
85073b620f2SNelio Laranjeiro 		config.flow_counter_en = !!(device_attr.max_counter_sets);
8510e83b8e5SNelio Laranjeiro 		mlx5_glue->describe_counter_set(ctx, 0, &cs_desc);
8529a761de8SOri Kam 		DEBUG("counter type = %d, num of cs = %ld, attributes = %d",
8539a761de8SOri Kam 		      cs_desc.counter_type, cs_desc.num_of_cs,
8549a761de8SOri Kam 		      cs_desc.attributes);
8559a761de8SOri Kam #endif
8567fe24446SShahaf Shuler 		config.ind_table_max_size =
85743e9d979SShachar Beiser 			device_attr_ex.rss_caps.max_rwq_indirection_table_size;
85813d57bd5SAdrien Mazarguil 		/* Remove this check once DPDK supports larger/variable
85913d57bd5SAdrien Mazarguil 		 * indirection tables. */
8607fe24446SShahaf Shuler 		if (config.ind_table_max_size >
861ec1fed22SYongseok Koh 				(unsigned int)ETH_RSS_RETA_SIZE_512)
8627fe24446SShahaf Shuler 			config.ind_table_max_size = ETH_RSS_RETA_SIZE_512;
86395e16ef3SNelio Laranjeiro 		DEBUG("maximum RX indirection table size is %u",
8647fe24446SShahaf Shuler 		      config.ind_table_max_size);
8657fe24446SShahaf Shuler 		config.hw_vlan_strip = !!(device_attr_ex.raw_packet_caps &
86643e9d979SShachar Beiser 					 IBV_RAW_PACKET_CAP_CVLAN_STRIPPING);
867f3db9489SYaacov Hazan 		DEBUG("VLAN stripping is %ssupported",
8687fe24446SShahaf Shuler 		      (config.hw_vlan_strip ? "" : "not "));
86995e16ef3SNelio Laranjeiro 
870cd230a3eSShahaf Shuler 		config.hw_fcs_strip = !!(device_attr_ex.raw_packet_caps &
871cd230a3eSShahaf Shuler 					 IBV_RAW_PACKET_CAP_SCATTER_FCS);
8724d326709SOlga Shern 		DEBUG("FCS stripping configuration is %ssupported",
8737fe24446SShahaf Shuler 		      (config.hw_fcs_strip ? "" : "not "));
8744d326709SOlga Shern 
87543e9d979SShachar Beiser #ifdef HAVE_IBV_WQ_FLAG_RX_END_PADDING
8767fe24446SShahaf Shuler 		config.hw_padding = !!device_attr_ex.rx_pad_end_addr_align;
87743e9d979SShachar Beiser #endif
8784d803a72SOlga Shern 		DEBUG("hardware RX end alignment padding is %ssupported",
8797fe24446SShahaf Shuler 		      (config.hw_padding ? "" : "not "));
8804d803a72SOlga Shern 
88185e347dbSNélio Laranjeiro 		priv_get_num_vfs(priv, &num_vfs);
8827fe24446SShahaf Shuler 		config.sriov = (num_vfs || sriov);
8837fe24446SShahaf Shuler 		config.tso = ((device_attr_ex.tso_caps.max_tso > 0) &&
88443e9d979SShachar Beiser 			      (device_attr_ex.tso_caps.supported_qpts &
88543e9d979SShachar Beiser 			      (1 << IBV_QPT_RAW_PACKET)));
8867fe24446SShahaf Shuler 		if (config.tso)
8877fe24446SShahaf Shuler 			config.tso_max_payload_sz =
88843e9d979SShachar Beiser 					device_attr_ex.tso_caps.max_tso;
8897fe24446SShahaf Shuler 		if (config.mps && !mps) {
890230189d9SNélio Laranjeiro 			ERROR("multi-packet send not supported on this device"
891230189d9SNélio Laranjeiro 			      " (" MLX5_TXQ_MPW_EN ")");
892230189d9SNélio Laranjeiro 			err = ENOTSUP;
893230189d9SNélio Laranjeiro 			goto port_error;
894230189d9SNélio Laranjeiro 		}
8956ce84bd8SYongseok Koh 		INFO("%sMPS is %s",
8967fe24446SShahaf Shuler 		     config.mps == MLX5_MPW_ENHANCED ? "Enhanced " : "",
8977fe24446SShahaf Shuler 		     config.mps != MLX5_MPW_DISABLED ? "enabled" : "disabled");
8987fe24446SShahaf Shuler 		if (config.cqe_comp && !cqe_comp) {
899523f5a74SYongseok Koh 			WARN("Rx CQE compression isn't supported");
9007fe24446SShahaf Shuler 			config.cqe_comp = 0;
901523f5a74SYongseok Koh 		}
9024a984153SXueming Li 		err = priv_uar_init_primary(priv);
9034a984153SXueming Li 		if (err)
9044a984153SXueming Li 			goto port_error;
905771fa900SAdrien Mazarguil 		/* Configure the first MAC address by default. */
906771fa900SAdrien Mazarguil 		if (priv_get_mac(priv, &mac.addr_bytes)) {
907771fa900SAdrien Mazarguil 			ERROR("cannot get MAC address, is mlx5_en loaded?"
908771fa900SAdrien Mazarguil 			      " (errno: %s)", strerror(errno));
909e1c3e305SMatan Azrad 			err = ENODEV;
910771fa900SAdrien Mazarguil 			goto port_error;
911771fa900SAdrien Mazarguil 		}
912771fa900SAdrien Mazarguil 		INFO("port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x",
913771fa900SAdrien Mazarguil 		     priv->port,
914771fa900SAdrien Mazarguil 		     mac.addr_bytes[0], mac.addr_bytes[1],
915771fa900SAdrien Mazarguil 		     mac.addr_bytes[2], mac.addr_bytes[3],
916771fa900SAdrien Mazarguil 		     mac.addr_bytes[4], mac.addr_bytes[5]);
917771fa900SAdrien Mazarguil #ifndef NDEBUG
918771fa900SAdrien Mazarguil 		{
919771fa900SAdrien Mazarguil 			char ifname[IF_NAMESIZE];
920771fa900SAdrien Mazarguil 
921771fa900SAdrien Mazarguil 			if (priv_get_ifname(priv, &ifname) == 0)
922771fa900SAdrien Mazarguil 				DEBUG("port %u ifname is \"%s\"",
923771fa900SAdrien Mazarguil 				      priv->port, ifname);
924771fa900SAdrien Mazarguil 			else
925771fa900SAdrien Mazarguil 				DEBUG("port %u ifname is unknown", priv->port);
926771fa900SAdrien Mazarguil 		}
927771fa900SAdrien Mazarguil #endif
928771fa900SAdrien Mazarguil 		/* Get actual MTU if possible. */
929771fa900SAdrien Mazarguil 		priv_get_mtu(priv, &priv->mtu);
930771fa900SAdrien Mazarguil 		DEBUG("port %u MTU is %u", priv->port, priv->mtu);
931771fa900SAdrien Mazarguil 
9326751f6deSDavid Marchand 		eth_dev = rte_eth_dev_allocate(name);
933771fa900SAdrien Mazarguil 		if (eth_dev == NULL) {
934771fa900SAdrien Mazarguil 			ERROR("can not allocate rte ethdev");
935771fa900SAdrien Mazarguil 			err = ENOMEM;
936771fa900SAdrien Mazarguil 			goto port_error;
937771fa900SAdrien Mazarguil 		}
938771fa900SAdrien Mazarguil 		eth_dev->data->dev_private = priv;
939a48deadaSOr Ami 		eth_dev->data->mac_addrs = priv->mac;
940eac901ceSJan Blunck 		eth_dev->device = &pci_dev->device;
941a48deadaSOr Ami 		rte_eth_copy_pci_info(eth_dev, pci_dev);
942fdf91e0fSJan Blunck 		eth_dev->device->driver = &mlx5_driver.driver;
943e313ef4cSShahaf Shuler 		/*
944e313ef4cSShahaf Shuler 		 * Initialize burst functions to prevent crashes before link-up.
945e313ef4cSShahaf Shuler 		 */
946e313ef4cSShahaf Shuler 		eth_dev->rx_pkt_burst = removed_rx_burst;
947e313ef4cSShahaf Shuler 		eth_dev->tx_pkt_burst = removed_tx_burst;
948771fa900SAdrien Mazarguil 		priv->dev = eth_dev;
949771fa900SAdrien Mazarguil 		eth_dev->dev_ops = &mlx5_dev_ops;
950272733b5SNélio Laranjeiro 		/* Register MAC address. */
951272733b5SNélio Laranjeiro 		claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0));
952c8ffb8a9SNélio Laranjeiro 		TAILQ_INIT(&priv->flows);
9531b37f5d8SNélio Laranjeiro 		TAILQ_INIT(&priv->ctrl_flows);
954a48deadaSOr Ami 
9551e3a39f7SXueming Li 		/* Hint libmlx5 to use PMD allocator for data plane resources */
9561e3a39f7SXueming Li 		struct mlx5dv_ctx_allocators alctr = {
9571e3a39f7SXueming Li 			.alloc = &mlx5_alloc_verbs_buf,
9581e3a39f7SXueming Li 			.free = &mlx5_free_verbs_buf,
9591e3a39f7SXueming Li 			.data = priv,
9601e3a39f7SXueming Li 		};
9610e83b8e5SNelio Laranjeiro 		mlx5_glue->dv_set_context_attr(ctx,
9620e83b8e5SNelio Laranjeiro 					       MLX5DV_CTX_ATTR_BUF_ALLOCATORS,
9631e3a39f7SXueming Li 					       (void *)((uintptr_t)&alctr));
9641e3a39f7SXueming Li 
965771fa900SAdrien Mazarguil 		/* Bring Ethernet device up. */
966771fa900SAdrien Mazarguil 		DEBUG("forcing Ethernet interface up");
967771fa900SAdrien Mazarguil 		priv_set_flags(priv, ~IFF_UP, IFF_UP);
9687fe24446SShahaf Shuler 		/* Store device configuration on private structure. */
9697fe24446SShahaf Shuler 		priv->config = config;
970771fa900SAdrien Mazarguil 		continue;
971771fa900SAdrien Mazarguil 
972771fa900SAdrien Mazarguil port_error:
97329c1d8bbSNélio Laranjeiro 		if (priv)
974771fa900SAdrien Mazarguil 			rte_free(priv);
975771fa900SAdrien Mazarguil 		if (pd)
9760e83b8e5SNelio Laranjeiro 			claim_zero(mlx5_glue->dealloc_pd(pd));
977771fa900SAdrien Mazarguil 		if (ctx)
9780e83b8e5SNelio Laranjeiro 			claim_zero(mlx5_glue->close_device(ctx));
979771fa900SAdrien Mazarguil 		break;
980771fa900SAdrien Mazarguil 	}
981771fa900SAdrien Mazarguil 
982771fa900SAdrien Mazarguil 	/*
983771fa900SAdrien Mazarguil 	 * XXX if something went wrong in the loop above, there is a resource
984771fa900SAdrien Mazarguil 	 * leak (ctx, pd, priv, dpdk ethdev) but we can do nothing about it as
985771fa900SAdrien Mazarguil 	 * long as the dpdk does not provide a way to deallocate a ethdev and a
986771fa900SAdrien Mazarguil 	 * way to enumerate the registered ethdevs to free the previous ones.
987771fa900SAdrien Mazarguil 	 */
988771fa900SAdrien Mazarguil 
989771fa900SAdrien Mazarguil 	/* no port found, complain */
990771fa900SAdrien Mazarguil 	if (!mlx5_dev[idx].ports) {
991771fa900SAdrien Mazarguil 		err = ENODEV;
992771fa900SAdrien Mazarguil 		goto error;
993771fa900SAdrien Mazarguil 	}
994771fa900SAdrien Mazarguil 
995771fa900SAdrien Mazarguil error:
996771fa900SAdrien Mazarguil 	if (attr_ctx)
9970e83b8e5SNelio Laranjeiro 		claim_zero(mlx5_glue->close_device(attr_ctx));
998771fa900SAdrien Mazarguil 	if (list)
9990e83b8e5SNelio Laranjeiro 		mlx5_glue->free_device_list(list);
1000771fa900SAdrien Mazarguil 	assert(err >= 0);
1001771fa900SAdrien Mazarguil 	return -err;
1002771fa900SAdrien Mazarguil }
1003771fa900SAdrien Mazarguil 
1004771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = {
1005771fa900SAdrien Mazarguil 	{
10061d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
10071d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4)
1008771fa900SAdrien Mazarguil 	},
1009771fa900SAdrien Mazarguil 	{
10101d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
10111d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4VF)
1012771fa900SAdrien Mazarguil 	},
1013771fa900SAdrien Mazarguil 	{
10141d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
10151d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LX)
1016771fa900SAdrien Mazarguil 	},
1017771fa900SAdrien Mazarguil 	{
10181d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
10191d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF)
1020771fa900SAdrien Mazarguil 	},
1021771fa900SAdrien Mazarguil 	{
1022528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1023528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5)
1024528a9fbeSYongseok Koh 	},
1025528a9fbeSYongseok Koh 	{
1026528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1027528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5VF)
1028528a9fbeSYongseok Koh 	},
1029528a9fbeSYongseok Koh 	{
1030528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1031528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EX)
1032528a9fbeSYongseok Koh 	},
1033528a9fbeSYongseok Koh 	{
1034528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1035528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF)
1036528a9fbeSYongseok Koh 	},
1037528a9fbeSYongseok Koh 	{
1038771fa900SAdrien Mazarguil 		.vendor_id = 0
1039771fa900SAdrien Mazarguil 	}
1040771fa900SAdrien Mazarguil };
1041771fa900SAdrien Mazarguil 
1042fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver = {
10432f3193cfSJan Viktorin 	.driver = {
10442f3193cfSJan Viktorin 		.name = MLX5_DRIVER_NAME
10452f3193cfSJan Viktorin 	},
1046771fa900SAdrien Mazarguil 	.id_table = mlx5_pci_id_map,
1047af424af8SShreyansh Jain 	.probe = mlx5_pci_probe,
10487d7d7ad1SMatan Azrad 	.drv_flags = RTE_PCI_DRV_INTR_LSC | RTE_PCI_DRV_INTR_RMV,
1049771fa900SAdrien Mazarguil };
1050771fa900SAdrien Mazarguil 
105159b91becSAdrien Mazarguil #ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS
105259b91becSAdrien Mazarguil 
105359b91becSAdrien Mazarguil /**
105459b91becSAdrien Mazarguil  * Initialization routine for run-time dependency on rdma-core.
105559b91becSAdrien Mazarguil  */
105659b91becSAdrien Mazarguil static int
105759b91becSAdrien Mazarguil mlx5_glue_init(void)
105859b91becSAdrien Mazarguil {
1059*f6242d06SAdrien Mazarguil 	const char *path[] = {
1060*f6242d06SAdrien Mazarguil 		/*
1061*f6242d06SAdrien Mazarguil 		 * A basic security check is necessary before trusting
1062*f6242d06SAdrien Mazarguil 		 * MLX5_GLUE_PATH, which may override RTE_EAL_PMD_PATH.
1063*f6242d06SAdrien Mazarguil 		 */
1064*f6242d06SAdrien Mazarguil 		(geteuid() == getuid() && getegid() == getgid() ?
1065*f6242d06SAdrien Mazarguil 		 getenv("MLX5_GLUE_PATH") : NULL),
1066*f6242d06SAdrien Mazarguil 		RTE_EAL_PMD_PATH,
1067*f6242d06SAdrien Mazarguil 	};
1068*f6242d06SAdrien Mazarguil 	unsigned int i = 0;
106959b91becSAdrien Mazarguil 	void *handle = NULL;
107059b91becSAdrien Mazarguil 	void **sym;
107159b91becSAdrien Mazarguil 	const char *dlmsg;
107259b91becSAdrien Mazarguil 
1073*f6242d06SAdrien Mazarguil 	while (!handle && i != RTE_DIM(path)) {
1074*f6242d06SAdrien Mazarguil 		const char *end;
1075*f6242d06SAdrien Mazarguil 		size_t len;
1076*f6242d06SAdrien Mazarguil 		int ret;
1077*f6242d06SAdrien Mazarguil 
1078*f6242d06SAdrien Mazarguil 		if (!path[i]) {
1079*f6242d06SAdrien Mazarguil 			++i;
1080*f6242d06SAdrien Mazarguil 			continue;
1081*f6242d06SAdrien Mazarguil 		}
1082*f6242d06SAdrien Mazarguil 		end = strpbrk(path[i], ":;");
1083*f6242d06SAdrien Mazarguil 		if (!end)
1084*f6242d06SAdrien Mazarguil 			end = path[i] + strlen(path[i]);
1085*f6242d06SAdrien Mazarguil 		len = end - path[i];
1086*f6242d06SAdrien Mazarguil 		ret = 0;
1087*f6242d06SAdrien Mazarguil 		do {
1088*f6242d06SAdrien Mazarguil 			char name[ret + 1];
1089*f6242d06SAdrien Mazarguil 
1090*f6242d06SAdrien Mazarguil 			ret = snprintf(name, sizeof(name), "%.*s%s" MLX5_GLUE,
1091*f6242d06SAdrien Mazarguil 				       (int)len, path[i],
1092*f6242d06SAdrien Mazarguil 				       (!len || *(end - 1) == '/') ? "" : "/");
1093*f6242d06SAdrien Mazarguil 			if (ret == -1)
1094*f6242d06SAdrien Mazarguil 				break;
1095*f6242d06SAdrien Mazarguil 			if (sizeof(name) != (size_t)ret + 1)
1096*f6242d06SAdrien Mazarguil 				continue;
1097*f6242d06SAdrien Mazarguil 			DEBUG("looking for rdma-core glue as \"%s\"", name);
1098*f6242d06SAdrien Mazarguil 			handle = dlopen(name, RTLD_LAZY);
1099*f6242d06SAdrien Mazarguil 			break;
1100*f6242d06SAdrien Mazarguil 		} while (1);
1101*f6242d06SAdrien Mazarguil 		path[i] = end + 1;
1102*f6242d06SAdrien Mazarguil 		if (!*end)
1103*f6242d06SAdrien Mazarguil 			++i;
1104*f6242d06SAdrien Mazarguil 	}
110559b91becSAdrien Mazarguil 	if (!handle) {
110659b91becSAdrien Mazarguil 		rte_errno = EINVAL;
110759b91becSAdrien Mazarguil 		dlmsg = dlerror();
110859b91becSAdrien Mazarguil 		if (dlmsg)
110959b91becSAdrien Mazarguil 			WARN("cannot load glue library: %s", dlmsg);
111059b91becSAdrien Mazarguil 		goto glue_error;
111159b91becSAdrien Mazarguil 	}
111259b91becSAdrien Mazarguil 	sym = dlsym(handle, "mlx5_glue");
111359b91becSAdrien Mazarguil 	if (!sym || !*sym) {
111459b91becSAdrien Mazarguil 		rte_errno = EINVAL;
111559b91becSAdrien Mazarguil 		dlmsg = dlerror();
111659b91becSAdrien Mazarguil 		if (dlmsg)
111759b91becSAdrien Mazarguil 			ERROR("cannot resolve glue symbol: %s", dlmsg);
111859b91becSAdrien Mazarguil 		goto glue_error;
111959b91becSAdrien Mazarguil 	}
112059b91becSAdrien Mazarguil 	mlx5_glue = *sym;
112159b91becSAdrien Mazarguil 	return 0;
112259b91becSAdrien Mazarguil glue_error:
112359b91becSAdrien Mazarguil 	if (handle)
112459b91becSAdrien Mazarguil 		dlclose(handle);
112559b91becSAdrien Mazarguil 	WARN("cannot initialize PMD due to missing run-time"
112659b91becSAdrien Mazarguil 	     " dependency on rdma-core libraries (libibverbs,"
112759b91becSAdrien Mazarguil 	     " libmlx5)");
112859b91becSAdrien Mazarguil 	return -rte_errno;
112959b91becSAdrien Mazarguil }
113059b91becSAdrien Mazarguil 
113159b91becSAdrien Mazarguil #endif
113259b91becSAdrien Mazarguil 
1133771fa900SAdrien Mazarguil /**
1134771fa900SAdrien Mazarguil  * Driver initialization routine.
1135771fa900SAdrien Mazarguil  */
1136c830cb29SDavid Marchand RTE_INIT(rte_mlx5_pmd_init);
1137c830cb29SDavid Marchand static void
1138c830cb29SDavid Marchand rte_mlx5_pmd_init(void)
1139771fa900SAdrien Mazarguil {
1140ea16068cSYongseok Koh 	/* Build the static table for ptype conversion. */
1141ea16068cSYongseok Koh 	mlx5_set_ptype_table();
1142771fa900SAdrien Mazarguil 	/*
1143771fa900SAdrien Mazarguil 	 * RDMAV_HUGEPAGES_SAFE tells ibv_fork_init() we intend to use
1144771fa900SAdrien Mazarguil 	 * huge pages. Calling ibv_fork_init() during init allows
1145771fa900SAdrien Mazarguil 	 * applications to use fork() safely for purposes other than
1146771fa900SAdrien Mazarguil 	 * using this PMD, which is not supported in forked processes.
1147771fa900SAdrien Mazarguil 	 */
1148771fa900SAdrien Mazarguil 	setenv("RDMAV_HUGEPAGES_SAFE", "1", 1);
1149161b93e5SYongseok Koh 	/* Match the size of Rx completion entry to the size of a cacheline. */
1150161b93e5SYongseok Koh 	if (RTE_CACHE_LINE_SIZE == 128)
1151161b93e5SYongseok Koh 		setenv("MLX5_CQE_SIZE", "128", 0);
115259b91becSAdrien Mazarguil #ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS
115359b91becSAdrien Mazarguil 	if (mlx5_glue_init())
115459b91becSAdrien Mazarguil 		return;
115559b91becSAdrien Mazarguil 	assert(mlx5_glue);
115659b91becSAdrien Mazarguil #endif
11572a3b0097SAdrien Mazarguil #ifndef NDEBUG
11582a3b0097SAdrien Mazarguil 	/* Glue structure must not contain any NULL pointers. */
11592a3b0097SAdrien Mazarguil 	{
11602a3b0097SAdrien Mazarguil 		unsigned int i;
11612a3b0097SAdrien Mazarguil 
11622a3b0097SAdrien Mazarguil 		for (i = 0; i != sizeof(*mlx5_glue) / sizeof(void *); ++i)
11632a3b0097SAdrien Mazarguil 			assert(((const void *const *)mlx5_glue)[i]);
11642a3b0097SAdrien Mazarguil 	}
11652a3b0097SAdrien Mazarguil #endif
11666d5df2eaSAdrien Mazarguil 	if (strcmp(mlx5_glue->version, MLX5_GLUE_VERSION)) {
11676d5df2eaSAdrien Mazarguil 		ERROR("rdma-core glue \"%s\" mismatch: \"%s\" is required",
11686d5df2eaSAdrien Mazarguil 		      mlx5_glue->version, MLX5_GLUE_VERSION);
11696d5df2eaSAdrien Mazarguil 		return;
11706d5df2eaSAdrien Mazarguil 	}
11710e83b8e5SNelio Laranjeiro 	mlx5_glue->fork_init();
11723dcfe039SThomas Monjalon 	rte_pci_register(&mlx5_driver);
1173771fa900SAdrien Mazarguil }
1174771fa900SAdrien Mazarguil 
117501f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__);
117601f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map);
11770880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib");
1178