18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause 2771fa900SAdrien Mazarguil * Copyright 2015 6WIND S.A. 35feecc57SShahaf Shuler * Copyright 2015 Mellanox Technologies, Ltd 4771fa900SAdrien Mazarguil */ 5771fa900SAdrien Mazarguil 6771fa900SAdrien Mazarguil #include <stddef.h> 7771fa900SAdrien Mazarguil #include <unistd.h> 8771fa900SAdrien Mazarguil #include <string.h> 9771fa900SAdrien Mazarguil #include <assert.h> 1059b91becSAdrien Mazarguil #include <dlfcn.h> 11771fa900SAdrien Mazarguil #include <stdint.h> 12771fa900SAdrien Mazarguil #include <stdlib.h> 13e72dd09bSNélio Laranjeiro #include <errno.h> 14771fa900SAdrien Mazarguil #include <net/if.h> 154a984153SXueming Li #include <sys/mman.h> 1626c08b97SAdrien Mazarguil #include <linux/netlink.h> 17ccdcba53SNélio Laranjeiro #include <linux/rtnetlink.h> 18771fa900SAdrien Mazarguil 19771fa900SAdrien Mazarguil /* Verbs header. */ 20771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */ 21771fa900SAdrien Mazarguil #ifdef PEDANTIC 22fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic" 23771fa900SAdrien Mazarguil #endif 24771fa900SAdrien Mazarguil #include <infiniband/verbs.h> 25771fa900SAdrien Mazarguil #ifdef PEDANTIC 26fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic" 27771fa900SAdrien Mazarguil #endif 28771fa900SAdrien Mazarguil 29771fa900SAdrien Mazarguil #include <rte_malloc.h> 30ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 31fdf91e0fSJan Blunck #include <rte_ethdev_pci.h> 32771fa900SAdrien Mazarguil #include <rte_pci.h> 33c752998bSGaetan Rivet #include <rte_bus_pci.h> 34771fa900SAdrien Mazarguil #include <rte_common.h> 3559b91becSAdrien Mazarguil #include <rte_config.h> 364a984153SXueming Li #include <rte_eal_memconfig.h> 37e72dd09bSNélio Laranjeiro #include <rte_kvargs.h> 38e89c15b6SAdrien Mazarguil #include <rte_rwlock.h> 39e89c15b6SAdrien Mazarguil #include <rte_spinlock.h> 40f38c5457SAdrien Mazarguil #include <rte_string_fns.h> 41771fa900SAdrien Mazarguil 42771fa900SAdrien Mazarguil #include "mlx5.h" 43771fa900SAdrien Mazarguil #include "mlx5_utils.h" 442e22920bSAdrien Mazarguil #include "mlx5_rxtx.h" 45771fa900SAdrien Mazarguil #include "mlx5_autoconf.h" 4613d57bd5SAdrien Mazarguil #include "mlx5_defs.h" 470e83b8e5SNelio Laranjeiro #include "mlx5_glue.h" 48974f1e7eSYongseok Koh #include "mlx5_mr.h" 4984c406e7SOri Kam #include "mlx5_flow.h" 50771fa900SAdrien Mazarguil 5199c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */ 5299c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en" 5399c12dccSNélio Laranjeiro 54bc91e8dbSYongseok Koh /* Device parameter to enable RX completion entry padding to 128B. */ 55bc91e8dbSYongseok Koh #define MLX5_RXQ_CQE_PAD_EN "rxq_cqe_pad_en" 56bc91e8dbSYongseok Koh 577d6bf6b8SYongseok Koh /* Device parameter to enable Multi-Packet Rx queue. */ 587d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_EN "mprq_en" 597d6bf6b8SYongseok Koh 607d6bf6b8SYongseok Koh /* Device parameter to configure log 2 of the number of strides for MPRQ. */ 617d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_LOG_STRIDE_NUM "mprq_log_stride_num" 627d6bf6b8SYongseok Koh 637d6bf6b8SYongseok Koh /* Device parameter to limit the size of memcpy'd packet for MPRQ. */ 647d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_MAX_MEMCPY_LEN "mprq_max_memcpy_len" 657d6bf6b8SYongseok Koh 667d6bf6b8SYongseok Koh /* Device parameter to set the minimum number of Rx queues to enable MPRQ. */ 677d6bf6b8SYongseok Koh #define MLX5_RXQS_MIN_MPRQ "rxqs_min_mprq" 687d6bf6b8SYongseok Koh 692a66cf37SYaacov Hazan /* Device parameter to configure inline send. */ 702a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline" 712a66cf37SYaacov Hazan 722a66cf37SYaacov Hazan /* 732a66cf37SYaacov Hazan * Device parameter to configure the number of TX queues threshold for 742a66cf37SYaacov Hazan * enabling inline send. 752a66cf37SYaacov Hazan */ 762a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline" 772a66cf37SYaacov Hazan 7809d8b416SYongseok Koh /* 7909d8b416SYongseok Koh * Device parameter to configure the number of TX queues threshold for 8009d8b416SYongseok Koh * enabling vectorized Tx. 8109d8b416SYongseok Koh */ 8209d8b416SYongseok Koh #define MLX5_TXQS_MAX_VEC "txqs_max_vec" 8309d8b416SYongseok Koh 84230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */ 85230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en" 86230189d9SNélio Laranjeiro 876ce84bd8SYongseok Koh /* Device parameter to include 2 dsegs in the title WQEBB. */ 886ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en" 896ce84bd8SYongseok Koh 906ce84bd8SYongseok Koh /* Device parameter to limit the size of inlining packet. */ 916ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len" 926ce84bd8SYongseok Koh 935644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Tx vector. */ 945644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en" 955644d5b9SNelio Laranjeiro 965644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */ 975644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en" 985644d5b9SNelio Laranjeiro 9978a54648SXueming Li /* Allow L3 VXLAN flow creation. */ 10078a54648SXueming Li #define MLX5_L3_VXLAN_EN "l3_vxlan_en" 10178a54648SXueming Li 10251e72d38SOri Kam /* Activate DV flow steering. */ 10351e72d38SOri Kam #define MLX5_DV_FLOW_EN "dv_flow_en" 10451e72d38SOri Kam 105db209cc3SNélio Laranjeiro /* Activate Netlink support in VF mode. */ 106db209cc3SNélio Laranjeiro #define MLX5_VF_NL_EN "vf_nl_en" 107db209cc3SNélio Laranjeiro 1086de569f5SAdrien Mazarguil /* Select port representors to instantiate. */ 1096de569f5SAdrien Mazarguil #define MLX5_REPRESENTOR "representor" 1106de569f5SAdrien Mazarguil 11143e9d979SShachar Beiser #ifndef HAVE_IBV_MLX5_MOD_MPW 11243e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2) 11343e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3) 11443e9d979SShachar Beiser #endif 11543e9d979SShachar Beiser 116523f5a74SYongseok Koh #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP 117523f5a74SYongseok Koh #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4) 118523f5a74SYongseok Koh #endif 119523f5a74SYongseok Koh 120974f1e7eSYongseok Koh static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data"; 121974f1e7eSYongseok Koh 122974f1e7eSYongseok Koh /* Shared memory between primary and secondary processes. */ 123974f1e7eSYongseok Koh struct mlx5_shared_data *mlx5_shared_data; 124974f1e7eSYongseok Koh 125974f1e7eSYongseok Koh /* Spinlock for mlx5_shared_data allocation. */ 126974f1e7eSYongseok Koh static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER; 127974f1e7eSYongseok Koh 128a170a30dSNélio Laranjeiro /** Driver-specific log messages type. */ 129a170a30dSNélio Laranjeiro int mlx5_logtype; 130a170a30dSNélio Laranjeiro 131771fa900SAdrien Mazarguil /** 132974f1e7eSYongseok Koh * Prepare shared data between primary and secondary process. 133974f1e7eSYongseok Koh */ 134974f1e7eSYongseok Koh static void 135974f1e7eSYongseok Koh mlx5_prepare_shared_data(void) 136974f1e7eSYongseok Koh { 137974f1e7eSYongseok Koh const struct rte_memzone *mz; 138974f1e7eSYongseok Koh 139974f1e7eSYongseok Koh rte_spinlock_lock(&mlx5_shared_data_lock); 140974f1e7eSYongseok Koh if (mlx5_shared_data == NULL) { 141974f1e7eSYongseok Koh if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 142974f1e7eSYongseok Koh /* Allocate shared memory. */ 143974f1e7eSYongseok Koh mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA, 144974f1e7eSYongseok Koh sizeof(*mlx5_shared_data), 145974f1e7eSYongseok Koh SOCKET_ID_ANY, 0); 146974f1e7eSYongseok Koh } else { 147974f1e7eSYongseok Koh /* Lookup allocated shared memory. */ 148974f1e7eSYongseok Koh mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA); 149974f1e7eSYongseok Koh } 150974f1e7eSYongseok Koh if (mz == NULL) 151974f1e7eSYongseok Koh rte_panic("Cannot allocate mlx5 shared data\n"); 152974f1e7eSYongseok Koh mlx5_shared_data = mz->addr; 153974f1e7eSYongseok Koh /* Initialize shared data. */ 154974f1e7eSYongseok Koh if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 155974f1e7eSYongseok Koh LIST_INIT(&mlx5_shared_data->mem_event_cb_list); 156974f1e7eSYongseok Koh rte_rwlock_init(&mlx5_shared_data->mem_event_rwlock); 157974f1e7eSYongseok Koh } 15844b1d513SDavid Marchand rte_mem_event_callback_register("MLX5_MEM_EVENT_CB", 15944b1d513SDavid Marchand mlx5_mr_mem_event_cb, NULL); 160974f1e7eSYongseok Koh } 161974f1e7eSYongseok Koh rte_spinlock_unlock(&mlx5_shared_data_lock); 162974f1e7eSYongseok Koh } 163974f1e7eSYongseok Koh 164974f1e7eSYongseok Koh /** 1654d803a72SOlga Shern * Retrieve integer value from environment variable. 1664d803a72SOlga Shern * 1674d803a72SOlga Shern * @param[in] name 1684d803a72SOlga Shern * Environment variable name. 1694d803a72SOlga Shern * 1704d803a72SOlga Shern * @return 1714d803a72SOlga Shern * Integer value, 0 if the variable is not set. 1724d803a72SOlga Shern */ 1734d803a72SOlga Shern int 1744d803a72SOlga Shern mlx5_getenv_int(const char *name) 1754d803a72SOlga Shern { 1764d803a72SOlga Shern const char *val = getenv(name); 1774d803a72SOlga Shern 1784d803a72SOlga Shern if (val == NULL) 1794d803a72SOlga Shern return 0; 1804d803a72SOlga Shern return atoi(val); 1814d803a72SOlga Shern } 1824d803a72SOlga Shern 1834d803a72SOlga Shern /** 1841e3a39f7SXueming Li * Verbs callback to allocate a memory. This function should allocate the space 1851e3a39f7SXueming Li * according to the size provided residing inside a huge page. 1861e3a39f7SXueming Li * Please note that all allocation must respect the alignment from libmlx5 1871e3a39f7SXueming Li * (i.e. currently sysconf(_SC_PAGESIZE)). 1881e3a39f7SXueming Li * 1891e3a39f7SXueming Li * @param[in] size 1901e3a39f7SXueming Li * The size in bytes of the memory to allocate. 1911e3a39f7SXueming Li * @param[in] data 1921e3a39f7SXueming Li * A pointer to the callback data. 1931e3a39f7SXueming Li * 1941e3a39f7SXueming Li * @return 195a6d83b6aSNélio Laranjeiro * Allocated buffer, NULL otherwise and rte_errno is set. 1961e3a39f7SXueming Li */ 1971e3a39f7SXueming Li static void * 1981e3a39f7SXueming Li mlx5_alloc_verbs_buf(size_t size, void *data) 1991e3a39f7SXueming Li { 2001e3a39f7SXueming Li struct priv *priv = data; 2011e3a39f7SXueming Li void *ret; 2021e3a39f7SXueming Li size_t alignment = sysconf(_SC_PAGESIZE); 203d10b09dbSOlivier Matz unsigned int socket = SOCKET_ID_ANY; 2041e3a39f7SXueming Li 205d10b09dbSOlivier Matz if (priv->verbs_alloc_ctx.type == MLX5_VERBS_ALLOC_TYPE_TX_QUEUE) { 206d10b09dbSOlivier Matz const struct mlx5_txq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 207d10b09dbSOlivier Matz 208d10b09dbSOlivier Matz socket = ctrl->socket; 209d10b09dbSOlivier Matz } else if (priv->verbs_alloc_ctx.type == 210d10b09dbSOlivier Matz MLX5_VERBS_ALLOC_TYPE_RX_QUEUE) { 211d10b09dbSOlivier Matz const struct mlx5_rxq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 212d10b09dbSOlivier Matz 213d10b09dbSOlivier Matz socket = ctrl->socket; 214d10b09dbSOlivier Matz } 2151e3a39f7SXueming Li assert(data != NULL); 216d10b09dbSOlivier Matz ret = rte_malloc_socket(__func__, size, alignment, socket); 217a6d83b6aSNélio Laranjeiro if (!ret && size) 218a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 2191e3a39f7SXueming Li return ret; 2201e3a39f7SXueming Li } 2211e3a39f7SXueming Li 2221e3a39f7SXueming Li /** 2231e3a39f7SXueming Li * Verbs callback to free a memory. 2241e3a39f7SXueming Li * 2251e3a39f7SXueming Li * @param[in] ptr 2261e3a39f7SXueming Li * A pointer to the memory to free. 2271e3a39f7SXueming Li * @param[in] data 2281e3a39f7SXueming Li * A pointer to the callback data. 2291e3a39f7SXueming Li */ 2301e3a39f7SXueming Li static void 2311e3a39f7SXueming Li mlx5_free_verbs_buf(void *ptr, void *data __rte_unused) 2321e3a39f7SXueming Li { 2331e3a39f7SXueming Li assert(data != NULL); 2341e3a39f7SXueming Li rte_free(ptr); 2351e3a39f7SXueming Li } 2361e3a39f7SXueming Li 2371e3a39f7SXueming Li /** 238771fa900SAdrien Mazarguil * DPDK callback to close the device. 239771fa900SAdrien Mazarguil * 240771fa900SAdrien Mazarguil * Destroy all queues and objects, free memory. 241771fa900SAdrien Mazarguil * 242771fa900SAdrien Mazarguil * @param dev 243771fa900SAdrien Mazarguil * Pointer to Ethernet device structure. 244771fa900SAdrien Mazarguil */ 245771fa900SAdrien Mazarguil static void 246771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev) 247771fa900SAdrien Mazarguil { 24801d79216SNélio Laranjeiro struct priv *priv = dev->data->dev_private; 2492e22920bSAdrien Mazarguil unsigned int i; 2506af6b973SNélio Laranjeiro int ret; 251771fa900SAdrien Mazarguil 252a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u closing device \"%s\"", 2530f99970bSNélio Laranjeiro dev->data->port_id, 254771fa900SAdrien Mazarguil ((priv->ctx != NULL) ? priv->ctx->device->name : "")); 255ecc1c29dSAdrien Mazarguil /* In case mlx5_dev_stop() has not been called. */ 256af4f09f2SNélio Laranjeiro mlx5_dev_interrupt_handler_uninstall(dev); 257af4f09f2SNélio Laranjeiro mlx5_traffic_disable(dev); 258af689f1fSNelio Laranjeiro mlx5_flow_flush(dev, NULL); 2592e22920bSAdrien Mazarguil /* Prevent crashes when queues are still in use. */ 2602e22920bSAdrien Mazarguil dev->rx_pkt_burst = removed_rx_burst; 2612e22920bSAdrien Mazarguil dev->tx_pkt_burst = removed_tx_burst; 2622e22920bSAdrien Mazarguil if (priv->rxqs != NULL) { 2632e22920bSAdrien Mazarguil /* XXX race condition if mlx5_rx_burst() is still running. */ 2642e22920bSAdrien Mazarguil usleep(1000); 265a1366b1aSNélio Laranjeiro for (i = 0; (i != priv->rxqs_n); ++i) 266af4f09f2SNélio Laranjeiro mlx5_rxq_release(dev, i); 2672e22920bSAdrien Mazarguil priv->rxqs_n = 0; 2682e22920bSAdrien Mazarguil priv->rxqs = NULL; 2692e22920bSAdrien Mazarguil } 2702e22920bSAdrien Mazarguil if (priv->txqs != NULL) { 2712e22920bSAdrien Mazarguil /* XXX race condition if mlx5_tx_burst() is still running. */ 2722e22920bSAdrien Mazarguil usleep(1000); 2736e78005aSNélio Laranjeiro for (i = 0; (i != priv->txqs_n); ++i) 274af4f09f2SNélio Laranjeiro mlx5_txq_release(dev, i); 2752e22920bSAdrien Mazarguil priv->txqs_n = 0; 2762e22920bSAdrien Mazarguil priv->txqs = NULL; 2772e22920bSAdrien Mazarguil } 2787d6bf6b8SYongseok Koh mlx5_mprq_free_mp(dev); 279974f1e7eSYongseok Koh mlx5_mr_release(dev); 280771fa900SAdrien Mazarguil if (priv->pd != NULL) { 281771fa900SAdrien Mazarguil assert(priv->ctx != NULL); 2820e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->dealloc_pd(priv->pd)); 2830e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->close_device(priv->ctx)); 284771fa900SAdrien Mazarguil } else 285771fa900SAdrien Mazarguil assert(priv->ctx == NULL); 28629c1d8bbSNélio Laranjeiro if (priv->rss_conf.rss_key != NULL) 28729c1d8bbSNélio Laranjeiro rte_free(priv->rss_conf.rss_key); 288634efbc2SNelio Laranjeiro if (priv->reta_idx != NULL) 289634efbc2SNelio Laranjeiro rte_free(priv->reta_idx); 2908c5bca92SXueming Li if (priv->primary_socket) 291af4f09f2SNélio Laranjeiro mlx5_socket_uninit(dev); 292ccdcba53SNélio Laranjeiro if (priv->config.vf) 293ccdcba53SNélio Laranjeiro mlx5_nl_mac_addr_flush(dev); 29426c08b97SAdrien Mazarguil if (priv->nl_socket_route >= 0) 29526c08b97SAdrien Mazarguil close(priv->nl_socket_route); 29626c08b97SAdrien Mazarguil if (priv->nl_socket_rdma >= 0) 29726c08b97SAdrien Mazarguil close(priv->nl_socket_rdma); 298d53180afSMoti Haimovsky if (priv->tcf_context) 299d53180afSMoti Haimovsky mlx5_flow_tcf_context_destroy(priv->tcf_context); 300af4f09f2SNélio Laranjeiro ret = mlx5_hrxq_ibv_verify(dev); 301f5479b68SNélio Laranjeiro if (ret) 302a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some hash Rx queue still remain", 3030f99970bSNélio Laranjeiro dev->data->port_id); 304af4f09f2SNélio Laranjeiro ret = mlx5_ind_table_ibv_verify(dev); 3054c7a0f5fSNélio Laranjeiro if (ret) 306a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some indirection table still remain", 3070f99970bSNélio Laranjeiro dev->data->port_id); 308af4f09f2SNélio Laranjeiro ret = mlx5_rxq_ibv_verify(dev); 30909cb5b58SNélio Laranjeiro if (ret) 310a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Verbs Rx queue still remain", 3110f99970bSNélio Laranjeiro dev->data->port_id); 312af4f09f2SNélio Laranjeiro ret = mlx5_rxq_verify(dev); 313a1366b1aSNélio Laranjeiro if (ret) 314a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Rx queues still remain", 3150f99970bSNélio Laranjeiro dev->data->port_id); 316af4f09f2SNélio Laranjeiro ret = mlx5_txq_ibv_verify(dev); 317faf2667fSNélio Laranjeiro if (ret) 318a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain", 3190f99970bSNélio Laranjeiro dev->data->port_id); 320af4f09f2SNélio Laranjeiro ret = mlx5_txq_verify(dev); 3216e78005aSNélio Laranjeiro if (ret) 322a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Tx queues still remain", 3230f99970bSNélio Laranjeiro dev->data->port_id); 324af4f09f2SNélio Laranjeiro ret = mlx5_flow_verify(dev); 3256af6b973SNélio Laranjeiro if (ret) 326a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some flows still remain", 327a170a30dSNélio Laranjeiro dev->data->port_id); 3282b730263SAdrien Mazarguil if (priv->domain_id != RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) { 3292b730263SAdrien Mazarguil unsigned int c = 0; 3302b730263SAdrien Mazarguil unsigned int i = mlx5_dev_to_port_id(dev->device, NULL, 0); 3312b730263SAdrien Mazarguil uint16_t port_id[i]; 3322b730263SAdrien Mazarguil 3332b730263SAdrien Mazarguil i = RTE_MIN(mlx5_dev_to_port_id(dev->device, port_id, i), i); 3342b730263SAdrien Mazarguil while (i--) { 3352b730263SAdrien Mazarguil struct priv *opriv = 3362b730263SAdrien Mazarguil rte_eth_devices[port_id[i]].data->dev_private; 3372b730263SAdrien Mazarguil 3382b730263SAdrien Mazarguil if (!opriv || 3392b730263SAdrien Mazarguil opriv->domain_id != priv->domain_id || 3402b730263SAdrien Mazarguil &rte_eth_devices[port_id[i]] == dev) 3412b730263SAdrien Mazarguil continue; 3422b730263SAdrien Mazarguil ++c; 3432b730263SAdrien Mazarguil } 3442b730263SAdrien Mazarguil if (!c) 3452b730263SAdrien Mazarguil claim_zero(rte_eth_switch_domain_free(priv->domain_id)); 3462b730263SAdrien Mazarguil } 347771fa900SAdrien Mazarguil memset(priv, 0, sizeof(*priv)); 3482b730263SAdrien Mazarguil priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID; 34942603bbdSOphir Munk /* 35042603bbdSOphir Munk * Reset mac_addrs to NULL such that it is not freed as part of 35142603bbdSOphir Munk * rte_eth_dev_release_port(). mac_addrs is part of dev_private so 35242603bbdSOphir Munk * it is freed when dev_private is freed. 35342603bbdSOphir Munk */ 35442603bbdSOphir Munk dev->data->mac_addrs = NULL; 355771fa900SAdrien Mazarguil } 356771fa900SAdrien Mazarguil 3570887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops = { 358e60fbd5bSAdrien Mazarguil .dev_configure = mlx5_dev_configure, 359e60fbd5bSAdrien Mazarguil .dev_start = mlx5_dev_start, 360e60fbd5bSAdrien Mazarguil .dev_stop = mlx5_dev_stop, 36162072098SOr Ami .dev_set_link_down = mlx5_set_link_down, 36262072098SOr Ami .dev_set_link_up = mlx5_set_link_up, 363771fa900SAdrien Mazarguil .dev_close = mlx5_dev_close, 3641bdbe1afSAdrien Mazarguil .promiscuous_enable = mlx5_promiscuous_enable, 3651bdbe1afSAdrien Mazarguil .promiscuous_disable = mlx5_promiscuous_disable, 3661bdbe1afSAdrien Mazarguil .allmulticast_enable = mlx5_allmulticast_enable, 3671bdbe1afSAdrien Mazarguil .allmulticast_disable = mlx5_allmulticast_disable, 368cb8faed7SAdrien Mazarguil .link_update = mlx5_link_update, 36987011737SAdrien Mazarguil .stats_get = mlx5_stats_get, 37087011737SAdrien Mazarguil .stats_reset = mlx5_stats_reset, 371a4193ae3SShahaf Shuler .xstats_get = mlx5_xstats_get, 372a4193ae3SShahaf Shuler .xstats_reset = mlx5_xstats_reset, 373a4193ae3SShahaf Shuler .xstats_get_names = mlx5_xstats_get_names, 374e60fbd5bSAdrien Mazarguil .dev_infos_get = mlx5_dev_infos_get, 37578a38edfSJianfeng Tan .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 376e9086978SAdrien Mazarguil .vlan_filter_set = mlx5_vlan_filter_set, 3772e22920bSAdrien Mazarguil .rx_queue_setup = mlx5_rx_queue_setup, 3782e22920bSAdrien Mazarguil .tx_queue_setup = mlx5_tx_queue_setup, 3792e22920bSAdrien Mazarguil .rx_queue_release = mlx5_rx_queue_release, 3802e22920bSAdrien Mazarguil .tx_queue_release = mlx5_tx_queue_release, 38102d75430SAdrien Mazarguil .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 38202d75430SAdrien Mazarguil .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 3833318aef7SAdrien Mazarguil .mac_addr_remove = mlx5_mac_addr_remove, 3843318aef7SAdrien Mazarguil .mac_addr_add = mlx5_mac_addr_add, 38586977fccSDavid Marchand .mac_addr_set = mlx5_mac_addr_set, 386e0586a8dSNélio Laranjeiro .set_mc_addr_list = mlx5_set_mc_addr_list, 387cf37ca95SAdrien Mazarguil .mtu_set = mlx5_dev_set_mtu, 388f3db9489SYaacov Hazan .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 389f3db9489SYaacov Hazan .vlan_offload_set = mlx5_vlan_offload_set, 390634efbc2SNelio Laranjeiro .reta_update = mlx5_dev_rss_reta_update, 391634efbc2SNelio Laranjeiro .reta_query = mlx5_dev_rss_reta_query, 3922f97422eSNelio Laranjeiro .rss_hash_update = mlx5_rss_hash_update, 3932f97422eSNelio Laranjeiro .rss_hash_conf_get = mlx5_rss_hash_conf_get, 39476f5c99eSYaacov Hazan .filter_ctrl = mlx5_dev_filter_ctrl, 3958788fec1SOlivier Matz .rx_descriptor_status = mlx5_rx_descriptor_status, 3968788fec1SOlivier Matz .tx_descriptor_status = mlx5_tx_descriptor_status, 39726f04883STom Barbette .rx_queue_count = mlx5_rx_queue_count, 3983c7d44afSShahaf Shuler .rx_queue_intr_enable = mlx5_rx_intr_enable, 3993c7d44afSShahaf Shuler .rx_queue_intr_disable = mlx5_rx_intr_disable, 400d3e0f392SMatan Azrad .is_removed = mlx5_is_removed, 401771fa900SAdrien Mazarguil }; 402771fa900SAdrien Mazarguil 40387ec44ceSXueming Li static const struct eth_dev_ops mlx5_dev_sec_ops = { 40487ec44ceSXueming Li .stats_get = mlx5_stats_get, 40587ec44ceSXueming Li .stats_reset = mlx5_stats_reset, 40687ec44ceSXueming Li .xstats_get = mlx5_xstats_get, 40787ec44ceSXueming Li .xstats_reset = mlx5_xstats_reset, 40887ec44ceSXueming Li .xstats_get_names = mlx5_xstats_get_names, 40987ec44ceSXueming Li .dev_infos_get = mlx5_dev_infos_get, 41087ec44ceSXueming Li .rx_descriptor_status = mlx5_rx_descriptor_status, 41187ec44ceSXueming Li .tx_descriptor_status = mlx5_tx_descriptor_status, 41287ec44ceSXueming Li }; 41387ec44ceSXueming Li 4140887aa7fSNélio Laranjeiro /* Available operators in flow isolated mode. */ 4150887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops_isolate = { 4160887aa7fSNélio Laranjeiro .dev_configure = mlx5_dev_configure, 4170887aa7fSNélio Laranjeiro .dev_start = mlx5_dev_start, 4180887aa7fSNélio Laranjeiro .dev_stop = mlx5_dev_stop, 4190887aa7fSNélio Laranjeiro .dev_set_link_down = mlx5_set_link_down, 4200887aa7fSNélio Laranjeiro .dev_set_link_up = mlx5_set_link_up, 4210887aa7fSNélio Laranjeiro .dev_close = mlx5_dev_close, 42224b068adSYongseok Koh .promiscuous_enable = mlx5_promiscuous_enable, 42324b068adSYongseok Koh .promiscuous_disable = mlx5_promiscuous_disable, 4242547ee74SYongseok Koh .allmulticast_enable = mlx5_allmulticast_enable, 4252547ee74SYongseok Koh .allmulticast_disable = mlx5_allmulticast_disable, 4260887aa7fSNélio Laranjeiro .link_update = mlx5_link_update, 4270887aa7fSNélio Laranjeiro .stats_get = mlx5_stats_get, 4280887aa7fSNélio Laranjeiro .stats_reset = mlx5_stats_reset, 4290887aa7fSNélio Laranjeiro .xstats_get = mlx5_xstats_get, 4300887aa7fSNélio Laranjeiro .xstats_reset = mlx5_xstats_reset, 4310887aa7fSNélio Laranjeiro .xstats_get_names = mlx5_xstats_get_names, 4320887aa7fSNélio Laranjeiro .dev_infos_get = mlx5_dev_infos_get, 4330887aa7fSNélio Laranjeiro .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 4340887aa7fSNélio Laranjeiro .vlan_filter_set = mlx5_vlan_filter_set, 4350887aa7fSNélio Laranjeiro .rx_queue_setup = mlx5_rx_queue_setup, 4360887aa7fSNélio Laranjeiro .tx_queue_setup = mlx5_tx_queue_setup, 4370887aa7fSNélio Laranjeiro .rx_queue_release = mlx5_rx_queue_release, 4380887aa7fSNélio Laranjeiro .tx_queue_release = mlx5_tx_queue_release, 4390887aa7fSNélio Laranjeiro .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 4400887aa7fSNélio Laranjeiro .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 4410887aa7fSNélio Laranjeiro .mac_addr_remove = mlx5_mac_addr_remove, 4420887aa7fSNélio Laranjeiro .mac_addr_add = mlx5_mac_addr_add, 4430887aa7fSNélio Laranjeiro .mac_addr_set = mlx5_mac_addr_set, 444e0586a8dSNélio Laranjeiro .set_mc_addr_list = mlx5_set_mc_addr_list, 4450887aa7fSNélio Laranjeiro .mtu_set = mlx5_dev_set_mtu, 4460887aa7fSNélio Laranjeiro .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 4470887aa7fSNélio Laranjeiro .vlan_offload_set = mlx5_vlan_offload_set, 4480887aa7fSNélio Laranjeiro .filter_ctrl = mlx5_dev_filter_ctrl, 4490887aa7fSNélio Laranjeiro .rx_descriptor_status = mlx5_rx_descriptor_status, 4500887aa7fSNélio Laranjeiro .tx_descriptor_status = mlx5_tx_descriptor_status, 4510887aa7fSNélio Laranjeiro .rx_queue_intr_enable = mlx5_rx_intr_enable, 4520887aa7fSNélio Laranjeiro .rx_queue_intr_disable = mlx5_rx_intr_disable, 453d3e0f392SMatan Azrad .is_removed = mlx5_is_removed, 4540887aa7fSNélio Laranjeiro }; 4550887aa7fSNélio Laranjeiro 456e72dd09bSNélio Laranjeiro /** 457e72dd09bSNélio Laranjeiro * Verify and store value for device argument. 458e72dd09bSNélio Laranjeiro * 459e72dd09bSNélio Laranjeiro * @param[in] key 460e72dd09bSNélio Laranjeiro * Key argument to verify. 461e72dd09bSNélio Laranjeiro * @param[in] val 462e72dd09bSNélio Laranjeiro * Value associated with key. 463e72dd09bSNélio Laranjeiro * @param opaque 464e72dd09bSNélio Laranjeiro * User data. 465e72dd09bSNélio Laranjeiro * 466e72dd09bSNélio Laranjeiro * @return 467a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 468e72dd09bSNélio Laranjeiro */ 469e72dd09bSNélio Laranjeiro static int 470e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque) 471e72dd09bSNélio Laranjeiro { 4727fe24446SShahaf Shuler struct mlx5_dev_config *config = opaque; 47399c12dccSNélio Laranjeiro unsigned long tmp; 474e72dd09bSNélio Laranjeiro 4756de569f5SAdrien Mazarguil /* No-op, port representors are processed in mlx5_dev_spawn(). */ 4766de569f5SAdrien Mazarguil if (!strcmp(MLX5_REPRESENTOR, key)) 4776de569f5SAdrien Mazarguil return 0; 47899c12dccSNélio Laranjeiro errno = 0; 47999c12dccSNélio Laranjeiro tmp = strtoul(val, NULL, 0); 48099c12dccSNélio Laranjeiro if (errno) { 481a6d83b6aSNélio Laranjeiro rte_errno = errno; 482a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val); 483a6d83b6aSNélio Laranjeiro return -rte_errno; 48499c12dccSNélio Laranjeiro } 48599c12dccSNélio Laranjeiro if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) { 4867fe24446SShahaf Shuler config->cqe_comp = !!tmp; 487bc91e8dbSYongseok Koh } else if (strcmp(MLX5_RXQ_CQE_PAD_EN, key) == 0) { 488bc91e8dbSYongseok Koh config->cqe_pad = !!tmp; 4897d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_EN, key) == 0) { 4907d6bf6b8SYongseok Koh config->mprq.enabled = !!tmp; 4917d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_NUM, key) == 0) { 4927d6bf6b8SYongseok Koh config->mprq.stride_num_n = tmp; 4937d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_MAX_MEMCPY_LEN, key) == 0) { 4947d6bf6b8SYongseok Koh config->mprq.max_memcpy_len = tmp; 4957d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RXQS_MIN_MPRQ, key) == 0) { 4967d6bf6b8SYongseok Koh config->mprq.min_rxqs_num = tmp; 4972a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQ_INLINE, key) == 0) { 4987fe24446SShahaf Shuler config->txq_inline = tmp; 4992a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) { 5007fe24446SShahaf Shuler config->txqs_inline = tmp; 50109d8b416SYongseok Koh } else if (strcmp(MLX5_TXQS_MAX_VEC, key) == 0) { 50209d8b416SYongseok Koh config->txqs_vec = tmp; 503230189d9SNélio Laranjeiro } else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) { 504f9de8718SShahaf Shuler config->mps = !!tmp; 5056ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) { 5067fe24446SShahaf Shuler config->mpw_hdr_dseg = !!tmp; 5076ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) { 5087fe24446SShahaf Shuler config->inline_max_packet_sz = tmp; 5095644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_TX_VEC_EN, key) == 0) { 5107fe24446SShahaf Shuler config->tx_vec_en = !!tmp; 5115644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_RX_VEC_EN, key) == 0) { 5127fe24446SShahaf Shuler config->rx_vec_en = !!tmp; 51378a54648SXueming Li } else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) { 51478a54648SXueming Li config->l3_vxlan_en = !!tmp; 515db209cc3SNélio Laranjeiro } else if (strcmp(MLX5_VF_NL_EN, key) == 0) { 516db209cc3SNélio Laranjeiro config->vf_nl_en = !!tmp; 51751e72d38SOri Kam } else if (strcmp(MLX5_DV_FLOW_EN, key) == 0) { 51851e72d38SOri Kam config->dv_flow_en = !!tmp; 51999c12dccSNélio Laranjeiro } else { 520a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: unknown parameter", key); 521a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 522a6d83b6aSNélio Laranjeiro return -rte_errno; 523e72dd09bSNélio Laranjeiro } 52499c12dccSNélio Laranjeiro return 0; 52599c12dccSNélio Laranjeiro } 526e72dd09bSNélio Laranjeiro 527e72dd09bSNélio Laranjeiro /** 528e72dd09bSNélio Laranjeiro * Parse device parameters. 529e72dd09bSNélio Laranjeiro * 5307fe24446SShahaf Shuler * @param config 5317fe24446SShahaf Shuler * Pointer to device configuration structure. 532e72dd09bSNélio Laranjeiro * @param devargs 533e72dd09bSNélio Laranjeiro * Device arguments structure. 534e72dd09bSNélio Laranjeiro * 535e72dd09bSNélio Laranjeiro * @return 536a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 537e72dd09bSNélio Laranjeiro */ 538e72dd09bSNélio Laranjeiro static int 5397fe24446SShahaf Shuler mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs) 540e72dd09bSNélio Laranjeiro { 541e72dd09bSNélio Laranjeiro const char **params = (const char *[]){ 54299c12dccSNélio Laranjeiro MLX5_RXQ_CQE_COMP_EN, 543bc91e8dbSYongseok Koh MLX5_RXQ_CQE_PAD_EN, 5447d6bf6b8SYongseok Koh MLX5_RX_MPRQ_EN, 5457d6bf6b8SYongseok Koh MLX5_RX_MPRQ_LOG_STRIDE_NUM, 5467d6bf6b8SYongseok Koh MLX5_RX_MPRQ_MAX_MEMCPY_LEN, 5477d6bf6b8SYongseok Koh MLX5_RXQS_MIN_MPRQ, 5482a66cf37SYaacov Hazan MLX5_TXQ_INLINE, 5492a66cf37SYaacov Hazan MLX5_TXQS_MIN_INLINE, 55009d8b416SYongseok Koh MLX5_TXQS_MAX_VEC, 551230189d9SNélio Laranjeiro MLX5_TXQ_MPW_EN, 5526ce84bd8SYongseok Koh MLX5_TXQ_MPW_HDR_DSEG_EN, 5536ce84bd8SYongseok Koh MLX5_TXQ_MAX_INLINE_LEN, 5545644d5b9SNelio Laranjeiro MLX5_TX_VEC_EN, 5555644d5b9SNelio Laranjeiro MLX5_RX_VEC_EN, 55678a54648SXueming Li MLX5_L3_VXLAN_EN, 557db209cc3SNélio Laranjeiro MLX5_VF_NL_EN, 55851e72d38SOri Kam MLX5_DV_FLOW_EN, 5596de569f5SAdrien Mazarguil MLX5_REPRESENTOR, 560e72dd09bSNélio Laranjeiro NULL, 561e72dd09bSNélio Laranjeiro }; 562e72dd09bSNélio Laranjeiro struct rte_kvargs *kvlist; 563e72dd09bSNélio Laranjeiro int ret = 0; 564e72dd09bSNélio Laranjeiro int i; 565e72dd09bSNélio Laranjeiro 566e72dd09bSNélio Laranjeiro if (devargs == NULL) 567e72dd09bSNélio Laranjeiro return 0; 568e72dd09bSNélio Laranjeiro /* Following UGLY cast is done to pass checkpatch. */ 569e72dd09bSNélio Laranjeiro kvlist = rte_kvargs_parse(devargs->args, params); 570e72dd09bSNélio Laranjeiro if (kvlist == NULL) 571e72dd09bSNélio Laranjeiro return 0; 572e72dd09bSNélio Laranjeiro /* Process parameters. */ 573e72dd09bSNélio Laranjeiro for (i = 0; (params[i] != NULL); ++i) { 574e72dd09bSNélio Laranjeiro if (rte_kvargs_count(kvlist, params[i])) { 575e72dd09bSNélio Laranjeiro ret = rte_kvargs_process(kvlist, params[i], 5767fe24446SShahaf Shuler mlx5_args_check, config); 577a6d83b6aSNélio Laranjeiro if (ret) { 578a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 579a67323e4SShahaf Shuler rte_kvargs_free(kvlist); 580a6d83b6aSNélio Laranjeiro return -rte_errno; 581e72dd09bSNélio Laranjeiro } 582e72dd09bSNélio Laranjeiro } 583a67323e4SShahaf Shuler } 584e72dd09bSNélio Laranjeiro rte_kvargs_free(kvlist); 585e72dd09bSNélio Laranjeiro return 0; 586e72dd09bSNélio Laranjeiro } 587e72dd09bSNélio Laranjeiro 588fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver; 589771fa900SAdrien Mazarguil 5904a984153SXueming Li /* 5914a984153SXueming Li * Reserved UAR address space for TXQ UAR(hw doorbell) mapping, process 5924a984153SXueming Li * local resource used by both primary and secondary to avoid duplicate 5934a984153SXueming Li * reservation. 5944a984153SXueming Li * The space has to be available on both primary and secondary process, 5954a984153SXueming Li * TXQ UAR maps to this area using fixed mmap w/o double check. 5964a984153SXueming Li */ 5974a984153SXueming Li static void *uar_base; 5984a984153SXueming Li 5998594a202SAnatoly Burakov static int 6005282bb1cSAnatoly Burakov find_lower_va_bound(const struct rte_memseg_list *msl, 60166cc45e2SAnatoly Burakov const struct rte_memseg *ms, void *arg) 6028594a202SAnatoly Burakov { 6038594a202SAnatoly Burakov void **addr = arg; 6048594a202SAnatoly Burakov 6055282bb1cSAnatoly Burakov if (msl->external) 6065282bb1cSAnatoly Burakov return 0; 6078594a202SAnatoly Burakov if (*addr == NULL) 6088594a202SAnatoly Burakov *addr = ms->addr; 6098594a202SAnatoly Burakov else 6108594a202SAnatoly Burakov *addr = RTE_MIN(*addr, ms->addr); 6118594a202SAnatoly Burakov 6128594a202SAnatoly Burakov return 0; 6138594a202SAnatoly Burakov } 6148594a202SAnatoly Burakov 6154a984153SXueming Li /** 6164a984153SXueming Li * Reserve UAR address space for primary process. 6174a984153SXueming Li * 618af4f09f2SNélio Laranjeiro * @param[in] dev 619af4f09f2SNélio Laranjeiro * Pointer to Ethernet device. 6204a984153SXueming Li * 6214a984153SXueming Li * @return 622a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 6234a984153SXueming Li */ 6244a984153SXueming Li static int 625af4f09f2SNélio Laranjeiro mlx5_uar_init_primary(struct rte_eth_dev *dev) 6264a984153SXueming Li { 627af4f09f2SNélio Laranjeiro struct priv *priv = dev->data->dev_private; 6284a984153SXueming Li void *addr = (void *)0; 6294a984153SXueming Li 6304a984153SXueming Li if (uar_base) { /* UAR address space mapped. */ 6314a984153SXueming Li priv->uar_base = uar_base; 6324a984153SXueming Li return 0; 6334a984153SXueming Li } 6344a984153SXueming Li /* find out lower bound of hugepage segments */ 6358594a202SAnatoly Burakov rte_memseg_walk(find_lower_va_bound, &addr); 6368594a202SAnatoly Burakov 6374a984153SXueming Li /* keep distance to hugepages to minimize potential conflicts. */ 6386bf10ab6SMoti Haimovsky addr = RTE_PTR_SUB(addr, (uintptr_t)(MLX5_UAR_OFFSET + MLX5_UAR_SIZE)); 6394a984153SXueming Li /* anonymous mmap, no real memory consumption. */ 6404a984153SXueming Li addr = mmap(addr, MLX5_UAR_SIZE, 6414a984153SXueming Li PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); 6424a984153SXueming Li if (addr == MAP_FAILED) { 643a170a30dSNélio Laranjeiro DRV_LOG(ERR, 644a170a30dSNélio Laranjeiro "port %u failed to reserve UAR address space, please" 6450f99970bSNélio Laranjeiro " adjust MLX5_UAR_SIZE or try --base-virtaddr", 6460f99970bSNélio Laranjeiro dev->data->port_id); 647a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 648a6d83b6aSNélio Laranjeiro return -rte_errno; 6494a984153SXueming Li } 6504a984153SXueming Li /* Accept either same addr or a new addr returned from mmap if target 6514a984153SXueming Li * range occupied. 6524a984153SXueming Li */ 653a170a30dSNélio Laranjeiro DRV_LOG(INFO, "port %u reserved UAR address space: %p", 654a170a30dSNélio Laranjeiro dev->data->port_id, addr); 6554a984153SXueming Li priv->uar_base = addr; /* for primary and secondary UAR re-mmap. */ 6564a984153SXueming Li uar_base = addr; /* process local, don't reserve again. */ 6574a984153SXueming Li return 0; 6584a984153SXueming Li } 6594a984153SXueming Li 6604a984153SXueming Li /** 6614a984153SXueming Li * Reserve UAR address space for secondary process, align with 6624a984153SXueming Li * primary process. 6634a984153SXueming Li * 664af4f09f2SNélio Laranjeiro * @param[in] dev 665af4f09f2SNélio Laranjeiro * Pointer to Ethernet device. 6664a984153SXueming Li * 6674a984153SXueming Li * @return 668a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 6694a984153SXueming Li */ 6704a984153SXueming Li static int 671af4f09f2SNélio Laranjeiro mlx5_uar_init_secondary(struct rte_eth_dev *dev) 6724a984153SXueming Li { 673af4f09f2SNélio Laranjeiro struct priv *priv = dev->data->dev_private; 6744a984153SXueming Li void *addr; 6754a984153SXueming Li 6764a984153SXueming Li assert(priv->uar_base); 6774a984153SXueming Li if (uar_base) { /* already reserved. */ 6784a984153SXueming Li assert(uar_base == priv->uar_base); 6794a984153SXueming Li return 0; 6804a984153SXueming Li } 6814a984153SXueming Li /* anonymous mmap, no real memory consumption. */ 6824a984153SXueming Li addr = mmap(priv->uar_base, MLX5_UAR_SIZE, 6834a984153SXueming Li PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); 6844a984153SXueming Li if (addr == MAP_FAILED) { 685a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port %u UAR mmap failed: %p size: %llu", 6860f99970bSNélio Laranjeiro dev->data->port_id, priv->uar_base, MLX5_UAR_SIZE); 687a6d83b6aSNélio Laranjeiro rte_errno = ENXIO; 688a6d83b6aSNélio Laranjeiro return -rte_errno; 6894a984153SXueming Li } 6904a984153SXueming Li if (priv->uar_base != addr) { 691a170a30dSNélio Laranjeiro DRV_LOG(ERR, 692a170a30dSNélio Laranjeiro "port %u UAR address %p size %llu occupied, please" 693a170a30dSNélio Laranjeiro " adjust MLX5_UAR_OFFSET or try EAL parameter" 694a170a30dSNélio Laranjeiro " --base-virtaddr", 6950f99970bSNélio Laranjeiro dev->data->port_id, priv->uar_base, MLX5_UAR_SIZE); 696a6d83b6aSNélio Laranjeiro rte_errno = ENXIO; 697a6d83b6aSNélio Laranjeiro return -rte_errno; 6984a984153SXueming Li } 6994a984153SXueming Li uar_base = addr; /* process local, don't reserve again */ 700a170a30dSNélio Laranjeiro DRV_LOG(INFO, "port %u reserved UAR address space: %p", 701a170a30dSNélio Laranjeiro dev->data->port_id, addr); 7024a984153SXueming Li return 0; 7034a984153SXueming Li } 7044a984153SXueming Li 705771fa900SAdrien Mazarguil /** 706f38c5457SAdrien Mazarguil * Spawn an Ethernet device from Verbs information. 707771fa900SAdrien Mazarguil * 708f38c5457SAdrien Mazarguil * @param dpdk_dev 709f38c5457SAdrien Mazarguil * Backing DPDK device. 710f38c5457SAdrien Mazarguil * @param ibv_dev 711f38c5457SAdrien Mazarguil * Verbs device. 712f87bfa8eSYongseok Koh * @param config 713f87bfa8eSYongseok Koh * Device configuration parameters. 7142b730263SAdrien Mazarguil * @param[in] switch_info 7152b730263SAdrien Mazarguil * Switch properties of Ethernet device. 716771fa900SAdrien Mazarguil * 717771fa900SAdrien Mazarguil * @return 718f38c5457SAdrien Mazarguil * A valid Ethernet device object on success, NULL otherwise and rte_errno 719206254b7SOphir Munk * is set. The following errors are defined: 7206de569f5SAdrien Mazarguil * 7216de569f5SAdrien Mazarguil * EBUSY: device is not supposed to be spawned. 722206254b7SOphir Munk * EEXIST: device is already spawned 723771fa900SAdrien Mazarguil */ 724f38c5457SAdrien Mazarguil static struct rte_eth_dev * 725f38c5457SAdrien Mazarguil mlx5_dev_spawn(struct rte_device *dpdk_dev, 726f38c5457SAdrien Mazarguil struct ibv_device *ibv_dev, 727f87bfa8eSYongseok Koh struct mlx5_dev_config config, 7282b730263SAdrien Mazarguil const struct mlx5_switch_info *switch_info) 729771fa900SAdrien Mazarguil { 730*f5bf91deSMoti Haimovsky struct ibv_context *ctx = NULL; 7313ff4b086SAdrien Mazarguil struct ibv_device_attr_ex attr; 73268128934SAdrien Mazarguil struct ibv_port_attr port_attr; 7339083982cSAdrien Mazarguil struct ibv_pd *pd = NULL; 7346057a10bSAdrien Mazarguil struct mlx5dv_context dv_attr = { .comp_mask = 0 }; 7359083982cSAdrien Mazarguil struct rte_eth_dev *eth_dev = NULL; 7369083982cSAdrien Mazarguil struct priv *priv = NULL; 737771fa900SAdrien Mazarguil int err = 0; 738e192ef80SYaacov Hazan unsigned int mps; 739523f5a74SYongseok Koh unsigned int cqe_comp; 740bc91e8dbSYongseok Koh unsigned int cqe_pad = 0; 741772d3435SXueming Li unsigned int tunnel_en = 0; 7421f106da2SMatan Azrad unsigned int mpls_en = 0; 7435f8ba81cSXueming Li unsigned int swp = 0; 7447d6bf6b8SYongseok Koh unsigned int mprq = 0; 7457d6bf6b8SYongseok Koh unsigned int mprq_min_stride_size_n = 0; 7467d6bf6b8SYongseok Koh unsigned int mprq_max_stride_size_n = 0; 7477d6bf6b8SYongseok Koh unsigned int mprq_min_stride_num_n = 0; 7487d6bf6b8SYongseok Koh unsigned int mprq_max_stride_num_n = 0; 74968128934SAdrien Mazarguil struct ether_addr mac; 75068128934SAdrien Mazarguil char name[RTE_ETH_NAME_MAX_LEN]; 7512b730263SAdrien Mazarguil int own_domain_id = 0; 752206254b7SOphir Munk uint16_t port_id; 7532b730263SAdrien Mazarguil unsigned int i; 754771fa900SAdrien Mazarguil 7556de569f5SAdrien Mazarguil /* Determine if this port representor is supposed to be spawned. */ 7566de569f5SAdrien Mazarguil if (switch_info->representor && dpdk_dev->devargs) { 7576de569f5SAdrien Mazarguil struct rte_eth_devargs eth_da; 7586de569f5SAdrien Mazarguil 7596de569f5SAdrien Mazarguil err = rte_eth_devargs_parse(dpdk_dev->devargs->args, ð_da); 7606de569f5SAdrien Mazarguil if (err) { 7616de569f5SAdrien Mazarguil rte_errno = -err; 7626de569f5SAdrien Mazarguil DRV_LOG(ERR, "failed to process device arguments: %s", 7636de569f5SAdrien Mazarguil strerror(rte_errno)); 7646de569f5SAdrien Mazarguil return NULL; 7656de569f5SAdrien Mazarguil } 7666de569f5SAdrien Mazarguil for (i = 0; i < eth_da.nb_representor_ports; ++i) 7676de569f5SAdrien Mazarguil if (eth_da.representor_ports[i] == 7686de569f5SAdrien Mazarguil (uint16_t)switch_info->port_name) 7696de569f5SAdrien Mazarguil break; 7706de569f5SAdrien Mazarguil if (i == eth_da.nb_representor_ports) { 7716de569f5SAdrien Mazarguil rte_errno = EBUSY; 7726de569f5SAdrien Mazarguil return NULL; 7736de569f5SAdrien Mazarguil } 7746de569f5SAdrien Mazarguil } 775206254b7SOphir Munk /* Build device name. */ 776206254b7SOphir Munk if (!switch_info->representor) 777206254b7SOphir Munk rte_strlcpy(name, dpdk_dev->name, sizeof(name)); 778206254b7SOphir Munk else 779206254b7SOphir Munk snprintf(name, sizeof(name), "%s_representor_%u", 780206254b7SOphir Munk dpdk_dev->name, switch_info->port_name); 781206254b7SOphir Munk /* check if the device is already spawned */ 782206254b7SOphir Munk if (rte_eth_dev_get_port_by_name(name, &port_id) == 0) { 783206254b7SOphir Munk rte_errno = EEXIST; 784206254b7SOphir Munk return NULL; 785206254b7SOphir Munk } 786974f1e7eSYongseok Koh /* Prepare shared data between primary and secondary process. */ 787974f1e7eSYongseok Koh mlx5_prepare_shared_data(); 788f38c5457SAdrien Mazarguil errno = 0; 789*f5bf91deSMoti Haimovsky ctx = mlx5_glue->dv_open_device(ibv_dev); 790*f5bf91deSMoti Haimovsky if (ctx) { 791*f5bf91deSMoti Haimovsky config.devx = 1; 792*f5bf91deSMoti Haimovsky DRV_LOG(DEBUG, "DEVX is supported"); 793*f5bf91deSMoti Haimovsky } else { 794f38c5457SAdrien Mazarguil ctx = mlx5_glue->open_device(ibv_dev); 795f38c5457SAdrien Mazarguil if (!ctx) { 796f38c5457SAdrien Mazarguil rte_errno = errno ? errno : ENODEV; 797f38c5457SAdrien Mazarguil return NULL; 798771fa900SAdrien Mazarguil } 799*f5bf91deSMoti Haimovsky } 8005f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP 8016057a10bSAdrien Mazarguil dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_SWP; 8025f8ba81cSXueming Li #endif 80343e9d979SShachar Beiser /* 80443e9d979SShachar Beiser * Multi-packet send is supported by ConnectX-4 Lx PF as well 80543e9d979SShachar Beiser * as all ConnectX-5 devices. 80643e9d979SShachar Beiser */ 807038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 8086057a10bSAdrien Mazarguil dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS; 809038e7251SShahaf Shuler #endif 8107d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 8116057a10bSAdrien Mazarguil dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ; 8127d6bf6b8SYongseok Koh #endif 8133ff4b086SAdrien Mazarguil mlx5_glue->dv_query_device(ctx, &dv_attr); 8146057a10bSAdrien Mazarguil if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) { 8156057a10bSAdrien Mazarguil if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) { 816a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "enhanced MPW is supported"); 81743e9d979SShachar Beiser mps = MLX5_MPW_ENHANCED; 81843e9d979SShachar Beiser } else { 819a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "MPW is supported"); 820e589960cSYongseok Koh mps = MLX5_MPW; 821e589960cSYongseok Koh } 822e589960cSYongseok Koh } else { 823a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "MPW isn't supported"); 82443e9d979SShachar Beiser mps = MLX5_MPW_DISABLED; 82543e9d979SShachar Beiser } 8265f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP 8276057a10bSAdrien Mazarguil if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_SWP) 8286057a10bSAdrien Mazarguil swp = dv_attr.sw_parsing_caps.sw_parsing_offloads; 8295f8ba81cSXueming Li DRV_LOG(DEBUG, "SWP support: %u", swp); 8305f8ba81cSXueming Li #endif 83168128934SAdrien Mazarguil config.swp = !!swp; 8327d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 8336057a10bSAdrien Mazarguil if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) { 8347d6bf6b8SYongseok Koh struct mlx5dv_striding_rq_caps mprq_caps = 8356057a10bSAdrien Mazarguil dv_attr.striding_rq_caps; 8367d6bf6b8SYongseok Koh 8377d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %d", 8387d6bf6b8SYongseok Koh mprq_caps.min_single_stride_log_num_of_bytes); 8397d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %d", 8407d6bf6b8SYongseok Koh mprq_caps.max_single_stride_log_num_of_bytes); 8417d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %d", 8427d6bf6b8SYongseok Koh mprq_caps.min_single_wqe_log_num_of_strides); 8437d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %d", 8447d6bf6b8SYongseok Koh mprq_caps.max_single_wqe_log_num_of_strides); 8457d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tsupported_qpts: %d", 8467d6bf6b8SYongseok Koh mprq_caps.supported_qpts); 8477d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "device supports Multi-Packet RQ"); 8487d6bf6b8SYongseok Koh mprq = 1; 8497d6bf6b8SYongseok Koh mprq_min_stride_size_n = 8507d6bf6b8SYongseok Koh mprq_caps.min_single_stride_log_num_of_bytes; 8517d6bf6b8SYongseok Koh mprq_max_stride_size_n = 8527d6bf6b8SYongseok Koh mprq_caps.max_single_stride_log_num_of_bytes; 8537d6bf6b8SYongseok Koh mprq_min_stride_num_n = 8547d6bf6b8SYongseok Koh mprq_caps.min_single_wqe_log_num_of_strides; 8557d6bf6b8SYongseok Koh mprq_max_stride_num_n = 8567d6bf6b8SYongseok Koh mprq_caps.max_single_wqe_log_num_of_strides; 85768128934SAdrien Mazarguil config.mprq.stride_num_n = RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N, 85868128934SAdrien Mazarguil mprq_min_stride_num_n); 8597d6bf6b8SYongseok Koh } 8607d6bf6b8SYongseok Koh #endif 861523f5a74SYongseok Koh if (RTE_CACHE_LINE_SIZE == 128 && 8626057a10bSAdrien Mazarguil !(dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP)) 863523f5a74SYongseok Koh cqe_comp = 0; 864523f5a74SYongseok Koh else 865523f5a74SYongseok Koh cqe_comp = 1; 86668128934SAdrien Mazarguil config.cqe_comp = cqe_comp; 867bc91e8dbSYongseok Koh #ifdef HAVE_IBV_MLX5_MOD_CQE_128B_PAD 868bc91e8dbSYongseok Koh /* Whether device supports 128B Rx CQE padding. */ 869bc91e8dbSYongseok Koh cqe_pad = RTE_CACHE_LINE_SIZE == 128 && 870bc91e8dbSYongseok Koh (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_PAD); 871bc91e8dbSYongseok Koh #endif 872038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 8736057a10bSAdrien Mazarguil if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) { 8746057a10bSAdrien Mazarguil tunnel_en = ((dv_attr.tunnel_offloads_caps & 875038e7251SShahaf Shuler MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) && 8766057a10bSAdrien Mazarguil (dv_attr.tunnel_offloads_caps & 877038e7251SShahaf Shuler MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE)); 878038e7251SShahaf Shuler } 879a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "tunnel offloading is %ssupported", 880a170a30dSNélio Laranjeiro tunnel_en ? "" : "not "); 881038e7251SShahaf Shuler #else 882a170a30dSNélio Laranjeiro DRV_LOG(WARNING, 883a170a30dSNélio Laranjeiro "tunnel offloading disabled due to old OFED/rdma-core version"); 884038e7251SShahaf Shuler #endif 88568128934SAdrien Mazarguil config.tunnel_en = tunnel_en; 8861f106da2SMatan Azrad #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT 8876057a10bSAdrien Mazarguil mpls_en = ((dv_attr.tunnel_offloads_caps & 8881f106da2SMatan Azrad MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) && 8896057a10bSAdrien Mazarguil (dv_attr.tunnel_offloads_caps & 8901f106da2SMatan Azrad MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP)); 8911f106da2SMatan Azrad DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported", 8921f106da2SMatan Azrad mpls_en ? "" : "not "); 8931f106da2SMatan Azrad #else 8941f106da2SMatan Azrad DRV_LOG(WARNING, "MPLS over GRE/UDP tunnel offloading disabled due to" 8951f106da2SMatan Azrad " old OFED/rdma-core version or firmware configuration"); 8961f106da2SMatan Azrad #endif 89768128934SAdrien Mazarguil config.mpls_en = mpls_en; 8983ff4b086SAdrien Mazarguil err = mlx5_glue->query_device_ex(ctx, NULL, &attr); 899012ad994SShahaf Shuler if (err) { 900012ad994SShahaf Shuler DEBUG("ibv_query_device_ex() failed"); 901771fa900SAdrien Mazarguil goto error; 902a6d83b6aSNélio Laranjeiro } 9032b730263SAdrien Mazarguil DRV_LOG(DEBUG, "naming Ethernet device \"%s\"", name); 90451e7fa8dSNélio Laranjeiro if (rte_eal_process_type() == RTE_PROC_SECONDARY) { 905f8b9a3baSXueming Li eth_dev = rte_eth_dev_attach_secondary(name); 906f8b9a3baSXueming Li if (eth_dev == NULL) { 907a170a30dSNélio Laranjeiro DRV_LOG(ERR, "can not attach rte ethdev"); 908a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 909a6d83b6aSNélio Laranjeiro err = rte_errno; 910f8b9a3baSXueming Li goto error; 911f8b9a3baSXueming Li } 912f38c5457SAdrien Mazarguil eth_dev->device = dpdk_dev; 91387ec44ceSXueming Li eth_dev->dev_ops = &mlx5_dev_sec_ops; 914af4f09f2SNélio Laranjeiro err = mlx5_uar_init_secondary(eth_dev); 915012ad994SShahaf Shuler if (err) { 916012ad994SShahaf Shuler err = rte_errno; 9174a984153SXueming Li goto error; 918012ad994SShahaf Shuler } 919f8b9a3baSXueming Li /* Receive command fd from primary process */ 920af4f09f2SNélio Laranjeiro err = mlx5_socket_connect(eth_dev); 921012ad994SShahaf Shuler if (err < 0) { 922012ad994SShahaf Shuler err = rte_errno; 923f8b9a3baSXueming Li goto error; 924012ad994SShahaf Shuler } 925f8b9a3baSXueming Li /* Remap UAR for Tx queues. */ 926af4f09f2SNélio Laranjeiro err = mlx5_tx_uar_remap(eth_dev, err); 927012ad994SShahaf Shuler if (err) { 928012ad994SShahaf Shuler err = rte_errno; 929f8b9a3baSXueming Li goto error; 930012ad994SShahaf Shuler } 9311cfa649bSShahaf Shuler /* 9321cfa649bSShahaf Shuler * Ethdev pointer is still required as input since 9331cfa649bSShahaf Shuler * the primary device is not accessible from the 9341cfa649bSShahaf Shuler * secondary process. 9351cfa649bSShahaf Shuler */ 93668128934SAdrien Mazarguil eth_dev->rx_pkt_burst = mlx5_select_rx_function(eth_dev); 93768128934SAdrien Mazarguil eth_dev->tx_pkt_burst = mlx5_select_tx_function(eth_dev); 9389083982cSAdrien Mazarguil claim_zero(mlx5_glue->close_device(ctx)); 939f38c5457SAdrien Mazarguil return eth_dev; 940e1c3e305SMatan Azrad } 941771fa900SAdrien Mazarguil /* Check port status. */ 9429083982cSAdrien Mazarguil err = mlx5_glue->query_port(ctx, 1, &port_attr); 943771fa900SAdrien Mazarguil if (err) { 944a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port query failed: %s", strerror(err)); 9459083982cSAdrien Mazarguil goto error; 946771fa900SAdrien Mazarguil } 9471371f4dfSOr Ami if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) { 9489083982cSAdrien Mazarguil DRV_LOG(ERR, "port is not configured in Ethernet mode"); 949e1c3e305SMatan Azrad err = EINVAL; 9509083982cSAdrien Mazarguil goto error; 9511371f4dfSOr Ami } 952771fa900SAdrien Mazarguil if (port_attr.state != IBV_PORT_ACTIVE) 9539083982cSAdrien Mazarguil DRV_LOG(DEBUG, "port is not active: \"%s\" (%d)", 954a170a30dSNélio Laranjeiro mlx5_glue->port_state_str(port_attr.state), 955771fa900SAdrien Mazarguil port_attr.state); 956771fa900SAdrien Mazarguil /* Allocate protection domain. */ 9570e83b8e5SNelio Laranjeiro pd = mlx5_glue->alloc_pd(ctx); 958771fa900SAdrien Mazarguil if (pd == NULL) { 959a170a30dSNélio Laranjeiro DRV_LOG(ERR, "PD allocation failure"); 960771fa900SAdrien Mazarguil err = ENOMEM; 9619083982cSAdrien Mazarguil goto error; 962771fa900SAdrien Mazarguil } 963771fa900SAdrien Mazarguil priv = rte_zmalloc("ethdev private structure", 964771fa900SAdrien Mazarguil sizeof(*priv), 965771fa900SAdrien Mazarguil RTE_CACHE_LINE_SIZE); 966771fa900SAdrien Mazarguil if (priv == NULL) { 967a170a30dSNélio Laranjeiro DRV_LOG(ERR, "priv allocation failure"); 968771fa900SAdrien Mazarguil err = ENOMEM; 9699083982cSAdrien Mazarguil goto error; 970771fa900SAdrien Mazarguil } 971771fa900SAdrien Mazarguil priv->ctx = ctx; 9722b730263SAdrien Mazarguil strncpy(priv->ibdev_name, priv->ctx->device->name, 9732b730263SAdrien Mazarguil sizeof(priv->ibdev_name)); 97487ec44ceSXueming Li strncpy(priv->ibdev_path, priv->ctx->device->ibdev_path, 97587ec44ceSXueming Li sizeof(priv->ibdev_path)); 9763ff4b086SAdrien Mazarguil priv->device_attr = attr; 977771fa900SAdrien Mazarguil priv->pd = pd; 978771fa900SAdrien Mazarguil priv->mtu = ETHER_MTU; 9796bf10ab6SMoti Haimovsky #ifndef RTE_ARCH_64 9806bf10ab6SMoti Haimovsky /* Initialize UAR access locks for 32bit implementations. */ 9816bf10ab6SMoti Haimovsky rte_spinlock_init(&priv->uar_lock_cq); 9826bf10ab6SMoti Haimovsky for (i = 0; i < MLX5_UAR_PAGE_NUM_MAX; i++) 9836bf10ab6SMoti Haimovsky rte_spinlock_init(&priv->uar_lock[i]); 9846bf10ab6SMoti Haimovsky #endif 98526c08b97SAdrien Mazarguil /* Some internal functions rely on Netlink sockets, open them now. */ 9865366074bSNelio Laranjeiro priv->nl_socket_rdma = mlx5_nl_init(NETLINK_RDMA); 9875366074bSNelio Laranjeiro priv->nl_socket_route = mlx5_nl_init(NETLINK_ROUTE); 98826c08b97SAdrien Mazarguil priv->nl_sn = 0; 9892b730263SAdrien Mazarguil priv->representor = !!switch_info->representor; 9902b730263SAdrien Mazarguil priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID; 9912b730263SAdrien Mazarguil priv->representor_id = 9922b730263SAdrien Mazarguil switch_info->representor ? switch_info->port_name : -1; 9932b730263SAdrien Mazarguil /* 9942b730263SAdrien Mazarguil * Look for sibling devices in order to reuse their switch domain 9952b730263SAdrien Mazarguil * if any, otherwise allocate one. 9962b730263SAdrien Mazarguil */ 9972b730263SAdrien Mazarguil i = mlx5_dev_to_port_id(dpdk_dev, NULL, 0); 9982b730263SAdrien Mazarguil if (i > 0) { 9992b730263SAdrien Mazarguil uint16_t port_id[i]; 10002b730263SAdrien Mazarguil 10012b730263SAdrien Mazarguil i = RTE_MIN(mlx5_dev_to_port_id(dpdk_dev, port_id, i), i); 10022b730263SAdrien Mazarguil while (i--) { 10032b730263SAdrien Mazarguil const struct priv *opriv = 10042b730263SAdrien Mazarguil rte_eth_devices[port_id[i]].data->dev_private; 10052b730263SAdrien Mazarguil 10062b730263SAdrien Mazarguil if (!opriv || 10072b730263SAdrien Mazarguil opriv->domain_id == 10082b730263SAdrien Mazarguil RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) 10092b730263SAdrien Mazarguil continue; 10102b730263SAdrien Mazarguil priv->domain_id = opriv->domain_id; 10112b730263SAdrien Mazarguil break; 10122b730263SAdrien Mazarguil } 10132b730263SAdrien Mazarguil } 10142b730263SAdrien Mazarguil if (priv->domain_id == RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) { 10152b730263SAdrien Mazarguil err = rte_eth_switch_domain_alloc(&priv->domain_id); 10162b730263SAdrien Mazarguil if (err) { 10172b730263SAdrien Mazarguil err = rte_errno; 10182b730263SAdrien Mazarguil DRV_LOG(ERR, "unable to allocate switch domain: %s", 10192b730263SAdrien Mazarguil strerror(rte_errno)); 10202b730263SAdrien Mazarguil goto error; 10212b730263SAdrien Mazarguil } 10222b730263SAdrien Mazarguil own_domain_id = 1; 10232b730263SAdrien Mazarguil } 1024f38c5457SAdrien Mazarguil err = mlx5_args(&config, dpdk_dev->devargs); 1025e72dd09bSNélio Laranjeiro if (err) { 1026012ad994SShahaf Shuler err = rte_errno; 102793068a9dSAdrien Mazarguil DRV_LOG(ERR, "failed to process device arguments: %s", 102893068a9dSAdrien Mazarguil strerror(rte_errno)); 10299083982cSAdrien Mazarguil goto error; 1030e72dd09bSNélio Laranjeiro } 103168128934SAdrien Mazarguil config.hw_csum = !!(attr.device_cap_flags_ex & IBV_DEVICE_RAW_IP_CSUM); 1032a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "checksum offloading is %ssupported", 10337fe24446SShahaf Shuler (config.hw_csum ? "" : "not ")); 10342dd8b721SViacheslav Ovsiienko #if !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) && \ 10352dd8b721SViacheslav Ovsiienko !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45) 10362dd8b721SViacheslav Ovsiienko DRV_LOG(DEBUG, "counters are not supported"); 10379a761de8SOri Kam #endif 103858b1312eSYongseok Koh #ifndef HAVE_IBV_FLOW_DV_SUPPORT 103958b1312eSYongseok Koh if (config.dv_flow_en) { 104058b1312eSYongseok Koh DRV_LOG(WARNING, "DV flow is not supported"); 104158b1312eSYongseok Koh config.dv_flow_en = 0; 104258b1312eSYongseok Koh } 104358b1312eSYongseok Koh #endif 10447fe24446SShahaf Shuler config.ind_table_max_size = 10453ff4b086SAdrien Mazarguil attr.rss_caps.max_rwq_indirection_table_size; 104668128934SAdrien Mazarguil /* 104768128934SAdrien Mazarguil * Remove this check once DPDK supports larger/variable 104868128934SAdrien Mazarguil * indirection tables. 104968128934SAdrien Mazarguil */ 105068128934SAdrien Mazarguil if (config.ind_table_max_size > (unsigned int)ETH_RSS_RETA_SIZE_512) 10517fe24446SShahaf Shuler config.ind_table_max_size = ETH_RSS_RETA_SIZE_512; 1052a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "maximum Rx indirection table size is %u", 10537fe24446SShahaf Shuler config.ind_table_max_size); 10543ff4b086SAdrien Mazarguil config.hw_vlan_strip = !!(attr.raw_packet_caps & 105543e9d979SShachar Beiser IBV_RAW_PACKET_CAP_CVLAN_STRIPPING); 1056a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "VLAN stripping is %ssupported", 10577fe24446SShahaf Shuler (config.hw_vlan_strip ? "" : "not ")); 10583ff4b086SAdrien Mazarguil config.hw_fcs_strip = !!(attr.raw_packet_caps & 1059cd230a3eSShahaf Shuler IBV_RAW_PACKET_CAP_SCATTER_FCS); 1060a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported", 10617fe24446SShahaf Shuler (config.hw_fcs_strip ? "" : "not ")); 106243e9d979SShachar Beiser #ifdef HAVE_IBV_WQ_FLAG_RX_END_PADDING 10633ff4b086SAdrien Mazarguil config.hw_padding = !!attr.rx_pad_end_addr_align; 106443e9d979SShachar Beiser #endif 106568128934SAdrien Mazarguil DRV_LOG(DEBUG, "hardware Rx end alignment padding is %ssupported", 10667fe24446SShahaf Shuler (config.hw_padding ? "" : "not ")); 10673ff4b086SAdrien Mazarguil config.tso = (attr.tso_caps.max_tso > 0 && 10683ff4b086SAdrien Mazarguil (attr.tso_caps.supported_qpts & 106943e9d979SShachar Beiser (1 << IBV_QPT_RAW_PACKET))); 10707fe24446SShahaf Shuler if (config.tso) 10713ff4b086SAdrien Mazarguil config.tso_max_payload_sz = attr.tso_caps.max_tso; 1072f9de8718SShahaf Shuler /* 1073f9de8718SShahaf Shuler * MPW is disabled by default, while the Enhanced MPW is enabled 1074f9de8718SShahaf Shuler * by default. 1075f9de8718SShahaf Shuler */ 1076f9de8718SShahaf Shuler if (config.mps == MLX5_ARG_UNSET) 1077f9de8718SShahaf Shuler config.mps = (mps == MLX5_MPW_ENHANCED) ? MLX5_MPW_ENHANCED : 1078f9de8718SShahaf Shuler MLX5_MPW_DISABLED; 1079f9de8718SShahaf Shuler else 1080f9de8718SShahaf Shuler config.mps = config.mps ? mps : MLX5_MPW_DISABLED; 1081a170a30dSNélio Laranjeiro DRV_LOG(INFO, "%sMPS is %s", 10820f99970bSNélio Laranjeiro config.mps == MLX5_MPW_ENHANCED ? "enhanced " : "", 108368128934SAdrien Mazarguil config.mps != MLX5_MPW_DISABLED ? "enabled" : "disabled"); 10847fe24446SShahaf Shuler if (config.cqe_comp && !cqe_comp) { 1085a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "Rx CQE compression isn't supported"); 10867fe24446SShahaf Shuler config.cqe_comp = 0; 1087523f5a74SYongseok Koh } 1088bc91e8dbSYongseok Koh if (config.cqe_pad && !cqe_pad) { 1089bc91e8dbSYongseok Koh DRV_LOG(WARNING, "Rx CQE padding isn't supported"); 1090bc91e8dbSYongseok Koh config.cqe_pad = 0; 1091bc91e8dbSYongseok Koh } else if (config.cqe_pad) { 1092bc91e8dbSYongseok Koh DRV_LOG(INFO, "Rx CQE padding is enabled"); 1093bc91e8dbSYongseok Koh } 10945c0e2db6SYongseok Koh if (config.mprq.enabled && mprq) { 10957d6bf6b8SYongseok Koh if (config.mprq.stride_num_n > mprq_max_stride_num_n || 10967d6bf6b8SYongseok Koh config.mprq.stride_num_n < mprq_min_stride_num_n) { 10977d6bf6b8SYongseok Koh config.mprq.stride_num_n = 10987d6bf6b8SYongseok Koh RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N, 10997d6bf6b8SYongseok Koh mprq_min_stride_num_n); 11007d6bf6b8SYongseok Koh DRV_LOG(WARNING, 11017d6bf6b8SYongseok Koh "the number of strides" 11027d6bf6b8SYongseok Koh " for Multi-Packet RQ is out of range," 11037d6bf6b8SYongseok Koh " setting default value (%u)", 11047d6bf6b8SYongseok Koh 1 << config.mprq.stride_num_n); 11057d6bf6b8SYongseok Koh } 11067d6bf6b8SYongseok Koh config.mprq.min_stride_size_n = mprq_min_stride_size_n; 11077d6bf6b8SYongseok Koh config.mprq.max_stride_size_n = mprq_max_stride_size_n; 11085c0e2db6SYongseok Koh } else if (config.mprq.enabled && !mprq) { 11095c0e2db6SYongseok Koh DRV_LOG(WARNING, "Multi-Packet RQ isn't supported"); 11105c0e2db6SYongseok Koh config.mprq.enabled = 0; 11117d6bf6b8SYongseok Koh } 1112af4f09f2SNélio Laranjeiro eth_dev = rte_eth_dev_allocate(name); 1113af4f09f2SNélio Laranjeiro if (eth_dev == NULL) { 1114a170a30dSNélio Laranjeiro DRV_LOG(ERR, "can not allocate rte ethdev"); 1115af4f09f2SNélio Laranjeiro err = ENOMEM; 11169083982cSAdrien Mazarguil goto error; 1117af4f09f2SNélio Laranjeiro } 111815febafdSThomas Monjalon /* Flag to call rte_eth_dev_release_port() in rte_eth_dev_close(). */ 111915febafdSThomas Monjalon eth_dev->data->dev_flags |= RTE_ETH_DEV_CLOSE_REMOVE; 1120a7d3c627SThomas Monjalon if (priv->representor) { 11212b730263SAdrien Mazarguil eth_dev->data->dev_flags |= RTE_ETH_DEV_REPRESENTOR; 1122a7d3c627SThomas Monjalon eth_dev->data->representor_id = priv->representor_id; 1123a7d3c627SThomas Monjalon } 1124af4f09f2SNélio Laranjeiro eth_dev->data->dev_private = priv; 1125df428ceeSYongseok Koh priv->dev_data = eth_dev->data; 1126af4f09f2SNélio Laranjeiro eth_dev->data->mac_addrs = priv->mac; 1127f38c5457SAdrien Mazarguil eth_dev->device = dpdk_dev; 1128af4f09f2SNélio Laranjeiro err = mlx5_uar_init_primary(eth_dev); 1129012ad994SShahaf Shuler if (err) { 1130012ad994SShahaf Shuler err = rte_errno; 11319083982cSAdrien Mazarguil goto error; 1132012ad994SShahaf Shuler } 1133771fa900SAdrien Mazarguil /* Configure the first MAC address by default. */ 1134af4f09f2SNélio Laranjeiro if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) { 1135a170a30dSNélio Laranjeiro DRV_LOG(ERR, 1136a170a30dSNélio Laranjeiro "port %u cannot get MAC address, is mlx5_en" 1137a170a30dSNélio Laranjeiro " loaded? (errno: %s)", 11388c3c2372SAdrien Mazarguil eth_dev->data->port_id, strerror(rte_errno)); 1139e1c3e305SMatan Azrad err = ENODEV; 11409083982cSAdrien Mazarguil goto error; 1141771fa900SAdrien Mazarguil } 1142a170a30dSNélio Laranjeiro DRV_LOG(INFO, 1143a170a30dSNélio Laranjeiro "port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x", 11440f99970bSNélio Laranjeiro eth_dev->data->port_id, 1145771fa900SAdrien Mazarguil mac.addr_bytes[0], mac.addr_bytes[1], 1146771fa900SAdrien Mazarguil mac.addr_bytes[2], mac.addr_bytes[3], 1147771fa900SAdrien Mazarguil mac.addr_bytes[4], mac.addr_bytes[5]); 1148771fa900SAdrien Mazarguil #ifndef NDEBUG 1149771fa900SAdrien Mazarguil { 1150771fa900SAdrien Mazarguil char ifname[IF_NAMESIZE]; 1151771fa900SAdrien Mazarguil 1152af4f09f2SNélio Laranjeiro if (mlx5_get_ifname(eth_dev, &ifname) == 0) 1153a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u ifname is \"%s\"", 11540f99970bSNélio Laranjeiro eth_dev->data->port_id, ifname); 1155771fa900SAdrien Mazarguil else 1156a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u ifname is unknown", 11570f99970bSNélio Laranjeiro eth_dev->data->port_id); 1158771fa900SAdrien Mazarguil } 1159771fa900SAdrien Mazarguil #endif 1160771fa900SAdrien Mazarguil /* Get actual MTU if possible. */ 1161a6d83b6aSNélio Laranjeiro err = mlx5_get_mtu(eth_dev, &priv->mtu); 1162012ad994SShahaf Shuler if (err) { 1163012ad994SShahaf Shuler err = rte_errno; 11649083982cSAdrien Mazarguil goto error; 1165012ad994SShahaf Shuler } 1166a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id, 1167a170a30dSNélio Laranjeiro priv->mtu); 116868128934SAdrien Mazarguil /* Initialize burst functions to prevent crashes before link-up. */ 1169e313ef4cSShahaf Shuler eth_dev->rx_pkt_burst = removed_rx_burst; 1170e313ef4cSShahaf Shuler eth_dev->tx_pkt_burst = removed_tx_burst; 1171771fa900SAdrien Mazarguil eth_dev->dev_ops = &mlx5_dev_ops; 1172272733b5SNélio Laranjeiro /* Register MAC address. */ 1173272733b5SNélio Laranjeiro claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0)); 1174f87bfa8eSYongseok Koh if (config.vf && config.vf_nl_en) 1175ccdcba53SNélio Laranjeiro mlx5_nl_mac_addr_sync(eth_dev); 1176d53180afSMoti Haimovsky priv->tcf_context = mlx5_flow_tcf_context_create(); 1177d53180afSMoti Haimovsky if (!priv->tcf_context) { 117857123c00SYongseok Koh err = -rte_errno; 117957123c00SYongseok Koh DRV_LOG(WARNING, 118057123c00SYongseok Koh "flow rules relying on switch offloads will not be" 118157123c00SYongseok Koh " supported: cannot open libmnl socket: %s", 118257123c00SYongseok Koh strerror(rte_errno)); 118357123c00SYongseok Koh } else { 118457123c00SYongseok Koh struct rte_flow_error error; 118557123c00SYongseok Koh unsigned int ifindex = mlx5_ifindex(eth_dev); 118657123c00SYongseok Koh 118757123c00SYongseok Koh if (!ifindex) { 118857123c00SYongseok Koh err = -rte_errno; 118957123c00SYongseok Koh error.message = 119057123c00SYongseok Koh "cannot retrieve network interface index"; 119157123c00SYongseok Koh } else { 1192d53180afSMoti Haimovsky err = mlx5_flow_tcf_init(priv->tcf_context, 1193d53180afSMoti Haimovsky ifindex, &error); 119457123c00SYongseok Koh } 119557123c00SYongseok Koh if (err) { 119657123c00SYongseok Koh DRV_LOG(WARNING, 119757123c00SYongseok Koh "flow rules relying on switch offloads will" 119857123c00SYongseok Koh " not be supported: %s: %s", 119957123c00SYongseok Koh error.message, strerror(rte_errno)); 1200d53180afSMoti Haimovsky mlx5_flow_tcf_context_destroy(priv->tcf_context); 1201d53180afSMoti Haimovsky priv->tcf_context = NULL; 120257123c00SYongseok Koh } 120357123c00SYongseok Koh } 1204c8ffb8a9SNélio Laranjeiro TAILQ_INIT(&priv->flows); 12051b37f5d8SNélio Laranjeiro TAILQ_INIT(&priv->ctrl_flows); 12061e3a39f7SXueming Li /* Hint libmlx5 to use PMD allocator for data plane resources */ 12071e3a39f7SXueming Li struct mlx5dv_ctx_allocators alctr = { 12081e3a39f7SXueming Li .alloc = &mlx5_alloc_verbs_buf, 12091e3a39f7SXueming Li .free = &mlx5_free_verbs_buf, 12101e3a39f7SXueming Li .data = priv, 12111e3a39f7SXueming Li }; 121268128934SAdrien Mazarguil mlx5_glue->dv_set_context_attr(ctx, MLX5DV_CTX_ATTR_BUF_ALLOCATORS, 12131e3a39f7SXueming Li (void *)((uintptr_t)&alctr)); 1214771fa900SAdrien Mazarguil /* Bring Ethernet device up. */ 1215a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u forcing Ethernet interface up", 12160f99970bSNélio Laranjeiro eth_dev->data->port_id); 12177ba5320bSNélio Laranjeiro mlx5_set_link_up(eth_dev); 1218a85a606cSShahaf Shuler /* 1219a85a606cSShahaf Shuler * Even though the interrupt handler is not installed yet, 1220a85a606cSShahaf Shuler * interrupts will still trigger on the asyn_fd from 1221a85a606cSShahaf Shuler * Verbs context returned by ibv_open_device(). 1222a85a606cSShahaf Shuler */ 1223a85a606cSShahaf Shuler mlx5_link_update(eth_dev, 0); 12247fe24446SShahaf Shuler /* Store device configuration on private structure. */ 12257fe24446SShahaf Shuler priv->config = config; 122678be8852SNelio Laranjeiro /* Supported Verbs flow priority number detection. */ 12272815702bSNelio Laranjeiro err = mlx5_flow_discover_priorities(eth_dev); 12282815702bSNelio Laranjeiro if (err < 0) 12299083982cSAdrien Mazarguil goto error; 12302815702bSNelio Laranjeiro priv->config.flow_prio = err; 12310ace586dSXueming Li /* 12320ace586dSXueming Li * Once the device is added to the list of memory event 12330ace586dSXueming Li * callback, its global MR cache table cannot be expanded 12340ace586dSXueming Li * on the fly because of deadlock. If it overflows, lookup 12350ace586dSXueming Li * should be done by searching MR list linearly, which is slow. 12360ace586dSXueming Li */ 12370ace586dSXueming Li err = mlx5_mr_btree_init(&priv->mr.cache, 12380ace586dSXueming Li MLX5_MR_BTREE_CACHE_N * 2, 12390ace586dSXueming Li eth_dev->device->numa_node); 12400ace586dSXueming Li if (err) { 12410ace586dSXueming Li err = rte_errno; 12429083982cSAdrien Mazarguil goto error; 12430ace586dSXueming Li } 1244e89c15b6SAdrien Mazarguil /* Add device to memory callback list. */ 1245e89c15b6SAdrien Mazarguil rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock); 1246e89c15b6SAdrien Mazarguil LIST_INSERT_HEAD(&mlx5_shared_data->mem_event_cb_list, 1247e89c15b6SAdrien Mazarguil priv, mem_event_cb); 1248e89c15b6SAdrien Mazarguil rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock); 1249f38c5457SAdrien Mazarguil return eth_dev; 12509083982cSAdrien Mazarguil error: 125126c08b97SAdrien Mazarguil if (priv) { 125226c08b97SAdrien Mazarguil if (priv->nl_socket_route >= 0) 125326c08b97SAdrien Mazarguil close(priv->nl_socket_route); 125426c08b97SAdrien Mazarguil if (priv->nl_socket_rdma >= 0) 125526c08b97SAdrien Mazarguil close(priv->nl_socket_rdma); 1256d53180afSMoti Haimovsky if (priv->tcf_context) 1257d53180afSMoti Haimovsky mlx5_flow_tcf_context_destroy(priv->tcf_context); 12582b730263SAdrien Mazarguil if (own_domain_id) 12592b730263SAdrien Mazarguil claim_zero(rte_eth_switch_domain_free(priv->domain_id)); 1260771fa900SAdrien Mazarguil rte_free(priv); 1261e16adf08SThomas Monjalon if (eth_dev != NULL) 1262e16adf08SThomas Monjalon eth_dev->data->dev_private = NULL; 126326c08b97SAdrien Mazarguil } 1264771fa900SAdrien Mazarguil if (pd) 12650e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->dealloc_pd(pd)); 1266e16adf08SThomas Monjalon if (eth_dev != NULL) { 1267e16adf08SThomas Monjalon /* mac_addrs must not be freed alone because part of dev_private */ 1268e16adf08SThomas Monjalon eth_dev->data->mac_addrs = NULL; 1269690de285SRaslan Darawsheh rte_eth_dev_release_port(eth_dev); 1270e16adf08SThomas Monjalon } 12713ff4b086SAdrien Mazarguil if (ctx) 12723ff4b086SAdrien Mazarguil claim_zero(mlx5_glue->close_device(ctx)); 1273f38c5457SAdrien Mazarguil assert(err > 0); 1274a6d83b6aSNélio Laranjeiro rte_errno = err; 1275f38c5457SAdrien Mazarguil return NULL; 1276f38c5457SAdrien Mazarguil } 1277f38c5457SAdrien Mazarguil 1278116f90adSAdrien Mazarguil /** Data associated with devices to spawn. */ 1279116f90adSAdrien Mazarguil struct mlx5_dev_spawn_data { 1280116f90adSAdrien Mazarguil unsigned int ifindex; /**< Network interface index. */ 1281116f90adSAdrien Mazarguil struct mlx5_switch_info info; /**< Switch information. */ 1282116f90adSAdrien Mazarguil struct ibv_device *ibv_dev; /**< Associated IB device. */ 1283116f90adSAdrien Mazarguil struct rte_eth_dev *eth_dev; /**< Associated Ethernet device. */ 1284116f90adSAdrien Mazarguil }; 1285116f90adSAdrien Mazarguil 1286116f90adSAdrien Mazarguil /** 1287116f90adSAdrien Mazarguil * Comparison callback to sort device data. 1288116f90adSAdrien Mazarguil * 1289116f90adSAdrien Mazarguil * This is meant to be used with qsort(). 1290116f90adSAdrien Mazarguil * 1291116f90adSAdrien Mazarguil * @param a[in] 1292116f90adSAdrien Mazarguil * Pointer to pointer to first data object. 1293116f90adSAdrien Mazarguil * @param b[in] 1294116f90adSAdrien Mazarguil * Pointer to pointer to second data object. 1295116f90adSAdrien Mazarguil * 1296116f90adSAdrien Mazarguil * @return 1297116f90adSAdrien Mazarguil * 0 if both objects are equal, less than 0 if the first argument is less 1298116f90adSAdrien Mazarguil * than the second, greater than 0 otherwise. 1299116f90adSAdrien Mazarguil */ 1300116f90adSAdrien Mazarguil static int 1301116f90adSAdrien Mazarguil mlx5_dev_spawn_data_cmp(const void *a, const void *b) 1302116f90adSAdrien Mazarguil { 1303116f90adSAdrien Mazarguil const struct mlx5_switch_info *si_a = 1304116f90adSAdrien Mazarguil &((const struct mlx5_dev_spawn_data *)a)->info; 1305116f90adSAdrien Mazarguil const struct mlx5_switch_info *si_b = 1306116f90adSAdrien Mazarguil &((const struct mlx5_dev_spawn_data *)b)->info; 1307116f90adSAdrien Mazarguil int ret; 1308116f90adSAdrien Mazarguil 1309116f90adSAdrien Mazarguil /* Master device first. */ 1310116f90adSAdrien Mazarguil ret = si_b->master - si_a->master; 1311116f90adSAdrien Mazarguil if (ret) 1312116f90adSAdrien Mazarguil return ret; 1313116f90adSAdrien Mazarguil /* Then representor devices. */ 1314116f90adSAdrien Mazarguil ret = si_b->representor - si_a->representor; 1315116f90adSAdrien Mazarguil if (ret) 1316116f90adSAdrien Mazarguil return ret; 1317116f90adSAdrien Mazarguil /* Unidentified devices come last in no specific order. */ 1318116f90adSAdrien Mazarguil if (!si_a->representor) 1319116f90adSAdrien Mazarguil return 0; 1320116f90adSAdrien Mazarguil /* Order representors by name. */ 1321116f90adSAdrien Mazarguil return si_a->port_name - si_b->port_name; 1322116f90adSAdrien Mazarguil } 1323116f90adSAdrien Mazarguil 1324f38c5457SAdrien Mazarguil /** 1325f38c5457SAdrien Mazarguil * DPDK callback to register a PCI device. 1326f38c5457SAdrien Mazarguil * 13272b730263SAdrien Mazarguil * This function spawns Ethernet devices out of a given PCI device. 1328f38c5457SAdrien Mazarguil * 1329f38c5457SAdrien Mazarguil * @param[in] pci_drv 1330f38c5457SAdrien Mazarguil * PCI driver structure (mlx5_driver). 1331f38c5457SAdrien Mazarguil * @param[in] pci_dev 1332f38c5457SAdrien Mazarguil * PCI device information. 1333f38c5457SAdrien Mazarguil * 1334f38c5457SAdrien Mazarguil * @return 1335f38c5457SAdrien Mazarguil * 0 on success, a negative errno value otherwise and rte_errno is set. 1336f38c5457SAdrien Mazarguil */ 1337f38c5457SAdrien Mazarguil static int 1338f38c5457SAdrien Mazarguil mlx5_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 1339f38c5457SAdrien Mazarguil struct rte_pci_device *pci_dev) 1340f38c5457SAdrien Mazarguil { 1341f38c5457SAdrien Mazarguil struct ibv_device **ibv_list; 134226c08b97SAdrien Mazarguil unsigned int n = 0; 1343f87bfa8eSYongseok Koh struct mlx5_dev_config dev_config; 1344f38c5457SAdrien Mazarguil int ret; 1345f38c5457SAdrien Mazarguil 1346f38c5457SAdrien Mazarguil assert(pci_drv == &mlx5_driver); 1347f38c5457SAdrien Mazarguil errno = 0; 1348f38c5457SAdrien Mazarguil ibv_list = mlx5_glue->get_device_list(&ret); 1349f38c5457SAdrien Mazarguil if (!ibv_list) { 1350f38c5457SAdrien Mazarguil rte_errno = errno ? errno : ENOSYS; 1351f38c5457SAdrien Mazarguil DRV_LOG(ERR, "cannot list devices, is ib_uverbs loaded?"); 1352a6d83b6aSNélio Laranjeiro return -rte_errno; 1353a6d83b6aSNélio Laranjeiro } 135426c08b97SAdrien Mazarguil 135526c08b97SAdrien Mazarguil struct ibv_device *ibv_match[ret + 1]; 135626c08b97SAdrien Mazarguil 1357f38c5457SAdrien Mazarguil while (ret-- > 0) { 1358f38c5457SAdrien Mazarguil struct rte_pci_addr pci_addr; 1359f38c5457SAdrien Mazarguil 1360f38c5457SAdrien Mazarguil DRV_LOG(DEBUG, "checking device \"%s\"", ibv_list[ret]->name); 1361f38c5457SAdrien Mazarguil if (mlx5_ibv_device_to_pci_addr(ibv_list[ret], &pci_addr)) 1362f38c5457SAdrien Mazarguil continue; 1363f38c5457SAdrien Mazarguil if (pci_dev->addr.domain != pci_addr.domain || 1364f38c5457SAdrien Mazarguil pci_dev->addr.bus != pci_addr.bus || 1365f38c5457SAdrien Mazarguil pci_dev->addr.devid != pci_addr.devid || 1366f38c5457SAdrien Mazarguil pci_dev->addr.function != pci_addr.function) 1367f38c5457SAdrien Mazarguil continue; 136826c08b97SAdrien Mazarguil DRV_LOG(INFO, "PCI information matches for device \"%s\"", 1369f38c5457SAdrien Mazarguil ibv_list[ret]->name); 137026c08b97SAdrien Mazarguil ibv_match[n++] = ibv_list[ret]; 137126c08b97SAdrien Mazarguil } 137226c08b97SAdrien Mazarguil ibv_match[n] = NULL; 137326c08b97SAdrien Mazarguil 1374116f90adSAdrien Mazarguil struct mlx5_dev_spawn_data list[n]; 13755366074bSNelio Laranjeiro int nl_route = n ? mlx5_nl_init(NETLINK_ROUTE) : -1; 13765366074bSNelio Laranjeiro int nl_rdma = n ? mlx5_nl_init(NETLINK_RDMA) : -1; 137726c08b97SAdrien Mazarguil unsigned int i; 13782b730263SAdrien Mazarguil unsigned int u; 137926c08b97SAdrien Mazarguil 138026c08b97SAdrien Mazarguil /* 138126c08b97SAdrien Mazarguil * The existence of several matching entries (n > 1) means port 138226c08b97SAdrien Mazarguil * representors have been instantiated. No existing Verbs call nor 138326c08b97SAdrien Mazarguil * /sys entries can tell them apart, this can only be done through 138426c08b97SAdrien Mazarguil * Netlink calls assuming kernel drivers are recent enough to 138526c08b97SAdrien Mazarguil * support them. 138626c08b97SAdrien Mazarguil * 1387f872b4b9SNelio Laranjeiro * In the event of identification failure through Netlink, try again 1388f872b4b9SNelio Laranjeiro * through sysfs, then either: 138926c08b97SAdrien Mazarguil * 139026c08b97SAdrien Mazarguil * 1. No device matches (n == 0), complain and bail out. 139126c08b97SAdrien Mazarguil * 2. A single IB device matches (n == 1) and is not a representor, 139226c08b97SAdrien Mazarguil * assume no switch support. 139326c08b97SAdrien Mazarguil * 3. Otherwise no safe assumptions can be made; complain louder and 139426c08b97SAdrien Mazarguil * bail out. 139526c08b97SAdrien Mazarguil */ 139626c08b97SAdrien Mazarguil for (i = 0; i != n; ++i) { 1397116f90adSAdrien Mazarguil list[i].ibv_dev = ibv_match[i]; 1398116f90adSAdrien Mazarguil list[i].eth_dev = NULL; 139926c08b97SAdrien Mazarguil if (nl_rdma < 0) 1400116f90adSAdrien Mazarguil list[i].ifindex = 0; 140126c08b97SAdrien Mazarguil else 1402116f90adSAdrien Mazarguil list[i].ifindex = mlx5_nl_ifindex 1403116f90adSAdrien Mazarguil (nl_rdma, list[i].ibv_dev->name); 140426c08b97SAdrien Mazarguil if (nl_route < 0 || 1405116f90adSAdrien Mazarguil !list[i].ifindex || 1406116f90adSAdrien Mazarguil mlx5_nl_switch_info(nl_route, list[i].ifindex, 1407f872b4b9SNelio Laranjeiro &list[i].info) || 1408f872b4b9SNelio Laranjeiro ((!list[i].info.representor && !list[i].info.master) && 1409f872b4b9SNelio Laranjeiro mlx5_sysfs_switch_info(list[i].ifindex, &list[i].info))) { 1410116f90adSAdrien Mazarguil list[i].ifindex = 0; 1411116f90adSAdrien Mazarguil memset(&list[i].info, 0, sizeof(list[i].info)); 141226c08b97SAdrien Mazarguil continue; 141326c08b97SAdrien Mazarguil } 141426c08b97SAdrien Mazarguil } 141526c08b97SAdrien Mazarguil if (nl_rdma >= 0) 141626c08b97SAdrien Mazarguil close(nl_rdma); 141726c08b97SAdrien Mazarguil if (nl_route >= 0) 141826c08b97SAdrien Mazarguil close(nl_route); 14192b730263SAdrien Mazarguil /* Count unidentified devices. */ 14202b730263SAdrien Mazarguil for (u = 0, i = 0; i != n; ++i) 1421116f90adSAdrien Mazarguil if (!list[i].info.master && !list[i].info.representor) 14222b730263SAdrien Mazarguil ++u; 14232b730263SAdrien Mazarguil if (u) { 14242b730263SAdrien Mazarguil if (n == 1 && u == 1) { 142526c08b97SAdrien Mazarguil /* Case #2. */ 142626c08b97SAdrien Mazarguil DRV_LOG(INFO, "no switch support detected"); 142726c08b97SAdrien Mazarguil } else { 142826c08b97SAdrien Mazarguil /* Case #3. */ 142926c08b97SAdrien Mazarguil DRV_LOG(ERR, 143026c08b97SAdrien Mazarguil "unable to tell which of the matching devices" 143126c08b97SAdrien Mazarguil " is the master (lack of kernel support?)"); 143226c08b97SAdrien Mazarguil n = 0; 143326c08b97SAdrien Mazarguil } 1434f38c5457SAdrien Mazarguil } 1435116f90adSAdrien Mazarguil /* 1436116f90adSAdrien Mazarguil * Sort list to probe devices in natural order for users convenience 1437116f90adSAdrien Mazarguil * (i.e. master first, then representors from lowest to highest ID). 1438116f90adSAdrien Mazarguil */ 1439116f90adSAdrien Mazarguil if (n) 1440116f90adSAdrien Mazarguil qsort(list, n, sizeof(*list), mlx5_dev_spawn_data_cmp); 1441f87bfa8eSYongseok Koh /* Default configuration. */ 1442f87bfa8eSYongseok Koh dev_config = (struct mlx5_dev_config){ 1443f87bfa8eSYongseok Koh .mps = MLX5_ARG_UNSET, 1444f87bfa8eSYongseok Koh .tx_vec_en = 1, 1445f87bfa8eSYongseok Koh .rx_vec_en = 1, 1446f87bfa8eSYongseok Koh .txq_inline = MLX5_ARG_UNSET, 1447f87bfa8eSYongseok Koh .txqs_inline = MLX5_ARG_UNSET, 144809d8b416SYongseok Koh .txqs_vec = MLX5_ARG_UNSET, 1449f87bfa8eSYongseok Koh .inline_max_packet_sz = MLX5_ARG_UNSET, 1450f87bfa8eSYongseok Koh .vf_nl_en = 1, 1451f87bfa8eSYongseok Koh .mprq = { 1452f87bfa8eSYongseok Koh .enabled = 0, /* Disabled by default. */ 1453f87bfa8eSYongseok Koh .stride_num_n = MLX5_MPRQ_STRIDE_NUM_N, 1454f87bfa8eSYongseok Koh .max_memcpy_len = MLX5_MPRQ_MEMCPY_DEFAULT_LEN, 1455f87bfa8eSYongseok Koh .min_rxqs_num = MLX5_MPRQ_MIN_RXQS, 1456f87bfa8eSYongseok Koh }, 1457f87bfa8eSYongseok Koh }; 1458f87bfa8eSYongseok Koh /* Device speicific configuration. */ 1459f38c5457SAdrien Mazarguil switch (pci_dev->id.device_id) { 146009d8b416SYongseok Koh case PCI_DEVICE_ID_MELLANOX_CONNECTX5BF: 146109d8b416SYongseok Koh dev_config.txqs_vec = MLX5_VPMD_MAX_TXQS_BLUEFIELD; 146209d8b416SYongseok Koh break; 1463f38c5457SAdrien Mazarguil case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF: 1464f38c5457SAdrien Mazarguil case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF: 1465f38c5457SAdrien Mazarguil case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF: 1466f38c5457SAdrien Mazarguil case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF: 1467f87bfa8eSYongseok Koh dev_config.vf = 1; 1468f38c5457SAdrien Mazarguil break; 1469f38c5457SAdrien Mazarguil default: 1470f87bfa8eSYongseok Koh break; 1471f38c5457SAdrien Mazarguil } 147209d8b416SYongseok Koh /* Set architecture-dependent default value if unset. */ 147309d8b416SYongseok Koh if (dev_config.txqs_vec == MLX5_ARG_UNSET) 147409d8b416SYongseok Koh dev_config.txqs_vec = MLX5_VPMD_MAX_TXQS; 14752b730263SAdrien Mazarguil for (i = 0; i != n; ++i) { 14762b730263SAdrien Mazarguil uint32_t restore; 14772b730263SAdrien Mazarguil 1478f87bfa8eSYongseok Koh list[i].eth_dev = mlx5_dev_spawn(&pci_dev->device, 1479f87bfa8eSYongseok Koh list[i].ibv_dev, dev_config, 1480f87bfa8eSYongseok Koh &list[i].info); 14816de569f5SAdrien Mazarguil if (!list[i].eth_dev) { 1482206254b7SOphir Munk if (rte_errno != EBUSY && rte_errno != EEXIST) 14832b730263SAdrien Mazarguil break; 1484206254b7SOphir Munk /* Device is disabled or already spawned. Ignore it. */ 14856de569f5SAdrien Mazarguil continue; 14866de569f5SAdrien Mazarguil } 1487116f90adSAdrien Mazarguil restore = list[i].eth_dev->data->dev_flags; 1488116f90adSAdrien Mazarguil rte_eth_copy_pci_info(list[i].eth_dev, pci_dev); 14892b730263SAdrien Mazarguil /* Restore non-PCI flags cleared by the above call. */ 1490116f90adSAdrien Mazarguil list[i].eth_dev->data->dev_flags |= restore; 1491116f90adSAdrien Mazarguil rte_eth_dev_probing_finish(list[i].eth_dev); 14922b730263SAdrien Mazarguil } 1493f38c5457SAdrien Mazarguil mlx5_glue->free_device_list(ibv_list); 149426c08b97SAdrien Mazarguil if (!n) { 1495f38c5457SAdrien Mazarguil DRV_LOG(WARNING, 1496f38c5457SAdrien Mazarguil "no Verbs device matches PCI device " PCI_PRI_FMT "," 1497f38c5457SAdrien Mazarguil " are kernel drivers loaded?", 1498f38c5457SAdrien Mazarguil pci_dev->addr.domain, pci_dev->addr.bus, 1499f38c5457SAdrien Mazarguil pci_dev->addr.devid, pci_dev->addr.function); 1500f38c5457SAdrien Mazarguil rte_errno = ENOENT; 1501f38c5457SAdrien Mazarguil ret = -rte_errno; 15022b730263SAdrien Mazarguil } else if (i != n) { 1503f38c5457SAdrien Mazarguil DRV_LOG(ERR, 1504f38c5457SAdrien Mazarguil "probe of PCI device " PCI_PRI_FMT " aborted after" 1505f38c5457SAdrien Mazarguil " encountering an error: %s", 1506f38c5457SAdrien Mazarguil pci_dev->addr.domain, pci_dev->addr.bus, 1507f38c5457SAdrien Mazarguil pci_dev->addr.devid, pci_dev->addr.function, 1508f38c5457SAdrien Mazarguil strerror(rte_errno)); 1509f38c5457SAdrien Mazarguil ret = -rte_errno; 15102b730263SAdrien Mazarguil /* Roll back. */ 15112b730263SAdrien Mazarguil while (i--) { 15126de569f5SAdrien Mazarguil if (!list[i].eth_dev) 15136de569f5SAdrien Mazarguil continue; 1514116f90adSAdrien Mazarguil mlx5_dev_close(list[i].eth_dev); 1515e16adf08SThomas Monjalon /* mac_addrs must not be freed because in dev_private */ 1516e16adf08SThomas Monjalon list[i].eth_dev->data->mac_addrs = NULL; 1517116f90adSAdrien Mazarguil claim_zero(rte_eth_dev_release_port(list[i].eth_dev)); 15182b730263SAdrien Mazarguil } 15192b730263SAdrien Mazarguil /* Restore original error. */ 15202b730263SAdrien Mazarguil rte_errno = -ret; 1521f38c5457SAdrien Mazarguil } else { 1522f38c5457SAdrien Mazarguil ret = 0; 1523f38c5457SAdrien Mazarguil } 1524f38c5457SAdrien Mazarguil return ret; 1525771fa900SAdrien Mazarguil } 1526771fa900SAdrien Mazarguil 15273a820742SOphir Munk /** 15283a820742SOphir Munk * DPDK callback to remove a PCI device. 15293a820742SOphir Munk * 15303a820742SOphir Munk * This function removes all Ethernet devices belong to a given PCI device. 15313a820742SOphir Munk * 15323a820742SOphir Munk * @param[in] pci_dev 15333a820742SOphir Munk * Pointer to the PCI device. 15343a820742SOphir Munk * 15353a820742SOphir Munk * @return 15363a820742SOphir Munk * 0 on success, the function cannot fail. 15373a820742SOphir Munk */ 15383a820742SOphir Munk static int 15393a820742SOphir Munk mlx5_pci_remove(struct rte_pci_device *pci_dev) 15403a820742SOphir Munk { 15413a820742SOphir Munk uint16_t port_id; 15423a820742SOphir Munk struct rte_eth_dev *port; 15433a820742SOphir Munk 15443a820742SOphir Munk for (port_id = 0; port_id < RTE_MAX_ETHPORTS; port_id++) { 15453a820742SOphir Munk port = &rte_eth_devices[port_id]; 15463a820742SOphir Munk if (port->state != RTE_ETH_DEV_UNUSED && 15473a820742SOphir Munk port->device == &pci_dev->device) 15483a820742SOphir Munk rte_eth_dev_close(port_id); 15493a820742SOphir Munk } 15503a820742SOphir Munk return 0; 15513a820742SOphir Munk } 15523a820742SOphir Munk 1553771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = { 1554771fa900SAdrien Mazarguil { 15551d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 15561d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4) 1557771fa900SAdrien Mazarguil }, 1558771fa900SAdrien Mazarguil { 15591d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 15601d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) 1561771fa900SAdrien Mazarguil }, 1562771fa900SAdrien Mazarguil { 15631d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 15641d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LX) 1565771fa900SAdrien Mazarguil }, 1566771fa900SAdrien Mazarguil { 15671d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 15681d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) 1569771fa900SAdrien Mazarguil }, 1570771fa900SAdrien Mazarguil { 1571528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1572528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5) 1573528a9fbeSYongseok Koh }, 1574528a9fbeSYongseok Koh { 1575528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1576528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) 1577528a9fbeSYongseok Koh }, 1578528a9fbeSYongseok Koh { 1579528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1580528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EX) 1581528a9fbeSYongseok Koh }, 1582528a9fbeSYongseok Koh { 1583528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1584528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF) 1585528a9fbeSYongseok Koh }, 1586528a9fbeSYongseok Koh { 1587dd3331c6SShahaf Shuler RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1588dd3331c6SShahaf Shuler PCI_DEVICE_ID_MELLANOX_CONNECTX5BF) 1589dd3331c6SShahaf Shuler }, 1590dd3331c6SShahaf Shuler { 1591c322c0e5SOri Kam RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1592c322c0e5SOri Kam PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF) 1593c322c0e5SOri Kam }, 1594c322c0e5SOri Kam { 1595f0354d84SWisam Jaddo RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1596f0354d84SWisam Jaddo PCI_DEVICE_ID_MELLANOX_CONNECTX6) 1597f0354d84SWisam Jaddo }, 1598f0354d84SWisam Jaddo { 1599f0354d84SWisam Jaddo RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1600f0354d84SWisam Jaddo PCI_DEVICE_ID_MELLANOX_CONNECTX6VF) 1601f0354d84SWisam Jaddo }, 1602f0354d84SWisam Jaddo { 1603771fa900SAdrien Mazarguil .vendor_id = 0 1604771fa900SAdrien Mazarguil } 1605771fa900SAdrien Mazarguil }; 1606771fa900SAdrien Mazarguil 1607fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver = { 16082f3193cfSJan Viktorin .driver = { 16092f3193cfSJan Viktorin .name = MLX5_DRIVER_NAME 16102f3193cfSJan Viktorin }, 1611771fa900SAdrien Mazarguil .id_table = mlx5_pci_id_map, 1612af424af8SShreyansh Jain .probe = mlx5_pci_probe, 16133a820742SOphir Munk .remove = mlx5_pci_remove, 1614206254b7SOphir Munk .drv_flags = (RTE_PCI_DRV_INTR_LSC | RTE_PCI_DRV_INTR_RMV | 1615206254b7SOphir Munk RTE_PCI_DRV_PROBE_AGAIN), 1616771fa900SAdrien Mazarguil }; 1617771fa900SAdrien Mazarguil 161859b91becSAdrien Mazarguil #ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS 161959b91becSAdrien Mazarguil 162059b91becSAdrien Mazarguil /** 162108c028d0SAdrien Mazarguil * Suffix RTE_EAL_PMD_PATH with "-glue". 162208c028d0SAdrien Mazarguil * 162308c028d0SAdrien Mazarguil * This function performs a sanity check on RTE_EAL_PMD_PATH before 162408c028d0SAdrien Mazarguil * suffixing its last component. 162508c028d0SAdrien Mazarguil * 162608c028d0SAdrien Mazarguil * @param buf[out] 162708c028d0SAdrien Mazarguil * Output buffer, should be large enough otherwise NULL is returned. 162808c028d0SAdrien Mazarguil * @param size 162908c028d0SAdrien Mazarguil * Size of @p out. 163008c028d0SAdrien Mazarguil * 163108c028d0SAdrien Mazarguil * @return 163208c028d0SAdrien Mazarguil * Pointer to @p buf or @p NULL in case suffix cannot be appended. 163308c028d0SAdrien Mazarguil */ 163408c028d0SAdrien Mazarguil static char * 163508c028d0SAdrien Mazarguil mlx5_glue_path(char *buf, size_t size) 163608c028d0SAdrien Mazarguil { 163708c028d0SAdrien Mazarguil static const char *const bad[] = { "/", ".", "..", NULL }; 163808c028d0SAdrien Mazarguil const char *path = RTE_EAL_PMD_PATH; 163908c028d0SAdrien Mazarguil size_t len = strlen(path); 164008c028d0SAdrien Mazarguil size_t off; 164108c028d0SAdrien Mazarguil int i; 164208c028d0SAdrien Mazarguil 164308c028d0SAdrien Mazarguil while (len && path[len - 1] == '/') 164408c028d0SAdrien Mazarguil --len; 164508c028d0SAdrien Mazarguil for (off = len; off && path[off - 1] != '/'; --off) 164608c028d0SAdrien Mazarguil ; 164708c028d0SAdrien Mazarguil for (i = 0; bad[i]; ++i) 164808c028d0SAdrien Mazarguil if (!strncmp(path + off, bad[i], (int)(len - off))) 164908c028d0SAdrien Mazarguil goto error; 165008c028d0SAdrien Mazarguil i = snprintf(buf, size, "%.*s-glue", (int)len, path); 165108c028d0SAdrien Mazarguil if (i == -1 || (size_t)i >= size) 165208c028d0SAdrien Mazarguil goto error; 165308c028d0SAdrien Mazarguil return buf; 165408c028d0SAdrien Mazarguil error: 1655a170a30dSNélio Laranjeiro DRV_LOG(ERR, 1656a170a30dSNélio Laranjeiro "unable to append \"-glue\" to last component of" 165708c028d0SAdrien Mazarguil " RTE_EAL_PMD_PATH (\"" RTE_EAL_PMD_PATH "\")," 165808c028d0SAdrien Mazarguil " please re-configure DPDK"); 165908c028d0SAdrien Mazarguil return NULL; 166008c028d0SAdrien Mazarguil } 166108c028d0SAdrien Mazarguil 166208c028d0SAdrien Mazarguil /** 166359b91becSAdrien Mazarguil * Initialization routine for run-time dependency on rdma-core. 166459b91becSAdrien Mazarguil */ 166559b91becSAdrien Mazarguil static int 166659b91becSAdrien Mazarguil mlx5_glue_init(void) 166759b91becSAdrien Mazarguil { 166808c028d0SAdrien Mazarguil char glue_path[sizeof(RTE_EAL_PMD_PATH) - 1 + sizeof("-glue")]; 1669f6242d06SAdrien Mazarguil const char *path[] = { 1670f6242d06SAdrien Mazarguil /* 1671f6242d06SAdrien Mazarguil * A basic security check is necessary before trusting 1672f6242d06SAdrien Mazarguil * MLX5_GLUE_PATH, which may override RTE_EAL_PMD_PATH. 1673f6242d06SAdrien Mazarguil */ 1674f6242d06SAdrien Mazarguil (geteuid() == getuid() && getegid() == getgid() ? 1675f6242d06SAdrien Mazarguil getenv("MLX5_GLUE_PATH") : NULL), 167608c028d0SAdrien Mazarguil /* 167708c028d0SAdrien Mazarguil * When RTE_EAL_PMD_PATH is set, use its glue-suffixed 167808c028d0SAdrien Mazarguil * variant, otherwise let dlopen() look up libraries on its 167908c028d0SAdrien Mazarguil * own. 168008c028d0SAdrien Mazarguil */ 168108c028d0SAdrien Mazarguil (*RTE_EAL_PMD_PATH ? 168208c028d0SAdrien Mazarguil mlx5_glue_path(glue_path, sizeof(glue_path)) : ""), 1683f6242d06SAdrien Mazarguil }; 1684f6242d06SAdrien Mazarguil unsigned int i = 0; 168559b91becSAdrien Mazarguil void *handle = NULL; 168659b91becSAdrien Mazarguil void **sym; 168759b91becSAdrien Mazarguil const char *dlmsg; 168859b91becSAdrien Mazarguil 1689f6242d06SAdrien Mazarguil while (!handle && i != RTE_DIM(path)) { 1690f6242d06SAdrien Mazarguil const char *end; 1691f6242d06SAdrien Mazarguil size_t len; 1692f6242d06SAdrien Mazarguil int ret; 1693f6242d06SAdrien Mazarguil 1694f6242d06SAdrien Mazarguil if (!path[i]) { 1695f6242d06SAdrien Mazarguil ++i; 1696f6242d06SAdrien Mazarguil continue; 1697f6242d06SAdrien Mazarguil } 1698f6242d06SAdrien Mazarguil end = strpbrk(path[i], ":;"); 1699f6242d06SAdrien Mazarguil if (!end) 1700f6242d06SAdrien Mazarguil end = path[i] + strlen(path[i]); 1701f6242d06SAdrien Mazarguil len = end - path[i]; 1702f6242d06SAdrien Mazarguil ret = 0; 1703f6242d06SAdrien Mazarguil do { 1704f6242d06SAdrien Mazarguil char name[ret + 1]; 1705f6242d06SAdrien Mazarguil 1706f6242d06SAdrien Mazarguil ret = snprintf(name, sizeof(name), "%.*s%s" MLX5_GLUE, 1707f6242d06SAdrien Mazarguil (int)len, path[i], 1708f6242d06SAdrien Mazarguil (!len || *(end - 1) == '/') ? "" : "/"); 1709f6242d06SAdrien Mazarguil if (ret == -1) 1710f6242d06SAdrien Mazarguil break; 1711f6242d06SAdrien Mazarguil if (sizeof(name) != (size_t)ret + 1) 1712f6242d06SAdrien Mazarguil continue; 1713a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "looking for rdma-core glue as \"%s\"", 1714a170a30dSNélio Laranjeiro name); 1715f6242d06SAdrien Mazarguil handle = dlopen(name, RTLD_LAZY); 1716f6242d06SAdrien Mazarguil break; 1717f6242d06SAdrien Mazarguil } while (1); 1718f6242d06SAdrien Mazarguil path[i] = end + 1; 1719f6242d06SAdrien Mazarguil if (!*end) 1720f6242d06SAdrien Mazarguil ++i; 1721f6242d06SAdrien Mazarguil } 172259b91becSAdrien Mazarguil if (!handle) { 172359b91becSAdrien Mazarguil rte_errno = EINVAL; 172459b91becSAdrien Mazarguil dlmsg = dlerror(); 172559b91becSAdrien Mazarguil if (dlmsg) 1726a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "cannot load glue library: %s", dlmsg); 172759b91becSAdrien Mazarguil goto glue_error; 172859b91becSAdrien Mazarguil } 172959b91becSAdrien Mazarguil sym = dlsym(handle, "mlx5_glue"); 173059b91becSAdrien Mazarguil if (!sym || !*sym) { 173159b91becSAdrien Mazarguil rte_errno = EINVAL; 173259b91becSAdrien Mazarguil dlmsg = dlerror(); 173359b91becSAdrien Mazarguil if (dlmsg) 1734a170a30dSNélio Laranjeiro DRV_LOG(ERR, "cannot resolve glue symbol: %s", dlmsg); 173559b91becSAdrien Mazarguil goto glue_error; 173659b91becSAdrien Mazarguil } 173759b91becSAdrien Mazarguil mlx5_glue = *sym; 173859b91becSAdrien Mazarguil return 0; 173959b91becSAdrien Mazarguil glue_error: 174059b91becSAdrien Mazarguil if (handle) 174159b91becSAdrien Mazarguil dlclose(handle); 1742a170a30dSNélio Laranjeiro DRV_LOG(WARNING, 1743a170a30dSNélio Laranjeiro "cannot initialize PMD due to missing run-time dependency on" 1744a170a30dSNélio Laranjeiro " rdma-core libraries (libibverbs, libmlx5)"); 174559b91becSAdrien Mazarguil return -rte_errno; 174659b91becSAdrien Mazarguil } 174759b91becSAdrien Mazarguil 174859b91becSAdrien Mazarguil #endif 174959b91becSAdrien Mazarguil 1750771fa900SAdrien Mazarguil /** 1751771fa900SAdrien Mazarguil * Driver initialization routine. 1752771fa900SAdrien Mazarguil */ 1753f8e99896SThomas Monjalon RTE_INIT(rte_mlx5_pmd_init) 1754771fa900SAdrien Mazarguil { 17553d96644aSStephen Hemminger /* Initialize driver log type. */ 17563d96644aSStephen Hemminger mlx5_logtype = rte_log_register("pmd.net.mlx5"); 17573d96644aSStephen Hemminger if (mlx5_logtype >= 0) 17583d96644aSStephen Hemminger rte_log_set_level(mlx5_logtype, RTE_LOG_NOTICE); 17593d96644aSStephen Hemminger 17605f8ba81cSXueming Li /* Build the static tables for Verbs conversion. */ 1761ea16068cSYongseok Koh mlx5_set_ptype_table(); 17625f8ba81cSXueming Li mlx5_set_cksum_table(); 17635f8ba81cSXueming Li mlx5_set_swp_types_table(); 1764771fa900SAdrien Mazarguil /* 1765771fa900SAdrien Mazarguil * RDMAV_HUGEPAGES_SAFE tells ibv_fork_init() we intend to use 1766771fa900SAdrien Mazarguil * huge pages. Calling ibv_fork_init() during init allows 1767771fa900SAdrien Mazarguil * applications to use fork() safely for purposes other than 1768771fa900SAdrien Mazarguil * using this PMD, which is not supported in forked processes. 1769771fa900SAdrien Mazarguil */ 1770771fa900SAdrien Mazarguil setenv("RDMAV_HUGEPAGES_SAFE", "1", 1); 1771161b93e5SYongseok Koh /* Match the size of Rx completion entry to the size of a cacheline. */ 1772161b93e5SYongseok Koh if (RTE_CACHE_LINE_SIZE == 128) 1773161b93e5SYongseok Koh setenv("MLX5_CQE_SIZE", "128", 0); 17741ff30d18SMatan Azrad /* 17751ff30d18SMatan Azrad * MLX5_DEVICE_FATAL_CLEANUP tells ibv_destroy functions to 17761ff30d18SMatan Azrad * cleanup all the Verbs resources even when the device was removed. 17771ff30d18SMatan Azrad */ 17781ff30d18SMatan Azrad setenv("MLX5_DEVICE_FATAL_CLEANUP", "1", 1); 177959b91becSAdrien Mazarguil #ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS 178059b91becSAdrien Mazarguil if (mlx5_glue_init()) 178159b91becSAdrien Mazarguil return; 178259b91becSAdrien Mazarguil assert(mlx5_glue); 178359b91becSAdrien Mazarguil #endif 17842a3b0097SAdrien Mazarguil #ifndef NDEBUG 17852a3b0097SAdrien Mazarguil /* Glue structure must not contain any NULL pointers. */ 17862a3b0097SAdrien Mazarguil { 17872a3b0097SAdrien Mazarguil unsigned int i; 17882a3b0097SAdrien Mazarguil 17892a3b0097SAdrien Mazarguil for (i = 0; i != sizeof(*mlx5_glue) / sizeof(void *); ++i) 17902a3b0097SAdrien Mazarguil assert(((const void *const *)mlx5_glue)[i]); 17912a3b0097SAdrien Mazarguil } 17922a3b0097SAdrien Mazarguil #endif 17936d5df2eaSAdrien Mazarguil if (strcmp(mlx5_glue->version, MLX5_GLUE_VERSION)) { 1794a170a30dSNélio Laranjeiro DRV_LOG(ERR, 1795a170a30dSNélio Laranjeiro "rdma-core glue \"%s\" mismatch: \"%s\" is required", 17966d5df2eaSAdrien Mazarguil mlx5_glue->version, MLX5_GLUE_VERSION); 17976d5df2eaSAdrien Mazarguil return; 17986d5df2eaSAdrien Mazarguil } 17990e83b8e5SNelio Laranjeiro mlx5_glue->fork_init(); 18003dcfe039SThomas Monjalon rte_pci_register(&mlx5_driver); 1801771fa900SAdrien Mazarguil } 1802771fa900SAdrien Mazarguil 180301f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__); 180401f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map); 18050880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib"); 1806