18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause 2771fa900SAdrien Mazarguil * Copyright 2015 6WIND S.A. 35feecc57SShahaf Shuler * Copyright 2015 Mellanox Technologies, Ltd 4771fa900SAdrien Mazarguil */ 5771fa900SAdrien Mazarguil 6771fa900SAdrien Mazarguil #include <stddef.h> 7771fa900SAdrien Mazarguil #include <unistd.h> 8771fa900SAdrien Mazarguil #include <string.h> 9771fa900SAdrien Mazarguil #include <assert.h> 10771fa900SAdrien Mazarguil #include <stdint.h> 11771fa900SAdrien Mazarguil #include <stdlib.h> 12e72dd09bSNélio Laranjeiro #include <errno.h> 13771fa900SAdrien Mazarguil #include <net/if.h> 144a984153SXueming Li #include <sys/mman.h> 15ccdcba53SNélio Laranjeiro #include <linux/rtnetlink.h> 16771fa900SAdrien Mazarguil 17771fa900SAdrien Mazarguil /* Verbs header. */ 18771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */ 19771fa900SAdrien Mazarguil #ifdef PEDANTIC 20fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic" 21771fa900SAdrien Mazarguil #endif 22771fa900SAdrien Mazarguil #include <infiniband/verbs.h> 23771fa900SAdrien Mazarguil #ifdef PEDANTIC 24fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic" 25771fa900SAdrien Mazarguil #endif 26771fa900SAdrien Mazarguil 27771fa900SAdrien Mazarguil #include <rte_malloc.h> 28ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 29fdf91e0fSJan Blunck #include <rte_ethdev_pci.h> 30771fa900SAdrien Mazarguil #include <rte_pci.h> 31c752998bSGaetan Rivet #include <rte_bus_pci.h> 32771fa900SAdrien Mazarguil #include <rte_common.h> 3359b91becSAdrien Mazarguil #include <rte_config.h> 34e72dd09bSNélio Laranjeiro #include <rte_kvargs.h> 35e89c15b6SAdrien Mazarguil #include <rte_rwlock.h> 36e89c15b6SAdrien Mazarguil #include <rte_spinlock.h> 37f38c5457SAdrien Mazarguil #include <rte_string_fns.h> 38f15db67dSMatan Azrad #include <rte_alarm.h> 39771fa900SAdrien Mazarguil 407b4f1e6bSMatan Azrad #include <mlx5_glue.h> 417b4f1e6bSMatan Azrad #include <mlx5_devx_cmds.h> 4293e30982SMatan Azrad #include <mlx5_common.h> 437b4f1e6bSMatan Azrad 447b4f1e6bSMatan Azrad #include "mlx5_defs.h" 45771fa900SAdrien Mazarguil #include "mlx5.h" 46771fa900SAdrien Mazarguil #include "mlx5_utils.h" 472e22920bSAdrien Mazarguil #include "mlx5_rxtx.h" 48771fa900SAdrien Mazarguil #include "mlx5_autoconf.h" 49974f1e7eSYongseok Koh #include "mlx5_mr.h" 5084c406e7SOri Kam #include "mlx5_flow.h" 51771fa900SAdrien Mazarguil 5299c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */ 5399c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en" 5499c12dccSNélio Laranjeiro 55bc91e8dbSYongseok Koh /* Device parameter to enable RX completion entry padding to 128B. */ 56bc91e8dbSYongseok Koh #define MLX5_RXQ_CQE_PAD_EN "rxq_cqe_pad_en" 57bc91e8dbSYongseok Koh 5878c7a16dSYongseok Koh /* Device parameter to enable padding Rx packet to cacheline size. */ 5978c7a16dSYongseok Koh #define MLX5_RXQ_PKT_PAD_EN "rxq_pkt_pad_en" 6078c7a16dSYongseok Koh 617d6bf6b8SYongseok Koh /* Device parameter to enable Multi-Packet Rx queue. */ 627d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_EN "mprq_en" 637d6bf6b8SYongseok Koh 647d6bf6b8SYongseok Koh /* Device parameter to configure log 2 of the number of strides for MPRQ. */ 657d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_LOG_STRIDE_NUM "mprq_log_stride_num" 667d6bf6b8SYongseok Koh 677d6bf6b8SYongseok Koh /* Device parameter to limit the size of memcpy'd packet for MPRQ. */ 687d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_MAX_MEMCPY_LEN "mprq_max_memcpy_len" 697d6bf6b8SYongseok Koh 707d6bf6b8SYongseok Koh /* Device parameter to set the minimum number of Rx queues to enable MPRQ. */ 717d6bf6b8SYongseok Koh #define MLX5_RXQS_MIN_MPRQ "rxqs_min_mprq" 727d6bf6b8SYongseok Koh 73a6bd4911SViacheslav Ovsiienko /* Device parameter to configure inline send. Deprecated, ignored.*/ 742a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline" 752a66cf37SYaacov Hazan 76505f1fe4SViacheslav Ovsiienko /* Device parameter to limit packet size to inline with ordinary SEND. */ 77505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MAX "txq_inline_max" 78505f1fe4SViacheslav Ovsiienko 79505f1fe4SViacheslav Ovsiienko /* Device parameter to configure minimal data size to inline. */ 80505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MIN "txq_inline_min" 81505f1fe4SViacheslav Ovsiienko 82505f1fe4SViacheslav Ovsiienko /* Device parameter to limit packet size to inline with Enhanced MPW. */ 83505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MPW "txq_inline_mpw" 84505f1fe4SViacheslav Ovsiienko 852a66cf37SYaacov Hazan /* 862a66cf37SYaacov Hazan * Device parameter to configure the number of TX queues threshold for 872a66cf37SYaacov Hazan * enabling inline send. 882a66cf37SYaacov Hazan */ 892a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline" 902a66cf37SYaacov Hazan 9109d8b416SYongseok Koh /* 9209d8b416SYongseok Koh * Device parameter to configure the number of TX queues threshold for 93a6bd4911SViacheslav Ovsiienko * enabling vectorized Tx, deprecated, ignored (no vectorized Tx routines). 9409d8b416SYongseok Koh */ 9509d8b416SYongseok Koh #define MLX5_TXQS_MAX_VEC "txqs_max_vec" 9609d8b416SYongseok Koh 97230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */ 98230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en" 99230189d9SNélio Laranjeiro 100a6bd4911SViacheslav Ovsiienko /* 1018409a285SViacheslav Ovsiienko * Device parameter to force doorbell register mapping 1028409a285SViacheslav Ovsiienko * to non-cahed region eliminating the extra write memory barrier. 1038409a285SViacheslav Ovsiienko */ 1048409a285SViacheslav Ovsiienko #define MLX5_TX_DB_NC "tx_db_nc" 1058409a285SViacheslav Ovsiienko 1068409a285SViacheslav Ovsiienko /* 107a6bd4911SViacheslav Ovsiienko * Device parameter to include 2 dsegs in the title WQEBB. 108a6bd4911SViacheslav Ovsiienko * Deprecated, ignored. 109a6bd4911SViacheslav Ovsiienko */ 1106ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en" 1116ce84bd8SYongseok Koh 112a6bd4911SViacheslav Ovsiienko /* 113a6bd4911SViacheslav Ovsiienko * Device parameter to limit the size of inlining packet. 114a6bd4911SViacheslav Ovsiienko * Deprecated, ignored. 115a6bd4911SViacheslav Ovsiienko */ 1166ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len" 1176ce84bd8SYongseok Koh 118a6bd4911SViacheslav Ovsiienko /* 119a6bd4911SViacheslav Ovsiienko * Device parameter to enable hardware Tx vector. 120a6bd4911SViacheslav Ovsiienko * Deprecated, ignored (no vectorized Tx routines anymore). 121a6bd4911SViacheslav Ovsiienko */ 1225644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en" 1235644d5b9SNelio Laranjeiro 1245644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */ 1255644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en" 1265644d5b9SNelio Laranjeiro 12778a54648SXueming Li /* Allow L3 VXLAN flow creation. */ 12878a54648SXueming Li #define MLX5_L3_VXLAN_EN "l3_vxlan_en" 12978a54648SXueming Li 130e2b4925eSOri Kam /* Activate DV E-Switch flow steering. */ 131e2b4925eSOri Kam #define MLX5_DV_ESW_EN "dv_esw_en" 132e2b4925eSOri Kam 13351e72d38SOri Kam /* Activate DV flow steering. */ 13451e72d38SOri Kam #define MLX5_DV_FLOW_EN "dv_flow_en" 13551e72d38SOri Kam 1362d241515SViacheslav Ovsiienko /* Enable extensive flow metadata support. */ 1372d241515SViacheslav Ovsiienko #define MLX5_DV_XMETA_EN "dv_xmeta_en" 1382d241515SViacheslav Ovsiienko 139db209cc3SNélio Laranjeiro /* Activate Netlink support in VF mode. */ 140db209cc3SNélio Laranjeiro #define MLX5_VF_NL_EN "vf_nl_en" 141db209cc3SNélio Laranjeiro 142dceb5029SYongseok Koh /* Enable extending memsegs when creating a MR. */ 143dceb5029SYongseok Koh #define MLX5_MR_EXT_MEMSEG_EN "mr_ext_memseg_en" 144dceb5029SYongseok Koh 1456de569f5SAdrien Mazarguil /* Select port representors to instantiate. */ 1466de569f5SAdrien Mazarguil #define MLX5_REPRESENTOR "representor" 1476de569f5SAdrien Mazarguil 148066cfecdSMatan Azrad /* Device parameter to configure the maximum number of dump files per queue. */ 149066cfecdSMatan Azrad #define MLX5_MAX_DUMP_FILES_NUM "max_dump_files_num" 150066cfecdSMatan Azrad 15121bb6c7eSDekel Peled /* Configure timeout of LRO session (in microseconds). */ 15221bb6c7eSDekel Peled #define MLX5_LRO_TIMEOUT_USEC "lro_timeout_usec" 15321bb6c7eSDekel Peled 15443e9d979SShachar Beiser #ifndef HAVE_IBV_MLX5_MOD_MPW 15543e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2) 15643e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3) 15743e9d979SShachar Beiser #endif 15843e9d979SShachar Beiser 159523f5a74SYongseok Koh #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP 160523f5a74SYongseok Koh #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4) 161523f5a74SYongseok Koh #endif 162523f5a74SYongseok Koh 163974f1e7eSYongseok Koh static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data"; 164974f1e7eSYongseok Koh 165974f1e7eSYongseok Koh /* Shared memory between primary and secondary processes. */ 166974f1e7eSYongseok Koh struct mlx5_shared_data *mlx5_shared_data; 167974f1e7eSYongseok Koh 168974f1e7eSYongseok Koh /* Spinlock for mlx5_shared_data allocation. */ 169974f1e7eSYongseok Koh static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER; 170974f1e7eSYongseok Koh 1717be600c8SYongseok Koh /* Process local data for secondary processes. */ 1727be600c8SYongseok Koh static struct mlx5_local_data mlx5_local_data; 1737be600c8SYongseok Koh 174a170a30dSNélio Laranjeiro /** Driver-specific log messages type. */ 175a170a30dSNélio Laranjeiro int mlx5_logtype; 176a170a30dSNélio Laranjeiro 177ad74bc61SViacheslav Ovsiienko /** Data associated with devices to spawn. */ 178ad74bc61SViacheslav Ovsiienko struct mlx5_dev_spawn_data { 179ad74bc61SViacheslav Ovsiienko uint32_t ifindex; /**< Network interface index. */ 180ad74bc61SViacheslav Ovsiienko uint32_t max_port; /**< IB device maximal port index. */ 181ad74bc61SViacheslav Ovsiienko uint32_t ibv_port; /**< IB device physical port index. */ 1822e569a37SViacheslav Ovsiienko int pf_bond; /**< bonding device PF index. < 0 - no bonding */ 183ad74bc61SViacheslav Ovsiienko struct mlx5_switch_info info; /**< Switch information. */ 184ad74bc61SViacheslav Ovsiienko struct ibv_device *ibv_dev; /**< Associated IB device. */ 185ad74bc61SViacheslav Ovsiienko struct rte_eth_dev *eth_dev; /**< Associated Ethernet device. */ 186ab3cffcfSViacheslav Ovsiienko struct rte_pci_device *pci_dev; /**< Backend PCI device. */ 187ad74bc61SViacheslav Ovsiienko }; 188ad74bc61SViacheslav Ovsiienko 18917e19bc4SViacheslav Ovsiienko static LIST_HEAD(, mlx5_ibv_shared) mlx5_ibv_list = LIST_HEAD_INITIALIZER(); 19017e19bc4SViacheslav Ovsiienko static pthread_mutex_t mlx5_ibv_list_mutex = PTHREAD_MUTEX_INITIALIZER; 19117e19bc4SViacheslav Ovsiienko 192830d2091SOri Kam #define MLX5_FLOW_MIN_ID_POOL_SIZE 512 193830d2091SOri Kam #define MLX5_ID_GENERATION_ARRAY_FACTOR 16 194830d2091SOri Kam 195860897d2SBing Zhao #define MLX5_FLOW_TABLE_HLIST_ARRAY_SIZE 4096 196e484e403SBing Zhao #define MLX5_TAGS_HLIST_ARRAY_SIZE 8192 197860897d2SBing Zhao 198830d2091SOri Kam /** 199830d2091SOri Kam * Allocate ID pool structure. 200830d2091SOri Kam * 20130a3687dSSuanming Mou * @param[in] max_id 20230a3687dSSuanming Mou * The maximum id can be allocated from the pool. 20330a3687dSSuanming Mou * 204830d2091SOri Kam * @return 205830d2091SOri Kam * Pointer to pool object, NULL value otherwise. 206830d2091SOri Kam */ 207830d2091SOri Kam struct mlx5_flow_id_pool * 20830a3687dSSuanming Mou mlx5_flow_id_pool_alloc(uint32_t max_id) 209830d2091SOri Kam { 210830d2091SOri Kam struct mlx5_flow_id_pool *pool; 211830d2091SOri Kam void *mem; 212830d2091SOri Kam 213830d2091SOri Kam pool = rte_zmalloc("id pool allocation", sizeof(*pool), 214830d2091SOri Kam RTE_CACHE_LINE_SIZE); 215830d2091SOri Kam if (!pool) { 216830d2091SOri Kam DRV_LOG(ERR, "can't allocate id pool"); 217830d2091SOri Kam rte_errno = ENOMEM; 218830d2091SOri Kam return NULL; 219830d2091SOri Kam } 220830d2091SOri Kam mem = rte_zmalloc("", MLX5_FLOW_MIN_ID_POOL_SIZE * sizeof(uint32_t), 221830d2091SOri Kam RTE_CACHE_LINE_SIZE); 222830d2091SOri Kam if (!mem) { 223830d2091SOri Kam DRV_LOG(ERR, "can't allocate mem for id pool"); 224830d2091SOri Kam rte_errno = ENOMEM; 225830d2091SOri Kam goto error; 226830d2091SOri Kam } 227830d2091SOri Kam pool->free_arr = mem; 228830d2091SOri Kam pool->curr = pool->free_arr; 229830d2091SOri Kam pool->last = pool->free_arr + MLX5_FLOW_MIN_ID_POOL_SIZE; 230830d2091SOri Kam pool->base_index = 0; 23130a3687dSSuanming Mou pool->max_id = max_id; 232830d2091SOri Kam return pool; 233830d2091SOri Kam error: 234830d2091SOri Kam rte_free(pool); 235830d2091SOri Kam return NULL; 236830d2091SOri Kam } 237830d2091SOri Kam 238830d2091SOri Kam /** 239830d2091SOri Kam * Release ID pool structure. 240830d2091SOri Kam * 241830d2091SOri Kam * @param[in] pool 242830d2091SOri Kam * Pointer to flow id pool object to free. 243830d2091SOri Kam */ 244830d2091SOri Kam void 245830d2091SOri Kam mlx5_flow_id_pool_release(struct mlx5_flow_id_pool *pool) 246830d2091SOri Kam { 247830d2091SOri Kam rte_free(pool->free_arr); 248830d2091SOri Kam rte_free(pool); 249830d2091SOri Kam } 250830d2091SOri Kam 251830d2091SOri Kam /** 252830d2091SOri Kam * Generate ID. 253830d2091SOri Kam * 254830d2091SOri Kam * @param[in] pool 255830d2091SOri Kam * Pointer to flow id pool. 256830d2091SOri Kam * @param[out] id 257830d2091SOri Kam * The generated ID. 258830d2091SOri Kam * 259830d2091SOri Kam * @return 260830d2091SOri Kam * 0 on success, error value otherwise. 261830d2091SOri Kam */ 262830d2091SOri Kam uint32_t 263830d2091SOri Kam mlx5_flow_id_get(struct mlx5_flow_id_pool *pool, uint32_t *id) 264830d2091SOri Kam { 265830d2091SOri Kam if (pool->curr == pool->free_arr) { 26630a3687dSSuanming Mou if (pool->base_index == pool->max_id) { 267830d2091SOri Kam rte_errno = ENOMEM; 268830d2091SOri Kam DRV_LOG(ERR, "no free id"); 269830d2091SOri Kam return -rte_errno; 270830d2091SOri Kam } 271830d2091SOri Kam *id = ++pool->base_index; 272830d2091SOri Kam return 0; 273830d2091SOri Kam } 274830d2091SOri Kam *id = *(--pool->curr); 275830d2091SOri Kam return 0; 276830d2091SOri Kam } 277830d2091SOri Kam 278830d2091SOri Kam /** 279830d2091SOri Kam * Release ID. 280830d2091SOri Kam * 281830d2091SOri Kam * @param[in] pool 282830d2091SOri Kam * Pointer to flow id pool. 283830d2091SOri Kam * @param[out] id 284830d2091SOri Kam * The generated ID. 285830d2091SOri Kam * 286830d2091SOri Kam * @return 287830d2091SOri Kam * 0 on success, error value otherwise. 288830d2091SOri Kam */ 289830d2091SOri Kam uint32_t 290830d2091SOri Kam mlx5_flow_id_release(struct mlx5_flow_id_pool *pool, uint32_t id) 291830d2091SOri Kam { 292830d2091SOri Kam uint32_t size; 293830d2091SOri Kam uint32_t size2; 294830d2091SOri Kam void *mem; 295830d2091SOri Kam 296830d2091SOri Kam if (pool->curr == pool->last) { 297830d2091SOri Kam size = pool->curr - pool->free_arr; 298830d2091SOri Kam size2 = size * MLX5_ID_GENERATION_ARRAY_FACTOR; 299830d2091SOri Kam assert(size2 > size); 300830d2091SOri Kam mem = rte_malloc("", size2 * sizeof(uint32_t), 0); 301830d2091SOri Kam if (!mem) { 302830d2091SOri Kam DRV_LOG(ERR, "can't allocate mem for id pool"); 303830d2091SOri Kam rte_errno = ENOMEM; 304830d2091SOri Kam return -rte_errno; 305830d2091SOri Kam } 306830d2091SOri Kam memcpy(mem, pool->free_arr, size * sizeof(uint32_t)); 307830d2091SOri Kam rte_free(pool->free_arr); 308830d2091SOri Kam pool->free_arr = mem; 309830d2091SOri Kam pool->curr = pool->free_arr + size; 310830d2091SOri Kam pool->last = pool->free_arr + size2; 311830d2091SOri Kam } 312830d2091SOri Kam *pool->curr = id; 313830d2091SOri Kam pool->curr++; 314830d2091SOri Kam return 0; 315830d2091SOri Kam } 316830d2091SOri Kam 31717e19bc4SViacheslav Ovsiienko /** 3185382d28cSMatan Azrad * Initialize the counters management structure. 3195382d28cSMatan Azrad * 3205382d28cSMatan Azrad * @param[in] sh 3215382d28cSMatan Azrad * Pointer to mlx5_ibv_shared object to free 3225382d28cSMatan Azrad */ 3235382d28cSMatan Azrad static void 3245382d28cSMatan Azrad mlx5_flow_counters_mng_init(struct mlx5_ibv_shared *sh) 3255382d28cSMatan Azrad { 3265382d28cSMatan Azrad uint8_t i; 3275382d28cSMatan Azrad 3285382d28cSMatan Azrad TAILQ_INIT(&sh->cmng.flow_counters); 3295382d28cSMatan Azrad for (i = 0; i < RTE_DIM(sh->cmng.ccont); ++i) 3305382d28cSMatan Azrad TAILQ_INIT(&sh->cmng.ccont[i].pool_list); 3315382d28cSMatan Azrad } 3325382d28cSMatan Azrad 3335382d28cSMatan Azrad /** 3345382d28cSMatan Azrad * Destroy all the resources allocated for a counter memory management. 3355382d28cSMatan Azrad * 3365382d28cSMatan Azrad * @param[in] mng 3375382d28cSMatan Azrad * Pointer to the memory management structure. 3385382d28cSMatan Azrad */ 3395382d28cSMatan Azrad static void 3405382d28cSMatan Azrad mlx5_flow_destroy_counter_stat_mem_mng(struct mlx5_counter_stats_mem_mng *mng) 3415382d28cSMatan Azrad { 3425382d28cSMatan Azrad uint8_t *mem = (uint8_t *)(uintptr_t)mng->raws[0].data; 3435382d28cSMatan Azrad 3445382d28cSMatan Azrad LIST_REMOVE(mng, next); 3455382d28cSMatan Azrad claim_zero(mlx5_devx_cmd_destroy(mng->dm)); 3465382d28cSMatan Azrad claim_zero(mlx5_glue->devx_umem_dereg(mng->umem)); 3475382d28cSMatan Azrad rte_free(mem); 3485382d28cSMatan Azrad } 3495382d28cSMatan Azrad 3505382d28cSMatan Azrad /** 3515382d28cSMatan Azrad * Close and release all the resources of the counters management. 3525382d28cSMatan Azrad * 3535382d28cSMatan Azrad * @param[in] sh 3545382d28cSMatan Azrad * Pointer to mlx5_ibv_shared object to free. 3555382d28cSMatan Azrad */ 3565382d28cSMatan Azrad static void 3575382d28cSMatan Azrad mlx5_flow_counters_mng_close(struct mlx5_ibv_shared *sh) 3585382d28cSMatan Azrad { 3595382d28cSMatan Azrad struct mlx5_counter_stats_mem_mng *mng; 3605382d28cSMatan Azrad uint8_t i; 3615382d28cSMatan Azrad int j; 362f15db67dSMatan Azrad int retries = 1024; 3635382d28cSMatan Azrad 364f15db67dSMatan Azrad rte_errno = 0; 365f15db67dSMatan Azrad while (--retries) { 366f15db67dSMatan Azrad rte_eal_alarm_cancel(mlx5_flow_query_alarm, sh); 367f15db67dSMatan Azrad if (rte_errno != EINPROGRESS) 368f15db67dSMatan Azrad break; 369f15db67dSMatan Azrad rte_pause(); 370f15db67dSMatan Azrad } 3715382d28cSMatan Azrad for (i = 0; i < RTE_DIM(sh->cmng.ccont); ++i) { 3725382d28cSMatan Azrad struct mlx5_flow_counter_pool *pool; 3735382d28cSMatan Azrad uint32_t batch = !!(i % 2); 3745382d28cSMatan Azrad 3755382d28cSMatan Azrad if (!sh->cmng.ccont[i].pools) 3765382d28cSMatan Azrad continue; 3775382d28cSMatan Azrad pool = TAILQ_FIRST(&sh->cmng.ccont[i].pool_list); 3785382d28cSMatan Azrad while (pool) { 3795382d28cSMatan Azrad if (batch) { 3805382d28cSMatan Azrad if (pool->min_dcs) 3815382d28cSMatan Azrad claim_zero 3825382d28cSMatan Azrad (mlx5_devx_cmd_destroy(pool->min_dcs)); 3835382d28cSMatan Azrad } 3845382d28cSMatan Azrad for (j = 0; j < MLX5_COUNTERS_PER_POOL; ++j) { 3855382d28cSMatan Azrad if (pool->counters_raw[j].action) 3865382d28cSMatan Azrad claim_zero 3875382d28cSMatan Azrad (mlx5_glue->destroy_flow_action 3885382d28cSMatan Azrad (pool->counters_raw[j].action)); 3895382d28cSMatan Azrad if (!batch && pool->counters_raw[j].dcs) 3905382d28cSMatan Azrad claim_zero(mlx5_devx_cmd_destroy 3915382d28cSMatan Azrad (pool->counters_raw[j].dcs)); 3925382d28cSMatan Azrad } 3935382d28cSMatan Azrad TAILQ_REMOVE(&sh->cmng.ccont[i].pool_list, pool, 3945382d28cSMatan Azrad next); 3955382d28cSMatan Azrad rte_free(pool); 3965382d28cSMatan Azrad pool = TAILQ_FIRST(&sh->cmng.ccont[i].pool_list); 3975382d28cSMatan Azrad } 3985382d28cSMatan Azrad rte_free(sh->cmng.ccont[i].pools); 3995382d28cSMatan Azrad } 4005382d28cSMatan Azrad mng = LIST_FIRST(&sh->cmng.mem_mngs); 4015382d28cSMatan Azrad while (mng) { 4025382d28cSMatan Azrad mlx5_flow_destroy_counter_stat_mem_mng(mng); 4035382d28cSMatan Azrad mng = LIST_FIRST(&sh->cmng.mem_mngs); 4045382d28cSMatan Azrad } 4055382d28cSMatan Azrad memset(&sh->cmng, 0, sizeof(sh->cmng)); 4065382d28cSMatan Azrad } 4075382d28cSMatan Azrad 4085382d28cSMatan Azrad /** 409b9d86122SDekel Peled * Extract pdn of PD object using DV API. 410b9d86122SDekel Peled * 411b9d86122SDekel Peled * @param[in] pd 412b9d86122SDekel Peled * Pointer to the verbs PD object. 413b9d86122SDekel Peled * @param[out] pdn 414b9d86122SDekel Peled * Pointer to the PD object number variable. 415b9d86122SDekel Peled * 416b9d86122SDekel Peled * @return 417b9d86122SDekel Peled * 0 on success, error value otherwise. 418b9d86122SDekel Peled */ 419b9d86122SDekel Peled #ifdef HAVE_IBV_FLOW_DV_SUPPORT 420b9d86122SDekel Peled static int 421b9d86122SDekel Peled mlx5_get_pdn(struct ibv_pd *pd __rte_unused, uint32_t *pdn __rte_unused) 422b9d86122SDekel Peled { 423b9d86122SDekel Peled struct mlx5dv_obj obj; 424b9d86122SDekel Peled struct mlx5dv_pd pd_info; 425b9d86122SDekel Peled int ret = 0; 426b9d86122SDekel Peled 427b9d86122SDekel Peled obj.pd.in = pd; 428b9d86122SDekel Peled obj.pd.out = &pd_info; 429b9d86122SDekel Peled ret = mlx5_glue->dv_init_obj(&obj, MLX5DV_OBJ_PD); 430b9d86122SDekel Peled if (ret) { 431b9d86122SDekel Peled DRV_LOG(DEBUG, "Fail to get PD object info"); 432b9d86122SDekel Peled return ret; 433b9d86122SDekel Peled } 434b9d86122SDekel Peled *pdn = pd_info.pdn; 435b9d86122SDekel Peled return 0; 436b9d86122SDekel Peled } 437b9d86122SDekel Peled #endif /* HAVE_IBV_FLOW_DV_SUPPORT */ 438b9d86122SDekel Peled 4398409a285SViacheslav Ovsiienko static int 4408409a285SViacheslav Ovsiienko mlx5_config_doorbell_mapping_env(const struct mlx5_dev_config *config) 4418409a285SViacheslav Ovsiienko { 4428409a285SViacheslav Ovsiienko char *env; 4438409a285SViacheslav Ovsiienko int value; 4448409a285SViacheslav Ovsiienko 4458409a285SViacheslav Ovsiienko assert(rte_eal_process_type() == RTE_PROC_PRIMARY); 4468409a285SViacheslav Ovsiienko /* Get environment variable to store. */ 4478409a285SViacheslav Ovsiienko env = getenv(MLX5_SHUT_UP_BF); 4488409a285SViacheslav Ovsiienko value = env ? !!strcmp(env, "0") : MLX5_ARG_UNSET; 4498409a285SViacheslav Ovsiienko if (config->dbnc == MLX5_ARG_UNSET) 4508409a285SViacheslav Ovsiienko setenv(MLX5_SHUT_UP_BF, MLX5_SHUT_UP_BF_DEFAULT, 1); 4518409a285SViacheslav Ovsiienko else 452f078ceb6SViacheslav Ovsiienko setenv(MLX5_SHUT_UP_BF, 453f078ceb6SViacheslav Ovsiienko config->dbnc == MLX5_TXDB_NCACHED ? "1" : "0", 1); 4548409a285SViacheslav Ovsiienko return value; 4558409a285SViacheslav Ovsiienko } 4568409a285SViacheslav Ovsiienko 4578409a285SViacheslav Ovsiienko static void 45806f78b5eSViacheslav Ovsiienko mlx5_restore_doorbell_mapping_env(int value) 4598409a285SViacheslav Ovsiienko { 4608409a285SViacheslav Ovsiienko assert(rte_eal_process_type() == RTE_PROC_PRIMARY); 4618409a285SViacheslav Ovsiienko /* Restore the original environment variable state. */ 4628409a285SViacheslav Ovsiienko if (value == MLX5_ARG_UNSET) 4638409a285SViacheslav Ovsiienko unsetenv(MLX5_SHUT_UP_BF); 4648409a285SViacheslav Ovsiienko else 4658409a285SViacheslav Ovsiienko setenv(MLX5_SHUT_UP_BF, value ? "1" : "0", 1); 4668409a285SViacheslav Ovsiienko } 4678409a285SViacheslav Ovsiienko 468b9d86122SDekel Peled /** 46917e19bc4SViacheslav Ovsiienko * Allocate shared IB device context. If there is multiport device the 47017e19bc4SViacheslav Ovsiienko * master and representors will share this context, if there is single 47117e19bc4SViacheslav Ovsiienko * port dedicated IB device, the context will be used by only given 47217e19bc4SViacheslav Ovsiienko * port due to unification. 47317e19bc4SViacheslav Ovsiienko * 474ae4eb7dcSViacheslav Ovsiienko * Routine first searches the context for the specified IB device name, 47517e19bc4SViacheslav Ovsiienko * if found the shared context assumed and reference counter is incremented. 47617e19bc4SViacheslav Ovsiienko * If no context found the new one is created and initialized with specified 47717e19bc4SViacheslav Ovsiienko * IB device context and parameters. 47817e19bc4SViacheslav Ovsiienko * 47917e19bc4SViacheslav Ovsiienko * @param[in] spawn 48017e19bc4SViacheslav Ovsiienko * Pointer to the IB device attributes (name, port, etc). 4818409a285SViacheslav Ovsiienko * @param[in] config 4828409a285SViacheslav Ovsiienko * Pointer to device configuration structure. 48317e19bc4SViacheslav Ovsiienko * 48417e19bc4SViacheslav Ovsiienko * @return 48517e19bc4SViacheslav Ovsiienko * Pointer to mlx5_ibv_shared object on success, 48617e19bc4SViacheslav Ovsiienko * otherwise NULL and rte_errno is set. 48717e19bc4SViacheslav Ovsiienko */ 48817e19bc4SViacheslav Ovsiienko static struct mlx5_ibv_shared * 4898409a285SViacheslav Ovsiienko mlx5_alloc_shared_ibctx(const struct mlx5_dev_spawn_data *spawn, 4908409a285SViacheslav Ovsiienko const struct mlx5_dev_config *config) 49117e19bc4SViacheslav Ovsiienko { 49217e19bc4SViacheslav Ovsiienko struct mlx5_ibv_shared *sh; 4938409a285SViacheslav Ovsiienko int dbmap_env; 49417e19bc4SViacheslav Ovsiienko int err = 0; 49553e5a82fSViacheslav Ovsiienko uint32_t i; 496ae18a1aeSOri Kam #ifdef HAVE_IBV_FLOW_DV_SUPPORT 497ae18a1aeSOri Kam struct mlx5_devx_tis_attr tis_attr = { 0 }; 498ae18a1aeSOri Kam #endif 49917e19bc4SViacheslav Ovsiienko 50017e19bc4SViacheslav Ovsiienko assert(spawn); 50117e19bc4SViacheslav Ovsiienko /* Secondary process should not create the shared context. */ 50217e19bc4SViacheslav Ovsiienko assert(rte_eal_process_type() == RTE_PROC_PRIMARY); 50317e19bc4SViacheslav Ovsiienko pthread_mutex_lock(&mlx5_ibv_list_mutex); 50417e19bc4SViacheslav Ovsiienko /* Search for IB context by device name. */ 50517e19bc4SViacheslav Ovsiienko LIST_FOREACH(sh, &mlx5_ibv_list, next) { 50617e19bc4SViacheslav Ovsiienko if (!strcmp(sh->ibdev_name, spawn->ibv_dev->name)) { 50717e19bc4SViacheslav Ovsiienko sh->refcnt++; 50817e19bc4SViacheslav Ovsiienko goto exit; 50917e19bc4SViacheslav Ovsiienko } 51017e19bc4SViacheslav Ovsiienko } 511ae4eb7dcSViacheslav Ovsiienko /* No device found, we have to create new shared context. */ 51217e19bc4SViacheslav Ovsiienko assert(spawn->max_port); 51317e19bc4SViacheslav Ovsiienko sh = rte_zmalloc("ethdev shared ib context", 51417e19bc4SViacheslav Ovsiienko sizeof(struct mlx5_ibv_shared) + 51517e19bc4SViacheslav Ovsiienko spawn->max_port * 51617e19bc4SViacheslav Ovsiienko sizeof(struct mlx5_ibv_shared_port), 51717e19bc4SViacheslav Ovsiienko RTE_CACHE_LINE_SIZE); 51817e19bc4SViacheslav Ovsiienko if (!sh) { 51917e19bc4SViacheslav Ovsiienko DRV_LOG(ERR, "shared context allocation failure"); 52017e19bc4SViacheslav Ovsiienko rte_errno = ENOMEM; 52117e19bc4SViacheslav Ovsiienko goto exit; 52217e19bc4SViacheslav Ovsiienko } 5238409a285SViacheslav Ovsiienko /* 5248409a285SViacheslav Ovsiienko * Configure environment variable "MLX5_BF_SHUT_UP" 5258409a285SViacheslav Ovsiienko * before the device creation. The rdma_core library 5268409a285SViacheslav Ovsiienko * checks the variable at device creation and 5278409a285SViacheslav Ovsiienko * stores the result internally. 5288409a285SViacheslav Ovsiienko */ 5298409a285SViacheslav Ovsiienko dbmap_env = mlx5_config_doorbell_mapping_env(config); 53017e19bc4SViacheslav Ovsiienko /* Try to open IB device with DV first, then usual Verbs. */ 53117e19bc4SViacheslav Ovsiienko errno = 0; 53217e19bc4SViacheslav Ovsiienko sh->ctx = mlx5_glue->dv_open_device(spawn->ibv_dev); 53317e19bc4SViacheslav Ovsiienko if (sh->ctx) { 53417e19bc4SViacheslav Ovsiienko sh->devx = 1; 53517e19bc4SViacheslav Ovsiienko DRV_LOG(DEBUG, "DevX is supported"); 5368409a285SViacheslav Ovsiienko /* The device is created, no need for environment. */ 53706f78b5eSViacheslav Ovsiienko mlx5_restore_doorbell_mapping_env(dbmap_env); 53817e19bc4SViacheslav Ovsiienko } else { 5398409a285SViacheslav Ovsiienko /* The environment variable is still configured. */ 54017e19bc4SViacheslav Ovsiienko sh->ctx = mlx5_glue->open_device(spawn->ibv_dev); 54117e19bc4SViacheslav Ovsiienko err = errno ? errno : ENODEV; 5428409a285SViacheslav Ovsiienko /* 5438409a285SViacheslav Ovsiienko * The environment variable is not needed anymore, 5448409a285SViacheslav Ovsiienko * all device creation attempts are completed. 5458409a285SViacheslav Ovsiienko */ 54606f78b5eSViacheslav Ovsiienko mlx5_restore_doorbell_mapping_env(dbmap_env); 54706f78b5eSViacheslav Ovsiienko if (!sh->ctx) 54817e19bc4SViacheslav Ovsiienko goto error; 54917e19bc4SViacheslav Ovsiienko DRV_LOG(DEBUG, "DevX is NOT supported"); 55017e19bc4SViacheslav Ovsiienko } 55117e19bc4SViacheslav Ovsiienko err = mlx5_glue->query_device_ex(sh->ctx, NULL, &sh->device_attr); 55217e19bc4SViacheslav Ovsiienko if (err) { 55317e19bc4SViacheslav Ovsiienko DRV_LOG(DEBUG, "ibv_query_device_ex() failed"); 55417e19bc4SViacheslav Ovsiienko goto error; 55517e19bc4SViacheslav Ovsiienko } 55617e19bc4SViacheslav Ovsiienko sh->refcnt = 1; 55717e19bc4SViacheslav Ovsiienko sh->max_port = spawn->max_port; 55817e19bc4SViacheslav Ovsiienko strncpy(sh->ibdev_name, sh->ctx->device->name, 55917e19bc4SViacheslav Ovsiienko sizeof(sh->ibdev_name)); 56017e19bc4SViacheslav Ovsiienko strncpy(sh->ibdev_path, sh->ctx->device->ibdev_path, 56117e19bc4SViacheslav Ovsiienko sizeof(sh->ibdev_path)); 56253e5a82fSViacheslav Ovsiienko pthread_mutex_init(&sh->intr_mutex, NULL); 56353e5a82fSViacheslav Ovsiienko /* 56453e5a82fSViacheslav Ovsiienko * Setting port_id to max unallowed value means 56553e5a82fSViacheslav Ovsiienko * there is no interrupt subhandler installed for 56653e5a82fSViacheslav Ovsiienko * the given port index i. 56753e5a82fSViacheslav Ovsiienko */ 56823242063SMatan Azrad for (i = 0; i < sh->max_port; i++) { 56953e5a82fSViacheslav Ovsiienko sh->port[i].ih_port_id = RTE_MAX_ETHPORTS; 57023242063SMatan Azrad sh->port[i].devx_ih_port_id = RTE_MAX_ETHPORTS; 57123242063SMatan Azrad } 57217e19bc4SViacheslav Ovsiienko sh->pd = mlx5_glue->alloc_pd(sh->ctx); 57317e19bc4SViacheslav Ovsiienko if (sh->pd == NULL) { 57417e19bc4SViacheslav Ovsiienko DRV_LOG(ERR, "PD allocation failure"); 57517e19bc4SViacheslav Ovsiienko err = ENOMEM; 57617e19bc4SViacheslav Ovsiienko goto error; 57717e19bc4SViacheslav Ovsiienko } 578b9d86122SDekel Peled #ifdef HAVE_IBV_FLOW_DV_SUPPORT 579ae18a1aeSOri Kam if (sh->devx) { 580b9d86122SDekel Peled err = mlx5_get_pdn(sh->pd, &sh->pdn); 581b9d86122SDekel Peled if (err) { 582b9d86122SDekel Peled DRV_LOG(ERR, "Fail to extract pdn from PD"); 583b9d86122SDekel Peled goto error; 584b9d86122SDekel Peled } 585ae18a1aeSOri Kam sh->td = mlx5_devx_cmd_create_td(sh->ctx); 586ae18a1aeSOri Kam if (!sh->td) { 587ae18a1aeSOri Kam DRV_LOG(ERR, "TD allocation failure"); 588ae18a1aeSOri Kam err = ENOMEM; 589ae18a1aeSOri Kam goto error; 590ae18a1aeSOri Kam } 591ae18a1aeSOri Kam tis_attr.transport_domain = sh->td->id; 592ae18a1aeSOri Kam sh->tis = mlx5_devx_cmd_create_tis(sh->ctx, &tis_attr); 593ae18a1aeSOri Kam if (!sh->tis) { 594ae18a1aeSOri Kam DRV_LOG(ERR, "TIS allocation failure"); 595ae18a1aeSOri Kam err = ENOMEM; 596ae18a1aeSOri Kam goto error; 597ae18a1aeSOri Kam } 598ae18a1aeSOri Kam } 59930a3687dSSuanming Mou sh->flow_id_pool = mlx5_flow_id_pool_alloc(UINT32_MAX); 600d85c7b5eSOri Kam if (!sh->flow_id_pool) { 601d85c7b5eSOri Kam DRV_LOG(ERR, "can't create flow id pool"); 602d85c7b5eSOri Kam err = ENOMEM; 603d85c7b5eSOri Kam goto error; 604d85c7b5eSOri Kam } 605b9d86122SDekel Peled #endif /* HAVE_IBV_FLOW_DV_SUPPORT */ 606ab3cffcfSViacheslav Ovsiienko /* 607ab3cffcfSViacheslav Ovsiienko * Once the device is added to the list of memory event 608ab3cffcfSViacheslav Ovsiienko * callback, its global MR cache table cannot be expanded 609ab3cffcfSViacheslav Ovsiienko * on the fly because of deadlock. If it overflows, lookup 610ab3cffcfSViacheslav Ovsiienko * should be done by searching MR list linearly, which is slow. 611ab3cffcfSViacheslav Ovsiienko * 612ab3cffcfSViacheslav Ovsiienko * At this point the device is not added to the memory 613ab3cffcfSViacheslav Ovsiienko * event list yet, context is just being created. 614ab3cffcfSViacheslav Ovsiienko */ 615ab3cffcfSViacheslav Ovsiienko err = mlx5_mr_btree_init(&sh->mr.cache, 616ab3cffcfSViacheslav Ovsiienko MLX5_MR_BTREE_CACHE_N * 2, 61746e10a4cSViacheslav Ovsiienko spawn->pci_dev->device.numa_node); 618ab3cffcfSViacheslav Ovsiienko if (err) { 619ab3cffcfSViacheslav Ovsiienko err = rte_errno; 620ab3cffcfSViacheslav Ovsiienko goto error; 621ab3cffcfSViacheslav Ovsiienko } 6225382d28cSMatan Azrad mlx5_flow_counters_mng_init(sh); 6230e3d0525SViacheslav Ovsiienko /* Add device to memory callback list. */ 6240e3d0525SViacheslav Ovsiienko rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock); 6250e3d0525SViacheslav Ovsiienko LIST_INSERT_HEAD(&mlx5_shared_data->mem_event_cb_list, 6260e3d0525SViacheslav Ovsiienko sh, mem_event_cb); 6270e3d0525SViacheslav Ovsiienko rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock); 6280e3d0525SViacheslav Ovsiienko /* Add context to the global device list. */ 62917e19bc4SViacheslav Ovsiienko LIST_INSERT_HEAD(&mlx5_ibv_list, sh, next); 63017e19bc4SViacheslav Ovsiienko exit: 63117e19bc4SViacheslav Ovsiienko pthread_mutex_unlock(&mlx5_ibv_list_mutex); 63217e19bc4SViacheslav Ovsiienko return sh; 63317e19bc4SViacheslav Ovsiienko error: 63417e19bc4SViacheslav Ovsiienko pthread_mutex_unlock(&mlx5_ibv_list_mutex); 63517e19bc4SViacheslav Ovsiienko assert(sh); 636ae18a1aeSOri Kam if (sh->tis) 637ae18a1aeSOri Kam claim_zero(mlx5_devx_cmd_destroy(sh->tis)); 638ae18a1aeSOri Kam if (sh->td) 639ae18a1aeSOri Kam claim_zero(mlx5_devx_cmd_destroy(sh->td)); 64017e19bc4SViacheslav Ovsiienko if (sh->pd) 64117e19bc4SViacheslav Ovsiienko claim_zero(mlx5_glue->dealloc_pd(sh->pd)); 64217e19bc4SViacheslav Ovsiienko if (sh->ctx) 64317e19bc4SViacheslav Ovsiienko claim_zero(mlx5_glue->close_device(sh->ctx)); 644d85c7b5eSOri Kam if (sh->flow_id_pool) 645d85c7b5eSOri Kam mlx5_flow_id_pool_release(sh->flow_id_pool); 64617e19bc4SViacheslav Ovsiienko rte_free(sh); 64717e19bc4SViacheslav Ovsiienko assert(err > 0); 64817e19bc4SViacheslav Ovsiienko rte_errno = err; 64917e19bc4SViacheslav Ovsiienko return NULL; 65017e19bc4SViacheslav Ovsiienko } 65117e19bc4SViacheslav Ovsiienko 65217e19bc4SViacheslav Ovsiienko /** 65317e19bc4SViacheslav Ovsiienko * Free shared IB device context. Decrement counter and if zero free 65417e19bc4SViacheslav Ovsiienko * all allocated resources and close handles. 65517e19bc4SViacheslav Ovsiienko * 65617e19bc4SViacheslav Ovsiienko * @param[in] sh 65717e19bc4SViacheslav Ovsiienko * Pointer to mlx5_ibv_shared object to free 65817e19bc4SViacheslav Ovsiienko */ 65917e19bc4SViacheslav Ovsiienko static void 66017e19bc4SViacheslav Ovsiienko mlx5_free_shared_ibctx(struct mlx5_ibv_shared *sh) 66117e19bc4SViacheslav Ovsiienko { 66217e19bc4SViacheslav Ovsiienko pthread_mutex_lock(&mlx5_ibv_list_mutex); 66317e19bc4SViacheslav Ovsiienko #ifndef NDEBUG 66417e19bc4SViacheslav Ovsiienko /* Check the object presence in the list. */ 66517e19bc4SViacheslav Ovsiienko struct mlx5_ibv_shared *lctx; 66617e19bc4SViacheslav Ovsiienko 66717e19bc4SViacheslav Ovsiienko LIST_FOREACH(lctx, &mlx5_ibv_list, next) 66817e19bc4SViacheslav Ovsiienko if (lctx == sh) 66917e19bc4SViacheslav Ovsiienko break; 67017e19bc4SViacheslav Ovsiienko assert(lctx); 67117e19bc4SViacheslav Ovsiienko if (lctx != sh) { 67217e19bc4SViacheslav Ovsiienko DRV_LOG(ERR, "Freeing non-existing shared IB context"); 67317e19bc4SViacheslav Ovsiienko goto exit; 67417e19bc4SViacheslav Ovsiienko } 67517e19bc4SViacheslav Ovsiienko #endif 67617e19bc4SViacheslav Ovsiienko assert(sh); 67717e19bc4SViacheslav Ovsiienko assert(sh->refcnt); 67817e19bc4SViacheslav Ovsiienko /* Secondary process should not free the shared context. */ 67917e19bc4SViacheslav Ovsiienko assert(rte_eal_process_type() == RTE_PROC_PRIMARY); 68017e19bc4SViacheslav Ovsiienko if (--sh->refcnt) 68117e19bc4SViacheslav Ovsiienko goto exit; 682ab3cffcfSViacheslav Ovsiienko /* Release created Memory Regions. */ 683ab3cffcfSViacheslav Ovsiienko mlx5_mr_release(sh); 6840e3d0525SViacheslav Ovsiienko /* Remove from memory callback device list. */ 6850e3d0525SViacheslav Ovsiienko rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock); 6860e3d0525SViacheslav Ovsiienko LIST_REMOVE(sh, mem_event_cb); 6870e3d0525SViacheslav Ovsiienko rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock); 6880e3d0525SViacheslav Ovsiienko /* Remove context from the global device list. */ 68917e19bc4SViacheslav Ovsiienko LIST_REMOVE(sh, next); 69053e5a82fSViacheslav Ovsiienko /* 69153e5a82fSViacheslav Ovsiienko * Ensure there is no async event handler installed. 69253e5a82fSViacheslav Ovsiienko * Only primary process handles async device events. 69353e5a82fSViacheslav Ovsiienko **/ 6945382d28cSMatan Azrad mlx5_flow_counters_mng_close(sh); 69553e5a82fSViacheslav Ovsiienko assert(!sh->intr_cnt); 69653e5a82fSViacheslav Ovsiienko if (sh->intr_cnt) 6975897ac13SViacheslav Ovsiienko mlx5_intr_callback_unregister 69853e5a82fSViacheslav Ovsiienko (&sh->intr_handle, mlx5_dev_interrupt_handler, sh); 69923242063SMatan Azrad #ifdef HAVE_MLX5_DEVX_ASYNC_SUPPORT 70023242063SMatan Azrad if (sh->devx_intr_cnt) { 70123242063SMatan Azrad if (sh->intr_handle_devx.fd) 70223242063SMatan Azrad rte_intr_callback_unregister(&sh->intr_handle_devx, 70323242063SMatan Azrad mlx5_dev_interrupt_handler_devx, sh); 70423242063SMatan Azrad if (sh->devx_comp) 70523242063SMatan Azrad mlx5dv_devx_destroy_cmd_comp(sh->devx_comp); 70623242063SMatan Azrad } 70723242063SMatan Azrad #endif 70853e5a82fSViacheslav Ovsiienko pthread_mutex_destroy(&sh->intr_mutex); 70917e19bc4SViacheslav Ovsiienko if (sh->pd) 71017e19bc4SViacheslav Ovsiienko claim_zero(mlx5_glue->dealloc_pd(sh->pd)); 711ae18a1aeSOri Kam if (sh->tis) 712ae18a1aeSOri Kam claim_zero(mlx5_devx_cmd_destroy(sh->tis)); 713ae18a1aeSOri Kam if (sh->td) 714ae18a1aeSOri Kam claim_zero(mlx5_devx_cmd_destroy(sh->td)); 71517e19bc4SViacheslav Ovsiienko if (sh->ctx) 71617e19bc4SViacheslav Ovsiienko claim_zero(mlx5_glue->close_device(sh->ctx)); 717d85c7b5eSOri Kam if (sh->flow_id_pool) 718d85c7b5eSOri Kam mlx5_flow_id_pool_release(sh->flow_id_pool); 71917e19bc4SViacheslav Ovsiienko rte_free(sh); 72017e19bc4SViacheslav Ovsiienko exit: 72117e19bc4SViacheslav Ovsiienko pthread_mutex_unlock(&mlx5_ibv_list_mutex); 72217e19bc4SViacheslav Ovsiienko } 72317e19bc4SViacheslav Ovsiienko 724771fa900SAdrien Mazarguil /** 72554534725SMatan Azrad * Destroy table hash list and all the root entries per domain. 72654534725SMatan Azrad * 72754534725SMatan Azrad * @param[in] priv 72854534725SMatan Azrad * Pointer to the private device data structure. 72954534725SMatan Azrad */ 73054534725SMatan Azrad static void 73154534725SMatan Azrad mlx5_free_table_hash_list(struct mlx5_priv *priv) 73254534725SMatan Azrad { 73354534725SMatan Azrad struct mlx5_ibv_shared *sh = priv->sh; 73454534725SMatan Azrad struct mlx5_flow_tbl_data_entry *tbl_data; 73554534725SMatan Azrad union mlx5_flow_tbl_key table_key = { 73654534725SMatan Azrad { 73754534725SMatan Azrad .table_id = 0, 73854534725SMatan Azrad .reserved = 0, 73954534725SMatan Azrad .domain = 0, 74054534725SMatan Azrad .direction = 0, 74154534725SMatan Azrad } 74254534725SMatan Azrad }; 74354534725SMatan Azrad struct mlx5_hlist_entry *pos; 74454534725SMatan Azrad 74554534725SMatan Azrad if (!sh->flow_tbls) 74654534725SMatan Azrad return; 74754534725SMatan Azrad pos = mlx5_hlist_lookup(sh->flow_tbls, table_key.v64); 74854534725SMatan Azrad if (pos) { 74954534725SMatan Azrad tbl_data = container_of(pos, struct mlx5_flow_tbl_data_entry, 75054534725SMatan Azrad entry); 75154534725SMatan Azrad assert(tbl_data); 75254534725SMatan Azrad mlx5_hlist_remove(sh->flow_tbls, pos); 75354534725SMatan Azrad rte_free(tbl_data); 75454534725SMatan Azrad } 75554534725SMatan Azrad table_key.direction = 1; 75654534725SMatan Azrad pos = mlx5_hlist_lookup(sh->flow_tbls, table_key.v64); 75754534725SMatan Azrad if (pos) { 75854534725SMatan Azrad tbl_data = container_of(pos, struct mlx5_flow_tbl_data_entry, 75954534725SMatan Azrad entry); 76054534725SMatan Azrad assert(tbl_data); 76154534725SMatan Azrad mlx5_hlist_remove(sh->flow_tbls, pos); 76254534725SMatan Azrad rte_free(tbl_data); 76354534725SMatan Azrad } 76454534725SMatan Azrad table_key.direction = 0; 76554534725SMatan Azrad table_key.domain = 1; 76654534725SMatan Azrad pos = mlx5_hlist_lookup(sh->flow_tbls, table_key.v64); 76754534725SMatan Azrad if (pos) { 76854534725SMatan Azrad tbl_data = container_of(pos, struct mlx5_flow_tbl_data_entry, 76954534725SMatan Azrad entry); 77054534725SMatan Azrad assert(tbl_data); 77154534725SMatan Azrad mlx5_hlist_remove(sh->flow_tbls, pos); 77254534725SMatan Azrad rte_free(tbl_data); 77354534725SMatan Azrad } 77454534725SMatan Azrad mlx5_hlist_destroy(sh->flow_tbls, NULL, NULL); 77554534725SMatan Azrad } 77654534725SMatan Azrad 77754534725SMatan Azrad /** 77854534725SMatan Azrad * Initialize flow table hash list and create the root tables entry 77954534725SMatan Azrad * for each domain. 78054534725SMatan Azrad * 78154534725SMatan Azrad * @param[in] priv 78254534725SMatan Azrad * Pointer to the private device data structure. 78354534725SMatan Azrad * 78454534725SMatan Azrad * @return 78554534725SMatan Azrad * Zero on success, positive error code otherwise. 78654534725SMatan Azrad */ 78754534725SMatan Azrad static int 78854534725SMatan Azrad mlx5_alloc_table_hash_list(struct mlx5_priv *priv) 78954534725SMatan Azrad { 79054534725SMatan Azrad struct mlx5_ibv_shared *sh = priv->sh; 79154534725SMatan Azrad char s[MLX5_HLIST_NAMESIZE]; 79254534725SMatan Azrad int err = 0; 79354534725SMatan Azrad 79454534725SMatan Azrad assert(sh); 79554534725SMatan Azrad snprintf(s, sizeof(s), "%s_flow_table", priv->sh->ibdev_name); 79654534725SMatan Azrad sh->flow_tbls = mlx5_hlist_create(s, MLX5_FLOW_TABLE_HLIST_ARRAY_SIZE); 79754534725SMatan Azrad if (!sh->flow_tbls) { 79854534725SMatan Azrad DRV_LOG(ERR, "flow tables with hash creation failed.\n"); 79954534725SMatan Azrad err = ENOMEM; 80054534725SMatan Azrad return err; 80154534725SMatan Azrad } 80254534725SMatan Azrad #ifndef HAVE_MLX5DV_DR 80354534725SMatan Azrad /* 80454534725SMatan Azrad * In case we have not DR support, the zero tables should be created 80554534725SMatan Azrad * because DV expect to see them even if they cannot be created by 80654534725SMatan Azrad * RDMA-CORE. 80754534725SMatan Azrad */ 80854534725SMatan Azrad union mlx5_flow_tbl_key table_key = { 80954534725SMatan Azrad { 81054534725SMatan Azrad .table_id = 0, 81154534725SMatan Azrad .reserved = 0, 81254534725SMatan Azrad .domain = 0, 81354534725SMatan Azrad .direction = 0, 81454534725SMatan Azrad } 81554534725SMatan Azrad }; 81654534725SMatan Azrad struct mlx5_flow_tbl_data_entry *tbl_data = rte_zmalloc(NULL, 81754534725SMatan Azrad sizeof(*tbl_data), 0); 81854534725SMatan Azrad 81954534725SMatan Azrad if (!tbl_data) { 82054534725SMatan Azrad err = ENOMEM; 82154534725SMatan Azrad goto error; 82254534725SMatan Azrad } 82354534725SMatan Azrad tbl_data->entry.key = table_key.v64; 82454534725SMatan Azrad err = mlx5_hlist_insert(sh->flow_tbls, &tbl_data->entry); 82554534725SMatan Azrad if (err) 82654534725SMatan Azrad goto error; 82754534725SMatan Azrad rte_atomic32_init(&tbl_data->tbl.refcnt); 82854534725SMatan Azrad rte_atomic32_inc(&tbl_data->tbl.refcnt); 82954534725SMatan Azrad table_key.direction = 1; 83054534725SMatan Azrad tbl_data = rte_zmalloc(NULL, sizeof(*tbl_data), 0); 83154534725SMatan Azrad if (!tbl_data) { 83254534725SMatan Azrad err = ENOMEM; 83354534725SMatan Azrad goto error; 83454534725SMatan Azrad } 83554534725SMatan Azrad tbl_data->entry.key = table_key.v64; 83654534725SMatan Azrad err = mlx5_hlist_insert(sh->flow_tbls, &tbl_data->entry); 83754534725SMatan Azrad if (err) 83854534725SMatan Azrad goto error; 83954534725SMatan Azrad rte_atomic32_init(&tbl_data->tbl.refcnt); 84054534725SMatan Azrad rte_atomic32_inc(&tbl_data->tbl.refcnt); 84154534725SMatan Azrad table_key.direction = 0; 84254534725SMatan Azrad table_key.domain = 1; 84354534725SMatan Azrad tbl_data = rte_zmalloc(NULL, sizeof(*tbl_data), 0); 84454534725SMatan Azrad if (!tbl_data) { 84554534725SMatan Azrad err = ENOMEM; 84654534725SMatan Azrad goto error; 84754534725SMatan Azrad } 84854534725SMatan Azrad tbl_data->entry.key = table_key.v64; 84954534725SMatan Azrad err = mlx5_hlist_insert(sh->flow_tbls, &tbl_data->entry); 85054534725SMatan Azrad if (err) 85154534725SMatan Azrad goto error; 85254534725SMatan Azrad rte_atomic32_init(&tbl_data->tbl.refcnt); 85354534725SMatan Azrad rte_atomic32_inc(&tbl_data->tbl.refcnt); 85454534725SMatan Azrad return err; 85554534725SMatan Azrad error: 85654534725SMatan Azrad mlx5_free_table_hash_list(priv); 85754534725SMatan Azrad #endif /* HAVE_MLX5DV_DR */ 85854534725SMatan Azrad return err; 85954534725SMatan Azrad } 86054534725SMatan Azrad 86154534725SMatan Azrad /** 862b2177648SViacheslav Ovsiienko * Initialize DR related data within private structure. 863b2177648SViacheslav Ovsiienko * Routine checks the reference counter and does actual 864ae4eb7dcSViacheslav Ovsiienko * resources creation/initialization only if counter is zero. 865b2177648SViacheslav Ovsiienko * 866b2177648SViacheslav Ovsiienko * @param[in] priv 867b2177648SViacheslav Ovsiienko * Pointer to the private device data structure. 868b2177648SViacheslav Ovsiienko * 869b2177648SViacheslav Ovsiienko * @return 870b2177648SViacheslav Ovsiienko * Zero on success, positive error code otherwise. 871b2177648SViacheslav Ovsiienko */ 872b2177648SViacheslav Ovsiienko static int 873b2177648SViacheslav Ovsiienko mlx5_alloc_shared_dr(struct mlx5_priv *priv) 874b2177648SViacheslav Ovsiienko { 8751ef4cdefSMatan Azrad struct mlx5_ibv_shared *sh = priv->sh; 8761ef4cdefSMatan Azrad char s[MLX5_HLIST_NAMESIZE]; 87768011166SXiaoyu Min int err = 0; 87854534725SMatan Azrad 87968011166SXiaoyu Min if (!sh->flow_tbls) 88068011166SXiaoyu Min err = mlx5_alloc_table_hash_list(priv); 88168011166SXiaoyu Min else 88268011166SXiaoyu Min DRV_LOG(DEBUG, "sh->flow_tbls[%p] already created, reuse\n", 88368011166SXiaoyu Min (void *)sh->flow_tbls); 88454534725SMatan Azrad if (err) 88554534725SMatan Azrad return err; 8861ef4cdefSMatan Azrad /* Create tags hash list table. */ 8871ef4cdefSMatan Azrad snprintf(s, sizeof(s), "%s_tags", sh->ibdev_name); 8881ef4cdefSMatan Azrad sh->tag_table = mlx5_hlist_create(s, MLX5_TAGS_HLIST_ARRAY_SIZE); 8891ef4cdefSMatan Azrad if (!sh->tag_table) { 8901ef4cdefSMatan Azrad DRV_LOG(ERR, "tags with hash creation failed.\n"); 8911ef4cdefSMatan Azrad err = ENOMEM; 8921ef4cdefSMatan Azrad goto error; 8931ef4cdefSMatan Azrad } 894b2177648SViacheslav Ovsiienko #ifdef HAVE_MLX5DV_DR 89554534725SMatan Azrad void *domain; 896b2177648SViacheslav Ovsiienko 897b2177648SViacheslav Ovsiienko if (sh->dv_refcnt) { 898b2177648SViacheslav Ovsiienko /* Shared DV/DR structures is already initialized. */ 899b2177648SViacheslav Ovsiienko sh->dv_refcnt++; 900b2177648SViacheslav Ovsiienko priv->dr_shared = 1; 901b2177648SViacheslav Ovsiienko return 0; 902b2177648SViacheslav Ovsiienko } 903b2177648SViacheslav Ovsiienko /* Reference counter is zero, we should initialize structures. */ 904d1e64fbfSOri Kam domain = mlx5_glue->dr_create_domain(sh->ctx, 905d1e64fbfSOri Kam MLX5DV_DR_DOMAIN_TYPE_NIC_RX); 906d1e64fbfSOri Kam if (!domain) { 907d1e64fbfSOri Kam DRV_LOG(ERR, "ingress mlx5dv_dr_create_domain failed"); 908b2177648SViacheslav Ovsiienko err = errno; 909b2177648SViacheslav Ovsiienko goto error; 910b2177648SViacheslav Ovsiienko } 911d1e64fbfSOri Kam sh->rx_domain = domain; 912d1e64fbfSOri Kam domain = mlx5_glue->dr_create_domain(sh->ctx, 913d1e64fbfSOri Kam MLX5DV_DR_DOMAIN_TYPE_NIC_TX); 914d1e64fbfSOri Kam if (!domain) { 915d1e64fbfSOri Kam DRV_LOG(ERR, "egress mlx5dv_dr_create_domain failed"); 916b2177648SViacheslav Ovsiienko err = errno; 917b2177648SViacheslav Ovsiienko goto error; 918b2177648SViacheslav Ovsiienko } 91979e35d0dSViacheslav Ovsiienko pthread_mutex_init(&sh->dv_mutex, NULL); 920d1e64fbfSOri Kam sh->tx_domain = domain; 921e2b4925eSOri Kam #ifdef HAVE_MLX5DV_DR_ESWITCH 922e2b4925eSOri Kam if (priv->config.dv_esw_en) { 923d1e64fbfSOri Kam domain = mlx5_glue->dr_create_domain 924d1e64fbfSOri Kam (sh->ctx, MLX5DV_DR_DOMAIN_TYPE_FDB); 925d1e64fbfSOri Kam if (!domain) { 926d1e64fbfSOri Kam DRV_LOG(ERR, "FDB mlx5dv_dr_create_domain failed"); 927e2b4925eSOri Kam err = errno; 928e2b4925eSOri Kam goto error; 929e2b4925eSOri Kam } 930d1e64fbfSOri Kam sh->fdb_domain = domain; 93134fa7c02SOri Kam sh->esw_drop_action = mlx5_glue->dr_create_flow_action_drop(); 932e2b4925eSOri Kam } 933e2b4925eSOri Kam #endif 934b41e47daSMoti Haimovsky sh->pop_vlan_action = mlx5_glue->dr_create_flow_action_pop_vlan(); 9351ef4cdefSMatan Azrad #endif /* HAVE_MLX5DV_DR */ 936b2177648SViacheslav Ovsiienko sh->dv_refcnt++; 937b2177648SViacheslav Ovsiienko priv->dr_shared = 1; 938b2177648SViacheslav Ovsiienko return 0; 939b2177648SViacheslav Ovsiienko error: 940b2177648SViacheslav Ovsiienko /* Rollback the created objects. */ 941d1e64fbfSOri Kam if (sh->rx_domain) { 942d1e64fbfSOri Kam mlx5_glue->dr_destroy_domain(sh->rx_domain); 943d1e64fbfSOri Kam sh->rx_domain = NULL; 944b2177648SViacheslav Ovsiienko } 945d1e64fbfSOri Kam if (sh->tx_domain) { 946d1e64fbfSOri Kam mlx5_glue->dr_destroy_domain(sh->tx_domain); 947d1e64fbfSOri Kam sh->tx_domain = NULL; 948b2177648SViacheslav Ovsiienko } 949d1e64fbfSOri Kam if (sh->fdb_domain) { 950d1e64fbfSOri Kam mlx5_glue->dr_destroy_domain(sh->fdb_domain); 951d1e64fbfSOri Kam sh->fdb_domain = NULL; 952e2b4925eSOri Kam } 95334fa7c02SOri Kam if (sh->esw_drop_action) { 95434fa7c02SOri Kam mlx5_glue->destroy_flow_action(sh->esw_drop_action); 95534fa7c02SOri Kam sh->esw_drop_action = NULL; 95634fa7c02SOri Kam } 957b41e47daSMoti Haimovsky if (sh->pop_vlan_action) { 958b41e47daSMoti Haimovsky mlx5_glue->destroy_flow_action(sh->pop_vlan_action); 959b41e47daSMoti Haimovsky sh->pop_vlan_action = NULL; 960b41e47daSMoti Haimovsky } 9611ef4cdefSMatan Azrad if (sh->tag_table) { 9621ef4cdefSMatan Azrad /* tags should be destroyed with flow before. */ 9631ef4cdefSMatan Azrad mlx5_hlist_destroy(sh->tag_table, NULL, NULL); 9641ef4cdefSMatan Azrad sh->tag_table = NULL; 9651ef4cdefSMatan Azrad } 96654534725SMatan Azrad mlx5_free_table_hash_list(priv); 96754534725SMatan Azrad return err; 968b2177648SViacheslav Ovsiienko } 969b2177648SViacheslav Ovsiienko 970b2177648SViacheslav Ovsiienko /** 971b2177648SViacheslav Ovsiienko * Destroy DR related data within private structure. 972b2177648SViacheslav Ovsiienko * 973b2177648SViacheslav Ovsiienko * @param[in] priv 974b2177648SViacheslav Ovsiienko * Pointer to the private device data structure. 975b2177648SViacheslav Ovsiienko */ 976b2177648SViacheslav Ovsiienko static void 977b2177648SViacheslav Ovsiienko mlx5_free_shared_dr(struct mlx5_priv *priv) 978b2177648SViacheslav Ovsiienko { 979b2177648SViacheslav Ovsiienko struct mlx5_ibv_shared *sh; 980b2177648SViacheslav Ovsiienko 981b2177648SViacheslav Ovsiienko if (!priv->dr_shared) 982b2177648SViacheslav Ovsiienko return; 983b2177648SViacheslav Ovsiienko priv->dr_shared = 0; 984b2177648SViacheslav Ovsiienko sh = priv->sh; 985b2177648SViacheslav Ovsiienko assert(sh); 9861ef4cdefSMatan Azrad #ifdef HAVE_MLX5DV_DR 987b2177648SViacheslav Ovsiienko assert(sh->dv_refcnt); 988b2177648SViacheslav Ovsiienko if (sh->dv_refcnt && --sh->dv_refcnt) 989b2177648SViacheslav Ovsiienko return; 990d1e64fbfSOri Kam if (sh->rx_domain) { 991d1e64fbfSOri Kam mlx5_glue->dr_destroy_domain(sh->rx_domain); 992d1e64fbfSOri Kam sh->rx_domain = NULL; 993b2177648SViacheslav Ovsiienko } 994d1e64fbfSOri Kam if (sh->tx_domain) { 995d1e64fbfSOri Kam mlx5_glue->dr_destroy_domain(sh->tx_domain); 996d1e64fbfSOri Kam sh->tx_domain = NULL; 997b2177648SViacheslav Ovsiienko } 998e2b4925eSOri Kam #ifdef HAVE_MLX5DV_DR_ESWITCH 999d1e64fbfSOri Kam if (sh->fdb_domain) { 1000d1e64fbfSOri Kam mlx5_glue->dr_destroy_domain(sh->fdb_domain); 1001d1e64fbfSOri Kam sh->fdb_domain = NULL; 1002e2b4925eSOri Kam } 100334fa7c02SOri Kam if (sh->esw_drop_action) { 100434fa7c02SOri Kam mlx5_glue->destroy_flow_action(sh->esw_drop_action); 100534fa7c02SOri Kam sh->esw_drop_action = NULL; 100634fa7c02SOri Kam } 1007e2b4925eSOri Kam #endif 1008b41e47daSMoti Haimovsky if (sh->pop_vlan_action) { 1009b41e47daSMoti Haimovsky mlx5_glue->destroy_flow_action(sh->pop_vlan_action); 1010b41e47daSMoti Haimovsky sh->pop_vlan_action = NULL; 1011b41e47daSMoti Haimovsky } 101279e35d0dSViacheslav Ovsiienko pthread_mutex_destroy(&sh->dv_mutex); 101354534725SMatan Azrad #endif /* HAVE_MLX5DV_DR */ 10141ef4cdefSMatan Azrad if (sh->tag_table) { 10151ef4cdefSMatan Azrad /* tags should be destroyed with flow before. */ 10161ef4cdefSMatan Azrad mlx5_hlist_destroy(sh->tag_table, NULL, NULL); 10171ef4cdefSMatan Azrad sh->tag_table = NULL; 10181ef4cdefSMatan Azrad } 101954534725SMatan Azrad mlx5_free_table_hash_list(priv); 1020b2177648SViacheslav Ovsiienko } 1021b2177648SViacheslav Ovsiienko 1022b2177648SViacheslav Ovsiienko /** 10237be600c8SYongseok Koh * Initialize shared data between primary and secondary process. 10247be600c8SYongseok Koh * 10257be600c8SYongseok Koh * A memzone is reserved by primary process and secondary processes attach to 10267be600c8SYongseok Koh * the memzone. 10277be600c8SYongseok Koh * 10287be600c8SYongseok Koh * @return 10297be600c8SYongseok Koh * 0 on success, a negative errno value otherwise and rte_errno is set. 1030974f1e7eSYongseok Koh */ 10317be600c8SYongseok Koh static int 10327be600c8SYongseok Koh mlx5_init_shared_data(void) 1033974f1e7eSYongseok Koh { 1034974f1e7eSYongseok Koh const struct rte_memzone *mz; 10357be600c8SYongseok Koh int ret = 0; 1036974f1e7eSYongseok Koh 1037974f1e7eSYongseok Koh rte_spinlock_lock(&mlx5_shared_data_lock); 1038974f1e7eSYongseok Koh if (mlx5_shared_data == NULL) { 1039974f1e7eSYongseok Koh if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 1040974f1e7eSYongseok Koh /* Allocate shared memory. */ 1041974f1e7eSYongseok Koh mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA, 1042974f1e7eSYongseok Koh sizeof(*mlx5_shared_data), 1043974f1e7eSYongseok Koh SOCKET_ID_ANY, 0); 10447be600c8SYongseok Koh if (mz == NULL) { 10457be600c8SYongseok Koh DRV_LOG(ERR, 104606fa6988SDekel Peled "Cannot allocate mlx5 shared data"); 10477be600c8SYongseok Koh ret = -rte_errno; 10487be600c8SYongseok Koh goto error; 10497be600c8SYongseok Koh } 10507be600c8SYongseok Koh mlx5_shared_data = mz->addr; 10517be600c8SYongseok Koh memset(mlx5_shared_data, 0, sizeof(*mlx5_shared_data)); 10527be600c8SYongseok Koh rte_spinlock_init(&mlx5_shared_data->lock); 1053974f1e7eSYongseok Koh } else { 1054974f1e7eSYongseok Koh /* Lookup allocated shared memory. */ 1055974f1e7eSYongseok Koh mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA); 10567be600c8SYongseok Koh if (mz == NULL) { 10577be600c8SYongseok Koh DRV_LOG(ERR, 105806fa6988SDekel Peled "Cannot attach mlx5 shared data"); 10597be600c8SYongseok Koh ret = -rte_errno; 10607be600c8SYongseok Koh goto error; 1061974f1e7eSYongseok Koh } 1062974f1e7eSYongseok Koh mlx5_shared_data = mz->addr; 10637be600c8SYongseok Koh memset(&mlx5_local_data, 0, sizeof(mlx5_local_data)); 10643ebe6580SYongseok Koh } 1065974f1e7eSYongseok Koh } 10667be600c8SYongseok Koh error: 10677be600c8SYongseok Koh rte_spinlock_unlock(&mlx5_shared_data_lock); 10687be600c8SYongseok Koh return ret; 10697be600c8SYongseok Koh } 10707be600c8SYongseok Koh 10717be600c8SYongseok Koh /** 10724d803a72SOlga Shern * Retrieve integer value from environment variable. 10734d803a72SOlga Shern * 10744d803a72SOlga Shern * @param[in] name 10754d803a72SOlga Shern * Environment variable name. 10764d803a72SOlga Shern * 10774d803a72SOlga Shern * @return 10784d803a72SOlga Shern * Integer value, 0 if the variable is not set. 10794d803a72SOlga Shern */ 10804d803a72SOlga Shern int 10814d803a72SOlga Shern mlx5_getenv_int(const char *name) 10824d803a72SOlga Shern { 10834d803a72SOlga Shern const char *val = getenv(name); 10844d803a72SOlga Shern 10854d803a72SOlga Shern if (val == NULL) 10864d803a72SOlga Shern return 0; 10874d803a72SOlga Shern return atoi(val); 10884d803a72SOlga Shern } 10894d803a72SOlga Shern 10904d803a72SOlga Shern /** 10911e3a39f7SXueming Li * Verbs callback to allocate a memory. This function should allocate the space 10921e3a39f7SXueming Li * according to the size provided residing inside a huge page. 10931e3a39f7SXueming Li * Please note that all allocation must respect the alignment from libmlx5 10941e3a39f7SXueming Li * (i.e. currently sysconf(_SC_PAGESIZE)). 10951e3a39f7SXueming Li * 10961e3a39f7SXueming Li * @param[in] size 10971e3a39f7SXueming Li * The size in bytes of the memory to allocate. 10981e3a39f7SXueming Li * @param[in] data 10991e3a39f7SXueming Li * A pointer to the callback data. 11001e3a39f7SXueming Li * 11011e3a39f7SXueming Li * @return 1102a6d83b6aSNélio Laranjeiro * Allocated buffer, NULL otherwise and rte_errno is set. 11031e3a39f7SXueming Li */ 11041e3a39f7SXueming Li static void * 11051e3a39f7SXueming Li mlx5_alloc_verbs_buf(size_t size, void *data) 11061e3a39f7SXueming Li { 1107dbeba4cfSThomas Monjalon struct mlx5_priv *priv = data; 11081e3a39f7SXueming Li void *ret; 11091e3a39f7SXueming Li size_t alignment = sysconf(_SC_PAGESIZE); 1110d10b09dbSOlivier Matz unsigned int socket = SOCKET_ID_ANY; 11111e3a39f7SXueming Li 1112d10b09dbSOlivier Matz if (priv->verbs_alloc_ctx.type == MLX5_VERBS_ALLOC_TYPE_TX_QUEUE) { 1113d10b09dbSOlivier Matz const struct mlx5_txq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 1114d10b09dbSOlivier Matz 1115d10b09dbSOlivier Matz socket = ctrl->socket; 1116d10b09dbSOlivier Matz } else if (priv->verbs_alloc_ctx.type == 1117d10b09dbSOlivier Matz MLX5_VERBS_ALLOC_TYPE_RX_QUEUE) { 1118d10b09dbSOlivier Matz const struct mlx5_rxq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 1119d10b09dbSOlivier Matz 1120d10b09dbSOlivier Matz socket = ctrl->socket; 1121d10b09dbSOlivier Matz } 11221e3a39f7SXueming Li assert(data != NULL); 1123d10b09dbSOlivier Matz ret = rte_malloc_socket(__func__, size, alignment, socket); 1124a6d83b6aSNélio Laranjeiro if (!ret && size) 1125a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 11261e3a39f7SXueming Li return ret; 11271e3a39f7SXueming Li } 11281e3a39f7SXueming Li 11291e3a39f7SXueming Li /** 11301e3a39f7SXueming Li * Verbs callback to free a memory. 11311e3a39f7SXueming Li * 11321e3a39f7SXueming Li * @param[in] ptr 11331e3a39f7SXueming Li * A pointer to the memory to free. 11341e3a39f7SXueming Li * @param[in] data 11351e3a39f7SXueming Li * A pointer to the callback data. 11361e3a39f7SXueming Li */ 11371e3a39f7SXueming Li static void 11381e3a39f7SXueming Li mlx5_free_verbs_buf(void *ptr, void *data __rte_unused) 11391e3a39f7SXueming Li { 11401e3a39f7SXueming Li assert(data != NULL); 11411e3a39f7SXueming Li rte_free(ptr); 11421e3a39f7SXueming Li } 11431e3a39f7SXueming Li 11441e3a39f7SXueming Li /** 1145c9ba7523SRaslan Darawsheh * DPDK callback to add udp tunnel port 1146c9ba7523SRaslan Darawsheh * 1147c9ba7523SRaslan Darawsheh * @param[in] dev 1148c9ba7523SRaslan Darawsheh * A pointer to eth_dev 1149c9ba7523SRaslan Darawsheh * @param[in] udp_tunnel 1150c9ba7523SRaslan Darawsheh * A pointer to udp tunnel 1151c9ba7523SRaslan Darawsheh * 1152c9ba7523SRaslan Darawsheh * @return 1153c9ba7523SRaslan Darawsheh * 0 on valid udp ports and tunnels, -ENOTSUP otherwise. 1154c9ba7523SRaslan Darawsheh */ 1155c9ba7523SRaslan Darawsheh int 1156c9ba7523SRaslan Darawsheh mlx5_udp_tunnel_port_add(struct rte_eth_dev *dev __rte_unused, 1157c9ba7523SRaslan Darawsheh struct rte_eth_udp_tunnel *udp_tunnel) 1158c9ba7523SRaslan Darawsheh { 1159c9ba7523SRaslan Darawsheh assert(udp_tunnel != NULL); 1160c9ba7523SRaslan Darawsheh if (udp_tunnel->prot_type == RTE_TUNNEL_TYPE_VXLAN && 1161c9ba7523SRaslan Darawsheh udp_tunnel->udp_port == 4789) 1162c9ba7523SRaslan Darawsheh return 0; 1163c9ba7523SRaslan Darawsheh if (udp_tunnel->prot_type == RTE_TUNNEL_TYPE_VXLAN_GPE && 1164c9ba7523SRaslan Darawsheh udp_tunnel->udp_port == 4790) 1165c9ba7523SRaslan Darawsheh return 0; 1166c9ba7523SRaslan Darawsheh return -ENOTSUP; 1167c9ba7523SRaslan Darawsheh } 1168c9ba7523SRaslan Darawsheh 1169c9ba7523SRaslan Darawsheh /** 1170120dc4a7SYongseok Koh * Initialize process private data structure. 1171120dc4a7SYongseok Koh * 1172120dc4a7SYongseok Koh * @param dev 1173120dc4a7SYongseok Koh * Pointer to Ethernet device structure. 1174120dc4a7SYongseok Koh * 1175120dc4a7SYongseok Koh * @return 1176120dc4a7SYongseok Koh * 0 on success, a negative errno value otherwise and rte_errno is set. 1177120dc4a7SYongseok Koh */ 1178120dc4a7SYongseok Koh int 1179120dc4a7SYongseok Koh mlx5_proc_priv_init(struct rte_eth_dev *dev) 1180120dc4a7SYongseok Koh { 1181120dc4a7SYongseok Koh struct mlx5_priv *priv = dev->data->dev_private; 1182120dc4a7SYongseok Koh struct mlx5_proc_priv *ppriv; 1183120dc4a7SYongseok Koh size_t ppriv_size; 1184120dc4a7SYongseok Koh 1185120dc4a7SYongseok Koh /* 1186120dc4a7SYongseok Koh * UAR register table follows the process private structure. BlueFlame 1187120dc4a7SYongseok Koh * registers for Tx queues are stored in the table. 1188120dc4a7SYongseok Koh */ 1189120dc4a7SYongseok Koh ppriv_size = 1190120dc4a7SYongseok Koh sizeof(struct mlx5_proc_priv) + priv->txqs_n * sizeof(void *); 1191120dc4a7SYongseok Koh ppriv = rte_malloc_socket("mlx5_proc_priv", ppriv_size, 1192120dc4a7SYongseok Koh RTE_CACHE_LINE_SIZE, dev->device->numa_node); 1193120dc4a7SYongseok Koh if (!ppriv) { 1194120dc4a7SYongseok Koh rte_errno = ENOMEM; 1195120dc4a7SYongseok Koh return -rte_errno; 1196120dc4a7SYongseok Koh } 1197120dc4a7SYongseok Koh ppriv->uar_table_sz = ppriv_size; 1198120dc4a7SYongseok Koh dev->process_private = ppriv; 1199120dc4a7SYongseok Koh return 0; 1200120dc4a7SYongseok Koh } 1201120dc4a7SYongseok Koh 1202120dc4a7SYongseok Koh /** 1203120dc4a7SYongseok Koh * Un-initialize process private data structure. 1204120dc4a7SYongseok Koh * 1205120dc4a7SYongseok Koh * @param dev 1206120dc4a7SYongseok Koh * Pointer to Ethernet device structure. 1207120dc4a7SYongseok Koh */ 1208120dc4a7SYongseok Koh static void 1209120dc4a7SYongseok Koh mlx5_proc_priv_uninit(struct rte_eth_dev *dev) 1210120dc4a7SYongseok Koh { 1211120dc4a7SYongseok Koh if (!dev->process_private) 1212120dc4a7SYongseok Koh return; 1213120dc4a7SYongseok Koh rte_free(dev->process_private); 1214120dc4a7SYongseok Koh dev->process_private = NULL; 1215120dc4a7SYongseok Koh } 1216120dc4a7SYongseok Koh 1217120dc4a7SYongseok Koh /** 1218771fa900SAdrien Mazarguil * DPDK callback to close the device. 1219771fa900SAdrien Mazarguil * 1220771fa900SAdrien Mazarguil * Destroy all queues and objects, free memory. 1221771fa900SAdrien Mazarguil * 1222771fa900SAdrien Mazarguil * @param dev 1223771fa900SAdrien Mazarguil * Pointer to Ethernet device structure. 1224771fa900SAdrien Mazarguil */ 1225771fa900SAdrien Mazarguil static void 1226771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev) 1227771fa900SAdrien Mazarguil { 1228dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 12292e22920bSAdrien Mazarguil unsigned int i; 12306af6b973SNélio Laranjeiro int ret; 1231771fa900SAdrien Mazarguil 1232a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u closing device \"%s\"", 12330f99970bSNélio Laranjeiro dev->data->port_id, 1234f048f3d4SViacheslav Ovsiienko ((priv->sh->ctx != NULL) ? priv->sh->ctx->device->name : "")); 1235ecc1c29dSAdrien Mazarguil /* In case mlx5_dev_stop() has not been called. */ 1236af4f09f2SNélio Laranjeiro mlx5_dev_interrupt_handler_uninstall(dev); 123723242063SMatan Azrad mlx5_dev_interrupt_handler_devx_uninstall(dev); 1238af4f09f2SNélio Laranjeiro mlx5_traffic_disable(dev); 1239af689f1fSNelio Laranjeiro mlx5_flow_flush(dev, NULL); 124002e76468SSuanming Mou mlx5_flow_meter_flush(dev, NULL); 12412e22920bSAdrien Mazarguil /* Prevent crashes when queues are still in use. */ 12422e22920bSAdrien Mazarguil dev->rx_pkt_burst = removed_rx_burst; 12432e22920bSAdrien Mazarguil dev->tx_pkt_burst = removed_tx_burst; 12442aac5b5dSYongseok Koh rte_wmb(); 12452aac5b5dSYongseok Koh /* Disable datapath on secondary process. */ 12462aac5b5dSYongseok Koh mlx5_mp_req_stop_rxtx(dev); 12472e22920bSAdrien Mazarguil if (priv->rxqs != NULL) { 12482e22920bSAdrien Mazarguil /* XXX race condition if mlx5_rx_burst() is still running. */ 12492e22920bSAdrien Mazarguil usleep(1000); 1250a1366b1aSNélio Laranjeiro for (i = 0; (i != priv->rxqs_n); ++i) 1251af4f09f2SNélio Laranjeiro mlx5_rxq_release(dev, i); 12522e22920bSAdrien Mazarguil priv->rxqs_n = 0; 12532e22920bSAdrien Mazarguil priv->rxqs = NULL; 12542e22920bSAdrien Mazarguil } 12552e22920bSAdrien Mazarguil if (priv->txqs != NULL) { 12562e22920bSAdrien Mazarguil /* XXX race condition if mlx5_tx_burst() is still running. */ 12572e22920bSAdrien Mazarguil usleep(1000); 12586e78005aSNélio Laranjeiro for (i = 0; (i != priv->txqs_n); ++i) 1259af4f09f2SNélio Laranjeiro mlx5_txq_release(dev, i); 12602e22920bSAdrien Mazarguil priv->txqs_n = 0; 12612e22920bSAdrien Mazarguil priv->txqs = NULL; 12622e22920bSAdrien Mazarguil } 1263120dc4a7SYongseok Koh mlx5_proc_priv_uninit(dev); 1264dd3c774fSViacheslav Ovsiienko if (priv->mreg_cp_tbl) 1265dd3c774fSViacheslav Ovsiienko mlx5_hlist_destroy(priv->mreg_cp_tbl, NULL, NULL); 12667d6bf6b8SYongseok Koh mlx5_mprq_free_mp(dev); 1267b2177648SViacheslav Ovsiienko mlx5_free_shared_dr(priv); 126829c1d8bbSNélio Laranjeiro if (priv->rss_conf.rss_key != NULL) 126929c1d8bbSNélio Laranjeiro rte_free(priv->rss_conf.rss_key); 1270634efbc2SNelio Laranjeiro if (priv->reta_idx != NULL) 1271634efbc2SNelio Laranjeiro rte_free(priv->reta_idx); 1272ccdcba53SNélio Laranjeiro if (priv->config.vf) 1273*f22442cbSMatan Azrad mlx5_nl_mac_addr_flush(priv->nl_socket_route, mlx5_ifindex(dev), 1274*f22442cbSMatan Azrad dev->data->mac_addrs, 1275*f22442cbSMatan Azrad MLX5_MAX_MAC_ADDRESSES, priv->mac_own); 127626c08b97SAdrien Mazarguil if (priv->nl_socket_route >= 0) 127726c08b97SAdrien Mazarguil close(priv->nl_socket_route); 127826c08b97SAdrien Mazarguil if (priv->nl_socket_rdma >= 0) 127926c08b97SAdrien Mazarguil close(priv->nl_socket_rdma); 1280dfedf3e3SViacheslav Ovsiienko if (priv->vmwa_context) 1281dfedf3e3SViacheslav Ovsiienko mlx5_vlan_vmwa_exit(priv->vmwa_context); 1282942d13e6SViacheslav Ovsiienko if (priv->sh) { 1283942d13e6SViacheslav Ovsiienko /* 1284942d13e6SViacheslav Ovsiienko * Free the shared context in last turn, because the cleanup 1285942d13e6SViacheslav Ovsiienko * routines above may use some shared fields, like 1286942d13e6SViacheslav Ovsiienko * mlx5_nl_mac_addr_flush() uses ibdev_path for retrieveing 1287942d13e6SViacheslav Ovsiienko * ifindex if Netlink fails. 1288942d13e6SViacheslav Ovsiienko */ 1289942d13e6SViacheslav Ovsiienko mlx5_free_shared_ibctx(priv->sh); 1290942d13e6SViacheslav Ovsiienko priv->sh = NULL; 1291942d13e6SViacheslav Ovsiienko } 129223820a79SDekel Peled ret = mlx5_hrxq_verify(dev); 1293f5479b68SNélio Laranjeiro if (ret) 1294a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some hash Rx queue still remain", 12950f99970bSNélio Laranjeiro dev->data->port_id); 129615c80a12SDekel Peled ret = mlx5_ind_table_obj_verify(dev); 12974c7a0f5fSNélio Laranjeiro if (ret) 1298a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some indirection table still remain", 12990f99970bSNélio Laranjeiro dev->data->port_id); 130093403560SDekel Peled ret = mlx5_rxq_obj_verify(dev); 130109cb5b58SNélio Laranjeiro if (ret) 130293403560SDekel Peled DRV_LOG(WARNING, "port %u some Rx queue objects still remain", 13030f99970bSNélio Laranjeiro dev->data->port_id); 1304af4f09f2SNélio Laranjeiro ret = mlx5_rxq_verify(dev); 1305a1366b1aSNélio Laranjeiro if (ret) 1306a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Rx queues still remain", 13070f99970bSNélio Laranjeiro dev->data->port_id); 1308894c4a8eSOri Kam ret = mlx5_txq_obj_verify(dev); 1309faf2667fSNélio Laranjeiro if (ret) 1310a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain", 13110f99970bSNélio Laranjeiro dev->data->port_id); 1312af4f09f2SNélio Laranjeiro ret = mlx5_txq_verify(dev); 13136e78005aSNélio Laranjeiro if (ret) 1314a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Tx queues still remain", 13150f99970bSNélio Laranjeiro dev->data->port_id); 1316af4f09f2SNélio Laranjeiro ret = mlx5_flow_verify(dev); 13176af6b973SNélio Laranjeiro if (ret) 1318a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some flows still remain", 1319a170a30dSNélio Laranjeiro dev->data->port_id); 13202b730263SAdrien Mazarguil if (priv->domain_id != RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) { 13212b730263SAdrien Mazarguil unsigned int c = 0; 1322d874a4eeSThomas Monjalon uint16_t port_id; 13232b730263SAdrien Mazarguil 1324fbc83412SViacheslav Ovsiienko MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) { 1325dbeba4cfSThomas Monjalon struct mlx5_priv *opriv = 1326d874a4eeSThomas Monjalon rte_eth_devices[port_id].data->dev_private; 13272b730263SAdrien Mazarguil 13282b730263SAdrien Mazarguil if (!opriv || 13292b730263SAdrien Mazarguil opriv->domain_id != priv->domain_id || 1330d874a4eeSThomas Monjalon &rte_eth_devices[port_id] == dev) 13312b730263SAdrien Mazarguil continue; 13322b730263SAdrien Mazarguil ++c; 1333f7e95215SViacheslav Ovsiienko break; 13342b730263SAdrien Mazarguil } 13352b730263SAdrien Mazarguil if (!c) 13362b730263SAdrien Mazarguil claim_zero(rte_eth_switch_domain_free(priv->domain_id)); 13372b730263SAdrien Mazarguil } 1338771fa900SAdrien Mazarguil memset(priv, 0, sizeof(*priv)); 13392b730263SAdrien Mazarguil priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID; 134042603bbdSOphir Munk /* 134142603bbdSOphir Munk * Reset mac_addrs to NULL such that it is not freed as part of 134242603bbdSOphir Munk * rte_eth_dev_release_port(). mac_addrs is part of dev_private so 134342603bbdSOphir Munk * it is freed when dev_private is freed. 134442603bbdSOphir Munk */ 134542603bbdSOphir Munk dev->data->mac_addrs = NULL; 1346771fa900SAdrien Mazarguil } 1347771fa900SAdrien Mazarguil 13480887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops = { 1349e60fbd5bSAdrien Mazarguil .dev_configure = mlx5_dev_configure, 1350e60fbd5bSAdrien Mazarguil .dev_start = mlx5_dev_start, 1351e60fbd5bSAdrien Mazarguil .dev_stop = mlx5_dev_stop, 135262072098SOr Ami .dev_set_link_down = mlx5_set_link_down, 135362072098SOr Ami .dev_set_link_up = mlx5_set_link_up, 1354771fa900SAdrien Mazarguil .dev_close = mlx5_dev_close, 13551bdbe1afSAdrien Mazarguil .promiscuous_enable = mlx5_promiscuous_enable, 13561bdbe1afSAdrien Mazarguil .promiscuous_disable = mlx5_promiscuous_disable, 13571bdbe1afSAdrien Mazarguil .allmulticast_enable = mlx5_allmulticast_enable, 13581bdbe1afSAdrien Mazarguil .allmulticast_disable = mlx5_allmulticast_disable, 1359cb8faed7SAdrien Mazarguil .link_update = mlx5_link_update, 136087011737SAdrien Mazarguil .stats_get = mlx5_stats_get, 136187011737SAdrien Mazarguil .stats_reset = mlx5_stats_reset, 1362a4193ae3SShahaf Shuler .xstats_get = mlx5_xstats_get, 1363a4193ae3SShahaf Shuler .xstats_reset = mlx5_xstats_reset, 1364a4193ae3SShahaf Shuler .xstats_get_names = mlx5_xstats_get_names, 1365714bf46eSThomas Monjalon .fw_version_get = mlx5_fw_version_get, 1366e60fbd5bSAdrien Mazarguil .dev_infos_get = mlx5_dev_infos_get, 1367e571ad55STom Barbette .read_clock = mlx5_read_clock, 136878a38edfSJianfeng Tan .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 1369e9086978SAdrien Mazarguil .vlan_filter_set = mlx5_vlan_filter_set, 13702e22920bSAdrien Mazarguil .rx_queue_setup = mlx5_rx_queue_setup, 1371e79c9be9SOri Kam .rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup, 13722e22920bSAdrien Mazarguil .tx_queue_setup = mlx5_tx_queue_setup, 1373ae18a1aeSOri Kam .tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup, 13742e22920bSAdrien Mazarguil .rx_queue_release = mlx5_rx_queue_release, 13752e22920bSAdrien Mazarguil .tx_queue_release = mlx5_tx_queue_release, 137602d75430SAdrien Mazarguil .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 137702d75430SAdrien Mazarguil .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 13783318aef7SAdrien Mazarguil .mac_addr_remove = mlx5_mac_addr_remove, 13793318aef7SAdrien Mazarguil .mac_addr_add = mlx5_mac_addr_add, 138086977fccSDavid Marchand .mac_addr_set = mlx5_mac_addr_set, 1381e0586a8dSNélio Laranjeiro .set_mc_addr_list = mlx5_set_mc_addr_list, 1382cf37ca95SAdrien Mazarguil .mtu_set = mlx5_dev_set_mtu, 1383f3db9489SYaacov Hazan .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 1384f3db9489SYaacov Hazan .vlan_offload_set = mlx5_vlan_offload_set, 1385634efbc2SNelio Laranjeiro .reta_update = mlx5_dev_rss_reta_update, 1386634efbc2SNelio Laranjeiro .reta_query = mlx5_dev_rss_reta_query, 13872f97422eSNelio Laranjeiro .rss_hash_update = mlx5_rss_hash_update, 13882f97422eSNelio Laranjeiro .rss_hash_conf_get = mlx5_rss_hash_conf_get, 138976f5c99eSYaacov Hazan .filter_ctrl = mlx5_dev_filter_ctrl, 13908788fec1SOlivier Matz .rx_descriptor_status = mlx5_rx_descriptor_status, 13918788fec1SOlivier Matz .tx_descriptor_status = mlx5_tx_descriptor_status, 139226f04883STom Barbette .rx_queue_count = mlx5_rx_queue_count, 13933c7d44afSShahaf Shuler .rx_queue_intr_enable = mlx5_rx_intr_enable, 13943c7d44afSShahaf Shuler .rx_queue_intr_disable = mlx5_rx_intr_disable, 1395d3e0f392SMatan Azrad .is_removed = mlx5_is_removed, 1396c9ba7523SRaslan Darawsheh .udp_tunnel_port_add = mlx5_udp_tunnel_port_add, 13978a6a09f8SDekel Peled .get_module_info = mlx5_get_module_info, 13988a6a09f8SDekel Peled .get_module_eeprom = mlx5_get_module_eeprom, 1399b6b3bf86SOri Kam .hairpin_cap_get = mlx5_hairpin_cap_get, 1400d740eb50SSuanming Mou .mtr_ops_get = mlx5_flow_meter_ops_get, 1401771fa900SAdrien Mazarguil }; 1402771fa900SAdrien Mazarguil 1403714bf46eSThomas Monjalon /* Available operations from secondary process. */ 140487ec44ceSXueming Li static const struct eth_dev_ops mlx5_dev_sec_ops = { 140587ec44ceSXueming Li .stats_get = mlx5_stats_get, 140687ec44ceSXueming Li .stats_reset = mlx5_stats_reset, 140787ec44ceSXueming Li .xstats_get = mlx5_xstats_get, 140887ec44ceSXueming Li .xstats_reset = mlx5_xstats_reset, 140987ec44ceSXueming Li .xstats_get_names = mlx5_xstats_get_names, 1410714bf46eSThomas Monjalon .fw_version_get = mlx5_fw_version_get, 141187ec44ceSXueming Li .dev_infos_get = mlx5_dev_infos_get, 141287ec44ceSXueming Li .rx_descriptor_status = mlx5_rx_descriptor_status, 141387ec44ceSXueming Li .tx_descriptor_status = mlx5_tx_descriptor_status, 14148a6a09f8SDekel Peled .get_module_info = mlx5_get_module_info, 14158a6a09f8SDekel Peled .get_module_eeprom = mlx5_get_module_eeprom, 141687ec44ceSXueming Li }; 141787ec44ceSXueming Li 1418714bf46eSThomas Monjalon /* Available operations in flow isolated mode. */ 14190887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops_isolate = { 14200887aa7fSNélio Laranjeiro .dev_configure = mlx5_dev_configure, 14210887aa7fSNélio Laranjeiro .dev_start = mlx5_dev_start, 14220887aa7fSNélio Laranjeiro .dev_stop = mlx5_dev_stop, 14230887aa7fSNélio Laranjeiro .dev_set_link_down = mlx5_set_link_down, 14240887aa7fSNélio Laranjeiro .dev_set_link_up = mlx5_set_link_up, 14250887aa7fSNélio Laranjeiro .dev_close = mlx5_dev_close, 142624b068adSYongseok Koh .promiscuous_enable = mlx5_promiscuous_enable, 142724b068adSYongseok Koh .promiscuous_disable = mlx5_promiscuous_disable, 14282547ee74SYongseok Koh .allmulticast_enable = mlx5_allmulticast_enable, 14292547ee74SYongseok Koh .allmulticast_disable = mlx5_allmulticast_disable, 14300887aa7fSNélio Laranjeiro .link_update = mlx5_link_update, 14310887aa7fSNélio Laranjeiro .stats_get = mlx5_stats_get, 14320887aa7fSNélio Laranjeiro .stats_reset = mlx5_stats_reset, 14330887aa7fSNélio Laranjeiro .xstats_get = mlx5_xstats_get, 14340887aa7fSNélio Laranjeiro .xstats_reset = mlx5_xstats_reset, 14350887aa7fSNélio Laranjeiro .xstats_get_names = mlx5_xstats_get_names, 1436714bf46eSThomas Monjalon .fw_version_get = mlx5_fw_version_get, 14370887aa7fSNélio Laranjeiro .dev_infos_get = mlx5_dev_infos_get, 14380887aa7fSNélio Laranjeiro .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 14390887aa7fSNélio Laranjeiro .vlan_filter_set = mlx5_vlan_filter_set, 14400887aa7fSNélio Laranjeiro .rx_queue_setup = mlx5_rx_queue_setup, 1441e79c9be9SOri Kam .rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup, 14420887aa7fSNélio Laranjeiro .tx_queue_setup = mlx5_tx_queue_setup, 1443ae18a1aeSOri Kam .tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup, 14440887aa7fSNélio Laranjeiro .rx_queue_release = mlx5_rx_queue_release, 14450887aa7fSNélio Laranjeiro .tx_queue_release = mlx5_tx_queue_release, 14460887aa7fSNélio Laranjeiro .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 14470887aa7fSNélio Laranjeiro .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 14480887aa7fSNélio Laranjeiro .mac_addr_remove = mlx5_mac_addr_remove, 14490887aa7fSNélio Laranjeiro .mac_addr_add = mlx5_mac_addr_add, 14500887aa7fSNélio Laranjeiro .mac_addr_set = mlx5_mac_addr_set, 1451e0586a8dSNélio Laranjeiro .set_mc_addr_list = mlx5_set_mc_addr_list, 14520887aa7fSNélio Laranjeiro .mtu_set = mlx5_dev_set_mtu, 14530887aa7fSNélio Laranjeiro .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 14540887aa7fSNélio Laranjeiro .vlan_offload_set = mlx5_vlan_offload_set, 14550887aa7fSNélio Laranjeiro .filter_ctrl = mlx5_dev_filter_ctrl, 14560887aa7fSNélio Laranjeiro .rx_descriptor_status = mlx5_rx_descriptor_status, 14570887aa7fSNélio Laranjeiro .tx_descriptor_status = mlx5_tx_descriptor_status, 14580887aa7fSNélio Laranjeiro .rx_queue_intr_enable = mlx5_rx_intr_enable, 14590887aa7fSNélio Laranjeiro .rx_queue_intr_disable = mlx5_rx_intr_disable, 1460d3e0f392SMatan Azrad .is_removed = mlx5_is_removed, 14618a6a09f8SDekel Peled .get_module_info = mlx5_get_module_info, 14628a6a09f8SDekel Peled .get_module_eeprom = mlx5_get_module_eeprom, 1463b6b3bf86SOri Kam .hairpin_cap_get = mlx5_hairpin_cap_get, 1464d740eb50SSuanming Mou .mtr_ops_get = mlx5_flow_meter_ops_get, 14650887aa7fSNélio Laranjeiro }; 14660887aa7fSNélio Laranjeiro 1467e72dd09bSNélio Laranjeiro /** 1468e72dd09bSNélio Laranjeiro * Verify and store value for device argument. 1469e72dd09bSNélio Laranjeiro * 1470e72dd09bSNélio Laranjeiro * @param[in] key 1471e72dd09bSNélio Laranjeiro * Key argument to verify. 1472e72dd09bSNélio Laranjeiro * @param[in] val 1473e72dd09bSNélio Laranjeiro * Value associated with key. 1474e72dd09bSNélio Laranjeiro * @param opaque 1475e72dd09bSNélio Laranjeiro * User data. 1476e72dd09bSNélio Laranjeiro * 1477e72dd09bSNélio Laranjeiro * @return 1478a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 1479e72dd09bSNélio Laranjeiro */ 1480e72dd09bSNélio Laranjeiro static int 1481e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque) 1482e72dd09bSNélio Laranjeiro { 14837fe24446SShahaf Shuler struct mlx5_dev_config *config = opaque; 148499c12dccSNélio Laranjeiro unsigned long tmp; 1485e72dd09bSNélio Laranjeiro 14866de569f5SAdrien Mazarguil /* No-op, port representors are processed in mlx5_dev_spawn(). */ 14876de569f5SAdrien Mazarguil if (!strcmp(MLX5_REPRESENTOR, key)) 14886de569f5SAdrien Mazarguil return 0; 148999c12dccSNélio Laranjeiro errno = 0; 149099c12dccSNélio Laranjeiro tmp = strtoul(val, NULL, 0); 149199c12dccSNélio Laranjeiro if (errno) { 1492a6d83b6aSNélio Laranjeiro rte_errno = errno; 1493a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val); 1494a6d83b6aSNélio Laranjeiro return -rte_errno; 149599c12dccSNélio Laranjeiro } 149699c12dccSNélio Laranjeiro if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) { 14977fe24446SShahaf Shuler config->cqe_comp = !!tmp; 1498bc91e8dbSYongseok Koh } else if (strcmp(MLX5_RXQ_CQE_PAD_EN, key) == 0) { 1499bc91e8dbSYongseok Koh config->cqe_pad = !!tmp; 150078c7a16dSYongseok Koh } else if (strcmp(MLX5_RXQ_PKT_PAD_EN, key) == 0) { 150178c7a16dSYongseok Koh config->hw_padding = !!tmp; 15027d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_EN, key) == 0) { 15037d6bf6b8SYongseok Koh config->mprq.enabled = !!tmp; 15047d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_NUM, key) == 0) { 15057d6bf6b8SYongseok Koh config->mprq.stride_num_n = tmp; 15067d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_MAX_MEMCPY_LEN, key) == 0) { 15077d6bf6b8SYongseok Koh config->mprq.max_memcpy_len = tmp; 15087d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RXQS_MIN_MPRQ, key) == 0) { 15097d6bf6b8SYongseok Koh config->mprq.min_rxqs_num = tmp; 15102a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQ_INLINE, key) == 0) { 1511505f1fe4SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter," 1512505f1fe4SViacheslav Ovsiienko " converted to txq_inline_max", key); 1513505f1fe4SViacheslav Ovsiienko config->txq_inline_max = tmp; 1514505f1fe4SViacheslav Ovsiienko } else if (strcmp(MLX5_TXQ_INLINE_MAX, key) == 0) { 1515505f1fe4SViacheslav Ovsiienko config->txq_inline_max = tmp; 1516505f1fe4SViacheslav Ovsiienko } else if (strcmp(MLX5_TXQ_INLINE_MIN, key) == 0) { 1517505f1fe4SViacheslav Ovsiienko config->txq_inline_min = tmp; 1518505f1fe4SViacheslav Ovsiienko } else if (strcmp(MLX5_TXQ_INLINE_MPW, key) == 0) { 1519505f1fe4SViacheslav Ovsiienko config->txq_inline_mpw = tmp; 15202a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) { 15217fe24446SShahaf Shuler config->txqs_inline = tmp; 152209d8b416SYongseok Koh } else if (strcmp(MLX5_TXQS_MAX_VEC, key) == 0) { 1523a6bd4911SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key); 1524230189d9SNélio Laranjeiro } else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) { 1525f9de8718SShahaf Shuler config->mps = !!tmp; 15268409a285SViacheslav Ovsiienko } else if (strcmp(MLX5_TX_DB_NC, key) == 0) { 1527f078ceb6SViacheslav Ovsiienko if (tmp != MLX5_TXDB_CACHED && 1528f078ceb6SViacheslav Ovsiienko tmp != MLX5_TXDB_NCACHED && 1529f078ceb6SViacheslav Ovsiienko tmp != MLX5_TXDB_HEURISTIC) { 1530f078ceb6SViacheslav Ovsiienko DRV_LOG(ERR, "invalid Tx doorbell " 1531f078ceb6SViacheslav Ovsiienko "mapping parameter"); 1532f078ceb6SViacheslav Ovsiienko rte_errno = EINVAL; 1533f078ceb6SViacheslav Ovsiienko return -rte_errno; 1534f078ceb6SViacheslav Ovsiienko } 1535f078ceb6SViacheslav Ovsiienko config->dbnc = tmp; 15366ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) { 1537a6bd4911SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key); 15386ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) { 1539505f1fe4SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter," 1540505f1fe4SViacheslav Ovsiienko " converted to txq_inline_mpw", key); 1541505f1fe4SViacheslav Ovsiienko config->txq_inline_mpw = tmp; 15425644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_TX_VEC_EN, key) == 0) { 1543a6bd4911SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key); 15445644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_RX_VEC_EN, key) == 0) { 15457fe24446SShahaf Shuler config->rx_vec_en = !!tmp; 154678a54648SXueming Li } else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) { 154778a54648SXueming Li config->l3_vxlan_en = !!tmp; 1548db209cc3SNélio Laranjeiro } else if (strcmp(MLX5_VF_NL_EN, key) == 0) { 1549db209cc3SNélio Laranjeiro config->vf_nl_en = !!tmp; 1550e2b4925eSOri Kam } else if (strcmp(MLX5_DV_ESW_EN, key) == 0) { 1551e2b4925eSOri Kam config->dv_esw_en = !!tmp; 155251e72d38SOri Kam } else if (strcmp(MLX5_DV_FLOW_EN, key) == 0) { 155351e72d38SOri Kam config->dv_flow_en = !!tmp; 15542d241515SViacheslav Ovsiienko } else if (strcmp(MLX5_DV_XMETA_EN, key) == 0) { 15552d241515SViacheslav Ovsiienko if (tmp != MLX5_XMETA_MODE_LEGACY && 15562d241515SViacheslav Ovsiienko tmp != MLX5_XMETA_MODE_META16 && 15572d241515SViacheslav Ovsiienko tmp != MLX5_XMETA_MODE_META32) { 1558f078ceb6SViacheslav Ovsiienko DRV_LOG(ERR, "invalid extensive " 15592d241515SViacheslav Ovsiienko "metadata parameter"); 15602d241515SViacheslav Ovsiienko rte_errno = EINVAL; 15612d241515SViacheslav Ovsiienko return -rte_errno; 15622d241515SViacheslav Ovsiienko } 15632d241515SViacheslav Ovsiienko config->dv_xmeta_en = tmp; 1564dceb5029SYongseok Koh } else if (strcmp(MLX5_MR_EXT_MEMSEG_EN, key) == 0) { 1565dceb5029SYongseok Koh config->mr_ext_memseg_en = !!tmp; 1566066cfecdSMatan Azrad } else if (strcmp(MLX5_MAX_DUMP_FILES_NUM, key) == 0) { 1567066cfecdSMatan Azrad config->max_dump_files_num = tmp; 156821bb6c7eSDekel Peled } else if (strcmp(MLX5_LRO_TIMEOUT_USEC, key) == 0) { 156921bb6c7eSDekel Peled config->lro.timeout = tmp; 1570d768f324SMatan Azrad } else if (strcmp(MLX5_CLASS_ARG_NAME, key) == 0) { 1571d768f324SMatan Azrad DRV_LOG(DEBUG, "class argument is %s.", val); 157299c12dccSNélio Laranjeiro } else { 1573a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: unknown parameter", key); 1574a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 1575a6d83b6aSNélio Laranjeiro return -rte_errno; 1576e72dd09bSNélio Laranjeiro } 157799c12dccSNélio Laranjeiro return 0; 157899c12dccSNélio Laranjeiro } 1579e72dd09bSNélio Laranjeiro 1580e72dd09bSNélio Laranjeiro /** 1581e72dd09bSNélio Laranjeiro * Parse device parameters. 1582e72dd09bSNélio Laranjeiro * 15837fe24446SShahaf Shuler * @param config 15847fe24446SShahaf Shuler * Pointer to device configuration structure. 1585e72dd09bSNélio Laranjeiro * @param devargs 1586e72dd09bSNélio Laranjeiro * Device arguments structure. 1587e72dd09bSNélio Laranjeiro * 1588e72dd09bSNélio Laranjeiro * @return 1589a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 1590e72dd09bSNélio Laranjeiro */ 1591e72dd09bSNélio Laranjeiro static int 15927fe24446SShahaf Shuler mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs) 1593e72dd09bSNélio Laranjeiro { 1594e72dd09bSNélio Laranjeiro const char **params = (const char *[]){ 159599c12dccSNélio Laranjeiro MLX5_RXQ_CQE_COMP_EN, 1596bc91e8dbSYongseok Koh MLX5_RXQ_CQE_PAD_EN, 159778c7a16dSYongseok Koh MLX5_RXQ_PKT_PAD_EN, 15987d6bf6b8SYongseok Koh MLX5_RX_MPRQ_EN, 15997d6bf6b8SYongseok Koh MLX5_RX_MPRQ_LOG_STRIDE_NUM, 16007d6bf6b8SYongseok Koh MLX5_RX_MPRQ_MAX_MEMCPY_LEN, 16017d6bf6b8SYongseok Koh MLX5_RXQS_MIN_MPRQ, 16022a66cf37SYaacov Hazan MLX5_TXQ_INLINE, 1603505f1fe4SViacheslav Ovsiienko MLX5_TXQ_INLINE_MIN, 1604505f1fe4SViacheslav Ovsiienko MLX5_TXQ_INLINE_MAX, 1605505f1fe4SViacheslav Ovsiienko MLX5_TXQ_INLINE_MPW, 16062a66cf37SYaacov Hazan MLX5_TXQS_MIN_INLINE, 160709d8b416SYongseok Koh MLX5_TXQS_MAX_VEC, 1608230189d9SNélio Laranjeiro MLX5_TXQ_MPW_EN, 16096ce84bd8SYongseok Koh MLX5_TXQ_MPW_HDR_DSEG_EN, 16106ce84bd8SYongseok Koh MLX5_TXQ_MAX_INLINE_LEN, 16118409a285SViacheslav Ovsiienko MLX5_TX_DB_NC, 16125644d5b9SNelio Laranjeiro MLX5_TX_VEC_EN, 16135644d5b9SNelio Laranjeiro MLX5_RX_VEC_EN, 161478a54648SXueming Li MLX5_L3_VXLAN_EN, 1615db209cc3SNélio Laranjeiro MLX5_VF_NL_EN, 1616e2b4925eSOri Kam MLX5_DV_ESW_EN, 161751e72d38SOri Kam MLX5_DV_FLOW_EN, 16182d241515SViacheslav Ovsiienko MLX5_DV_XMETA_EN, 1619dceb5029SYongseok Koh MLX5_MR_EXT_MEMSEG_EN, 16206de569f5SAdrien Mazarguil MLX5_REPRESENTOR, 1621066cfecdSMatan Azrad MLX5_MAX_DUMP_FILES_NUM, 162221bb6c7eSDekel Peled MLX5_LRO_TIMEOUT_USEC, 1623d768f324SMatan Azrad MLX5_CLASS_ARG_NAME, 1624e72dd09bSNélio Laranjeiro NULL, 1625e72dd09bSNélio Laranjeiro }; 1626e72dd09bSNélio Laranjeiro struct rte_kvargs *kvlist; 1627e72dd09bSNélio Laranjeiro int ret = 0; 1628e72dd09bSNélio Laranjeiro int i; 1629e72dd09bSNélio Laranjeiro 1630e72dd09bSNélio Laranjeiro if (devargs == NULL) 1631e72dd09bSNélio Laranjeiro return 0; 1632e72dd09bSNélio Laranjeiro /* Following UGLY cast is done to pass checkpatch. */ 1633e72dd09bSNélio Laranjeiro kvlist = rte_kvargs_parse(devargs->args, params); 163415b0ea00SMatan Azrad if (kvlist == NULL) { 163515b0ea00SMatan Azrad rte_errno = EINVAL; 163615b0ea00SMatan Azrad return -rte_errno; 163715b0ea00SMatan Azrad } 1638e72dd09bSNélio Laranjeiro /* Process parameters. */ 1639e72dd09bSNélio Laranjeiro for (i = 0; (params[i] != NULL); ++i) { 1640e72dd09bSNélio Laranjeiro if (rte_kvargs_count(kvlist, params[i])) { 1641e72dd09bSNélio Laranjeiro ret = rte_kvargs_process(kvlist, params[i], 16427fe24446SShahaf Shuler mlx5_args_check, config); 1643a6d83b6aSNélio Laranjeiro if (ret) { 1644a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 1645a67323e4SShahaf Shuler rte_kvargs_free(kvlist); 1646a6d83b6aSNélio Laranjeiro return -rte_errno; 1647e72dd09bSNélio Laranjeiro } 1648e72dd09bSNélio Laranjeiro } 1649a67323e4SShahaf Shuler } 1650e72dd09bSNélio Laranjeiro rte_kvargs_free(kvlist); 1651e72dd09bSNélio Laranjeiro return 0; 1652e72dd09bSNélio Laranjeiro } 1653e72dd09bSNélio Laranjeiro 1654fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver; 1655771fa900SAdrien Mazarguil 16567be600c8SYongseok Koh /** 16577be600c8SYongseok Koh * PMD global initialization. 16587be600c8SYongseok Koh * 16597be600c8SYongseok Koh * Independent from individual device, this function initializes global 16607be600c8SYongseok Koh * per-PMD data structures distinguishing primary and secondary processes. 16617be600c8SYongseok Koh * Hence, each initialization is called once per a process. 16627be600c8SYongseok Koh * 16637be600c8SYongseok Koh * @return 16647be600c8SYongseok Koh * 0 on success, a negative errno value otherwise and rte_errno is set. 16657be600c8SYongseok Koh */ 16667be600c8SYongseok Koh static int 16677be600c8SYongseok Koh mlx5_init_once(void) 16687be600c8SYongseok Koh { 16697be600c8SYongseok Koh struct mlx5_shared_data *sd; 16707be600c8SYongseok Koh struct mlx5_local_data *ld = &mlx5_local_data; 1671edf73dd3SAnatoly Burakov int ret = 0; 16727be600c8SYongseok Koh 16737be600c8SYongseok Koh if (mlx5_init_shared_data()) 16747be600c8SYongseok Koh return -rte_errno; 16757be600c8SYongseok Koh sd = mlx5_shared_data; 16767be600c8SYongseok Koh assert(sd); 16777be600c8SYongseok Koh rte_spinlock_lock(&sd->lock); 16787be600c8SYongseok Koh switch (rte_eal_process_type()) { 16797be600c8SYongseok Koh case RTE_PROC_PRIMARY: 16807be600c8SYongseok Koh if (sd->init_done) 16817be600c8SYongseok Koh break; 16827be600c8SYongseok Koh LIST_INIT(&sd->mem_event_cb_list); 16837be600c8SYongseok Koh rte_rwlock_init(&sd->mem_event_rwlock); 16847be600c8SYongseok Koh rte_mem_event_callback_register("MLX5_MEM_EVENT_CB", 16857be600c8SYongseok Koh mlx5_mr_mem_event_cb, NULL); 1686edf73dd3SAnatoly Burakov ret = mlx5_mp_init_primary(); 1687edf73dd3SAnatoly Burakov if (ret) 1688edf73dd3SAnatoly Burakov goto out; 16897be600c8SYongseok Koh sd->init_done = true; 16907be600c8SYongseok Koh break; 16917be600c8SYongseok Koh case RTE_PROC_SECONDARY: 16927be600c8SYongseok Koh if (ld->init_done) 16937be600c8SYongseok Koh break; 1694edf73dd3SAnatoly Burakov ret = mlx5_mp_init_secondary(); 1695edf73dd3SAnatoly Burakov if (ret) 1696edf73dd3SAnatoly Burakov goto out; 16977be600c8SYongseok Koh ++sd->secondary_cnt; 16987be600c8SYongseok Koh ld->init_done = true; 16997be600c8SYongseok Koh break; 17007be600c8SYongseok Koh default: 17017be600c8SYongseok Koh break; 17027be600c8SYongseok Koh } 1703edf73dd3SAnatoly Burakov out: 17047be600c8SYongseok Koh rte_spinlock_unlock(&sd->lock); 1705edf73dd3SAnatoly Burakov return ret; 17067be600c8SYongseok Koh } 17077be600c8SYongseok Koh 17087be600c8SYongseok Koh /** 170938b4b397SViacheslav Ovsiienko * Configures the minimal amount of data to inline into WQE 171038b4b397SViacheslav Ovsiienko * while sending packets. 171138b4b397SViacheslav Ovsiienko * 171238b4b397SViacheslav Ovsiienko * - the txq_inline_min has the maximal priority, if this 171338b4b397SViacheslav Ovsiienko * key is specified in devargs 171438b4b397SViacheslav Ovsiienko * - if DevX is enabled the inline mode is queried from the 171538b4b397SViacheslav Ovsiienko * device (HCA attributes and NIC vport context if needed). 171638b4b397SViacheslav Ovsiienko * - otherwise L2 mode (18 bytes) is assumed for ConnectX-4/4LX 171738b4b397SViacheslav Ovsiienko * and none (0 bytes) for other NICs 171838b4b397SViacheslav Ovsiienko * 171938b4b397SViacheslav Ovsiienko * @param spawn 172038b4b397SViacheslav Ovsiienko * Verbs device parameters (name, port, switch_info) to spawn. 172138b4b397SViacheslav Ovsiienko * @param config 172238b4b397SViacheslav Ovsiienko * Device configuration parameters. 172338b4b397SViacheslav Ovsiienko */ 172438b4b397SViacheslav Ovsiienko static void 172538b4b397SViacheslav Ovsiienko mlx5_set_min_inline(struct mlx5_dev_spawn_data *spawn, 172638b4b397SViacheslav Ovsiienko struct mlx5_dev_config *config) 172738b4b397SViacheslav Ovsiienko { 172838b4b397SViacheslav Ovsiienko if (config->txq_inline_min != MLX5_ARG_UNSET) { 172938b4b397SViacheslav Ovsiienko /* Application defines size of inlined data explicitly. */ 173038b4b397SViacheslav Ovsiienko switch (spawn->pci_dev->id.device_id) { 173138b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4: 173238b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF: 173338b4b397SViacheslav Ovsiienko if (config->txq_inline_min < 173438b4b397SViacheslav Ovsiienko (int)MLX5_INLINE_HSIZE_L2) { 173538b4b397SViacheslav Ovsiienko DRV_LOG(DEBUG, 173638b4b397SViacheslav Ovsiienko "txq_inline_mix aligned to minimal" 173738b4b397SViacheslav Ovsiienko " ConnectX-4 required value %d", 173838b4b397SViacheslav Ovsiienko (int)MLX5_INLINE_HSIZE_L2); 173938b4b397SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_L2; 174038b4b397SViacheslav Ovsiienko } 174138b4b397SViacheslav Ovsiienko break; 174238b4b397SViacheslav Ovsiienko } 174338b4b397SViacheslav Ovsiienko goto exit; 174438b4b397SViacheslav Ovsiienko } 174538b4b397SViacheslav Ovsiienko if (config->hca_attr.eth_net_offloads) { 174638b4b397SViacheslav Ovsiienko /* We have DevX enabled, inline mode queried successfully. */ 174738b4b397SViacheslav Ovsiienko switch (config->hca_attr.wqe_inline_mode) { 174838b4b397SViacheslav Ovsiienko case MLX5_CAP_INLINE_MODE_L2: 174938b4b397SViacheslav Ovsiienko /* outer L2 header must be inlined. */ 175038b4b397SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_L2; 175138b4b397SViacheslav Ovsiienko goto exit; 175238b4b397SViacheslav Ovsiienko case MLX5_CAP_INLINE_MODE_NOT_REQUIRED: 175338b4b397SViacheslav Ovsiienko /* No inline data are required by NIC. */ 175438b4b397SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_NONE; 175538b4b397SViacheslav Ovsiienko config->hw_vlan_insert = 175638b4b397SViacheslav Ovsiienko config->hca_attr.wqe_vlan_insert; 175738b4b397SViacheslav Ovsiienko DRV_LOG(DEBUG, "Tx VLAN insertion is supported"); 175838b4b397SViacheslav Ovsiienko goto exit; 175938b4b397SViacheslav Ovsiienko case MLX5_CAP_INLINE_MODE_VPORT_CONTEXT: 176038b4b397SViacheslav Ovsiienko /* inline mode is defined by NIC vport context. */ 176138b4b397SViacheslav Ovsiienko if (!config->hca_attr.eth_virt) 176238b4b397SViacheslav Ovsiienko break; 176338b4b397SViacheslav Ovsiienko switch (config->hca_attr.vport_inline_mode) { 176438b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_NONE: 176538b4b397SViacheslav Ovsiienko config->txq_inline_min = 176638b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_NONE; 176738b4b397SViacheslav Ovsiienko goto exit; 176838b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_L2: 176938b4b397SViacheslav Ovsiienko config->txq_inline_min = 177038b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_L2; 177138b4b397SViacheslav Ovsiienko goto exit; 177238b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_IP: 177338b4b397SViacheslav Ovsiienko config->txq_inline_min = 177438b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_L3; 177538b4b397SViacheslav Ovsiienko goto exit; 177638b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_TCP_UDP: 177738b4b397SViacheslav Ovsiienko config->txq_inline_min = 177838b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_L4; 177938b4b397SViacheslav Ovsiienko goto exit; 178038b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_INNER_L2: 178138b4b397SViacheslav Ovsiienko config->txq_inline_min = 178238b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_INNER_L2; 178338b4b397SViacheslav Ovsiienko goto exit; 178438b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_INNER_IP: 178538b4b397SViacheslav Ovsiienko config->txq_inline_min = 178638b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_INNER_L3; 178738b4b397SViacheslav Ovsiienko goto exit; 178838b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_INNER_TCP_UDP: 178938b4b397SViacheslav Ovsiienko config->txq_inline_min = 179038b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_INNER_L4; 179138b4b397SViacheslav Ovsiienko goto exit; 179238b4b397SViacheslav Ovsiienko } 179338b4b397SViacheslav Ovsiienko } 179438b4b397SViacheslav Ovsiienko } 179538b4b397SViacheslav Ovsiienko /* 179638b4b397SViacheslav Ovsiienko * We get here if we are unable to deduce 179738b4b397SViacheslav Ovsiienko * inline data size with DevX. Try PCI ID 179838b4b397SViacheslav Ovsiienko * to determine old NICs. 179938b4b397SViacheslav Ovsiienko */ 180038b4b397SViacheslav Ovsiienko switch (spawn->pci_dev->id.device_id) { 180138b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4: 180238b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF: 180338b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4LX: 180438b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF: 1805614de6c8SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_L2; 180638b4b397SViacheslav Ovsiienko config->hw_vlan_insert = 0; 180738b4b397SViacheslav Ovsiienko break; 180838b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5: 180938b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF: 181038b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5EX: 181138b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF: 181238b4b397SViacheslav Ovsiienko /* 181338b4b397SViacheslav Ovsiienko * These NICs support VLAN insertion from WQE and 181438b4b397SViacheslav Ovsiienko * report the wqe_vlan_insert flag. But there is the bug 181538b4b397SViacheslav Ovsiienko * and PFC control may be broken, so disable feature. 181638b4b397SViacheslav Ovsiienko */ 181738b4b397SViacheslav Ovsiienko config->hw_vlan_insert = 0; 181820215627SDavid Christensen config->txq_inline_min = MLX5_INLINE_HSIZE_NONE; 181938b4b397SViacheslav Ovsiienko break; 182038b4b397SViacheslav Ovsiienko default: 182138b4b397SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_NONE; 182238b4b397SViacheslav Ovsiienko break; 182338b4b397SViacheslav Ovsiienko } 182438b4b397SViacheslav Ovsiienko exit: 182538b4b397SViacheslav Ovsiienko DRV_LOG(DEBUG, "min tx inline configured: %d", config->txq_inline_min); 182638b4b397SViacheslav Ovsiienko } 182738b4b397SViacheslav Ovsiienko 182838b4b397SViacheslav Ovsiienko /** 182939139371SViacheslav Ovsiienko * Configures the metadata mask fields in the shared context. 183039139371SViacheslav Ovsiienko * 183139139371SViacheslav Ovsiienko * @param [in] dev 183239139371SViacheslav Ovsiienko * Pointer to Ethernet device. 183339139371SViacheslav Ovsiienko */ 183439139371SViacheslav Ovsiienko static void 183539139371SViacheslav Ovsiienko mlx5_set_metadata_mask(struct rte_eth_dev *dev) 183639139371SViacheslav Ovsiienko { 183739139371SViacheslav Ovsiienko struct mlx5_priv *priv = dev->data->dev_private; 183839139371SViacheslav Ovsiienko struct mlx5_ibv_shared *sh = priv->sh; 183939139371SViacheslav Ovsiienko uint32_t meta, mark, reg_c0; 184039139371SViacheslav Ovsiienko 184139139371SViacheslav Ovsiienko reg_c0 = ~priv->vport_meta_mask; 184239139371SViacheslav Ovsiienko switch (priv->config.dv_xmeta_en) { 184339139371SViacheslav Ovsiienko case MLX5_XMETA_MODE_LEGACY: 184439139371SViacheslav Ovsiienko meta = UINT32_MAX; 184539139371SViacheslav Ovsiienko mark = MLX5_FLOW_MARK_MASK; 184639139371SViacheslav Ovsiienko break; 184739139371SViacheslav Ovsiienko case MLX5_XMETA_MODE_META16: 184839139371SViacheslav Ovsiienko meta = reg_c0 >> rte_bsf32(reg_c0); 184939139371SViacheslav Ovsiienko mark = MLX5_FLOW_MARK_MASK; 185039139371SViacheslav Ovsiienko break; 185139139371SViacheslav Ovsiienko case MLX5_XMETA_MODE_META32: 185239139371SViacheslav Ovsiienko meta = UINT32_MAX; 185339139371SViacheslav Ovsiienko mark = (reg_c0 >> rte_bsf32(reg_c0)) & MLX5_FLOW_MARK_MASK; 185439139371SViacheslav Ovsiienko break; 185539139371SViacheslav Ovsiienko default: 185639139371SViacheslav Ovsiienko meta = 0; 185739139371SViacheslav Ovsiienko mark = 0; 185839139371SViacheslav Ovsiienko assert(false); 185939139371SViacheslav Ovsiienko break; 186039139371SViacheslav Ovsiienko } 186139139371SViacheslav Ovsiienko if (sh->dv_mark_mask && sh->dv_mark_mask != mark) 186239139371SViacheslav Ovsiienko DRV_LOG(WARNING, "metadata MARK mask mismatche %08X:%08X", 186339139371SViacheslav Ovsiienko sh->dv_mark_mask, mark); 186439139371SViacheslav Ovsiienko else 186539139371SViacheslav Ovsiienko sh->dv_mark_mask = mark; 186639139371SViacheslav Ovsiienko if (sh->dv_meta_mask && sh->dv_meta_mask != meta) 186739139371SViacheslav Ovsiienko DRV_LOG(WARNING, "metadata META mask mismatche %08X:%08X", 186839139371SViacheslav Ovsiienko sh->dv_meta_mask, meta); 186939139371SViacheslav Ovsiienko else 187039139371SViacheslav Ovsiienko sh->dv_meta_mask = meta; 187139139371SViacheslav Ovsiienko if (sh->dv_regc0_mask && sh->dv_regc0_mask != reg_c0) 187239139371SViacheslav Ovsiienko DRV_LOG(WARNING, "metadata reg_c0 mask mismatche %08X:%08X", 187339139371SViacheslav Ovsiienko sh->dv_meta_mask, reg_c0); 187439139371SViacheslav Ovsiienko else 187539139371SViacheslav Ovsiienko sh->dv_regc0_mask = reg_c0; 187639139371SViacheslav Ovsiienko DRV_LOG(DEBUG, "metadata mode %u", priv->config.dv_xmeta_en); 187739139371SViacheslav Ovsiienko DRV_LOG(DEBUG, "metadata MARK mask %08X", sh->dv_mark_mask); 187839139371SViacheslav Ovsiienko DRV_LOG(DEBUG, "metadata META mask %08X", sh->dv_meta_mask); 187939139371SViacheslav Ovsiienko DRV_LOG(DEBUG, "metadata reg_c0 mask %08X", sh->dv_regc0_mask); 188039139371SViacheslav Ovsiienko } 188139139371SViacheslav Ovsiienko 188239139371SViacheslav Ovsiienko /** 188321cae858SDekel Peled * Allocate page of door-bells and register it using DevX API. 188421cae858SDekel Peled * 188521cae858SDekel Peled * @param [in] dev 188621cae858SDekel Peled * Pointer to Ethernet device. 188721cae858SDekel Peled * 188821cae858SDekel Peled * @return 188921cae858SDekel Peled * Pointer to new page on success, NULL otherwise. 189021cae858SDekel Peled */ 189121cae858SDekel Peled static struct mlx5_devx_dbr_page * 189221cae858SDekel Peled mlx5_alloc_dbr_page(struct rte_eth_dev *dev) 189321cae858SDekel Peled { 189421cae858SDekel Peled struct mlx5_priv *priv = dev->data->dev_private; 189521cae858SDekel Peled struct mlx5_devx_dbr_page *page; 189621cae858SDekel Peled 189721cae858SDekel Peled /* Allocate space for door-bell page and management data. */ 189821cae858SDekel Peled page = rte_calloc_socket(__func__, 1, sizeof(struct mlx5_devx_dbr_page), 189921cae858SDekel Peled RTE_CACHE_LINE_SIZE, dev->device->numa_node); 190021cae858SDekel Peled if (!page) { 190121cae858SDekel Peled DRV_LOG(ERR, "port %u cannot allocate dbr page", 190221cae858SDekel Peled dev->data->port_id); 190321cae858SDekel Peled return NULL; 190421cae858SDekel Peled } 190521cae858SDekel Peled /* Register allocated memory. */ 190621cae858SDekel Peled page->umem = mlx5_glue->devx_umem_reg(priv->sh->ctx, page->dbrs, 190721cae858SDekel Peled MLX5_DBR_PAGE_SIZE, 0); 190821cae858SDekel Peled if (!page->umem) { 190921cae858SDekel Peled DRV_LOG(ERR, "port %u cannot umem reg dbr page", 191021cae858SDekel Peled dev->data->port_id); 191121cae858SDekel Peled rte_free(page); 191221cae858SDekel Peled return NULL; 191321cae858SDekel Peled } 191421cae858SDekel Peled return page; 191521cae858SDekel Peled } 191621cae858SDekel Peled 191721cae858SDekel Peled /** 191821cae858SDekel Peled * Find the next available door-bell, allocate new page if needed. 191921cae858SDekel Peled * 192021cae858SDekel Peled * @param [in] dev 192121cae858SDekel Peled * Pointer to Ethernet device. 192221cae858SDekel Peled * @param [out] dbr_page 192321cae858SDekel Peled * Door-bell page containing the page data. 192421cae858SDekel Peled * 192521cae858SDekel Peled * @return 192621cae858SDekel Peled * Door-bell address offset on success, a negative error value otherwise. 192721cae858SDekel Peled */ 192821cae858SDekel Peled int64_t 192921cae858SDekel Peled mlx5_get_dbr(struct rte_eth_dev *dev, struct mlx5_devx_dbr_page **dbr_page) 193021cae858SDekel Peled { 193121cae858SDekel Peled struct mlx5_priv *priv = dev->data->dev_private; 193221cae858SDekel Peled struct mlx5_devx_dbr_page *page = NULL; 193321cae858SDekel Peled uint32_t i, j; 193421cae858SDekel Peled 193521cae858SDekel Peled LIST_FOREACH(page, &priv->dbrpgs, next) 193621cae858SDekel Peled if (page->dbr_count < MLX5_DBR_PER_PAGE) 193721cae858SDekel Peled break; 193821cae858SDekel Peled if (!page) { /* No page with free door-bell exists. */ 193921cae858SDekel Peled page = mlx5_alloc_dbr_page(dev); 194021cae858SDekel Peled if (!page) /* Failed to allocate new page. */ 194121cae858SDekel Peled return (-1); 194221cae858SDekel Peled LIST_INSERT_HEAD(&priv->dbrpgs, page, next); 194321cae858SDekel Peled } 194421cae858SDekel Peled /* Loop to find bitmap part with clear bit. */ 194521cae858SDekel Peled for (i = 0; 194621cae858SDekel Peled i < MLX5_DBR_BITMAP_SIZE && page->dbr_bitmap[i] == UINT64_MAX; 194721cae858SDekel Peled i++) 194821cae858SDekel Peled ; /* Empty. */ 194921cae858SDekel Peled /* Find the first clear bit. */ 195021cae858SDekel Peled j = rte_bsf64(~page->dbr_bitmap[i]); 195121cae858SDekel Peled assert(i < (MLX5_DBR_PER_PAGE / 64)); 195221cae858SDekel Peled page->dbr_bitmap[i] |= (1 << j); 195321cae858SDekel Peled page->dbr_count++; 195421cae858SDekel Peled *dbr_page = page; 195521cae858SDekel Peled return (((i * 64) + j) * sizeof(uint64_t)); 195621cae858SDekel Peled } 195721cae858SDekel Peled 195821cae858SDekel Peled /** 195921cae858SDekel Peled * Release a door-bell record. 196021cae858SDekel Peled * 196121cae858SDekel Peled * @param [in] dev 196221cae858SDekel Peled * Pointer to Ethernet device. 196321cae858SDekel Peled * @param [in] umem_id 196421cae858SDekel Peled * UMEM ID of page containing the door-bell record to release. 196521cae858SDekel Peled * @param [in] offset 196621cae858SDekel Peled * Offset of door-bell record in page. 196721cae858SDekel Peled * 196821cae858SDekel Peled * @return 196921cae858SDekel Peled * 0 on success, a negative error value otherwise. 197021cae858SDekel Peled */ 197121cae858SDekel Peled int32_t 197221cae858SDekel Peled mlx5_release_dbr(struct rte_eth_dev *dev, uint32_t umem_id, uint64_t offset) 197321cae858SDekel Peled { 197421cae858SDekel Peled struct mlx5_priv *priv = dev->data->dev_private; 197521cae858SDekel Peled struct mlx5_devx_dbr_page *page = NULL; 197621cae858SDekel Peled int ret = 0; 197721cae858SDekel Peled 197821cae858SDekel Peled LIST_FOREACH(page, &priv->dbrpgs, next) 197921cae858SDekel Peled /* Find the page this address belongs to. */ 198021cae858SDekel Peled if (page->umem->umem_id == umem_id) 198121cae858SDekel Peled break; 198221cae858SDekel Peled if (!page) 198321cae858SDekel Peled return -EINVAL; 198421cae858SDekel Peled page->dbr_count--; 198521cae858SDekel Peled if (!page->dbr_count) { 198621cae858SDekel Peled /* Page not used, free it and remove from list. */ 198721cae858SDekel Peled LIST_REMOVE(page, next); 198821cae858SDekel Peled if (page->umem) 198921cae858SDekel Peled ret = -mlx5_glue->devx_umem_dereg(page->umem); 199021cae858SDekel Peled rte_free(page); 199121cae858SDekel Peled } else { 199221cae858SDekel Peled /* Mark in bitmap that this door-bell is not in use. */ 1993a88209b0SDekel Peled offset /= MLX5_DBR_SIZE; 199421cae858SDekel Peled int i = offset / 64; 199521cae858SDekel Peled int j = offset % 64; 199621cae858SDekel Peled 199721cae858SDekel Peled page->dbr_bitmap[i] &= ~(1 << j); 199821cae858SDekel Peled } 199921cae858SDekel Peled return ret; 200021cae858SDekel Peled } 200121cae858SDekel Peled 200221cae858SDekel Peled /** 200392d5dd48SViacheslav Ovsiienko * Check sibling device configurations. 200492d5dd48SViacheslav Ovsiienko * 200592d5dd48SViacheslav Ovsiienko * Sibling devices sharing the Infiniband device context 200692d5dd48SViacheslav Ovsiienko * should have compatible configurations. This regards 200792d5dd48SViacheslav Ovsiienko * representors and bonding slaves. 200892d5dd48SViacheslav Ovsiienko * 200992d5dd48SViacheslav Ovsiienko * @param priv 201092d5dd48SViacheslav Ovsiienko * Private device descriptor. 201192d5dd48SViacheslav Ovsiienko * @param config 201292d5dd48SViacheslav Ovsiienko * Configuration of the device is going to be created. 201392d5dd48SViacheslav Ovsiienko * 201492d5dd48SViacheslav Ovsiienko * @return 201592d5dd48SViacheslav Ovsiienko * 0 on success, EINVAL otherwise 201692d5dd48SViacheslav Ovsiienko */ 201792d5dd48SViacheslav Ovsiienko static int 201892d5dd48SViacheslav Ovsiienko mlx5_dev_check_sibling_config(struct mlx5_priv *priv, 201992d5dd48SViacheslav Ovsiienko struct mlx5_dev_config *config) 202092d5dd48SViacheslav Ovsiienko { 202192d5dd48SViacheslav Ovsiienko struct mlx5_ibv_shared *sh = priv->sh; 202292d5dd48SViacheslav Ovsiienko struct mlx5_dev_config *sh_conf = NULL; 202392d5dd48SViacheslav Ovsiienko uint16_t port_id; 202492d5dd48SViacheslav Ovsiienko 202592d5dd48SViacheslav Ovsiienko assert(sh); 202692d5dd48SViacheslav Ovsiienko /* Nothing to compare for the single/first device. */ 202792d5dd48SViacheslav Ovsiienko if (sh->refcnt == 1) 202892d5dd48SViacheslav Ovsiienko return 0; 202992d5dd48SViacheslav Ovsiienko /* Find the device with shared context. */ 2030fbc83412SViacheslav Ovsiienko MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) { 203192d5dd48SViacheslav Ovsiienko struct mlx5_priv *opriv = 203292d5dd48SViacheslav Ovsiienko rte_eth_devices[port_id].data->dev_private; 203392d5dd48SViacheslav Ovsiienko 203492d5dd48SViacheslav Ovsiienko if (opriv && opriv != priv && opriv->sh == sh) { 203592d5dd48SViacheslav Ovsiienko sh_conf = &opriv->config; 203692d5dd48SViacheslav Ovsiienko break; 203792d5dd48SViacheslav Ovsiienko } 203892d5dd48SViacheslav Ovsiienko } 203992d5dd48SViacheslav Ovsiienko if (!sh_conf) 204092d5dd48SViacheslav Ovsiienko return 0; 204192d5dd48SViacheslav Ovsiienko if (sh_conf->dv_flow_en ^ config->dv_flow_en) { 204292d5dd48SViacheslav Ovsiienko DRV_LOG(ERR, "\"dv_flow_en\" configuration mismatch" 204392d5dd48SViacheslav Ovsiienko " for shared %s context", sh->ibdev_name); 204492d5dd48SViacheslav Ovsiienko rte_errno = EINVAL; 204592d5dd48SViacheslav Ovsiienko return rte_errno; 204692d5dd48SViacheslav Ovsiienko } 20472d241515SViacheslav Ovsiienko if (sh_conf->dv_xmeta_en ^ config->dv_xmeta_en) { 20482d241515SViacheslav Ovsiienko DRV_LOG(ERR, "\"dv_xmeta_en\" configuration mismatch" 20492d241515SViacheslav Ovsiienko " for shared %s context", sh->ibdev_name); 20502d241515SViacheslav Ovsiienko rte_errno = EINVAL; 20512d241515SViacheslav Ovsiienko return rte_errno; 20522d241515SViacheslav Ovsiienko } 205392d5dd48SViacheslav Ovsiienko return 0; 205492d5dd48SViacheslav Ovsiienko } 205592d5dd48SViacheslav Ovsiienko /** 2056f38c5457SAdrien Mazarguil * Spawn an Ethernet device from Verbs information. 2057771fa900SAdrien Mazarguil * 2058f38c5457SAdrien Mazarguil * @param dpdk_dev 2059f38c5457SAdrien Mazarguil * Backing DPDK device. 2060ad74bc61SViacheslav Ovsiienko * @param spawn 2061ad74bc61SViacheslav Ovsiienko * Verbs device parameters (name, port, switch_info) to spawn. 2062f87bfa8eSYongseok Koh * @param config 2063f87bfa8eSYongseok Koh * Device configuration parameters. 2064771fa900SAdrien Mazarguil * 2065771fa900SAdrien Mazarguil * @return 2066f38c5457SAdrien Mazarguil * A valid Ethernet device object on success, NULL otherwise and rte_errno 2067206254b7SOphir Munk * is set. The following errors are defined: 20686de569f5SAdrien Mazarguil * 20696de569f5SAdrien Mazarguil * EBUSY: device is not supposed to be spawned. 2070206254b7SOphir Munk * EEXIST: device is already spawned 2071771fa900SAdrien Mazarguil */ 2072f38c5457SAdrien Mazarguil static struct rte_eth_dev * 2073f38c5457SAdrien Mazarguil mlx5_dev_spawn(struct rte_device *dpdk_dev, 2074ad74bc61SViacheslav Ovsiienko struct mlx5_dev_spawn_data *spawn, 2075ad74bc61SViacheslav Ovsiienko struct mlx5_dev_config config) 2076771fa900SAdrien Mazarguil { 2077ad74bc61SViacheslav Ovsiienko const struct mlx5_switch_info *switch_info = &spawn->info; 207817e19bc4SViacheslav Ovsiienko struct mlx5_ibv_shared *sh = NULL; 207968128934SAdrien Mazarguil struct ibv_port_attr port_attr; 20806057a10bSAdrien Mazarguil struct mlx5dv_context dv_attr = { .comp_mask = 0 }; 20819083982cSAdrien Mazarguil struct rte_eth_dev *eth_dev = NULL; 2082dbeba4cfSThomas Monjalon struct mlx5_priv *priv = NULL; 2083771fa900SAdrien Mazarguil int err = 0; 208478c7a16dSYongseok Koh unsigned int hw_padding = 0; 2085e192ef80SYaacov Hazan unsigned int mps; 2086523f5a74SYongseok Koh unsigned int cqe_comp; 2087bc91e8dbSYongseok Koh unsigned int cqe_pad = 0; 2088772d3435SXueming Li unsigned int tunnel_en = 0; 20891f106da2SMatan Azrad unsigned int mpls_en = 0; 20905f8ba81cSXueming Li unsigned int swp = 0; 20917d6bf6b8SYongseok Koh unsigned int mprq = 0; 20927d6bf6b8SYongseok Koh unsigned int mprq_min_stride_size_n = 0; 20937d6bf6b8SYongseok Koh unsigned int mprq_max_stride_size_n = 0; 20947d6bf6b8SYongseok Koh unsigned int mprq_min_stride_num_n = 0; 20957d6bf6b8SYongseok Koh unsigned int mprq_max_stride_num_n = 0; 20966d13ea8eSOlivier Matz struct rte_ether_addr mac; 209768128934SAdrien Mazarguil char name[RTE_ETH_NAME_MAX_LEN]; 20982b730263SAdrien Mazarguil int own_domain_id = 0; 2099206254b7SOphir Munk uint16_t port_id; 21002b730263SAdrien Mazarguil unsigned int i; 2101d5c06b1bSViacheslav Ovsiienko #ifdef HAVE_MLX5DV_DR_DEVX_PORT 210239139371SViacheslav Ovsiienko struct mlx5dv_devx_port devx_port = { .comp_mask = 0 }; 2103d5c06b1bSViacheslav Ovsiienko #endif 2104771fa900SAdrien Mazarguil 21056de569f5SAdrien Mazarguil /* Determine if this port representor is supposed to be spawned. */ 21066de569f5SAdrien Mazarguil if (switch_info->representor && dpdk_dev->devargs) { 21076de569f5SAdrien Mazarguil struct rte_eth_devargs eth_da; 21086de569f5SAdrien Mazarguil 21096de569f5SAdrien Mazarguil err = rte_eth_devargs_parse(dpdk_dev->devargs->args, ð_da); 21106de569f5SAdrien Mazarguil if (err) { 21116de569f5SAdrien Mazarguil rte_errno = -err; 21126de569f5SAdrien Mazarguil DRV_LOG(ERR, "failed to process device arguments: %s", 21136de569f5SAdrien Mazarguil strerror(rte_errno)); 21146de569f5SAdrien Mazarguil return NULL; 21156de569f5SAdrien Mazarguil } 21166de569f5SAdrien Mazarguil for (i = 0; i < eth_da.nb_representor_ports; ++i) 21176de569f5SAdrien Mazarguil if (eth_da.representor_ports[i] == 21186de569f5SAdrien Mazarguil (uint16_t)switch_info->port_name) 21196de569f5SAdrien Mazarguil break; 21206de569f5SAdrien Mazarguil if (i == eth_da.nb_representor_ports) { 21216de569f5SAdrien Mazarguil rte_errno = EBUSY; 21226de569f5SAdrien Mazarguil return NULL; 21236de569f5SAdrien Mazarguil } 21246de569f5SAdrien Mazarguil } 2125206254b7SOphir Munk /* Build device name. */ 212610dadfcbSViacheslav Ovsiienko if (spawn->pf_bond < 0) { 212710dadfcbSViacheslav Ovsiienko /* Single device. */ 2128206254b7SOphir Munk if (!switch_info->representor) 212909c9c4d2SThomas Monjalon strlcpy(name, dpdk_dev->name, sizeof(name)); 2130206254b7SOphir Munk else 2131206254b7SOphir Munk snprintf(name, sizeof(name), "%s_representor_%u", 2132206254b7SOphir Munk dpdk_dev->name, switch_info->port_name); 213310dadfcbSViacheslav Ovsiienko } else { 213410dadfcbSViacheslav Ovsiienko /* Bonding device. */ 213510dadfcbSViacheslav Ovsiienko if (!switch_info->representor) 213610dadfcbSViacheslav Ovsiienko snprintf(name, sizeof(name), "%s_%s", 213710dadfcbSViacheslav Ovsiienko dpdk_dev->name, spawn->ibv_dev->name); 213810dadfcbSViacheslav Ovsiienko else 213910dadfcbSViacheslav Ovsiienko snprintf(name, sizeof(name), "%s_%s_representor_%u", 214010dadfcbSViacheslav Ovsiienko dpdk_dev->name, spawn->ibv_dev->name, 214110dadfcbSViacheslav Ovsiienko switch_info->port_name); 214210dadfcbSViacheslav Ovsiienko } 2143206254b7SOphir Munk /* check if the device is already spawned */ 2144206254b7SOphir Munk if (rte_eth_dev_get_port_by_name(name, &port_id) == 0) { 2145206254b7SOphir Munk rte_errno = EEXIST; 2146206254b7SOphir Munk return NULL; 2147206254b7SOphir Munk } 214817e19bc4SViacheslav Ovsiienko DRV_LOG(DEBUG, "naming Ethernet device \"%s\"", name); 214917e19bc4SViacheslav Ovsiienko if (rte_eal_process_type() == RTE_PROC_SECONDARY) { 215017e19bc4SViacheslav Ovsiienko eth_dev = rte_eth_dev_attach_secondary(name); 215117e19bc4SViacheslav Ovsiienko if (eth_dev == NULL) { 215217e19bc4SViacheslav Ovsiienko DRV_LOG(ERR, "can not attach rte ethdev"); 215317e19bc4SViacheslav Ovsiienko rte_errno = ENOMEM; 2154f38c5457SAdrien Mazarguil return NULL; 2155771fa900SAdrien Mazarguil } 215617e19bc4SViacheslav Ovsiienko eth_dev->device = dpdk_dev; 215717e19bc4SViacheslav Ovsiienko eth_dev->dev_ops = &mlx5_dev_sec_ops; 2158120dc4a7SYongseok Koh err = mlx5_proc_priv_init(eth_dev); 2159120dc4a7SYongseok Koh if (err) 2160120dc4a7SYongseok Koh return NULL; 216117e19bc4SViacheslav Ovsiienko /* Receive command fd from primary process */ 21629a8ab29bSYongseok Koh err = mlx5_mp_req_verbs_cmd_fd(eth_dev); 216317e19bc4SViacheslav Ovsiienko if (err < 0) 216417e19bc4SViacheslav Ovsiienko return NULL; 216517e19bc4SViacheslav Ovsiienko /* Remap UAR for Tx queues. */ 2166120dc4a7SYongseok Koh err = mlx5_tx_uar_init_secondary(eth_dev, err); 216717e19bc4SViacheslav Ovsiienko if (err) 216817e19bc4SViacheslav Ovsiienko return NULL; 216917e19bc4SViacheslav Ovsiienko /* 217017e19bc4SViacheslav Ovsiienko * Ethdev pointer is still required as input since 217117e19bc4SViacheslav Ovsiienko * the primary device is not accessible from the 217217e19bc4SViacheslav Ovsiienko * secondary process. 217317e19bc4SViacheslav Ovsiienko */ 217417e19bc4SViacheslav Ovsiienko eth_dev->rx_pkt_burst = mlx5_select_rx_function(eth_dev); 217517e19bc4SViacheslav Ovsiienko eth_dev->tx_pkt_burst = mlx5_select_tx_function(eth_dev); 217617e19bc4SViacheslav Ovsiienko return eth_dev; 2177f5bf91deSMoti Haimovsky } 21788409a285SViacheslav Ovsiienko /* 21798409a285SViacheslav Ovsiienko * Some parameters ("tx_db_nc" in particularly) are needed in 21808409a285SViacheslav Ovsiienko * advance to create dv/verbs device context. We proceed the 21818409a285SViacheslav Ovsiienko * devargs here to get ones, and later proceed devargs again 21828409a285SViacheslav Ovsiienko * to override some hardware settings. 21838409a285SViacheslav Ovsiienko */ 21848409a285SViacheslav Ovsiienko err = mlx5_args(&config, dpdk_dev->devargs); 21858409a285SViacheslav Ovsiienko if (err) { 21868409a285SViacheslav Ovsiienko err = rte_errno; 21878409a285SViacheslav Ovsiienko DRV_LOG(ERR, "failed to process device arguments: %s", 21888409a285SViacheslav Ovsiienko strerror(rte_errno)); 21898409a285SViacheslav Ovsiienko goto error; 21908409a285SViacheslav Ovsiienko } 21918409a285SViacheslav Ovsiienko sh = mlx5_alloc_shared_ibctx(spawn, &config); 219217e19bc4SViacheslav Ovsiienko if (!sh) 219317e19bc4SViacheslav Ovsiienko return NULL; 219417e19bc4SViacheslav Ovsiienko config.devx = sh->devx; 21953075bd23SDekel Peled #ifdef HAVE_MLX5DV_DR_ACTION_DEST_DEVX_TIR 21963075bd23SDekel Peled config.dest_tir = 1; 21973075bd23SDekel Peled #endif 21985f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP 21996057a10bSAdrien Mazarguil dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_SWP; 22005f8ba81cSXueming Li #endif 220143e9d979SShachar Beiser /* 220243e9d979SShachar Beiser * Multi-packet send is supported by ConnectX-4 Lx PF as well 220343e9d979SShachar Beiser * as all ConnectX-5 devices. 220443e9d979SShachar Beiser */ 2205038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 22066057a10bSAdrien Mazarguil dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS; 2207038e7251SShahaf Shuler #endif 22087d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 22096057a10bSAdrien Mazarguil dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ; 22107d6bf6b8SYongseok Koh #endif 221117e19bc4SViacheslav Ovsiienko mlx5_glue->dv_query_device(sh->ctx, &dv_attr); 22126057a10bSAdrien Mazarguil if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) { 22136057a10bSAdrien Mazarguil if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) { 2214a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "enhanced MPW is supported"); 221543e9d979SShachar Beiser mps = MLX5_MPW_ENHANCED; 221643e9d979SShachar Beiser } else { 2217a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "MPW is supported"); 2218e589960cSYongseok Koh mps = MLX5_MPW; 2219e589960cSYongseok Koh } 2220e589960cSYongseok Koh } else { 2221a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "MPW isn't supported"); 222243e9d979SShachar Beiser mps = MLX5_MPW_DISABLED; 222343e9d979SShachar Beiser } 22245f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP 22256057a10bSAdrien Mazarguil if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_SWP) 22266057a10bSAdrien Mazarguil swp = dv_attr.sw_parsing_caps.sw_parsing_offloads; 22275f8ba81cSXueming Li DRV_LOG(DEBUG, "SWP support: %u", swp); 22285f8ba81cSXueming Li #endif 222968128934SAdrien Mazarguil config.swp = !!swp; 22307d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 22316057a10bSAdrien Mazarguil if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) { 22327d6bf6b8SYongseok Koh struct mlx5dv_striding_rq_caps mprq_caps = 22336057a10bSAdrien Mazarguil dv_attr.striding_rq_caps; 22347d6bf6b8SYongseok Koh 22357d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %d", 22367d6bf6b8SYongseok Koh mprq_caps.min_single_stride_log_num_of_bytes); 22377d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %d", 22387d6bf6b8SYongseok Koh mprq_caps.max_single_stride_log_num_of_bytes); 22397d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %d", 22407d6bf6b8SYongseok Koh mprq_caps.min_single_wqe_log_num_of_strides); 22417d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %d", 22427d6bf6b8SYongseok Koh mprq_caps.max_single_wqe_log_num_of_strides); 22437d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tsupported_qpts: %d", 22447d6bf6b8SYongseok Koh mprq_caps.supported_qpts); 22457d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "device supports Multi-Packet RQ"); 22467d6bf6b8SYongseok Koh mprq = 1; 22477d6bf6b8SYongseok Koh mprq_min_stride_size_n = 22487d6bf6b8SYongseok Koh mprq_caps.min_single_stride_log_num_of_bytes; 22497d6bf6b8SYongseok Koh mprq_max_stride_size_n = 22507d6bf6b8SYongseok Koh mprq_caps.max_single_stride_log_num_of_bytes; 22517d6bf6b8SYongseok Koh mprq_min_stride_num_n = 22527d6bf6b8SYongseok Koh mprq_caps.min_single_wqe_log_num_of_strides; 22537d6bf6b8SYongseok Koh mprq_max_stride_num_n = 22547d6bf6b8SYongseok Koh mprq_caps.max_single_wqe_log_num_of_strides; 225568128934SAdrien Mazarguil config.mprq.stride_num_n = RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N, 225668128934SAdrien Mazarguil mprq_min_stride_num_n); 22577d6bf6b8SYongseok Koh } 22587d6bf6b8SYongseok Koh #endif 2259523f5a74SYongseok Koh if (RTE_CACHE_LINE_SIZE == 128 && 22606057a10bSAdrien Mazarguil !(dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP)) 2261523f5a74SYongseok Koh cqe_comp = 0; 2262523f5a74SYongseok Koh else 2263523f5a74SYongseok Koh cqe_comp = 1; 226468128934SAdrien Mazarguil config.cqe_comp = cqe_comp; 2265bc91e8dbSYongseok Koh #ifdef HAVE_IBV_MLX5_MOD_CQE_128B_PAD 2266bc91e8dbSYongseok Koh /* Whether device supports 128B Rx CQE padding. */ 2267bc91e8dbSYongseok Koh cqe_pad = RTE_CACHE_LINE_SIZE == 128 && 2268bc91e8dbSYongseok Koh (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_PAD); 2269bc91e8dbSYongseok Koh #endif 2270038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 22716057a10bSAdrien Mazarguil if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) { 22726057a10bSAdrien Mazarguil tunnel_en = ((dv_attr.tunnel_offloads_caps & 2273038e7251SShahaf Shuler MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) && 22746057a10bSAdrien Mazarguil (dv_attr.tunnel_offloads_caps & 22754acb96fdSSuanming Mou MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE) && 22764acb96fdSSuanming Mou (dv_attr.tunnel_offloads_caps & 22774acb96fdSSuanming Mou MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GENEVE)); 2278038e7251SShahaf Shuler } 2279a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "tunnel offloading is %ssupported", 2280a170a30dSNélio Laranjeiro tunnel_en ? "" : "not "); 2281038e7251SShahaf Shuler #else 2282a170a30dSNélio Laranjeiro DRV_LOG(WARNING, 2283a170a30dSNélio Laranjeiro "tunnel offloading disabled due to old OFED/rdma-core version"); 2284038e7251SShahaf Shuler #endif 228568128934SAdrien Mazarguil config.tunnel_en = tunnel_en; 22861f106da2SMatan Azrad #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT 22876057a10bSAdrien Mazarguil mpls_en = ((dv_attr.tunnel_offloads_caps & 22881f106da2SMatan Azrad MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) && 22896057a10bSAdrien Mazarguil (dv_attr.tunnel_offloads_caps & 22901f106da2SMatan Azrad MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP)); 22911f106da2SMatan Azrad DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported", 22921f106da2SMatan Azrad mpls_en ? "" : "not "); 22931f106da2SMatan Azrad #else 22941f106da2SMatan Azrad DRV_LOG(WARNING, "MPLS over GRE/UDP tunnel offloading disabled due to" 22951f106da2SMatan Azrad " old OFED/rdma-core version or firmware configuration"); 22961f106da2SMatan Azrad #endif 229768128934SAdrien Mazarguil config.mpls_en = mpls_en; 2298771fa900SAdrien Mazarguil /* Check port status. */ 229917e19bc4SViacheslav Ovsiienko err = mlx5_glue->query_port(sh->ctx, spawn->ibv_port, &port_attr); 2300771fa900SAdrien Mazarguil if (err) { 2301a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port query failed: %s", strerror(err)); 23029083982cSAdrien Mazarguil goto error; 2303771fa900SAdrien Mazarguil } 23041371f4dfSOr Ami if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) { 23059083982cSAdrien Mazarguil DRV_LOG(ERR, "port is not configured in Ethernet mode"); 2306e1c3e305SMatan Azrad err = EINVAL; 23079083982cSAdrien Mazarguil goto error; 23081371f4dfSOr Ami } 2309771fa900SAdrien Mazarguil if (port_attr.state != IBV_PORT_ACTIVE) 23109083982cSAdrien Mazarguil DRV_LOG(DEBUG, "port is not active: \"%s\" (%d)", 2311a170a30dSNélio Laranjeiro mlx5_glue->port_state_str(port_attr.state), 2312771fa900SAdrien Mazarguil port_attr.state); 231317e19bc4SViacheslav Ovsiienko /* Allocate private eth device data. */ 2314771fa900SAdrien Mazarguil priv = rte_zmalloc("ethdev private structure", 2315771fa900SAdrien Mazarguil sizeof(*priv), 2316771fa900SAdrien Mazarguil RTE_CACHE_LINE_SIZE); 2317771fa900SAdrien Mazarguil if (priv == NULL) { 2318a170a30dSNélio Laranjeiro DRV_LOG(ERR, "priv allocation failure"); 2319771fa900SAdrien Mazarguil err = ENOMEM; 23209083982cSAdrien Mazarguil goto error; 2321771fa900SAdrien Mazarguil } 232217e19bc4SViacheslav Ovsiienko priv->sh = sh; 232317e19bc4SViacheslav Ovsiienko priv->ibv_port = spawn->ibv_port; 232446e10a4cSViacheslav Ovsiienko priv->pci_dev = spawn->pci_dev; 232535b2d13fSOlivier Matz priv->mtu = RTE_ETHER_MTU; 23266bf10ab6SMoti Haimovsky #ifndef RTE_ARCH_64 23276bf10ab6SMoti Haimovsky /* Initialize UAR access locks for 32bit implementations. */ 23286bf10ab6SMoti Haimovsky rte_spinlock_init(&priv->uar_lock_cq); 23296bf10ab6SMoti Haimovsky for (i = 0; i < MLX5_UAR_PAGE_NUM_MAX; i++) 23306bf10ab6SMoti Haimovsky rte_spinlock_init(&priv->uar_lock[i]); 23316bf10ab6SMoti Haimovsky #endif 233226c08b97SAdrien Mazarguil /* Some internal functions rely on Netlink sockets, open them now. */ 23335366074bSNelio Laranjeiro priv->nl_socket_rdma = mlx5_nl_init(NETLINK_RDMA); 23345366074bSNelio Laranjeiro priv->nl_socket_route = mlx5_nl_init(NETLINK_ROUTE); 23352b730263SAdrien Mazarguil priv->representor = !!switch_info->representor; 2336299d7dc2SViacheslav Ovsiienko priv->master = !!switch_info->master; 23372b730263SAdrien Mazarguil priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID; 2338d5c06b1bSViacheslav Ovsiienko priv->vport_meta_tag = 0; 2339d5c06b1bSViacheslav Ovsiienko priv->vport_meta_mask = 0; 2340bee57a0aSViacheslav Ovsiienko priv->pf_bond = spawn->pf_bond; 2341d5c06b1bSViacheslav Ovsiienko #ifdef HAVE_MLX5DV_DR_DEVX_PORT 2342299d7dc2SViacheslav Ovsiienko /* 2343d5c06b1bSViacheslav Ovsiienko * The DevX port query API is implemented. E-Switch may use 2344d5c06b1bSViacheslav Ovsiienko * either vport or reg_c[0] metadata register to match on 2345d5c06b1bSViacheslav Ovsiienko * vport index. The engaged part of metadata register is 2346d5c06b1bSViacheslav Ovsiienko * defined by mask. 2347d5c06b1bSViacheslav Ovsiienko */ 234839139371SViacheslav Ovsiienko if (switch_info->representor || switch_info->master) { 2349d5c06b1bSViacheslav Ovsiienko devx_port.comp_mask = MLX5DV_DEVX_PORT_VPORT | 2350d5c06b1bSViacheslav Ovsiienko MLX5DV_DEVX_PORT_MATCH_REG_C_0; 235139139371SViacheslav Ovsiienko err = mlx5_glue->devx_port_query(sh->ctx, spawn->ibv_port, 235239139371SViacheslav Ovsiienko &devx_port); 2353d5c06b1bSViacheslav Ovsiienko if (err) { 235439139371SViacheslav Ovsiienko DRV_LOG(WARNING, 235539139371SViacheslav Ovsiienko "can't query devx port %d on device %s", 2356d5c06b1bSViacheslav Ovsiienko spawn->ibv_port, spawn->ibv_dev->name); 2357d5c06b1bSViacheslav Ovsiienko devx_port.comp_mask = 0; 2358d5c06b1bSViacheslav Ovsiienko } 235939139371SViacheslav Ovsiienko } 2360d5c06b1bSViacheslav Ovsiienko if (devx_port.comp_mask & MLX5DV_DEVX_PORT_MATCH_REG_C_0) { 2361d5c06b1bSViacheslav Ovsiienko priv->vport_meta_tag = devx_port.reg_c_0.value; 2362d5c06b1bSViacheslav Ovsiienko priv->vport_meta_mask = devx_port.reg_c_0.mask; 2363d5c06b1bSViacheslav Ovsiienko if (!priv->vport_meta_mask) { 2364d5c06b1bSViacheslav Ovsiienko DRV_LOG(ERR, "vport zero mask for port %d" 236506fa6988SDekel Peled " on bonding device %s", 2366d5c06b1bSViacheslav Ovsiienko spawn->ibv_port, spawn->ibv_dev->name); 2367d5c06b1bSViacheslav Ovsiienko err = ENOTSUP; 2368d5c06b1bSViacheslav Ovsiienko goto error; 2369d5c06b1bSViacheslav Ovsiienko } 2370d5c06b1bSViacheslav Ovsiienko if (priv->vport_meta_tag & ~priv->vport_meta_mask) { 2371d5c06b1bSViacheslav Ovsiienko DRV_LOG(ERR, "invalid vport tag for port %d" 237206fa6988SDekel Peled " on bonding device %s", 2373d5c06b1bSViacheslav Ovsiienko spawn->ibv_port, spawn->ibv_dev->name); 2374d5c06b1bSViacheslav Ovsiienko err = ENOTSUP; 2375d5c06b1bSViacheslav Ovsiienko goto error; 2376d5c06b1bSViacheslav Ovsiienko } 237785c4bcbcSViacheslav Ovsiienko } 237885c4bcbcSViacheslav Ovsiienko if (devx_port.comp_mask & MLX5DV_DEVX_PORT_VPORT) { 2379d5c06b1bSViacheslav Ovsiienko priv->vport_id = devx_port.vport_num; 2380d5c06b1bSViacheslav Ovsiienko } else if (spawn->pf_bond >= 0) { 2381d5c06b1bSViacheslav Ovsiienko DRV_LOG(ERR, "can't deduce vport index for port %d" 238206fa6988SDekel Peled " on bonding device %s", 2383d5c06b1bSViacheslav Ovsiienko spawn->ibv_port, spawn->ibv_dev->name); 2384d5c06b1bSViacheslav Ovsiienko err = ENOTSUP; 2385d5c06b1bSViacheslav Ovsiienko goto error; 2386d5c06b1bSViacheslav Ovsiienko } else { 2387d5c06b1bSViacheslav Ovsiienko /* Suppose vport index in compatible way. */ 2388d5c06b1bSViacheslav Ovsiienko priv->vport_id = switch_info->representor ? 2389d5c06b1bSViacheslav Ovsiienko switch_info->port_name + 1 : -1; 2390d5c06b1bSViacheslav Ovsiienko } 2391d5c06b1bSViacheslav Ovsiienko #else 2392d5c06b1bSViacheslav Ovsiienko /* 2393d5c06b1bSViacheslav Ovsiienko * Kernel/rdma_core support single E-Switch per PF configurations 2394299d7dc2SViacheslav Ovsiienko * only and vport_id field contains the vport index for 2395299d7dc2SViacheslav Ovsiienko * associated VF, which is deduced from representor port name. 2396ae4eb7dcSViacheslav Ovsiienko * For example, let's have the IB device port 10, it has 2397299d7dc2SViacheslav Ovsiienko * attached network device eth0, which has port name attribute 2398299d7dc2SViacheslav Ovsiienko * pf0vf2, we can deduce the VF number as 2, and set vport index 2399299d7dc2SViacheslav Ovsiienko * as 3 (2+1). This assigning schema should be changed if the 2400299d7dc2SViacheslav Ovsiienko * multiple E-Switch instances per PF configurations or/and PCI 2401299d7dc2SViacheslav Ovsiienko * subfunctions are added. 2402299d7dc2SViacheslav Ovsiienko */ 2403299d7dc2SViacheslav Ovsiienko priv->vport_id = switch_info->representor ? 2404299d7dc2SViacheslav Ovsiienko switch_info->port_name + 1 : -1; 2405d5c06b1bSViacheslav Ovsiienko #endif 2406d5c06b1bSViacheslav Ovsiienko /* representor_id field keeps the unmodified VF index. */ 2407299d7dc2SViacheslav Ovsiienko priv->representor_id = switch_info->representor ? 2408299d7dc2SViacheslav Ovsiienko switch_info->port_name : -1; 24092b730263SAdrien Mazarguil /* 24102b730263SAdrien Mazarguil * Look for sibling devices in order to reuse their switch domain 24112b730263SAdrien Mazarguil * if any, otherwise allocate one. 24122b730263SAdrien Mazarguil */ 2413fbc83412SViacheslav Ovsiienko MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) { 2414dbeba4cfSThomas Monjalon const struct mlx5_priv *opriv = 2415d874a4eeSThomas Monjalon rte_eth_devices[port_id].data->dev_private; 24162b730263SAdrien Mazarguil 24172b730263SAdrien Mazarguil if (!opriv || 2418f7e95215SViacheslav Ovsiienko opriv->sh != priv->sh || 24192b730263SAdrien Mazarguil opriv->domain_id == 24202b730263SAdrien Mazarguil RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) 24212b730263SAdrien Mazarguil continue; 24222b730263SAdrien Mazarguil priv->domain_id = opriv->domain_id; 24232b730263SAdrien Mazarguil break; 24242b730263SAdrien Mazarguil } 24252b730263SAdrien Mazarguil if (priv->domain_id == RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) { 24262b730263SAdrien Mazarguil err = rte_eth_switch_domain_alloc(&priv->domain_id); 24272b730263SAdrien Mazarguil if (err) { 24282b730263SAdrien Mazarguil err = rte_errno; 24292b730263SAdrien Mazarguil DRV_LOG(ERR, "unable to allocate switch domain: %s", 24302b730263SAdrien Mazarguil strerror(rte_errno)); 24312b730263SAdrien Mazarguil goto error; 24322b730263SAdrien Mazarguil } 24332b730263SAdrien Mazarguil own_domain_id = 1; 24342b730263SAdrien Mazarguil } 24358409a285SViacheslav Ovsiienko /* Override some values set by hardware configuration. */ 24368409a285SViacheslav Ovsiienko mlx5_args(&config, dpdk_dev->devargs); 243792d5dd48SViacheslav Ovsiienko err = mlx5_dev_check_sibling_config(priv, &config); 243892d5dd48SViacheslav Ovsiienko if (err) 243992d5dd48SViacheslav Ovsiienko goto error; 244017e19bc4SViacheslav Ovsiienko config.hw_csum = !!(sh->device_attr.device_cap_flags_ex & 244117e19bc4SViacheslav Ovsiienko IBV_DEVICE_RAW_IP_CSUM); 2442a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "checksum offloading is %ssupported", 24437fe24446SShahaf Shuler (config.hw_csum ? "" : "not ")); 24442dd8b721SViacheslav Ovsiienko #if !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) && \ 24452dd8b721SViacheslav Ovsiienko !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45) 24462dd8b721SViacheslav Ovsiienko DRV_LOG(DEBUG, "counters are not supported"); 24479a761de8SOri Kam #endif 24480adf23adSDekel Peled #if !defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_MLX5DV_DR) 244958b1312eSYongseok Koh if (config.dv_flow_en) { 245058b1312eSYongseok Koh DRV_LOG(WARNING, "DV flow is not supported"); 245158b1312eSYongseok Koh config.dv_flow_en = 0; 245258b1312eSYongseok Koh } 245358b1312eSYongseok Koh #endif 24547fe24446SShahaf Shuler config.ind_table_max_size = 245517e19bc4SViacheslav Ovsiienko sh->device_attr.rss_caps.max_rwq_indirection_table_size; 245668128934SAdrien Mazarguil /* 245768128934SAdrien Mazarguil * Remove this check once DPDK supports larger/variable 245868128934SAdrien Mazarguil * indirection tables. 245968128934SAdrien Mazarguil */ 246068128934SAdrien Mazarguil if (config.ind_table_max_size > (unsigned int)ETH_RSS_RETA_SIZE_512) 24617fe24446SShahaf Shuler config.ind_table_max_size = ETH_RSS_RETA_SIZE_512; 2462a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "maximum Rx indirection table size is %u", 24637fe24446SShahaf Shuler config.ind_table_max_size); 246417e19bc4SViacheslav Ovsiienko config.hw_vlan_strip = !!(sh->device_attr.raw_packet_caps & 246543e9d979SShachar Beiser IBV_RAW_PACKET_CAP_CVLAN_STRIPPING); 2466a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "VLAN stripping is %ssupported", 24677fe24446SShahaf Shuler (config.hw_vlan_strip ? "" : "not ")); 246817e19bc4SViacheslav Ovsiienko config.hw_fcs_strip = !!(sh->device_attr.raw_packet_caps & 2469cd230a3eSShahaf Shuler IBV_RAW_PACKET_CAP_SCATTER_FCS); 2470a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported", 24717fe24446SShahaf Shuler (config.hw_fcs_strip ? "" : "not ")); 24722014a7fbSYongseok Koh #if defined(HAVE_IBV_WQ_FLAG_RX_END_PADDING) 247317e19bc4SViacheslav Ovsiienko hw_padding = !!sh->device_attr.rx_pad_end_addr_align; 24742014a7fbSYongseok Koh #elif defined(HAVE_IBV_WQ_FLAGS_PCI_WRITE_END_PADDING) 247517e19bc4SViacheslav Ovsiienko hw_padding = !!(sh->device_attr.device_cap_flags_ex & 24762014a7fbSYongseok Koh IBV_DEVICE_PCI_WRITE_END_PADDING); 247743e9d979SShachar Beiser #endif 247878c7a16dSYongseok Koh if (config.hw_padding && !hw_padding) { 247978c7a16dSYongseok Koh DRV_LOG(DEBUG, "Rx end alignment padding isn't supported"); 248078c7a16dSYongseok Koh config.hw_padding = 0; 248178c7a16dSYongseok Koh } else if (config.hw_padding) { 248278c7a16dSYongseok Koh DRV_LOG(DEBUG, "Rx end alignment padding is enabled"); 248378c7a16dSYongseok Koh } 248417e19bc4SViacheslav Ovsiienko config.tso = (sh->device_attr.tso_caps.max_tso > 0 && 248517e19bc4SViacheslav Ovsiienko (sh->device_attr.tso_caps.supported_qpts & 248643e9d979SShachar Beiser (1 << IBV_QPT_RAW_PACKET))); 24877fe24446SShahaf Shuler if (config.tso) 248817e19bc4SViacheslav Ovsiienko config.tso_max_payload_sz = sh->device_attr.tso_caps.max_tso; 2489f9de8718SShahaf Shuler /* 2490f9de8718SShahaf Shuler * MPW is disabled by default, while the Enhanced MPW is enabled 2491f9de8718SShahaf Shuler * by default. 2492f9de8718SShahaf Shuler */ 2493f9de8718SShahaf Shuler if (config.mps == MLX5_ARG_UNSET) 2494f9de8718SShahaf Shuler config.mps = (mps == MLX5_MPW_ENHANCED) ? MLX5_MPW_ENHANCED : 2495f9de8718SShahaf Shuler MLX5_MPW_DISABLED; 2496f9de8718SShahaf Shuler else 2497f9de8718SShahaf Shuler config.mps = config.mps ? mps : MLX5_MPW_DISABLED; 2498a170a30dSNélio Laranjeiro DRV_LOG(INFO, "%sMPS is %s", 249982e75f83SViacheslav Ovsiienko config.mps == MLX5_MPW_ENHANCED ? "enhanced " : 250082e75f83SViacheslav Ovsiienko config.mps == MLX5_MPW ? "legacy " : "", 250168128934SAdrien Mazarguil config.mps != MLX5_MPW_DISABLED ? "enabled" : "disabled"); 25027fe24446SShahaf Shuler if (config.cqe_comp && !cqe_comp) { 2503a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "Rx CQE compression isn't supported"); 25047fe24446SShahaf Shuler config.cqe_comp = 0; 2505523f5a74SYongseok Koh } 2506bc91e8dbSYongseok Koh if (config.cqe_pad && !cqe_pad) { 2507bc91e8dbSYongseok Koh DRV_LOG(WARNING, "Rx CQE padding isn't supported"); 2508bc91e8dbSYongseok Koh config.cqe_pad = 0; 2509bc91e8dbSYongseok Koh } else if (config.cqe_pad) { 2510bc91e8dbSYongseok Koh DRV_LOG(INFO, "Rx CQE padding is enabled"); 2511bc91e8dbSYongseok Koh } 2512175f1c21SDekel Peled if (config.devx) { 2513175f1c21SDekel Peled priv->counter_fallback = 0; 2514175f1c21SDekel Peled err = mlx5_devx_cmd_query_hca_attr(sh->ctx, &config.hca_attr); 2515175f1c21SDekel Peled if (err) { 2516175f1c21SDekel Peled err = -err; 2517175f1c21SDekel Peled goto error; 2518175f1c21SDekel Peled } 2519175f1c21SDekel Peled if (!config.hca_attr.flow_counters_dump) 2520175f1c21SDekel Peled priv->counter_fallback = 1; 2521175f1c21SDekel Peled #ifndef HAVE_IBV_DEVX_ASYNC 2522175f1c21SDekel Peled priv->counter_fallback = 1; 2523175f1c21SDekel Peled #endif 2524175f1c21SDekel Peled if (priv->counter_fallback) 252506fa6988SDekel Peled DRV_LOG(INFO, "Use fall-back DV counter management"); 2526175f1c21SDekel Peled /* Check for LRO support. */ 25272eb5dce8SDekel Peled if (config.dest_tir && config.hca_attr.lro_cap && 25282eb5dce8SDekel Peled config.dv_flow_en) { 2529175f1c21SDekel Peled /* TBD check tunnel lro caps. */ 2530175f1c21SDekel Peled config.lro.supported = config.hca_attr.lro_cap; 2531175f1c21SDekel Peled DRV_LOG(DEBUG, "Device supports LRO"); 2532175f1c21SDekel Peled /* 2533175f1c21SDekel Peled * If LRO timeout is not configured by application, 2534175f1c21SDekel Peled * use the minimal supported value. 2535175f1c21SDekel Peled */ 2536175f1c21SDekel Peled if (!config.lro.timeout) 2537175f1c21SDekel Peled config.lro.timeout = 2538175f1c21SDekel Peled config.hca_attr.lro_timer_supported_periods[0]; 2539175f1c21SDekel Peled DRV_LOG(DEBUG, "LRO session timeout set to %d usec", 2540175f1c21SDekel Peled config.lro.timeout); 2541175f1c21SDekel Peled } 25426bc327b9SSuanming Mou #if defined(HAVE_MLX5DV_DR) && defined(HAVE_MLX5_DR_CREATE_ACTION_FLOW_METER) 25436bc327b9SSuanming Mou if (config.hca_attr.qos.sup && config.hca_attr.qos.srtcm_sup && 25446bc327b9SSuanming Mou config.dv_flow_en) { 254527efd5deSSuanming Mou uint8_t reg_c_mask = 254627efd5deSSuanming Mou config.hca_attr.qos.flow_meter_reg_c_ids; 254727efd5deSSuanming Mou /* 254827efd5deSSuanming Mou * Meter needs two REG_C's for color match and pre-sfx 254927efd5deSSuanming Mou * flow match. Here get the REG_C for color match. 255027efd5deSSuanming Mou * REG_C_0 and REG_C_1 is reserved for metadata feature. 255127efd5deSSuanming Mou */ 255227efd5deSSuanming Mou reg_c_mask &= 0xfc; 255327efd5deSSuanming Mou if (__builtin_popcount(reg_c_mask) < 1) { 255427efd5deSSuanming Mou priv->mtr_en = 0; 255527efd5deSSuanming Mou DRV_LOG(WARNING, "No available register for" 255627efd5deSSuanming Mou " meter."); 255727efd5deSSuanming Mou } else { 255827efd5deSSuanming Mou priv->mtr_color_reg = ffs(reg_c_mask) - 1 + 255927efd5deSSuanming Mou REG_C_0; 25606bc327b9SSuanming Mou priv->mtr_en = 1; 2561792e749eSSuanming Mou priv->mtr_reg_share = 2562792e749eSSuanming Mou config.hca_attr.qos.flow_meter_reg_share; 256327efd5deSSuanming Mou DRV_LOG(DEBUG, "The REG_C meter uses is %d", 256427efd5deSSuanming Mou priv->mtr_color_reg); 256527efd5deSSuanming Mou } 25666bc327b9SSuanming Mou } 25676bc327b9SSuanming Mou #endif 2568175f1c21SDekel Peled } 25695c0e2db6SYongseok Koh if (config.mprq.enabled && mprq) { 25707d6bf6b8SYongseok Koh if (config.mprq.stride_num_n > mprq_max_stride_num_n || 25717d6bf6b8SYongseok Koh config.mprq.stride_num_n < mprq_min_stride_num_n) { 25727d6bf6b8SYongseok Koh config.mprq.stride_num_n = 25737d6bf6b8SYongseok Koh RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N, 25747d6bf6b8SYongseok Koh mprq_min_stride_num_n); 25757d6bf6b8SYongseok Koh DRV_LOG(WARNING, 25767d6bf6b8SYongseok Koh "the number of strides" 25777d6bf6b8SYongseok Koh " for Multi-Packet RQ is out of range," 25787d6bf6b8SYongseok Koh " setting default value (%u)", 25797d6bf6b8SYongseok Koh 1 << config.mprq.stride_num_n); 25807d6bf6b8SYongseok Koh } 25817d6bf6b8SYongseok Koh config.mprq.min_stride_size_n = mprq_min_stride_size_n; 25827d6bf6b8SYongseok Koh config.mprq.max_stride_size_n = mprq_max_stride_size_n; 25835c0e2db6SYongseok Koh } else if (config.mprq.enabled && !mprq) { 25845c0e2db6SYongseok Koh DRV_LOG(WARNING, "Multi-Packet RQ isn't supported"); 25855c0e2db6SYongseok Koh config.mprq.enabled = 0; 25867d6bf6b8SYongseok Koh } 2587066cfecdSMatan Azrad if (config.max_dump_files_num == 0) 2588066cfecdSMatan Azrad config.max_dump_files_num = 128; 2589af4f09f2SNélio Laranjeiro eth_dev = rte_eth_dev_allocate(name); 2590af4f09f2SNélio Laranjeiro if (eth_dev == NULL) { 2591a170a30dSNélio Laranjeiro DRV_LOG(ERR, "can not allocate rte ethdev"); 2592af4f09f2SNélio Laranjeiro err = ENOMEM; 25939083982cSAdrien Mazarguil goto error; 2594af4f09f2SNélio Laranjeiro } 259515febafdSThomas Monjalon /* Flag to call rte_eth_dev_release_port() in rte_eth_dev_close(). */ 259615febafdSThomas Monjalon eth_dev->data->dev_flags |= RTE_ETH_DEV_CLOSE_REMOVE; 2597a7d3c627SThomas Monjalon if (priv->representor) { 25982b730263SAdrien Mazarguil eth_dev->data->dev_flags |= RTE_ETH_DEV_REPRESENTOR; 2599a7d3c627SThomas Monjalon eth_dev->data->representor_id = priv->representor_id; 2600a7d3c627SThomas Monjalon } 2601fa2e14d4SViacheslav Ovsiienko /* 2602fa2e14d4SViacheslav Ovsiienko * Store associated network device interface index. This index 2603fa2e14d4SViacheslav Ovsiienko * is permanent throughout the lifetime of device. So, we may store 2604fa2e14d4SViacheslav Ovsiienko * the ifindex here and use the cached value further. 2605fa2e14d4SViacheslav Ovsiienko */ 2606fa2e14d4SViacheslav Ovsiienko assert(spawn->ifindex); 2607fa2e14d4SViacheslav Ovsiienko priv->if_index = spawn->ifindex; 2608af4f09f2SNélio Laranjeiro eth_dev->data->dev_private = priv; 2609df428ceeSYongseok Koh priv->dev_data = eth_dev->data; 2610af4f09f2SNélio Laranjeiro eth_dev->data->mac_addrs = priv->mac; 2611f38c5457SAdrien Mazarguil eth_dev->device = dpdk_dev; 2612771fa900SAdrien Mazarguil /* Configure the first MAC address by default. */ 2613af4f09f2SNélio Laranjeiro if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) { 2614a170a30dSNélio Laranjeiro DRV_LOG(ERR, 2615a170a30dSNélio Laranjeiro "port %u cannot get MAC address, is mlx5_en" 2616a170a30dSNélio Laranjeiro " loaded? (errno: %s)", 26178c3c2372SAdrien Mazarguil eth_dev->data->port_id, strerror(rte_errno)); 2618e1c3e305SMatan Azrad err = ENODEV; 26199083982cSAdrien Mazarguil goto error; 2620771fa900SAdrien Mazarguil } 2621a170a30dSNélio Laranjeiro DRV_LOG(INFO, 2622a170a30dSNélio Laranjeiro "port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x", 26230f99970bSNélio Laranjeiro eth_dev->data->port_id, 2624771fa900SAdrien Mazarguil mac.addr_bytes[0], mac.addr_bytes[1], 2625771fa900SAdrien Mazarguil mac.addr_bytes[2], mac.addr_bytes[3], 2626771fa900SAdrien Mazarguil mac.addr_bytes[4], mac.addr_bytes[5]); 2627771fa900SAdrien Mazarguil #ifndef NDEBUG 2628771fa900SAdrien Mazarguil { 2629771fa900SAdrien Mazarguil char ifname[IF_NAMESIZE]; 2630771fa900SAdrien Mazarguil 2631af4f09f2SNélio Laranjeiro if (mlx5_get_ifname(eth_dev, &ifname) == 0) 2632a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u ifname is \"%s\"", 26330f99970bSNélio Laranjeiro eth_dev->data->port_id, ifname); 2634771fa900SAdrien Mazarguil else 2635a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u ifname is unknown", 26360f99970bSNélio Laranjeiro eth_dev->data->port_id); 2637771fa900SAdrien Mazarguil } 2638771fa900SAdrien Mazarguil #endif 2639771fa900SAdrien Mazarguil /* Get actual MTU if possible. */ 2640a6d83b6aSNélio Laranjeiro err = mlx5_get_mtu(eth_dev, &priv->mtu); 2641012ad994SShahaf Shuler if (err) { 2642012ad994SShahaf Shuler err = rte_errno; 26439083982cSAdrien Mazarguil goto error; 2644012ad994SShahaf Shuler } 2645a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id, 2646a170a30dSNélio Laranjeiro priv->mtu); 264768128934SAdrien Mazarguil /* Initialize burst functions to prevent crashes before link-up. */ 2648e313ef4cSShahaf Shuler eth_dev->rx_pkt_burst = removed_rx_burst; 2649e313ef4cSShahaf Shuler eth_dev->tx_pkt_burst = removed_tx_burst; 2650771fa900SAdrien Mazarguil eth_dev->dev_ops = &mlx5_dev_ops; 2651272733b5SNélio Laranjeiro /* Register MAC address. */ 2652272733b5SNélio Laranjeiro claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0)); 2653f87bfa8eSYongseok Koh if (config.vf && config.vf_nl_en) 2654*f22442cbSMatan Azrad mlx5_nl_mac_addr_sync(priv->nl_socket_route, 2655*f22442cbSMatan Azrad mlx5_ifindex(eth_dev), 2656*f22442cbSMatan Azrad eth_dev->data->mac_addrs, 2657*f22442cbSMatan Azrad MLX5_MAX_MAC_ADDRESSES); 2658c8ffb8a9SNélio Laranjeiro TAILQ_INIT(&priv->flows); 26591b37f5d8SNélio Laranjeiro TAILQ_INIT(&priv->ctrl_flows); 26603f373f35SSuanming Mou TAILQ_INIT(&priv->flow_meters); 26613bd26b23SSuanming Mou TAILQ_INIT(&priv->flow_meter_profiles); 26621e3a39f7SXueming Li /* Hint libmlx5 to use PMD allocator for data plane resources */ 26631e3a39f7SXueming Li struct mlx5dv_ctx_allocators alctr = { 26641e3a39f7SXueming Li .alloc = &mlx5_alloc_verbs_buf, 26651e3a39f7SXueming Li .free = &mlx5_free_verbs_buf, 26661e3a39f7SXueming Li .data = priv, 26671e3a39f7SXueming Li }; 266817e19bc4SViacheslav Ovsiienko mlx5_glue->dv_set_context_attr(sh->ctx, 266917e19bc4SViacheslav Ovsiienko MLX5DV_CTX_ATTR_BUF_ALLOCATORS, 26701e3a39f7SXueming Li (void *)((uintptr_t)&alctr)); 2671771fa900SAdrien Mazarguil /* Bring Ethernet device up. */ 2672a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u forcing Ethernet interface up", 26730f99970bSNélio Laranjeiro eth_dev->data->port_id); 26747ba5320bSNélio Laranjeiro mlx5_set_link_up(eth_dev); 2675a85a606cSShahaf Shuler /* 2676a85a606cSShahaf Shuler * Even though the interrupt handler is not installed yet, 2677ae4eb7dcSViacheslav Ovsiienko * interrupts will still trigger on the async_fd from 2678a85a606cSShahaf Shuler * Verbs context returned by ibv_open_device(). 2679a85a606cSShahaf Shuler */ 2680a85a606cSShahaf Shuler mlx5_link_update(eth_dev, 0); 2681e2b4925eSOri Kam #ifdef HAVE_MLX5DV_DR_ESWITCH 2682e2b4925eSOri Kam if (!(config.hca_attr.eswitch_manager && config.dv_flow_en && 2683e2b4925eSOri Kam (switch_info->representor || switch_info->master))) 2684e2b4925eSOri Kam config.dv_esw_en = 0; 2685e2b4925eSOri Kam #else 2686e2b4925eSOri Kam config.dv_esw_en = 0; 2687e2b4925eSOri Kam #endif 268838b4b397SViacheslav Ovsiienko /* Detect minimal data bytes to inline. */ 268938b4b397SViacheslav Ovsiienko mlx5_set_min_inline(spawn, &config); 26907fe24446SShahaf Shuler /* Store device configuration on private structure. */ 26917fe24446SShahaf Shuler priv->config = config; 2692dfedf3e3SViacheslav Ovsiienko /* Create context for virtual machine VLAN workaround. */ 2693dfedf3e3SViacheslav Ovsiienko priv->vmwa_context = mlx5_vlan_vmwa_init(eth_dev, spawn->ifindex); 2694e2b4925eSOri Kam if (config.dv_flow_en) { 2695e2b4925eSOri Kam err = mlx5_alloc_shared_dr(priv); 2696e2b4925eSOri Kam if (err) 2697e2b4925eSOri Kam goto error; 2698792e749eSSuanming Mou /* 2699792e749eSSuanming Mou * RSS id is shared with meter flow id. Meter flow id can only 2700792e749eSSuanming Mou * use the 24 MSB of the register. 2701792e749eSSuanming Mou */ 2702792e749eSSuanming Mou priv->qrss_id_pool = mlx5_flow_id_pool_alloc(UINT32_MAX >> 2703792e749eSSuanming Mou MLX5_MTR_COLOR_BITS); 270471e254bcSViacheslav Ovsiienko if (!priv->qrss_id_pool) { 270571e254bcSViacheslav Ovsiienko DRV_LOG(ERR, "can't create flow id pool"); 270671e254bcSViacheslav Ovsiienko err = ENOMEM; 270771e254bcSViacheslav Ovsiienko goto error; 270871e254bcSViacheslav Ovsiienko } 2709e2b4925eSOri Kam } 271078be8852SNelio Laranjeiro /* Supported Verbs flow priority number detection. */ 27112815702bSNelio Laranjeiro err = mlx5_flow_discover_priorities(eth_dev); 27124fb27c1dSViacheslav Ovsiienko if (err < 0) { 27134fb27c1dSViacheslav Ovsiienko err = -err; 27149083982cSAdrien Mazarguil goto error; 27154fb27c1dSViacheslav Ovsiienko } 27162815702bSNelio Laranjeiro priv->config.flow_prio = err; 27172d241515SViacheslav Ovsiienko if (!priv->config.dv_esw_en && 27182d241515SViacheslav Ovsiienko priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) { 27192d241515SViacheslav Ovsiienko DRV_LOG(WARNING, "metadata mode %u is not supported " 27202d241515SViacheslav Ovsiienko "(no E-Switch)", priv->config.dv_xmeta_en); 27212d241515SViacheslav Ovsiienko priv->config.dv_xmeta_en = MLX5_XMETA_MODE_LEGACY; 27222d241515SViacheslav Ovsiienko } 272339139371SViacheslav Ovsiienko mlx5_set_metadata_mask(eth_dev); 272439139371SViacheslav Ovsiienko if (priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY && 272539139371SViacheslav Ovsiienko !priv->sh->dv_regc0_mask) { 272639139371SViacheslav Ovsiienko DRV_LOG(ERR, "metadata mode %u is not supported " 272739139371SViacheslav Ovsiienko "(no metadata reg_c[0] is available)", 272839139371SViacheslav Ovsiienko priv->config.dv_xmeta_en); 272939139371SViacheslav Ovsiienko err = ENOTSUP; 273039139371SViacheslav Ovsiienko goto error; 273139139371SViacheslav Ovsiienko } 273239139371SViacheslav Ovsiienko /* Query availibility of metadata reg_c's. */ 273339139371SViacheslav Ovsiienko err = mlx5_flow_discover_mreg_c(eth_dev); 273439139371SViacheslav Ovsiienko if (err < 0) { 273539139371SViacheslav Ovsiienko err = -err; 273639139371SViacheslav Ovsiienko goto error; 273739139371SViacheslav Ovsiienko } 27385e61bcddSViacheslav Ovsiienko if (!mlx5_flow_ext_mreg_supported(eth_dev)) { 27395e61bcddSViacheslav Ovsiienko DRV_LOG(DEBUG, 27405e61bcddSViacheslav Ovsiienko "port %u extensive metadata register is not supported", 27415e61bcddSViacheslav Ovsiienko eth_dev->data->port_id); 27422d241515SViacheslav Ovsiienko if (priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) { 27432d241515SViacheslav Ovsiienko DRV_LOG(ERR, "metadata mode %u is not supported " 27442d241515SViacheslav Ovsiienko "(no metadata registers available)", 27452d241515SViacheslav Ovsiienko priv->config.dv_xmeta_en); 27462d241515SViacheslav Ovsiienko err = ENOTSUP; 27472d241515SViacheslav Ovsiienko goto error; 27482d241515SViacheslav Ovsiienko } 27495e61bcddSViacheslav Ovsiienko } 2750dd3c774fSViacheslav Ovsiienko if (priv->config.dv_flow_en && 2751dd3c774fSViacheslav Ovsiienko priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY && 2752dd3c774fSViacheslav Ovsiienko mlx5_flow_ext_mreg_supported(eth_dev) && 2753dd3c774fSViacheslav Ovsiienko priv->sh->dv_regc0_mask) { 2754dd3c774fSViacheslav Ovsiienko priv->mreg_cp_tbl = mlx5_hlist_create(MLX5_FLOW_MREG_HNAME, 2755dd3c774fSViacheslav Ovsiienko MLX5_FLOW_MREG_HTABLE_SZ); 2756dd3c774fSViacheslav Ovsiienko if (!priv->mreg_cp_tbl) { 2757dd3c774fSViacheslav Ovsiienko err = ENOMEM; 2758dd3c774fSViacheslav Ovsiienko goto error; 2759dd3c774fSViacheslav Ovsiienko } 2760dd3c774fSViacheslav Ovsiienko } 2761f38c5457SAdrien Mazarguil return eth_dev; 27629083982cSAdrien Mazarguil error: 276326c08b97SAdrien Mazarguil if (priv) { 2764dd3c774fSViacheslav Ovsiienko if (priv->mreg_cp_tbl) 2765dd3c774fSViacheslav Ovsiienko mlx5_hlist_destroy(priv->mreg_cp_tbl, NULL, NULL); 2766b2177648SViacheslav Ovsiienko if (priv->sh) 2767b2177648SViacheslav Ovsiienko mlx5_free_shared_dr(priv); 276826c08b97SAdrien Mazarguil if (priv->nl_socket_route >= 0) 276926c08b97SAdrien Mazarguil close(priv->nl_socket_route); 277026c08b97SAdrien Mazarguil if (priv->nl_socket_rdma >= 0) 277126c08b97SAdrien Mazarguil close(priv->nl_socket_rdma); 2772dfedf3e3SViacheslav Ovsiienko if (priv->vmwa_context) 2773dfedf3e3SViacheslav Ovsiienko mlx5_vlan_vmwa_exit(priv->vmwa_context); 277471e254bcSViacheslav Ovsiienko if (priv->qrss_id_pool) 277571e254bcSViacheslav Ovsiienko mlx5_flow_id_pool_release(priv->qrss_id_pool); 27762b730263SAdrien Mazarguil if (own_domain_id) 27772b730263SAdrien Mazarguil claim_zero(rte_eth_switch_domain_free(priv->domain_id)); 2778771fa900SAdrien Mazarguil rte_free(priv); 2779e16adf08SThomas Monjalon if (eth_dev != NULL) 2780e16adf08SThomas Monjalon eth_dev->data->dev_private = NULL; 278126c08b97SAdrien Mazarguil } 2782e16adf08SThomas Monjalon if (eth_dev != NULL) { 2783e16adf08SThomas Monjalon /* mac_addrs must not be freed alone because part of dev_private */ 2784e16adf08SThomas Monjalon eth_dev->data->mac_addrs = NULL; 2785690de285SRaslan Darawsheh rte_eth_dev_release_port(eth_dev); 2786e16adf08SThomas Monjalon } 278717e19bc4SViacheslav Ovsiienko if (sh) 278817e19bc4SViacheslav Ovsiienko mlx5_free_shared_ibctx(sh); 2789f38c5457SAdrien Mazarguil assert(err > 0); 2790a6d83b6aSNélio Laranjeiro rte_errno = err; 2791f38c5457SAdrien Mazarguil return NULL; 2792f38c5457SAdrien Mazarguil } 2793f38c5457SAdrien Mazarguil 2794116f90adSAdrien Mazarguil /** 2795116f90adSAdrien Mazarguil * Comparison callback to sort device data. 2796116f90adSAdrien Mazarguil * 2797116f90adSAdrien Mazarguil * This is meant to be used with qsort(). 2798116f90adSAdrien Mazarguil * 2799116f90adSAdrien Mazarguil * @param a[in] 2800116f90adSAdrien Mazarguil * Pointer to pointer to first data object. 2801116f90adSAdrien Mazarguil * @param b[in] 2802116f90adSAdrien Mazarguil * Pointer to pointer to second data object. 2803116f90adSAdrien Mazarguil * 2804116f90adSAdrien Mazarguil * @return 2805116f90adSAdrien Mazarguil * 0 if both objects are equal, less than 0 if the first argument is less 2806116f90adSAdrien Mazarguil * than the second, greater than 0 otherwise. 2807116f90adSAdrien Mazarguil */ 2808116f90adSAdrien Mazarguil static int 2809116f90adSAdrien Mazarguil mlx5_dev_spawn_data_cmp(const void *a, const void *b) 2810116f90adSAdrien Mazarguil { 2811116f90adSAdrien Mazarguil const struct mlx5_switch_info *si_a = 2812116f90adSAdrien Mazarguil &((const struct mlx5_dev_spawn_data *)a)->info; 2813116f90adSAdrien Mazarguil const struct mlx5_switch_info *si_b = 2814116f90adSAdrien Mazarguil &((const struct mlx5_dev_spawn_data *)b)->info; 2815116f90adSAdrien Mazarguil int ret; 2816116f90adSAdrien Mazarguil 2817116f90adSAdrien Mazarguil /* Master device first. */ 2818116f90adSAdrien Mazarguil ret = si_b->master - si_a->master; 2819116f90adSAdrien Mazarguil if (ret) 2820116f90adSAdrien Mazarguil return ret; 2821116f90adSAdrien Mazarguil /* Then representor devices. */ 2822116f90adSAdrien Mazarguil ret = si_b->representor - si_a->representor; 2823116f90adSAdrien Mazarguil if (ret) 2824116f90adSAdrien Mazarguil return ret; 2825116f90adSAdrien Mazarguil /* Unidentified devices come last in no specific order. */ 2826116f90adSAdrien Mazarguil if (!si_a->representor) 2827116f90adSAdrien Mazarguil return 0; 2828116f90adSAdrien Mazarguil /* Order representors by name. */ 2829116f90adSAdrien Mazarguil return si_a->port_name - si_b->port_name; 2830116f90adSAdrien Mazarguil } 2831116f90adSAdrien Mazarguil 2832f38c5457SAdrien Mazarguil /** 28332e569a37SViacheslav Ovsiienko * Match PCI information for possible slaves of bonding device. 28342e569a37SViacheslav Ovsiienko * 28352e569a37SViacheslav Ovsiienko * @param[in] ibv_dev 28362e569a37SViacheslav Ovsiienko * Pointer to Infiniband device structure. 28372e569a37SViacheslav Ovsiienko * @param[in] pci_dev 28382e569a37SViacheslav Ovsiienko * Pointer to PCI device structure to match PCI address. 28392e569a37SViacheslav Ovsiienko * @param[in] nl_rdma 28402e569a37SViacheslav Ovsiienko * Netlink RDMA group socket handle. 28412e569a37SViacheslav Ovsiienko * 28422e569a37SViacheslav Ovsiienko * @return 28432e569a37SViacheslav Ovsiienko * negative value if no bonding device found, otherwise 28442e569a37SViacheslav Ovsiienko * positive index of slave PF in bonding. 28452e569a37SViacheslav Ovsiienko */ 28462e569a37SViacheslav Ovsiienko static int 28472e569a37SViacheslav Ovsiienko mlx5_device_bond_pci_match(const struct ibv_device *ibv_dev, 28482e569a37SViacheslav Ovsiienko const struct rte_pci_device *pci_dev, 28492e569a37SViacheslav Ovsiienko int nl_rdma) 28502e569a37SViacheslav Ovsiienko { 28512e569a37SViacheslav Ovsiienko char ifname[IF_NAMESIZE + 1]; 28522e569a37SViacheslav Ovsiienko unsigned int ifindex; 28532e569a37SViacheslav Ovsiienko unsigned int np, i; 28542e569a37SViacheslav Ovsiienko FILE *file = NULL; 28552e569a37SViacheslav Ovsiienko int pf = -1; 28562e569a37SViacheslav Ovsiienko 28572e569a37SViacheslav Ovsiienko /* 28582e569a37SViacheslav Ovsiienko * Try to get master device name. If something goes 28592e569a37SViacheslav Ovsiienko * wrong suppose the lack of kernel support and no 28602e569a37SViacheslav Ovsiienko * bonding devices. 28612e569a37SViacheslav Ovsiienko */ 28622e569a37SViacheslav Ovsiienko if (nl_rdma < 0) 28632e569a37SViacheslav Ovsiienko return -1; 28642e569a37SViacheslav Ovsiienko if (!strstr(ibv_dev->name, "bond")) 28652e569a37SViacheslav Ovsiienko return -1; 28662e569a37SViacheslav Ovsiienko np = mlx5_nl_portnum(nl_rdma, ibv_dev->name); 28672e569a37SViacheslav Ovsiienko if (!np) 28682e569a37SViacheslav Ovsiienko return -1; 28692e569a37SViacheslav Ovsiienko /* 28702e569a37SViacheslav Ovsiienko * The Master device might not be on the predefined 28712e569a37SViacheslav Ovsiienko * port (not on port index 1, it is not garanted), 28722e569a37SViacheslav Ovsiienko * we have to scan all Infiniband device port and 28732e569a37SViacheslav Ovsiienko * find master. 28742e569a37SViacheslav Ovsiienko */ 28752e569a37SViacheslav Ovsiienko for (i = 1; i <= np; ++i) { 28762e569a37SViacheslav Ovsiienko /* Check whether Infiniband port is populated. */ 28772e569a37SViacheslav Ovsiienko ifindex = mlx5_nl_ifindex(nl_rdma, ibv_dev->name, i); 28782e569a37SViacheslav Ovsiienko if (!ifindex) 28792e569a37SViacheslav Ovsiienko continue; 28802e569a37SViacheslav Ovsiienko if (!if_indextoname(ifindex, ifname)) 28812e569a37SViacheslav Ovsiienko continue; 28822e569a37SViacheslav Ovsiienko /* Try to read bonding slave names from sysfs. */ 28832e569a37SViacheslav Ovsiienko MKSTR(slaves, 28842e569a37SViacheslav Ovsiienko "/sys/class/net/%s/master/bonding/slaves", ifname); 28852e569a37SViacheslav Ovsiienko file = fopen(slaves, "r"); 28862e569a37SViacheslav Ovsiienko if (file) 28872e569a37SViacheslav Ovsiienko break; 28882e569a37SViacheslav Ovsiienko } 28892e569a37SViacheslav Ovsiienko if (!file) 28902e569a37SViacheslav Ovsiienko return -1; 28912e569a37SViacheslav Ovsiienko /* Use safe format to check maximal buffer length. */ 28922e569a37SViacheslav Ovsiienko assert(atol(RTE_STR(IF_NAMESIZE)) == IF_NAMESIZE); 28932e569a37SViacheslav Ovsiienko while (fscanf(file, "%" RTE_STR(IF_NAMESIZE) "s", ifname) == 1) { 28942e569a37SViacheslav Ovsiienko char tmp_str[IF_NAMESIZE + 32]; 28952e569a37SViacheslav Ovsiienko struct rte_pci_addr pci_addr; 28962e569a37SViacheslav Ovsiienko struct mlx5_switch_info info; 28972e569a37SViacheslav Ovsiienko 28982e569a37SViacheslav Ovsiienko /* Process slave interface names in the loop. */ 28992e569a37SViacheslav Ovsiienko snprintf(tmp_str, sizeof(tmp_str), 29002e569a37SViacheslav Ovsiienko "/sys/class/net/%s", ifname); 29012e569a37SViacheslav Ovsiienko if (mlx5_dev_to_pci_addr(tmp_str, &pci_addr)) { 29022e569a37SViacheslav Ovsiienko DRV_LOG(WARNING, "can not get PCI address" 29032e569a37SViacheslav Ovsiienko " for netdev \"%s\"", ifname); 29042e569a37SViacheslav Ovsiienko continue; 29052e569a37SViacheslav Ovsiienko } 29062e569a37SViacheslav Ovsiienko if (pci_dev->addr.domain != pci_addr.domain || 29072e569a37SViacheslav Ovsiienko pci_dev->addr.bus != pci_addr.bus || 29082e569a37SViacheslav Ovsiienko pci_dev->addr.devid != pci_addr.devid || 29092e569a37SViacheslav Ovsiienko pci_dev->addr.function != pci_addr.function) 29102e569a37SViacheslav Ovsiienko continue; 29112e569a37SViacheslav Ovsiienko /* Slave interface PCI address match found. */ 29122e569a37SViacheslav Ovsiienko fclose(file); 29132e569a37SViacheslav Ovsiienko snprintf(tmp_str, sizeof(tmp_str), 29142e569a37SViacheslav Ovsiienko "/sys/class/net/%s/phys_port_name", ifname); 29152e569a37SViacheslav Ovsiienko file = fopen(tmp_str, "rb"); 29162e569a37SViacheslav Ovsiienko if (!file) 29172e569a37SViacheslav Ovsiienko break; 29182e569a37SViacheslav Ovsiienko info.name_type = MLX5_PHYS_PORT_NAME_TYPE_NOTSET; 29192e569a37SViacheslav Ovsiienko if (fscanf(file, "%32s", tmp_str) == 1) 29202e569a37SViacheslav Ovsiienko mlx5_translate_port_name(tmp_str, &info); 29212e569a37SViacheslav Ovsiienko if (info.name_type == MLX5_PHYS_PORT_NAME_TYPE_LEGACY || 29222e569a37SViacheslav Ovsiienko info.name_type == MLX5_PHYS_PORT_NAME_TYPE_UPLINK) 29232e569a37SViacheslav Ovsiienko pf = info.port_name; 29242e569a37SViacheslav Ovsiienko break; 29252e569a37SViacheslav Ovsiienko } 29262e569a37SViacheslav Ovsiienko if (file) 29272e569a37SViacheslav Ovsiienko fclose(file); 29282e569a37SViacheslav Ovsiienko return pf; 29292e569a37SViacheslav Ovsiienko } 29302e569a37SViacheslav Ovsiienko 29312e569a37SViacheslav Ovsiienko /** 2932f38c5457SAdrien Mazarguil * DPDK callback to register a PCI device. 2933f38c5457SAdrien Mazarguil * 29342b730263SAdrien Mazarguil * This function spawns Ethernet devices out of a given PCI device. 2935f38c5457SAdrien Mazarguil * 2936f38c5457SAdrien Mazarguil * @param[in] pci_drv 2937f38c5457SAdrien Mazarguil * PCI driver structure (mlx5_driver). 2938f38c5457SAdrien Mazarguil * @param[in] pci_dev 2939f38c5457SAdrien Mazarguil * PCI device information. 2940f38c5457SAdrien Mazarguil * 2941f38c5457SAdrien Mazarguil * @return 2942f38c5457SAdrien Mazarguil * 0 on success, a negative errno value otherwise and rte_errno is set. 2943f38c5457SAdrien Mazarguil */ 2944f38c5457SAdrien Mazarguil static int 2945f38c5457SAdrien Mazarguil mlx5_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 2946f38c5457SAdrien Mazarguil struct rte_pci_device *pci_dev) 2947f38c5457SAdrien Mazarguil { 2948f38c5457SAdrien Mazarguil struct ibv_device **ibv_list; 2949ad74bc61SViacheslav Ovsiienko /* 2950ad74bc61SViacheslav Ovsiienko * Number of found IB Devices matching with requested PCI BDF. 2951ad74bc61SViacheslav Ovsiienko * nd != 1 means there are multiple IB devices over the same 2952ad74bc61SViacheslav Ovsiienko * PCI device and we have representors and master. 2953ad74bc61SViacheslav Ovsiienko */ 2954ad74bc61SViacheslav Ovsiienko unsigned int nd = 0; 2955ad74bc61SViacheslav Ovsiienko /* 2956ad74bc61SViacheslav Ovsiienko * Number of found IB device Ports. nd = 1 and np = 1..n means 2957ad74bc61SViacheslav Ovsiienko * we have the single multiport IB device, and there may be 2958ad74bc61SViacheslav Ovsiienko * representors attached to some of found ports. 2959ad74bc61SViacheslav Ovsiienko */ 2960ad74bc61SViacheslav Ovsiienko unsigned int np = 0; 2961ad74bc61SViacheslav Ovsiienko /* 2962ad74bc61SViacheslav Ovsiienko * Number of DPDK ethernet devices to Spawn - either over 2963ad74bc61SViacheslav Ovsiienko * multiple IB devices or multiple ports of single IB device. 2964ad74bc61SViacheslav Ovsiienko * Actually this is the number of iterations to spawn. 2965ad74bc61SViacheslav Ovsiienko */ 2966ad74bc61SViacheslav Ovsiienko unsigned int ns = 0; 29672e569a37SViacheslav Ovsiienko /* 29682e569a37SViacheslav Ovsiienko * Bonding device 29692e569a37SViacheslav Ovsiienko * < 0 - no bonding device (single one) 29702e569a37SViacheslav Ovsiienko * >= 0 - bonding device (value is slave PF index) 29712e569a37SViacheslav Ovsiienko */ 29722e569a37SViacheslav Ovsiienko int bd = -1; 2973a62ec991SViacheslav Ovsiienko struct mlx5_dev_spawn_data *list = NULL; 2974f87bfa8eSYongseok Koh struct mlx5_dev_config dev_config; 2975f38c5457SAdrien Mazarguil int ret; 2976f38c5457SAdrien Mazarguil 2977d768f324SMatan Azrad if (mlx5_class_get(pci_dev->device.devargs) != MLX5_CLASS_NET) { 2978d768f324SMatan Azrad DRV_LOG(DEBUG, "Skip probing - should be probed by other mlx5" 2979d768f324SMatan Azrad " driver."); 2980d768f324SMatan Azrad return 1; 2981d768f324SMatan Azrad } 2982e6cdc54cSXueming Li if (rte_eal_process_type() == RTE_PROC_PRIMARY) 2983e6cdc54cSXueming Li mlx5_pmd_socket_init(); 29847be600c8SYongseok Koh ret = mlx5_init_once(); 29857be600c8SYongseok Koh if (ret) { 29867be600c8SYongseok Koh DRV_LOG(ERR, "unable to init PMD global data: %s", 29877be600c8SYongseok Koh strerror(rte_errno)); 29887be600c8SYongseok Koh return -rte_errno; 29897be600c8SYongseok Koh } 2990f38c5457SAdrien Mazarguil assert(pci_drv == &mlx5_driver); 2991f38c5457SAdrien Mazarguil errno = 0; 2992f38c5457SAdrien Mazarguil ibv_list = mlx5_glue->get_device_list(&ret); 2993f38c5457SAdrien Mazarguil if (!ibv_list) { 2994f38c5457SAdrien Mazarguil rte_errno = errno ? errno : ENOSYS; 2995f38c5457SAdrien Mazarguil DRV_LOG(ERR, "cannot list devices, is ib_uverbs loaded?"); 2996a6d83b6aSNélio Laranjeiro return -rte_errno; 2997a6d83b6aSNélio Laranjeiro } 2998ad74bc61SViacheslav Ovsiienko /* 2999ad74bc61SViacheslav Ovsiienko * First scan the list of all Infiniband devices to find 3000ad74bc61SViacheslav Ovsiienko * matching ones, gathering into the list. 3001ad74bc61SViacheslav Ovsiienko */ 300226c08b97SAdrien Mazarguil struct ibv_device *ibv_match[ret + 1]; 3003a62ec991SViacheslav Ovsiienko int nl_route = mlx5_nl_init(NETLINK_ROUTE); 3004a62ec991SViacheslav Ovsiienko int nl_rdma = mlx5_nl_init(NETLINK_RDMA); 3005ad74bc61SViacheslav Ovsiienko unsigned int i; 300626c08b97SAdrien Mazarguil 3007f38c5457SAdrien Mazarguil while (ret-- > 0) { 3008f38c5457SAdrien Mazarguil struct rte_pci_addr pci_addr; 3009f38c5457SAdrien Mazarguil 3010f38c5457SAdrien Mazarguil DRV_LOG(DEBUG, "checking device \"%s\"", ibv_list[ret]->name); 30112e569a37SViacheslav Ovsiienko bd = mlx5_device_bond_pci_match 30122e569a37SViacheslav Ovsiienko (ibv_list[ret], pci_dev, nl_rdma); 30132e569a37SViacheslav Ovsiienko if (bd >= 0) { 30142e569a37SViacheslav Ovsiienko /* 30152e569a37SViacheslav Ovsiienko * Bonding device detected. Only one match is allowed, 30162e569a37SViacheslav Ovsiienko * the bonding is supported over multi-port IB device, 30172e569a37SViacheslav Ovsiienko * there should be no matches on representor PCI 30182e569a37SViacheslav Ovsiienko * functions or non VF LAG bonding devices with 30192e569a37SViacheslav Ovsiienko * specified address. 30202e569a37SViacheslav Ovsiienko */ 30212e569a37SViacheslav Ovsiienko if (nd) { 30222e569a37SViacheslav Ovsiienko DRV_LOG(ERR, 30232e569a37SViacheslav Ovsiienko "multiple PCI match on bonding device" 30242e569a37SViacheslav Ovsiienko "\"%s\" found", ibv_list[ret]->name); 30252e569a37SViacheslav Ovsiienko rte_errno = ENOENT; 30262e569a37SViacheslav Ovsiienko ret = -rte_errno; 30272e569a37SViacheslav Ovsiienko goto exit; 30282e569a37SViacheslav Ovsiienko } 30292e569a37SViacheslav Ovsiienko DRV_LOG(INFO, "PCI information matches for" 30302e569a37SViacheslav Ovsiienko " slave %d bonding device \"%s\"", 30312e569a37SViacheslav Ovsiienko bd, ibv_list[ret]->name); 30322e569a37SViacheslav Ovsiienko ibv_match[nd++] = ibv_list[ret]; 30332e569a37SViacheslav Ovsiienko break; 30342e569a37SViacheslav Ovsiienko } 30355cf5f710SViacheslav Ovsiienko if (mlx5_dev_to_pci_addr 30365cf5f710SViacheslav Ovsiienko (ibv_list[ret]->ibdev_path, &pci_addr)) 3037f38c5457SAdrien Mazarguil continue; 3038f38c5457SAdrien Mazarguil if (pci_dev->addr.domain != pci_addr.domain || 3039f38c5457SAdrien Mazarguil pci_dev->addr.bus != pci_addr.bus || 3040f38c5457SAdrien Mazarguil pci_dev->addr.devid != pci_addr.devid || 3041f38c5457SAdrien Mazarguil pci_dev->addr.function != pci_addr.function) 3042f38c5457SAdrien Mazarguil continue; 304326c08b97SAdrien Mazarguil DRV_LOG(INFO, "PCI information matches for device \"%s\"", 3044f38c5457SAdrien Mazarguil ibv_list[ret]->name); 3045ad74bc61SViacheslav Ovsiienko ibv_match[nd++] = ibv_list[ret]; 304626c08b97SAdrien Mazarguil } 3047ad74bc61SViacheslav Ovsiienko ibv_match[nd] = NULL; 3048ad74bc61SViacheslav Ovsiienko if (!nd) { 3049ae4eb7dcSViacheslav Ovsiienko /* No device matches, just complain and bail out. */ 3050ad74bc61SViacheslav Ovsiienko DRV_LOG(WARNING, 3051ad74bc61SViacheslav Ovsiienko "no Verbs device matches PCI device " PCI_PRI_FMT "," 3052ad74bc61SViacheslav Ovsiienko " are kernel drivers loaded?", 3053ad74bc61SViacheslav Ovsiienko pci_dev->addr.domain, pci_dev->addr.bus, 3054ad74bc61SViacheslav Ovsiienko pci_dev->addr.devid, pci_dev->addr.function); 3055ad74bc61SViacheslav Ovsiienko rte_errno = ENOENT; 3056ad74bc61SViacheslav Ovsiienko ret = -rte_errno; 3057a62ec991SViacheslav Ovsiienko goto exit; 3058ad74bc61SViacheslav Ovsiienko } 3059ad74bc61SViacheslav Ovsiienko if (nd == 1) { 306026c08b97SAdrien Mazarguil /* 3061ad74bc61SViacheslav Ovsiienko * Found single matching device may have multiple ports. 3062ad74bc61SViacheslav Ovsiienko * Each port may be representor, we have to check the port 3063ad74bc61SViacheslav Ovsiienko * number and check the representors existence. 306426c08b97SAdrien Mazarguil */ 3065ad74bc61SViacheslav Ovsiienko if (nl_rdma >= 0) 3066ad74bc61SViacheslav Ovsiienko np = mlx5_nl_portnum(nl_rdma, ibv_match[0]->name); 3067ad74bc61SViacheslav Ovsiienko if (!np) 3068ad74bc61SViacheslav Ovsiienko DRV_LOG(WARNING, "can not get IB device \"%s\"" 3069ad74bc61SViacheslav Ovsiienko " ports number", ibv_match[0]->name); 30702e569a37SViacheslav Ovsiienko if (bd >= 0 && !np) { 30712e569a37SViacheslav Ovsiienko DRV_LOG(ERR, "can not get ports" 30722e569a37SViacheslav Ovsiienko " for bonding device"); 30732e569a37SViacheslav Ovsiienko rte_errno = ENOENT; 30742e569a37SViacheslav Ovsiienko ret = -rte_errno; 30752e569a37SViacheslav Ovsiienko goto exit; 30762e569a37SViacheslav Ovsiienko } 3077ad74bc61SViacheslav Ovsiienko } 3078790164ceSViacheslav Ovsiienko #ifndef HAVE_MLX5DV_DR_DEVX_PORT 3079790164ceSViacheslav Ovsiienko if (bd >= 0) { 3080790164ceSViacheslav Ovsiienko /* 3081790164ceSViacheslav Ovsiienko * This may happen if there is VF LAG kernel support and 3082790164ceSViacheslav Ovsiienko * application is compiled with older rdma_core library. 3083790164ceSViacheslav Ovsiienko */ 3084790164ceSViacheslav Ovsiienko DRV_LOG(ERR, 3085790164ceSViacheslav Ovsiienko "No kernel/verbs support for VF LAG bonding found."); 3086790164ceSViacheslav Ovsiienko rte_errno = ENOTSUP; 3087790164ceSViacheslav Ovsiienko ret = -rte_errno; 3088790164ceSViacheslav Ovsiienko goto exit; 3089790164ceSViacheslav Ovsiienko } 3090790164ceSViacheslav Ovsiienko #endif 3091ad74bc61SViacheslav Ovsiienko /* 3092ad74bc61SViacheslav Ovsiienko * Now we can determine the maximal 3093ad74bc61SViacheslav Ovsiienko * amount of devices to be spawned. 3094ad74bc61SViacheslav Ovsiienko */ 3095a62ec991SViacheslav Ovsiienko list = rte_zmalloc("device spawn data", 3096a62ec991SViacheslav Ovsiienko sizeof(struct mlx5_dev_spawn_data) * 3097a62ec991SViacheslav Ovsiienko (np ? np : nd), 3098a62ec991SViacheslav Ovsiienko RTE_CACHE_LINE_SIZE); 3099a62ec991SViacheslav Ovsiienko if (!list) { 3100a62ec991SViacheslav Ovsiienko DRV_LOG(ERR, "spawn data array allocation failure"); 3101a62ec991SViacheslav Ovsiienko rte_errno = ENOMEM; 3102a62ec991SViacheslav Ovsiienko ret = -rte_errno; 3103a62ec991SViacheslav Ovsiienko goto exit; 3104a62ec991SViacheslav Ovsiienko } 31052e569a37SViacheslav Ovsiienko if (bd >= 0 || np > 1) { 3106ad74bc61SViacheslav Ovsiienko /* 3107ae4eb7dcSViacheslav Ovsiienko * Single IB device with multiple ports found, 3108ad74bc61SViacheslav Ovsiienko * it may be E-Switch master device and representors. 3109ad74bc61SViacheslav Ovsiienko * We have to perform identification trough the ports. 3110ad74bc61SViacheslav Ovsiienko */ 3111ad74bc61SViacheslav Ovsiienko assert(nl_rdma >= 0); 3112ad74bc61SViacheslav Ovsiienko assert(ns == 0); 3113ad74bc61SViacheslav Ovsiienko assert(nd == 1); 31142e569a37SViacheslav Ovsiienko assert(np); 3115ad74bc61SViacheslav Ovsiienko for (i = 1; i <= np; ++i) { 3116ad74bc61SViacheslav Ovsiienko list[ns].max_port = np; 3117ad74bc61SViacheslav Ovsiienko list[ns].ibv_port = i; 3118ad74bc61SViacheslav Ovsiienko list[ns].ibv_dev = ibv_match[0]; 3119ad74bc61SViacheslav Ovsiienko list[ns].eth_dev = NULL; 3120ab3cffcfSViacheslav Ovsiienko list[ns].pci_dev = pci_dev; 31212e569a37SViacheslav Ovsiienko list[ns].pf_bond = bd; 3122ad74bc61SViacheslav Ovsiienko list[ns].ifindex = mlx5_nl_ifindex 3123ad74bc61SViacheslav Ovsiienko (nl_rdma, list[ns].ibv_dev->name, i); 3124ad74bc61SViacheslav Ovsiienko if (!list[ns].ifindex) { 3125ad74bc61SViacheslav Ovsiienko /* 3126ad74bc61SViacheslav Ovsiienko * No network interface index found for the 3127ad74bc61SViacheslav Ovsiienko * specified port, it means there is no 3128ad74bc61SViacheslav Ovsiienko * representor on this port. It's OK, 3129ad74bc61SViacheslav Ovsiienko * there can be disabled ports, for example 3130ad74bc61SViacheslav Ovsiienko * if sriov_numvfs < sriov_totalvfs. 3131ad74bc61SViacheslav Ovsiienko */ 313226c08b97SAdrien Mazarguil continue; 313326c08b97SAdrien Mazarguil } 3134ad74bc61SViacheslav Ovsiienko ret = -1; 313526c08b97SAdrien Mazarguil if (nl_route >= 0) 3136ad74bc61SViacheslav Ovsiienko ret = mlx5_nl_switch_info 3137ad74bc61SViacheslav Ovsiienko (nl_route, 3138ad74bc61SViacheslav Ovsiienko list[ns].ifindex, 3139ad74bc61SViacheslav Ovsiienko &list[ns].info); 3140ad74bc61SViacheslav Ovsiienko if (ret || (!list[ns].info.representor && 3141ad74bc61SViacheslav Ovsiienko !list[ns].info.master)) { 3142ad74bc61SViacheslav Ovsiienko /* 3143ad74bc61SViacheslav Ovsiienko * We failed to recognize representors with 3144ad74bc61SViacheslav Ovsiienko * Netlink, let's try to perform the task 3145ad74bc61SViacheslav Ovsiienko * with sysfs. 3146ad74bc61SViacheslav Ovsiienko */ 3147ad74bc61SViacheslav Ovsiienko ret = mlx5_sysfs_switch_info 3148ad74bc61SViacheslav Ovsiienko (list[ns].ifindex, 3149ad74bc61SViacheslav Ovsiienko &list[ns].info); 3150ad74bc61SViacheslav Ovsiienko } 31512e569a37SViacheslav Ovsiienko if (!ret && bd >= 0) { 31522e569a37SViacheslav Ovsiienko switch (list[ns].info.name_type) { 31532e569a37SViacheslav Ovsiienko case MLX5_PHYS_PORT_NAME_TYPE_UPLINK: 31542e569a37SViacheslav Ovsiienko if (list[ns].info.port_name == bd) 31552e569a37SViacheslav Ovsiienko ns++; 31562e569a37SViacheslav Ovsiienko break; 31572e569a37SViacheslav Ovsiienko case MLX5_PHYS_PORT_NAME_TYPE_PFVF: 31582e569a37SViacheslav Ovsiienko if (list[ns].info.pf_num == bd) 31592e569a37SViacheslav Ovsiienko ns++; 31602e569a37SViacheslav Ovsiienko break; 31612e569a37SViacheslav Ovsiienko default: 31622e569a37SViacheslav Ovsiienko break; 31632e569a37SViacheslav Ovsiienko } 31642e569a37SViacheslav Ovsiienko continue; 31652e569a37SViacheslav Ovsiienko } 3166ad74bc61SViacheslav Ovsiienko if (!ret && (list[ns].info.representor ^ 3167ad74bc61SViacheslav Ovsiienko list[ns].info.master)) 3168ad74bc61SViacheslav Ovsiienko ns++; 3169ad74bc61SViacheslav Ovsiienko } 3170ad74bc61SViacheslav Ovsiienko if (!ns) { 317126c08b97SAdrien Mazarguil DRV_LOG(ERR, 3172ad74bc61SViacheslav Ovsiienko "unable to recognize master/representors" 3173ad74bc61SViacheslav Ovsiienko " on the IB device with multiple ports"); 3174ad74bc61SViacheslav Ovsiienko rte_errno = ENOENT; 3175ad74bc61SViacheslav Ovsiienko ret = -rte_errno; 3176ad74bc61SViacheslav Ovsiienko goto exit; 3177ad74bc61SViacheslav Ovsiienko } 3178ad74bc61SViacheslav Ovsiienko } else { 3179ad74bc61SViacheslav Ovsiienko /* 3180ad74bc61SViacheslav Ovsiienko * The existence of several matching entries (nd > 1) means 3181ad74bc61SViacheslav Ovsiienko * port representors have been instantiated. No existing Verbs 3182ad74bc61SViacheslav Ovsiienko * call nor sysfs entries can tell them apart, this can only 3183ad74bc61SViacheslav Ovsiienko * be done through Netlink calls assuming kernel drivers are 3184ad74bc61SViacheslav Ovsiienko * recent enough to support them. 3185ad74bc61SViacheslav Ovsiienko * 3186ad74bc61SViacheslav Ovsiienko * In the event of identification failure through Netlink, 3187ad74bc61SViacheslav Ovsiienko * try again through sysfs, then: 3188ad74bc61SViacheslav Ovsiienko * 3189ad74bc61SViacheslav Ovsiienko * 1. A single IB device matches (nd == 1) with single 3190ad74bc61SViacheslav Ovsiienko * port (np=0/1) and is not a representor, assume 3191ad74bc61SViacheslav Ovsiienko * no switch support. 3192ad74bc61SViacheslav Ovsiienko * 3193ad74bc61SViacheslav Ovsiienko * 2. Otherwise no safe assumptions can be made; 3194ad74bc61SViacheslav Ovsiienko * complain louder and bail out. 3195ad74bc61SViacheslav Ovsiienko */ 3196ad74bc61SViacheslav Ovsiienko np = 1; 3197ad74bc61SViacheslav Ovsiienko for (i = 0; i != nd; ++i) { 3198ad74bc61SViacheslav Ovsiienko memset(&list[ns].info, 0, sizeof(list[ns].info)); 3199ad74bc61SViacheslav Ovsiienko list[ns].max_port = 1; 3200ad74bc61SViacheslav Ovsiienko list[ns].ibv_port = 1; 3201ad74bc61SViacheslav Ovsiienko list[ns].ibv_dev = ibv_match[i]; 3202ad74bc61SViacheslav Ovsiienko list[ns].eth_dev = NULL; 3203ab3cffcfSViacheslav Ovsiienko list[ns].pci_dev = pci_dev; 32042e569a37SViacheslav Ovsiienko list[ns].pf_bond = -1; 3205ad74bc61SViacheslav Ovsiienko list[ns].ifindex = 0; 3206ad74bc61SViacheslav Ovsiienko if (nl_rdma >= 0) 3207ad74bc61SViacheslav Ovsiienko list[ns].ifindex = mlx5_nl_ifindex 3208ad74bc61SViacheslav Ovsiienko (nl_rdma, list[ns].ibv_dev->name, 1); 3209ad74bc61SViacheslav Ovsiienko if (!list[ns].ifindex) { 32109c2bbd04SViacheslav Ovsiienko char ifname[IF_NAMESIZE]; 32119c2bbd04SViacheslav Ovsiienko 3212ad74bc61SViacheslav Ovsiienko /* 32139c2bbd04SViacheslav Ovsiienko * Netlink failed, it may happen with old 32149c2bbd04SViacheslav Ovsiienko * ib_core kernel driver (before 4.16). 32159c2bbd04SViacheslav Ovsiienko * We can assume there is old driver because 32169c2bbd04SViacheslav Ovsiienko * here we are processing single ports IB 32179c2bbd04SViacheslav Ovsiienko * devices. Let's try sysfs to retrieve 32189c2bbd04SViacheslav Ovsiienko * the ifindex. The method works for 32199c2bbd04SViacheslav Ovsiienko * master device only. 32209c2bbd04SViacheslav Ovsiienko */ 32219c2bbd04SViacheslav Ovsiienko if (nd > 1) { 32229c2bbd04SViacheslav Ovsiienko /* 32239c2bbd04SViacheslav Ovsiienko * Multiple devices found, assume 32249c2bbd04SViacheslav Ovsiienko * representors, can not distinguish 32259c2bbd04SViacheslav Ovsiienko * master/representor and retrieve 32269c2bbd04SViacheslav Ovsiienko * ifindex via sysfs. 3227ad74bc61SViacheslav Ovsiienko */ 3228ad74bc61SViacheslav Ovsiienko continue; 3229ad74bc61SViacheslav Ovsiienko } 32309c2bbd04SViacheslav Ovsiienko ret = mlx5_get_master_ifname 32319c2bbd04SViacheslav Ovsiienko (ibv_match[i]->ibdev_path, &ifname); 32329c2bbd04SViacheslav Ovsiienko if (!ret) 32339c2bbd04SViacheslav Ovsiienko list[ns].ifindex = 32349c2bbd04SViacheslav Ovsiienko if_nametoindex(ifname); 32359c2bbd04SViacheslav Ovsiienko if (!list[ns].ifindex) { 32369c2bbd04SViacheslav Ovsiienko /* 32379c2bbd04SViacheslav Ovsiienko * No network interface index found 32389c2bbd04SViacheslav Ovsiienko * for the specified device, it means 32399c2bbd04SViacheslav Ovsiienko * there it is neither representor 32409c2bbd04SViacheslav Ovsiienko * nor master. 32419c2bbd04SViacheslav Ovsiienko */ 32429c2bbd04SViacheslav Ovsiienko continue; 32439c2bbd04SViacheslav Ovsiienko } 32449c2bbd04SViacheslav Ovsiienko } 3245ad74bc61SViacheslav Ovsiienko ret = -1; 3246ad74bc61SViacheslav Ovsiienko if (nl_route >= 0) 3247ad74bc61SViacheslav Ovsiienko ret = mlx5_nl_switch_info 3248ad74bc61SViacheslav Ovsiienko (nl_route, 3249ad74bc61SViacheslav Ovsiienko list[ns].ifindex, 3250ad74bc61SViacheslav Ovsiienko &list[ns].info); 3251ad74bc61SViacheslav Ovsiienko if (ret || (!list[ns].info.representor && 3252ad74bc61SViacheslav Ovsiienko !list[ns].info.master)) { 3253ad74bc61SViacheslav Ovsiienko /* 3254ad74bc61SViacheslav Ovsiienko * We failed to recognize representors with 3255ad74bc61SViacheslav Ovsiienko * Netlink, let's try to perform the task 3256ad74bc61SViacheslav Ovsiienko * with sysfs. 3257ad74bc61SViacheslav Ovsiienko */ 3258ad74bc61SViacheslav Ovsiienko ret = mlx5_sysfs_switch_info 3259ad74bc61SViacheslav Ovsiienko (list[ns].ifindex, 3260ad74bc61SViacheslav Ovsiienko &list[ns].info); 3261ad74bc61SViacheslav Ovsiienko } 3262ad74bc61SViacheslav Ovsiienko if (!ret && (list[ns].info.representor ^ 3263ad74bc61SViacheslav Ovsiienko list[ns].info.master)) { 3264ad74bc61SViacheslav Ovsiienko ns++; 3265ad74bc61SViacheslav Ovsiienko } else if ((nd == 1) && 3266ad74bc61SViacheslav Ovsiienko !list[ns].info.representor && 3267ad74bc61SViacheslav Ovsiienko !list[ns].info.master) { 3268ad74bc61SViacheslav Ovsiienko /* 3269ad74bc61SViacheslav Ovsiienko * Single IB device with 3270ad74bc61SViacheslav Ovsiienko * one physical port and 3271ad74bc61SViacheslav Ovsiienko * attached network device. 3272ad74bc61SViacheslav Ovsiienko * May be SRIOV is not enabled 3273ad74bc61SViacheslav Ovsiienko * or there is no representors. 3274ad74bc61SViacheslav Ovsiienko */ 3275ad74bc61SViacheslav Ovsiienko DRV_LOG(INFO, "no E-Switch support detected"); 3276ad74bc61SViacheslav Ovsiienko ns++; 3277ad74bc61SViacheslav Ovsiienko break; 327826c08b97SAdrien Mazarguil } 3279f38c5457SAdrien Mazarguil } 3280ad74bc61SViacheslav Ovsiienko if (!ns) { 3281ad74bc61SViacheslav Ovsiienko DRV_LOG(ERR, 3282ad74bc61SViacheslav Ovsiienko "unable to recognize master/representors" 3283ad74bc61SViacheslav Ovsiienko " on the multiple IB devices"); 3284ad74bc61SViacheslav Ovsiienko rte_errno = ENOENT; 3285ad74bc61SViacheslav Ovsiienko ret = -rte_errno; 3286ad74bc61SViacheslav Ovsiienko goto exit; 3287ad74bc61SViacheslav Ovsiienko } 3288ad74bc61SViacheslav Ovsiienko } 3289ad74bc61SViacheslav Ovsiienko assert(ns); 3290116f90adSAdrien Mazarguil /* 3291116f90adSAdrien Mazarguil * Sort list to probe devices in natural order for users convenience 3292116f90adSAdrien Mazarguil * (i.e. master first, then representors from lowest to highest ID). 3293116f90adSAdrien Mazarguil */ 3294ad74bc61SViacheslav Ovsiienko qsort(list, ns, sizeof(*list), mlx5_dev_spawn_data_cmp); 3295f87bfa8eSYongseok Koh /* Default configuration. */ 3296f87bfa8eSYongseok Koh dev_config = (struct mlx5_dev_config){ 329778c7a16dSYongseok Koh .hw_padding = 0, 3298f87bfa8eSYongseok Koh .mps = MLX5_ARG_UNSET, 32998409a285SViacheslav Ovsiienko .dbnc = MLX5_ARG_UNSET, 3300f87bfa8eSYongseok Koh .rx_vec_en = 1, 3301505f1fe4SViacheslav Ovsiienko .txq_inline_max = MLX5_ARG_UNSET, 3302505f1fe4SViacheslav Ovsiienko .txq_inline_min = MLX5_ARG_UNSET, 3303505f1fe4SViacheslav Ovsiienko .txq_inline_mpw = MLX5_ARG_UNSET, 3304f87bfa8eSYongseok Koh .txqs_inline = MLX5_ARG_UNSET, 3305f87bfa8eSYongseok Koh .vf_nl_en = 1, 3306dceb5029SYongseok Koh .mr_ext_memseg_en = 1, 3307f87bfa8eSYongseok Koh .mprq = { 3308f87bfa8eSYongseok Koh .enabled = 0, /* Disabled by default. */ 3309f87bfa8eSYongseok Koh .stride_num_n = MLX5_MPRQ_STRIDE_NUM_N, 3310f87bfa8eSYongseok Koh .max_memcpy_len = MLX5_MPRQ_MEMCPY_DEFAULT_LEN, 3311f87bfa8eSYongseok Koh .min_rxqs_num = MLX5_MPRQ_MIN_RXQS, 3312f87bfa8eSYongseok Koh }, 3313e2b4925eSOri Kam .dv_esw_en = 1, 3314cd4569d2SDekel Peled .dv_flow_en = 1, 3315f87bfa8eSYongseok Koh }; 3316ad74bc61SViacheslav Ovsiienko /* Device specific configuration. */ 3317f38c5457SAdrien Mazarguil switch (pci_dev->id.device_id) { 3318f38c5457SAdrien Mazarguil case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF: 3319f38c5457SAdrien Mazarguil case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF: 3320f38c5457SAdrien Mazarguil case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF: 3321f38c5457SAdrien Mazarguil case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF: 3322a40b734bSViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF: 3323c930f02cSViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX6VF: 33245fc66630SRaslan Darawsheh case PCI_DEVICE_ID_MELLANOX_CONNECTX6DXVF: 3325f87bfa8eSYongseok Koh dev_config.vf = 1; 3326f38c5457SAdrien Mazarguil break; 3327f38c5457SAdrien Mazarguil default: 3328f87bfa8eSYongseok Koh break; 3329f38c5457SAdrien Mazarguil } 3330ad74bc61SViacheslav Ovsiienko for (i = 0; i != ns; ++i) { 33312b730263SAdrien Mazarguil uint32_t restore; 33322b730263SAdrien Mazarguil 3333f87bfa8eSYongseok Koh list[i].eth_dev = mlx5_dev_spawn(&pci_dev->device, 3334ad74bc61SViacheslav Ovsiienko &list[i], 3335ad74bc61SViacheslav Ovsiienko dev_config); 33366de569f5SAdrien Mazarguil if (!list[i].eth_dev) { 3337206254b7SOphir Munk if (rte_errno != EBUSY && rte_errno != EEXIST) 33382b730263SAdrien Mazarguil break; 3339206254b7SOphir Munk /* Device is disabled or already spawned. Ignore it. */ 33406de569f5SAdrien Mazarguil continue; 33416de569f5SAdrien Mazarguil } 3342116f90adSAdrien Mazarguil restore = list[i].eth_dev->data->dev_flags; 3343116f90adSAdrien Mazarguil rte_eth_copy_pci_info(list[i].eth_dev, pci_dev); 33442b730263SAdrien Mazarguil /* Restore non-PCI flags cleared by the above call. */ 3345116f90adSAdrien Mazarguil list[i].eth_dev->data->dev_flags |= restore; 334623242063SMatan Azrad mlx5_dev_interrupt_handler_devx_install(list[i].eth_dev); 3347116f90adSAdrien Mazarguil rte_eth_dev_probing_finish(list[i].eth_dev); 33482b730263SAdrien Mazarguil } 3349ad74bc61SViacheslav Ovsiienko if (i != ns) { 3350f38c5457SAdrien Mazarguil DRV_LOG(ERR, 3351f38c5457SAdrien Mazarguil "probe of PCI device " PCI_PRI_FMT " aborted after" 3352f38c5457SAdrien Mazarguil " encountering an error: %s", 3353f38c5457SAdrien Mazarguil pci_dev->addr.domain, pci_dev->addr.bus, 3354f38c5457SAdrien Mazarguil pci_dev->addr.devid, pci_dev->addr.function, 3355f38c5457SAdrien Mazarguil strerror(rte_errno)); 3356f38c5457SAdrien Mazarguil ret = -rte_errno; 33572b730263SAdrien Mazarguil /* Roll back. */ 33582b730263SAdrien Mazarguil while (i--) { 33596de569f5SAdrien Mazarguil if (!list[i].eth_dev) 33606de569f5SAdrien Mazarguil continue; 3361116f90adSAdrien Mazarguil mlx5_dev_close(list[i].eth_dev); 3362e16adf08SThomas Monjalon /* mac_addrs must not be freed because in dev_private */ 3363e16adf08SThomas Monjalon list[i].eth_dev->data->mac_addrs = NULL; 3364116f90adSAdrien Mazarguil claim_zero(rte_eth_dev_release_port(list[i].eth_dev)); 33652b730263SAdrien Mazarguil } 33662b730263SAdrien Mazarguil /* Restore original error. */ 33672b730263SAdrien Mazarguil rte_errno = -ret; 3368f38c5457SAdrien Mazarguil } else { 3369f38c5457SAdrien Mazarguil ret = 0; 3370f38c5457SAdrien Mazarguil } 3371ad74bc61SViacheslav Ovsiienko exit: 3372ad74bc61SViacheslav Ovsiienko /* 3373ad74bc61SViacheslav Ovsiienko * Do the routine cleanup: 3374ad74bc61SViacheslav Ovsiienko * - close opened Netlink sockets 3375a62ec991SViacheslav Ovsiienko * - free allocated spawn data array 3376ad74bc61SViacheslav Ovsiienko * - free the Infiniband device list 3377ad74bc61SViacheslav Ovsiienko */ 3378ad74bc61SViacheslav Ovsiienko if (nl_rdma >= 0) 3379ad74bc61SViacheslav Ovsiienko close(nl_rdma); 3380ad74bc61SViacheslav Ovsiienko if (nl_route >= 0) 3381ad74bc61SViacheslav Ovsiienko close(nl_route); 3382a62ec991SViacheslav Ovsiienko if (list) 3383a62ec991SViacheslav Ovsiienko rte_free(list); 3384ad74bc61SViacheslav Ovsiienko assert(ibv_list); 3385ad74bc61SViacheslav Ovsiienko mlx5_glue->free_device_list(ibv_list); 3386f38c5457SAdrien Mazarguil return ret; 3387771fa900SAdrien Mazarguil } 3388771fa900SAdrien Mazarguil 3389fbc83412SViacheslav Ovsiienko /** 3390fbc83412SViacheslav Ovsiienko * Look for the ethernet device belonging to mlx5 driver. 3391fbc83412SViacheslav Ovsiienko * 3392fbc83412SViacheslav Ovsiienko * @param[in] port_id 3393fbc83412SViacheslav Ovsiienko * port_id to start looking for device. 3394fbc83412SViacheslav Ovsiienko * @param[in] pci_dev 3395fbc83412SViacheslav Ovsiienko * Pointer to the hint PCI device. When device is being probed 3396fbc83412SViacheslav Ovsiienko * the its siblings (master and preceding representors might 3397fbc83412SViacheslav Ovsiienko * not have assigned driver yet (because the mlx5_pci_probe() 3398fbc83412SViacheslav Ovsiienko * is not completed yet, for this case match on hint PCI 3399fbc83412SViacheslav Ovsiienko * device may be used to detect sibling device. 3400fbc83412SViacheslav Ovsiienko * 3401fbc83412SViacheslav Ovsiienko * @return 3402fbc83412SViacheslav Ovsiienko * port_id of found device, RTE_MAX_ETHPORT if not found. 3403fbc83412SViacheslav Ovsiienko */ 3404f7e95215SViacheslav Ovsiienko uint16_t 3405fbc83412SViacheslav Ovsiienko mlx5_eth_find_next(uint16_t port_id, struct rte_pci_device *pci_dev) 3406f7e95215SViacheslav Ovsiienko { 3407f7e95215SViacheslav Ovsiienko while (port_id < RTE_MAX_ETHPORTS) { 3408f7e95215SViacheslav Ovsiienko struct rte_eth_dev *dev = &rte_eth_devices[port_id]; 3409f7e95215SViacheslav Ovsiienko 3410f7e95215SViacheslav Ovsiienko if (dev->state != RTE_ETH_DEV_UNUSED && 3411f7e95215SViacheslav Ovsiienko dev->device && 3412fbc83412SViacheslav Ovsiienko (dev->device == &pci_dev->device || 3413fbc83412SViacheslav Ovsiienko (dev->device->driver && 3414f7e95215SViacheslav Ovsiienko dev->device->driver->name && 3415fbc83412SViacheslav Ovsiienko !strcmp(dev->device->driver->name, MLX5_DRIVER_NAME)))) 3416f7e95215SViacheslav Ovsiienko break; 3417f7e95215SViacheslav Ovsiienko port_id++; 3418f7e95215SViacheslav Ovsiienko } 3419f7e95215SViacheslav Ovsiienko if (port_id >= RTE_MAX_ETHPORTS) 3420f7e95215SViacheslav Ovsiienko return RTE_MAX_ETHPORTS; 3421f7e95215SViacheslav Ovsiienko return port_id; 3422f7e95215SViacheslav Ovsiienko } 3423f7e95215SViacheslav Ovsiienko 34243a820742SOphir Munk /** 34253a820742SOphir Munk * DPDK callback to remove a PCI device. 34263a820742SOphir Munk * 34273a820742SOphir Munk * This function removes all Ethernet devices belong to a given PCI device. 34283a820742SOphir Munk * 34293a820742SOphir Munk * @param[in] pci_dev 34303a820742SOphir Munk * Pointer to the PCI device. 34313a820742SOphir Munk * 34323a820742SOphir Munk * @return 34333a820742SOphir Munk * 0 on success, the function cannot fail. 34343a820742SOphir Munk */ 34353a820742SOphir Munk static int 34363a820742SOphir Munk mlx5_pci_remove(struct rte_pci_device *pci_dev) 34373a820742SOphir Munk { 34383a820742SOphir Munk uint16_t port_id; 34393a820742SOphir Munk 34405294b800SThomas Monjalon RTE_ETH_FOREACH_DEV_OF(port_id, &pci_dev->device) 34413a820742SOphir Munk rte_eth_dev_close(port_id); 34423a820742SOphir Munk return 0; 34433a820742SOphir Munk } 34443a820742SOphir Munk 3445771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = { 3446771fa900SAdrien Mazarguil { 34471d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 34481d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4) 3449771fa900SAdrien Mazarguil }, 3450771fa900SAdrien Mazarguil { 34511d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 34521d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) 3453771fa900SAdrien Mazarguil }, 3454771fa900SAdrien Mazarguil { 34551d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 34561d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LX) 3457771fa900SAdrien Mazarguil }, 3458771fa900SAdrien Mazarguil { 34591d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 34601d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) 3461771fa900SAdrien Mazarguil }, 3462771fa900SAdrien Mazarguil { 3463528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3464528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5) 3465528a9fbeSYongseok Koh }, 3466528a9fbeSYongseok Koh { 3467528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3468528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) 3469528a9fbeSYongseok Koh }, 3470528a9fbeSYongseok Koh { 3471528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3472528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EX) 3473528a9fbeSYongseok Koh }, 3474528a9fbeSYongseok Koh { 3475528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3476528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF) 3477528a9fbeSYongseok Koh }, 3478528a9fbeSYongseok Koh { 3479dd3331c6SShahaf Shuler RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3480dd3331c6SShahaf Shuler PCI_DEVICE_ID_MELLANOX_CONNECTX5BF) 3481dd3331c6SShahaf Shuler }, 3482dd3331c6SShahaf Shuler { 3483c322c0e5SOri Kam RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3484c322c0e5SOri Kam PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF) 3485c322c0e5SOri Kam }, 3486c322c0e5SOri Kam { 3487f0354d84SWisam Jaddo RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3488f0354d84SWisam Jaddo PCI_DEVICE_ID_MELLANOX_CONNECTX6) 3489f0354d84SWisam Jaddo }, 3490f0354d84SWisam Jaddo { 3491f0354d84SWisam Jaddo RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3492f0354d84SWisam Jaddo PCI_DEVICE_ID_MELLANOX_CONNECTX6VF) 3493f0354d84SWisam Jaddo }, 3494f0354d84SWisam Jaddo { 34955fc66630SRaslan Darawsheh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 34965fc66630SRaslan Darawsheh PCI_DEVICE_ID_MELLANOX_CONNECTX6DX) 34975fc66630SRaslan Darawsheh }, 34985fc66630SRaslan Darawsheh { 34995fc66630SRaslan Darawsheh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 35005fc66630SRaslan Darawsheh PCI_DEVICE_ID_MELLANOX_CONNECTX6DXVF) 35015fc66630SRaslan Darawsheh }, 35025fc66630SRaslan Darawsheh { 3503771fa900SAdrien Mazarguil .vendor_id = 0 3504771fa900SAdrien Mazarguil } 3505771fa900SAdrien Mazarguil }; 3506771fa900SAdrien Mazarguil 3507fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver = { 35082f3193cfSJan Viktorin .driver = { 35092f3193cfSJan Viktorin .name = MLX5_DRIVER_NAME 35102f3193cfSJan Viktorin }, 3511771fa900SAdrien Mazarguil .id_table = mlx5_pci_id_map, 3512af424af8SShreyansh Jain .probe = mlx5_pci_probe, 35133a820742SOphir Munk .remove = mlx5_pci_remove, 3514989e999dSShahaf Shuler .dma_map = mlx5_dma_map, 3515989e999dSShahaf Shuler .dma_unmap = mlx5_dma_unmap, 351669c06d0eSYongseok Koh .drv_flags = RTE_PCI_DRV_INTR_LSC | RTE_PCI_DRV_INTR_RMV | 3517b76fafb1SDavid Marchand RTE_PCI_DRV_PROBE_AGAIN, 3518771fa900SAdrien Mazarguil }; 3519771fa900SAdrien Mazarguil 3520771fa900SAdrien Mazarguil /** 3521771fa900SAdrien Mazarguil * Driver initialization routine. 3522771fa900SAdrien Mazarguil */ 3523f8e99896SThomas Monjalon RTE_INIT(rte_mlx5_pmd_init) 3524771fa900SAdrien Mazarguil { 35253d96644aSStephen Hemminger /* Initialize driver log type. */ 35263d96644aSStephen Hemminger mlx5_logtype = rte_log_register("pmd.net.mlx5"); 35273d96644aSStephen Hemminger if (mlx5_logtype >= 0) 35283d96644aSStephen Hemminger rte_log_set_level(mlx5_logtype, RTE_LOG_NOTICE); 35293d96644aSStephen Hemminger 35305f8ba81cSXueming Li /* Build the static tables for Verbs conversion. */ 3531ea16068cSYongseok Koh mlx5_set_ptype_table(); 35325f8ba81cSXueming Li mlx5_set_cksum_table(); 35335f8ba81cSXueming Li mlx5_set_swp_types_table(); 35347b4f1e6bSMatan Azrad if (mlx5_glue) 35353dcfe039SThomas Monjalon rte_pci_register(&mlx5_driver); 3536771fa900SAdrien Mazarguil } 3537771fa900SAdrien Mazarguil 353801f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__); 353901f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map); 35400880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib"); 3541