xref: /dpdk/drivers/net/mlx5/mlx5.c (revision f048f3d479a67b6df4b1183df98dfc0b2c75c6ac)
18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause
2771fa900SAdrien Mazarguil  * Copyright 2015 6WIND S.A.
35feecc57SShahaf Shuler  * Copyright 2015 Mellanox Technologies, Ltd
4771fa900SAdrien Mazarguil  */
5771fa900SAdrien Mazarguil 
6771fa900SAdrien Mazarguil #include <stddef.h>
7771fa900SAdrien Mazarguil #include <unistd.h>
8771fa900SAdrien Mazarguil #include <string.h>
9771fa900SAdrien Mazarguil #include <assert.h>
1059b91becSAdrien Mazarguil #include <dlfcn.h>
11771fa900SAdrien Mazarguil #include <stdint.h>
12771fa900SAdrien Mazarguil #include <stdlib.h>
13e72dd09bSNélio Laranjeiro #include <errno.h>
14771fa900SAdrien Mazarguil #include <net/if.h>
154a984153SXueming Li #include <sys/mman.h>
16ccdcba53SNélio Laranjeiro #include <linux/rtnetlink.h>
17771fa900SAdrien Mazarguil 
18771fa900SAdrien Mazarguil /* Verbs header. */
19771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
20771fa900SAdrien Mazarguil #ifdef PEDANTIC
21fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic"
22771fa900SAdrien Mazarguil #endif
23771fa900SAdrien Mazarguil #include <infiniband/verbs.h>
24771fa900SAdrien Mazarguil #ifdef PEDANTIC
25fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic"
26771fa900SAdrien Mazarguil #endif
27771fa900SAdrien Mazarguil 
28771fa900SAdrien Mazarguil #include <rte_malloc.h>
29ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h>
30fdf91e0fSJan Blunck #include <rte_ethdev_pci.h>
31771fa900SAdrien Mazarguil #include <rte_pci.h>
32c752998bSGaetan Rivet #include <rte_bus_pci.h>
33771fa900SAdrien Mazarguil #include <rte_common.h>
3459b91becSAdrien Mazarguil #include <rte_config.h>
354a984153SXueming Li #include <rte_eal_memconfig.h>
36e72dd09bSNélio Laranjeiro #include <rte_kvargs.h>
37e89c15b6SAdrien Mazarguil #include <rte_rwlock.h>
38e89c15b6SAdrien Mazarguil #include <rte_spinlock.h>
39f38c5457SAdrien Mazarguil #include <rte_string_fns.h>
40771fa900SAdrien Mazarguil 
41771fa900SAdrien Mazarguil #include "mlx5.h"
42771fa900SAdrien Mazarguil #include "mlx5_utils.h"
432e22920bSAdrien Mazarguil #include "mlx5_rxtx.h"
44771fa900SAdrien Mazarguil #include "mlx5_autoconf.h"
4513d57bd5SAdrien Mazarguil #include "mlx5_defs.h"
460e83b8e5SNelio Laranjeiro #include "mlx5_glue.h"
47974f1e7eSYongseok Koh #include "mlx5_mr.h"
4884c406e7SOri Kam #include "mlx5_flow.h"
49771fa900SAdrien Mazarguil 
5099c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */
5199c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en"
5299c12dccSNélio Laranjeiro 
53bc91e8dbSYongseok Koh /* Device parameter to enable RX completion entry padding to 128B. */
54bc91e8dbSYongseok Koh #define MLX5_RXQ_CQE_PAD_EN "rxq_cqe_pad_en"
55bc91e8dbSYongseok Koh 
5678c7a16dSYongseok Koh /* Device parameter to enable padding Rx packet to cacheline size. */
5778c7a16dSYongseok Koh #define MLX5_RXQ_PKT_PAD_EN "rxq_pkt_pad_en"
5878c7a16dSYongseok Koh 
597d6bf6b8SYongseok Koh /* Device parameter to enable Multi-Packet Rx queue. */
607d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_EN "mprq_en"
617d6bf6b8SYongseok Koh 
627d6bf6b8SYongseok Koh /* Device parameter to configure log 2 of the number of strides for MPRQ. */
637d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_LOG_STRIDE_NUM "mprq_log_stride_num"
647d6bf6b8SYongseok Koh 
657d6bf6b8SYongseok Koh /* Device parameter to limit the size of memcpy'd packet for MPRQ. */
667d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_MAX_MEMCPY_LEN "mprq_max_memcpy_len"
677d6bf6b8SYongseok Koh 
687d6bf6b8SYongseok Koh /* Device parameter to set the minimum number of Rx queues to enable MPRQ. */
697d6bf6b8SYongseok Koh #define MLX5_RXQS_MIN_MPRQ "rxqs_min_mprq"
707d6bf6b8SYongseok Koh 
712a66cf37SYaacov Hazan /* Device parameter to configure inline send. */
722a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline"
732a66cf37SYaacov Hazan 
742a66cf37SYaacov Hazan /*
752a66cf37SYaacov Hazan  * Device parameter to configure the number of TX queues threshold for
762a66cf37SYaacov Hazan  * enabling inline send.
772a66cf37SYaacov Hazan  */
782a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline"
792a66cf37SYaacov Hazan 
8009d8b416SYongseok Koh /*
8109d8b416SYongseok Koh  * Device parameter to configure the number of TX queues threshold for
8209d8b416SYongseok Koh  * enabling vectorized Tx.
8309d8b416SYongseok Koh  */
8409d8b416SYongseok Koh #define MLX5_TXQS_MAX_VEC "txqs_max_vec"
8509d8b416SYongseok Koh 
86230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */
87230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en"
88230189d9SNélio Laranjeiro 
896ce84bd8SYongseok Koh /* Device parameter to include 2 dsegs in the title WQEBB. */
906ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en"
916ce84bd8SYongseok Koh 
926ce84bd8SYongseok Koh /* Device parameter to limit the size of inlining packet. */
936ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len"
946ce84bd8SYongseok Koh 
955644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Tx vector. */
965644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en"
975644d5b9SNelio Laranjeiro 
985644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */
995644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en"
1005644d5b9SNelio Laranjeiro 
10178a54648SXueming Li /* Allow L3 VXLAN flow creation. */
10278a54648SXueming Li #define MLX5_L3_VXLAN_EN "l3_vxlan_en"
10378a54648SXueming Li 
10451e72d38SOri Kam /* Activate DV flow steering. */
10551e72d38SOri Kam #define MLX5_DV_FLOW_EN "dv_flow_en"
10651e72d38SOri Kam 
107db209cc3SNélio Laranjeiro /* Activate Netlink support in VF mode. */
108db209cc3SNélio Laranjeiro #define MLX5_VF_NL_EN "vf_nl_en"
109db209cc3SNélio Laranjeiro 
1106de569f5SAdrien Mazarguil /* Select port representors to instantiate. */
1116de569f5SAdrien Mazarguil #define MLX5_REPRESENTOR "representor"
1126de569f5SAdrien Mazarguil 
11343e9d979SShachar Beiser #ifndef HAVE_IBV_MLX5_MOD_MPW
11443e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2)
11543e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3)
11643e9d979SShachar Beiser #endif
11743e9d979SShachar Beiser 
118523f5a74SYongseok Koh #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP
119523f5a74SYongseok Koh #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4)
120523f5a74SYongseok Koh #endif
121523f5a74SYongseok Koh 
122974f1e7eSYongseok Koh static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data";
123974f1e7eSYongseok Koh 
124974f1e7eSYongseok Koh /* Shared memory between primary and secondary processes. */
125974f1e7eSYongseok Koh struct mlx5_shared_data *mlx5_shared_data;
126974f1e7eSYongseok Koh 
127974f1e7eSYongseok Koh /* Spinlock for mlx5_shared_data allocation. */
128974f1e7eSYongseok Koh static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER;
129974f1e7eSYongseok Koh 
130a170a30dSNélio Laranjeiro /** Driver-specific log messages type. */
131a170a30dSNélio Laranjeiro int mlx5_logtype;
132a170a30dSNélio Laranjeiro 
133ad74bc61SViacheslav Ovsiienko /** Data associated with devices to spawn. */
134ad74bc61SViacheslav Ovsiienko struct mlx5_dev_spawn_data {
135ad74bc61SViacheslav Ovsiienko 	uint32_t ifindex; /**< Network interface index. */
136ad74bc61SViacheslav Ovsiienko 	uint32_t max_port; /**< IB device maximal port index. */
137ad74bc61SViacheslav Ovsiienko 	uint32_t ibv_port; /**< IB device physical port index. */
138ad74bc61SViacheslav Ovsiienko 	struct mlx5_switch_info info; /**< Switch information. */
139ad74bc61SViacheslav Ovsiienko 	struct ibv_device *ibv_dev; /**< Associated IB device. */
140ad74bc61SViacheslav Ovsiienko 	struct rte_eth_dev *eth_dev; /**< Associated Ethernet device. */
141ad74bc61SViacheslav Ovsiienko };
142ad74bc61SViacheslav Ovsiienko 
14317e19bc4SViacheslav Ovsiienko static LIST_HEAD(, mlx5_ibv_shared) mlx5_ibv_list = LIST_HEAD_INITIALIZER();
14417e19bc4SViacheslav Ovsiienko static pthread_mutex_t mlx5_ibv_list_mutex = PTHREAD_MUTEX_INITIALIZER;
14517e19bc4SViacheslav Ovsiienko 
14617e19bc4SViacheslav Ovsiienko /**
14717e19bc4SViacheslav Ovsiienko  * Allocate shared IB device context. If there is multiport device the
14817e19bc4SViacheslav Ovsiienko  * master and representors will share this context, if there is single
14917e19bc4SViacheslav Ovsiienko  * port dedicated IB device, the context will be used by only given
15017e19bc4SViacheslav Ovsiienko  * port due to unification.
15117e19bc4SViacheslav Ovsiienko  *
15217e19bc4SViacheslav Ovsiienko  * Routine first searches the context for the spesified IB device name,
15317e19bc4SViacheslav Ovsiienko  * if found the shared context assumed and reference counter is incremented.
15417e19bc4SViacheslav Ovsiienko  * If no context found the new one is created and initialized with specified
15517e19bc4SViacheslav Ovsiienko  * IB device context and parameters.
15617e19bc4SViacheslav Ovsiienko  *
15717e19bc4SViacheslav Ovsiienko  * @param[in] spawn
15817e19bc4SViacheslav Ovsiienko  *   Pointer to the IB device attributes (name, port, etc).
15917e19bc4SViacheslav Ovsiienko  *
16017e19bc4SViacheslav Ovsiienko  * @return
16117e19bc4SViacheslav Ovsiienko  *   Pointer to mlx5_ibv_shared object on success,
16217e19bc4SViacheslav Ovsiienko  *   otherwise NULL and rte_errno is set.
16317e19bc4SViacheslav Ovsiienko  */
16417e19bc4SViacheslav Ovsiienko static struct mlx5_ibv_shared *
16517e19bc4SViacheslav Ovsiienko mlx5_alloc_shared_ibctx(const struct mlx5_dev_spawn_data *spawn)
16617e19bc4SViacheslav Ovsiienko {
16717e19bc4SViacheslav Ovsiienko 	struct mlx5_ibv_shared *sh;
16817e19bc4SViacheslav Ovsiienko 	int err = 0;
16917e19bc4SViacheslav Ovsiienko 
17017e19bc4SViacheslav Ovsiienko 	assert(spawn);
17117e19bc4SViacheslav Ovsiienko 	/* Secondary process should not create the shared context. */
17217e19bc4SViacheslav Ovsiienko 	assert(rte_eal_process_type() == RTE_PROC_PRIMARY);
17317e19bc4SViacheslav Ovsiienko 	pthread_mutex_lock(&mlx5_ibv_list_mutex);
17417e19bc4SViacheslav Ovsiienko 	/* Search for IB context by device name. */
17517e19bc4SViacheslav Ovsiienko 	LIST_FOREACH(sh, &mlx5_ibv_list, next) {
17617e19bc4SViacheslav Ovsiienko 		if (!strcmp(sh->ibdev_name, spawn->ibv_dev->name)) {
17717e19bc4SViacheslav Ovsiienko 			sh->refcnt++;
17817e19bc4SViacheslav Ovsiienko 			goto exit;
17917e19bc4SViacheslav Ovsiienko 		}
18017e19bc4SViacheslav Ovsiienko 	}
18117e19bc4SViacheslav Ovsiienko 	/* No device found, we have to create new sharted context. */
18217e19bc4SViacheslav Ovsiienko 	assert(spawn->max_port);
18317e19bc4SViacheslav Ovsiienko 	sh = rte_zmalloc("ethdev shared ib context",
18417e19bc4SViacheslav Ovsiienko 			 sizeof(struct mlx5_ibv_shared) +
18517e19bc4SViacheslav Ovsiienko 			 spawn->max_port *
18617e19bc4SViacheslav Ovsiienko 			 sizeof(struct mlx5_ibv_shared_port),
18717e19bc4SViacheslav Ovsiienko 			 RTE_CACHE_LINE_SIZE);
18817e19bc4SViacheslav Ovsiienko 	if (!sh) {
18917e19bc4SViacheslav Ovsiienko 		DRV_LOG(ERR, "shared context allocation failure");
19017e19bc4SViacheslav Ovsiienko 		rte_errno  = ENOMEM;
19117e19bc4SViacheslav Ovsiienko 		goto exit;
19217e19bc4SViacheslav Ovsiienko 	}
19317e19bc4SViacheslav Ovsiienko 	/* Try to open IB device with DV first, then usual Verbs. */
19417e19bc4SViacheslav Ovsiienko 	errno = 0;
19517e19bc4SViacheslav Ovsiienko 	sh->ctx = mlx5_glue->dv_open_device(spawn->ibv_dev);
19617e19bc4SViacheslav Ovsiienko 	if (sh->ctx) {
19717e19bc4SViacheslav Ovsiienko 		sh->devx = 1;
19817e19bc4SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "DevX is supported");
19917e19bc4SViacheslav Ovsiienko 	} else {
20017e19bc4SViacheslav Ovsiienko 		sh->ctx = mlx5_glue->open_device(spawn->ibv_dev);
20117e19bc4SViacheslav Ovsiienko 		if (!sh->ctx) {
20217e19bc4SViacheslav Ovsiienko 			err = errno ? errno : ENODEV;
20317e19bc4SViacheslav Ovsiienko 			goto error;
20417e19bc4SViacheslav Ovsiienko 		}
20517e19bc4SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "DevX is NOT supported");
20617e19bc4SViacheslav Ovsiienko 	}
20717e19bc4SViacheslav Ovsiienko 	err = mlx5_glue->query_device_ex(sh->ctx, NULL, &sh->device_attr);
20817e19bc4SViacheslav Ovsiienko 	if (err) {
20917e19bc4SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "ibv_query_device_ex() failed");
21017e19bc4SViacheslav Ovsiienko 		goto error;
21117e19bc4SViacheslav Ovsiienko 	}
21217e19bc4SViacheslav Ovsiienko 	sh->refcnt = 1;
21317e19bc4SViacheslav Ovsiienko 	sh->max_port = spawn->max_port;
21417e19bc4SViacheslav Ovsiienko 	strncpy(sh->ibdev_name, sh->ctx->device->name,
21517e19bc4SViacheslav Ovsiienko 		sizeof(sh->ibdev_name));
21617e19bc4SViacheslav Ovsiienko 	strncpy(sh->ibdev_path, sh->ctx->device->ibdev_path,
21717e19bc4SViacheslav Ovsiienko 		sizeof(sh->ibdev_path));
21817e19bc4SViacheslav Ovsiienko 	sh->pd = mlx5_glue->alloc_pd(sh->ctx);
21917e19bc4SViacheslav Ovsiienko 	if (sh->pd == NULL) {
22017e19bc4SViacheslav Ovsiienko 		DRV_LOG(ERR, "PD allocation failure");
22117e19bc4SViacheslav Ovsiienko 		err = ENOMEM;
22217e19bc4SViacheslav Ovsiienko 		goto error;
22317e19bc4SViacheslav Ovsiienko 	}
22417e19bc4SViacheslav Ovsiienko 	LIST_INSERT_HEAD(&mlx5_ibv_list, sh, next);
22517e19bc4SViacheslav Ovsiienko exit:
22617e19bc4SViacheslav Ovsiienko 	pthread_mutex_unlock(&mlx5_ibv_list_mutex);
22717e19bc4SViacheslav Ovsiienko 	return sh;
22817e19bc4SViacheslav Ovsiienko error:
22917e19bc4SViacheslav Ovsiienko 	pthread_mutex_unlock(&mlx5_ibv_list_mutex);
23017e19bc4SViacheslav Ovsiienko 	assert(sh);
23117e19bc4SViacheslav Ovsiienko 	if (sh->pd)
23217e19bc4SViacheslav Ovsiienko 		claim_zero(mlx5_glue->dealloc_pd(sh->pd));
23317e19bc4SViacheslav Ovsiienko 	if (sh->ctx)
23417e19bc4SViacheslav Ovsiienko 		claim_zero(mlx5_glue->close_device(sh->ctx));
23517e19bc4SViacheslav Ovsiienko 	rte_free(sh);
23617e19bc4SViacheslav Ovsiienko 	assert(err > 0);
23717e19bc4SViacheslav Ovsiienko 	rte_errno = err;
23817e19bc4SViacheslav Ovsiienko 	return NULL;
23917e19bc4SViacheslav Ovsiienko }
24017e19bc4SViacheslav Ovsiienko 
24117e19bc4SViacheslav Ovsiienko /**
24217e19bc4SViacheslav Ovsiienko  * Free shared IB device context. Decrement counter and if zero free
24317e19bc4SViacheslav Ovsiienko  * all allocated resources and close handles.
24417e19bc4SViacheslav Ovsiienko  *
24517e19bc4SViacheslav Ovsiienko  * @param[in] sh
24617e19bc4SViacheslav Ovsiienko  *   Pointer to mlx5_ibv_shared object to free
24717e19bc4SViacheslav Ovsiienko  */
24817e19bc4SViacheslav Ovsiienko static void
24917e19bc4SViacheslav Ovsiienko mlx5_free_shared_ibctx(struct mlx5_ibv_shared *sh)
25017e19bc4SViacheslav Ovsiienko {
25117e19bc4SViacheslav Ovsiienko 	pthread_mutex_lock(&mlx5_ibv_list_mutex);
25217e19bc4SViacheslav Ovsiienko #ifndef NDEBUG
25317e19bc4SViacheslav Ovsiienko 	/* Check the object presence in the list. */
25417e19bc4SViacheslav Ovsiienko 	struct mlx5_ibv_shared *lctx;
25517e19bc4SViacheslav Ovsiienko 
25617e19bc4SViacheslav Ovsiienko 	LIST_FOREACH(lctx, &mlx5_ibv_list, next)
25717e19bc4SViacheslav Ovsiienko 		if (lctx == sh)
25817e19bc4SViacheslav Ovsiienko 			break;
25917e19bc4SViacheslav Ovsiienko 	assert(lctx);
26017e19bc4SViacheslav Ovsiienko 	if (lctx != sh) {
26117e19bc4SViacheslav Ovsiienko 		DRV_LOG(ERR, "Freeing non-existing shared IB context");
26217e19bc4SViacheslav Ovsiienko 		goto exit;
26317e19bc4SViacheslav Ovsiienko 	}
26417e19bc4SViacheslav Ovsiienko #endif
26517e19bc4SViacheslav Ovsiienko 	assert(sh);
26617e19bc4SViacheslav Ovsiienko 	assert(sh->refcnt);
26717e19bc4SViacheslav Ovsiienko 	/* Secondary process should not free the shared context. */
26817e19bc4SViacheslav Ovsiienko 	assert(rte_eal_process_type() == RTE_PROC_PRIMARY);
26917e19bc4SViacheslav Ovsiienko 	if (--sh->refcnt)
27017e19bc4SViacheslav Ovsiienko 		goto exit;
27117e19bc4SViacheslav Ovsiienko 	LIST_REMOVE(sh, next);
27217e19bc4SViacheslav Ovsiienko 	if (sh->pd)
27317e19bc4SViacheslav Ovsiienko 		claim_zero(mlx5_glue->dealloc_pd(sh->pd));
27417e19bc4SViacheslav Ovsiienko 	if (sh->ctx)
27517e19bc4SViacheslav Ovsiienko 		claim_zero(mlx5_glue->close_device(sh->ctx));
27617e19bc4SViacheslav Ovsiienko 	rte_free(sh);
27717e19bc4SViacheslav Ovsiienko exit:
27817e19bc4SViacheslav Ovsiienko 	pthread_mutex_unlock(&mlx5_ibv_list_mutex);
27917e19bc4SViacheslav Ovsiienko }
28017e19bc4SViacheslav Ovsiienko 
28117e19bc4SViacheslav Ovsiienko 
282771fa900SAdrien Mazarguil /**
283974f1e7eSYongseok Koh  * Prepare shared data between primary and secondary process.
284974f1e7eSYongseok Koh  */
285974f1e7eSYongseok Koh static void
286974f1e7eSYongseok Koh mlx5_prepare_shared_data(void)
287974f1e7eSYongseok Koh {
288974f1e7eSYongseok Koh 	const struct rte_memzone *mz;
289974f1e7eSYongseok Koh 
290974f1e7eSYongseok Koh 	rte_spinlock_lock(&mlx5_shared_data_lock);
291974f1e7eSYongseok Koh 	if (mlx5_shared_data == NULL) {
292974f1e7eSYongseok Koh 		if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
293974f1e7eSYongseok Koh 			/* Allocate shared memory. */
294974f1e7eSYongseok Koh 			mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA,
295974f1e7eSYongseok Koh 						 sizeof(*mlx5_shared_data),
296974f1e7eSYongseok Koh 						 SOCKET_ID_ANY, 0);
297974f1e7eSYongseok Koh 		} else {
298974f1e7eSYongseok Koh 			/* Lookup allocated shared memory. */
299974f1e7eSYongseok Koh 			mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA);
300974f1e7eSYongseok Koh 		}
301974f1e7eSYongseok Koh 		if (mz == NULL)
302974f1e7eSYongseok Koh 			rte_panic("Cannot allocate mlx5 shared data\n");
303974f1e7eSYongseok Koh 		mlx5_shared_data = mz->addr;
304974f1e7eSYongseok Koh 		/* Initialize shared data. */
305974f1e7eSYongseok Koh 		if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
306974f1e7eSYongseok Koh 			LIST_INIT(&mlx5_shared_data->mem_event_cb_list);
307974f1e7eSYongseok Koh 			rte_rwlock_init(&mlx5_shared_data->mem_event_rwlock);
308974f1e7eSYongseok Koh 		}
30944b1d513SDavid Marchand 		rte_mem_event_callback_register("MLX5_MEM_EVENT_CB",
31044b1d513SDavid Marchand 						mlx5_mr_mem_event_cb, NULL);
311974f1e7eSYongseok Koh 	}
312974f1e7eSYongseok Koh 	rte_spinlock_unlock(&mlx5_shared_data_lock);
313974f1e7eSYongseok Koh }
314974f1e7eSYongseok Koh 
315974f1e7eSYongseok Koh /**
3164d803a72SOlga Shern  * Retrieve integer value from environment variable.
3174d803a72SOlga Shern  *
3184d803a72SOlga Shern  * @param[in] name
3194d803a72SOlga Shern  *   Environment variable name.
3204d803a72SOlga Shern  *
3214d803a72SOlga Shern  * @return
3224d803a72SOlga Shern  *   Integer value, 0 if the variable is not set.
3234d803a72SOlga Shern  */
3244d803a72SOlga Shern int
3254d803a72SOlga Shern mlx5_getenv_int(const char *name)
3264d803a72SOlga Shern {
3274d803a72SOlga Shern 	const char *val = getenv(name);
3284d803a72SOlga Shern 
3294d803a72SOlga Shern 	if (val == NULL)
3304d803a72SOlga Shern 		return 0;
3314d803a72SOlga Shern 	return atoi(val);
3324d803a72SOlga Shern }
3334d803a72SOlga Shern 
3344d803a72SOlga Shern /**
3351e3a39f7SXueming Li  * Verbs callback to allocate a memory. This function should allocate the space
3361e3a39f7SXueming Li  * according to the size provided residing inside a huge page.
3371e3a39f7SXueming Li  * Please note that all allocation must respect the alignment from libmlx5
3381e3a39f7SXueming Li  * (i.e. currently sysconf(_SC_PAGESIZE)).
3391e3a39f7SXueming Li  *
3401e3a39f7SXueming Li  * @param[in] size
3411e3a39f7SXueming Li  *   The size in bytes of the memory to allocate.
3421e3a39f7SXueming Li  * @param[in] data
3431e3a39f7SXueming Li  *   A pointer to the callback data.
3441e3a39f7SXueming Li  *
3451e3a39f7SXueming Li  * @return
346a6d83b6aSNélio Laranjeiro  *   Allocated buffer, NULL otherwise and rte_errno is set.
3471e3a39f7SXueming Li  */
3481e3a39f7SXueming Li static void *
3491e3a39f7SXueming Li mlx5_alloc_verbs_buf(size_t size, void *data)
3501e3a39f7SXueming Li {
351dbeba4cfSThomas Monjalon 	struct mlx5_priv *priv = data;
3521e3a39f7SXueming Li 	void *ret;
3531e3a39f7SXueming Li 	size_t alignment = sysconf(_SC_PAGESIZE);
354d10b09dbSOlivier Matz 	unsigned int socket = SOCKET_ID_ANY;
3551e3a39f7SXueming Li 
356d10b09dbSOlivier Matz 	if (priv->verbs_alloc_ctx.type == MLX5_VERBS_ALLOC_TYPE_TX_QUEUE) {
357d10b09dbSOlivier Matz 		const struct mlx5_txq_ctrl *ctrl = priv->verbs_alloc_ctx.obj;
358d10b09dbSOlivier Matz 
359d10b09dbSOlivier Matz 		socket = ctrl->socket;
360d10b09dbSOlivier Matz 	} else if (priv->verbs_alloc_ctx.type ==
361d10b09dbSOlivier Matz 		   MLX5_VERBS_ALLOC_TYPE_RX_QUEUE) {
362d10b09dbSOlivier Matz 		const struct mlx5_rxq_ctrl *ctrl = priv->verbs_alloc_ctx.obj;
363d10b09dbSOlivier Matz 
364d10b09dbSOlivier Matz 		socket = ctrl->socket;
365d10b09dbSOlivier Matz 	}
3661e3a39f7SXueming Li 	assert(data != NULL);
367d10b09dbSOlivier Matz 	ret = rte_malloc_socket(__func__, size, alignment, socket);
368a6d83b6aSNélio Laranjeiro 	if (!ret && size)
369a6d83b6aSNélio Laranjeiro 		rte_errno = ENOMEM;
3701e3a39f7SXueming Li 	return ret;
3711e3a39f7SXueming Li }
3721e3a39f7SXueming Li 
3731e3a39f7SXueming Li /**
3741e3a39f7SXueming Li  * Verbs callback to free a memory.
3751e3a39f7SXueming Li  *
3761e3a39f7SXueming Li  * @param[in] ptr
3771e3a39f7SXueming Li  *   A pointer to the memory to free.
3781e3a39f7SXueming Li  * @param[in] data
3791e3a39f7SXueming Li  *   A pointer to the callback data.
3801e3a39f7SXueming Li  */
3811e3a39f7SXueming Li static void
3821e3a39f7SXueming Li mlx5_free_verbs_buf(void *ptr, void *data __rte_unused)
3831e3a39f7SXueming Li {
3841e3a39f7SXueming Li 	assert(data != NULL);
3851e3a39f7SXueming Li 	rte_free(ptr);
3861e3a39f7SXueming Li }
3871e3a39f7SXueming Li 
3881e3a39f7SXueming Li /**
389771fa900SAdrien Mazarguil  * DPDK callback to close the device.
390771fa900SAdrien Mazarguil  *
391771fa900SAdrien Mazarguil  * Destroy all queues and objects, free memory.
392771fa900SAdrien Mazarguil  *
393771fa900SAdrien Mazarguil  * @param dev
394771fa900SAdrien Mazarguil  *   Pointer to Ethernet device structure.
395771fa900SAdrien Mazarguil  */
396771fa900SAdrien Mazarguil static void
397771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev)
398771fa900SAdrien Mazarguil {
399dbeba4cfSThomas Monjalon 	struct mlx5_priv *priv = dev->data->dev_private;
4002e22920bSAdrien Mazarguil 	unsigned int i;
4016af6b973SNélio Laranjeiro 	int ret;
402771fa900SAdrien Mazarguil 
403a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "port %u closing device \"%s\"",
4040f99970bSNélio Laranjeiro 		dev->data->port_id,
405*f048f3d4SViacheslav Ovsiienko 		((priv->sh->ctx != NULL) ? priv->sh->ctx->device->name : ""));
406ecc1c29dSAdrien Mazarguil 	/* In case mlx5_dev_stop() has not been called. */
407af4f09f2SNélio Laranjeiro 	mlx5_dev_interrupt_handler_uninstall(dev);
408af4f09f2SNélio Laranjeiro 	mlx5_traffic_disable(dev);
409af689f1fSNelio Laranjeiro 	mlx5_flow_flush(dev, NULL);
4102e22920bSAdrien Mazarguil 	/* Prevent crashes when queues are still in use. */
4112e22920bSAdrien Mazarguil 	dev->rx_pkt_burst = removed_rx_burst;
4122e22920bSAdrien Mazarguil 	dev->tx_pkt_burst = removed_tx_burst;
4132e22920bSAdrien Mazarguil 	if (priv->rxqs != NULL) {
4142e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_rx_burst() is still running. */
4152e22920bSAdrien Mazarguil 		usleep(1000);
416a1366b1aSNélio Laranjeiro 		for (i = 0; (i != priv->rxqs_n); ++i)
417af4f09f2SNélio Laranjeiro 			mlx5_rxq_release(dev, i);
4182e22920bSAdrien Mazarguil 		priv->rxqs_n = 0;
4192e22920bSAdrien Mazarguil 		priv->rxqs = NULL;
4202e22920bSAdrien Mazarguil 	}
4212e22920bSAdrien Mazarguil 	if (priv->txqs != NULL) {
4222e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_tx_burst() is still running. */
4232e22920bSAdrien Mazarguil 		usleep(1000);
4246e78005aSNélio Laranjeiro 		for (i = 0; (i != priv->txqs_n); ++i)
425af4f09f2SNélio Laranjeiro 			mlx5_txq_release(dev, i);
4262e22920bSAdrien Mazarguil 		priv->txqs_n = 0;
4272e22920bSAdrien Mazarguil 		priv->txqs = NULL;
4282e22920bSAdrien Mazarguil 	}
4297d6bf6b8SYongseok Koh 	mlx5_mprq_free_mp(dev);
430974f1e7eSYongseok Koh 	mlx5_mr_release(dev);
43117e19bc4SViacheslav Ovsiienko 	assert(priv->sh);
43217e19bc4SViacheslav Ovsiienko 	if (priv->sh)
43317e19bc4SViacheslav Ovsiienko 		mlx5_free_shared_ibctx(priv->sh);
43417e19bc4SViacheslav Ovsiienko 	priv->sh = NULL;
43529c1d8bbSNélio Laranjeiro 	if (priv->rss_conf.rss_key != NULL)
43629c1d8bbSNélio Laranjeiro 		rte_free(priv->rss_conf.rss_key);
437634efbc2SNelio Laranjeiro 	if (priv->reta_idx != NULL)
438634efbc2SNelio Laranjeiro 		rte_free(priv->reta_idx);
4398c5bca92SXueming Li 	if (priv->primary_socket)
440af4f09f2SNélio Laranjeiro 		mlx5_socket_uninit(dev);
441ccdcba53SNélio Laranjeiro 	if (priv->config.vf)
442ccdcba53SNélio Laranjeiro 		mlx5_nl_mac_addr_flush(dev);
44326c08b97SAdrien Mazarguil 	if (priv->nl_socket_route >= 0)
44426c08b97SAdrien Mazarguil 		close(priv->nl_socket_route);
44526c08b97SAdrien Mazarguil 	if (priv->nl_socket_rdma >= 0)
44626c08b97SAdrien Mazarguil 		close(priv->nl_socket_rdma);
447d53180afSMoti Haimovsky 	if (priv->tcf_context)
448d53180afSMoti Haimovsky 		mlx5_flow_tcf_context_destroy(priv->tcf_context);
449af4f09f2SNélio Laranjeiro 	ret = mlx5_hrxq_ibv_verify(dev);
450f5479b68SNélio Laranjeiro 	if (ret)
451a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some hash Rx queue still remain",
4520f99970bSNélio Laranjeiro 			dev->data->port_id);
453af4f09f2SNélio Laranjeiro 	ret = mlx5_ind_table_ibv_verify(dev);
4544c7a0f5fSNélio Laranjeiro 	if (ret)
455a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some indirection table still remain",
4560f99970bSNélio Laranjeiro 			dev->data->port_id);
457af4f09f2SNélio Laranjeiro 	ret = mlx5_rxq_ibv_verify(dev);
45809cb5b58SNélio Laranjeiro 	if (ret)
459a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Verbs Rx queue still remain",
4600f99970bSNélio Laranjeiro 			dev->data->port_id);
461af4f09f2SNélio Laranjeiro 	ret = mlx5_rxq_verify(dev);
462a1366b1aSNélio Laranjeiro 	if (ret)
463a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Rx queues still remain",
4640f99970bSNélio Laranjeiro 			dev->data->port_id);
465af4f09f2SNélio Laranjeiro 	ret = mlx5_txq_ibv_verify(dev);
466faf2667fSNélio Laranjeiro 	if (ret)
467a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain",
4680f99970bSNélio Laranjeiro 			dev->data->port_id);
469af4f09f2SNélio Laranjeiro 	ret = mlx5_txq_verify(dev);
4706e78005aSNélio Laranjeiro 	if (ret)
471a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Tx queues still remain",
4720f99970bSNélio Laranjeiro 			dev->data->port_id);
473af4f09f2SNélio Laranjeiro 	ret = mlx5_flow_verify(dev);
4746af6b973SNélio Laranjeiro 	if (ret)
475a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some flows still remain",
476a170a30dSNélio Laranjeiro 			dev->data->port_id);
4772b730263SAdrien Mazarguil 	if (priv->domain_id != RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
4782b730263SAdrien Mazarguil 		unsigned int c = 0;
4792b730263SAdrien Mazarguil 		unsigned int i = mlx5_dev_to_port_id(dev->device, NULL, 0);
4802b730263SAdrien Mazarguil 		uint16_t port_id[i];
4812b730263SAdrien Mazarguil 
4822b730263SAdrien Mazarguil 		i = RTE_MIN(mlx5_dev_to_port_id(dev->device, port_id, i), i);
4832b730263SAdrien Mazarguil 		while (i--) {
484dbeba4cfSThomas Monjalon 			struct mlx5_priv *opriv =
4852b730263SAdrien Mazarguil 				rte_eth_devices[port_id[i]].data->dev_private;
4862b730263SAdrien Mazarguil 
4872b730263SAdrien Mazarguil 			if (!opriv ||
4882b730263SAdrien Mazarguil 			    opriv->domain_id != priv->domain_id ||
4892b730263SAdrien Mazarguil 			    &rte_eth_devices[port_id[i]] == dev)
4902b730263SAdrien Mazarguil 				continue;
4912b730263SAdrien Mazarguil 			++c;
4922b730263SAdrien Mazarguil 		}
4932b730263SAdrien Mazarguil 		if (!c)
4942b730263SAdrien Mazarguil 			claim_zero(rte_eth_switch_domain_free(priv->domain_id));
4952b730263SAdrien Mazarguil 	}
496771fa900SAdrien Mazarguil 	memset(priv, 0, sizeof(*priv));
4972b730263SAdrien Mazarguil 	priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
49842603bbdSOphir Munk 	/*
49942603bbdSOphir Munk 	 * Reset mac_addrs to NULL such that it is not freed as part of
50042603bbdSOphir Munk 	 * rte_eth_dev_release_port(). mac_addrs is part of dev_private so
50142603bbdSOphir Munk 	 * it is freed when dev_private is freed.
50242603bbdSOphir Munk 	 */
50342603bbdSOphir Munk 	dev->data->mac_addrs = NULL;
504771fa900SAdrien Mazarguil }
505771fa900SAdrien Mazarguil 
5060887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops = {
507e60fbd5bSAdrien Mazarguil 	.dev_configure = mlx5_dev_configure,
508e60fbd5bSAdrien Mazarguil 	.dev_start = mlx5_dev_start,
509e60fbd5bSAdrien Mazarguil 	.dev_stop = mlx5_dev_stop,
51062072098SOr Ami 	.dev_set_link_down = mlx5_set_link_down,
51162072098SOr Ami 	.dev_set_link_up = mlx5_set_link_up,
512771fa900SAdrien Mazarguil 	.dev_close = mlx5_dev_close,
5131bdbe1afSAdrien Mazarguil 	.promiscuous_enable = mlx5_promiscuous_enable,
5141bdbe1afSAdrien Mazarguil 	.promiscuous_disable = mlx5_promiscuous_disable,
5151bdbe1afSAdrien Mazarguil 	.allmulticast_enable = mlx5_allmulticast_enable,
5161bdbe1afSAdrien Mazarguil 	.allmulticast_disable = mlx5_allmulticast_disable,
517cb8faed7SAdrien Mazarguil 	.link_update = mlx5_link_update,
51887011737SAdrien Mazarguil 	.stats_get = mlx5_stats_get,
51987011737SAdrien Mazarguil 	.stats_reset = mlx5_stats_reset,
520a4193ae3SShahaf Shuler 	.xstats_get = mlx5_xstats_get,
521a4193ae3SShahaf Shuler 	.xstats_reset = mlx5_xstats_reset,
522a4193ae3SShahaf Shuler 	.xstats_get_names = mlx5_xstats_get_names,
523714bf46eSThomas Monjalon 	.fw_version_get = mlx5_fw_version_get,
524e60fbd5bSAdrien Mazarguil 	.dev_infos_get = mlx5_dev_infos_get,
52578a38edfSJianfeng Tan 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
526e9086978SAdrien Mazarguil 	.vlan_filter_set = mlx5_vlan_filter_set,
5272e22920bSAdrien Mazarguil 	.rx_queue_setup = mlx5_rx_queue_setup,
5282e22920bSAdrien Mazarguil 	.tx_queue_setup = mlx5_tx_queue_setup,
5292e22920bSAdrien Mazarguil 	.rx_queue_release = mlx5_rx_queue_release,
5302e22920bSAdrien Mazarguil 	.tx_queue_release = mlx5_tx_queue_release,
53102d75430SAdrien Mazarguil 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
53202d75430SAdrien Mazarguil 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
5333318aef7SAdrien Mazarguil 	.mac_addr_remove = mlx5_mac_addr_remove,
5343318aef7SAdrien Mazarguil 	.mac_addr_add = mlx5_mac_addr_add,
53586977fccSDavid Marchand 	.mac_addr_set = mlx5_mac_addr_set,
536e0586a8dSNélio Laranjeiro 	.set_mc_addr_list = mlx5_set_mc_addr_list,
537cf37ca95SAdrien Mazarguil 	.mtu_set = mlx5_dev_set_mtu,
538f3db9489SYaacov Hazan 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
539f3db9489SYaacov Hazan 	.vlan_offload_set = mlx5_vlan_offload_set,
540634efbc2SNelio Laranjeiro 	.reta_update = mlx5_dev_rss_reta_update,
541634efbc2SNelio Laranjeiro 	.reta_query = mlx5_dev_rss_reta_query,
5422f97422eSNelio Laranjeiro 	.rss_hash_update = mlx5_rss_hash_update,
5432f97422eSNelio Laranjeiro 	.rss_hash_conf_get = mlx5_rss_hash_conf_get,
54476f5c99eSYaacov Hazan 	.filter_ctrl = mlx5_dev_filter_ctrl,
5458788fec1SOlivier Matz 	.rx_descriptor_status = mlx5_rx_descriptor_status,
5468788fec1SOlivier Matz 	.tx_descriptor_status = mlx5_tx_descriptor_status,
54726f04883STom Barbette 	.rx_queue_count = mlx5_rx_queue_count,
5483c7d44afSShahaf Shuler 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
5493c7d44afSShahaf Shuler 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
550d3e0f392SMatan Azrad 	.is_removed = mlx5_is_removed,
551771fa900SAdrien Mazarguil };
552771fa900SAdrien Mazarguil 
553714bf46eSThomas Monjalon /* Available operations from secondary process. */
55487ec44ceSXueming Li static const struct eth_dev_ops mlx5_dev_sec_ops = {
55587ec44ceSXueming Li 	.stats_get = mlx5_stats_get,
55687ec44ceSXueming Li 	.stats_reset = mlx5_stats_reset,
55787ec44ceSXueming Li 	.xstats_get = mlx5_xstats_get,
55887ec44ceSXueming Li 	.xstats_reset = mlx5_xstats_reset,
55987ec44ceSXueming Li 	.xstats_get_names = mlx5_xstats_get_names,
560714bf46eSThomas Monjalon 	.fw_version_get = mlx5_fw_version_get,
56187ec44ceSXueming Li 	.dev_infos_get = mlx5_dev_infos_get,
56287ec44ceSXueming Li 	.rx_descriptor_status = mlx5_rx_descriptor_status,
56387ec44ceSXueming Li 	.tx_descriptor_status = mlx5_tx_descriptor_status,
56487ec44ceSXueming Li };
56587ec44ceSXueming Li 
566714bf46eSThomas Monjalon /* Available operations in flow isolated mode. */
5670887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops_isolate = {
5680887aa7fSNélio Laranjeiro 	.dev_configure = mlx5_dev_configure,
5690887aa7fSNélio Laranjeiro 	.dev_start = mlx5_dev_start,
5700887aa7fSNélio Laranjeiro 	.dev_stop = mlx5_dev_stop,
5710887aa7fSNélio Laranjeiro 	.dev_set_link_down = mlx5_set_link_down,
5720887aa7fSNélio Laranjeiro 	.dev_set_link_up = mlx5_set_link_up,
5730887aa7fSNélio Laranjeiro 	.dev_close = mlx5_dev_close,
57424b068adSYongseok Koh 	.promiscuous_enable = mlx5_promiscuous_enable,
57524b068adSYongseok Koh 	.promiscuous_disable = mlx5_promiscuous_disable,
5762547ee74SYongseok Koh 	.allmulticast_enable = mlx5_allmulticast_enable,
5772547ee74SYongseok Koh 	.allmulticast_disable = mlx5_allmulticast_disable,
5780887aa7fSNélio Laranjeiro 	.link_update = mlx5_link_update,
5790887aa7fSNélio Laranjeiro 	.stats_get = mlx5_stats_get,
5800887aa7fSNélio Laranjeiro 	.stats_reset = mlx5_stats_reset,
5810887aa7fSNélio Laranjeiro 	.xstats_get = mlx5_xstats_get,
5820887aa7fSNélio Laranjeiro 	.xstats_reset = mlx5_xstats_reset,
5830887aa7fSNélio Laranjeiro 	.xstats_get_names = mlx5_xstats_get_names,
584714bf46eSThomas Monjalon 	.fw_version_get = mlx5_fw_version_get,
5850887aa7fSNélio Laranjeiro 	.dev_infos_get = mlx5_dev_infos_get,
5860887aa7fSNélio Laranjeiro 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
5870887aa7fSNélio Laranjeiro 	.vlan_filter_set = mlx5_vlan_filter_set,
5880887aa7fSNélio Laranjeiro 	.rx_queue_setup = mlx5_rx_queue_setup,
5890887aa7fSNélio Laranjeiro 	.tx_queue_setup = mlx5_tx_queue_setup,
5900887aa7fSNélio Laranjeiro 	.rx_queue_release = mlx5_rx_queue_release,
5910887aa7fSNélio Laranjeiro 	.tx_queue_release = mlx5_tx_queue_release,
5920887aa7fSNélio Laranjeiro 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
5930887aa7fSNélio Laranjeiro 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
5940887aa7fSNélio Laranjeiro 	.mac_addr_remove = mlx5_mac_addr_remove,
5950887aa7fSNélio Laranjeiro 	.mac_addr_add = mlx5_mac_addr_add,
5960887aa7fSNélio Laranjeiro 	.mac_addr_set = mlx5_mac_addr_set,
597e0586a8dSNélio Laranjeiro 	.set_mc_addr_list = mlx5_set_mc_addr_list,
5980887aa7fSNélio Laranjeiro 	.mtu_set = mlx5_dev_set_mtu,
5990887aa7fSNélio Laranjeiro 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
6000887aa7fSNélio Laranjeiro 	.vlan_offload_set = mlx5_vlan_offload_set,
6010887aa7fSNélio Laranjeiro 	.filter_ctrl = mlx5_dev_filter_ctrl,
6020887aa7fSNélio Laranjeiro 	.rx_descriptor_status = mlx5_rx_descriptor_status,
6030887aa7fSNélio Laranjeiro 	.tx_descriptor_status = mlx5_tx_descriptor_status,
6040887aa7fSNélio Laranjeiro 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
6050887aa7fSNélio Laranjeiro 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
606d3e0f392SMatan Azrad 	.is_removed = mlx5_is_removed,
6070887aa7fSNélio Laranjeiro };
6080887aa7fSNélio Laranjeiro 
609e72dd09bSNélio Laranjeiro /**
610e72dd09bSNélio Laranjeiro  * Verify and store value for device argument.
611e72dd09bSNélio Laranjeiro  *
612e72dd09bSNélio Laranjeiro  * @param[in] key
613e72dd09bSNélio Laranjeiro  *   Key argument to verify.
614e72dd09bSNélio Laranjeiro  * @param[in] val
615e72dd09bSNélio Laranjeiro  *   Value associated with key.
616e72dd09bSNélio Laranjeiro  * @param opaque
617e72dd09bSNélio Laranjeiro  *   User data.
618e72dd09bSNélio Laranjeiro  *
619e72dd09bSNélio Laranjeiro  * @return
620a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
621e72dd09bSNélio Laranjeiro  */
622e72dd09bSNélio Laranjeiro static int
623e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque)
624e72dd09bSNélio Laranjeiro {
6257fe24446SShahaf Shuler 	struct mlx5_dev_config *config = opaque;
62699c12dccSNélio Laranjeiro 	unsigned long tmp;
627e72dd09bSNélio Laranjeiro 
6286de569f5SAdrien Mazarguil 	/* No-op, port representors are processed in mlx5_dev_spawn(). */
6296de569f5SAdrien Mazarguil 	if (!strcmp(MLX5_REPRESENTOR, key))
6306de569f5SAdrien Mazarguil 		return 0;
63199c12dccSNélio Laranjeiro 	errno = 0;
63299c12dccSNélio Laranjeiro 	tmp = strtoul(val, NULL, 0);
63399c12dccSNélio Laranjeiro 	if (errno) {
634a6d83b6aSNélio Laranjeiro 		rte_errno = errno;
635a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val);
636a6d83b6aSNélio Laranjeiro 		return -rte_errno;
63799c12dccSNélio Laranjeiro 	}
63899c12dccSNélio Laranjeiro 	if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) {
6397fe24446SShahaf Shuler 		config->cqe_comp = !!tmp;
640bc91e8dbSYongseok Koh 	} else if (strcmp(MLX5_RXQ_CQE_PAD_EN, key) == 0) {
641bc91e8dbSYongseok Koh 		config->cqe_pad = !!tmp;
64278c7a16dSYongseok Koh 	} else if (strcmp(MLX5_RXQ_PKT_PAD_EN, key) == 0) {
64378c7a16dSYongseok Koh 		config->hw_padding = !!tmp;
6447d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_EN, key) == 0) {
6457d6bf6b8SYongseok Koh 		config->mprq.enabled = !!tmp;
6467d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_NUM, key) == 0) {
6477d6bf6b8SYongseok Koh 		config->mprq.stride_num_n = tmp;
6487d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_MAX_MEMCPY_LEN, key) == 0) {
6497d6bf6b8SYongseok Koh 		config->mprq.max_memcpy_len = tmp;
6507d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RXQS_MIN_MPRQ, key) == 0) {
6517d6bf6b8SYongseok Koh 		config->mprq.min_rxqs_num = tmp;
6522a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQ_INLINE, key) == 0) {
6537fe24446SShahaf Shuler 		config->txq_inline = tmp;
6542a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) {
6557fe24446SShahaf Shuler 		config->txqs_inline = tmp;
65609d8b416SYongseok Koh 	} else if (strcmp(MLX5_TXQS_MAX_VEC, key) == 0) {
65709d8b416SYongseok Koh 		config->txqs_vec = tmp;
658230189d9SNélio Laranjeiro 	} else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) {
659f9de8718SShahaf Shuler 		config->mps = !!tmp;
6606ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) {
6617fe24446SShahaf Shuler 		config->mpw_hdr_dseg = !!tmp;
6626ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) {
6637fe24446SShahaf Shuler 		config->inline_max_packet_sz = tmp;
6645644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_TX_VEC_EN, key) == 0) {
6657fe24446SShahaf Shuler 		config->tx_vec_en = !!tmp;
6665644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_RX_VEC_EN, key) == 0) {
6677fe24446SShahaf Shuler 		config->rx_vec_en = !!tmp;
66878a54648SXueming Li 	} else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) {
66978a54648SXueming Li 		config->l3_vxlan_en = !!tmp;
670db209cc3SNélio Laranjeiro 	} else if (strcmp(MLX5_VF_NL_EN, key) == 0) {
671db209cc3SNélio Laranjeiro 		config->vf_nl_en = !!tmp;
67251e72d38SOri Kam 	} else if (strcmp(MLX5_DV_FLOW_EN, key) == 0) {
67351e72d38SOri Kam 		config->dv_flow_en = !!tmp;
67499c12dccSNélio Laranjeiro 	} else {
675a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "%s: unknown parameter", key);
676a6d83b6aSNélio Laranjeiro 		rte_errno = EINVAL;
677a6d83b6aSNélio Laranjeiro 		return -rte_errno;
678e72dd09bSNélio Laranjeiro 	}
67999c12dccSNélio Laranjeiro 	return 0;
68099c12dccSNélio Laranjeiro }
681e72dd09bSNélio Laranjeiro 
682e72dd09bSNélio Laranjeiro /**
683e72dd09bSNélio Laranjeiro  * Parse device parameters.
684e72dd09bSNélio Laranjeiro  *
6857fe24446SShahaf Shuler  * @param config
6867fe24446SShahaf Shuler  *   Pointer to device configuration structure.
687e72dd09bSNélio Laranjeiro  * @param devargs
688e72dd09bSNélio Laranjeiro  *   Device arguments structure.
689e72dd09bSNélio Laranjeiro  *
690e72dd09bSNélio Laranjeiro  * @return
691a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
692e72dd09bSNélio Laranjeiro  */
693e72dd09bSNélio Laranjeiro static int
6947fe24446SShahaf Shuler mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs)
695e72dd09bSNélio Laranjeiro {
696e72dd09bSNélio Laranjeiro 	const char **params = (const char *[]){
69799c12dccSNélio Laranjeiro 		MLX5_RXQ_CQE_COMP_EN,
698bc91e8dbSYongseok Koh 		MLX5_RXQ_CQE_PAD_EN,
69978c7a16dSYongseok Koh 		MLX5_RXQ_PKT_PAD_EN,
7007d6bf6b8SYongseok Koh 		MLX5_RX_MPRQ_EN,
7017d6bf6b8SYongseok Koh 		MLX5_RX_MPRQ_LOG_STRIDE_NUM,
7027d6bf6b8SYongseok Koh 		MLX5_RX_MPRQ_MAX_MEMCPY_LEN,
7037d6bf6b8SYongseok Koh 		MLX5_RXQS_MIN_MPRQ,
7042a66cf37SYaacov Hazan 		MLX5_TXQ_INLINE,
7052a66cf37SYaacov Hazan 		MLX5_TXQS_MIN_INLINE,
70609d8b416SYongseok Koh 		MLX5_TXQS_MAX_VEC,
707230189d9SNélio Laranjeiro 		MLX5_TXQ_MPW_EN,
7086ce84bd8SYongseok Koh 		MLX5_TXQ_MPW_HDR_DSEG_EN,
7096ce84bd8SYongseok Koh 		MLX5_TXQ_MAX_INLINE_LEN,
7105644d5b9SNelio Laranjeiro 		MLX5_TX_VEC_EN,
7115644d5b9SNelio Laranjeiro 		MLX5_RX_VEC_EN,
71278a54648SXueming Li 		MLX5_L3_VXLAN_EN,
713db209cc3SNélio Laranjeiro 		MLX5_VF_NL_EN,
71451e72d38SOri Kam 		MLX5_DV_FLOW_EN,
7156de569f5SAdrien Mazarguil 		MLX5_REPRESENTOR,
716e72dd09bSNélio Laranjeiro 		NULL,
717e72dd09bSNélio Laranjeiro 	};
718e72dd09bSNélio Laranjeiro 	struct rte_kvargs *kvlist;
719e72dd09bSNélio Laranjeiro 	int ret = 0;
720e72dd09bSNélio Laranjeiro 	int i;
721e72dd09bSNélio Laranjeiro 
722e72dd09bSNélio Laranjeiro 	if (devargs == NULL)
723e72dd09bSNélio Laranjeiro 		return 0;
724e72dd09bSNélio Laranjeiro 	/* Following UGLY cast is done to pass checkpatch. */
725e72dd09bSNélio Laranjeiro 	kvlist = rte_kvargs_parse(devargs->args, params);
726e72dd09bSNélio Laranjeiro 	if (kvlist == NULL)
727e72dd09bSNélio Laranjeiro 		return 0;
728e72dd09bSNélio Laranjeiro 	/* Process parameters. */
729e72dd09bSNélio Laranjeiro 	for (i = 0; (params[i] != NULL); ++i) {
730e72dd09bSNélio Laranjeiro 		if (rte_kvargs_count(kvlist, params[i])) {
731e72dd09bSNélio Laranjeiro 			ret = rte_kvargs_process(kvlist, params[i],
7327fe24446SShahaf Shuler 						 mlx5_args_check, config);
733a6d83b6aSNélio Laranjeiro 			if (ret) {
734a6d83b6aSNélio Laranjeiro 				rte_errno = EINVAL;
735a67323e4SShahaf Shuler 				rte_kvargs_free(kvlist);
736a6d83b6aSNélio Laranjeiro 				return -rte_errno;
737e72dd09bSNélio Laranjeiro 			}
738e72dd09bSNélio Laranjeiro 		}
739a67323e4SShahaf Shuler 	}
740e72dd09bSNélio Laranjeiro 	rte_kvargs_free(kvlist);
741e72dd09bSNélio Laranjeiro 	return 0;
742e72dd09bSNélio Laranjeiro }
743e72dd09bSNélio Laranjeiro 
744fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver;
745771fa900SAdrien Mazarguil 
7464a984153SXueming Li /*
7474a984153SXueming Li  * Reserved UAR address space for TXQ UAR(hw doorbell) mapping, process
7484a984153SXueming Li  * local resource used by both primary and secondary to avoid duplicate
7494a984153SXueming Li  * reservation.
7504a984153SXueming Li  * The space has to be available on both primary and secondary process,
7514a984153SXueming Li  * TXQ UAR maps to this area using fixed mmap w/o double check.
7524a984153SXueming Li  */
7534a984153SXueming Li static void *uar_base;
7544a984153SXueming Li 
7558594a202SAnatoly Burakov static int
7565282bb1cSAnatoly Burakov find_lower_va_bound(const struct rte_memseg_list *msl,
75766cc45e2SAnatoly Burakov 		const struct rte_memseg *ms, void *arg)
7588594a202SAnatoly Burakov {
7598594a202SAnatoly Burakov 	void **addr = arg;
7608594a202SAnatoly Burakov 
7615282bb1cSAnatoly Burakov 	if (msl->external)
7625282bb1cSAnatoly Burakov 		return 0;
7638594a202SAnatoly Burakov 	if (*addr == NULL)
7648594a202SAnatoly Burakov 		*addr = ms->addr;
7658594a202SAnatoly Burakov 	else
7668594a202SAnatoly Burakov 		*addr = RTE_MIN(*addr, ms->addr);
7678594a202SAnatoly Burakov 
7688594a202SAnatoly Burakov 	return 0;
7698594a202SAnatoly Burakov }
7708594a202SAnatoly Burakov 
7714a984153SXueming Li /**
7724a984153SXueming Li  * Reserve UAR address space for primary process.
7734a984153SXueming Li  *
774af4f09f2SNélio Laranjeiro  * @param[in] dev
775af4f09f2SNélio Laranjeiro  *   Pointer to Ethernet device.
7764a984153SXueming Li  *
7774a984153SXueming Li  * @return
778a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
7794a984153SXueming Li  */
7804a984153SXueming Li static int
781af4f09f2SNélio Laranjeiro mlx5_uar_init_primary(struct rte_eth_dev *dev)
7824a984153SXueming Li {
783dbeba4cfSThomas Monjalon 	struct mlx5_priv *priv = dev->data->dev_private;
7844a984153SXueming Li 	void *addr = (void *)0;
7854a984153SXueming Li 
7864a984153SXueming Li 	if (uar_base) { /* UAR address space mapped. */
7874a984153SXueming Li 		priv->uar_base = uar_base;
7884a984153SXueming Li 		return 0;
7894a984153SXueming Li 	}
7904a984153SXueming Li 	/* find out lower bound of hugepage segments */
7918594a202SAnatoly Burakov 	rte_memseg_walk(find_lower_va_bound, &addr);
7928594a202SAnatoly Burakov 
7934a984153SXueming Li 	/* keep distance to hugepages to minimize potential conflicts. */
7946bf10ab6SMoti Haimovsky 	addr = RTE_PTR_SUB(addr, (uintptr_t)(MLX5_UAR_OFFSET + MLX5_UAR_SIZE));
7954a984153SXueming Li 	/* anonymous mmap, no real memory consumption. */
7964a984153SXueming Li 	addr = mmap(addr, MLX5_UAR_SIZE,
7974a984153SXueming Li 		    PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
7984a984153SXueming Li 	if (addr == MAP_FAILED) {
799a170a30dSNélio Laranjeiro 		DRV_LOG(ERR,
800a170a30dSNélio Laranjeiro 			"port %u failed to reserve UAR address space, please"
8010f99970bSNélio Laranjeiro 			" adjust MLX5_UAR_SIZE or try --base-virtaddr",
8020f99970bSNélio Laranjeiro 			dev->data->port_id);
803a6d83b6aSNélio Laranjeiro 		rte_errno = ENOMEM;
804a6d83b6aSNélio Laranjeiro 		return -rte_errno;
8054a984153SXueming Li 	}
8064a984153SXueming Li 	/* Accept either same addr or a new addr returned from mmap if target
8074a984153SXueming Li 	 * range occupied.
8084a984153SXueming Li 	 */
809a170a30dSNélio Laranjeiro 	DRV_LOG(INFO, "port %u reserved UAR address space: %p",
810a170a30dSNélio Laranjeiro 		dev->data->port_id, addr);
8114a984153SXueming Li 	priv->uar_base = addr; /* for primary and secondary UAR re-mmap. */
8124a984153SXueming Li 	uar_base = addr; /* process local, don't reserve again. */
8134a984153SXueming Li 	return 0;
8144a984153SXueming Li }
8154a984153SXueming Li 
8164a984153SXueming Li /**
8174a984153SXueming Li  * Reserve UAR address space for secondary process, align with
8184a984153SXueming Li  * primary process.
8194a984153SXueming Li  *
820af4f09f2SNélio Laranjeiro  * @param[in] dev
821af4f09f2SNélio Laranjeiro  *   Pointer to Ethernet device.
8224a984153SXueming Li  *
8234a984153SXueming Li  * @return
824a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
8254a984153SXueming Li  */
8264a984153SXueming Li static int
827af4f09f2SNélio Laranjeiro mlx5_uar_init_secondary(struct rte_eth_dev *dev)
8284a984153SXueming Li {
829dbeba4cfSThomas Monjalon 	struct mlx5_priv *priv = dev->data->dev_private;
8304a984153SXueming Li 	void *addr;
8314a984153SXueming Li 
8324a984153SXueming Li 	assert(priv->uar_base);
8334a984153SXueming Li 	if (uar_base) { /* already reserved. */
8344a984153SXueming Li 		assert(uar_base == priv->uar_base);
8354a984153SXueming Li 		return 0;
8364a984153SXueming Li 	}
8374a984153SXueming Li 	/* anonymous mmap, no real memory consumption. */
8384a984153SXueming Li 	addr = mmap(priv->uar_base, MLX5_UAR_SIZE,
8394a984153SXueming Li 		    PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
8404a984153SXueming Li 	if (addr == MAP_FAILED) {
841a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "port %u UAR mmap failed: %p size: %llu",
8420f99970bSNélio Laranjeiro 			dev->data->port_id, priv->uar_base, MLX5_UAR_SIZE);
843a6d83b6aSNélio Laranjeiro 		rte_errno = ENXIO;
844a6d83b6aSNélio Laranjeiro 		return -rte_errno;
8454a984153SXueming Li 	}
8464a984153SXueming Li 	if (priv->uar_base != addr) {
847a170a30dSNélio Laranjeiro 		DRV_LOG(ERR,
848a170a30dSNélio Laranjeiro 			"port %u UAR address %p size %llu occupied, please"
849a170a30dSNélio Laranjeiro 			" adjust MLX5_UAR_OFFSET or try EAL parameter"
850a170a30dSNélio Laranjeiro 			" --base-virtaddr",
8510f99970bSNélio Laranjeiro 			dev->data->port_id, priv->uar_base, MLX5_UAR_SIZE);
852a6d83b6aSNélio Laranjeiro 		rte_errno = ENXIO;
853a6d83b6aSNélio Laranjeiro 		return -rte_errno;
8544a984153SXueming Li 	}
8554a984153SXueming Li 	uar_base = addr; /* process local, don't reserve again */
856a170a30dSNélio Laranjeiro 	DRV_LOG(INFO, "port %u reserved UAR address space: %p",
857a170a30dSNélio Laranjeiro 		dev->data->port_id, addr);
8584a984153SXueming Li 	return 0;
8594a984153SXueming Li }
8604a984153SXueming Li 
861771fa900SAdrien Mazarguil /**
862f38c5457SAdrien Mazarguil  * Spawn an Ethernet device from Verbs information.
863771fa900SAdrien Mazarguil  *
864f38c5457SAdrien Mazarguil  * @param dpdk_dev
865f38c5457SAdrien Mazarguil  *   Backing DPDK device.
866ad74bc61SViacheslav Ovsiienko  * @param spawn
867ad74bc61SViacheslav Ovsiienko  *   Verbs device parameters (name, port, switch_info) to spawn.
868f87bfa8eSYongseok Koh  * @param config
869f87bfa8eSYongseok Koh  *   Device configuration parameters.
870771fa900SAdrien Mazarguil  *
871771fa900SAdrien Mazarguil  * @return
872f38c5457SAdrien Mazarguil  *   A valid Ethernet device object on success, NULL otherwise and rte_errno
873206254b7SOphir Munk  *   is set. The following errors are defined:
8746de569f5SAdrien Mazarguil  *
8756de569f5SAdrien Mazarguil  *   EBUSY: device is not supposed to be spawned.
876206254b7SOphir Munk  *   EEXIST: device is already spawned
877771fa900SAdrien Mazarguil  */
878f38c5457SAdrien Mazarguil static struct rte_eth_dev *
879f38c5457SAdrien Mazarguil mlx5_dev_spawn(struct rte_device *dpdk_dev,
880ad74bc61SViacheslav Ovsiienko 	       struct mlx5_dev_spawn_data *spawn,
881ad74bc61SViacheslav Ovsiienko 	       struct mlx5_dev_config config)
882771fa900SAdrien Mazarguil {
883ad74bc61SViacheslav Ovsiienko 	const struct mlx5_switch_info *switch_info = &spawn->info;
88417e19bc4SViacheslav Ovsiienko 	struct mlx5_ibv_shared *sh = NULL;
88568128934SAdrien Mazarguil 	struct ibv_port_attr port_attr;
8866057a10bSAdrien Mazarguil 	struct mlx5dv_context dv_attr = { .comp_mask = 0 };
8879083982cSAdrien Mazarguil 	struct rte_eth_dev *eth_dev = NULL;
888dbeba4cfSThomas Monjalon 	struct mlx5_priv *priv = NULL;
889771fa900SAdrien Mazarguil 	int err = 0;
89078c7a16dSYongseok Koh 	unsigned int hw_padding = 0;
891e192ef80SYaacov Hazan 	unsigned int mps;
892523f5a74SYongseok Koh 	unsigned int cqe_comp;
893bc91e8dbSYongseok Koh 	unsigned int cqe_pad = 0;
894772d3435SXueming Li 	unsigned int tunnel_en = 0;
8951f106da2SMatan Azrad 	unsigned int mpls_en = 0;
8965f8ba81cSXueming Li 	unsigned int swp = 0;
8977d6bf6b8SYongseok Koh 	unsigned int mprq = 0;
8987d6bf6b8SYongseok Koh 	unsigned int mprq_min_stride_size_n = 0;
8997d6bf6b8SYongseok Koh 	unsigned int mprq_max_stride_size_n = 0;
9007d6bf6b8SYongseok Koh 	unsigned int mprq_min_stride_num_n = 0;
9017d6bf6b8SYongseok Koh 	unsigned int mprq_max_stride_num_n = 0;
90268128934SAdrien Mazarguil 	struct ether_addr mac;
90368128934SAdrien Mazarguil 	char name[RTE_ETH_NAME_MAX_LEN];
9042b730263SAdrien Mazarguil 	int own_domain_id = 0;
905206254b7SOphir Munk 	uint16_t port_id;
9062b730263SAdrien Mazarguil 	unsigned int i;
907771fa900SAdrien Mazarguil 
9086de569f5SAdrien Mazarguil 	/* Determine if this port representor is supposed to be spawned. */
9096de569f5SAdrien Mazarguil 	if (switch_info->representor && dpdk_dev->devargs) {
9106de569f5SAdrien Mazarguil 		struct rte_eth_devargs eth_da;
9116de569f5SAdrien Mazarguil 
9126de569f5SAdrien Mazarguil 		err = rte_eth_devargs_parse(dpdk_dev->devargs->args, &eth_da);
9136de569f5SAdrien Mazarguil 		if (err) {
9146de569f5SAdrien Mazarguil 			rte_errno = -err;
9156de569f5SAdrien Mazarguil 			DRV_LOG(ERR, "failed to process device arguments: %s",
9166de569f5SAdrien Mazarguil 				strerror(rte_errno));
9176de569f5SAdrien Mazarguil 			return NULL;
9186de569f5SAdrien Mazarguil 		}
9196de569f5SAdrien Mazarguil 		for (i = 0; i < eth_da.nb_representor_ports; ++i)
9206de569f5SAdrien Mazarguil 			if (eth_da.representor_ports[i] ==
9216de569f5SAdrien Mazarguil 			    (uint16_t)switch_info->port_name)
9226de569f5SAdrien Mazarguil 				break;
9236de569f5SAdrien Mazarguil 		if (i == eth_da.nb_representor_ports) {
9246de569f5SAdrien Mazarguil 			rte_errno = EBUSY;
9256de569f5SAdrien Mazarguil 			return NULL;
9266de569f5SAdrien Mazarguil 		}
9276de569f5SAdrien Mazarguil 	}
928206254b7SOphir Munk 	/* Build device name. */
929206254b7SOphir Munk 	if (!switch_info->representor)
93009c9c4d2SThomas Monjalon 		strlcpy(name, dpdk_dev->name, sizeof(name));
931206254b7SOphir Munk 	else
932206254b7SOphir Munk 		snprintf(name, sizeof(name), "%s_representor_%u",
933206254b7SOphir Munk 			 dpdk_dev->name, switch_info->port_name);
934206254b7SOphir Munk 	/* check if the device is already spawned */
935206254b7SOphir Munk 	if (rte_eth_dev_get_port_by_name(name, &port_id) == 0) {
936206254b7SOphir Munk 		rte_errno = EEXIST;
937206254b7SOphir Munk 		return NULL;
938206254b7SOphir Munk 	}
939974f1e7eSYongseok Koh 	/* Prepare shared data between primary and secondary process. */
940974f1e7eSYongseok Koh 	mlx5_prepare_shared_data();
94117e19bc4SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "naming Ethernet device \"%s\"", name);
94217e19bc4SViacheslav Ovsiienko 	if (rte_eal_process_type() == RTE_PROC_SECONDARY) {
94317e19bc4SViacheslav Ovsiienko 		eth_dev = rte_eth_dev_attach_secondary(name);
94417e19bc4SViacheslav Ovsiienko 		if (eth_dev == NULL) {
94517e19bc4SViacheslav Ovsiienko 			DRV_LOG(ERR, "can not attach rte ethdev");
94617e19bc4SViacheslav Ovsiienko 			rte_errno = ENOMEM;
947f38c5457SAdrien Mazarguil 			return NULL;
948771fa900SAdrien Mazarguil 		}
94917e19bc4SViacheslav Ovsiienko 		eth_dev->device = dpdk_dev;
95017e19bc4SViacheslav Ovsiienko 		eth_dev->dev_ops = &mlx5_dev_sec_ops;
95117e19bc4SViacheslav Ovsiienko 		err = mlx5_uar_init_secondary(eth_dev);
95217e19bc4SViacheslav Ovsiienko 		if (err)
95317e19bc4SViacheslav Ovsiienko 			return NULL;
95417e19bc4SViacheslav Ovsiienko 		/* Receive command fd from primary process */
95517e19bc4SViacheslav Ovsiienko 		err = mlx5_socket_connect(eth_dev);
95617e19bc4SViacheslav Ovsiienko 		if (err < 0)
95717e19bc4SViacheslav Ovsiienko 			return NULL;
95817e19bc4SViacheslav Ovsiienko 		/* Remap UAR for Tx queues. */
95917e19bc4SViacheslav Ovsiienko 		err = mlx5_tx_uar_remap(eth_dev, err);
96017e19bc4SViacheslav Ovsiienko 		if (err)
96117e19bc4SViacheslav Ovsiienko 			return NULL;
96217e19bc4SViacheslav Ovsiienko 		/*
96317e19bc4SViacheslav Ovsiienko 		 * Ethdev pointer is still required as input since
96417e19bc4SViacheslav Ovsiienko 		 * the primary device is not accessible from the
96517e19bc4SViacheslav Ovsiienko 		 * secondary process.
96617e19bc4SViacheslav Ovsiienko 		 */
96717e19bc4SViacheslav Ovsiienko 		eth_dev->rx_pkt_burst = mlx5_select_rx_function(eth_dev);
96817e19bc4SViacheslav Ovsiienko 		eth_dev->tx_pkt_burst = mlx5_select_tx_function(eth_dev);
96917e19bc4SViacheslav Ovsiienko 		return eth_dev;
970f5bf91deSMoti Haimovsky 	}
97117e19bc4SViacheslav Ovsiienko 	sh = mlx5_alloc_shared_ibctx(spawn);
97217e19bc4SViacheslav Ovsiienko 	if (!sh)
97317e19bc4SViacheslav Ovsiienko 		return NULL;
97417e19bc4SViacheslav Ovsiienko 	config.devx = sh->devx;
9755f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP
9766057a10bSAdrien Mazarguil 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_SWP;
9775f8ba81cSXueming Li #endif
97843e9d979SShachar Beiser 	/*
97943e9d979SShachar Beiser 	 * Multi-packet send is supported by ConnectX-4 Lx PF as well
98043e9d979SShachar Beiser 	 * as all ConnectX-5 devices.
98143e9d979SShachar Beiser 	 */
982038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
9836057a10bSAdrien Mazarguil 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS;
984038e7251SShahaf Shuler #endif
9857d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
9866057a10bSAdrien Mazarguil 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ;
9877d6bf6b8SYongseok Koh #endif
98817e19bc4SViacheslav Ovsiienko 	mlx5_glue->dv_query_device(sh->ctx, &dv_attr);
9896057a10bSAdrien Mazarguil 	if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) {
9906057a10bSAdrien Mazarguil 		if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) {
991a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "enhanced MPW is supported");
99243e9d979SShachar Beiser 			mps = MLX5_MPW_ENHANCED;
99343e9d979SShachar Beiser 		} else {
994a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "MPW is supported");
995e589960cSYongseok Koh 			mps = MLX5_MPW;
996e589960cSYongseok Koh 		}
997e589960cSYongseok Koh 	} else {
998a170a30dSNélio Laranjeiro 		DRV_LOG(DEBUG, "MPW isn't supported");
99943e9d979SShachar Beiser 		mps = MLX5_MPW_DISABLED;
100043e9d979SShachar Beiser 	}
10015f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP
10026057a10bSAdrien Mazarguil 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_SWP)
10036057a10bSAdrien Mazarguil 		swp = dv_attr.sw_parsing_caps.sw_parsing_offloads;
10045f8ba81cSXueming Li 	DRV_LOG(DEBUG, "SWP support: %u", swp);
10055f8ba81cSXueming Li #endif
100668128934SAdrien Mazarguil 	config.swp = !!swp;
10077d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
10086057a10bSAdrien Mazarguil 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) {
10097d6bf6b8SYongseok Koh 		struct mlx5dv_striding_rq_caps mprq_caps =
10106057a10bSAdrien Mazarguil 			dv_attr.striding_rq_caps;
10117d6bf6b8SYongseok Koh 
10127d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %d",
10137d6bf6b8SYongseok Koh 			mprq_caps.min_single_stride_log_num_of_bytes);
10147d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %d",
10157d6bf6b8SYongseok Koh 			mprq_caps.max_single_stride_log_num_of_bytes);
10167d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %d",
10177d6bf6b8SYongseok Koh 			mprq_caps.min_single_wqe_log_num_of_strides);
10187d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %d",
10197d6bf6b8SYongseok Koh 			mprq_caps.max_single_wqe_log_num_of_strides);
10207d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tsupported_qpts: %d",
10217d6bf6b8SYongseok Koh 			mprq_caps.supported_qpts);
10227d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "device supports Multi-Packet RQ");
10237d6bf6b8SYongseok Koh 		mprq = 1;
10247d6bf6b8SYongseok Koh 		mprq_min_stride_size_n =
10257d6bf6b8SYongseok Koh 			mprq_caps.min_single_stride_log_num_of_bytes;
10267d6bf6b8SYongseok Koh 		mprq_max_stride_size_n =
10277d6bf6b8SYongseok Koh 			mprq_caps.max_single_stride_log_num_of_bytes;
10287d6bf6b8SYongseok Koh 		mprq_min_stride_num_n =
10297d6bf6b8SYongseok Koh 			mprq_caps.min_single_wqe_log_num_of_strides;
10307d6bf6b8SYongseok Koh 		mprq_max_stride_num_n =
10317d6bf6b8SYongseok Koh 			mprq_caps.max_single_wqe_log_num_of_strides;
103268128934SAdrien Mazarguil 		config.mprq.stride_num_n = RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N,
103368128934SAdrien Mazarguil 						   mprq_min_stride_num_n);
10347d6bf6b8SYongseok Koh 	}
10357d6bf6b8SYongseok Koh #endif
1036523f5a74SYongseok Koh 	if (RTE_CACHE_LINE_SIZE == 128 &&
10376057a10bSAdrien Mazarguil 	    !(dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP))
1038523f5a74SYongseok Koh 		cqe_comp = 0;
1039523f5a74SYongseok Koh 	else
1040523f5a74SYongseok Koh 		cqe_comp = 1;
104168128934SAdrien Mazarguil 	config.cqe_comp = cqe_comp;
1042bc91e8dbSYongseok Koh #ifdef HAVE_IBV_MLX5_MOD_CQE_128B_PAD
1043bc91e8dbSYongseok Koh 	/* Whether device supports 128B Rx CQE padding. */
1044bc91e8dbSYongseok Koh 	cqe_pad = RTE_CACHE_LINE_SIZE == 128 &&
1045bc91e8dbSYongseok Koh 		  (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_PAD);
1046bc91e8dbSYongseok Koh #endif
1047038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
10486057a10bSAdrien Mazarguil 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) {
10496057a10bSAdrien Mazarguil 		tunnel_en = ((dv_attr.tunnel_offloads_caps &
1050038e7251SShahaf Shuler 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) &&
10516057a10bSAdrien Mazarguil 			     (dv_attr.tunnel_offloads_caps &
1052038e7251SShahaf Shuler 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE));
1053038e7251SShahaf Shuler 	}
1054a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "tunnel offloading is %ssupported",
1055a170a30dSNélio Laranjeiro 		tunnel_en ? "" : "not ");
1056038e7251SShahaf Shuler #else
1057a170a30dSNélio Laranjeiro 	DRV_LOG(WARNING,
1058a170a30dSNélio Laranjeiro 		"tunnel offloading disabled due to old OFED/rdma-core version");
1059038e7251SShahaf Shuler #endif
106068128934SAdrien Mazarguil 	config.tunnel_en = tunnel_en;
10611f106da2SMatan Azrad #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT
10626057a10bSAdrien Mazarguil 	mpls_en = ((dv_attr.tunnel_offloads_caps &
10631f106da2SMatan Azrad 		    MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) &&
10646057a10bSAdrien Mazarguil 		   (dv_attr.tunnel_offloads_caps &
10651f106da2SMatan Azrad 		    MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP));
10661f106da2SMatan Azrad 	DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported",
10671f106da2SMatan Azrad 		mpls_en ? "" : "not ");
10681f106da2SMatan Azrad #else
10691f106da2SMatan Azrad 	DRV_LOG(WARNING, "MPLS over GRE/UDP tunnel offloading disabled due to"
10701f106da2SMatan Azrad 		" old OFED/rdma-core version or firmware configuration");
10711f106da2SMatan Azrad #endif
107268128934SAdrien Mazarguil 	config.mpls_en = mpls_en;
1073771fa900SAdrien Mazarguil 	/* Check port status. */
107417e19bc4SViacheslav Ovsiienko 	err = mlx5_glue->query_port(sh->ctx, spawn->ibv_port, &port_attr);
1075771fa900SAdrien Mazarguil 	if (err) {
1076a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "port query failed: %s", strerror(err));
10779083982cSAdrien Mazarguil 		goto error;
1078771fa900SAdrien Mazarguil 	}
10791371f4dfSOr Ami 	if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) {
10809083982cSAdrien Mazarguil 		DRV_LOG(ERR, "port is not configured in Ethernet mode");
1081e1c3e305SMatan Azrad 		err = EINVAL;
10829083982cSAdrien Mazarguil 		goto error;
10831371f4dfSOr Ami 	}
1084771fa900SAdrien Mazarguil 	if (port_attr.state != IBV_PORT_ACTIVE)
10859083982cSAdrien Mazarguil 		DRV_LOG(DEBUG, "port is not active: \"%s\" (%d)",
1086a170a30dSNélio Laranjeiro 			mlx5_glue->port_state_str(port_attr.state),
1087771fa900SAdrien Mazarguil 			port_attr.state);
108817e19bc4SViacheslav Ovsiienko 	/* Allocate private eth device data. */
1089771fa900SAdrien Mazarguil 	priv = rte_zmalloc("ethdev private structure",
1090771fa900SAdrien Mazarguil 			   sizeof(*priv),
1091771fa900SAdrien Mazarguil 			   RTE_CACHE_LINE_SIZE);
1092771fa900SAdrien Mazarguil 	if (priv == NULL) {
1093a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "priv allocation failure");
1094771fa900SAdrien Mazarguil 		err = ENOMEM;
10959083982cSAdrien Mazarguil 		goto error;
1096771fa900SAdrien Mazarguil 	}
109717e19bc4SViacheslav Ovsiienko 	priv->sh = sh;
109817e19bc4SViacheslav Ovsiienko 	priv->ibv_port = spawn->ibv_port;
1099771fa900SAdrien Mazarguil 	priv->mtu = ETHER_MTU;
11006bf10ab6SMoti Haimovsky #ifndef RTE_ARCH_64
11016bf10ab6SMoti Haimovsky 	/* Initialize UAR access locks for 32bit implementations. */
11026bf10ab6SMoti Haimovsky 	rte_spinlock_init(&priv->uar_lock_cq);
11036bf10ab6SMoti Haimovsky 	for (i = 0; i < MLX5_UAR_PAGE_NUM_MAX; i++)
11046bf10ab6SMoti Haimovsky 		rte_spinlock_init(&priv->uar_lock[i]);
11056bf10ab6SMoti Haimovsky #endif
110626c08b97SAdrien Mazarguil 	/* Some internal functions rely on Netlink sockets, open them now. */
11075366074bSNelio Laranjeiro 	priv->nl_socket_rdma = mlx5_nl_init(NETLINK_RDMA);
11085366074bSNelio Laranjeiro 	priv->nl_socket_route =	mlx5_nl_init(NETLINK_ROUTE);
110926c08b97SAdrien Mazarguil 	priv->nl_sn = 0;
11102b730263SAdrien Mazarguil 	priv->representor = !!switch_info->representor;
1111299d7dc2SViacheslav Ovsiienko 	priv->master = !!switch_info->master;
11122b730263SAdrien Mazarguil 	priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
1113299d7dc2SViacheslav Ovsiienko 	/*
1114299d7dc2SViacheslav Ovsiienko 	 * Currently we support single E-Switch per PF configurations
1115299d7dc2SViacheslav Ovsiienko 	 * only and vport_id field contains the vport index for
1116299d7dc2SViacheslav Ovsiienko 	 * associated VF, which is deduced from representor port name.
1117299d7dc2SViacheslav Ovsiienko 	 * For exapmple, let's have the IB device port 10, it has
1118299d7dc2SViacheslav Ovsiienko 	 * attached network device eth0, which has port name attribute
1119299d7dc2SViacheslav Ovsiienko 	 * pf0vf2, we can deduce the VF number as 2, and set vport index
1120299d7dc2SViacheslav Ovsiienko 	 * as 3 (2+1). This assigning schema should be changed if the
1121299d7dc2SViacheslav Ovsiienko 	 * multiple E-Switch instances per PF configurations or/and PCI
1122299d7dc2SViacheslav Ovsiienko 	 * subfunctions are added.
1123299d7dc2SViacheslav Ovsiienko 	 */
1124299d7dc2SViacheslav Ovsiienko 	priv->vport_id = switch_info->representor ?
1125299d7dc2SViacheslav Ovsiienko 			 switch_info->port_name + 1 : -1;
1126299d7dc2SViacheslav Ovsiienko 	/* representor_id field keeps the unmodified port/VF index. */
1127299d7dc2SViacheslav Ovsiienko 	priv->representor_id = switch_info->representor ?
1128299d7dc2SViacheslav Ovsiienko 			       switch_info->port_name : -1;
11292b730263SAdrien Mazarguil 	/*
11302b730263SAdrien Mazarguil 	 * Look for sibling devices in order to reuse their switch domain
11312b730263SAdrien Mazarguil 	 * if any, otherwise allocate one.
11322b730263SAdrien Mazarguil 	 */
11332b730263SAdrien Mazarguil 	i = mlx5_dev_to_port_id(dpdk_dev, NULL, 0);
11342b730263SAdrien Mazarguil 	if (i > 0) {
11352b730263SAdrien Mazarguil 		uint16_t port_id[i];
11362b730263SAdrien Mazarguil 
11372b730263SAdrien Mazarguil 		i = RTE_MIN(mlx5_dev_to_port_id(dpdk_dev, port_id, i), i);
11382b730263SAdrien Mazarguil 		while (i--) {
1139dbeba4cfSThomas Monjalon 			const struct mlx5_priv *opriv =
11402b730263SAdrien Mazarguil 				rte_eth_devices[port_id[i]].data->dev_private;
11412b730263SAdrien Mazarguil 
11422b730263SAdrien Mazarguil 			if (!opriv ||
11432b730263SAdrien Mazarguil 			    opriv->domain_id ==
11442b730263SAdrien Mazarguil 			    RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID)
11452b730263SAdrien Mazarguil 				continue;
11462b730263SAdrien Mazarguil 			priv->domain_id = opriv->domain_id;
11472b730263SAdrien Mazarguil 			break;
11482b730263SAdrien Mazarguil 		}
11492b730263SAdrien Mazarguil 	}
11502b730263SAdrien Mazarguil 	if (priv->domain_id == RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
11512b730263SAdrien Mazarguil 		err = rte_eth_switch_domain_alloc(&priv->domain_id);
11522b730263SAdrien Mazarguil 		if (err) {
11532b730263SAdrien Mazarguil 			err = rte_errno;
11542b730263SAdrien Mazarguil 			DRV_LOG(ERR, "unable to allocate switch domain: %s",
11552b730263SAdrien Mazarguil 				strerror(rte_errno));
11562b730263SAdrien Mazarguil 			goto error;
11572b730263SAdrien Mazarguil 		}
11582b730263SAdrien Mazarguil 		own_domain_id = 1;
11592b730263SAdrien Mazarguil 	}
1160f38c5457SAdrien Mazarguil 	err = mlx5_args(&config, dpdk_dev->devargs);
1161e72dd09bSNélio Laranjeiro 	if (err) {
1162012ad994SShahaf Shuler 		err = rte_errno;
116393068a9dSAdrien Mazarguil 		DRV_LOG(ERR, "failed to process device arguments: %s",
116493068a9dSAdrien Mazarguil 			strerror(rte_errno));
11659083982cSAdrien Mazarguil 		goto error;
1166e72dd09bSNélio Laranjeiro 	}
116717e19bc4SViacheslav Ovsiienko 	config.hw_csum = !!(sh->device_attr.device_cap_flags_ex &
116817e19bc4SViacheslav Ovsiienko 			    IBV_DEVICE_RAW_IP_CSUM);
1169a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "checksum offloading is %ssupported",
11707fe24446SShahaf Shuler 		(config.hw_csum ? "" : "not "));
11712dd8b721SViacheslav Ovsiienko #if !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) && \
11722dd8b721SViacheslav Ovsiienko 	!defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45)
11732dd8b721SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "counters are not supported");
11749a761de8SOri Kam #endif
117558b1312eSYongseok Koh #ifndef HAVE_IBV_FLOW_DV_SUPPORT
117658b1312eSYongseok Koh 	if (config.dv_flow_en) {
117758b1312eSYongseok Koh 		DRV_LOG(WARNING, "DV flow is not supported");
117858b1312eSYongseok Koh 		config.dv_flow_en = 0;
117958b1312eSYongseok Koh 	}
118058b1312eSYongseok Koh #endif
11817fe24446SShahaf Shuler 	config.ind_table_max_size =
118217e19bc4SViacheslav Ovsiienko 		sh->device_attr.rss_caps.max_rwq_indirection_table_size;
118368128934SAdrien Mazarguil 	/*
118468128934SAdrien Mazarguil 	 * Remove this check once DPDK supports larger/variable
118568128934SAdrien Mazarguil 	 * indirection tables.
118668128934SAdrien Mazarguil 	 */
118768128934SAdrien Mazarguil 	if (config.ind_table_max_size > (unsigned int)ETH_RSS_RETA_SIZE_512)
11887fe24446SShahaf Shuler 		config.ind_table_max_size = ETH_RSS_RETA_SIZE_512;
1189a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "maximum Rx indirection table size is %u",
11907fe24446SShahaf Shuler 		config.ind_table_max_size);
119117e19bc4SViacheslav Ovsiienko 	config.hw_vlan_strip = !!(sh->device_attr.raw_packet_caps &
119243e9d979SShachar Beiser 				  IBV_RAW_PACKET_CAP_CVLAN_STRIPPING);
1193a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "VLAN stripping is %ssupported",
11947fe24446SShahaf Shuler 		(config.hw_vlan_strip ? "" : "not "));
119517e19bc4SViacheslav Ovsiienko 	config.hw_fcs_strip = !!(sh->device_attr.raw_packet_caps &
1196cd230a3eSShahaf Shuler 				 IBV_RAW_PACKET_CAP_SCATTER_FCS);
1197a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported",
11987fe24446SShahaf Shuler 		(config.hw_fcs_strip ? "" : "not "));
11992014a7fbSYongseok Koh #if defined(HAVE_IBV_WQ_FLAG_RX_END_PADDING)
120017e19bc4SViacheslav Ovsiienko 	hw_padding = !!sh->device_attr.rx_pad_end_addr_align;
12012014a7fbSYongseok Koh #elif defined(HAVE_IBV_WQ_FLAGS_PCI_WRITE_END_PADDING)
120217e19bc4SViacheslav Ovsiienko 	hw_padding = !!(sh->device_attr.device_cap_flags_ex &
12032014a7fbSYongseok Koh 			IBV_DEVICE_PCI_WRITE_END_PADDING);
120443e9d979SShachar Beiser #endif
120578c7a16dSYongseok Koh 	if (config.hw_padding && !hw_padding) {
120678c7a16dSYongseok Koh 		DRV_LOG(DEBUG, "Rx end alignment padding isn't supported");
120778c7a16dSYongseok Koh 		config.hw_padding = 0;
120878c7a16dSYongseok Koh 	} else if (config.hw_padding) {
120978c7a16dSYongseok Koh 		DRV_LOG(DEBUG, "Rx end alignment padding is enabled");
121078c7a16dSYongseok Koh 	}
121117e19bc4SViacheslav Ovsiienko 	config.tso = (sh->device_attr.tso_caps.max_tso > 0 &&
121217e19bc4SViacheslav Ovsiienko 		      (sh->device_attr.tso_caps.supported_qpts &
121343e9d979SShachar Beiser 		       (1 << IBV_QPT_RAW_PACKET)));
12147fe24446SShahaf Shuler 	if (config.tso)
121517e19bc4SViacheslav Ovsiienko 		config.tso_max_payload_sz = sh->device_attr.tso_caps.max_tso;
1216f9de8718SShahaf Shuler 	/*
1217f9de8718SShahaf Shuler 	 * MPW is disabled by default, while the Enhanced MPW is enabled
1218f9de8718SShahaf Shuler 	 * by default.
1219f9de8718SShahaf Shuler 	 */
1220f9de8718SShahaf Shuler 	if (config.mps == MLX5_ARG_UNSET)
1221f9de8718SShahaf Shuler 		config.mps = (mps == MLX5_MPW_ENHANCED) ? MLX5_MPW_ENHANCED :
1222f9de8718SShahaf Shuler 							  MLX5_MPW_DISABLED;
1223f9de8718SShahaf Shuler 	else
1224f9de8718SShahaf Shuler 		config.mps = config.mps ? mps : MLX5_MPW_DISABLED;
1225a170a30dSNélio Laranjeiro 	DRV_LOG(INFO, "%sMPS is %s",
12260f99970bSNélio Laranjeiro 		config.mps == MLX5_MPW_ENHANCED ? "enhanced " : "",
122768128934SAdrien Mazarguil 		config.mps != MLX5_MPW_DISABLED ? "enabled" : "disabled");
12287fe24446SShahaf Shuler 	if (config.cqe_comp && !cqe_comp) {
1229a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "Rx CQE compression isn't supported");
12307fe24446SShahaf Shuler 		config.cqe_comp = 0;
1231523f5a74SYongseok Koh 	}
1232bc91e8dbSYongseok Koh 	if (config.cqe_pad && !cqe_pad) {
1233bc91e8dbSYongseok Koh 		DRV_LOG(WARNING, "Rx CQE padding isn't supported");
1234bc91e8dbSYongseok Koh 		config.cqe_pad = 0;
1235bc91e8dbSYongseok Koh 	} else if (config.cqe_pad) {
1236bc91e8dbSYongseok Koh 		DRV_LOG(INFO, "Rx CQE padding is enabled");
1237bc91e8dbSYongseok Koh 	}
12385c0e2db6SYongseok Koh 	if (config.mprq.enabled && mprq) {
12397d6bf6b8SYongseok Koh 		if (config.mprq.stride_num_n > mprq_max_stride_num_n ||
12407d6bf6b8SYongseok Koh 		    config.mprq.stride_num_n < mprq_min_stride_num_n) {
12417d6bf6b8SYongseok Koh 			config.mprq.stride_num_n =
12427d6bf6b8SYongseok Koh 				RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N,
12437d6bf6b8SYongseok Koh 					mprq_min_stride_num_n);
12447d6bf6b8SYongseok Koh 			DRV_LOG(WARNING,
12457d6bf6b8SYongseok Koh 				"the number of strides"
12467d6bf6b8SYongseok Koh 				" for Multi-Packet RQ is out of range,"
12477d6bf6b8SYongseok Koh 				" setting default value (%u)",
12487d6bf6b8SYongseok Koh 				1 << config.mprq.stride_num_n);
12497d6bf6b8SYongseok Koh 		}
12507d6bf6b8SYongseok Koh 		config.mprq.min_stride_size_n = mprq_min_stride_size_n;
12517d6bf6b8SYongseok Koh 		config.mprq.max_stride_size_n = mprq_max_stride_size_n;
12525c0e2db6SYongseok Koh 	} else if (config.mprq.enabled && !mprq) {
12535c0e2db6SYongseok Koh 		DRV_LOG(WARNING, "Multi-Packet RQ isn't supported");
12545c0e2db6SYongseok Koh 		config.mprq.enabled = 0;
12557d6bf6b8SYongseok Koh 	}
1256af4f09f2SNélio Laranjeiro 	eth_dev = rte_eth_dev_allocate(name);
1257af4f09f2SNélio Laranjeiro 	if (eth_dev == NULL) {
1258a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "can not allocate rte ethdev");
1259af4f09f2SNélio Laranjeiro 		err = ENOMEM;
12609083982cSAdrien Mazarguil 		goto error;
1261af4f09f2SNélio Laranjeiro 	}
126215febafdSThomas Monjalon 	/* Flag to call rte_eth_dev_release_port() in rte_eth_dev_close(). */
126315febafdSThomas Monjalon 	eth_dev->data->dev_flags |= RTE_ETH_DEV_CLOSE_REMOVE;
1264a7d3c627SThomas Monjalon 	if (priv->representor) {
12652b730263SAdrien Mazarguil 		eth_dev->data->dev_flags |= RTE_ETH_DEV_REPRESENTOR;
1266a7d3c627SThomas Monjalon 		eth_dev->data->representor_id = priv->representor_id;
1267a7d3c627SThomas Monjalon 	}
1268af4f09f2SNélio Laranjeiro 	eth_dev->data->dev_private = priv;
1269df428ceeSYongseok Koh 	priv->dev_data = eth_dev->data;
1270af4f09f2SNélio Laranjeiro 	eth_dev->data->mac_addrs = priv->mac;
1271f38c5457SAdrien Mazarguil 	eth_dev->device = dpdk_dev;
1272af4f09f2SNélio Laranjeiro 	err = mlx5_uar_init_primary(eth_dev);
1273012ad994SShahaf Shuler 	if (err) {
1274012ad994SShahaf Shuler 		err = rte_errno;
12759083982cSAdrien Mazarguil 		goto error;
1276012ad994SShahaf Shuler 	}
1277771fa900SAdrien Mazarguil 	/* Configure the first MAC address by default. */
1278af4f09f2SNélio Laranjeiro 	if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) {
1279a170a30dSNélio Laranjeiro 		DRV_LOG(ERR,
1280a170a30dSNélio Laranjeiro 			"port %u cannot get MAC address, is mlx5_en"
1281a170a30dSNélio Laranjeiro 			" loaded? (errno: %s)",
12828c3c2372SAdrien Mazarguil 			eth_dev->data->port_id, strerror(rte_errno));
1283e1c3e305SMatan Azrad 		err = ENODEV;
12849083982cSAdrien Mazarguil 		goto error;
1285771fa900SAdrien Mazarguil 	}
1286a170a30dSNélio Laranjeiro 	DRV_LOG(INFO,
1287a170a30dSNélio Laranjeiro 		"port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x",
12880f99970bSNélio Laranjeiro 		eth_dev->data->port_id,
1289771fa900SAdrien Mazarguil 		mac.addr_bytes[0], mac.addr_bytes[1],
1290771fa900SAdrien Mazarguil 		mac.addr_bytes[2], mac.addr_bytes[3],
1291771fa900SAdrien Mazarguil 		mac.addr_bytes[4], mac.addr_bytes[5]);
1292771fa900SAdrien Mazarguil #ifndef NDEBUG
1293771fa900SAdrien Mazarguil 	{
1294771fa900SAdrien Mazarguil 		char ifname[IF_NAMESIZE];
1295771fa900SAdrien Mazarguil 
1296af4f09f2SNélio Laranjeiro 		if (mlx5_get_ifname(eth_dev, &ifname) == 0)
1297a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "port %u ifname is \"%s\"",
12980f99970bSNélio Laranjeiro 				eth_dev->data->port_id, ifname);
1299771fa900SAdrien Mazarguil 		else
1300a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "port %u ifname is unknown",
13010f99970bSNélio Laranjeiro 				eth_dev->data->port_id);
1302771fa900SAdrien Mazarguil 	}
1303771fa900SAdrien Mazarguil #endif
1304771fa900SAdrien Mazarguil 	/* Get actual MTU if possible. */
1305a6d83b6aSNélio Laranjeiro 	err = mlx5_get_mtu(eth_dev, &priv->mtu);
1306012ad994SShahaf Shuler 	if (err) {
1307012ad994SShahaf Shuler 		err = rte_errno;
13089083982cSAdrien Mazarguil 		goto error;
1309012ad994SShahaf Shuler 	}
1310a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id,
1311a170a30dSNélio Laranjeiro 		priv->mtu);
131268128934SAdrien Mazarguil 	/* Initialize burst functions to prevent crashes before link-up. */
1313e313ef4cSShahaf Shuler 	eth_dev->rx_pkt_burst = removed_rx_burst;
1314e313ef4cSShahaf Shuler 	eth_dev->tx_pkt_burst = removed_tx_burst;
1315771fa900SAdrien Mazarguil 	eth_dev->dev_ops = &mlx5_dev_ops;
1316272733b5SNélio Laranjeiro 	/* Register MAC address. */
1317272733b5SNélio Laranjeiro 	claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0));
1318f87bfa8eSYongseok Koh 	if (config.vf && config.vf_nl_en)
1319ccdcba53SNélio Laranjeiro 		mlx5_nl_mac_addr_sync(eth_dev);
1320d53180afSMoti Haimovsky 	priv->tcf_context = mlx5_flow_tcf_context_create();
1321d53180afSMoti Haimovsky 	if (!priv->tcf_context) {
132257123c00SYongseok Koh 		err = -rte_errno;
132357123c00SYongseok Koh 		DRV_LOG(WARNING,
132457123c00SYongseok Koh 			"flow rules relying on switch offloads will not be"
132557123c00SYongseok Koh 			" supported: cannot open libmnl socket: %s",
132657123c00SYongseok Koh 			strerror(rte_errno));
132757123c00SYongseok Koh 	} else {
132857123c00SYongseok Koh 		struct rte_flow_error error;
132957123c00SYongseok Koh 		unsigned int ifindex = mlx5_ifindex(eth_dev);
133057123c00SYongseok Koh 
133157123c00SYongseok Koh 		if (!ifindex) {
133257123c00SYongseok Koh 			err = -rte_errno;
133357123c00SYongseok Koh 			error.message =
133457123c00SYongseok Koh 				"cannot retrieve network interface index";
133557123c00SYongseok Koh 		} else {
1336d53180afSMoti Haimovsky 			err = mlx5_flow_tcf_init(priv->tcf_context,
1337d53180afSMoti Haimovsky 						 ifindex, &error);
133857123c00SYongseok Koh 		}
133957123c00SYongseok Koh 		if (err) {
134057123c00SYongseok Koh 			DRV_LOG(WARNING,
134157123c00SYongseok Koh 				"flow rules relying on switch offloads will"
134257123c00SYongseok Koh 				" not be supported: %s: %s",
134357123c00SYongseok Koh 				error.message, strerror(rte_errno));
1344d53180afSMoti Haimovsky 			mlx5_flow_tcf_context_destroy(priv->tcf_context);
1345d53180afSMoti Haimovsky 			priv->tcf_context = NULL;
134657123c00SYongseok Koh 		}
134757123c00SYongseok Koh 	}
1348c8ffb8a9SNélio Laranjeiro 	TAILQ_INIT(&priv->flows);
13491b37f5d8SNélio Laranjeiro 	TAILQ_INIT(&priv->ctrl_flows);
13501e3a39f7SXueming Li 	/* Hint libmlx5 to use PMD allocator for data plane resources */
13511e3a39f7SXueming Li 	struct mlx5dv_ctx_allocators alctr = {
13521e3a39f7SXueming Li 		.alloc = &mlx5_alloc_verbs_buf,
13531e3a39f7SXueming Li 		.free = &mlx5_free_verbs_buf,
13541e3a39f7SXueming Li 		.data = priv,
13551e3a39f7SXueming Li 	};
135617e19bc4SViacheslav Ovsiienko 	mlx5_glue->dv_set_context_attr(sh->ctx,
135717e19bc4SViacheslav Ovsiienko 				       MLX5DV_CTX_ATTR_BUF_ALLOCATORS,
13581e3a39f7SXueming Li 				       (void *)((uintptr_t)&alctr));
1359771fa900SAdrien Mazarguil 	/* Bring Ethernet device up. */
1360a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "port %u forcing Ethernet interface up",
13610f99970bSNélio Laranjeiro 		eth_dev->data->port_id);
13627ba5320bSNélio Laranjeiro 	mlx5_set_link_up(eth_dev);
1363a85a606cSShahaf Shuler 	/*
1364a85a606cSShahaf Shuler 	 * Even though the interrupt handler is not installed yet,
1365a85a606cSShahaf Shuler 	 * interrupts will still trigger on the asyn_fd from
1366a85a606cSShahaf Shuler 	 * Verbs context returned by ibv_open_device().
1367a85a606cSShahaf Shuler 	 */
1368a85a606cSShahaf Shuler 	mlx5_link_update(eth_dev, 0);
13697fe24446SShahaf Shuler 	/* Store device configuration on private structure. */
13707fe24446SShahaf Shuler 	priv->config = config;
137178be8852SNelio Laranjeiro 	/* Supported Verbs flow priority number detection. */
13722815702bSNelio Laranjeiro 	err = mlx5_flow_discover_priorities(eth_dev);
13734fb27c1dSViacheslav Ovsiienko 	if (err < 0) {
13744fb27c1dSViacheslav Ovsiienko 		err = -err;
13759083982cSAdrien Mazarguil 		goto error;
13764fb27c1dSViacheslav Ovsiienko 	}
13772815702bSNelio Laranjeiro 	priv->config.flow_prio = err;
13780ace586dSXueming Li 	/*
13790ace586dSXueming Li 	 * Once the device is added to the list of memory event
13800ace586dSXueming Li 	 * callback, its global MR cache table cannot be expanded
13810ace586dSXueming Li 	 * on the fly because of deadlock. If it overflows, lookup
13820ace586dSXueming Li 	 * should be done by searching MR list linearly, which is slow.
13830ace586dSXueming Li 	 */
13840ace586dSXueming Li 	err = mlx5_mr_btree_init(&priv->mr.cache,
13850ace586dSXueming Li 				 MLX5_MR_BTREE_CACHE_N * 2,
13860ace586dSXueming Li 				 eth_dev->device->numa_node);
13870ace586dSXueming Li 	if (err) {
13880ace586dSXueming Li 		err = rte_errno;
13899083982cSAdrien Mazarguil 		goto error;
13900ace586dSXueming Li 	}
1391e89c15b6SAdrien Mazarguil 	/* Add device to memory callback list. */
1392e89c15b6SAdrien Mazarguil 	rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock);
1393e89c15b6SAdrien Mazarguil 	LIST_INSERT_HEAD(&mlx5_shared_data->mem_event_cb_list,
1394e89c15b6SAdrien Mazarguil 			 priv, mem_event_cb);
1395e89c15b6SAdrien Mazarguil 	rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock);
1396f38c5457SAdrien Mazarguil 	return eth_dev;
13979083982cSAdrien Mazarguil error:
139826c08b97SAdrien Mazarguil 	if (priv) {
139926c08b97SAdrien Mazarguil 		if (priv->nl_socket_route >= 0)
140026c08b97SAdrien Mazarguil 			close(priv->nl_socket_route);
140126c08b97SAdrien Mazarguil 		if (priv->nl_socket_rdma >= 0)
140226c08b97SAdrien Mazarguil 			close(priv->nl_socket_rdma);
1403d53180afSMoti Haimovsky 		if (priv->tcf_context)
1404d53180afSMoti Haimovsky 			mlx5_flow_tcf_context_destroy(priv->tcf_context);
14052b730263SAdrien Mazarguil 		if (own_domain_id)
14062b730263SAdrien Mazarguil 			claim_zero(rte_eth_switch_domain_free(priv->domain_id));
1407771fa900SAdrien Mazarguil 		rte_free(priv);
1408e16adf08SThomas Monjalon 		if (eth_dev != NULL)
1409e16adf08SThomas Monjalon 			eth_dev->data->dev_private = NULL;
141026c08b97SAdrien Mazarguil 	}
1411e16adf08SThomas Monjalon 	if (eth_dev != NULL) {
1412e16adf08SThomas Monjalon 		/* mac_addrs must not be freed alone because part of dev_private */
1413e16adf08SThomas Monjalon 		eth_dev->data->mac_addrs = NULL;
1414690de285SRaslan Darawsheh 		rte_eth_dev_release_port(eth_dev);
1415e16adf08SThomas Monjalon 	}
141617e19bc4SViacheslav Ovsiienko 	if (sh)
141717e19bc4SViacheslav Ovsiienko 		mlx5_free_shared_ibctx(sh);
1418f38c5457SAdrien Mazarguil 	assert(err > 0);
1419a6d83b6aSNélio Laranjeiro 	rte_errno = err;
1420f38c5457SAdrien Mazarguil 	return NULL;
1421f38c5457SAdrien Mazarguil }
1422f38c5457SAdrien Mazarguil 
1423116f90adSAdrien Mazarguil /**
1424116f90adSAdrien Mazarguil  * Comparison callback to sort device data.
1425116f90adSAdrien Mazarguil  *
1426116f90adSAdrien Mazarguil  * This is meant to be used with qsort().
1427116f90adSAdrien Mazarguil  *
1428116f90adSAdrien Mazarguil  * @param a[in]
1429116f90adSAdrien Mazarguil  *   Pointer to pointer to first data object.
1430116f90adSAdrien Mazarguil  * @param b[in]
1431116f90adSAdrien Mazarguil  *   Pointer to pointer to second data object.
1432116f90adSAdrien Mazarguil  *
1433116f90adSAdrien Mazarguil  * @return
1434116f90adSAdrien Mazarguil  *   0 if both objects are equal, less than 0 if the first argument is less
1435116f90adSAdrien Mazarguil  *   than the second, greater than 0 otherwise.
1436116f90adSAdrien Mazarguil  */
1437116f90adSAdrien Mazarguil static int
1438116f90adSAdrien Mazarguil mlx5_dev_spawn_data_cmp(const void *a, const void *b)
1439116f90adSAdrien Mazarguil {
1440116f90adSAdrien Mazarguil 	const struct mlx5_switch_info *si_a =
1441116f90adSAdrien Mazarguil 		&((const struct mlx5_dev_spawn_data *)a)->info;
1442116f90adSAdrien Mazarguil 	const struct mlx5_switch_info *si_b =
1443116f90adSAdrien Mazarguil 		&((const struct mlx5_dev_spawn_data *)b)->info;
1444116f90adSAdrien Mazarguil 	int ret;
1445116f90adSAdrien Mazarguil 
1446116f90adSAdrien Mazarguil 	/* Master device first. */
1447116f90adSAdrien Mazarguil 	ret = si_b->master - si_a->master;
1448116f90adSAdrien Mazarguil 	if (ret)
1449116f90adSAdrien Mazarguil 		return ret;
1450116f90adSAdrien Mazarguil 	/* Then representor devices. */
1451116f90adSAdrien Mazarguil 	ret = si_b->representor - si_a->representor;
1452116f90adSAdrien Mazarguil 	if (ret)
1453116f90adSAdrien Mazarguil 		return ret;
1454116f90adSAdrien Mazarguil 	/* Unidentified devices come last in no specific order. */
1455116f90adSAdrien Mazarguil 	if (!si_a->representor)
1456116f90adSAdrien Mazarguil 		return 0;
1457116f90adSAdrien Mazarguil 	/* Order representors by name. */
1458116f90adSAdrien Mazarguil 	return si_a->port_name - si_b->port_name;
1459116f90adSAdrien Mazarguil }
1460116f90adSAdrien Mazarguil 
1461f38c5457SAdrien Mazarguil /**
1462f38c5457SAdrien Mazarguil  * DPDK callback to register a PCI device.
1463f38c5457SAdrien Mazarguil  *
14642b730263SAdrien Mazarguil  * This function spawns Ethernet devices out of a given PCI device.
1465f38c5457SAdrien Mazarguil  *
1466f38c5457SAdrien Mazarguil  * @param[in] pci_drv
1467f38c5457SAdrien Mazarguil  *   PCI driver structure (mlx5_driver).
1468f38c5457SAdrien Mazarguil  * @param[in] pci_dev
1469f38c5457SAdrien Mazarguil  *   PCI device information.
1470f38c5457SAdrien Mazarguil  *
1471f38c5457SAdrien Mazarguil  * @return
1472f38c5457SAdrien Mazarguil  *   0 on success, a negative errno value otherwise and rte_errno is set.
1473f38c5457SAdrien Mazarguil  */
1474f38c5457SAdrien Mazarguil static int
1475f38c5457SAdrien Mazarguil mlx5_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
1476f38c5457SAdrien Mazarguil 	       struct rte_pci_device *pci_dev)
1477f38c5457SAdrien Mazarguil {
1478f38c5457SAdrien Mazarguil 	struct ibv_device **ibv_list;
1479ad74bc61SViacheslav Ovsiienko 	/*
1480ad74bc61SViacheslav Ovsiienko 	 * Number of found IB Devices matching with requested PCI BDF.
1481ad74bc61SViacheslav Ovsiienko 	 * nd != 1 means there are multiple IB devices over the same
1482ad74bc61SViacheslav Ovsiienko 	 * PCI device and we have representors and master.
1483ad74bc61SViacheslav Ovsiienko 	 */
1484ad74bc61SViacheslav Ovsiienko 	unsigned int nd = 0;
1485ad74bc61SViacheslav Ovsiienko 	/*
1486ad74bc61SViacheslav Ovsiienko 	 * Number of found IB device Ports. nd = 1 and np = 1..n means
1487ad74bc61SViacheslav Ovsiienko 	 * we have the single multiport IB device, and there may be
1488ad74bc61SViacheslav Ovsiienko 	 * representors attached to some of found ports.
1489ad74bc61SViacheslav Ovsiienko 	 */
1490ad74bc61SViacheslav Ovsiienko 	unsigned int np = 0;
1491ad74bc61SViacheslav Ovsiienko 	/*
1492ad74bc61SViacheslav Ovsiienko 	 * Number of DPDK ethernet devices to Spawn - either over
1493ad74bc61SViacheslav Ovsiienko 	 * multiple IB devices or multiple ports of single IB device.
1494ad74bc61SViacheslav Ovsiienko 	 * Actually this is the number of iterations to spawn.
1495ad74bc61SViacheslav Ovsiienko 	 */
1496ad74bc61SViacheslav Ovsiienko 	unsigned int ns = 0;
1497f87bfa8eSYongseok Koh 	struct mlx5_dev_config dev_config;
1498f38c5457SAdrien Mazarguil 	int ret;
1499f38c5457SAdrien Mazarguil 
1500f38c5457SAdrien Mazarguil 	assert(pci_drv == &mlx5_driver);
1501f38c5457SAdrien Mazarguil 	errno = 0;
1502f38c5457SAdrien Mazarguil 	ibv_list = mlx5_glue->get_device_list(&ret);
1503f38c5457SAdrien Mazarguil 	if (!ibv_list) {
1504f38c5457SAdrien Mazarguil 		rte_errno = errno ? errno : ENOSYS;
1505f38c5457SAdrien Mazarguil 		DRV_LOG(ERR, "cannot list devices, is ib_uverbs loaded?");
1506a6d83b6aSNélio Laranjeiro 		return -rte_errno;
1507a6d83b6aSNélio Laranjeiro 	}
1508ad74bc61SViacheslav Ovsiienko 	/*
1509ad74bc61SViacheslav Ovsiienko 	 * First scan the list of all Infiniband devices to find
1510ad74bc61SViacheslav Ovsiienko 	 * matching ones, gathering into the list.
1511ad74bc61SViacheslav Ovsiienko 	 */
151226c08b97SAdrien Mazarguil 	struct ibv_device *ibv_match[ret + 1];
1513ad74bc61SViacheslav Ovsiienko 	int nl_route = -1;
1514ad74bc61SViacheslav Ovsiienko 	int nl_rdma = -1;
1515ad74bc61SViacheslav Ovsiienko 	unsigned int i;
151626c08b97SAdrien Mazarguil 
1517f38c5457SAdrien Mazarguil 	while (ret-- > 0) {
1518f38c5457SAdrien Mazarguil 		struct rte_pci_addr pci_addr;
1519f38c5457SAdrien Mazarguil 
1520f38c5457SAdrien Mazarguil 		DRV_LOG(DEBUG, "checking device \"%s\"", ibv_list[ret]->name);
1521f38c5457SAdrien Mazarguil 		if (mlx5_ibv_device_to_pci_addr(ibv_list[ret], &pci_addr))
1522f38c5457SAdrien Mazarguil 			continue;
1523f38c5457SAdrien Mazarguil 		if (pci_dev->addr.domain != pci_addr.domain ||
1524f38c5457SAdrien Mazarguil 		    pci_dev->addr.bus != pci_addr.bus ||
1525f38c5457SAdrien Mazarguil 		    pci_dev->addr.devid != pci_addr.devid ||
1526f38c5457SAdrien Mazarguil 		    pci_dev->addr.function != pci_addr.function)
1527f38c5457SAdrien Mazarguil 			continue;
152826c08b97SAdrien Mazarguil 		DRV_LOG(INFO, "PCI information matches for device \"%s\"",
1529f38c5457SAdrien Mazarguil 			ibv_list[ret]->name);
1530ad74bc61SViacheslav Ovsiienko 		ibv_match[nd++] = ibv_list[ret];
153126c08b97SAdrien Mazarguil 	}
1532ad74bc61SViacheslav Ovsiienko 	ibv_match[nd] = NULL;
1533ad74bc61SViacheslav Ovsiienko 	if (!nd) {
1534ad74bc61SViacheslav Ovsiienko 		/* No device macthes, just complain and bail out. */
1535ad74bc61SViacheslav Ovsiienko 		mlx5_glue->free_device_list(ibv_list);
1536ad74bc61SViacheslav Ovsiienko 		DRV_LOG(WARNING,
1537ad74bc61SViacheslav Ovsiienko 			"no Verbs device matches PCI device " PCI_PRI_FMT ","
1538ad74bc61SViacheslav Ovsiienko 			" are kernel drivers loaded?",
1539ad74bc61SViacheslav Ovsiienko 			pci_dev->addr.domain, pci_dev->addr.bus,
1540ad74bc61SViacheslav Ovsiienko 			pci_dev->addr.devid, pci_dev->addr.function);
1541ad74bc61SViacheslav Ovsiienko 		rte_errno = ENOENT;
1542ad74bc61SViacheslav Ovsiienko 		ret = -rte_errno;
1543ad74bc61SViacheslav Ovsiienko 		return ret;
1544ad74bc61SViacheslav Ovsiienko 	}
1545ad74bc61SViacheslav Ovsiienko 	nl_route = mlx5_nl_init(NETLINK_ROUTE);
1546ad74bc61SViacheslav Ovsiienko 	nl_rdma = mlx5_nl_init(NETLINK_RDMA);
1547ad74bc61SViacheslav Ovsiienko 	if (nd == 1) {
154826c08b97SAdrien Mazarguil 		/*
1549ad74bc61SViacheslav Ovsiienko 		 * Found single matching device may have multiple ports.
1550ad74bc61SViacheslav Ovsiienko 		 * Each port may be representor, we have to check the port
1551ad74bc61SViacheslav Ovsiienko 		 * number and check the representors existence.
155226c08b97SAdrien Mazarguil 		 */
1553ad74bc61SViacheslav Ovsiienko 		if (nl_rdma >= 0)
1554ad74bc61SViacheslav Ovsiienko 			np = mlx5_nl_portnum(nl_rdma, ibv_match[0]->name);
1555ad74bc61SViacheslav Ovsiienko 		if (!np)
1556ad74bc61SViacheslav Ovsiienko 			DRV_LOG(WARNING, "can not get IB device \"%s\""
1557ad74bc61SViacheslav Ovsiienko 					 " ports number", ibv_match[0]->name);
1558ad74bc61SViacheslav Ovsiienko 	}
1559ad74bc61SViacheslav Ovsiienko 	/*
1560ad74bc61SViacheslav Ovsiienko 	 * Now we can determine the maximal
1561ad74bc61SViacheslav Ovsiienko 	 * amount of devices to be spawned.
1562ad74bc61SViacheslav Ovsiienko 	 */
1563ad74bc61SViacheslav Ovsiienko 	struct mlx5_dev_spawn_data list[np ? np : nd];
1564ad74bc61SViacheslav Ovsiienko 
1565ad74bc61SViacheslav Ovsiienko 	if (np > 1) {
1566ad74bc61SViacheslav Ovsiienko 		/*
1567ad74bc61SViacheslav Ovsiienko 		 * Signle IB device with multiple ports found,
1568ad74bc61SViacheslav Ovsiienko 		 * it may be E-Switch master device and representors.
1569ad74bc61SViacheslav Ovsiienko 		 * We have to perform identification trough the ports.
1570ad74bc61SViacheslav Ovsiienko 		 */
1571ad74bc61SViacheslav Ovsiienko 		assert(nl_rdma >= 0);
1572ad74bc61SViacheslav Ovsiienko 		assert(ns == 0);
1573ad74bc61SViacheslav Ovsiienko 		assert(nd == 1);
1574ad74bc61SViacheslav Ovsiienko 		for (i = 1; i <= np; ++i) {
1575ad74bc61SViacheslav Ovsiienko 			list[ns].max_port = np;
1576ad74bc61SViacheslav Ovsiienko 			list[ns].ibv_port = i;
1577ad74bc61SViacheslav Ovsiienko 			list[ns].ibv_dev = ibv_match[0];
1578ad74bc61SViacheslav Ovsiienko 			list[ns].eth_dev = NULL;
1579ad74bc61SViacheslav Ovsiienko 			list[ns].ifindex = mlx5_nl_ifindex
1580ad74bc61SViacheslav Ovsiienko 					(nl_rdma, list[ns].ibv_dev->name, i);
1581ad74bc61SViacheslav Ovsiienko 			if (!list[ns].ifindex) {
1582ad74bc61SViacheslav Ovsiienko 				/*
1583ad74bc61SViacheslav Ovsiienko 				 * No network interface index found for the
1584ad74bc61SViacheslav Ovsiienko 				 * specified port, it means there is no
1585ad74bc61SViacheslav Ovsiienko 				 * representor on this port. It's OK,
1586ad74bc61SViacheslav Ovsiienko 				 * there can be disabled ports, for example
1587ad74bc61SViacheslav Ovsiienko 				 * if sriov_numvfs < sriov_totalvfs.
1588ad74bc61SViacheslav Ovsiienko 				 */
158926c08b97SAdrien Mazarguil 				continue;
159026c08b97SAdrien Mazarguil 			}
1591ad74bc61SViacheslav Ovsiienko 			ret = -1;
159226c08b97SAdrien Mazarguil 			if (nl_route >= 0)
1593ad74bc61SViacheslav Ovsiienko 				ret = mlx5_nl_switch_info
1594ad74bc61SViacheslav Ovsiienko 					       (nl_route,
1595ad74bc61SViacheslav Ovsiienko 						list[ns].ifindex,
1596ad74bc61SViacheslav Ovsiienko 						&list[ns].info);
1597ad74bc61SViacheslav Ovsiienko 			if (ret || (!list[ns].info.representor &&
1598ad74bc61SViacheslav Ovsiienko 				    !list[ns].info.master)) {
1599ad74bc61SViacheslav Ovsiienko 				/*
1600ad74bc61SViacheslav Ovsiienko 				 * We failed to recognize representors with
1601ad74bc61SViacheslav Ovsiienko 				 * Netlink, let's try to perform the task
1602ad74bc61SViacheslav Ovsiienko 				 * with sysfs.
1603ad74bc61SViacheslav Ovsiienko 				 */
1604ad74bc61SViacheslav Ovsiienko 				ret =  mlx5_sysfs_switch_info
1605ad74bc61SViacheslav Ovsiienko 						(list[ns].ifindex,
1606ad74bc61SViacheslav Ovsiienko 						 &list[ns].info);
1607ad74bc61SViacheslav Ovsiienko 			}
1608ad74bc61SViacheslav Ovsiienko 			if (!ret && (list[ns].info.representor ^
1609ad74bc61SViacheslav Ovsiienko 				     list[ns].info.master))
1610ad74bc61SViacheslav Ovsiienko 				ns++;
1611ad74bc61SViacheslav Ovsiienko 		}
1612ad74bc61SViacheslav Ovsiienko 		if (!ns) {
161326c08b97SAdrien Mazarguil 			DRV_LOG(ERR,
1614ad74bc61SViacheslav Ovsiienko 				"unable to recognize master/representors"
1615ad74bc61SViacheslav Ovsiienko 				" on the IB device with multiple ports");
1616ad74bc61SViacheslav Ovsiienko 			rte_errno = ENOENT;
1617ad74bc61SViacheslav Ovsiienko 			ret = -rte_errno;
1618ad74bc61SViacheslav Ovsiienko 			goto exit;
1619ad74bc61SViacheslav Ovsiienko 		}
1620ad74bc61SViacheslav Ovsiienko 	} else {
1621ad74bc61SViacheslav Ovsiienko 		/*
1622ad74bc61SViacheslav Ovsiienko 		 * The existence of several matching entries (nd > 1) means
1623ad74bc61SViacheslav Ovsiienko 		 * port representors have been instantiated. No existing Verbs
1624ad74bc61SViacheslav Ovsiienko 		 * call nor sysfs entries can tell them apart, this can only
1625ad74bc61SViacheslav Ovsiienko 		 * be done through Netlink calls assuming kernel drivers are
1626ad74bc61SViacheslav Ovsiienko 		 * recent enough to support them.
1627ad74bc61SViacheslav Ovsiienko 		 *
1628ad74bc61SViacheslav Ovsiienko 		 * In the event of identification failure through Netlink,
1629ad74bc61SViacheslav Ovsiienko 		 * try again through sysfs, then:
1630ad74bc61SViacheslav Ovsiienko 		 *
1631ad74bc61SViacheslav Ovsiienko 		 * 1. A single IB device matches (nd == 1) with single
1632ad74bc61SViacheslav Ovsiienko 		 *    port (np=0/1) and is not a representor, assume
1633ad74bc61SViacheslav Ovsiienko 		 *    no switch support.
1634ad74bc61SViacheslav Ovsiienko 		 *
1635ad74bc61SViacheslav Ovsiienko 		 * 2. Otherwise no safe assumptions can be made;
1636ad74bc61SViacheslav Ovsiienko 		 *    complain louder and bail out.
1637ad74bc61SViacheslav Ovsiienko 		 */
1638ad74bc61SViacheslav Ovsiienko 		np = 1;
1639ad74bc61SViacheslav Ovsiienko 		for (i = 0; i != nd; ++i) {
1640ad74bc61SViacheslav Ovsiienko 			memset(&list[ns].info, 0, sizeof(list[ns].info));
1641ad74bc61SViacheslav Ovsiienko 			list[ns].max_port = 1;
1642ad74bc61SViacheslav Ovsiienko 			list[ns].ibv_port = 1;
1643ad74bc61SViacheslav Ovsiienko 			list[ns].ibv_dev = ibv_match[i];
1644ad74bc61SViacheslav Ovsiienko 			list[ns].eth_dev = NULL;
1645ad74bc61SViacheslav Ovsiienko 			list[ns].ifindex = 0;
1646ad74bc61SViacheslav Ovsiienko 			if (nl_rdma >= 0)
1647ad74bc61SViacheslav Ovsiienko 				list[ns].ifindex = mlx5_nl_ifindex
1648ad74bc61SViacheslav Ovsiienko 					(nl_rdma, list[ns].ibv_dev->name, 1);
1649ad74bc61SViacheslav Ovsiienko 			if (!list[ns].ifindex) {
1650ad74bc61SViacheslav Ovsiienko 				/*
1651ad74bc61SViacheslav Ovsiienko 				 * No network interface index found for the
1652ad74bc61SViacheslav Ovsiienko 				 * specified device, it means there it is not
1653ad74bc61SViacheslav Ovsiienko 				 * a representor/master.
1654ad74bc61SViacheslav Ovsiienko 				 */
1655ad74bc61SViacheslav Ovsiienko 				continue;
1656ad74bc61SViacheslav Ovsiienko 			}
1657ad74bc61SViacheslav Ovsiienko 			ret = -1;
1658ad74bc61SViacheslav Ovsiienko 			if (nl_route >= 0)
1659ad74bc61SViacheslav Ovsiienko 				ret = mlx5_nl_switch_info
1660ad74bc61SViacheslav Ovsiienko 					       (nl_route,
1661ad74bc61SViacheslav Ovsiienko 						list[ns].ifindex,
1662ad74bc61SViacheslav Ovsiienko 						&list[ns].info);
1663ad74bc61SViacheslav Ovsiienko 			if (ret || (!list[ns].info.representor &&
1664ad74bc61SViacheslav Ovsiienko 				    !list[ns].info.master)) {
1665ad74bc61SViacheslav Ovsiienko 				/*
1666ad74bc61SViacheslav Ovsiienko 				 * We failed to recognize representors with
1667ad74bc61SViacheslav Ovsiienko 				 * Netlink, let's try to perform the task
1668ad74bc61SViacheslav Ovsiienko 				 * with sysfs.
1669ad74bc61SViacheslav Ovsiienko 				 */
1670ad74bc61SViacheslav Ovsiienko 				ret =  mlx5_sysfs_switch_info
1671ad74bc61SViacheslav Ovsiienko 						(list[ns].ifindex,
1672ad74bc61SViacheslav Ovsiienko 						 &list[ns].info);
1673ad74bc61SViacheslav Ovsiienko 			}
1674ad74bc61SViacheslav Ovsiienko 			if (!ret && (list[ns].info.representor ^
1675ad74bc61SViacheslav Ovsiienko 				     list[ns].info.master)) {
1676ad74bc61SViacheslav Ovsiienko 				ns++;
1677ad74bc61SViacheslav Ovsiienko 			} else if ((nd == 1) &&
1678ad74bc61SViacheslav Ovsiienko 				   !list[ns].info.representor &&
1679ad74bc61SViacheslav Ovsiienko 				   !list[ns].info.master) {
1680ad74bc61SViacheslav Ovsiienko 				/*
1681ad74bc61SViacheslav Ovsiienko 				 * Single IB device with
1682ad74bc61SViacheslav Ovsiienko 				 * one physical port and
1683ad74bc61SViacheslav Ovsiienko 				 * attached network device.
1684ad74bc61SViacheslav Ovsiienko 				 * May be SRIOV is not enabled
1685ad74bc61SViacheslav Ovsiienko 				 * or there is no representors.
1686ad74bc61SViacheslav Ovsiienko 				 */
1687ad74bc61SViacheslav Ovsiienko 				DRV_LOG(INFO, "no E-Switch support detected");
1688ad74bc61SViacheslav Ovsiienko 				ns++;
1689ad74bc61SViacheslav Ovsiienko 				break;
169026c08b97SAdrien Mazarguil 			}
1691f38c5457SAdrien Mazarguil 		}
1692ad74bc61SViacheslav Ovsiienko 		if (!ns) {
1693ad74bc61SViacheslav Ovsiienko 			DRV_LOG(ERR,
1694ad74bc61SViacheslav Ovsiienko 				"unable to recognize master/representors"
1695ad74bc61SViacheslav Ovsiienko 				" on the multiple IB devices");
1696ad74bc61SViacheslav Ovsiienko 			rte_errno = ENOENT;
1697ad74bc61SViacheslav Ovsiienko 			ret = -rte_errno;
1698ad74bc61SViacheslav Ovsiienko 			goto exit;
1699ad74bc61SViacheslav Ovsiienko 		}
1700ad74bc61SViacheslav Ovsiienko 	}
1701ad74bc61SViacheslav Ovsiienko 	assert(ns);
1702116f90adSAdrien Mazarguil 	/*
1703116f90adSAdrien Mazarguil 	 * Sort list to probe devices in natural order for users convenience
1704116f90adSAdrien Mazarguil 	 * (i.e. master first, then representors from lowest to highest ID).
1705116f90adSAdrien Mazarguil 	 */
1706ad74bc61SViacheslav Ovsiienko 	qsort(list, ns, sizeof(*list), mlx5_dev_spawn_data_cmp);
1707f87bfa8eSYongseok Koh 	/* Default configuration. */
1708f87bfa8eSYongseok Koh 	dev_config = (struct mlx5_dev_config){
170978c7a16dSYongseok Koh 		.hw_padding = 0,
1710f87bfa8eSYongseok Koh 		.mps = MLX5_ARG_UNSET,
1711f87bfa8eSYongseok Koh 		.tx_vec_en = 1,
1712f87bfa8eSYongseok Koh 		.rx_vec_en = 1,
1713f87bfa8eSYongseok Koh 		.txq_inline = MLX5_ARG_UNSET,
1714f87bfa8eSYongseok Koh 		.txqs_inline = MLX5_ARG_UNSET,
171509d8b416SYongseok Koh 		.txqs_vec = MLX5_ARG_UNSET,
1716f87bfa8eSYongseok Koh 		.inline_max_packet_sz = MLX5_ARG_UNSET,
1717f87bfa8eSYongseok Koh 		.vf_nl_en = 1,
1718f87bfa8eSYongseok Koh 		.mprq = {
1719f87bfa8eSYongseok Koh 			.enabled = 0, /* Disabled by default. */
1720f87bfa8eSYongseok Koh 			.stride_num_n = MLX5_MPRQ_STRIDE_NUM_N,
1721f87bfa8eSYongseok Koh 			.max_memcpy_len = MLX5_MPRQ_MEMCPY_DEFAULT_LEN,
1722f87bfa8eSYongseok Koh 			.min_rxqs_num = MLX5_MPRQ_MIN_RXQS,
1723f87bfa8eSYongseok Koh 		},
1724f87bfa8eSYongseok Koh 	};
1725ad74bc61SViacheslav Ovsiienko 	/* Device specific configuration. */
1726f38c5457SAdrien Mazarguil 	switch (pci_dev->id.device_id) {
172709d8b416SYongseok Koh 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5BF:
172809d8b416SYongseok Koh 		dev_config.txqs_vec = MLX5_VPMD_MAX_TXQS_BLUEFIELD;
172909d8b416SYongseok Koh 		break;
1730f38c5457SAdrien Mazarguil 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
1731f38c5457SAdrien Mazarguil 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF:
1732f38c5457SAdrien Mazarguil 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF:
1733f38c5457SAdrien Mazarguil 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF:
1734f87bfa8eSYongseok Koh 		dev_config.vf = 1;
1735f38c5457SAdrien Mazarguil 		break;
1736f38c5457SAdrien Mazarguil 	default:
1737f87bfa8eSYongseok Koh 		break;
1738f38c5457SAdrien Mazarguil 	}
173909d8b416SYongseok Koh 	/* Set architecture-dependent default value if unset. */
174009d8b416SYongseok Koh 	if (dev_config.txqs_vec == MLX5_ARG_UNSET)
174109d8b416SYongseok Koh 		dev_config.txqs_vec = MLX5_VPMD_MAX_TXQS;
1742ad74bc61SViacheslav Ovsiienko 	for (i = 0; i != ns; ++i) {
17432b730263SAdrien Mazarguil 		uint32_t restore;
17442b730263SAdrien Mazarguil 
1745f87bfa8eSYongseok Koh 		list[i].eth_dev = mlx5_dev_spawn(&pci_dev->device,
1746ad74bc61SViacheslav Ovsiienko 						 &list[i],
1747ad74bc61SViacheslav Ovsiienko 						 dev_config);
17486de569f5SAdrien Mazarguil 		if (!list[i].eth_dev) {
1749206254b7SOphir Munk 			if (rte_errno != EBUSY && rte_errno != EEXIST)
17502b730263SAdrien Mazarguil 				break;
1751206254b7SOphir Munk 			/* Device is disabled or already spawned. Ignore it. */
17526de569f5SAdrien Mazarguil 			continue;
17536de569f5SAdrien Mazarguil 		}
1754116f90adSAdrien Mazarguil 		restore = list[i].eth_dev->data->dev_flags;
1755116f90adSAdrien Mazarguil 		rte_eth_copy_pci_info(list[i].eth_dev, pci_dev);
17562b730263SAdrien Mazarguil 		/* Restore non-PCI flags cleared by the above call. */
1757116f90adSAdrien Mazarguil 		list[i].eth_dev->data->dev_flags |= restore;
1758116f90adSAdrien Mazarguil 		rte_eth_dev_probing_finish(list[i].eth_dev);
17592b730263SAdrien Mazarguil 	}
1760ad74bc61SViacheslav Ovsiienko 	if (i != ns) {
1761f38c5457SAdrien Mazarguil 		DRV_LOG(ERR,
1762f38c5457SAdrien Mazarguil 			"probe of PCI device " PCI_PRI_FMT " aborted after"
1763f38c5457SAdrien Mazarguil 			" encountering an error: %s",
1764f38c5457SAdrien Mazarguil 			pci_dev->addr.domain, pci_dev->addr.bus,
1765f38c5457SAdrien Mazarguil 			pci_dev->addr.devid, pci_dev->addr.function,
1766f38c5457SAdrien Mazarguil 			strerror(rte_errno));
1767f38c5457SAdrien Mazarguil 		ret = -rte_errno;
17682b730263SAdrien Mazarguil 		/* Roll back. */
17692b730263SAdrien Mazarguil 		while (i--) {
17706de569f5SAdrien Mazarguil 			if (!list[i].eth_dev)
17716de569f5SAdrien Mazarguil 				continue;
1772116f90adSAdrien Mazarguil 			mlx5_dev_close(list[i].eth_dev);
1773e16adf08SThomas Monjalon 			/* mac_addrs must not be freed because in dev_private */
1774e16adf08SThomas Monjalon 			list[i].eth_dev->data->mac_addrs = NULL;
1775116f90adSAdrien Mazarguil 			claim_zero(rte_eth_dev_release_port(list[i].eth_dev));
17762b730263SAdrien Mazarguil 		}
17772b730263SAdrien Mazarguil 		/* Restore original error. */
17782b730263SAdrien Mazarguil 		rte_errno = -ret;
1779f38c5457SAdrien Mazarguil 	} else {
1780f38c5457SAdrien Mazarguil 		ret = 0;
1781f38c5457SAdrien Mazarguil 	}
1782ad74bc61SViacheslav Ovsiienko exit:
1783ad74bc61SViacheslav Ovsiienko 	/*
1784ad74bc61SViacheslav Ovsiienko 	 * Do the routine cleanup:
1785ad74bc61SViacheslav Ovsiienko 	 * - close opened Netlink sockets
1786ad74bc61SViacheslav Ovsiienko 	 * - free the Infiniband device list
1787ad74bc61SViacheslav Ovsiienko 	 */
1788ad74bc61SViacheslav Ovsiienko 	if (nl_rdma >= 0)
1789ad74bc61SViacheslav Ovsiienko 		close(nl_rdma);
1790ad74bc61SViacheslav Ovsiienko 	if (nl_route >= 0)
1791ad74bc61SViacheslav Ovsiienko 		close(nl_route);
1792ad74bc61SViacheslav Ovsiienko 	assert(ibv_list);
1793ad74bc61SViacheslav Ovsiienko 	mlx5_glue->free_device_list(ibv_list);
1794f38c5457SAdrien Mazarguil 	return ret;
1795771fa900SAdrien Mazarguil }
1796771fa900SAdrien Mazarguil 
17973a820742SOphir Munk /**
17983a820742SOphir Munk  * DPDK callback to remove a PCI device.
17993a820742SOphir Munk  *
18003a820742SOphir Munk  * This function removes all Ethernet devices belong to a given PCI device.
18013a820742SOphir Munk  *
18023a820742SOphir Munk  * @param[in] pci_dev
18033a820742SOphir Munk  *   Pointer to the PCI device.
18043a820742SOphir Munk  *
18053a820742SOphir Munk  * @return
18063a820742SOphir Munk  *   0 on success, the function cannot fail.
18073a820742SOphir Munk  */
18083a820742SOphir Munk static int
18093a820742SOphir Munk mlx5_pci_remove(struct rte_pci_device *pci_dev)
18103a820742SOphir Munk {
18113a820742SOphir Munk 	uint16_t port_id;
18123a820742SOphir Munk 	struct rte_eth_dev *port;
18133a820742SOphir Munk 
18143a820742SOphir Munk 	for (port_id = 0; port_id < RTE_MAX_ETHPORTS; port_id++) {
18153a820742SOphir Munk 		port = &rte_eth_devices[port_id];
18163a820742SOphir Munk 		if (port->state != RTE_ETH_DEV_UNUSED &&
18173a820742SOphir Munk 				port->device == &pci_dev->device)
18183a820742SOphir Munk 			rte_eth_dev_close(port_id);
18193a820742SOphir Munk 	}
18203a820742SOphir Munk 	return 0;
18213a820742SOphir Munk }
18223a820742SOphir Munk 
1823771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = {
1824771fa900SAdrien Mazarguil 	{
18251d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
18261d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4)
1827771fa900SAdrien Mazarguil 	},
1828771fa900SAdrien Mazarguil 	{
18291d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
18301d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4VF)
1831771fa900SAdrien Mazarguil 	},
1832771fa900SAdrien Mazarguil 	{
18331d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
18341d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LX)
1835771fa900SAdrien Mazarguil 	},
1836771fa900SAdrien Mazarguil 	{
18371d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
18381d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF)
1839771fa900SAdrien Mazarguil 	},
1840771fa900SAdrien Mazarguil 	{
1841528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1842528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5)
1843528a9fbeSYongseok Koh 	},
1844528a9fbeSYongseok Koh 	{
1845528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1846528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5VF)
1847528a9fbeSYongseok Koh 	},
1848528a9fbeSYongseok Koh 	{
1849528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1850528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EX)
1851528a9fbeSYongseok Koh 	},
1852528a9fbeSYongseok Koh 	{
1853528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1854528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF)
1855528a9fbeSYongseok Koh 	},
1856528a9fbeSYongseok Koh 	{
1857dd3331c6SShahaf Shuler 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1858dd3331c6SShahaf Shuler 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5BF)
1859dd3331c6SShahaf Shuler 	},
1860dd3331c6SShahaf Shuler 	{
1861c322c0e5SOri Kam 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1862c322c0e5SOri Kam 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF)
1863c322c0e5SOri Kam 	},
1864c322c0e5SOri Kam 	{
1865f0354d84SWisam Jaddo 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1866f0354d84SWisam Jaddo 				PCI_DEVICE_ID_MELLANOX_CONNECTX6)
1867f0354d84SWisam Jaddo 	},
1868f0354d84SWisam Jaddo 	{
1869f0354d84SWisam Jaddo 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1870f0354d84SWisam Jaddo 				PCI_DEVICE_ID_MELLANOX_CONNECTX6VF)
1871f0354d84SWisam Jaddo 	},
1872f0354d84SWisam Jaddo 	{
1873771fa900SAdrien Mazarguil 		.vendor_id = 0
1874771fa900SAdrien Mazarguil 	}
1875771fa900SAdrien Mazarguil };
1876771fa900SAdrien Mazarguil 
1877fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver = {
18782f3193cfSJan Viktorin 	.driver = {
18792f3193cfSJan Viktorin 		.name = MLX5_DRIVER_NAME
18802f3193cfSJan Viktorin 	},
1881771fa900SAdrien Mazarguil 	.id_table = mlx5_pci_id_map,
1882af424af8SShreyansh Jain 	.probe = mlx5_pci_probe,
18833a820742SOphir Munk 	.remove = mlx5_pci_remove,
1884989e999dSShahaf Shuler 	.dma_map = mlx5_dma_map,
1885989e999dSShahaf Shuler 	.dma_unmap = mlx5_dma_unmap,
1886206254b7SOphir Munk 	.drv_flags = (RTE_PCI_DRV_INTR_LSC | RTE_PCI_DRV_INTR_RMV |
1887206254b7SOphir Munk 		      RTE_PCI_DRV_PROBE_AGAIN),
1888771fa900SAdrien Mazarguil };
1889771fa900SAdrien Mazarguil 
189072b934adSThomas Monjalon #ifdef RTE_IBVERBS_LINK_DLOPEN
189159b91becSAdrien Mazarguil 
189259b91becSAdrien Mazarguil /**
189308c028d0SAdrien Mazarguil  * Suffix RTE_EAL_PMD_PATH with "-glue".
189408c028d0SAdrien Mazarguil  *
189508c028d0SAdrien Mazarguil  * This function performs a sanity check on RTE_EAL_PMD_PATH before
189608c028d0SAdrien Mazarguil  * suffixing its last component.
189708c028d0SAdrien Mazarguil  *
189808c028d0SAdrien Mazarguil  * @param buf[out]
189908c028d0SAdrien Mazarguil  *   Output buffer, should be large enough otherwise NULL is returned.
190008c028d0SAdrien Mazarguil  * @param size
190108c028d0SAdrien Mazarguil  *   Size of @p out.
190208c028d0SAdrien Mazarguil  *
190308c028d0SAdrien Mazarguil  * @return
190408c028d0SAdrien Mazarguil  *   Pointer to @p buf or @p NULL in case suffix cannot be appended.
190508c028d0SAdrien Mazarguil  */
190608c028d0SAdrien Mazarguil static char *
190708c028d0SAdrien Mazarguil mlx5_glue_path(char *buf, size_t size)
190808c028d0SAdrien Mazarguil {
190908c028d0SAdrien Mazarguil 	static const char *const bad[] = { "/", ".", "..", NULL };
191008c028d0SAdrien Mazarguil 	const char *path = RTE_EAL_PMD_PATH;
191108c028d0SAdrien Mazarguil 	size_t len = strlen(path);
191208c028d0SAdrien Mazarguil 	size_t off;
191308c028d0SAdrien Mazarguil 	int i;
191408c028d0SAdrien Mazarguil 
191508c028d0SAdrien Mazarguil 	while (len && path[len - 1] == '/')
191608c028d0SAdrien Mazarguil 		--len;
191708c028d0SAdrien Mazarguil 	for (off = len; off && path[off - 1] != '/'; --off)
191808c028d0SAdrien Mazarguil 		;
191908c028d0SAdrien Mazarguil 	for (i = 0; bad[i]; ++i)
192008c028d0SAdrien Mazarguil 		if (!strncmp(path + off, bad[i], (int)(len - off)))
192108c028d0SAdrien Mazarguil 			goto error;
192208c028d0SAdrien Mazarguil 	i = snprintf(buf, size, "%.*s-glue", (int)len, path);
192308c028d0SAdrien Mazarguil 	if (i == -1 || (size_t)i >= size)
192408c028d0SAdrien Mazarguil 		goto error;
192508c028d0SAdrien Mazarguil 	return buf;
192608c028d0SAdrien Mazarguil error:
1927a170a30dSNélio Laranjeiro 	DRV_LOG(ERR,
1928a170a30dSNélio Laranjeiro 		"unable to append \"-glue\" to last component of"
192908c028d0SAdrien Mazarguil 		" RTE_EAL_PMD_PATH (\"" RTE_EAL_PMD_PATH "\"),"
193008c028d0SAdrien Mazarguil 		" please re-configure DPDK");
193108c028d0SAdrien Mazarguil 	return NULL;
193208c028d0SAdrien Mazarguil }
193308c028d0SAdrien Mazarguil 
193408c028d0SAdrien Mazarguil /**
193559b91becSAdrien Mazarguil  * Initialization routine for run-time dependency on rdma-core.
193659b91becSAdrien Mazarguil  */
193759b91becSAdrien Mazarguil static int
193859b91becSAdrien Mazarguil mlx5_glue_init(void)
193959b91becSAdrien Mazarguil {
194008c028d0SAdrien Mazarguil 	char glue_path[sizeof(RTE_EAL_PMD_PATH) - 1 + sizeof("-glue")];
1941f6242d06SAdrien Mazarguil 	const char *path[] = {
1942f6242d06SAdrien Mazarguil 		/*
1943f6242d06SAdrien Mazarguil 		 * A basic security check is necessary before trusting
1944f6242d06SAdrien Mazarguil 		 * MLX5_GLUE_PATH, which may override RTE_EAL_PMD_PATH.
1945f6242d06SAdrien Mazarguil 		 */
1946f6242d06SAdrien Mazarguil 		(geteuid() == getuid() && getegid() == getgid() ?
1947f6242d06SAdrien Mazarguil 		 getenv("MLX5_GLUE_PATH") : NULL),
194808c028d0SAdrien Mazarguil 		/*
194908c028d0SAdrien Mazarguil 		 * When RTE_EAL_PMD_PATH is set, use its glue-suffixed
195008c028d0SAdrien Mazarguil 		 * variant, otherwise let dlopen() look up libraries on its
195108c028d0SAdrien Mazarguil 		 * own.
195208c028d0SAdrien Mazarguil 		 */
195308c028d0SAdrien Mazarguil 		(*RTE_EAL_PMD_PATH ?
195408c028d0SAdrien Mazarguil 		 mlx5_glue_path(glue_path, sizeof(glue_path)) : ""),
1955f6242d06SAdrien Mazarguil 	};
1956f6242d06SAdrien Mazarguil 	unsigned int i = 0;
195759b91becSAdrien Mazarguil 	void *handle = NULL;
195859b91becSAdrien Mazarguil 	void **sym;
195959b91becSAdrien Mazarguil 	const char *dlmsg;
196059b91becSAdrien Mazarguil 
1961f6242d06SAdrien Mazarguil 	while (!handle && i != RTE_DIM(path)) {
1962f6242d06SAdrien Mazarguil 		const char *end;
1963f6242d06SAdrien Mazarguil 		size_t len;
1964f6242d06SAdrien Mazarguil 		int ret;
1965f6242d06SAdrien Mazarguil 
1966f6242d06SAdrien Mazarguil 		if (!path[i]) {
1967f6242d06SAdrien Mazarguil 			++i;
1968f6242d06SAdrien Mazarguil 			continue;
1969f6242d06SAdrien Mazarguil 		}
1970f6242d06SAdrien Mazarguil 		end = strpbrk(path[i], ":;");
1971f6242d06SAdrien Mazarguil 		if (!end)
1972f6242d06SAdrien Mazarguil 			end = path[i] + strlen(path[i]);
1973f6242d06SAdrien Mazarguil 		len = end - path[i];
1974f6242d06SAdrien Mazarguil 		ret = 0;
1975f6242d06SAdrien Mazarguil 		do {
1976f6242d06SAdrien Mazarguil 			char name[ret + 1];
1977f6242d06SAdrien Mazarguil 
1978f6242d06SAdrien Mazarguil 			ret = snprintf(name, sizeof(name), "%.*s%s" MLX5_GLUE,
1979f6242d06SAdrien Mazarguil 				       (int)len, path[i],
1980f6242d06SAdrien Mazarguil 				       (!len || *(end - 1) == '/') ? "" : "/");
1981f6242d06SAdrien Mazarguil 			if (ret == -1)
1982f6242d06SAdrien Mazarguil 				break;
1983f6242d06SAdrien Mazarguil 			if (sizeof(name) != (size_t)ret + 1)
1984f6242d06SAdrien Mazarguil 				continue;
1985a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "looking for rdma-core glue as \"%s\"",
1986a170a30dSNélio Laranjeiro 				name);
1987f6242d06SAdrien Mazarguil 			handle = dlopen(name, RTLD_LAZY);
1988f6242d06SAdrien Mazarguil 			break;
1989f6242d06SAdrien Mazarguil 		} while (1);
1990f6242d06SAdrien Mazarguil 		path[i] = end + 1;
1991f6242d06SAdrien Mazarguil 		if (!*end)
1992f6242d06SAdrien Mazarguil 			++i;
1993f6242d06SAdrien Mazarguil 	}
199459b91becSAdrien Mazarguil 	if (!handle) {
199559b91becSAdrien Mazarguil 		rte_errno = EINVAL;
199659b91becSAdrien Mazarguil 		dlmsg = dlerror();
199759b91becSAdrien Mazarguil 		if (dlmsg)
1998a170a30dSNélio Laranjeiro 			DRV_LOG(WARNING, "cannot load glue library: %s", dlmsg);
199959b91becSAdrien Mazarguil 		goto glue_error;
200059b91becSAdrien Mazarguil 	}
200159b91becSAdrien Mazarguil 	sym = dlsym(handle, "mlx5_glue");
200259b91becSAdrien Mazarguil 	if (!sym || !*sym) {
200359b91becSAdrien Mazarguil 		rte_errno = EINVAL;
200459b91becSAdrien Mazarguil 		dlmsg = dlerror();
200559b91becSAdrien Mazarguil 		if (dlmsg)
2006a170a30dSNélio Laranjeiro 			DRV_LOG(ERR, "cannot resolve glue symbol: %s", dlmsg);
200759b91becSAdrien Mazarguil 		goto glue_error;
200859b91becSAdrien Mazarguil 	}
200959b91becSAdrien Mazarguil 	mlx5_glue = *sym;
201059b91becSAdrien Mazarguil 	return 0;
201159b91becSAdrien Mazarguil glue_error:
201259b91becSAdrien Mazarguil 	if (handle)
201359b91becSAdrien Mazarguil 		dlclose(handle);
2014a170a30dSNélio Laranjeiro 	DRV_LOG(WARNING,
2015a170a30dSNélio Laranjeiro 		"cannot initialize PMD due to missing run-time dependency on"
2016a170a30dSNélio Laranjeiro 		" rdma-core libraries (libibverbs, libmlx5)");
201759b91becSAdrien Mazarguil 	return -rte_errno;
201859b91becSAdrien Mazarguil }
201959b91becSAdrien Mazarguil 
202059b91becSAdrien Mazarguil #endif
202159b91becSAdrien Mazarguil 
2022771fa900SAdrien Mazarguil /**
2023771fa900SAdrien Mazarguil  * Driver initialization routine.
2024771fa900SAdrien Mazarguil  */
2025f8e99896SThomas Monjalon RTE_INIT(rte_mlx5_pmd_init)
2026771fa900SAdrien Mazarguil {
20273d96644aSStephen Hemminger 	/* Initialize driver log type. */
20283d96644aSStephen Hemminger 	mlx5_logtype = rte_log_register("pmd.net.mlx5");
20293d96644aSStephen Hemminger 	if (mlx5_logtype >= 0)
20303d96644aSStephen Hemminger 		rte_log_set_level(mlx5_logtype, RTE_LOG_NOTICE);
20313d96644aSStephen Hemminger 
20325f8ba81cSXueming Li 	/* Build the static tables for Verbs conversion. */
2033ea16068cSYongseok Koh 	mlx5_set_ptype_table();
20345f8ba81cSXueming Li 	mlx5_set_cksum_table();
20355f8ba81cSXueming Li 	mlx5_set_swp_types_table();
2036771fa900SAdrien Mazarguil 	/*
2037771fa900SAdrien Mazarguil 	 * RDMAV_HUGEPAGES_SAFE tells ibv_fork_init() we intend to use
2038771fa900SAdrien Mazarguil 	 * huge pages. Calling ibv_fork_init() during init allows
2039771fa900SAdrien Mazarguil 	 * applications to use fork() safely for purposes other than
2040771fa900SAdrien Mazarguil 	 * using this PMD, which is not supported in forked processes.
2041771fa900SAdrien Mazarguil 	 */
2042771fa900SAdrien Mazarguil 	setenv("RDMAV_HUGEPAGES_SAFE", "1", 1);
2043161b93e5SYongseok Koh 	/* Match the size of Rx completion entry to the size of a cacheline. */
2044161b93e5SYongseok Koh 	if (RTE_CACHE_LINE_SIZE == 128)
2045161b93e5SYongseok Koh 		setenv("MLX5_CQE_SIZE", "128", 0);
20461ff30d18SMatan Azrad 	/*
20471ff30d18SMatan Azrad 	 * MLX5_DEVICE_FATAL_CLEANUP tells ibv_destroy functions to
20481ff30d18SMatan Azrad 	 * cleanup all the Verbs resources even when the device was removed.
20491ff30d18SMatan Azrad 	 */
20501ff30d18SMatan Azrad 	setenv("MLX5_DEVICE_FATAL_CLEANUP", "1", 1);
205172b934adSThomas Monjalon #ifdef RTE_IBVERBS_LINK_DLOPEN
205259b91becSAdrien Mazarguil 	if (mlx5_glue_init())
205359b91becSAdrien Mazarguil 		return;
205459b91becSAdrien Mazarguil 	assert(mlx5_glue);
205559b91becSAdrien Mazarguil #endif
20562a3b0097SAdrien Mazarguil #ifndef NDEBUG
20572a3b0097SAdrien Mazarguil 	/* Glue structure must not contain any NULL pointers. */
20582a3b0097SAdrien Mazarguil 	{
20592a3b0097SAdrien Mazarguil 		unsigned int i;
20602a3b0097SAdrien Mazarguil 
20612a3b0097SAdrien Mazarguil 		for (i = 0; i != sizeof(*mlx5_glue) / sizeof(void *); ++i)
20622a3b0097SAdrien Mazarguil 			assert(((const void *const *)mlx5_glue)[i]);
20632a3b0097SAdrien Mazarguil 	}
20642a3b0097SAdrien Mazarguil #endif
20656d5df2eaSAdrien Mazarguil 	if (strcmp(mlx5_glue->version, MLX5_GLUE_VERSION)) {
2066a170a30dSNélio Laranjeiro 		DRV_LOG(ERR,
2067a170a30dSNélio Laranjeiro 			"rdma-core glue \"%s\" mismatch: \"%s\" is required",
20686d5df2eaSAdrien Mazarguil 			mlx5_glue->version, MLX5_GLUE_VERSION);
20696d5df2eaSAdrien Mazarguil 		return;
20706d5df2eaSAdrien Mazarguil 	}
20710e83b8e5SNelio Laranjeiro 	mlx5_glue->fork_init();
20723dcfe039SThomas Monjalon 	rte_pci_register(&mlx5_driver);
2073771fa900SAdrien Mazarguil }
2074771fa900SAdrien Mazarguil 
207501f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__);
207601f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map);
20770880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib");
2078