xref: /dpdk/drivers/net/mlx5/mlx5.c (revision e9f4166014cb7abf8c74b913ff046487d0e7bea2)
18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause
2771fa900SAdrien Mazarguil  * Copyright 2015 6WIND S.A.
35feecc57SShahaf Shuler  * Copyright 2015 Mellanox Technologies, Ltd
4771fa900SAdrien Mazarguil  */
5771fa900SAdrien Mazarguil 
6771fa900SAdrien Mazarguil #include <stddef.h>
7771fa900SAdrien Mazarguil #include <unistd.h>
8771fa900SAdrien Mazarguil #include <string.h>
9771fa900SAdrien Mazarguil #include <assert.h>
1059b91becSAdrien Mazarguil #include <dlfcn.h>
11771fa900SAdrien Mazarguil #include <stdint.h>
12771fa900SAdrien Mazarguil #include <stdlib.h>
13e72dd09bSNélio Laranjeiro #include <errno.h>
14771fa900SAdrien Mazarguil #include <net/if.h>
154a984153SXueming Li #include <sys/mman.h>
16ccdcba53SNélio Laranjeiro #include <linux/rtnetlink.h>
17771fa900SAdrien Mazarguil 
18771fa900SAdrien Mazarguil /* Verbs header. */
19771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
20771fa900SAdrien Mazarguil #ifdef PEDANTIC
21fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic"
22771fa900SAdrien Mazarguil #endif
23771fa900SAdrien Mazarguil #include <infiniband/verbs.h>
24771fa900SAdrien Mazarguil #ifdef PEDANTIC
25fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic"
26771fa900SAdrien Mazarguil #endif
27771fa900SAdrien Mazarguil 
28771fa900SAdrien Mazarguil #include <rte_malloc.h>
29ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h>
30fdf91e0fSJan Blunck #include <rte_ethdev_pci.h>
31771fa900SAdrien Mazarguil #include <rte_pci.h>
32c752998bSGaetan Rivet #include <rte_bus_pci.h>
33771fa900SAdrien Mazarguil #include <rte_common.h>
3459b91becSAdrien Mazarguil #include <rte_config.h>
354a984153SXueming Li #include <rte_eal_memconfig.h>
36e72dd09bSNélio Laranjeiro #include <rte_kvargs.h>
37771fa900SAdrien Mazarguil 
38771fa900SAdrien Mazarguil #include "mlx5.h"
39771fa900SAdrien Mazarguil #include "mlx5_utils.h"
402e22920bSAdrien Mazarguil #include "mlx5_rxtx.h"
41771fa900SAdrien Mazarguil #include "mlx5_autoconf.h"
4213d57bd5SAdrien Mazarguil #include "mlx5_defs.h"
430e83b8e5SNelio Laranjeiro #include "mlx5_glue.h"
44771fa900SAdrien Mazarguil 
4599c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */
4699c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en"
4799c12dccSNélio Laranjeiro 
482a66cf37SYaacov Hazan /* Device parameter to configure inline send. */
492a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline"
502a66cf37SYaacov Hazan 
512a66cf37SYaacov Hazan /*
522a66cf37SYaacov Hazan  * Device parameter to configure the number of TX queues threshold for
532a66cf37SYaacov Hazan  * enabling inline send.
542a66cf37SYaacov Hazan  */
552a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline"
562a66cf37SYaacov Hazan 
57230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */
58230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en"
59230189d9SNélio Laranjeiro 
606ce84bd8SYongseok Koh /* Device parameter to include 2 dsegs in the title WQEBB. */
616ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en"
626ce84bd8SYongseok Koh 
636ce84bd8SYongseok Koh /* Device parameter to limit the size of inlining packet. */
646ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len"
656ce84bd8SYongseok Koh 
665644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Tx vector. */
675644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en"
685644d5b9SNelio Laranjeiro 
695644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */
705644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en"
715644d5b9SNelio Laranjeiro 
7278a54648SXueming Li /* Allow L3 VXLAN flow creation. */
7378a54648SXueming Li #define MLX5_L3_VXLAN_EN "l3_vxlan_en"
7478a54648SXueming Li 
75db209cc3SNélio Laranjeiro /* Activate Netlink support in VF mode. */
76db209cc3SNélio Laranjeiro #define MLX5_VF_NL_EN "vf_nl_en"
77db209cc3SNélio Laranjeiro 
7843e9d979SShachar Beiser #ifndef HAVE_IBV_MLX5_MOD_MPW
7943e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2)
8043e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3)
8143e9d979SShachar Beiser #endif
8243e9d979SShachar Beiser 
83523f5a74SYongseok Koh #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP
84523f5a74SYongseok Koh #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4)
85523f5a74SYongseok Koh #endif
86523f5a74SYongseok Koh 
87a170a30dSNélio Laranjeiro /** Driver-specific log messages type. */
88a170a30dSNélio Laranjeiro int mlx5_logtype;
89a170a30dSNélio Laranjeiro 
90771fa900SAdrien Mazarguil /**
914d803a72SOlga Shern  * Retrieve integer value from environment variable.
924d803a72SOlga Shern  *
934d803a72SOlga Shern  * @param[in] name
944d803a72SOlga Shern  *   Environment variable name.
954d803a72SOlga Shern  *
964d803a72SOlga Shern  * @return
974d803a72SOlga Shern  *   Integer value, 0 if the variable is not set.
984d803a72SOlga Shern  */
994d803a72SOlga Shern int
1004d803a72SOlga Shern mlx5_getenv_int(const char *name)
1014d803a72SOlga Shern {
1024d803a72SOlga Shern 	const char *val = getenv(name);
1034d803a72SOlga Shern 
1044d803a72SOlga Shern 	if (val == NULL)
1054d803a72SOlga Shern 		return 0;
1064d803a72SOlga Shern 	return atoi(val);
1074d803a72SOlga Shern }
1084d803a72SOlga Shern 
1094d803a72SOlga Shern /**
1101e3a39f7SXueming Li  * Verbs callback to allocate a memory. This function should allocate the space
1111e3a39f7SXueming Li  * according to the size provided residing inside a huge page.
1121e3a39f7SXueming Li  * Please note that all allocation must respect the alignment from libmlx5
1131e3a39f7SXueming Li  * (i.e. currently sysconf(_SC_PAGESIZE)).
1141e3a39f7SXueming Li  *
1151e3a39f7SXueming Li  * @param[in] size
1161e3a39f7SXueming Li  *   The size in bytes of the memory to allocate.
1171e3a39f7SXueming Li  * @param[in] data
1181e3a39f7SXueming Li  *   A pointer to the callback data.
1191e3a39f7SXueming Li  *
1201e3a39f7SXueming Li  * @return
121a6d83b6aSNélio Laranjeiro  *   Allocated buffer, NULL otherwise and rte_errno is set.
1221e3a39f7SXueming Li  */
1231e3a39f7SXueming Li static void *
1241e3a39f7SXueming Li mlx5_alloc_verbs_buf(size_t size, void *data)
1251e3a39f7SXueming Li {
1261e3a39f7SXueming Li 	struct priv *priv = data;
1271e3a39f7SXueming Li 	void *ret;
1281e3a39f7SXueming Li 	size_t alignment = sysconf(_SC_PAGESIZE);
129d10b09dbSOlivier Matz 	unsigned int socket = SOCKET_ID_ANY;
1301e3a39f7SXueming Li 
131d10b09dbSOlivier Matz 	if (priv->verbs_alloc_ctx.type == MLX5_VERBS_ALLOC_TYPE_TX_QUEUE) {
132d10b09dbSOlivier Matz 		const struct mlx5_txq_ctrl *ctrl = priv->verbs_alloc_ctx.obj;
133d10b09dbSOlivier Matz 
134d10b09dbSOlivier Matz 		socket = ctrl->socket;
135d10b09dbSOlivier Matz 	} else if (priv->verbs_alloc_ctx.type ==
136d10b09dbSOlivier Matz 		   MLX5_VERBS_ALLOC_TYPE_RX_QUEUE) {
137d10b09dbSOlivier Matz 		const struct mlx5_rxq_ctrl *ctrl = priv->verbs_alloc_ctx.obj;
138d10b09dbSOlivier Matz 
139d10b09dbSOlivier Matz 		socket = ctrl->socket;
140d10b09dbSOlivier Matz 	}
1411e3a39f7SXueming Li 	assert(data != NULL);
142d10b09dbSOlivier Matz 	ret = rte_malloc_socket(__func__, size, alignment, socket);
143a6d83b6aSNélio Laranjeiro 	if (!ret && size)
144a6d83b6aSNélio Laranjeiro 		rte_errno = ENOMEM;
1451e3a39f7SXueming Li 	return ret;
1461e3a39f7SXueming Li }
1471e3a39f7SXueming Li 
1481e3a39f7SXueming Li /**
1491e3a39f7SXueming Li  * Verbs callback to free a memory.
1501e3a39f7SXueming Li  *
1511e3a39f7SXueming Li  * @param[in] ptr
1521e3a39f7SXueming Li  *   A pointer to the memory to free.
1531e3a39f7SXueming Li  * @param[in] data
1541e3a39f7SXueming Li  *   A pointer to the callback data.
1551e3a39f7SXueming Li  */
1561e3a39f7SXueming Li static void
1571e3a39f7SXueming Li mlx5_free_verbs_buf(void *ptr, void *data __rte_unused)
1581e3a39f7SXueming Li {
1591e3a39f7SXueming Li 	assert(data != NULL);
1601e3a39f7SXueming Li 	rte_free(ptr);
1611e3a39f7SXueming Li }
1621e3a39f7SXueming Li 
1631e3a39f7SXueming Li /**
164771fa900SAdrien Mazarguil  * DPDK callback to close the device.
165771fa900SAdrien Mazarguil  *
166771fa900SAdrien Mazarguil  * Destroy all queues and objects, free memory.
167771fa900SAdrien Mazarguil  *
168771fa900SAdrien Mazarguil  * @param dev
169771fa900SAdrien Mazarguil  *   Pointer to Ethernet device structure.
170771fa900SAdrien Mazarguil  */
171771fa900SAdrien Mazarguil static void
172771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev)
173771fa900SAdrien Mazarguil {
17401d79216SNélio Laranjeiro 	struct priv *priv = dev->data->dev_private;
1752e22920bSAdrien Mazarguil 	unsigned int i;
1766af6b973SNélio Laranjeiro 	int ret;
177771fa900SAdrien Mazarguil 
178a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "port %u closing device \"%s\"",
1790f99970bSNélio Laranjeiro 		dev->data->port_id,
180771fa900SAdrien Mazarguil 		((priv->ctx != NULL) ? priv->ctx->device->name : ""));
181ecc1c29dSAdrien Mazarguil 	/* In case mlx5_dev_stop() has not been called. */
182af4f09f2SNélio Laranjeiro 	mlx5_dev_interrupt_handler_uninstall(dev);
183af4f09f2SNélio Laranjeiro 	mlx5_traffic_disable(dev);
1842e22920bSAdrien Mazarguil 	/* Prevent crashes when queues are still in use. */
1852e22920bSAdrien Mazarguil 	dev->rx_pkt_burst = removed_rx_burst;
1862e22920bSAdrien Mazarguil 	dev->tx_pkt_burst = removed_tx_burst;
1872e22920bSAdrien Mazarguil 	if (priv->rxqs != NULL) {
1882e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_rx_burst() is still running. */
1892e22920bSAdrien Mazarguil 		usleep(1000);
190a1366b1aSNélio Laranjeiro 		for (i = 0; (i != priv->rxqs_n); ++i)
191af4f09f2SNélio Laranjeiro 			mlx5_rxq_release(dev, i);
1922e22920bSAdrien Mazarguil 		priv->rxqs_n = 0;
1932e22920bSAdrien Mazarguil 		priv->rxqs = NULL;
1942e22920bSAdrien Mazarguil 	}
1952e22920bSAdrien Mazarguil 	if (priv->txqs != NULL) {
1962e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_tx_burst() is still running. */
1972e22920bSAdrien Mazarguil 		usleep(1000);
1986e78005aSNélio Laranjeiro 		for (i = 0; (i != priv->txqs_n); ++i)
199af4f09f2SNélio Laranjeiro 			mlx5_txq_release(dev, i);
2002e22920bSAdrien Mazarguil 		priv->txqs_n = 0;
2012e22920bSAdrien Mazarguil 		priv->txqs = NULL;
2022e22920bSAdrien Mazarguil 	}
203b43802b4SXueming Li 	mlx5_flow_delete_drop_queue(dev);
204771fa900SAdrien Mazarguil 	if (priv->pd != NULL) {
205771fa900SAdrien Mazarguil 		assert(priv->ctx != NULL);
2060e83b8e5SNelio Laranjeiro 		claim_zero(mlx5_glue->dealloc_pd(priv->pd));
2070e83b8e5SNelio Laranjeiro 		claim_zero(mlx5_glue->close_device(priv->ctx));
208771fa900SAdrien Mazarguil 	} else
209771fa900SAdrien Mazarguil 		assert(priv->ctx == NULL);
21029c1d8bbSNélio Laranjeiro 	if (priv->rss_conf.rss_key != NULL)
21129c1d8bbSNélio Laranjeiro 		rte_free(priv->rss_conf.rss_key);
212634efbc2SNelio Laranjeiro 	if (priv->reta_idx != NULL)
213634efbc2SNelio Laranjeiro 		rte_free(priv->reta_idx);
2148c5bca92SXueming Li 	if (priv->primary_socket)
215af4f09f2SNélio Laranjeiro 		mlx5_socket_uninit(dev);
216ccdcba53SNélio Laranjeiro 	if (priv->config.vf)
217ccdcba53SNélio Laranjeiro 		mlx5_nl_mac_addr_flush(dev);
218ccdcba53SNélio Laranjeiro 	if (priv->nl_socket >= 0)
219ccdcba53SNélio Laranjeiro 		close(priv->nl_socket);
220af4f09f2SNélio Laranjeiro 	ret = mlx5_hrxq_ibv_verify(dev);
221f5479b68SNélio Laranjeiro 	if (ret)
222a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some hash Rx queue still remain",
2230f99970bSNélio Laranjeiro 			dev->data->port_id);
224af4f09f2SNélio Laranjeiro 	ret = mlx5_ind_table_ibv_verify(dev);
2254c7a0f5fSNélio Laranjeiro 	if (ret)
226a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some indirection table still remain",
2270f99970bSNélio Laranjeiro 			dev->data->port_id);
228af4f09f2SNélio Laranjeiro 	ret = mlx5_rxq_ibv_verify(dev);
22909cb5b58SNélio Laranjeiro 	if (ret)
230a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Verbs Rx queue still remain",
2310f99970bSNélio Laranjeiro 			dev->data->port_id);
232af4f09f2SNélio Laranjeiro 	ret = mlx5_rxq_verify(dev);
233a1366b1aSNélio Laranjeiro 	if (ret)
234a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Rx queues still remain",
2350f99970bSNélio Laranjeiro 			dev->data->port_id);
236af4f09f2SNélio Laranjeiro 	ret = mlx5_txq_ibv_verify(dev);
237faf2667fSNélio Laranjeiro 	if (ret)
238a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain",
2390f99970bSNélio Laranjeiro 			dev->data->port_id);
240af4f09f2SNélio Laranjeiro 	ret = mlx5_txq_verify(dev);
2416e78005aSNélio Laranjeiro 	if (ret)
242a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Tx queues still remain",
2430f99970bSNélio Laranjeiro 			dev->data->port_id);
244af4f09f2SNélio Laranjeiro 	ret = mlx5_flow_verify(dev);
2456af6b973SNélio Laranjeiro 	if (ret)
246a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some flows still remain",
247a170a30dSNélio Laranjeiro 			dev->data->port_id);
248af4f09f2SNélio Laranjeiro 	ret = mlx5_mr_verify(dev);
249f8fb87d5SNélio Laranjeiro 	if (ret)
250a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some memory region still remain",
2510f99970bSNélio Laranjeiro 			dev->data->port_id);
252771fa900SAdrien Mazarguil 	memset(priv, 0, sizeof(*priv));
253771fa900SAdrien Mazarguil }
254771fa900SAdrien Mazarguil 
2550887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops = {
256e60fbd5bSAdrien Mazarguil 	.dev_configure = mlx5_dev_configure,
257e60fbd5bSAdrien Mazarguil 	.dev_start = mlx5_dev_start,
258e60fbd5bSAdrien Mazarguil 	.dev_stop = mlx5_dev_stop,
25962072098SOr Ami 	.dev_set_link_down = mlx5_set_link_down,
26062072098SOr Ami 	.dev_set_link_up = mlx5_set_link_up,
261771fa900SAdrien Mazarguil 	.dev_close = mlx5_dev_close,
2621bdbe1afSAdrien Mazarguil 	.promiscuous_enable = mlx5_promiscuous_enable,
2631bdbe1afSAdrien Mazarguil 	.promiscuous_disable = mlx5_promiscuous_disable,
2641bdbe1afSAdrien Mazarguil 	.allmulticast_enable = mlx5_allmulticast_enable,
2651bdbe1afSAdrien Mazarguil 	.allmulticast_disable = mlx5_allmulticast_disable,
266cb8faed7SAdrien Mazarguil 	.link_update = mlx5_link_update,
26787011737SAdrien Mazarguil 	.stats_get = mlx5_stats_get,
26887011737SAdrien Mazarguil 	.stats_reset = mlx5_stats_reset,
269a4193ae3SShahaf Shuler 	.xstats_get = mlx5_xstats_get,
270a4193ae3SShahaf Shuler 	.xstats_reset = mlx5_xstats_reset,
271a4193ae3SShahaf Shuler 	.xstats_get_names = mlx5_xstats_get_names,
272e60fbd5bSAdrien Mazarguil 	.dev_infos_get = mlx5_dev_infos_get,
27378a38edfSJianfeng Tan 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
274e9086978SAdrien Mazarguil 	.vlan_filter_set = mlx5_vlan_filter_set,
2752e22920bSAdrien Mazarguil 	.rx_queue_setup = mlx5_rx_queue_setup,
2762e22920bSAdrien Mazarguil 	.tx_queue_setup = mlx5_tx_queue_setup,
2772e22920bSAdrien Mazarguil 	.rx_queue_release = mlx5_rx_queue_release,
2782e22920bSAdrien Mazarguil 	.tx_queue_release = mlx5_tx_queue_release,
27902d75430SAdrien Mazarguil 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
28002d75430SAdrien Mazarguil 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
2813318aef7SAdrien Mazarguil 	.mac_addr_remove = mlx5_mac_addr_remove,
2823318aef7SAdrien Mazarguil 	.mac_addr_add = mlx5_mac_addr_add,
28386977fccSDavid Marchand 	.mac_addr_set = mlx5_mac_addr_set,
284e0586a8dSNélio Laranjeiro 	.set_mc_addr_list = mlx5_set_mc_addr_list,
285cf37ca95SAdrien Mazarguil 	.mtu_set = mlx5_dev_set_mtu,
286f3db9489SYaacov Hazan 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
287f3db9489SYaacov Hazan 	.vlan_offload_set = mlx5_vlan_offload_set,
288634efbc2SNelio Laranjeiro 	.reta_update = mlx5_dev_rss_reta_update,
289634efbc2SNelio Laranjeiro 	.reta_query = mlx5_dev_rss_reta_query,
2902f97422eSNelio Laranjeiro 	.rss_hash_update = mlx5_rss_hash_update,
2912f97422eSNelio Laranjeiro 	.rss_hash_conf_get = mlx5_rss_hash_conf_get,
29276f5c99eSYaacov Hazan 	.filter_ctrl = mlx5_dev_filter_ctrl,
2938788fec1SOlivier Matz 	.rx_descriptor_status = mlx5_rx_descriptor_status,
2948788fec1SOlivier Matz 	.tx_descriptor_status = mlx5_tx_descriptor_status,
2953c7d44afSShahaf Shuler 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
2963c7d44afSShahaf Shuler 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
297d3e0f392SMatan Azrad 	.is_removed = mlx5_is_removed,
298771fa900SAdrien Mazarguil };
299771fa900SAdrien Mazarguil 
30087ec44ceSXueming Li static const struct eth_dev_ops mlx5_dev_sec_ops = {
30187ec44ceSXueming Li 	.stats_get = mlx5_stats_get,
30287ec44ceSXueming Li 	.stats_reset = mlx5_stats_reset,
30387ec44ceSXueming Li 	.xstats_get = mlx5_xstats_get,
30487ec44ceSXueming Li 	.xstats_reset = mlx5_xstats_reset,
30587ec44ceSXueming Li 	.xstats_get_names = mlx5_xstats_get_names,
30687ec44ceSXueming Li 	.dev_infos_get = mlx5_dev_infos_get,
30787ec44ceSXueming Li 	.rx_descriptor_status = mlx5_rx_descriptor_status,
30887ec44ceSXueming Li 	.tx_descriptor_status = mlx5_tx_descriptor_status,
30987ec44ceSXueming Li };
31087ec44ceSXueming Li 
3110887aa7fSNélio Laranjeiro /* Available operators in flow isolated mode. */
3120887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops_isolate = {
3130887aa7fSNélio Laranjeiro 	.dev_configure = mlx5_dev_configure,
3140887aa7fSNélio Laranjeiro 	.dev_start = mlx5_dev_start,
3150887aa7fSNélio Laranjeiro 	.dev_stop = mlx5_dev_stop,
3160887aa7fSNélio Laranjeiro 	.dev_set_link_down = mlx5_set_link_down,
3170887aa7fSNélio Laranjeiro 	.dev_set_link_up = mlx5_set_link_up,
3180887aa7fSNélio Laranjeiro 	.dev_close = mlx5_dev_close,
3190887aa7fSNélio Laranjeiro 	.link_update = mlx5_link_update,
3200887aa7fSNélio Laranjeiro 	.stats_get = mlx5_stats_get,
3210887aa7fSNélio Laranjeiro 	.stats_reset = mlx5_stats_reset,
3220887aa7fSNélio Laranjeiro 	.xstats_get = mlx5_xstats_get,
3230887aa7fSNélio Laranjeiro 	.xstats_reset = mlx5_xstats_reset,
3240887aa7fSNélio Laranjeiro 	.xstats_get_names = mlx5_xstats_get_names,
3250887aa7fSNélio Laranjeiro 	.dev_infos_get = mlx5_dev_infos_get,
3260887aa7fSNélio Laranjeiro 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
3270887aa7fSNélio Laranjeiro 	.vlan_filter_set = mlx5_vlan_filter_set,
3280887aa7fSNélio Laranjeiro 	.rx_queue_setup = mlx5_rx_queue_setup,
3290887aa7fSNélio Laranjeiro 	.tx_queue_setup = mlx5_tx_queue_setup,
3300887aa7fSNélio Laranjeiro 	.rx_queue_release = mlx5_rx_queue_release,
3310887aa7fSNélio Laranjeiro 	.tx_queue_release = mlx5_tx_queue_release,
3320887aa7fSNélio Laranjeiro 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
3330887aa7fSNélio Laranjeiro 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
3340887aa7fSNélio Laranjeiro 	.mac_addr_remove = mlx5_mac_addr_remove,
3350887aa7fSNélio Laranjeiro 	.mac_addr_add = mlx5_mac_addr_add,
3360887aa7fSNélio Laranjeiro 	.mac_addr_set = mlx5_mac_addr_set,
337e0586a8dSNélio Laranjeiro 	.set_mc_addr_list = mlx5_set_mc_addr_list,
3380887aa7fSNélio Laranjeiro 	.mtu_set = mlx5_dev_set_mtu,
3390887aa7fSNélio Laranjeiro 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
3400887aa7fSNélio Laranjeiro 	.vlan_offload_set = mlx5_vlan_offload_set,
3410887aa7fSNélio Laranjeiro 	.filter_ctrl = mlx5_dev_filter_ctrl,
3420887aa7fSNélio Laranjeiro 	.rx_descriptor_status = mlx5_rx_descriptor_status,
3430887aa7fSNélio Laranjeiro 	.tx_descriptor_status = mlx5_tx_descriptor_status,
3440887aa7fSNélio Laranjeiro 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
3450887aa7fSNélio Laranjeiro 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
346d3e0f392SMatan Azrad 	.is_removed = mlx5_is_removed,
3470887aa7fSNélio Laranjeiro };
3480887aa7fSNélio Laranjeiro 
349771fa900SAdrien Mazarguil static struct {
350771fa900SAdrien Mazarguil 	struct rte_pci_addr pci_addr; /* associated PCI address */
351771fa900SAdrien Mazarguil 	uint32_t ports; /* physical ports bitfield. */
352771fa900SAdrien Mazarguil } mlx5_dev[32];
353771fa900SAdrien Mazarguil 
354771fa900SAdrien Mazarguil /**
355771fa900SAdrien Mazarguil  * Get device index in mlx5_dev[] from PCI bus address.
356771fa900SAdrien Mazarguil  *
357771fa900SAdrien Mazarguil  * @param[in] pci_addr
358771fa900SAdrien Mazarguil  *   PCI bus address to look for.
359771fa900SAdrien Mazarguil  *
360771fa900SAdrien Mazarguil  * @return
361771fa900SAdrien Mazarguil  *   mlx5_dev[] index on success, -1 on failure.
362771fa900SAdrien Mazarguil  */
363771fa900SAdrien Mazarguil static int
364771fa900SAdrien Mazarguil mlx5_dev_idx(struct rte_pci_addr *pci_addr)
365771fa900SAdrien Mazarguil {
366771fa900SAdrien Mazarguil 	unsigned int i;
367771fa900SAdrien Mazarguil 	int ret = -1;
368771fa900SAdrien Mazarguil 
369771fa900SAdrien Mazarguil 	assert(pci_addr != NULL);
370771fa900SAdrien Mazarguil 	for (i = 0; (i != RTE_DIM(mlx5_dev)); ++i) {
371771fa900SAdrien Mazarguil 		if ((mlx5_dev[i].pci_addr.domain == pci_addr->domain) &&
372771fa900SAdrien Mazarguil 		    (mlx5_dev[i].pci_addr.bus == pci_addr->bus) &&
373771fa900SAdrien Mazarguil 		    (mlx5_dev[i].pci_addr.devid == pci_addr->devid) &&
374771fa900SAdrien Mazarguil 		    (mlx5_dev[i].pci_addr.function == pci_addr->function))
375771fa900SAdrien Mazarguil 			return i;
376771fa900SAdrien Mazarguil 		if ((mlx5_dev[i].ports == 0) && (ret == -1))
377771fa900SAdrien Mazarguil 			ret = i;
378771fa900SAdrien Mazarguil 	}
379771fa900SAdrien Mazarguil 	return ret;
380771fa900SAdrien Mazarguil }
381771fa900SAdrien Mazarguil 
382e72dd09bSNélio Laranjeiro /**
383e72dd09bSNélio Laranjeiro  * Verify and store value for device argument.
384e72dd09bSNélio Laranjeiro  *
385e72dd09bSNélio Laranjeiro  * @param[in] key
386e72dd09bSNélio Laranjeiro  *   Key argument to verify.
387e72dd09bSNélio Laranjeiro  * @param[in] val
388e72dd09bSNélio Laranjeiro  *   Value associated with key.
389e72dd09bSNélio Laranjeiro  * @param opaque
390e72dd09bSNélio Laranjeiro  *   User data.
391e72dd09bSNélio Laranjeiro  *
392e72dd09bSNélio Laranjeiro  * @return
393a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
394e72dd09bSNélio Laranjeiro  */
395e72dd09bSNélio Laranjeiro static int
396e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque)
397e72dd09bSNélio Laranjeiro {
3987fe24446SShahaf Shuler 	struct mlx5_dev_config *config = opaque;
39999c12dccSNélio Laranjeiro 	unsigned long tmp;
400e72dd09bSNélio Laranjeiro 
40199c12dccSNélio Laranjeiro 	errno = 0;
40299c12dccSNélio Laranjeiro 	tmp = strtoul(val, NULL, 0);
40399c12dccSNélio Laranjeiro 	if (errno) {
404a6d83b6aSNélio Laranjeiro 		rte_errno = errno;
405a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val);
406a6d83b6aSNélio Laranjeiro 		return -rte_errno;
40799c12dccSNélio Laranjeiro 	}
40899c12dccSNélio Laranjeiro 	if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) {
4097fe24446SShahaf Shuler 		config->cqe_comp = !!tmp;
4102a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQ_INLINE, key) == 0) {
4117fe24446SShahaf Shuler 		config->txq_inline = tmp;
4122a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) {
4137fe24446SShahaf Shuler 		config->txqs_inline = tmp;
414230189d9SNélio Laranjeiro 	} else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) {
4157fe24446SShahaf Shuler 		config->mps = !!tmp ? config->mps : 0;
4166ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) {
4177fe24446SShahaf Shuler 		config->mpw_hdr_dseg = !!tmp;
4186ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) {
4197fe24446SShahaf Shuler 		config->inline_max_packet_sz = tmp;
4205644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_TX_VEC_EN, key) == 0) {
4217fe24446SShahaf Shuler 		config->tx_vec_en = !!tmp;
4225644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_RX_VEC_EN, key) == 0) {
4237fe24446SShahaf Shuler 		config->rx_vec_en = !!tmp;
42478a54648SXueming Li 	} else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) {
42578a54648SXueming Li 		config->l3_vxlan_en = !!tmp;
426db209cc3SNélio Laranjeiro 	} else if (strcmp(MLX5_VF_NL_EN, key) == 0) {
427db209cc3SNélio Laranjeiro 		config->vf_nl_en = !!tmp;
42899c12dccSNélio Laranjeiro 	} else {
429a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "%s: unknown parameter", key);
430a6d83b6aSNélio Laranjeiro 		rte_errno = EINVAL;
431a6d83b6aSNélio Laranjeiro 		return -rte_errno;
432e72dd09bSNélio Laranjeiro 	}
43399c12dccSNélio Laranjeiro 	return 0;
43499c12dccSNélio Laranjeiro }
435e72dd09bSNélio Laranjeiro 
436e72dd09bSNélio Laranjeiro /**
437e72dd09bSNélio Laranjeiro  * Parse device parameters.
438e72dd09bSNélio Laranjeiro  *
4397fe24446SShahaf Shuler  * @param config
4407fe24446SShahaf Shuler  *   Pointer to device configuration structure.
441e72dd09bSNélio Laranjeiro  * @param devargs
442e72dd09bSNélio Laranjeiro  *   Device arguments structure.
443e72dd09bSNélio Laranjeiro  *
444e72dd09bSNélio Laranjeiro  * @return
445a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
446e72dd09bSNélio Laranjeiro  */
447e72dd09bSNélio Laranjeiro static int
4487fe24446SShahaf Shuler mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs)
449e72dd09bSNélio Laranjeiro {
450e72dd09bSNélio Laranjeiro 	const char **params = (const char *[]){
45199c12dccSNélio Laranjeiro 		MLX5_RXQ_CQE_COMP_EN,
4522a66cf37SYaacov Hazan 		MLX5_TXQ_INLINE,
4532a66cf37SYaacov Hazan 		MLX5_TXQS_MIN_INLINE,
454230189d9SNélio Laranjeiro 		MLX5_TXQ_MPW_EN,
4556ce84bd8SYongseok Koh 		MLX5_TXQ_MPW_HDR_DSEG_EN,
4566ce84bd8SYongseok Koh 		MLX5_TXQ_MAX_INLINE_LEN,
4575644d5b9SNelio Laranjeiro 		MLX5_TX_VEC_EN,
4585644d5b9SNelio Laranjeiro 		MLX5_RX_VEC_EN,
45978a54648SXueming Li 		MLX5_L3_VXLAN_EN,
460db209cc3SNélio Laranjeiro 		MLX5_VF_NL_EN,
461e72dd09bSNélio Laranjeiro 		NULL,
462e72dd09bSNélio Laranjeiro 	};
463e72dd09bSNélio Laranjeiro 	struct rte_kvargs *kvlist;
464e72dd09bSNélio Laranjeiro 	int ret = 0;
465e72dd09bSNélio Laranjeiro 	int i;
466e72dd09bSNélio Laranjeiro 
467e72dd09bSNélio Laranjeiro 	if (devargs == NULL)
468e72dd09bSNélio Laranjeiro 		return 0;
469e72dd09bSNélio Laranjeiro 	/* Following UGLY cast is done to pass checkpatch. */
470e72dd09bSNélio Laranjeiro 	kvlist = rte_kvargs_parse(devargs->args, params);
471e72dd09bSNélio Laranjeiro 	if (kvlist == NULL)
472e72dd09bSNélio Laranjeiro 		return 0;
473e72dd09bSNélio Laranjeiro 	/* Process parameters. */
474e72dd09bSNélio Laranjeiro 	for (i = 0; (params[i] != NULL); ++i) {
475e72dd09bSNélio Laranjeiro 		if (rte_kvargs_count(kvlist, params[i])) {
476e72dd09bSNélio Laranjeiro 			ret = rte_kvargs_process(kvlist, params[i],
4777fe24446SShahaf Shuler 						 mlx5_args_check, config);
478a6d83b6aSNélio Laranjeiro 			if (ret) {
479a6d83b6aSNélio Laranjeiro 				rte_errno = EINVAL;
480a67323e4SShahaf Shuler 				rte_kvargs_free(kvlist);
481a6d83b6aSNélio Laranjeiro 				return -rte_errno;
482e72dd09bSNélio Laranjeiro 			}
483e72dd09bSNélio Laranjeiro 		}
484a67323e4SShahaf Shuler 	}
485e72dd09bSNélio Laranjeiro 	rte_kvargs_free(kvlist);
486e72dd09bSNélio Laranjeiro 	return 0;
487e72dd09bSNélio Laranjeiro }
488e72dd09bSNélio Laranjeiro 
489fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver;
490771fa900SAdrien Mazarguil 
4914a984153SXueming Li /*
4924a984153SXueming Li  * Reserved UAR address space for TXQ UAR(hw doorbell) mapping, process
4934a984153SXueming Li  * local resource used by both primary and secondary to avoid duplicate
4944a984153SXueming Li  * reservation.
4954a984153SXueming Li  * The space has to be available on both primary and secondary process,
4964a984153SXueming Li  * TXQ UAR maps to this area using fixed mmap w/o double check.
4974a984153SXueming Li  */
4984a984153SXueming Li static void *uar_base;
4994a984153SXueming Li 
5008594a202SAnatoly Burakov static int
50166cc45e2SAnatoly Burakov find_lower_va_bound(const struct rte_memseg_list *msl __rte_unused,
50266cc45e2SAnatoly Burakov 		const struct rte_memseg *ms, void *arg)
5038594a202SAnatoly Burakov {
5048594a202SAnatoly Burakov 	void **addr = arg;
5058594a202SAnatoly Burakov 
5068594a202SAnatoly Burakov 	if (*addr == NULL)
5078594a202SAnatoly Burakov 		*addr = ms->addr;
5088594a202SAnatoly Burakov 	else
5098594a202SAnatoly Burakov 		*addr = RTE_MIN(*addr, ms->addr);
5108594a202SAnatoly Burakov 
5118594a202SAnatoly Burakov 	return 0;
5128594a202SAnatoly Burakov }
5138594a202SAnatoly Burakov 
5144a984153SXueming Li /**
5154a984153SXueming Li  * Reserve UAR address space for primary process.
5164a984153SXueming Li  *
517af4f09f2SNélio Laranjeiro  * @param[in] dev
518af4f09f2SNélio Laranjeiro  *   Pointer to Ethernet device.
5194a984153SXueming Li  *
5204a984153SXueming Li  * @return
521a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
5224a984153SXueming Li  */
5234a984153SXueming Li static int
524af4f09f2SNélio Laranjeiro mlx5_uar_init_primary(struct rte_eth_dev *dev)
5254a984153SXueming Li {
526af4f09f2SNélio Laranjeiro 	struct priv *priv = dev->data->dev_private;
5274a984153SXueming Li 	void *addr = (void *)0;
5284a984153SXueming Li 
5294a984153SXueming Li 	if (uar_base) { /* UAR address space mapped. */
5304a984153SXueming Li 		priv->uar_base = uar_base;
5314a984153SXueming Li 		return 0;
5324a984153SXueming Li 	}
5334a984153SXueming Li 	/* find out lower bound of hugepage segments */
5348594a202SAnatoly Burakov 	rte_memseg_walk(find_lower_va_bound, &addr);
5358594a202SAnatoly Burakov 
5364a984153SXueming Li 	/* keep distance to hugepages to minimize potential conflicts. */
5374a984153SXueming Li 	addr = RTE_PTR_SUB(addr, MLX5_UAR_OFFSET + MLX5_UAR_SIZE);
5384a984153SXueming Li 	/* anonymous mmap, no real memory consumption. */
5394a984153SXueming Li 	addr = mmap(addr, MLX5_UAR_SIZE,
5404a984153SXueming Li 		    PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
5414a984153SXueming Li 	if (addr == MAP_FAILED) {
542a170a30dSNélio Laranjeiro 		DRV_LOG(ERR,
543a170a30dSNélio Laranjeiro 			"port %u failed to reserve UAR address space, please"
5440f99970bSNélio Laranjeiro 			" adjust MLX5_UAR_SIZE or try --base-virtaddr",
5450f99970bSNélio Laranjeiro 			dev->data->port_id);
546a6d83b6aSNélio Laranjeiro 		rte_errno = ENOMEM;
547a6d83b6aSNélio Laranjeiro 		return -rte_errno;
5484a984153SXueming Li 	}
5494a984153SXueming Li 	/* Accept either same addr or a new addr returned from mmap if target
5504a984153SXueming Li 	 * range occupied.
5514a984153SXueming Li 	 */
552a170a30dSNélio Laranjeiro 	DRV_LOG(INFO, "port %u reserved UAR address space: %p",
553a170a30dSNélio Laranjeiro 		dev->data->port_id, addr);
5544a984153SXueming Li 	priv->uar_base = addr; /* for primary and secondary UAR re-mmap. */
5554a984153SXueming Li 	uar_base = addr; /* process local, don't reserve again. */
5564a984153SXueming Li 	return 0;
5574a984153SXueming Li }
5584a984153SXueming Li 
5594a984153SXueming Li /**
5604a984153SXueming Li  * Reserve UAR address space for secondary process, align with
5614a984153SXueming Li  * primary process.
5624a984153SXueming Li  *
563af4f09f2SNélio Laranjeiro  * @param[in] dev
564af4f09f2SNélio Laranjeiro  *   Pointer to Ethernet device.
5654a984153SXueming Li  *
5664a984153SXueming Li  * @return
567a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
5684a984153SXueming Li  */
5694a984153SXueming Li static int
570af4f09f2SNélio Laranjeiro mlx5_uar_init_secondary(struct rte_eth_dev *dev)
5714a984153SXueming Li {
572af4f09f2SNélio Laranjeiro 	struct priv *priv = dev->data->dev_private;
5734a984153SXueming Li 	void *addr;
5744a984153SXueming Li 
5754a984153SXueming Li 	assert(priv->uar_base);
5764a984153SXueming Li 	if (uar_base) { /* already reserved. */
5774a984153SXueming Li 		assert(uar_base == priv->uar_base);
5784a984153SXueming Li 		return 0;
5794a984153SXueming Li 	}
5804a984153SXueming Li 	/* anonymous mmap, no real memory consumption. */
5814a984153SXueming Li 	addr = mmap(priv->uar_base, MLX5_UAR_SIZE,
5824a984153SXueming Li 		    PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
5834a984153SXueming Li 	if (addr == MAP_FAILED) {
584a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "port %u UAR mmap failed: %p size: %llu",
5850f99970bSNélio Laranjeiro 			dev->data->port_id, priv->uar_base, MLX5_UAR_SIZE);
586a6d83b6aSNélio Laranjeiro 		rte_errno = ENXIO;
587a6d83b6aSNélio Laranjeiro 		return -rte_errno;
5884a984153SXueming Li 	}
5894a984153SXueming Li 	if (priv->uar_base != addr) {
590a170a30dSNélio Laranjeiro 		DRV_LOG(ERR,
591a170a30dSNélio Laranjeiro 			"port %u UAR address %p size %llu occupied, please"
592a170a30dSNélio Laranjeiro 			" adjust MLX5_UAR_OFFSET or try EAL parameter"
593a170a30dSNélio Laranjeiro 			" --base-virtaddr",
5940f99970bSNélio Laranjeiro 			dev->data->port_id, priv->uar_base, MLX5_UAR_SIZE);
595a6d83b6aSNélio Laranjeiro 		rte_errno = ENXIO;
596a6d83b6aSNélio Laranjeiro 		return -rte_errno;
5974a984153SXueming Li 	}
5984a984153SXueming Li 	uar_base = addr; /* process local, don't reserve again */
599a170a30dSNélio Laranjeiro 	DRV_LOG(INFO, "port %u reserved UAR address space: %p",
600a170a30dSNélio Laranjeiro 		dev->data->port_id, addr);
6014a984153SXueming Li 	return 0;
6024a984153SXueming Li }
6034a984153SXueming Li 
604771fa900SAdrien Mazarguil /**
605771fa900SAdrien Mazarguil  * DPDK callback to register a PCI device.
606771fa900SAdrien Mazarguil  *
607771fa900SAdrien Mazarguil  * This function creates an Ethernet device for each port of a given
608771fa900SAdrien Mazarguil  * PCI device.
609771fa900SAdrien Mazarguil  *
610771fa900SAdrien Mazarguil  * @param[in] pci_drv
611771fa900SAdrien Mazarguil  *   PCI driver structure (mlx5_driver).
612771fa900SAdrien Mazarguil  * @param[in] pci_dev
613771fa900SAdrien Mazarguil  *   PCI device information.
614771fa900SAdrien Mazarguil  *
615771fa900SAdrien Mazarguil  * @return
616a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
617771fa900SAdrien Mazarguil  */
618771fa900SAdrien Mazarguil static int
61956f08e16SNélio Laranjeiro mlx5_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
62056f08e16SNélio Laranjeiro 	       struct rte_pci_device *pci_dev)
621771fa900SAdrien Mazarguil {
622a6d83b6aSNélio Laranjeiro 	struct ibv_device **list = NULL;
623771fa900SAdrien Mazarguil 	struct ibv_device *ibv_dev;
624771fa900SAdrien Mazarguil 	int err = 0;
625771fa900SAdrien Mazarguil 	struct ibv_context *attr_ctx = NULL;
62643e9d979SShachar Beiser 	struct ibv_device_attr_ex device_attr;
627ccdcba53SNélio Laranjeiro 	unsigned int vf;
628e192ef80SYaacov Hazan 	unsigned int mps;
629523f5a74SYongseok Koh 	unsigned int cqe_comp;
630772d3435SXueming Li 	unsigned int tunnel_en = 0;
6315f8ba81cSXueming Li 	unsigned int swp = 0;
632b43802b4SXueming Li 	unsigned int verb_priorities = 0;
633771fa900SAdrien Mazarguil 	int idx;
634771fa900SAdrien Mazarguil 	int i;
635038e7251SShahaf Shuler 	struct mlx5dv_context attrs_out = {0};
6369a761de8SOri Kam #ifdef HAVE_IBV_DEVICE_COUNTERS_SET_SUPPORT
6379a761de8SOri Kam 	struct ibv_counter_set_description cs_desc;
6389a761de8SOri Kam #endif
639771fa900SAdrien Mazarguil 
640fdf91e0fSJan Blunck 	assert(pci_drv == &mlx5_driver);
641771fa900SAdrien Mazarguil 	/* Get mlx5_dev[] index. */
642771fa900SAdrien Mazarguil 	idx = mlx5_dev_idx(&pci_dev->addr);
643771fa900SAdrien Mazarguil 	if (idx == -1) {
644a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "this driver cannot support any more adapters");
645a6d83b6aSNélio Laranjeiro 		err = ENOMEM;
646a6d83b6aSNélio Laranjeiro 		goto error;
647771fa900SAdrien Mazarguil 	}
648a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "using driver device index %d", idx);
649771fa900SAdrien Mazarguil 	/* Save PCI address. */
650771fa900SAdrien Mazarguil 	mlx5_dev[idx].pci_addr = pci_dev->addr;
6510e83b8e5SNelio Laranjeiro 	list = mlx5_glue->get_device_list(&i);
652771fa900SAdrien Mazarguil 	if (list == NULL) {
653771fa900SAdrien Mazarguil 		assert(errno);
654a6d83b6aSNélio Laranjeiro 		err = errno;
6555525aa8fSGaetan Rivet 		if (errno == ENOSYS)
656a170a30dSNélio Laranjeiro 			DRV_LOG(ERR,
657a170a30dSNélio Laranjeiro 				"cannot list devices, is ib_uverbs loaded?");
658a6d83b6aSNélio Laranjeiro 		goto error;
659771fa900SAdrien Mazarguil 	}
660771fa900SAdrien Mazarguil 	assert(i >= 0);
661771fa900SAdrien Mazarguil 	/*
662771fa900SAdrien Mazarguil 	 * For each listed device, check related sysfs entry against
663771fa900SAdrien Mazarguil 	 * the provided PCI ID.
664771fa900SAdrien Mazarguil 	 */
665771fa900SAdrien Mazarguil 	while (i != 0) {
666771fa900SAdrien Mazarguil 		struct rte_pci_addr pci_addr;
667771fa900SAdrien Mazarguil 
668771fa900SAdrien Mazarguil 		--i;
669a170a30dSNélio Laranjeiro 		DRV_LOG(DEBUG, "checking device \"%s\"", list[i]->name);
670771fa900SAdrien Mazarguil 		if (mlx5_ibv_device_to_pci_addr(list[i], &pci_addr))
671771fa900SAdrien Mazarguil 			continue;
672771fa900SAdrien Mazarguil 		if ((pci_dev->addr.domain != pci_addr.domain) ||
673771fa900SAdrien Mazarguil 		    (pci_dev->addr.bus != pci_addr.bus) ||
674771fa900SAdrien Mazarguil 		    (pci_dev->addr.devid != pci_addr.devid) ||
675771fa900SAdrien Mazarguil 		    (pci_dev->addr.function != pci_addr.function))
676771fa900SAdrien Mazarguil 			continue;
677a170a30dSNélio Laranjeiro 		DRV_LOG(INFO, "PCI information matches, using device \"%s\"",
678a61888c8SNélio Laranjeiro 			list[i]->name);
679ccdcba53SNélio Laranjeiro 		vf = ((pci_dev->id.device_id ==
680ccdcba53SNélio Laranjeiro 		       PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) ||
681ccdcba53SNélio Laranjeiro 		      (pci_dev->id.device_id ==
682ccdcba53SNélio Laranjeiro 		       PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) ||
683ccdcba53SNélio Laranjeiro 		      (pci_dev->id.device_id ==
684ccdcba53SNélio Laranjeiro 		       PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) ||
685ccdcba53SNélio Laranjeiro 		      (pci_dev->id.device_id ==
686ccdcba53SNélio Laranjeiro 		       PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF));
6870e83b8e5SNelio Laranjeiro 		attr_ctx = mlx5_glue->open_device(list[i]);
688a6d83b6aSNélio Laranjeiro 		rte_errno = errno;
689a6d83b6aSNélio Laranjeiro 		err = rte_errno;
690771fa900SAdrien Mazarguil 		break;
691771fa900SAdrien Mazarguil 	}
692771fa900SAdrien Mazarguil 	if (attr_ctx == NULL) {
693771fa900SAdrien Mazarguil 		switch (err) {
694771fa900SAdrien Mazarguil 		case 0:
695a170a30dSNélio Laranjeiro 			DRV_LOG(ERR,
696a170a30dSNélio Laranjeiro 				"cannot access device, is mlx5_ib loaded?");
697a6d83b6aSNélio Laranjeiro 			err = ENODEV;
698*e9f41660SRaslan Darawsheh 			break;
699771fa900SAdrien Mazarguil 		case EINVAL:
700a170a30dSNélio Laranjeiro 			DRV_LOG(ERR,
701a170a30dSNélio Laranjeiro 				"cannot use device, are drivers up to date?");
702*e9f41660SRaslan Darawsheh 			break;
703771fa900SAdrien Mazarguil 		}
704*e9f41660SRaslan Darawsheh 		goto error;
705771fa900SAdrien Mazarguil 	}
706771fa900SAdrien Mazarguil 	ibv_dev = list[i];
707a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "device opened");
7085f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP
7095f8ba81cSXueming Li 	attrs_out.comp_mask |= MLX5DV_CONTEXT_MASK_SWP;
7105f8ba81cSXueming Li #endif
71143e9d979SShachar Beiser 	/*
71243e9d979SShachar Beiser 	 * Multi-packet send is supported by ConnectX-4 Lx PF as well
71343e9d979SShachar Beiser 	 * as all ConnectX-5 devices.
71443e9d979SShachar Beiser 	 */
715038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
716038e7251SShahaf Shuler 	attrs_out.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS;
717038e7251SShahaf Shuler #endif
7180e83b8e5SNelio Laranjeiro 	mlx5_glue->dv_query_device(attr_ctx, &attrs_out);
719e589960cSYongseok Koh 	if (attrs_out.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) {
720e589960cSYongseok Koh 		if (attrs_out.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) {
721a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "enhanced MPW is supported");
72243e9d979SShachar Beiser 			mps = MLX5_MPW_ENHANCED;
72343e9d979SShachar Beiser 		} else {
724a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "MPW is supported");
725e589960cSYongseok Koh 			mps = MLX5_MPW;
726e589960cSYongseok Koh 		}
727e589960cSYongseok Koh 	} else {
728a170a30dSNélio Laranjeiro 		DRV_LOG(DEBUG, "MPW isn't supported");
72943e9d979SShachar Beiser 		mps = MLX5_MPW_DISABLED;
73043e9d979SShachar Beiser 	}
7315f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP
7325afda2c6SXueming Li 	if (attrs_out.comp_mask & MLX5DV_CONTEXT_MASK_SWP)
7335f8ba81cSXueming Li 		swp = attrs_out.sw_parsing_caps.sw_parsing_offloads;
7345f8ba81cSXueming Li 	DRV_LOG(DEBUG, "SWP support: %u", swp);
7355f8ba81cSXueming Li #endif
736523f5a74SYongseok Koh 	if (RTE_CACHE_LINE_SIZE == 128 &&
737523f5a74SYongseok Koh 	    !(attrs_out.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP))
738523f5a74SYongseok Koh 		cqe_comp = 0;
739523f5a74SYongseok Koh 	else
740523f5a74SYongseok Koh 		cqe_comp = 1;
741038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
742038e7251SShahaf Shuler 	if (attrs_out.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) {
743038e7251SShahaf Shuler 		tunnel_en = ((attrs_out.tunnel_offloads_caps &
744038e7251SShahaf Shuler 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) &&
745038e7251SShahaf Shuler 			     (attrs_out.tunnel_offloads_caps &
746038e7251SShahaf Shuler 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE));
747038e7251SShahaf Shuler 	}
748a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "tunnel offloading is %ssupported",
749a170a30dSNélio Laranjeiro 		tunnel_en ? "" : "not ");
750038e7251SShahaf Shuler #else
751a170a30dSNélio Laranjeiro 	DRV_LOG(WARNING,
752a170a30dSNélio Laranjeiro 		"tunnel offloading disabled due to old OFED/rdma-core version");
753038e7251SShahaf Shuler #endif
754012ad994SShahaf Shuler 	err = mlx5_glue->query_device_ex(attr_ctx, NULL, &device_attr);
755012ad994SShahaf Shuler 	if (err) {
756012ad994SShahaf Shuler 		DEBUG("ibv_query_device_ex() failed");
757771fa900SAdrien Mazarguil 		goto error;
758a6d83b6aSNélio Laranjeiro 	}
759a170a30dSNélio Laranjeiro 	DRV_LOG(INFO, "%u port(s) detected",
760a170a30dSNélio Laranjeiro 		device_attr.orig_attr.phys_port_cnt);
76143e9d979SShachar Beiser 	for (i = 0; i < device_attr.orig_attr.phys_port_cnt; i++) {
762ad831a11SYuanhan Liu 		char name[RTE_ETH_NAME_MAX_LEN];
763ad831a11SYuanhan Liu 		int len;
764771fa900SAdrien Mazarguil 		uint32_t port = i + 1; /* ports are indexed from one */
765771fa900SAdrien Mazarguil 		uint32_t test = (1 << i);
766771fa900SAdrien Mazarguil 		struct ibv_context *ctx = NULL;
767771fa900SAdrien Mazarguil 		struct ibv_port_attr port_attr;
768771fa900SAdrien Mazarguil 		struct ibv_pd *pd = NULL;
769771fa900SAdrien Mazarguil 		struct priv *priv = NULL;
770af4f09f2SNélio Laranjeiro 		struct rte_eth_dev *eth_dev = NULL;
77143e9d979SShachar Beiser 		struct ibv_device_attr_ex device_attr_ex;
772771fa900SAdrien Mazarguil 		struct ether_addr mac;
7737fe24446SShahaf Shuler 		struct mlx5_dev_config config = {
7747fe24446SShahaf Shuler 			.cqe_comp = cqe_comp,
7757fe24446SShahaf Shuler 			.mps = mps,
7767fe24446SShahaf Shuler 			.tunnel_en = tunnel_en,
7777fe24446SShahaf Shuler 			.tx_vec_en = 1,
7787fe24446SShahaf Shuler 			.rx_vec_en = 1,
7797fe24446SShahaf Shuler 			.mpw_hdr_dseg = 0,
78050b244a1SShahaf Shuler 			.txq_inline = MLX5_ARG_UNSET,
78150b244a1SShahaf Shuler 			.txqs_inline = MLX5_ARG_UNSET,
78250b244a1SShahaf Shuler 			.inline_max_packet_sz = MLX5_ARG_UNSET,
783db209cc3SNélio Laranjeiro 			.vf_nl_en = 1,
7845f8ba81cSXueming Li 			.swp = !!swp,
78550b244a1SShahaf Shuler 		};
786771fa900SAdrien Mazarguil 
787ad831a11SYuanhan Liu 		len = snprintf(name, sizeof(name), PCI_PRI_FMT,
788ad831a11SYuanhan Liu 			 pci_dev->addr.domain, pci_dev->addr.bus,
789ad831a11SYuanhan Liu 			 pci_dev->addr.devid, pci_dev->addr.function);
790ad831a11SYuanhan Liu 		if (device_attr.orig_attr.phys_port_cnt > 1)
791ad831a11SYuanhan Liu 			snprintf(name + len, sizeof(name), " port %u", i);
792f8b9a3baSXueming Li 		mlx5_dev[idx].ports |= test;
79351e7fa8dSNélio Laranjeiro 		if (rte_eal_process_type() == RTE_PROC_SECONDARY) {
794f8b9a3baSXueming Li 			eth_dev = rte_eth_dev_attach_secondary(name);
795f8b9a3baSXueming Li 			if (eth_dev == NULL) {
796a170a30dSNélio Laranjeiro 				DRV_LOG(ERR, "can not attach rte ethdev");
797a6d83b6aSNélio Laranjeiro 				rte_errno = ENOMEM;
798a6d83b6aSNélio Laranjeiro 				err = rte_errno;
799f8b9a3baSXueming Li 				goto error;
800f8b9a3baSXueming Li 			}
801f8b9a3baSXueming Li 			eth_dev->device = &pci_dev->device;
80287ec44ceSXueming Li 			eth_dev->dev_ops = &mlx5_dev_sec_ops;
803af4f09f2SNélio Laranjeiro 			err = mlx5_uar_init_secondary(eth_dev);
804012ad994SShahaf Shuler 			if (err) {
805012ad994SShahaf Shuler 				err = rte_errno;
8064a984153SXueming Li 				goto error;
807012ad994SShahaf Shuler 			}
808f8b9a3baSXueming Li 			/* Receive command fd from primary process */
809af4f09f2SNélio Laranjeiro 			err = mlx5_socket_connect(eth_dev);
810012ad994SShahaf Shuler 			if (err < 0) {
811012ad994SShahaf Shuler 				err = rte_errno;
812f8b9a3baSXueming Li 				goto error;
813012ad994SShahaf Shuler 			}
814f8b9a3baSXueming Li 			/* Remap UAR for Tx queues. */
815af4f09f2SNélio Laranjeiro 			err = mlx5_tx_uar_remap(eth_dev, err);
816012ad994SShahaf Shuler 			if (err) {
817012ad994SShahaf Shuler 				err = rte_errno;
818f8b9a3baSXueming Li 				goto error;
819012ad994SShahaf Shuler 			}
8201cfa649bSShahaf Shuler 			/*
8211cfa649bSShahaf Shuler 			 * Ethdev pointer is still required as input since
8221cfa649bSShahaf Shuler 			 * the primary device is not accessible from the
8231cfa649bSShahaf Shuler 			 * secondary process.
8241cfa649bSShahaf Shuler 			 */
8251cfa649bSShahaf Shuler 			eth_dev->rx_pkt_burst =
826af4f09f2SNélio Laranjeiro 				mlx5_select_rx_function(eth_dev);
8271cfa649bSShahaf Shuler 			eth_dev->tx_pkt_burst =
828af4f09f2SNélio Laranjeiro 				mlx5_select_tx_function(eth_dev);
829f8b9a3baSXueming Li 			continue;
830f8b9a3baSXueming Li 		}
831a170a30dSNélio Laranjeiro 		DRV_LOG(DEBUG, "using port %u (%08" PRIx32 ")", port, test);
8320e83b8e5SNelio Laranjeiro 		ctx = mlx5_glue->open_device(ibv_dev);
833e1c3e305SMatan Azrad 		if (ctx == NULL) {
834e1c3e305SMatan Azrad 			err = ENODEV;
835771fa900SAdrien Mazarguil 			goto port_error;
836e1c3e305SMatan Azrad 		}
837771fa900SAdrien Mazarguil 		/* Check port status. */
8380e83b8e5SNelio Laranjeiro 		err = mlx5_glue->query_port(ctx, port, &port_attr);
839771fa900SAdrien Mazarguil 		if (err) {
840a170a30dSNélio Laranjeiro 			DRV_LOG(ERR, "port query failed: %s", strerror(err));
841771fa900SAdrien Mazarguil 			goto port_error;
842771fa900SAdrien Mazarguil 		}
8431371f4dfSOr Ami 		if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) {
844a170a30dSNélio Laranjeiro 			DRV_LOG(ERR,
845a170a30dSNélio Laranjeiro 				"port %d is not configured in Ethernet mode",
8461371f4dfSOr Ami 				port);
847e1c3e305SMatan Azrad 			err = EINVAL;
8481371f4dfSOr Ami 			goto port_error;
8491371f4dfSOr Ami 		}
850771fa900SAdrien Mazarguil 		if (port_attr.state != IBV_PORT_ACTIVE)
851a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "port %d is not active: \"%s\" (%d)",
852a170a30dSNélio Laranjeiro 				port,
853a170a30dSNélio Laranjeiro 				mlx5_glue->port_state_str(port_attr.state),
854771fa900SAdrien Mazarguil 				port_attr.state);
855771fa900SAdrien Mazarguil 		/* Allocate protection domain. */
8560e83b8e5SNelio Laranjeiro 		pd = mlx5_glue->alloc_pd(ctx);
857771fa900SAdrien Mazarguil 		if (pd == NULL) {
858a170a30dSNélio Laranjeiro 			DRV_LOG(ERR, "PD allocation failure");
859771fa900SAdrien Mazarguil 			err = ENOMEM;
860771fa900SAdrien Mazarguil 			goto port_error;
861771fa900SAdrien Mazarguil 		}
862771fa900SAdrien Mazarguil 		mlx5_dev[idx].ports |= test;
863771fa900SAdrien Mazarguil 		/* from rte_ethdev.c */
864771fa900SAdrien Mazarguil 		priv = rte_zmalloc("ethdev private structure",
865771fa900SAdrien Mazarguil 				   sizeof(*priv),
866771fa900SAdrien Mazarguil 				   RTE_CACHE_LINE_SIZE);
867771fa900SAdrien Mazarguil 		if (priv == NULL) {
868a170a30dSNélio Laranjeiro 			DRV_LOG(ERR, "priv allocation failure");
869771fa900SAdrien Mazarguil 			err = ENOMEM;
870771fa900SAdrien Mazarguil 			goto port_error;
871771fa900SAdrien Mazarguil 		}
872771fa900SAdrien Mazarguil 		priv->ctx = ctx;
87387ec44ceSXueming Li 		strncpy(priv->ibdev_path, priv->ctx->device->ibdev_path,
87487ec44ceSXueming Li 			sizeof(priv->ibdev_path));
875771fa900SAdrien Mazarguil 		priv->device_attr = device_attr;
876771fa900SAdrien Mazarguil 		priv->port = port;
877771fa900SAdrien Mazarguil 		priv->pd = pd;
878771fa900SAdrien Mazarguil 		priv->mtu = ETHER_MTU;
8797fe24446SShahaf Shuler 		err = mlx5_args(&config, pci_dev->device.devargs);
880e72dd09bSNélio Laranjeiro 		if (err) {
881a170a30dSNélio Laranjeiro 			DRV_LOG(ERR, "failed to process device arguments: %s",
882e72dd09bSNélio Laranjeiro 				strerror(err));
883012ad994SShahaf Shuler 			err = rte_errno;
884e72dd09bSNélio Laranjeiro 			goto port_error;
885e72dd09bSNélio Laranjeiro 		}
886012ad994SShahaf Shuler 		err = mlx5_glue->query_device_ex(ctx, NULL, &device_attr_ex);
887012ad994SShahaf Shuler 		if (err) {
888a170a30dSNélio Laranjeiro 			DRV_LOG(ERR, "ibv_query_device_ex() failed");
889771fa900SAdrien Mazarguil 			goto port_error;
890771fa900SAdrien Mazarguil 		}
8917fe24446SShahaf Shuler 		config.hw_csum = !!(device_attr_ex.device_cap_flags_ex &
89243e9d979SShachar Beiser 				    IBV_DEVICE_RAW_IP_CSUM);
893a170a30dSNélio Laranjeiro 		DRV_LOG(DEBUG, "checksum offloading is %ssupported",
8947fe24446SShahaf Shuler 			(config.hw_csum ? "" : "not "));
8959a761de8SOri Kam #ifdef HAVE_IBV_DEVICE_COUNTERS_SET_SUPPORT
89673b620f2SNelio Laranjeiro 		config.flow_counter_en = !!(device_attr.max_counter_sets);
8970e83b8e5SNelio Laranjeiro 		mlx5_glue->describe_counter_set(ctx, 0, &cs_desc);
898a170a30dSNélio Laranjeiro 		DRV_LOG(DEBUG,
899a170a30dSNélio Laranjeiro 			"counter type = %d, num of cs = %ld, attributes = %d",
9009a761de8SOri Kam 			cs_desc.counter_type, cs_desc.num_of_cs,
9019a761de8SOri Kam 			cs_desc.attributes);
9029a761de8SOri Kam #endif
9037fe24446SShahaf Shuler 		config.ind_table_max_size =
90443e9d979SShachar Beiser 			device_attr_ex.rss_caps.max_rwq_indirection_table_size;
90513d57bd5SAdrien Mazarguil 		/* Remove this check once DPDK supports larger/variable
90613d57bd5SAdrien Mazarguil 		 * indirection tables. */
9077fe24446SShahaf Shuler 		if (config.ind_table_max_size >
908ec1fed22SYongseok Koh 				(unsigned int)ETH_RSS_RETA_SIZE_512)
9097fe24446SShahaf Shuler 			config.ind_table_max_size = ETH_RSS_RETA_SIZE_512;
910a170a30dSNélio Laranjeiro 		DRV_LOG(DEBUG, "maximum Rx indirection table size is %u",
9117fe24446SShahaf Shuler 			config.ind_table_max_size);
9127fe24446SShahaf Shuler 		config.hw_vlan_strip = !!(device_attr_ex.raw_packet_caps &
91343e9d979SShachar Beiser 					 IBV_RAW_PACKET_CAP_CVLAN_STRIPPING);
914a170a30dSNélio Laranjeiro 		DRV_LOG(DEBUG, "VLAN stripping is %ssupported",
9157fe24446SShahaf Shuler 			(config.hw_vlan_strip ? "" : "not "));
91695e16ef3SNelio Laranjeiro 
917cd230a3eSShahaf Shuler 		config.hw_fcs_strip = !!(device_attr_ex.raw_packet_caps &
918cd230a3eSShahaf Shuler 					 IBV_RAW_PACKET_CAP_SCATTER_FCS);
919a170a30dSNélio Laranjeiro 		DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported",
9207fe24446SShahaf Shuler 			(config.hw_fcs_strip ? "" : "not "));
9214d326709SOlga Shern 
92243e9d979SShachar Beiser #ifdef HAVE_IBV_WQ_FLAG_RX_END_PADDING
9237fe24446SShahaf Shuler 		config.hw_padding = !!device_attr_ex.rx_pad_end_addr_align;
92443e9d979SShachar Beiser #endif
925a170a30dSNélio Laranjeiro 		DRV_LOG(DEBUG,
926a170a30dSNélio Laranjeiro 			"hardware Rx end alignment padding is %ssupported",
9277fe24446SShahaf Shuler 			(config.hw_padding ? "" : "not "));
928ccdcba53SNélio Laranjeiro 		config.vf = vf;
9297fe24446SShahaf Shuler 		config.tso = ((device_attr_ex.tso_caps.max_tso > 0) &&
93043e9d979SShachar Beiser 			      (device_attr_ex.tso_caps.supported_qpts &
93143e9d979SShachar Beiser 			      (1 << IBV_QPT_RAW_PACKET)));
9327fe24446SShahaf Shuler 		if (config.tso)
9337fe24446SShahaf Shuler 			config.tso_max_payload_sz =
93443e9d979SShachar Beiser 					device_attr_ex.tso_caps.max_tso;
9357fe24446SShahaf Shuler 		if (config.mps && !mps) {
936a170a30dSNélio Laranjeiro 			DRV_LOG(ERR,
937a170a30dSNélio Laranjeiro 				"multi-packet send not supported on this device"
938230189d9SNélio Laranjeiro 				" (" MLX5_TXQ_MPW_EN ")");
939230189d9SNélio Laranjeiro 			err = ENOTSUP;
940230189d9SNélio Laranjeiro 			goto port_error;
941230189d9SNélio Laranjeiro 		}
942a170a30dSNélio Laranjeiro 		DRV_LOG(INFO, "%s MPS is %s",
9430f99970bSNélio Laranjeiro 			config.mps == MLX5_MPW_ENHANCED ? "enhanced " : "",
944a170a30dSNélio Laranjeiro 			config.mps != MLX5_MPW_DISABLED ? "enabled" :
945a170a30dSNélio Laranjeiro 			"disabled");
9467fe24446SShahaf Shuler 		if (config.cqe_comp && !cqe_comp) {
947a170a30dSNélio Laranjeiro 			DRV_LOG(WARNING, "Rx CQE compression isn't supported");
9487fe24446SShahaf Shuler 			config.cqe_comp = 0;
949523f5a74SYongseok Koh 		}
950af4f09f2SNélio Laranjeiro 		eth_dev = rte_eth_dev_allocate(name);
951af4f09f2SNélio Laranjeiro 		if (eth_dev == NULL) {
952a170a30dSNélio Laranjeiro 			DRV_LOG(ERR, "can not allocate rte ethdev");
953af4f09f2SNélio Laranjeiro 			err = ENOMEM;
954af4f09f2SNélio Laranjeiro 			goto port_error;
955af4f09f2SNélio Laranjeiro 		}
956af4f09f2SNélio Laranjeiro 		eth_dev->data->dev_private = priv;
957af4f09f2SNélio Laranjeiro 		priv->dev = eth_dev;
958af4f09f2SNélio Laranjeiro 		eth_dev->data->mac_addrs = priv->mac;
959af4f09f2SNélio Laranjeiro 		eth_dev->device = &pci_dev->device;
960af4f09f2SNélio Laranjeiro 		rte_eth_copy_pci_info(eth_dev, pci_dev);
961af4f09f2SNélio Laranjeiro 		eth_dev->device->driver = &mlx5_driver.driver;
962af4f09f2SNélio Laranjeiro 		err = mlx5_uar_init_primary(eth_dev);
963012ad994SShahaf Shuler 		if (err) {
964012ad994SShahaf Shuler 			err = rte_errno;
9654a984153SXueming Li 			goto port_error;
966012ad994SShahaf Shuler 		}
967771fa900SAdrien Mazarguil 		/* Configure the first MAC address by default. */
968af4f09f2SNélio Laranjeiro 		if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) {
969a170a30dSNélio Laranjeiro 			DRV_LOG(ERR,
970a170a30dSNélio Laranjeiro 				"port %u cannot get MAC address, is mlx5_en"
971a170a30dSNélio Laranjeiro 				" loaded? (errno: %s)",
972a170a30dSNélio Laranjeiro 				eth_dev->data->port_id, strerror(errno));
973e1c3e305SMatan Azrad 			err = ENODEV;
974771fa900SAdrien Mazarguil 			goto port_error;
975771fa900SAdrien Mazarguil 		}
976a170a30dSNélio Laranjeiro 		DRV_LOG(INFO,
977a170a30dSNélio Laranjeiro 			"port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x",
9780f99970bSNélio Laranjeiro 			eth_dev->data->port_id,
979771fa900SAdrien Mazarguil 			mac.addr_bytes[0], mac.addr_bytes[1],
980771fa900SAdrien Mazarguil 			mac.addr_bytes[2], mac.addr_bytes[3],
981771fa900SAdrien Mazarguil 			mac.addr_bytes[4], mac.addr_bytes[5]);
982771fa900SAdrien Mazarguil #ifndef NDEBUG
983771fa900SAdrien Mazarguil 		{
984771fa900SAdrien Mazarguil 			char ifname[IF_NAMESIZE];
985771fa900SAdrien Mazarguil 
986af4f09f2SNélio Laranjeiro 			if (mlx5_get_ifname(eth_dev, &ifname) == 0)
987a170a30dSNélio Laranjeiro 				DRV_LOG(DEBUG, "port %u ifname is \"%s\"",
9880f99970bSNélio Laranjeiro 					eth_dev->data->port_id, ifname);
989771fa900SAdrien Mazarguil 			else
990a170a30dSNélio Laranjeiro 				DRV_LOG(DEBUG, "port %u ifname is unknown",
9910f99970bSNélio Laranjeiro 					eth_dev->data->port_id);
992771fa900SAdrien Mazarguil 		}
993771fa900SAdrien Mazarguil #endif
994771fa900SAdrien Mazarguil 		/* Get actual MTU if possible. */
995a6d83b6aSNélio Laranjeiro 		err = mlx5_get_mtu(eth_dev, &priv->mtu);
996012ad994SShahaf Shuler 		if (err) {
997012ad994SShahaf Shuler 			err = rte_errno;
998a6d83b6aSNélio Laranjeiro 			goto port_error;
999012ad994SShahaf Shuler 		}
1000a170a30dSNélio Laranjeiro 		DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id,
1001a170a30dSNélio Laranjeiro 			priv->mtu);
1002e313ef4cSShahaf Shuler 		/*
1003e313ef4cSShahaf Shuler 		 * Initialize burst functions to prevent crashes before link-up.
1004e313ef4cSShahaf Shuler 		 */
1005e313ef4cSShahaf Shuler 		eth_dev->rx_pkt_burst = removed_rx_burst;
1006e313ef4cSShahaf Shuler 		eth_dev->tx_pkt_burst = removed_tx_burst;
1007771fa900SAdrien Mazarguil 		eth_dev->dev_ops = &mlx5_dev_ops;
1008272733b5SNélio Laranjeiro 		/* Register MAC address. */
1009272733b5SNélio Laranjeiro 		claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0));
1010ccdcba53SNélio Laranjeiro 		priv->nl_socket = -1;
1011ccdcba53SNélio Laranjeiro 		priv->nl_sn = 0;
1012db209cc3SNélio Laranjeiro 		if (vf && config.vf_nl_en) {
1013ccdcba53SNélio Laranjeiro 			priv->nl_socket = mlx5_nl_init(RTMGRP_LINK);
1014ccdcba53SNélio Laranjeiro 			if (priv->nl_socket < 0)
1015ccdcba53SNélio Laranjeiro 				priv->nl_socket = -1;
1016ccdcba53SNélio Laranjeiro 			mlx5_nl_mac_addr_sync(eth_dev);
1017ccdcba53SNélio Laranjeiro 		}
1018c8ffb8a9SNélio Laranjeiro 		TAILQ_INIT(&priv->flows);
10191b37f5d8SNélio Laranjeiro 		TAILQ_INIT(&priv->ctrl_flows);
10201e3a39f7SXueming Li 		/* Hint libmlx5 to use PMD allocator for data plane resources */
10211e3a39f7SXueming Li 		struct mlx5dv_ctx_allocators alctr = {
10221e3a39f7SXueming Li 			.alloc = &mlx5_alloc_verbs_buf,
10231e3a39f7SXueming Li 			.free = &mlx5_free_verbs_buf,
10241e3a39f7SXueming Li 			.data = priv,
10251e3a39f7SXueming Li 		};
10260e83b8e5SNelio Laranjeiro 		mlx5_glue->dv_set_context_attr(ctx,
10270e83b8e5SNelio Laranjeiro 					       MLX5DV_CTX_ATTR_BUF_ALLOCATORS,
10281e3a39f7SXueming Li 					       (void *)((uintptr_t)&alctr));
1029771fa900SAdrien Mazarguil 		/* Bring Ethernet device up. */
1030a170a30dSNélio Laranjeiro 		DRV_LOG(DEBUG, "port %u forcing Ethernet interface up",
10310f99970bSNélio Laranjeiro 			eth_dev->data->port_id);
10327ba5320bSNélio Laranjeiro 		mlx5_set_link_up(eth_dev);
1033a85a606cSShahaf Shuler 		/*
1034a85a606cSShahaf Shuler 		 * Even though the interrupt handler is not installed yet,
1035a85a606cSShahaf Shuler 		 * interrupts will still trigger on the asyn_fd from
1036a85a606cSShahaf Shuler 		 * Verbs context returned by ibv_open_device().
1037a85a606cSShahaf Shuler 		 */
1038a85a606cSShahaf Shuler 		mlx5_link_update(eth_dev, 0);
10397fe24446SShahaf Shuler 		/* Store device configuration on private structure. */
10407fe24446SShahaf Shuler 		priv->config = config;
1041b43802b4SXueming Li 		/* Create drop queue. */
1042b43802b4SXueming Li 		err = mlx5_flow_create_drop_queue(eth_dev);
1043b43802b4SXueming Li 		if (err) {
1044b43802b4SXueming Li 			DRV_LOG(ERR, "port %u drop queue allocation failed: %s",
1045b43802b4SXueming Li 				eth_dev->data->port_id, strerror(rte_errno));
1046012ad994SShahaf Shuler 			err = rte_errno;
1047b43802b4SXueming Li 			goto port_error;
1048b43802b4SXueming Li 		}
1049b43802b4SXueming Li 		/* Supported Verbs flow priority number detection. */
1050b43802b4SXueming Li 		if (verb_priorities == 0)
1051b43802b4SXueming Li 			verb_priorities = mlx5_get_max_verbs_prio(eth_dev);
1052b43802b4SXueming Li 		if (verb_priorities < MLX5_VERBS_FLOW_PRIO_8) {
1053b43802b4SXueming Li 			DRV_LOG(ERR, "port %u wrong Verbs flow priorities: %u",
1054b43802b4SXueming Li 				eth_dev->data->port_id, verb_priorities);
1055b43802b4SXueming Li 			goto port_error;
1056b43802b4SXueming Li 		}
1057b43802b4SXueming Li 		priv->config.max_verbs_prio = verb_priorities;
1058771fa900SAdrien Mazarguil 		continue;
1059771fa900SAdrien Mazarguil port_error:
106029c1d8bbSNélio Laranjeiro 		if (priv)
1061771fa900SAdrien Mazarguil 			rte_free(priv);
1062771fa900SAdrien Mazarguil 		if (pd)
10630e83b8e5SNelio Laranjeiro 			claim_zero(mlx5_glue->dealloc_pd(pd));
1064771fa900SAdrien Mazarguil 		if (ctx)
10650e83b8e5SNelio Laranjeiro 			claim_zero(mlx5_glue->close_device(ctx));
1066771fa900SAdrien Mazarguil 		break;
1067771fa900SAdrien Mazarguil 	}
1068771fa900SAdrien Mazarguil 	/*
1069771fa900SAdrien Mazarguil 	 * XXX if something went wrong in the loop above, there is a resource
1070771fa900SAdrien Mazarguil 	 * leak (ctx, pd, priv, dpdk ethdev) but we can do nothing about it as
1071771fa900SAdrien Mazarguil 	 * long as the dpdk does not provide a way to deallocate a ethdev and a
1072771fa900SAdrien Mazarguil 	 * way to enumerate the registered ethdevs to free the previous ones.
1073771fa900SAdrien Mazarguil 	 */
1074771fa900SAdrien Mazarguil 	/* no port found, complain */
1075771fa900SAdrien Mazarguil 	if (!mlx5_dev[idx].ports) {
1076a6d83b6aSNélio Laranjeiro 		rte_errno = ENODEV;
1077a6d83b6aSNélio Laranjeiro 		err = rte_errno;
1078771fa900SAdrien Mazarguil 	}
1079771fa900SAdrien Mazarguil error:
1080771fa900SAdrien Mazarguil 	if (attr_ctx)
10810e83b8e5SNelio Laranjeiro 		claim_zero(mlx5_glue->close_device(attr_ctx));
1082771fa900SAdrien Mazarguil 	if (list)
10830e83b8e5SNelio Laranjeiro 		mlx5_glue->free_device_list(list);
1084a6d83b6aSNélio Laranjeiro 	if (err) {
1085a6d83b6aSNélio Laranjeiro 		rte_errno = err;
1086a6d83b6aSNélio Laranjeiro 		return -rte_errno;
1087a6d83b6aSNélio Laranjeiro 	}
1088a6d83b6aSNélio Laranjeiro 	return 0;
1089771fa900SAdrien Mazarguil }
1090771fa900SAdrien Mazarguil 
1091771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = {
1092771fa900SAdrien Mazarguil 	{
10931d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
10941d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4)
1095771fa900SAdrien Mazarguil 	},
1096771fa900SAdrien Mazarguil 	{
10971d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
10981d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4VF)
1099771fa900SAdrien Mazarguil 	},
1100771fa900SAdrien Mazarguil 	{
11011d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
11021d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LX)
1103771fa900SAdrien Mazarguil 	},
1104771fa900SAdrien Mazarguil 	{
11051d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
11061d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF)
1107771fa900SAdrien Mazarguil 	},
1108771fa900SAdrien Mazarguil 	{
1109528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1110528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5)
1111528a9fbeSYongseok Koh 	},
1112528a9fbeSYongseok Koh 	{
1113528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1114528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5VF)
1115528a9fbeSYongseok Koh 	},
1116528a9fbeSYongseok Koh 	{
1117528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1118528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EX)
1119528a9fbeSYongseok Koh 	},
1120528a9fbeSYongseok Koh 	{
1121528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1122528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF)
1123528a9fbeSYongseok Koh 	},
1124528a9fbeSYongseok Koh 	{
1125771fa900SAdrien Mazarguil 		.vendor_id = 0
1126771fa900SAdrien Mazarguil 	}
1127771fa900SAdrien Mazarguil };
1128771fa900SAdrien Mazarguil 
1129fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver = {
11302f3193cfSJan Viktorin 	.driver = {
11312f3193cfSJan Viktorin 		.name = MLX5_DRIVER_NAME
11322f3193cfSJan Viktorin 	},
1133771fa900SAdrien Mazarguil 	.id_table = mlx5_pci_id_map,
1134af424af8SShreyansh Jain 	.probe = mlx5_pci_probe,
11357d7d7ad1SMatan Azrad 	.drv_flags = RTE_PCI_DRV_INTR_LSC | RTE_PCI_DRV_INTR_RMV,
1136771fa900SAdrien Mazarguil };
1137771fa900SAdrien Mazarguil 
113859b91becSAdrien Mazarguil #ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS
113959b91becSAdrien Mazarguil 
114059b91becSAdrien Mazarguil /**
114108c028d0SAdrien Mazarguil  * Suffix RTE_EAL_PMD_PATH with "-glue".
114208c028d0SAdrien Mazarguil  *
114308c028d0SAdrien Mazarguil  * This function performs a sanity check on RTE_EAL_PMD_PATH before
114408c028d0SAdrien Mazarguil  * suffixing its last component.
114508c028d0SAdrien Mazarguil  *
114608c028d0SAdrien Mazarguil  * @param buf[out]
114708c028d0SAdrien Mazarguil  *   Output buffer, should be large enough otherwise NULL is returned.
114808c028d0SAdrien Mazarguil  * @param size
114908c028d0SAdrien Mazarguil  *   Size of @p out.
115008c028d0SAdrien Mazarguil  *
115108c028d0SAdrien Mazarguil  * @return
115208c028d0SAdrien Mazarguil  *   Pointer to @p buf or @p NULL in case suffix cannot be appended.
115308c028d0SAdrien Mazarguil  */
115408c028d0SAdrien Mazarguil static char *
115508c028d0SAdrien Mazarguil mlx5_glue_path(char *buf, size_t size)
115608c028d0SAdrien Mazarguil {
115708c028d0SAdrien Mazarguil 	static const char *const bad[] = { "/", ".", "..", NULL };
115808c028d0SAdrien Mazarguil 	const char *path = RTE_EAL_PMD_PATH;
115908c028d0SAdrien Mazarguil 	size_t len = strlen(path);
116008c028d0SAdrien Mazarguil 	size_t off;
116108c028d0SAdrien Mazarguil 	int i;
116208c028d0SAdrien Mazarguil 
116308c028d0SAdrien Mazarguil 	while (len && path[len - 1] == '/')
116408c028d0SAdrien Mazarguil 		--len;
116508c028d0SAdrien Mazarguil 	for (off = len; off && path[off - 1] != '/'; --off)
116608c028d0SAdrien Mazarguil 		;
116708c028d0SAdrien Mazarguil 	for (i = 0; bad[i]; ++i)
116808c028d0SAdrien Mazarguil 		if (!strncmp(path + off, bad[i], (int)(len - off)))
116908c028d0SAdrien Mazarguil 			goto error;
117008c028d0SAdrien Mazarguil 	i = snprintf(buf, size, "%.*s-glue", (int)len, path);
117108c028d0SAdrien Mazarguil 	if (i == -1 || (size_t)i >= size)
117208c028d0SAdrien Mazarguil 		goto error;
117308c028d0SAdrien Mazarguil 	return buf;
117408c028d0SAdrien Mazarguil error:
1175a170a30dSNélio Laranjeiro 	DRV_LOG(ERR,
1176a170a30dSNélio Laranjeiro 		"unable to append \"-glue\" to last component of"
117708c028d0SAdrien Mazarguil 		" RTE_EAL_PMD_PATH (\"" RTE_EAL_PMD_PATH "\"),"
117808c028d0SAdrien Mazarguil 		" please re-configure DPDK");
117908c028d0SAdrien Mazarguil 	return NULL;
118008c028d0SAdrien Mazarguil }
118108c028d0SAdrien Mazarguil 
118208c028d0SAdrien Mazarguil /**
118359b91becSAdrien Mazarguil  * Initialization routine for run-time dependency on rdma-core.
118459b91becSAdrien Mazarguil  */
118559b91becSAdrien Mazarguil static int
118659b91becSAdrien Mazarguil mlx5_glue_init(void)
118759b91becSAdrien Mazarguil {
118808c028d0SAdrien Mazarguil 	char glue_path[sizeof(RTE_EAL_PMD_PATH) - 1 + sizeof("-glue")];
1189f6242d06SAdrien Mazarguil 	const char *path[] = {
1190f6242d06SAdrien Mazarguil 		/*
1191f6242d06SAdrien Mazarguil 		 * A basic security check is necessary before trusting
1192f6242d06SAdrien Mazarguil 		 * MLX5_GLUE_PATH, which may override RTE_EAL_PMD_PATH.
1193f6242d06SAdrien Mazarguil 		 */
1194f6242d06SAdrien Mazarguil 		(geteuid() == getuid() && getegid() == getgid() ?
1195f6242d06SAdrien Mazarguil 		 getenv("MLX5_GLUE_PATH") : NULL),
119608c028d0SAdrien Mazarguil 		/*
119708c028d0SAdrien Mazarguil 		 * When RTE_EAL_PMD_PATH is set, use its glue-suffixed
119808c028d0SAdrien Mazarguil 		 * variant, otherwise let dlopen() look up libraries on its
119908c028d0SAdrien Mazarguil 		 * own.
120008c028d0SAdrien Mazarguil 		 */
120108c028d0SAdrien Mazarguil 		(*RTE_EAL_PMD_PATH ?
120208c028d0SAdrien Mazarguil 		 mlx5_glue_path(glue_path, sizeof(glue_path)) : ""),
1203f6242d06SAdrien Mazarguil 	};
1204f6242d06SAdrien Mazarguil 	unsigned int i = 0;
120559b91becSAdrien Mazarguil 	void *handle = NULL;
120659b91becSAdrien Mazarguil 	void **sym;
120759b91becSAdrien Mazarguil 	const char *dlmsg;
120859b91becSAdrien Mazarguil 
1209f6242d06SAdrien Mazarguil 	while (!handle && i != RTE_DIM(path)) {
1210f6242d06SAdrien Mazarguil 		const char *end;
1211f6242d06SAdrien Mazarguil 		size_t len;
1212f6242d06SAdrien Mazarguil 		int ret;
1213f6242d06SAdrien Mazarguil 
1214f6242d06SAdrien Mazarguil 		if (!path[i]) {
1215f6242d06SAdrien Mazarguil 			++i;
1216f6242d06SAdrien Mazarguil 			continue;
1217f6242d06SAdrien Mazarguil 		}
1218f6242d06SAdrien Mazarguil 		end = strpbrk(path[i], ":;");
1219f6242d06SAdrien Mazarguil 		if (!end)
1220f6242d06SAdrien Mazarguil 			end = path[i] + strlen(path[i]);
1221f6242d06SAdrien Mazarguil 		len = end - path[i];
1222f6242d06SAdrien Mazarguil 		ret = 0;
1223f6242d06SAdrien Mazarguil 		do {
1224f6242d06SAdrien Mazarguil 			char name[ret + 1];
1225f6242d06SAdrien Mazarguil 
1226f6242d06SAdrien Mazarguil 			ret = snprintf(name, sizeof(name), "%.*s%s" MLX5_GLUE,
1227f6242d06SAdrien Mazarguil 				       (int)len, path[i],
1228f6242d06SAdrien Mazarguil 				       (!len || *(end - 1) == '/') ? "" : "/");
1229f6242d06SAdrien Mazarguil 			if (ret == -1)
1230f6242d06SAdrien Mazarguil 				break;
1231f6242d06SAdrien Mazarguil 			if (sizeof(name) != (size_t)ret + 1)
1232f6242d06SAdrien Mazarguil 				continue;
1233a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "looking for rdma-core glue as \"%s\"",
1234a170a30dSNélio Laranjeiro 				name);
1235f6242d06SAdrien Mazarguil 			handle = dlopen(name, RTLD_LAZY);
1236f6242d06SAdrien Mazarguil 			break;
1237f6242d06SAdrien Mazarguil 		} while (1);
1238f6242d06SAdrien Mazarguil 		path[i] = end + 1;
1239f6242d06SAdrien Mazarguil 		if (!*end)
1240f6242d06SAdrien Mazarguil 			++i;
1241f6242d06SAdrien Mazarguil 	}
124259b91becSAdrien Mazarguil 	if (!handle) {
124359b91becSAdrien Mazarguil 		rte_errno = EINVAL;
124459b91becSAdrien Mazarguil 		dlmsg = dlerror();
124559b91becSAdrien Mazarguil 		if (dlmsg)
1246a170a30dSNélio Laranjeiro 			DRV_LOG(WARNING, "cannot load glue library: %s", dlmsg);
124759b91becSAdrien Mazarguil 		goto glue_error;
124859b91becSAdrien Mazarguil 	}
124959b91becSAdrien Mazarguil 	sym = dlsym(handle, "mlx5_glue");
125059b91becSAdrien Mazarguil 	if (!sym || !*sym) {
125159b91becSAdrien Mazarguil 		rte_errno = EINVAL;
125259b91becSAdrien Mazarguil 		dlmsg = dlerror();
125359b91becSAdrien Mazarguil 		if (dlmsg)
1254a170a30dSNélio Laranjeiro 			DRV_LOG(ERR, "cannot resolve glue symbol: %s", dlmsg);
125559b91becSAdrien Mazarguil 		goto glue_error;
125659b91becSAdrien Mazarguil 	}
125759b91becSAdrien Mazarguil 	mlx5_glue = *sym;
125859b91becSAdrien Mazarguil 	return 0;
125959b91becSAdrien Mazarguil glue_error:
126059b91becSAdrien Mazarguil 	if (handle)
126159b91becSAdrien Mazarguil 		dlclose(handle);
1262a170a30dSNélio Laranjeiro 	DRV_LOG(WARNING,
1263a170a30dSNélio Laranjeiro 		"cannot initialize PMD due to missing run-time dependency on"
1264a170a30dSNélio Laranjeiro 		" rdma-core libraries (libibverbs, libmlx5)");
126559b91becSAdrien Mazarguil 	return -rte_errno;
126659b91becSAdrien Mazarguil }
126759b91becSAdrien Mazarguil 
126859b91becSAdrien Mazarguil #endif
126959b91becSAdrien Mazarguil 
1270771fa900SAdrien Mazarguil /**
1271771fa900SAdrien Mazarguil  * Driver initialization routine.
1272771fa900SAdrien Mazarguil  */
1273c830cb29SDavid Marchand RTE_INIT(rte_mlx5_pmd_init);
1274c830cb29SDavid Marchand static void
1275c830cb29SDavid Marchand rte_mlx5_pmd_init(void)
1276771fa900SAdrien Mazarguil {
12775f8ba81cSXueming Li 	/* Build the static tables for Verbs conversion. */
1278ea16068cSYongseok Koh 	mlx5_set_ptype_table();
12795f8ba81cSXueming Li 	mlx5_set_cksum_table();
12805f8ba81cSXueming Li 	mlx5_set_swp_types_table();
1281771fa900SAdrien Mazarguil 	/*
1282771fa900SAdrien Mazarguil 	 * RDMAV_HUGEPAGES_SAFE tells ibv_fork_init() we intend to use
1283771fa900SAdrien Mazarguil 	 * huge pages. Calling ibv_fork_init() during init allows
1284771fa900SAdrien Mazarguil 	 * applications to use fork() safely for purposes other than
1285771fa900SAdrien Mazarguil 	 * using this PMD, which is not supported in forked processes.
1286771fa900SAdrien Mazarguil 	 */
1287771fa900SAdrien Mazarguil 	setenv("RDMAV_HUGEPAGES_SAFE", "1", 1);
1288161b93e5SYongseok Koh 	/* Match the size of Rx completion entry to the size of a cacheline. */
1289161b93e5SYongseok Koh 	if (RTE_CACHE_LINE_SIZE == 128)
1290161b93e5SYongseok Koh 		setenv("MLX5_CQE_SIZE", "128", 0);
129159b91becSAdrien Mazarguil #ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS
129259b91becSAdrien Mazarguil 	if (mlx5_glue_init())
129359b91becSAdrien Mazarguil 		return;
129459b91becSAdrien Mazarguil 	assert(mlx5_glue);
129559b91becSAdrien Mazarguil #endif
12962a3b0097SAdrien Mazarguil #ifndef NDEBUG
12972a3b0097SAdrien Mazarguil 	/* Glue structure must not contain any NULL pointers. */
12982a3b0097SAdrien Mazarguil 	{
12992a3b0097SAdrien Mazarguil 		unsigned int i;
13002a3b0097SAdrien Mazarguil 
13012a3b0097SAdrien Mazarguil 		for (i = 0; i != sizeof(*mlx5_glue) / sizeof(void *); ++i)
13022a3b0097SAdrien Mazarguil 			assert(((const void *const *)mlx5_glue)[i]);
13032a3b0097SAdrien Mazarguil 	}
13042a3b0097SAdrien Mazarguil #endif
13056d5df2eaSAdrien Mazarguil 	if (strcmp(mlx5_glue->version, MLX5_GLUE_VERSION)) {
1306a170a30dSNélio Laranjeiro 		DRV_LOG(ERR,
1307a170a30dSNélio Laranjeiro 			"rdma-core glue \"%s\" mismatch: \"%s\" is required",
13086d5df2eaSAdrien Mazarguil 			mlx5_glue->version, MLX5_GLUE_VERSION);
13096d5df2eaSAdrien Mazarguil 		return;
13106d5df2eaSAdrien Mazarguil 	}
13110e83b8e5SNelio Laranjeiro 	mlx5_glue->fork_init();
13123dcfe039SThomas Monjalon 	rte_pci_register(&mlx5_driver);
1313771fa900SAdrien Mazarguil }
1314771fa900SAdrien Mazarguil 
131501f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__);
131601f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map);
13170880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib");
1318a170a30dSNélio Laranjeiro 
1319a170a30dSNélio Laranjeiro /** Initialize driver log type. */
1320a170a30dSNélio Laranjeiro RTE_INIT(vdev_netvsc_init_log)
1321a170a30dSNélio Laranjeiro {
1322a170a30dSNélio Laranjeiro 	mlx5_logtype = rte_log_register("pmd.net.mlx5");
1323a170a30dSNélio Laranjeiro 	if (mlx5_logtype >= 0)
1324a170a30dSNélio Laranjeiro 		rte_log_set_level(mlx5_logtype, RTE_LOG_NOTICE);
1325a170a30dSNélio Laranjeiro }
1326