xref: /dpdk/drivers/net/mlx5/mlx5.c (revision e16adf08e54d5b1ff3b1116c372bbca279fced9d)
18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause
2771fa900SAdrien Mazarguil  * Copyright 2015 6WIND S.A.
35feecc57SShahaf Shuler  * Copyright 2015 Mellanox Technologies, Ltd
4771fa900SAdrien Mazarguil  */
5771fa900SAdrien Mazarguil 
6771fa900SAdrien Mazarguil #include <stddef.h>
7771fa900SAdrien Mazarguil #include <unistd.h>
8771fa900SAdrien Mazarguil #include <string.h>
9771fa900SAdrien Mazarguil #include <assert.h>
1059b91becSAdrien Mazarguil #include <dlfcn.h>
11771fa900SAdrien Mazarguil #include <stdint.h>
12771fa900SAdrien Mazarguil #include <stdlib.h>
13e72dd09bSNélio Laranjeiro #include <errno.h>
14771fa900SAdrien Mazarguil #include <net/if.h>
154a984153SXueming Li #include <sys/mman.h>
1626c08b97SAdrien Mazarguil #include <linux/netlink.h>
17ccdcba53SNélio Laranjeiro #include <linux/rtnetlink.h>
18771fa900SAdrien Mazarguil 
19771fa900SAdrien Mazarguil /* Verbs header. */
20771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
21771fa900SAdrien Mazarguil #ifdef PEDANTIC
22fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic"
23771fa900SAdrien Mazarguil #endif
24771fa900SAdrien Mazarguil #include <infiniband/verbs.h>
25771fa900SAdrien Mazarguil #ifdef PEDANTIC
26fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic"
27771fa900SAdrien Mazarguil #endif
28771fa900SAdrien Mazarguil 
29771fa900SAdrien Mazarguil #include <rte_malloc.h>
30ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h>
31fdf91e0fSJan Blunck #include <rte_ethdev_pci.h>
32771fa900SAdrien Mazarguil #include <rte_pci.h>
33c752998bSGaetan Rivet #include <rte_bus_pci.h>
34771fa900SAdrien Mazarguil #include <rte_common.h>
3559b91becSAdrien Mazarguil #include <rte_config.h>
364a984153SXueming Li #include <rte_eal_memconfig.h>
37e72dd09bSNélio Laranjeiro #include <rte_kvargs.h>
38e89c15b6SAdrien Mazarguil #include <rte_rwlock.h>
39e89c15b6SAdrien Mazarguil #include <rte_spinlock.h>
40f38c5457SAdrien Mazarguil #include <rte_string_fns.h>
41771fa900SAdrien Mazarguil 
42771fa900SAdrien Mazarguil #include "mlx5.h"
43771fa900SAdrien Mazarguil #include "mlx5_utils.h"
442e22920bSAdrien Mazarguil #include "mlx5_rxtx.h"
45771fa900SAdrien Mazarguil #include "mlx5_autoconf.h"
4613d57bd5SAdrien Mazarguil #include "mlx5_defs.h"
470e83b8e5SNelio Laranjeiro #include "mlx5_glue.h"
48974f1e7eSYongseok Koh #include "mlx5_mr.h"
4984c406e7SOri Kam #include "mlx5_flow.h"
50771fa900SAdrien Mazarguil 
5199c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */
5299c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en"
5399c12dccSNélio Laranjeiro 
547d6bf6b8SYongseok Koh /* Device parameter to enable Multi-Packet Rx queue. */
557d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_EN "mprq_en"
567d6bf6b8SYongseok Koh 
577d6bf6b8SYongseok Koh /* Device parameter to configure log 2 of the number of strides for MPRQ. */
587d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_LOG_STRIDE_NUM "mprq_log_stride_num"
597d6bf6b8SYongseok Koh 
607d6bf6b8SYongseok Koh /* Device parameter to limit the size of memcpy'd packet for MPRQ. */
617d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_MAX_MEMCPY_LEN "mprq_max_memcpy_len"
627d6bf6b8SYongseok Koh 
637d6bf6b8SYongseok Koh /* Device parameter to set the minimum number of Rx queues to enable MPRQ. */
647d6bf6b8SYongseok Koh #define MLX5_RXQS_MIN_MPRQ "rxqs_min_mprq"
657d6bf6b8SYongseok Koh 
662a66cf37SYaacov Hazan /* Device parameter to configure inline send. */
672a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline"
682a66cf37SYaacov Hazan 
692a66cf37SYaacov Hazan /*
702a66cf37SYaacov Hazan  * Device parameter to configure the number of TX queues threshold for
712a66cf37SYaacov Hazan  * enabling inline send.
722a66cf37SYaacov Hazan  */
732a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline"
742a66cf37SYaacov Hazan 
75230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */
76230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en"
77230189d9SNélio Laranjeiro 
786ce84bd8SYongseok Koh /* Device parameter to include 2 dsegs in the title WQEBB. */
796ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en"
806ce84bd8SYongseok Koh 
816ce84bd8SYongseok Koh /* Device parameter to limit the size of inlining packet. */
826ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len"
836ce84bd8SYongseok Koh 
845644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Tx vector. */
855644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en"
865644d5b9SNelio Laranjeiro 
875644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */
885644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en"
895644d5b9SNelio Laranjeiro 
9078a54648SXueming Li /* Allow L3 VXLAN flow creation. */
9178a54648SXueming Li #define MLX5_L3_VXLAN_EN "l3_vxlan_en"
9278a54648SXueming Li 
9351e72d38SOri Kam /* Activate DV flow steering. */
9451e72d38SOri Kam #define MLX5_DV_FLOW_EN "dv_flow_en"
9551e72d38SOri Kam 
96db209cc3SNélio Laranjeiro /* Activate Netlink support in VF mode. */
97db209cc3SNélio Laranjeiro #define MLX5_VF_NL_EN "vf_nl_en"
98db209cc3SNélio Laranjeiro 
996de569f5SAdrien Mazarguil /* Select port representors to instantiate. */
1006de569f5SAdrien Mazarguil #define MLX5_REPRESENTOR "representor"
1016de569f5SAdrien Mazarguil 
10243e9d979SShachar Beiser #ifndef HAVE_IBV_MLX5_MOD_MPW
10343e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2)
10443e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3)
10543e9d979SShachar Beiser #endif
10643e9d979SShachar Beiser 
107523f5a74SYongseok Koh #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP
108523f5a74SYongseok Koh #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4)
109523f5a74SYongseok Koh #endif
110523f5a74SYongseok Koh 
111974f1e7eSYongseok Koh static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data";
112974f1e7eSYongseok Koh 
113974f1e7eSYongseok Koh /* Shared memory between primary and secondary processes. */
114974f1e7eSYongseok Koh struct mlx5_shared_data *mlx5_shared_data;
115974f1e7eSYongseok Koh 
116974f1e7eSYongseok Koh /* Spinlock for mlx5_shared_data allocation. */
117974f1e7eSYongseok Koh static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER;
118974f1e7eSYongseok Koh 
119a170a30dSNélio Laranjeiro /** Driver-specific log messages type. */
120a170a30dSNélio Laranjeiro int mlx5_logtype;
121a170a30dSNélio Laranjeiro 
122771fa900SAdrien Mazarguil /**
123974f1e7eSYongseok Koh  * Prepare shared data between primary and secondary process.
124974f1e7eSYongseok Koh  */
125974f1e7eSYongseok Koh static void
126974f1e7eSYongseok Koh mlx5_prepare_shared_data(void)
127974f1e7eSYongseok Koh {
128974f1e7eSYongseok Koh 	const struct rte_memzone *mz;
129974f1e7eSYongseok Koh 
130974f1e7eSYongseok Koh 	rte_spinlock_lock(&mlx5_shared_data_lock);
131974f1e7eSYongseok Koh 	if (mlx5_shared_data == NULL) {
132974f1e7eSYongseok Koh 		if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
133974f1e7eSYongseok Koh 			/* Allocate shared memory. */
134974f1e7eSYongseok Koh 			mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA,
135974f1e7eSYongseok Koh 						 sizeof(*mlx5_shared_data),
136974f1e7eSYongseok Koh 						 SOCKET_ID_ANY, 0);
137974f1e7eSYongseok Koh 		} else {
138974f1e7eSYongseok Koh 			/* Lookup allocated shared memory. */
139974f1e7eSYongseok Koh 			mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA);
140974f1e7eSYongseok Koh 		}
141974f1e7eSYongseok Koh 		if (mz == NULL)
142974f1e7eSYongseok Koh 			rte_panic("Cannot allocate mlx5 shared data\n");
143974f1e7eSYongseok Koh 		mlx5_shared_data = mz->addr;
144974f1e7eSYongseok Koh 		/* Initialize shared data. */
145974f1e7eSYongseok Koh 		if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
146974f1e7eSYongseok Koh 			LIST_INIT(&mlx5_shared_data->mem_event_cb_list);
147974f1e7eSYongseok Koh 			rte_rwlock_init(&mlx5_shared_data->mem_event_rwlock);
148974f1e7eSYongseok Koh 		}
14944b1d513SDavid Marchand 		rte_mem_event_callback_register("MLX5_MEM_EVENT_CB",
15044b1d513SDavid Marchand 						mlx5_mr_mem_event_cb, NULL);
151974f1e7eSYongseok Koh 	}
152974f1e7eSYongseok Koh 	rte_spinlock_unlock(&mlx5_shared_data_lock);
153974f1e7eSYongseok Koh }
154974f1e7eSYongseok Koh 
155974f1e7eSYongseok Koh /**
1564d803a72SOlga Shern  * Retrieve integer value from environment variable.
1574d803a72SOlga Shern  *
1584d803a72SOlga Shern  * @param[in] name
1594d803a72SOlga Shern  *   Environment variable name.
1604d803a72SOlga Shern  *
1614d803a72SOlga Shern  * @return
1624d803a72SOlga Shern  *   Integer value, 0 if the variable is not set.
1634d803a72SOlga Shern  */
1644d803a72SOlga Shern int
1654d803a72SOlga Shern mlx5_getenv_int(const char *name)
1664d803a72SOlga Shern {
1674d803a72SOlga Shern 	const char *val = getenv(name);
1684d803a72SOlga Shern 
1694d803a72SOlga Shern 	if (val == NULL)
1704d803a72SOlga Shern 		return 0;
1714d803a72SOlga Shern 	return atoi(val);
1724d803a72SOlga Shern }
1734d803a72SOlga Shern 
1744d803a72SOlga Shern /**
1751e3a39f7SXueming Li  * Verbs callback to allocate a memory. This function should allocate the space
1761e3a39f7SXueming Li  * according to the size provided residing inside a huge page.
1771e3a39f7SXueming Li  * Please note that all allocation must respect the alignment from libmlx5
1781e3a39f7SXueming Li  * (i.e. currently sysconf(_SC_PAGESIZE)).
1791e3a39f7SXueming Li  *
1801e3a39f7SXueming Li  * @param[in] size
1811e3a39f7SXueming Li  *   The size in bytes of the memory to allocate.
1821e3a39f7SXueming Li  * @param[in] data
1831e3a39f7SXueming Li  *   A pointer to the callback data.
1841e3a39f7SXueming Li  *
1851e3a39f7SXueming Li  * @return
186a6d83b6aSNélio Laranjeiro  *   Allocated buffer, NULL otherwise and rte_errno is set.
1871e3a39f7SXueming Li  */
1881e3a39f7SXueming Li static void *
1891e3a39f7SXueming Li mlx5_alloc_verbs_buf(size_t size, void *data)
1901e3a39f7SXueming Li {
1911e3a39f7SXueming Li 	struct priv *priv = data;
1921e3a39f7SXueming Li 	void *ret;
1931e3a39f7SXueming Li 	size_t alignment = sysconf(_SC_PAGESIZE);
194d10b09dbSOlivier Matz 	unsigned int socket = SOCKET_ID_ANY;
1951e3a39f7SXueming Li 
196d10b09dbSOlivier Matz 	if (priv->verbs_alloc_ctx.type == MLX5_VERBS_ALLOC_TYPE_TX_QUEUE) {
197d10b09dbSOlivier Matz 		const struct mlx5_txq_ctrl *ctrl = priv->verbs_alloc_ctx.obj;
198d10b09dbSOlivier Matz 
199d10b09dbSOlivier Matz 		socket = ctrl->socket;
200d10b09dbSOlivier Matz 	} else if (priv->verbs_alloc_ctx.type ==
201d10b09dbSOlivier Matz 		   MLX5_VERBS_ALLOC_TYPE_RX_QUEUE) {
202d10b09dbSOlivier Matz 		const struct mlx5_rxq_ctrl *ctrl = priv->verbs_alloc_ctx.obj;
203d10b09dbSOlivier Matz 
204d10b09dbSOlivier Matz 		socket = ctrl->socket;
205d10b09dbSOlivier Matz 	}
2061e3a39f7SXueming Li 	assert(data != NULL);
207d10b09dbSOlivier Matz 	ret = rte_malloc_socket(__func__, size, alignment, socket);
208a6d83b6aSNélio Laranjeiro 	if (!ret && size)
209a6d83b6aSNélio Laranjeiro 		rte_errno = ENOMEM;
2101e3a39f7SXueming Li 	return ret;
2111e3a39f7SXueming Li }
2121e3a39f7SXueming Li 
2131e3a39f7SXueming Li /**
2141e3a39f7SXueming Li  * Verbs callback to free a memory.
2151e3a39f7SXueming Li  *
2161e3a39f7SXueming Li  * @param[in] ptr
2171e3a39f7SXueming Li  *   A pointer to the memory to free.
2181e3a39f7SXueming Li  * @param[in] data
2191e3a39f7SXueming Li  *   A pointer to the callback data.
2201e3a39f7SXueming Li  */
2211e3a39f7SXueming Li static void
2221e3a39f7SXueming Li mlx5_free_verbs_buf(void *ptr, void *data __rte_unused)
2231e3a39f7SXueming Li {
2241e3a39f7SXueming Li 	assert(data != NULL);
2251e3a39f7SXueming Li 	rte_free(ptr);
2261e3a39f7SXueming Li }
2271e3a39f7SXueming Li 
2281e3a39f7SXueming Li /**
229771fa900SAdrien Mazarguil  * DPDK callback to close the device.
230771fa900SAdrien Mazarguil  *
231771fa900SAdrien Mazarguil  * Destroy all queues and objects, free memory.
232771fa900SAdrien Mazarguil  *
233771fa900SAdrien Mazarguil  * @param dev
234771fa900SAdrien Mazarguil  *   Pointer to Ethernet device structure.
235771fa900SAdrien Mazarguil  */
236771fa900SAdrien Mazarguil static void
237771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev)
238771fa900SAdrien Mazarguil {
23901d79216SNélio Laranjeiro 	struct priv *priv = dev->data->dev_private;
2402e22920bSAdrien Mazarguil 	unsigned int i;
2416af6b973SNélio Laranjeiro 	int ret;
242771fa900SAdrien Mazarguil 
243a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "port %u closing device \"%s\"",
2440f99970bSNélio Laranjeiro 		dev->data->port_id,
245771fa900SAdrien Mazarguil 		((priv->ctx != NULL) ? priv->ctx->device->name : ""));
246ecc1c29dSAdrien Mazarguil 	/* In case mlx5_dev_stop() has not been called. */
247af4f09f2SNélio Laranjeiro 	mlx5_dev_interrupt_handler_uninstall(dev);
248af4f09f2SNélio Laranjeiro 	mlx5_traffic_disable(dev);
249af689f1fSNelio Laranjeiro 	mlx5_flow_flush(dev, NULL);
2502e22920bSAdrien Mazarguil 	/* Prevent crashes when queues are still in use. */
2512e22920bSAdrien Mazarguil 	dev->rx_pkt_burst = removed_rx_burst;
2522e22920bSAdrien Mazarguil 	dev->tx_pkt_burst = removed_tx_burst;
2532e22920bSAdrien Mazarguil 	if (priv->rxqs != NULL) {
2542e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_rx_burst() is still running. */
2552e22920bSAdrien Mazarguil 		usleep(1000);
256a1366b1aSNélio Laranjeiro 		for (i = 0; (i != priv->rxqs_n); ++i)
257af4f09f2SNélio Laranjeiro 			mlx5_rxq_release(dev, i);
2582e22920bSAdrien Mazarguil 		priv->rxqs_n = 0;
2592e22920bSAdrien Mazarguil 		priv->rxqs = NULL;
2602e22920bSAdrien Mazarguil 	}
2612e22920bSAdrien Mazarguil 	if (priv->txqs != NULL) {
2622e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_tx_burst() is still running. */
2632e22920bSAdrien Mazarguil 		usleep(1000);
2646e78005aSNélio Laranjeiro 		for (i = 0; (i != priv->txqs_n); ++i)
265af4f09f2SNélio Laranjeiro 			mlx5_txq_release(dev, i);
2662e22920bSAdrien Mazarguil 		priv->txqs_n = 0;
2672e22920bSAdrien Mazarguil 		priv->txqs = NULL;
2682e22920bSAdrien Mazarguil 	}
2697d6bf6b8SYongseok Koh 	mlx5_mprq_free_mp(dev);
270974f1e7eSYongseok Koh 	mlx5_mr_release(dev);
271771fa900SAdrien Mazarguil 	if (priv->pd != NULL) {
272771fa900SAdrien Mazarguil 		assert(priv->ctx != NULL);
2730e83b8e5SNelio Laranjeiro 		claim_zero(mlx5_glue->dealloc_pd(priv->pd));
2740e83b8e5SNelio Laranjeiro 		claim_zero(mlx5_glue->close_device(priv->ctx));
275771fa900SAdrien Mazarguil 	} else
276771fa900SAdrien Mazarguil 		assert(priv->ctx == NULL);
27729c1d8bbSNélio Laranjeiro 	if (priv->rss_conf.rss_key != NULL)
27829c1d8bbSNélio Laranjeiro 		rte_free(priv->rss_conf.rss_key);
279634efbc2SNelio Laranjeiro 	if (priv->reta_idx != NULL)
280634efbc2SNelio Laranjeiro 		rte_free(priv->reta_idx);
2818c5bca92SXueming Li 	if (priv->primary_socket)
282af4f09f2SNélio Laranjeiro 		mlx5_socket_uninit(dev);
283ccdcba53SNélio Laranjeiro 	if (priv->config.vf)
284ccdcba53SNélio Laranjeiro 		mlx5_nl_mac_addr_flush(dev);
28526c08b97SAdrien Mazarguil 	if (priv->nl_socket_route >= 0)
28626c08b97SAdrien Mazarguil 		close(priv->nl_socket_route);
28726c08b97SAdrien Mazarguil 	if (priv->nl_socket_rdma >= 0)
28826c08b97SAdrien Mazarguil 		close(priv->nl_socket_rdma);
28957123c00SYongseok Koh 	if (priv->mnl_socket)
29057123c00SYongseok Koh 		mlx5_flow_tcf_socket_destroy(priv->mnl_socket);
291af4f09f2SNélio Laranjeiro 	ret = mlx5_hrxq_ibv_verify(dev);
292f5479b68SNélio Laranjeiro 	if (ret)
293a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some hash Rx queue still remain",
2940f99970bSNélio Laranjeiro 			dev->data->port_id);
295af4f09f2SNélio Laranjeiro 	ret = mlx5_ind_table_ibv_verify(dev);
2964c7a0f5fSNélio Laranjeiro 	if (ret)
297a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some indirection table still remain",
2980f99970bSNélio Laranjeiro 			dev->data->port_id);
299af4f09f2SNélio Laranjeiro 	ret = mlx5_rxq_ibv_verify(dev);
30009cb5b58SNélio Laranjeiro 	if (ret)
301a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Verbs Rx queue still remain",
3020f99970bSNélio Laranjeiro 			dev->data->port_id);
303af4f09f2SNélio Laranjeiro 	ret = mlx5_rxq_verify(dev);
304a1366b1aSNélio Laranjeiro 	if (ret)
305a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Rx queues still remain",
3060f99970bSNélio Laranjeiro 			dev->data->port_id);
307af4f09f2SNélio Laranjeiro 	ret = mlx5_txq_ibv_verify(dev);
308faf2667fSNélio Laranjeiro 	if (ret)
309a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain",
3100f99970bSNélio Laranjeiro 			dev->data->port_id);
311af4f09f2SNélio Laranjeiro 	ret = mlx5_txq_verify(dev);
3126e78005aSNélio Laranjeiro 	if (ret)
313a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Tx queues still remain",
3140f99970bSNélio Laranjeiro 			dev->data->port_id);
315af4f09f2SNélio Laranjeiro 	ret = mlx5_flow_verify(dev);
3166af6b973SNélio Laranjeiro 	if (ret)
317a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some flows still remain",
318a170a30dSNélio Laranjeiro 			dev->data->port_id);
3192b730263SAdrien Mazarguil 	if (priv->domain_id != RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
3202b730263SAdrien Mazarguil 		unsigned int c = 0;
3212b730263SAdrien Mazarguil 		unsigned int i = mlx5_dev_to_port_id(dev->device, NULL, 0);
3222b730263SAdrien Mazarguil 		uint16_t port_id[i];
3232b730263SAdrien Mazarguil 
3242b730263SAdrien Mazarguil 		i = RTE_MIN(mlx5_dev_to_port_id(dev->device, port_id, i), i);
3252b730263SAdrien Mazarguil 		while (i--) {
3262b730263SAdrien Mazarguil 			struct priv *opriv =
3272b730263SAdrien Mazarguil 				rte_eth_devices[port_id[i]].data->dev_private;
3282b730263SAdrien Mazarguil 
3292b730263SAdrien Mazarguil 			if (!opriv ||
3302b730263SAdrien Mazarguil 			    opriv->domain_id != priv->domain_id ||
3312b730263SAdrien Mazarguil 			    &rte_eth_devices[port_id[i]] == dev)
3322b730263SAdrien Mazarguil 				continue;
3332b730263SAdrien Mazarguil 			++c;
3342b730263SAdrien Mazarguil 		}
3352b730263SAdrien Mazarguil 		if (!c)
3362b730263SAdrien Mazarguil 			claim_zero(rte_eth_switch_domain_free(priv->domain_id));
3372b730263SAdrien Mazarguil 	}
338771fa900SAdrien Mazarguil 	memset(priv, 0, sizeof(*priv));
3392b730263SAdrien Mazarguil 	priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
340771fa900SAdrien Mazarguil }
341771fa900SAdrien Mazarguil 
3420887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops = {
343e60fbd5bSAdrien Mazarguil 	.dev_configure = mlx5_dev_configure,
344e60fbd5bSAdrien Mazarguil 	.dev_start = mlx5_dev_start,
345e60fbd5bSAdrien Mazarguil 	.dev_stop = mlx5_dev_stop,
34662072098SOr Ami 	.dev_set_link_down = mlx5_set_link_down,
34762072098SOr Ami 	.dev_set_link_up = mlx5_set_link_up,
348771fa900SAdrien Mazarguil 	.dev_close = mlx5_dev_close,
3491bdbe1afSAdrien Mazarguil 	.promiscuous_enable = mlx5_promiscuous_enable,
3501bdbe1afSAdrien Mazarguil 	.promiscuous_disable = mlx5_promiscuous_disable,
3511bdbe1afSAdrien Mazarguil 	.allmulticast_enable = mlx5_allmulticast_enable,
3521bdbe1afSAdrien Mazarguil 	.allmulticast_disable = mlx5_allmulticast_disable,
353cb8faed7SAdrien Mazarguil 	.link_update = mlx5_link_update,
35487011737SAdrien Mazarguil 	.stats_get = mlx5_stats_get,
35587011737SAdrien Mazarguil 	.stats_reset = mlx5_stats_reset,
356a4193ae3SShahaf Shuler 	.xstats_get = mlx5_xstats_get,
357a4193ae3SShahaf Shuler 	.xstats_reset = mlx5_xstats_reset,
358a4193ae3SShahaf Shuler 	.xstats_get_names = mlx5_xstats_get_names,
359e60fbd5bSAdrien Mazarguil 	.dev_infos_get = mlx5_dev_infos_get,
36078a38edfSJianfeng Tan 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
361e9086978SAdrien Mazarguil 	.vlan_filter_set = mlx5_vlan_filter_set,
3622e22920bSAdrien Mazarguil 	.rx_queue_setup = mlx5_rx_queue_setup,
3632e22920bSAdrien Mazarguil 	.tx_queue_setup = mlx5_tx_queue_setup,
3642e22920bSAdrien Mazarguil 	.rx_queue_release = mlx5_rx_queue_release,
3652e22920bSAdrien Mazarguil 	.tx_queue_release = mlx5_tx_queue_release,
36602d75430SAdrien Mazarguil 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
36702d75430SAdrien Mazarguil 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
3683318aef7SAdrien Mazarguil 	.mac_addr_remove = mlx5_mac_addr_remove,
3693318aef7SAdrien Mazarguil 	.mac_addr_add = mlx5_mac_addr_add,
37086977fccSDavid Marchand 	.mac_addr_set = mlx5_mac_addr_set,
371e0586a8dSNélio Laranjeiro 	.set_mc_addr_list = mlx5_set_mc_addr_list,
372cf37ca95SAdrien Mazarguil 	.mtu_set = mlx5_dev_set_mtu,
373f3db9489SYaacov Hazan 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
374f3db9489SYaacov Hazan 	.vlan_offload_set = mlx5_vlan_offload_set,
375634efbc2SNelio Laranjeiro 	.reta_update = mlx5_dev_rss_reta_update,
376634efbc2SNelio Laranjeiro 	.reta_query = mlx5_dev_rss_reta_query,
3772f97422eSNelio Laranjeiro 	.rss_hash_update = mlx5_rss_hash_update,
3782f97422eSNelio Laranjeiro 	.rss_hash_conf_get = mlx5_rss_hash_conf_get,
37976f5c99eSYaacov Hazan 	.filter_ctrl = mlx5_dev_filter_ctrl,
3808788fec1SOlivier Matz 	.rx_descriptor_status = mlx5_rx_descriptor_status,
3818788fec1SOlivier Matz 	.tx_descriptor_status = mlx5_tx_descriptor_status,
3823c7d44afSShahaf Shuler 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
3833c7d44afSShahaf Shuler 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
384d3e0f392SMatan Azrad 	.is_removed = mlx5_is_removed,
385771fa900SAdrien Mazarguil };
386771fa900SAdrien Mazarguil 
38787ec44ceSXueming Li static const struct eth_dev_ops mlx5_dev_sec_ops = {
38887ec44ceSXueming Li 	.stats_get = mlx5_stats_get,
38987ec44ceSXueming Li 	.stats_reset = mlx5_stats_reset,
39087ec44ceSXueming Li 	.xstats_get = mlx5_xstats_get,
39187ec44ceSXueming Li 	.xstats_reset = mlx5_xstats_reset,
39287ec44ceSXueming Li 	.xstats_get_names = mlx5_xstats_get_names,
39387ec44ceSXueming Li 	.dev_infos_get = mlx5_dev_infos_get,
39487ec44ceSXueming Li 	.rx_descriptor_status = mlx5_rx_descriptor_status,
39587ec44ceSXueming Li 	.tx_descriptor_status = mlx5_tx_descriptor_status,
39687ec44ceSXueming Li };
39787ec44ceSXueming Li 
3980887aa7fSNélio Laranjeiro /* Available operators in flow isolated mode. */
3990887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops_isolate = {
4000887aa7fSNélio Laranjeiro 	.dev_configure = mlx5_dev_configure,
4010887aa7fSNélio Laranjeiro 	.dev_start = mlx5_dev_start,
4020887aa7fSNélio Laranjeiro 	.dev_stop = mlx5_dev_stop,
4030887aa7fSNélio Laranjeiro 	.dev_set_link_down = mlx5_set_link_down,
4040887aa7fSNélio Laranjeiro 	.dev_set_link_up = mlx5_set_link_up,
4050887aa7fSNélio Laranjeiro 	.dev_close = mlx5_dev_close,
40624b068adSYongseok Koh 	.promiscuous_enable = mlx5_promiscuous_enable,
40724b068adSYongseok Koh 	.promiscuous_disable = mlx5_promiscuous_disable,
4082547ee74SYongseok Koh 	.allmulticast_enable = mlx5_allmulticast_enable,
4092547ee74SYongseok Koh 	.allmulticast_disable = mlx5_allmulticast_disable,
4100887aa7fSNélio Laranjeiro 	.link_update = mlx5_link_update,
4110887aa7fSNélio Laranjeiro 	.stats_get = mlx5_stats_get,
4120887aa7fSNélio Laranjeiro 	.stats_reset = mlx5_stats_reset,
4130887aa7fSNélio Laranjeiro 	.xstats_get = mlx5_xstats_get,
4140887aa7fSNélio Laranjeiro 	.xstats_reset = mlx5_xstats_reset,
4150887aa7fSNélio Laranjeiro 	.xstats_get_names = mlx5_xstats_get_names,
4160887aa7fSNélio Laranjeiro 	.dev_infos_get = mlx5_dev_infos_get,
4170887aa7fSNélio Laranjeiro 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
4180887aa7fSNélio Laranjeiro 	.vlan_filter_set = mlx5_vlan_filter_set,
4190887aa7fSNélio Laranjeiro 	.rx_queue_setup = mlx5_rx_queue_setup,
4200887aa7fSNélio Laranjeiro 	.tx_queue_setup = mlx5_tx_queue_setup,
4210887aa7fSNélio Laranjeiro 	.rx_queue_release = mlx5_rx_queue_release,
4220887aa7fSNélio Laranjeiro 	.tx_queue_release = mlx5_tx_queue_release,
4230887aa7fSNélio Laranjeiro 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
4240887aa7fSNélio Laranjeiro 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
4250887aa7fSNélio Laranjeiro 	.mac_addr_remove = mlx5_mac_addr_remove,
4260887aa7fSNélio Laranjeiro 	.mac_addr_add = mlx5_mac_addr_add,
4270887aa7fSNélio Laranjeiro 	.mac_addr_set = mlx5_mac_addr_set,
428e0586a8dSNélio Laranjeiro 	.set_mc_addr_list = mlx5_set_mc_addr_list,
4290887aa7fSNélio Laranjeiro 	.mtu_set = mlx5_dev_set_mtu,
4300887aa7fSNélio Laranjeiro 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
4310887aa7fSNélio Laranjeiro 	.vlan_offload_set = mlx5_vlan_offload_set,
4320887aa7fSNélio Laranjeiro 	.filter_ctrl = mlx5_dev_filter_ctrl,
4330887aa7fSNélio Laranjeiro 	.rx_descriptor_status = mlx5_rx_descriptor_status,
4340887aa7fSNélio Laranjeiro 	.tx_descriptor_status = mlx5_tx_descriptor_status,
4350887aa7fSNélio Laranjeiro 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
4360887aa7fSNélio Laranjeiro 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
437d3e0f392SMatan Azrad 	.is_removed = mlx5_is_removed,
4380887aa7fSNélio Laranjeiro };
4390887aa7fSNélio Laranjeiro 
440e72dd09bSNélio Laranjeiro /**
441e72dd09bSNélio Laranjeiro  * Verify and store value for device argument.
442e72dd09bSNélio Laranjeiro  *
443e72dd09bSNélio Laranjeiro  * @param[in] key
444e72dd09bSNélio Laranjeiro  *   Key argument to verify.
445e72dd09bSNélio Laranjeiro  * @param[in] val
446e72dd09bSNélio Laranjeiro  *   Value associated with key.
447e72dd09bSNélio Laranjeiro  * @param opaque
448e72dd09bSNélio Laranjeiro  *   User data.
449e72dd09bSNélio Laranjeiro  *
450e72dd09bSNélio Laranjeiro  * @return
451a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
452e72dd09bSNélio Laranjeiro  */
453e72dd09bSNélio Laranjeiro static int
454e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque)
455e72dd09bSNélio Laranjeiro {
4567fe24446SShahaf Shuler 	struct mlx5_dev_config *config = opaque;
45799c12dccSNélio Laranjeiro 	unsigned long tmp;
458e72dd09bSNélio Laranjeiro 
4596de569f5SAdrien Mazarguil 	/* No-op, port representors are processed in mlx5_dev_spawn(). */
4606de569f5SAdrien Mazarguil 	if (!strcmp(MLX5_REPRESENTOR, key))
4616de569f5SAdrien Mazarguil 		return 0;
46299c12dccSNélio Laranjeiro 	errno = 0;
46399c12dccSNélio Laranjeiro 	tmp = strtoul(val, NULL, 0);
46499c12dccSNélio Laranjeiro 	if (errno) {
465a6d83b6aSNélio Laranjeiro 		rte_errno = errno;
466a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val);
467a6d83b6aSNélio Laranjeiro 		return -rte_errno;
46899c12dccSNélio Laranjeiro 	}
46999c12dccSNélio Laranjeiro 	if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) {
4707fe24446SShahaf Shuler 		config->cqe_comp = !!tmp;
4717d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_EN, key) == 0) {
4727d6bf6b8SYongseok Koh 		config->mprq.enabled = !!tmp;
4737d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_NUM, key) == 0) {
4747d6bf6b8SYongseok Koh 		config->mprq.stride_num_n = tmp;
4757d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_MAX_MEMCPY_LEN, key) == 0) {
4767d6bf6b8SYongseok Koh 		config->mprq.max_memcpy_len = tmp;
4777d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RXQS_MIN_MPRQ, key) == 0) {
4787d6bf6b8SYongseok Koh 		config->mprq.min_rxqs_num = tmp;
4792a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQ_INLINE, key) == 0) {
4807fe24446SShahaf Shuler 		config->txq_inline = tmp;
4812a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) {
4827fe24446SShahaf Shuler 		config->txqs_inline = tmp;
483230189d9SNélio Laranjeiro 	} else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) {
484f9de8718SShahaf Shuler 		config->mps = !!tmp;
4856ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) {
4867fe24446SShahaf Shuler 		config->mpw_hdr_dseg = !!tmp;
4876ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) {
4887fe24446SShahaf Shuler 		config->inline_max_packet_sz = tmp;
4895644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_TX_VEC_EN, key) == 0) {
4907fe24446SShahaf Shuler 		config->tx_vec_en = !!tmp;
4915644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_RX_VEC_EN, key) == 0) {
4927fe24446SShahaf Shuler 		config->rx_vec_en = !!tmp;
49378a54648SXueming Li 	} else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) {
49478a54648SXueming Li 		config->l3_vxlan_en = !!tmp;
495db209cc3SNélio Laranjeiro 	} else if (strcmp(MLX5_VF_NL_EN, key) == 0) {
496db209cc3SNélio Laranjeiro 		config->vf_nl_en = !!tmp;
49751e72d38SOri Kam 	} else if (strcmp(MLX5_DV_FLOW_EN, key) == 0) {
49851e72d38SOri Kam 		config->dv_flow_en = !!tmp;
49999c12dccSNélio Laranjeiro 	} else {
500a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "%s: unknown parameter", key);
501a6d83b6aSNélio Laranjeiro 		rte_errno = EINVAL;
502a6d83b6aSNélio Laranjeiro 		return -rte_errno;
503e72dd09bSNélio Laranjeiro 	}
50499c12dccSNélio Laranjeiro 	return 0;
50599c12dccSNélio Laranjeiro }
506e72dd09bSNélio Laranjeiro 
507e72dd09bSNélio Laranjeiro /**
508e72dd09bSNélio Laranjeiro  * Parse device parameters.
509e72dd09bSNélio Laranjeiro  *
5107fe24446SShahaf Shuler  * @param config
5117fe24446SShahaf Shuler  *   Pointer to device configuration structure.
512e72dd09bSNélio Laranjeiro  * @param devargs
513e72dd09bSNélio Laranjeiro  *   Device arguments structure.
514e72dd09bSNélio Laranjeiro  *
515e72dd09bSNélio Laranjeiro  * @return
516a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
517e72dd09bSNélio Laranjeiro  */
518e72dd09bSNélio Laranjeiro static int
5197fe24446SShahaf Shuler mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs)
520e72dd09bSNélio Laranjeiro {
521e72dd09bSNélio Laranjeiro 	const char **params = (const char *[]){
52299c12dccSNélio Laranjeiro 		MLX5_RXQ_CQE_COMP_EN,
5237d6bf6b8SYongseok Koh 		MLX5_RX_MPRQ_EN,
5247d6bf6b8SYongseok Koh 		MLX5_RX_MPRQ_LOG_STRIDE_NUM,
5257d6bf6b8SYongseok Koh 		MLX5_RX_MPRQ_MAX_MEMCPY_LEN,
5267d6bf6b8SYongseok Koh 		MLX5_RXQS_MIN_MPRQ,
5272a66cf37SYaacov Hazan 		MLX5_TXQ_INLINE,
5282a66cf37SYaacov Hazan 		MLX5_TXQS_MIN_INLINE,
529230189d9SNélio Laranjeiro 		MLX5_TXQ_MPW_EN,
5306ce84bd8SYongseok Koh 		MLX5_TXQ_MPW_HDR_DSEG_EN,
5316ce84bd8SYongseok Koh 		MLX5_TXQ_MAX_INLINE_LEN,
5325644d5b9SNelio Laranjeiro 		MLX5_TX_VEC_EN,
5335644d5b9SNelio Laranjeiro 		MLX5_RX_VEC_EN,
53478a54648SXueming Li 		MLX5_L3_VXLAN_EN,
535db209cc3SNélio Laranjeiro 		MLX5_VF_NL_EN,
53651e72d38SOri Kam 		MLX5_DV_FLOW_EN,
5376de569f5SAdrien Mazarguil 		MLX5_REPRESENTOR,
538e72dd09bSNélio Laranjeiro 		NULL,
539e72dd09bSNélio Laranjeiro 	};
540e72dd09bSNélio Laranjeiro 	struct rte_kvargs *kvlist;
541e72dd09bSNélio Laranjeiro 	int ret = 0;
542e72dd09bSNélio Laranjeiro 	int i;
543e72dd09bSNélio Laranjeiro 
544e72dd09bSNélio Laranjeiro 	if (devargs == NULL)
545e72dd09bSNélio Laranjeiro 		return 0;
546e72dd09bSNélio Laranjeiro 	/* Following UGLY cast is done to pass checkpatch. */
547e72dd09bSNélio Laranjeiro 	kvlist = rte_kvargs_parse(devargs->args, params);
548e72dd09bSNélio Laranjeiro 	if (kvlist == NULL)
549e72dd09bSNélio Laranjeiro 		return 0;
550e72dd09bSNélio Laranjeiro 	/* Process parameters. */
551e72dd09bSNélio Laranjeiro 	for (i = 0; (params[i] != NULL); ++i) {
552e72dd09bSNélio Laranjeiro 		if (rte_kvargs_count(kvlist, params[i])) {
553e72dd09bSNélio Laranjeiro 			ret = rte_kvargs_process(kvlist, params[i],
5547fe24446SShahaf Shuler 						 mlx5_args_check, config);
555a6d83b6aSNélio Laranjeiro 			if (ret) {
556a6d83b6aSNélio Laranjeiro 				rte_errno = EINVAL;
557a67323e4SShahaf Shuler 				rte_kvargs_free(kvlist);
558a6d83b6aSNélio Laranjeiro 				return -rte_errno;
559e72dd09bSNélio Laranjeiro 			}
560e72dd09bSNélio Laranjeiro 		}
561a67323e4SShahaf Shuler 	}
562e72dd09bSNélio Laranjeiro 	rte_kvargs_free(kvlist);
563e72dd09bSNélio Laranjeiro 	return 0;
564e72dd09bSNélio Laranjeiro }
565e72dd09bSNélio Laranjeiro 
566fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver;
567771fa900SAdrien Mazarguil 
5684a984153SXueming Li /*
5694a984153SXueming Li  * Reserved UAR address space for TXQ UAR(hw doorbell) mapping, process
5704a984153SXueming Li  * local resource used by both primary and secondary to avoid duplicate
5714a984153SXueming Li  * reservation.
5724a984153SXueming Li  * The space has to be available on both primary and secondary process,
5734a984153SXueming Li  * TXQ UAR maps to this area using fixed mmap w/o double check.
5744a984153SXueming Li  */
5754a984153SXueming Li static void *uar_base;
5764a984153SXueming Li 
5778594a202SAnatoly Burakov static int
5785282bb1cSAnatoly Burakov find_lower_va_bound(const struct rte_memseg_list *msl,
57966cc45e2SAnatoly Burakov 		const struct rte_memseg *ms, void *arg)
5808594a202SAnatoly Burakov {
5818594a202SAnatoly Burakov 	void **addr = arg;
5828594a202SAnatoly Burakov 
5835282bb1cSAnatoly Burakov 	if (msl->external)
5845282bb1cSAnatoly Burakov 		return 0;
5858594a202SAnatoly Burakov 	if (*addr == NULL)
5868594a202SAnatoly Burakov 		*addr = ms->addr;
5878594a202SAnatoly Burakov 	else
5888594a202SAnatoly Burakov 		*addr = RTE_MIN(*addr, ms->addr);
5898594a202SAnatoly Burakov 
5908594a202SAnatoly Burakov 	return 0;
5918594a202SAnatoly Burakov }
5928594a202SAnatoly Burakov 
5934a984153SXueming Li /**
5944a984153SXueming Li  * Reserve UAR address space for primary process.
5954a984153SXueming Li  *
596af4f09f2SNélio Laranjeiro  * @param[in] dev
597af4f09f2SNélio Laranjeiro  *   Pointer to Ethernet device.
5984a984153SXueming Li  *
5994a984153SXueming Li  * @return
600a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
6014a984153SXueming Li  */
6024a984153SXueming Li static int
603af4f09f2SNélio Laranjeiro mlx5_uar_init_primary(struct rte_eth_dev *dev)
6044a984153SXueming Li {
605af4f09f2SNélio Laranjeiro 	struct priv *priv = dev->data->dev_private;
6064a984153SXueming Li 	void *addr = (void *)0;
6074a984153SXueming Li 
6084a984153SXueming Li 	if (uar_base) { /* UAR address space mapped. */
6094a984153SXueming Li 		priv->uar_base = uar_base;
6104a984153SXueming Li 		return 0;
6114a984153SXueming Li 	}
6124a984153SXueming Li 	/* find out lower bound of hugepage segments */
6138594a202SAnatoly Burakov 	rte_memseg_walk(find_lower_va_bound, &addr);
6148594a202SAnatoly Burakov 
6154a984153SXueming Li 	/* keep distance to hugepages to minimize potential conflicts. */
6166bf10ab6SMoti Haimovsky 	addr = RTE_PTR_SUB(addr, (uintptr_t)(MLX5_UAR_OFFSET + MLX5_UAR_SIZE));
6174a984153SXueming Li 	/* anonymous mmap, no real memory consumption. */
6184a984153SXueming Li 	addr = mmap(addr, MLX5_UAR_SIZE,
6194a984153SXueming Li 		    PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
6204a984153SXueming Li 	if (addr == MAP_FAILED) {
621a170a30dSNélio Laranjeiro 		DRV_LOG(ERR,
622a170a30dSNélio Laranjeiro 			"port %u failed to reserve UAR address space, please"
6230f99970bSNélio Laranjeiro 			" adjust MLX5_UAR_SIZE or try --base-virtaddr",
6240f99970bSNélio Laranjeiro 			dev->data->port_id);
625a6d83b6aSNélio Laranjeiro 		rte_errno = ENOMEM;
626a6d83b6aSNélio Laranjeiro 		return -rte_errno;
6274a984153SXueming Li 	}
6284a984153SXueming Li 	/* Accept either same addr or a new addr returned from mmap if target
6294a984153SXueming Li 	 * range occupied.
6304a984153SXueming Li 	 */
631a170a30dSNélio Laranjeiro 	DRV_LOG(INFO, "port %u reserved UAR address space: %p",
632a170a30dSNélio Laranjeiro 		dev->data->port_id, addr);
6334a984153SXueming Li 	priv->uar_base = addr; /* for primary and secondary UAR re-mmap. */
6344a984153SXueming Li 	uar_base = addr; /* process local, don't reserve again. */
6354a984153SXueming Li 	return 0;
6364a984153SXueming Li }
6374a984153SXueming Li 
6384a984153SXueming Li /**
6394a984153SXueming Li  * Reserve UAR address space for secondary process, align with
6404a984153SXueming Li  * primary process.
6414a984153SXueming Li  *
642af4f09f2SNélio Laranjeiro  * @param[in] dev
643af4f09f2SNélio Laranjeiro  *   Pointer to Ethernet device.
6444a984153SXueming Li  *
6454a984153SXueming Li  * @return
646a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
6474a984153SXueming Li  */
6484a984153SXueming Li static int
649af4f09f2SNélio Laranjeiro mlx5_uar_init_secondary(struct rte_eth_dev *dev)
6504a984153SXueming Li {
651af4f09f2SNélio Laranjeiro 	struct priv *priv = dev->data->dev_private;
6524a984153SXueming Li 	void *addr;
6534a984153SXueming Li 
6544a984153SXueming Li 	assert(priv->uar_base);
6554a984153SXueming Li 	if (uar_base) { /* already reserved. */
6564a984153SXueming Li 		assert(uar_base == priv->uar_base);
6574a984153SXueming Li 		return 0;
6584a984153SXueming Li 	}
6594a984153SXueming Li 	/* anonymous mmap, no real memory consumption. */
6604a984153SXueming Li 	addr = mmap(priv->uar_base, MLX5_UAR_SIZE,
6614a984153SXueming Li 		    PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
6624a984153SXueming Li 	if (addr == MAP_FAILED) {
663a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "port %u UAR mmap failed: %p size: %llu",
6640f99970bSNélio Laranjeiro 			dev->data->port_id, priv->uar_base, MLX5_UAR_SIZE);
665a6d83b6aSNélio Laranjeiro 		rte_errno = ENXIO;
666a6d83b6aSNélio Laranjeiro 		return -rte_errno;
6674a984153SXueming Li 	}
6684a984153SXueming Li 	if (priv->uar_base != addr) {
669a170a30dSNélio Laranjeiro 		DRV_LOG(ERR,
670a170a30dSNélio Laranjeiro 			"port %u UAR address %p size %llu occupied, please"
671a170a30dSNélio Laranjeiro 			" adjust MLX5_UAR_OFFSET or try EAL parameter"
672a170a30dSNélio Laranjeiro 			" --base-virtaddr",
6730f99970bSNélio Laranjeiro 			dev->data->port_id, priv->uar_base, MLX5_UAR_SIZE);
674a6d83b6aSNélio Laranjeiro 		rte_errno = ENXIO;
675a6d83b6aSNélio Laranjeiro 		return -rte_errno;
6764a984153SXueming Li 	}
6774a984153SXueming Li 	uar_base = addr; /* process local, don't reserve again */
678a170a30dSNélio Laranjeiro 	DRV_LOG(INFO, "port %u reserved UAR address space: %p",
679a170a30dSNélio Laranjeiro 		dev->data->port_id, addr);
6804a984153SXueming Li 	return 0;
6814a984153SXueming Li }
6824a984153SXueming Li 
683771fa900SAdrien Mazarguil /**
684f38c5457SAdrien Mazarguil  * Spawn an Ethernet device from Verbs information.
685771fa900SAdrien Mazarguil  *
686f38c5457SAdrien Mazarguil  * @param dpdk_dev
687f38c5457SAdrien Mazarguil  *   Backing DPDK device.
688f38c5457SAdrien Mazarguil  * @param ibv_dev
689f38c5457SAdrien Mazarguil  *   Verbs device.
690f38c5457SAdrien Mazarguil  * @param vf
691f38c5457SAdrien Mazarguil  *   If nonzero, enable VF-specific features.
6922b730263SAdrien Mazarguil  * @param[in] switch_info
6932b730263SAdrien Mazarguil  *   Switch properties of Ethernet device.
694771fa900SAdrien Mazarguil  *
695771fa900SAdrien Mazarguil  * @return
696f38c5457SAdrien Mazarguil  *   A valid Ethernet device object on success, NULL otherwise and rte_errno
6976de569f5SAdrien Mazarguil  *   is set. The following error is defined:
6986de569f5SAdrien Mazarguil  *
6996de569f5SAdrien Mazarguil  *   EBUSY: device is not supposed to be spawned.
700771fa900SAdrien Mazarguil  */
701f38c5457SAdrien Mazarguil static struct rte_eth_dev *
702f38c5457SAdrien Mazarguil mlx5_dev_spawn(struct rte_device *dpdk_dev,
703f38c5457SAdrien Mazarguil 	       struct ibv_device *ibv_dev,
7042b730263SAdrien Mazarguil 	       int vf,
7052b730263SAdrien Mazarguil 	       const struct mlx5_switch_info *switch_info)
706771fa900SAdrien Mazarguil {
707f38c5457SAdrien Mazarguil 	struct ibv_context *ctx;
7083ff4b086SAdrien Mazarguil 	struct ibv_device_attr_ex attr;
70968128934SAdrien Mazarguil 	struct ibv_port_attr port_attr;
7109083982cSAdrien Mazarguil 	struct ibv_pd *pd = NULL;
7116057a10bSAdrien Mazarguil 	struct mlx5dv_context dv_attr = { .comp_mask = 0 };
71268128934SAdrien Mazarguil 	struct mlx5_dev_config config = {
71368128934SAdrien Mazarguil 		.vf = !!vf,
714f9de8718SShahaf Shuler 		.mps = MLX5_ARG_UNSET,
71568128934SAdrien Mazarguil 		.tx_vec_en = 1,
71668128934SAdrien Mazarguil 		.rx_vec_en = 1,
71768128934SAdrien Mazarguil 		.mpw_hdr_dseg = 0,
71868128934SAdrien Mazarguil 		.txq_inline = MLX5_ARG_UNSET,
71968128934SAdrien Mazarguil 		.txqs_inline = MLX5_ARG_UNSET,
72068128934SAdrien Mazarguil 		.inline_max_packet_sz = MLX5_ARG_UNSET,
72168128934SAdrien Mazarguil 		.vf_nl_en = 1,
72268128934SAdrien Mazarguil 		.mprq = {
72368128934SAdrien Mazarguil 			.enabled = 0,
72468128934SAdrien Mazarguil 			.stride_num_n = MLX5_MPRQ_STRIDE_NUM_N,
72568128934SAdrien Mazarguil 			.max_memcpy_len = MLX5_MPRQ_MEMCPY_DEFAULT_LEN,
72668128934SAdrien Mazarguil 			.min_rxqs_num = MLX5_MPRQ_MIN_RXQS,
72768128934SAdrien Mazarguil 		},
72868128934SAdrien Mazarguil 	};
7299083982cSAdrien Mazarguil 	struct rte_eth_dev *eth_dev = NULL;
7309083982cSAdrien Mazarguil 	struct priv *priv = NULL;
731771fa900SAdrien Mazarguil 	int err = 0;
732e192ef80SYaacov Hazan 	unsigned int mps;
733523f5a74SYongseok Koh 	unsigned int cqe_comp;
734772d3435SXueming Li 	unsigned int tunnel_en = 0;
7351f106da2SMatan Azrad 	unsigned int mpls_en = 0;
7365f8ba81cSXueming Li 	unsigned int swp = 0;
7377d6bf6b8SYongseok Koh 	unsigned int mprq = 0;
7387d6bf6b8SYongseok Koh 	unsigned int mprq_min_stride_size_n = 0;
7397d6bf6b8SYongseok Koh 	unsigned int mprq_max_stride_size_n = 0;
7407d6bf6b8SYongseok Koh 	unsigned int mprq_min_stride_num_n = 0;
7417d6bf6b8SYongseok Koh 	unsigned int mprq_max_stride_num_n = 0;
7429a761de8SOri Kam #ifdef HAVE_IBV_DEVICE_COUNTERS_SET_SUPPORT
743a9fc0b0eSXueming Li 	struct ibv_counter_set_description cs_desc = { .counter_type = 0 };
7449a761de8SOri Kam #endif
74568128934SAdrien Mazarguil 	struct ether_addr mac;
74668128934SAdrien Mazarguil 	char name[RTE_ETH_NAME_MAX_LEN];
7472b730263SAdrien Mazarguil 	int own_domain_id = 0;
7482b730263SAdrien Mazarguil 	unsigned int i;
749771fa900SAdrien Mazarguil 
7506de569f5SAdrien Mazarguil 	/* Determine if this port representor is supposed to be spawned. */
7516de569f5SAdrien Mazarguil 	if (switch_info->representor && dpdk_dev->devargs) {
7526de569f5SAdrien Mazarguil 		struct rte_eth_devargs eth_da;
7536de569f5SAdrien Mazarguil 
7546de569f5SAdrien Mazarguil 		err = rte_eth_devargs_parse(dpdk_dev->devargs->args, &eth_da);
7556de569f5SAdrien Mazarguil 		if (err) {
7566de569f5SAdrien Mazarguil 			rte_errno = -err;
7576de569f5SAdrien Mazarguil 			DRV_LOG(ERR, "failed to process device arguments: %s",
7586de569f5SAdrien Mazarguil 				strerror(rte_errno));
7596de569f5SAdrien Mazarguil 			return NULL;
7606de569f5SAdrien Mazarguil 		}
7616de569f5SAdrien Mazarguil 		for (i = 0; i < eth_da.nb_representor_ports; ++i)
7626de569f5SAdrien Mazarguil 			if (eth_da.representor_ports[i] ==
7636de569f5SAdrien Mazarguil 			    (uint16_t)switch_info->port_name)
7646de569f5SAdrien Mazarguil 				break;
7656de569f5SAdrien Mazarguil 		if (i == eth_da.nb_representor_ports) {
7666de569f5SAdrien Mazarguil 			rte_errno = EBUSY;
7676de569f5SAdrien Mazarguil 			return NULL;
7686de569f5SAdrien Mazarguil 		}
7696de569f5SAdrien Mazarguil 	}
770974f1e7eSYongseok Koh 	/* Prepare shared data between primary and secondary process. */
771974f1e7eSYongseok Koh 	mlx5_prepare_shared_data();
772f38c5457SAdrien Mazarguil 	errno = 0;
773f38c5457SAdrien Mazarguil 	ctx = mlx5_glue->open_device(ibv_dev);
774f38c5457SAdrien Mazarguil 	if (!ctx) {
775f38c5457SAdrien Mazarguil 		rte_errno = errno ? errno : ENODEV;
776f38c5457SAdrien Mazarguil 		return NULL;
777771fa900SAdrien Mazarguil 	}
7785f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP
7796057a10bSAdrien Mazarguil 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_SWP;
7805f8ba81cSXueming Li #endif
78143e9d979SShachar Beiser 	/*
78243e9d979SShachar Beiser 	 * Multi-packet send is supported by ConnectX-4 Lx PF as well
78343e9d979SShachar Beiser 	 * as all ConnectX-5 devices.
78443e9d979SShachar Beiser 	 */
785038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
7866057a10bSAdrien Mazarguil 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS;
787038e7251SShahaf Shuler #endif
7887d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
7896057a10bSAdrien Mazarguil 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ;
7907d6bf6b8SYongseok Koh #endif
7913ff4b086SAdrien Mazarguil 	mlx5_glue->dv_query_device(ctx, &dv_attr);
7926057a10bSAdrien Mazarguil 	if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) {
7936057a10bSAdrien Mazarguil 		if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) {
794a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "enhanced MPW is supported");
79543e9d979SShachar Beiser 			mps = MLX5_MPW_ENHANCED;
79643e9d979SShachar Beiser 		} else {
797a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "MPW is supported");
798e589960cSYongseok Koh 			mps = MLX5_MPW;
799e589960cSYongseok Koh 		}
800e589960cSYongseok Koh 	} else {
801a170a30dSNélio Laranjeiro 		DRV_LOG(DEBUG, "MPW isn't supported");
80243e9d979SShachar Beiser 		mps = MLX5_MPW_DISABLED;
80343e9d979SShachar Beiser 	}
8045f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP
8056057a10bSAdrien Mazarguil 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_SWP)
8066057a10bSAdrien Mazarguil 		swp = dv_attr.sw_parsing_caps.sw_parsing_offloads;
8075f8ba81cSXueming Li 	DRV_LOG(DEBUG, "SWP support: %u", swp);
8085f8ba81cSXueming Li #endif
80968128934SAdrien Mazarguil 	config.swp = !!swp;
8107d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
8116057a10bSAdrien Mazarguil 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) {
8127d6bf6b8SYongseok Koh 		struct mlx5dv_striding_rq_caps mprq_caps =
8136057a10bSAdrien Mazarguil 			dv_attr.striding_rq_caps;
8147d6bf6b8SYongseok Koh 
8157d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %d",
8167d6bf6b8SYongseok Koh 			mprq_caps.min_single_stride_log_num_of_bytes);
8177d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %d",
8187d6bf6b8SYongseok Koh 			mprq_caps.max_single_stride_log_num_of_bytes);
8197d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %d",
8207d6bf6b8SYongseok Koh 			mprq_caps.min_single_wqe_log_num_of_strides);
8217d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %d",
8227d6bf6b8SYongseok Koh 			mprq_caps.max_single_wqe_log_num_of_strides);
8237d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tsupported_qpts: %d",
8247d6bf6b8SYongseok Koh 			mprq_caps.supported_qpts);
8257d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "device supports Multi-Packet RQ");
8267d6bf6b8SYongseok Koh 		mprq = 1;
8277d6bf6b8SYongseok Koh 		mprq_min_stride_size_n =
8287d6bf6b8SYongseok Koh 			mprq_caps.min_single_stride_log_num_of_bytes;
8297d6bf6b8SYongseok Koh 		mprq_max_stride_size_n =
8307d6bf6b8SYongseok Koh 			mprq_caps.max_single_stride_log_num_of_bytes;
8317d6bf6b8SYongseok Koh 		mprq_min_stride_num_n =
8327d6bf6b8SYongseok Koh 			mprq_caps.min_single_wqe_log_num_of_strides;
8337d6bf6b8SYongseok Koh 		mprq_max_stride_num_n =
8347d6bf6b8SYongseok Koh 			mprq_caps.max_single_wqe_log_num_of_strides;
83568128934SAdrien Mazarguil 		config.mprq.stride_num_n = RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N,
83668128934SAdrien Mazarguil 						   mprq_min_stride_num_n);
8377d6bf6b8SYongseok Koh 	}
8387d6bf6b8SYongseok Koh #endif
839523f5a74SYongseok Koh 	if (RTE_CACHE_LINE_SIZE == 128 &&
8406057a10bSAdrien Mazarguil 	    !(dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP))
841523f5a74SYongseok Koh 		cqe_comp = 0;
842523f5a74SYongseok Koh 	else
843523f5a74SYongseok Koh 		cqe_comp = 1;
84468128934SAdrien Mazarguil 	config.cqe_comp = cqe_comp;
845038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
8466057a10bSAdrien Mazarguil 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) {
8476057a10bSAdrien Mazarguil 		tunnel_en = ((dv_attr.tunnel_offloads_caps &
848038e7251SShahaf Shuler 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) &&
8496057a10bSAdrien Mazarguil 			     (dv_attr.tunnel_offloads_caps &
850038e7251SShahaf Shuler 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE));
851038e7251SShahaf Shuler 	}
852a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "tunnel offloading is %ssupported",
853a170a30dSNélio Laranjeiro 		tunnel_en ? "" : "not ");
854038e7251SShahaf Shuler #else
855a170a30dSNélio Laranjeiro 	DRV_LOG(WARNING,
856a170a30dSNélio Laranjeiro 		"tunnel offloading disabled due to old OFED/rdma-core version");
857038e7251SShahaf Shuler #endif
85868128934SAdrien Mazarguil 	config.tunnel_en = tunnel_en;
8591f106da2SMatan Azrad #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT
8606057a10bSAdrien Mazarguil 	mpls_en = ((dv_attr.tunnel_offloads_caps &
8611f106da2SMatan Azrad 		    MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) &&
8626057a10bSAdrien Mazarguil 		   (dv_attr.tunnel_offloads_caps &
8631f106da2SMatan Azrad 		    MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP));
8641f106da2SMatan Azrad 	DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported",
8651f106da2SMatan Azrad 		mpls_en ? "" : "not ");
8661f106da2SMatan Azrad #else
8671f106da2SMatan Azrad 	DRV_LOG(WARNING, "MPLS over GRE/UDP tunnel offloading disabled due to"
8681f106da2SMatan Azrad 		" old OFED/rdma-core version or firmware configuration");
8691f106da2SMatan Azrad #endif
87068128934SAdrien Mazarguil 	config.mpls_en = mpls_en;
8713ff4b086SAdrien Mazarguil 	err = mlx5_glue->query_device_ex(ctx, NULL, &attr);
872012ad994SShahaf Shuler 	if (err) {
873012ad994SShahaf Shuler 		DEBUG("ibv_query_device_ex() failed");
874771fa900SAdrien Mazarguil 		goto error;
875a6d83b6aSNélio Laranjeiro 	}
8762b730263SAdrien Mazarguil 	if (!switch_info->representor)
877f38c5457SAdrien Mazarguil 		rte_strlcpy(name, dpdk_dev->name, sizeof(name));
8782b730263SAdrien Mazarguil 	else
8792b730263SAdrien Mazarguil 		snprintf(name, sizeof(name), "%s_representor_%u",
8802b730263SAdrien Mazarguil 			 dpdk_dev->name, switch_info->port_name);
8812b730263SAdrien Mazarguil 	DRV_LOG(DEBUG, "naming Ethernet device \"%s\"", name);
88251e7fa8dSNélio Laranjeiro 	if (rte_eal_process_type() == RTE_PROC_SECONDARY) {
883f8b9a3baSXueming Li 		eth_dev = rte_eth_dev_attach_secondary(name);
884f8b9a3baSXueming Li 		if (eth_dev == NULL) {
885a170a30dSNélio Laranjeiro 			DRV_LOG(ERR, "can not attach rte ethdev");
886a6d83b6aSNélio Laranjeiro 			rte_errno = ENOMEM;
887a6d83b6aSNélio Laranjeiro 			err = rte_errno;
888f8b9a3baSXueming Li 			goto error;
889f8b9a3baSXueming Li 		}
890f38c5457SAdrien Mazarguil 		eth_dev->device = dpdk_dev;
89187ec44ceSXueming Li 		eth_dev->dev_ops = &mlx5_dev_sec_ops;
892af4f09f2SNélio Laranjeiro 		err = mlx5_uar_init_secondary(eth_dev);
893012ad994SShahaf Shuler 		if (err) {
894012ad994SShahaf Shuler 			err = rte_errno;
8954a984153SXueming Li 			goto error;
896012ad994SShahaf Shuler 		}
897f8b9a3baSXueming Li 		/* Receive command fd from primary process */
898af4f09f2SNélio Laranjeiro 		err = mlx5_socket_connect(eth_dev);
899012ad994SShahaf Shuler 		if (err < 0) {
900012ad994SShahaf Shuler 			err = rte_errno;
901f8b9a3baSXueming Li 			goto error;
902012ad994SShahaf Shuler 		}
903f8b9a3baSXueming Li 		/* Remap UAR for Tx queues. */
904af4f09f2SNélio Laranjeiro 		err = mlx5_tx_uar_remap(eth_dev, err);
905012ad994SShahaf Shuler 		if (err) {
906012ad994SShahaf Shuler 			err = rte_errno;
907f8b9a3baSXueming Li 			goto error;
908012ad994SShahaf Shuler 		}
9091cfa649bSShahaf Shuler 		/*
9101cfa649bSShahaf Shuler 		 * Ethdev pointer is still required as input since
9111cfa649bSShahaf Shuler 		 * the primary device is not accessible from the
9121cfa649bSShahaf Shuler 		 * secondary process.
9131cfa649bSShahaf Shuler 		 */
91468128934SAdrien Mazarguil 		eth_dev->rx_pkt_burst = mlx5_select_rx_function(eth_dev);
91568128934SAdrien Mazarguil 		eth_dev->tx_pkt_burst = mlx5_select_tx_function(eth_dev);
9169083982cSAdrien Mazarguil 		claim_zero(mlx5_glue->close_device(ctx));
917f38c5457SAdrien Mazarguil 		return eth_dev;
918e1c3e305SMatan Azrad 	}
919771fa900SAdrien Mazarguil 	/* Check port status. */
9209083982cSAdrien Mazarguil 	err = mlx5_glue->query_port(ctx, 1, &port_attr);
921771fa900SAdrien Mazarguil 	if (err) {
922a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "port query failed: %s", strerror(err));
9239083982cSAdrien Mazarguil 		goto error;
924771fa900SAdrien Mazarguil 	}
9251371f4dfSOr Ami 	if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) {
9269083982cSAdrien Mazarguil 		DRV_LOG(ERR, "port is not configured in Ethernet mode");
927e1c3e305SMatan Azrad 		err = EINVAL;
9289083982cSAdrien Mazarguil 		goto error;
9291371f4dfSOr Ami 	}
930771fa900SAdrien Mazarguil 	if (port_attr.state != IBV_PORT_ACTIVE)
9319083982cSAdrien Mazarguil 		DRV_LOG(DEBUG, "port is not active: \"%s\" (%d)",
932a170a30dSNélio Laranjeiro 			mlx5_glue->port_state_str(port_attr.state),
933771fa900SAdrien Mazarguil 			port_attr.state);
934771fa900SAdrien Mazarguil 	/* Allocate protection domain. */
9350e83b8e5SNelio Laranjeiro 	pd = mlx5_glue->alloc_pd(ctx);
936771fa900SAdrien Mazarguil 	if (pd == NULL) {
937a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "PD allocation failure");
938771fa900SAdrien Mazarguil 		err = ENOMEM;
9399083982cSAdrien Mazarguil 		goto error;
940771fa900SAdrien Mazarguil 	}
941771fa900SAdrien Mazarguil 	priv = rte_zmalloc("ethdev private structure",
942771fa900SAdrien Mazarguil 			   sizeof(*priv),
943771fa900SAdrien Mazarguil 			   RTE_CACHE_LINE_SIZE);
944771fa900SAdrien Mazarguil 	if (priv == NULL) {
945a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "priv allocation failure");
946771fa900SAdrien Mazarguil 		err = ENOMEM;
9479083982cSAdrien Mazarguil 		goto error;
948771fa900SAdrien Mazarguil 	}
949771fa900SAdrien Mazarguil 	priv->ctx = ctx;
9502b730263SAdrien Mazarguil 	strncpy(priv->ibdev_name, priv->ctx->device->name,
9512b730263SAdrien Mazarguil 		sizeof(priv->ibdev_name));
95287ec44ceSXueming Li 	strncpy(priv->ibdev_path, priv->ctx->device->ibdev_path,
95387ec44ceSXueming Li 		sizeof(priv->ibdev_path));
9543ff4b086SAdrien Mazarguil 	priv->device_attr = attr;
955771fa900SAdrien Mazarguil 	priv->pd = pd;
956771fa900SAdrien Mazarguil 	priv->mtu = ETHER_MTU;
9576bf10ab6SMoti Haimovsky #ifndef RTE_ARCH_64
9586bf10ab6SMoti Haimovsky 	/* Initialize UAR access locks for 32bit implementations. */
9596bf10ab6SMoti Haimovsky 	rte_spinlock_init(&priv->uar_lock_cq);
9606bf10ab6SMoti Haimovsky 	for (i = 0; i < MLX5_UAR_PAGE_NUM_MAX; i++)
9616bf10ab6SMoti Haimovsky 		rte_spinlock_init(&priv->uar_lock[i]);
9626bf10ab6SMoti Haimovsky #endif
96326c08b97SAdrien Mazarguil 	/* Some internal functions rely on Netlink sockets, open them now. */
9645366074bSNelio Laranjeiro 	priv->nl_socket_rdma = mlx5_nl_init(NETLINK_RDMA);
9655366074bSNelio Laranjeiro 	priv->nl_socket_route =	mlx5_nl_init(NETLINK_ROUTE);
96626c08b97SAdrien Mazarguil 	priv->nl_sn = 0;
9672b730263SAdrien Mazarguil 	priv->representor = !!switch_info->representor;
9682b730263SAdrien Mazarguil 	priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
9692b730263SAdrien Mazarguil 	priv->representor_id =
9702b730263SAdrien Mazarguil 		switch_info->representor ? switch_info->port_name : -1;
9712b730263SAdrien Mazarguil 	/*
9722b730263SAdrien Mazarguil 	 * Look for sibling devices in order to reuse their switch domain
9732b730263SAdrien Mazarguil 	 * if any, otherwise allocate one.
9742b730263SAdrien Mazarguil 	 */
9752b730263SAdrien Mazarguil 	i = mlx5_dev_to_port_id(dpdk_dev, NULL, 0);
9762b730263SAdrien Mazarguil 	if (i > 0) {
9772b730263SAdrien Mazarguil 		uint16_t port_id[i];
9782b730263SAdrien Mazarguil 
9792b730263SAdrien Mazarguil 		i = RTE_MIN(mlx5_dev_to_port_id(dpdk_dev, port_id, i), i);
9802b730263SAdrien Mazarguil 		while (i--) {
9812b730263SAdrien Mazarguil 			const struct priv *opriv =
9822b730263SAdrien Mazarguil 				rte_eth_devices[port_id[i]].data->dev_private;
9832b730263SAdrien Mazarguil 
9842b730263SAdrien Mazarguil 			if (!opriv ||
9852b730263SAdrien Mazarguil 			    opriv->domain_id ==
9862b730263SAdrien Mazarguil 			    RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID)
9872b730263SAdrien Mazarguil 				continue;
9882b730263SAdrien Mazarguil 			priv->domain_id = opriv->domain_id;
9892b730263SAdrien Mazarguil 			break;
9902b730263SAdrien Mazarguil 		}
9912b730263SAdrien Mazarguil 	}
9922b730263SAdrien Mazarguil 	if (priv->domain_id == RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
9932b730263SAdrien Mazarguil 		err = rte_eth_switch_domain_alloc(&priv->domain_id);
9942b730263SAdrien Mazarguil 		if (err) {
9952b730263SAdrien Mazarguil 			err = rte_errno;
9962b730263SAdrien Mazarguil 			DRV_LOG(ERR, "unable to allocate switch domain: %s",
9972b730263SAdrien Mazarguil 				strerror(rte_errno));
9982b730263SAdrien Mazarguil 			goto error;
9992b730263SAdrien Mazarguil 		}
10002b730263SAdrien Mazarguil 		own_domain_id = 1;
10012b730263SAdrien Mazarguil 	}
1002f38c5457SAdrien Mazarguil 	err = mlx5_args(&config, dpdk_dev->devargs);
1003e72dd09bSNélio Laranjeiro 	if (err) {
1004012ad994SShahaf Shuler 		err = rte_errno;
100593068a9dSAdrien Mazarguil 		DRV_LOG(ERR, "failed to process device arguments: %s",
100693068a9dSAdrien Mazarguil 			strerror(rte_errno));
10079083982cSAdrien Mazarguil 		goto error;
1008e72dd09bSNélio Laranjeiro 	}
100968128934SAdrien Mazarguil 	config.hw_csum = !!(attr.device_cap_flags_ex & IBV_DEVICE_RAW_IP_CSUM);
1010a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "checksum offloading is %ssupported",
10117fe24446SShahaf Shuler 		(config.hw_csum ? "" : "not "));
10129a761de8SOri Kam #ifdef HAVE_IBV_DEVICE_COUNTERS_SET_SUPPORT
10133ff4b086SAdrien Mazarguil 	config.flow_counter_en = !!attr.max_counter_sets;
10140e83b8e5SNelio Laranjeiro 	mlx5_glue->describe_counter_set(ctx, 0, &cs_desc);
101568128934SAdrien Mazarguil 	DRV_LOG(DEBUG, "counter type = %d, num of cs = %ld, attributes = %d",
10169a761de8SOri Kam 		cs_desc.counter_type, cs_desc.num_of_cs,
10179a761de8SOri Kam 		cs_desc.attributes);
10189a761de8SOri Kam #endif
10197fe24446SShahaf Shuler 	config.ind_table_max_size =
10203ff4b086SAdrien Mazarguil 		attr.rss_caps.max_rwq_indirection_table_size;
102168128934SAdrien Mazarguil 	/*
102268128934SAdrien Mazarguil 	 * Remove this check once DPDK supports larger/variable
102368128934SAdrien Mazarguil 	 * indirection tables.
102468128934SAdrien Mazarguil 	 */
102568128934SAdrien Mazarguil 	if (config.ind_table_max_size > (unsigned int)ETH_RSS_RETA_SIZE_512)
10267fe24446SShahaf Shuler 		config.ind_table_max_size = ETH_RSS_RETA_SIZE_512;
1027a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "maximum Rx indirection table size is %u",
10287fe24446SShahaf Shuler 		config.ind_table_max_size);
10293ff4b086SAdrien Mazarguil 	config.hw_vlan_strip = !!(attr.raw_packet_caps &
103043e9d979SShachar Beiser 				  IBV_RAW_PACKET_CAP_CVLAN_STRIPPING);
1031a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "VLAN stripping is %ssupported",
10327fe24446SShahaf Shuler 		(config.hw_vlan_strip ? "" : "not "));
10333ff4b086SAdrien Mazarguil 	config.hw_fcs_strip = !!(attr.raw_packet_caps &
1034cd230a3eSShahaf Shuler 				 IBV_RAW_PACKET_CAP_SCATTER_FCS);
1035a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported",
10367fe24446SShahaf Shuler 		(config.hw_fcs_strip ? "" : "not "));
103743e9d979SShachar Beiser #ifdef HAVE_IBV_WQ_FLAG_RX_END_PADDING
10383ff4b086SAdrien Mazarguil 	config.hw_padding = !!attr.rx_pad_end_addr_align;
103943e9d979SShachar Beiser #endif
104068128934SAdrien Mazarguil 	DRV_LOG(DEBUG, "hardware Rx end alignment padding is %ssupported",
10417fe24446SShahaf Shuler 		(config.hw_padding ? "" : "not "));
10423ff4b086SAdrien Mazarguil 	config.tso = (attr.tso_caps.max_tso > 0 &&
10433ff4b086SAdrien Mazarguil 		      (attr.tso_caps.supported_qpts &
104443e9d979SShachar Beiser 		       (1 << IBV_QPT_RAW_PACKET)));
10457fe24446SShahaf Shuler 	if (config.tso)
10463ff4b086SAdrien Mazarguil 		config.tso_max_payload_sz = attr.tso_caps.max_tso;
1047f9de8718SShahaf Shuler 	/*
1048f9de8718SShahaf Shuler 	 * MPW is disabled by default, while the Enhanced MPW is enabled
1049f9de8718SShahaf Shuler 	 * by default.
1050f9de8718SShahaf Shuler 	 */
1051f9de8718SShahaf Shuler 	if (config.mps == MLX5_ARG_UNSET)
1052f9de8718SShahaf Shuler 		config.mps = (mps == MLX5_MPW_ENHANCED) ? MLX5_MPW_ENHANCED :
1053f9de8718SShahaf Shuler 							  MLX5_MPW_DISABLED;
1054f9de8718SShahaf Shuler 	else
1055f9de8718SShahaf Shuler 		config.mps = config.mps ? mps : MLX5_MPW_DISABLED;
1056a170a30dSNélio Laranjeiro 	DRV_LOG(INFO, "%sMPS is %s",
10570f99970bSNélio Laranjeiro 		config.mps == MLX5_MPW_ENHANCED ? "enhanced " : "",
105868128934SAdrien Mazarguil 		config.mps != MLX5_MPW_DISABLED ? "enabled" : "disabled");
10597fe24446SShahaf Shuler 	if (config.cqe_comp && !cqe_comp) {
1060a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "Rx CQE compression isn't supported");
10617fe24446SShahaf Shuler 		config.cqe_comp = 0;
1062523f5a74SYongseok Koh 	}
10635c0e2db6SYongseok Koh 	if (config.mprq.enabled && mprq) {
10647d6bf6b8SYongseok Koh 		if (config.mprq.stride_num_n > mprq_max_stride_num_n ||
10657d6bf6b8SYongseok Koh 		    config.mprq.stride_num_n < mprq_min_stride_num_n) {
10667d6bf6b8SYongseok Koh 			config.mprq.stride_num_n =
10677d6bf6b8SYongseok Koh 				RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N,
10687d6bf6b8SYongseok Koh 					mprq_min_stride_num_n);
10697d6bf6b8SYongseok Koh 			DRV_LOG(WARNING,
10707d6bf6b8SYongseok Koh 				"the number of strides"
10717d6bf6b8SYongseok Koh 				" for Multi-Packet RQ is out of range,"
10727d6bf6b8SYongseok Koh 				" setting default value (%u)",
10737d6bf6b8SYongseok Koh 				1 << config.mprq.stride_num_n);
10747d6bf6b8SYongseok Koh 		}
10757d6bf6b8SYongseok Koh 		config.mprq.min_stride_size_n = mprq_min_stride_size_n;
10767d6bf6b8SYongseok Koh 		config.mprq.max_stride_size_n = mprq_max_stride_size_n;
10775c0e2db6SYongseok Koh 	} else if (config.mprq.enabled && !mprq) {
10785c0e2db6SYongseok Koh 		DRV_LOG(WARNING, "Multi-Packet RQ isn't supported");
10795c0e2db6SYongseok Koh 		config.mprq.enabled = 0;
10807d6bf6b8SYongseok Koh 	}
1081af4f09f2SNélio Laranjeiro 	eth_dev = rte_eth_dev_allocate(name);
1082af4f09f2SNélio Laranjeiro 	if (eth_dev == NULL) {
1083a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "can not allocate rte ethdev");
1084af4f09f2SNélio Laranjeiro 		err = ENOMEM;
10859083982cSAdrien Mazarguil 		goto error;
1086af4f09f2SNélio Laranjeiro 	}
10872b730263SAdrien Mazarguil 	if (priv->representor)
10882b730263SAdrien Mazarguil 		eth_dev->data->dev_flags |= RTE_ETH_DEV_REPRESENTOR;
1089af4f09f2SNélio Laranjeiro 	eth_dev->data->dev_private = priv;
1090df428ceeSYongseok Koh 	priv->dev_data = eth_dev->data;
1091af4f09f2SNélio Laranjeiro 	eth_dev->data->mac_addrs = priv->mac;
1092f38c5457SAdrien Mazarguil 	eth_dev->device = dpdk_dev;
1093af4f09f2SNélio Laranjeiro 	err = mlx5_uar_init_primary(eth_dev);
1094012ad994SShahaf Shuler 	if (err) {
1095012ad994SShahaf Shuler 		err = rte_errno;
10969083982cSAdrien Mazarguil 		goto error;
1097012ad994SShahaf Shuler 	}
1098771fa900SAdrien Mazarguil 	/* Configure the first MAC address by default. */
1099af4f09f2SNélio Laranjeiro 	if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) {
1100a170a30dSNélio Laranjeiro 		DRV_LOG(ERR,
1101a170a30dSNélio Laranjeiro 			"port %u cannot get MAC address, is mlx5_en"
1102a170a30dSNélio Laranjeiro 			" loaded? (errno: %s)",
11038c3c2372SAdrien Mazarguil 			eth_dev->data->port_id, strerror(rte_errno));
1104e1c3e305SMatan Azrad 		err = ENODEV;
11059083982cSAdrien Mazarguil 		goto error;
1106771fa900SAdrien Mazarguil 	}
1107a170a30dSNélio Laranjeiro 	DRV_LOG(INFO,
1108a170a30dSNélio Laranjeiro 		"port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x",
11090f99970bSNélio Laranjeiro 		eth_dev->data->port_id,
1110771fa900SAdrien Mazarguil 		mac.addr_bytes[0], mac.addr_bytes[1],
1111771fa900SAdrien Mazarguil 		mac.addr_bytes[2], mac.addr_bytes[3],
1112771fa900SAdrien Mazarguil 		mac.addr_bytes[4], mac.addr_bytes[5]);
1113771fa900SAdrien Mazarguil #ifndef NDEBUG
1114771fa900SAdrien Mazarguil 	{
1115771fa900SAdrien Mazarguil 		char ifname[IF_NAMESIZE];
1116771fa900SAdrien Mazarguil 
1117af4f09f2SNélio Laranjeiro 		if (mlx5_get_ifname(eth_dev, &ifname) == 0)
1118a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "port %u ifname is \"%s\"",
11190f99970bSNélio Laranjeiro 				eth_dev->data->port_id, ifname);
1120771fa900SAdrien Mazarguil 		else
1121a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "port %u ifname is unknown",
11220f99970bSNélio Laranjeiro 				eth_dev->data->port_id);
1123771fa900SAdrien Mazarguil 	}
1124771fa900SAdrien Mazarguil #endif
1125771fa900SAdrien Mazarguil 	/* Get actual MTU if possible. */
1126a6d83b6aSNélio Laranjeiro 	err = mlx5_get_mtu(eth_dev, &priv->mtu);
1127012ad994SShahaf Shuler 	if (err) {
1128012ad994SShahaf Shuler 		err = rte_errno;
11299083982cSAdrien Mazarguil 		goto error;
1130012ad994SShahaf Shuler 	}
1131a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id,
1132a170a30dSNélio Laranjeiro 		priv->mtu);
113368128934SAdrien Mazarguil 	/* Initialize burst functions to prevent crashes before link-up. */
1134e313ef4cSShahaf Shuler 	eth_dev->rx_pkt_burst = removed_rx_burst;
1135e313ef4cSShahaf Shuler 	eth_dev->tx_pkt_burst = removed_tx_burst;
1136771fa900SAdrien Mazarguil 	eth_dev->dev_ops = &mlx5_dev_ops;
1137272733b5SNélio Laranjeiro 	/* Register MAC address. */
1138272733b5SNélio Laranjeiro 	claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0));
113926c08b97SAdrien Mazarguil 	if (vf && config.vf_nl_en)
1140ccdcba53SNélio Laranjeiro 		mlx5_nl_mac_addr_sync(eth_dev);
114157123c00SYongseok Koh 	priv->mnl_socket = mlx5_flow_tcf_socket_create();
114257123c00SYongseok Koh 	if (!priv->mnl_socket) {
114357123c00SYongseok Koh 		err = -rte_errno;
114457123c00SYongseok Koh 		DRV_LOG(WARNING,
114557123c00SYongseok Koh 			"flow rules relying on switch offloads will not be"
114657123c00SYongseok Koh 			" supported: cannot open libmnl socket: %s",
114757123c00SYongseok Koh 			strerror(rte_errno));
114857123c00SYongseok Koh 	} else {
114957123c00SYongseok Koh 		struct rte_flow_error error;
115057123c00SYongseok Koh 		unsigned int ifindex = mlx5_ifindex(eth_dev);
115157123c00SYongseok Koh 
115257123c00SYongseok Koh 		if (!ifindex) {
115357123c00SYongseok Koh 			err = -rte_errno;
115457123c00SYongseok Koh 			error.message =
115557123c00SYongseok Koh 				"cannot retrieve network interface index";
115657123c00SYongseok Koh 		} else {
115757123c00SYongseok Koh 			err = mlx5_flow_tcf_init(priv->mnl_socket, ifindex,
115857123c00SYongseok Koh 						&error);
115957123c00SYongseok Koh 		}
116057123c00SYongseok Koh 		if (err) {
116157123c00SYongseok Koh 			DRV_LOG(WARNING,
116257123c00SYongseok Koh 				"flow rules relying on switch offloads will"
116357123c00SYongseok Koh 				" not be supported: %s: %s",
116457123c00SYongseok Koh 				error.message, strerror(rte_errno));
116557123c00SYongseok Koh 			mlx5_flow_tcf_socket_destroy(priv->mnl_socket);
116657123c00SYongseok Koh 			priv->mnl_socket = NULL;
116757123c00SYongseok Koh 		}
116857123c00SYongseok Koh 	}
1169c8ffb8a9SNélio Laranjeiro 	TAILQ_INIT(&priv->flows);
11701b37f5d8SNélio Laranjeiro 	TAILQ_INIT(&priv->ctrl_flows);
11711e3a39f7SXueming Li 	/* Hint libmlx5 to use PMD allocator for data plane resources */
11721e3a39f7SXueming Li 	struct mlx5dv_ctx_allocators alctr = {
11731e3a39f7SXueming Li 		.alloc = &mlx5_alloc_verbs_buf,
11741e3a39f7SXueming Li 		.free = &mlx5_free_verbs_buf,
11751e3a39f7SXueming Li 		.data = priv,
11761e3a39f7SXueming Li 	};
117768128934SAdrien Mazarguil 	mlx5_glue->dv_set_context_attr(ctx, MLX5DV_CTX_ATTR_BUF_ALLOCATORS,
11781e3a39f7SXueming Li 				       (void *)((uintptr_t)&alctr));
1179771fa900SAdrien Mazarguil 	/* Bring Ethernet device up. */
1180a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "port %u forcing Ethernet interface up",
11810f99970bSNélio Laranjeiro 		eth_dev->data->port_id);
11827ba5320bSNélio Laranjeiro 	mlx5_set_link_up(eth_dev);
1183a85a606cSShahaf Shuler 	/*
1184a85a606cSShahaf Shuler 	 * Even though the interrupt handler is not installed yet,
1185a85a606cSShahaf Shuler 	 * interrupts will still trigger on the asyn_fd from
1186a85a606cSShahaf Shuler 	 * Verbs context returned by ibv_open_device().
1187a85a606cSShahaf Shuler 	 */
1188a85a606cSShahaf Shuler 	mlx5_link_update(eth_dev, 0);
11897fe24446SShahaf Shuler 	/* Store device configuration on private structure. */
11907fe24446SShahaf Shuler 	priv->config = config;
119178be8852SNelio Laranjeiro 	/* Supported Verbs flow priority number detection. */
11922815702bSNelio Laranjeiro 	err = mlx5_flow_discover_priorities(eth_dev);
11932815702bSNelio Laranjeiro 	if (err < 0)
11949083982cSAdrien Mazarguil 		goto error;
11952815702bSNelio Laranjeiro 	priv->config.flow_prio = err;
11960ace586dSXueming Li 	/*
11970ace586dSXueming Li 	 * Once the device is added to the list of memory event
11980ace586dSXueming Li 	 * callback, its global MR cache table cannot be expanded
11990ace586dSXueming Li 	 * on the fly because of deadlock. If it overflows, lookup
12000ace586dSXueming Li 	 * should be done by searching MR list linearly, which is slow.
12010ace586dSXueming Li 	 */
12020ace586dSXueming Li 	err = mlx5_mr_btree_init(&priv->mr.cache,
12030ace586dSXueming Li 				 MLX5_MR_BTREE_CACHE_N * 2,
12040ace586dSXueming Li 				 eth_dev->device->numa_node);
12050ace586dSXueming Li 	if (err) {
12060ace586dSXueming Li 		err = rte_errno;
12079083982cSAdrien Mazarguil 		goto error;
12080ace586dSXueming Li 	}
1209e89c15b6SAdrien Mazarguil 	/* Add device to memory callback list. */
1210e89c15b6SAdrien Mazarguil 	rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock);
1211e89c15b6SAdrien Mazarguil 	LIST_INSERT_HEAD(&mlx5_shared_data->mem_event_cb_list,
1212e89c15b6SAdrien Mazarguil 			 priv, mem_event_cb);
1213e89c15b6SAdrien Mazarguil 	rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock);
1214f38c5457SAdrien Mazarguil 	return eth_dev;
12159083982cSAdrien Mazarguil error:
121626c08b97SAdrien Mazarguil 	if (priv) {
121726c08b97SAdrien Mazarguil 		if (priv->nl_socket_route >= 0)
121826c08b97SAdrien Mazarguil 			close(priv->nl_socket_route);
121926c08b97SAdrien Mazarguil 		if (priv->nl_socket_rdma >= 0)
122026c08b97SAdrien Mazarguil 			close(priv->nl_socket_rdma);
122157123c00SYongseok Koh 		if (priv->mnl_socket)
122257123c00SYongseok Koh 			mlx5_flow_tcf_socket_destroy(priv->mnl_socket);
12232b730263SAdrien Mazarguil 		if (own_domain_id)
12242b730263SAdrien Mazarguil 			claim_zero(rte_eth_switch_domain_free(priv->domain_id));
1225771fa900SAdrien Mazarguil 		rte_free(priv);
1226*e16adf08SThomas Monjalon 		if (eth_dev != NULL)
1227*e16adf08SThomas Monjalon 			eth_dev->data->dev_private = NULL;
122826c08b97SAdrien Mazarguil 	}
1229771fa900SAdrien Mazarguil 	if (pd)
12300e83b8e5SNelio Laranjeiro 		claim_zero(mlx5_glue->dealloc_pd(pd));
1231*e16adf08SThomas Monjalon 	if (eth_dev != NULL) {
1232*e16adf08SThomas Monjalon 		/* mac_addrs must not be freed alone because part of dev_private */
1233*e16adf08SThomas Monjalon 		eth_dev->data->mac_addrs = NULL;
1234690de285SRaslan Darawsheh 		rte_eth_dev_release_port(eth_dev);
1235*e16adf08SThomas Monjalon 	}
12363ff4b086SAdrien Mazarguil 	if (ctx)
12373ff4b086SAdrien Mazarguil 		claim_zero(mlx5_glue->close_device(ctx));
1238f38c5457SAdrien Mazarguil 	assert(err > 0);
1239a6d83b6aSNélio Laranjeiro 	rte_errno = err;
1240f38c5457SAdrien Mazarguil 	return NULL;
1241f38c5457SAdrien Mazarguil }
1242f38c5457SAdrien Mazarguil 
1243116f90adSAdrien Mazarguil /** Data associated with devices to spawn. */
1244116f90adSAdrien Mazarguil struct mlx5_dev_spawn_data {
1245116f90adSAdrien Mazarguil 	unsigned int ifindex; /**< Network interface index. */
1246116f90adSAdrien Mazarguil 	struct mlx5_switch_info info; /**< Switch information. */
1247116f90adSAdrien Mazarguil 	struct ibv_device *ibv_dev; /**< Associated IB device. */
1248116f90adSAdrien Mazarguil 	struct rte_eth_dev *eth_dev; /**< Associated Ethernet device. */
1249116f90adSAdrien Mazarguil };
1250116f90adSAdrien Mazarguil 
1251116f90adSAdrien Mazarguil /**
1252116f90adSAdrien Mazarguil  * Comparison callback to sort device data.
1253116f90adSAdrien Mazarguil  *
1254116f90adSAdrien Mazarguil  * This is meant to be used with qsort().
1255116f90adSAdrien Mazarguil  *
1256116f90adSAdrien Mazarguil  * @param a[in]
1257116f90adSAdrien Mazarguil  *   Pointer to pointer to first data object.
1258116f90adSAdrien Mazarguil  * @param b[in]
1259116f90adSAdrien Mazarguil  *   Pointer to pointer to second data object.
1260116f90adSAdrien Mazarguil  *
1261116f90adSAdrien Mazarguil  * @return
1262116f90adSAdrien Mazarguil  *   0 if both objects are equal, less than 0 if the first argument is less
1263116f90adSAdrien Mazarguil  *   than the second, greater than 0 otherwise.
1264116f90adSAdrien Mazarguil  */
1265116f90adSAdrien Mazarguil static int
1266116f90adSAdrien Mazarguil mlx5_dev_spawn_data_cmp(const void *a, const void *b)
1267116f90adSAdrien Mazarguil {
1268116f90adSAdrien Mazarguil 	const struct mlx5_switch_info *si_a =
1269116f90adSAdrien Mazarguil 		&((const struct mlx5_dev_spawn_data *)a)->info;
1270116f90adSAdrien Mazarguil 	const struct mlx5_switch_info *si_b =
1271116f90adSAdrien Mazarguil 		&((const struct mlx5_dev_spawn_data *)b)->info;
1272116f90adSAdrien Mazarguil 	int ret;
1273116f90adSAdrien Mazarguil 
1274116f90adSAdrien Mazarguil 	/* Master device first. */
1275116f90adSAdrien Mazarguil 	ret = si_b->master - si_a->master;
1276116f90adSAdrien Mazarguil 	if (ret)
1277116f90adSAdrien Mazarguil 		return ret;
1278116f90adSAdrien Mazarguil 	/* Then representor devices. */
1279116f90adSAdrien Mazarguil 	ret = si_b->representor - si_a->representor;
1280116f90adSAdrien Mazarguil 	if (ret)
1281116f90adSAdrien Mazarguil 		return ret;
1282116f90adSAdrien Mazarguil 	/* Unidentified devices come last in no specific order. */
1283116f90adSAdrien Mazarguil 	if (!si_a->representor)
1284116f90adSAdrien Mazarguil 		return 0;
1285116f90adSAdrien Mazarguil 	/* Order representors by name. */
1286116f90adSAdrien Mazarguil 	return si_a->port_name - si_b->port_name;
1287116f90adSAdrien Mazarguil }
1288116f90adSAdrien Mazarguil 
1289f38c5457SAdrien Mazarguil /**
1290f38c5457SAdrien Mazarguil  * DPDK callback to register a PCI device.
1291f38c5457SAdrien Mazarguil  *
12922b730263SAdrien Mazarguil  * This function spawns Ethernet devices out of a given PCI device.
1293f38c5457SAdrien Mazarguil  *
1294f38c5457SAdrien Mazarguil  * @param[in] pci_drv
1295f38c5457SAdrien Mazarguil  *   PCI driver structure (mlx5_driver).
1296f38c5457SAdrien Mazarguil  * @param[in] pci_dev
1297f38c5457SAdrien Mazarguil  *   PCI device information.
1298f38c5457SAdrien Mazarguil  *
1299f38c5457SAdrien Mazarguil  * @return
1300f38c5457SAdrien Mazarguil  *   0 on success, a negative errno value otherwise and rte_errno is set.
1301f38c5457SAdrien Mazarguil  */
1302f38c5457SAdrien Mazarguil static int
1303f38c5457SAdrien Mazarguil mlx5_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
1304f38c5457SAdrien Mazarguil 	       struct rte_pci_device *pci_dev)
1305f38c5457SAdrien Mazarguil {
1306f38c5457SAdrien Mazarguil 	struct ibv_device **ibv_list;
130726c08b97SAdrien Mazarguil 	unsigned int n = 0;
1308f38c5457SAdrien Mazarguil 	int vf;
1309f38c5457SAdrien Mazarguil 	int ret;
1310f38c5457SAdrien Mazarguil 
1311f38c5457SAdrien Mazarguil 	assert(pci_drv == &mlx5_driver);
1312f38c5457SAdrien Mazarguil 	errno = 0;
1313f38c5457SAdrien Mazarguil 	ibv_list = mlx5_glue->get_device_list(&ret);
1314f38c5457SAdrien Mazarguil 	if (!ibv_list) {
1315f38c5457SAdrien Mazarguil 		rte_errno = errno ? errno : ENOSYS;
1316f38c5457SAdrien Mazarguil 		DRV_LOG(ERR, "cannot list devices, is ib_uverbs loaded?");
1317a6d83b6aSNélio Laranjeiro 		return -rte_errno;
1318a6d83b6aSNélio Laranjeiro 	}
131926c08b97SAdrien Mazarguil 
132026c08b97SAdrien Mazarguil 	struct ibv_device *ibv_match[ret + 1];
132126c08b97SAdrien Mazarguil 
1322f38c5457SAdrien Mazarguil 	while (ret-- > 0) {
1323f38c5457SAdrien Mazarguil 		struct rte_pci_addr pci_addr;
1324f38c5457SAdrien Mazarguil 
1325f38c5457SAdrien Mazarguil 		DRV_LOG(DEBUG, "checking device \"%s\"", ibv_list[ret]->name);
1326f38c5457SAdrien Mazarguil 		if (mlx5_ibv_device_to_pci_addr(ibv_list[ret], &pci_addr))
1327f38c5457SAdrien Mazarguil 			continue;
1328f38c5457SAdrien Mazarguil 		if (pci_dev->addr.domain != pci_addr.domain ||
1329f38c5457SAdrien Mazarguil 		    pci_dev->addr.bus != pci_addr.bus ||
1330f38c5457SAdrien Mazarguil 		    pci_dev->addr.devid != pci_addr.devid ||
1331f38c5457SAdrien Mazarguil 		    pci_dev->addr.function != pci_addr.function)
1332f38c5457SAdrien Mazarguil 			continue;
133326c08b97SAdrien Mazarguil 		DRV_LOG(INFO, "PCI information matches for device \"%s\"",
1334f38c5457SAdrien Mazarguil 			ibv_list[ret]->name);
133526c08b97SAdrien Mazarguil 		ibv_match[n++] = ibv_list[ret];
133626c08b97SAdrien Mazarguil 	}
133726c08b97SAdrien Mazarguil 	ibv_match[n] = NULL;
133826c08b97SAdrien Mazarguil 
1339116f90adSAdrien Mazarguil 	struct mlx5_dev_spawn_data list[n];
13405366074bSNelio Laranjeiro 	int nl_route = n ? mlx5_nl_init(NETLINK_ROUTE) : -1;
13415366074bSNelio Laranjeiro 	int nl_rdma = n ? mlx5_nl_init(NETLINK_RDMA) : -1;
134226c08b97SAdrien Mazarguil 	unsigned int i;
13432b730263SAdrien Mazarguil 	unsigned int u;
134426c08b97SAdrien Mazarguil 
134526c08b97SAdrien Mazarguil 	/*
134626c08b97SAdrien Mazarguil 	 * The existence of several matching entries (n > 1) means port
134726c08b97SAdrien Mazarguil 	 * representors have been instantiated. No existing Verbs call nor
134826c08b97SAdrien Mazarguil 	 * /sys entries can tell them apart, this can only be done through
134926c08b97SAdrien Mazarguil 	 * Netlink calls assuming kernel drivers are recent enough to
135026c08b97SAdrien Mazarguil 	 * support them.
135126c08b97SAdrien Mazarguil 	 *
1352f872b4b9SNelio Laranjeiro 	 * In the event of identification failure through Netlink, try again
1353f872b4b9SNelio Laranjeiro 	 * through sysfs, then either:
135426c08b97SAdrien Mazarguil 	 *
135526c08b97SAdrien Mazarguil 	 * 1. No device matches (n == 0), complain and bail out.
135626c08b97SAdrien Mazarguil 	 * 2. A single IB device matches (n == 1) and is not a representor,
135726c08b97SAdrien Mazarguil 	 *    assume no switch support.
135826c08b97SAdrien Mazarguil 	 * 3. Otherwise no safe assumptions can be made; complain louder and
135926c08b97SAdrien Mazarguil 	 *    bail out.
136026c08b97SAdrien Mazarguil 	 */
136126c08b97SAdrien Mazarguil 	for (i = 0; i != n; ++i) {
1362116f90adSAdrien Mazarguil 		list[i].ibv_dev = ibv_match[i];
1363116f90adSAdrien Mazarguil 		list[i].eth_dev = NULL;
136426c08b97SAdrien Mazarguil 		if (nl_rdma < 0)
1365116f90adSAdrien Mazarguil 			list[i].ifindex = 0;
136626c08b97SAdrien Mazarguil 		else
1367116f90adSAdrien Mazarguil 			list[i].ifindex = mlx5_nl_ifindex
1368116f90adSAdrien Mazarguil 				(nl_rdma, list[i].ibv_dev->name);
136926c08b97SAdrien Mazarguil 		if (nl_route < 0 ||
1370116f90adSAdrien Mazarguil 		    !list[i].ifindex ||
1371116f90adSAdrien Mazarguil 		    mlx5_nl_switch_info(nl_route, list[i].ifindex,
1372f872b4b9SNelio Laranjeiro 					&list[i].info) ||
1373f872b4b9SNelio Laranjeiro 		    ((!list[i].info.representor && !list[i].info.master) &&
1374f872b4b9SNelio Laranjeiro 		     mlx5_sysfs_switch_info(list[i].ifindex, &list[i].info))) {
1375116f90adSAdrien Mazarguil 			list[i].ifindex = 0;
1376116f90adSAdrien Mazarguil 			memset(&list[i].info, 0, sizeof(list[i].info));
137726c08b97SAdrien Mazarguil 			continue;
137826c08b97SAdrien Mazarguil 		}
137926c08b97SAdrien Mazarguil 	}
138026c08b97SAdrien Mazarguil 	if (nl_rdma >= 0)
138126c08b97SAdrien Mazarguil 		close(nl_rdma);
138226c08b97SAdrien Mazarguil 	if (nl_route >= 0)
138326c08b97SAdrien Mazarguil 		close(nl_route);
13842b730263SAdrien Mazarguil 	/* Count unidentified devices. */
13852b730263SAdrien Mazarguil 	for (u = 0, i = 0; i != n; ++i)
1386116f90adSAdrien Mazarguil 		if (!list[i].info.master && !list[i].info.representor)
13872b730263SAdrien Mazarguil 			++u;
13882b730263SAdrien Mazarguil 	if (u) {
13892b730263SAdrien Mazarguil 		if (n == 1 && u == 1) {
139026c08b97SAdrien Mazarguil 			/* Case #2. */
139126c08b97SAdrien Mazarguil 			DRV_LOG(INFO, "no switch support detected");
139226c08b97SAdrien Mazarguil 		} else {
139326c08b97SAdrien Mazarguil 			/* Case #3. */
139426c08b97SAdrien Mazarguil 			DRV_LOG(ERR,
139526c08b97SAdrien Mazarguil 				"unable to tell which of the matching devices"
139626c08b97SAdrien Mazarguil 				" is the master (lack of kernel support?)");
139726c08b97SAdrien Mazarguil 			n = 0;
139826c08b97SAdrien Mazarguil 		}
1399f38c5457SAdrien Mazarguil 	}
1400116f90adSAdrien Mazarguil 	/*
1401116f90adSAdrien Mazarguil 	 * Sort list to probe devices in natural order for users convenience
1402116f90adSAdrien Mazarguil 	 * (i.e. master first, then representors from lowest to highest ID).
1403116f90adSAdrien Mazarguil 	 */
1404116f90adSAdrien Mazarguil 	if (n)
1405116f90adSAdrien Mazarguil 		qsort(list, n, sizeof(*list), mlx5_dev_spawn_data_cmp);
1406f38c5457SAdrien Mazarguil 	switch (pci_dev->id.device_id) {
1407f38c5457SAdrien Mazarguil 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
1408f38c5457SAdrien Mazarguil 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF:
1409f38c5457SAdrien Mazarguil 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF:
1410f38c5457SAdrien Mazarguil 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF:
1411f38c5457SAdrien Mazarguil 		vf = 1;
1412f38c5457SAdrien Mazarguil 		break;
1413f38c5457SAdrien Mazarguil 	default:
1414f38c5457SAdrien Mazarguil 		vf = 0;
1415f38c5457SAdrien Mazarguil 	}
14162b730263SAdrien Mazarguil 	for (i = 0; i != n; ++i) {
14172b730263SAdrien Mazarguil 		uint32_t restore;
14182b730263SAdrien Mazarguil 
1419116f90adSAdrien Mazarguil 		list[i].eth_dev = mlx5_dev_spawn
1420116f90adSAdrien Mazarguil 			(&pci_dev->device, list[i].ibv_dev, vf, &list[i].info);
14216de569f5SAdrien Mazarguil 		if (!list[i].eth_dev) {
14226de569f5SAdrien Mazarguil 			if (rte_errno != EBUSY)
14232b730263SAdrien Mazarguil 				break;
14246de569f5SAdrien Mazarguil 			/* Device is disabled, ignore it. */
14256de569f5SAdrien Mazarguil 			continue;
14266de569f5SAdrien Mazarguil 		}
1427116f90adSAdrien Mazarguil 		restore = list[i].eth_dev->data->dev_flags;
1428116f90adSAdrien Mazarguil 		rte_eth_copy_pci_info(list[i].eth_dev, pci_dev);
14292b730263SAdrien Mazarguil 		/* Restore non-PCI flags cleared by the above call. */
1430116f90adSAdrien Mazarguil 		list[i].eth_dev->data->dev_flags |= restore;
1431116f90adSAdrien Mazarguil 		rte_eth_dev_probing_finish(list[i].eth_dev);
14322b730263SAdrien Mazarguil 	}
1433f38c5457SAdrien Mazarguil 	mlx5_glue->free_device_list(ibv_list);
143426c08b97SAdrien Mazarguil 	if (!n) {
1435f38c5457SAdrien Mazarguil 		DRV_LOG(WARNING,
1436f38c5457SAdrien Mazarguil 			"no Verbs device matches PCI device " PCI_PRI_FMT ","
1437f38c5457SAdrien Mazarguil 			" are kernel drivers loaded?",
1438f38c5457SAdrien Mazarguil 			pci_dev->addr.domain, pci_dev->addr.bus,
1439f38c5457SAdrien Mazarguil 			pci_dev->addr.devid, pci_dev->addr.function);
1440f38c5457SAdrien Mazarguil 		rte_errno = ENOENT;
1441f38c5457SAdrien Mazarguil 		ret = -rte_errno;
14422b730263SAdrien Mazarguil 	} else if (i != n) {
1443f38c5457SAdrien Mazarguil 		DRV_LOG(ERR,
1444f38c5457SAdrien Mazarguil 			"probe of PCI device " PCI_PRI_FMT " aborted after"
1445f38c5457SAdrien Mazarguil 			" encountering an error: %s",
1446f38c5457SAdrien Mazarguil 			pci_dev->addr.domain, pci_dev->addr.bus,
1447f38c5457SAdrien Mazarguil 			pci_dev->addr.devid, pci_dev->addr.function,
1448f38c5457SAdrien Mazarguil 			strerror(rte_errno));
1449f38c5457SAdrien Mazarguil 		ret = -rte_errno;
14502b730263SAdrien Mazarguil 		/* Roll back. */
14512b730263SAdrien Mazarguil 		while (i--) {
14526de569f5SAdrien Mazarguil 			if (!list[i].eth_dev)
14536de569f5SAdrien Mazarguil 				continue;
1454116f90adSAdrien Mazarguil 			mlx5_dev_close(list[i].eth_dev);
1455*e16adf08SThomas Monjalon 			/* mac_addrs must not be freed because in dev_private */
1456*e16adf08SThomas Monjalon 			list[i].eth_dev->data->mac_addrs = NULL;
1457116f90adSAdrien Mazarguil 			claim_zero(rte_eth_dev_release_port(list[i].eth_dev));
14582b730263SAdrien Mazarguil 		}
14592b730263SAdrien Mazarguil 		/* Restore original error. */
14602b730263SAdrien Mazarguil 		rte_errno = -ret;
1461f38c5457SAdrien Mazarguil 	} else {
1462f38c5457SAdrien Mazarguil 		ret = 0;
1463f38c5457SAdrien Mazarguil 	}
1464f38c5457SAdrien Mazarguil 	return ret;
1465771fa900SAdrien Mazarguil }
1466771fa900SAdrien Mazarguil 
1467771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = {
1468771fa900SAdrien Mazarguil 	{
14691d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
14701d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4)
1471771fa900SAdrien Mazarguil 	},
1472771fa900SAdrien Mazarguil 	{
14731d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
14741d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4VF)
1475771fa900SAdrien Mazarguil 	},
1476771fa900SAdrien Mazarguil 	{
14771d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
14781d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LX)
1479771fa900SAdrien Mazarguil 	},
1480771fa900SAdrien Mazarguil 	{
14811d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
14821d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF)
1483771fa900SAdrien Mazarguil 	},
1484771fa900SAdrien Mazarguil 	{
1485528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1486528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5)
1487528a9fbeSYongseok Koh 	},
1488528a9fbeSYongseok Koh 	{
1489528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1490528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5VF)
1491528a9fbeSYongseok Koh 	},
1492528a9fbeSYongseok Koh 	{
1493528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1494528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EX)
1495528a9fbeSYongseok Koh 	},
1496528a9fbeSYongseok Koh 	{
1497528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1498528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF)
1499528a9fbeSYongseok Koh 	},
1500528a9fbeSYongseok Koh 	{
1501dd3331c6SShahaf Shuler 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1502dd3331c6SShahaf Shuler 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5BF)
1503dd3331c6SShahaf Shuler 	},
1504dd3331c6SShahaf Shuler 	{
1505c322c0e5SOri Kam 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1506c322c0e5SOri Kam 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF)
1507c322c0e5SOri Kam 	},
1508c322c0e5SOri Kam 	{
1509771fa900SAdrien Mazarguil 		.vendor_id = 0
1510771fa900SAdrien Mazarguil 	}
1511771fa900SAdrien Mazarguil };
1512771fa900SAdrien Mazarguil 
1513fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver = {
15142f3193cfSJan Viktorin 	.driver = {
15152f3193cfSJan Viktorin 		.name = MLX5_DRIVER_NAME
15162f3193cfSJan Viktorin 	},
1517771fa900SAdrien Mazarguil 	.id_table = mlx5_pci_id_map,
1518af424af8SShreyansh Jain 	.probe = mlx5_pci_probe,
15197d7d7ad1SMatan Azrad 	.drv_flags = RTE_PCI_DRV_INTR_LSC | RTE_PCI_DRV_INTR_RMV,
1520771fa900SAdrien Mazarguil };
1521771fa900SAdrien Mazarguil 
152259b91becSAdrien Mazarguil #ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS
152359b91becSAdrien Mazarguil 
152459b91becSAdrien Mazarguil /**
152508c028d0SAdrien Mazarguil  * Suffix RTE_EAL_PMD_PATH with "-glue".
152608c028d0SAdrien Mazarguil  *
152708c028d0SAdrien Mazarguil  * This function performs a sanity check on RTE_EAL_PMD_PATH before
152808c028d0SAdrien Mazarguil  * suffixing its last component.
152908c028d0SAdrien Mazarguil  *
153008c028d0SAdrien Mazarguil  * @param buf[out]
153108c028d0SAdrien Mazarguil  *   Output buffer, should be large enough otherwise NULL is returned.
153208c028d0SAdrien Mazarguil  * @param size
153308c028d0SAdrien Mazarguil  *   Size of @p out.
153408c028d0SAdrien Mazarguil  *
153508c028d0SAdrien Mazarguil  * @return
153608c028d0SAdrien Mazarguil  *   Pointer to @p buf or @p NULL in case suffix cannot be appended.
153708c028d0SAdrien Mazarguil  */
153808c028d0SAdrien Mazarguil static char *
153908c028d0SAdrien Mazarguil mlx5_glue_path(char *buf, size_t size)
154008c028d0SAdrien Mazarguil {
154108c028d0SAdrien Mazarguil 	static const char *const bad[] = { "/", ".", "..", NULL };
154208c028d0SAdrien Mazarguil 	const char *path = RTE_EAL_PMD_PATH;
154308c028d0SAdrien Mazarguil 	size_t len = strlen(path);
154408c028d0SAdrien Mazarguil 	size_t off;
154508c028d0SAdrien Mazarguil 	int i;
154608c028d0SAdrien Mazarguil 
154708c028d0SAdrien Mazarguil 	while (len && path[len - 1] == '/')
154808c028d0SAdrien Mazarguil 		--len;
154908c028d0SAdrien Mazarguil 	for (off = len; off && path[off - 1] != '/'; --off)
155008c028d0SAdrien Mazarguil 		;
155108c028d0SAdrien Mazarguil 	for (i = 0; bad[i]; ++i)
155208c028d0SAdrien Mazarguil 		if (!strncmp(path + off, bad[i], (int)(len - off)))
155308c028d0SAdrien Mazarguil 			goto error;
155408c028d0SAdrien Mazarguil 	i = snprintf(buf, size, "%.*s-glue", (int)len, path);
155508c028d0SAdrien Mazarguil 	if (i == -1 || (size_t)i >= size)
155608c028d0SAdrien Mazarguil 		goto error;
155708c028d0SAdrien Mazarguil 	return buf;
155808c028d0SAdrien Mazarguil error:
1559a170a30dSNélio Laranjeiro 	DRV_LOG(ERR,
1560a170a30dSNélio Laranjeiro 		"unable to append \"-glue\" to last component of"
156108c028d0SAdrien Mazarguil 		" RTE_EAL_PMD_PATH (\"" RTE_EAL_PMD_PATH "\"),"
156208c028d0SAdrien Mazarguil 		" please re-configure DPDK");
156308c028d0SAdrien Mazarguil 	return NULL;
156408c028d0SAdrien Mazarguil }
156508c028d0SAdrien Mazarguil 
156608c028d0SAdrien Mazarguil /**
156759b91becSAdrien Mazarguil  * Initialization routine for run-time dependency on rdma-core.
156859b91becSAdrien Mazarguil  */
156959b91becSAdrien Mazarguil static int
157059b91becSAdrien Mazarguil mlx5_glue_init(void)
157159b91becSAdrien Mazarguil {
157208c028d0SAdrien Mazarguil 	char glue_path[sizeof(RTE_EAL_PMD_PATH) - 1 + sizeof("-glue")];
1573f6242d06SAdrien Mazarguil 	const char *path[] = {
1574f6242d06SAdrien Mazarguil 		/*
1575f6242d06SAdrien Mazarguil 		 * A basic security check is necessary before trusting
1576f6242d06SAdrien Mazarguil 		 * MLX5_GLUE_PATH, which may override RTE_EAL_PMD_PATH.
1577f6242d06SAdrien Mazarguil 		 */
1578f6242d06SAdrien Mazarguil 		(geteuid() == getuid() && getegid() == getgid() ?
1579f6242d06SAdrien Mazarguil 		 getenv("MLX5_GLUE_PATH") : NULL),
158008c028d0SAdrien Mazarguil 		/*
158108c028d0SAdrien Mazarguil 		 * When RTE_EAL_PMD_PATH is set, use its glue-suffixed
158208c028d0SAdrien Mazarguil 		 * variant, otherwise let dlopen() look up libraries on its
158308c028d0SAdrien Mazarguil 		 * own.
158408c028d0SAdrien Mazarguil 		 */
158508c028d0SAdrien Mazarguil 		(*RTE_EAL_PMD_PATH ?
158608c028d0SAdrien Mazarguil 		 mlx5_glue_path(glue_path, sizeof(glue_path)) : ""),
1587f6242d06SAdrien Mazarguil 	};
1588f6242d06SAdrien Mazarguil 	unsigned int i = 0;
158959b91becSAdrien Mazarguil 	void *handle = NULL;
159059b91becSAdrien Mazarguil 	void **sym;
159159b91becSAdrien Mazarguil 	const char *dlmsg;
159259b91becSAdrien Mazarguil 
1593f6242d06SAdrien Mazarguil 	while (!handle && i != RTE_DIM(path)) {
1594f6242d06SAdrien Mazarguil 		const char *end;
1595f6242d06SAdrien Mazarguil 		size_t len;
1596f6242d06SAdrien Mazarguil 		int ret;
1597f6242d06SAdrien Mazarguil 
1598f6242d06SAdrien Mazarguil 		if (!path[i]) {
1599f6242d06SAdrien Mazarguil 			++i;
1600f6242d06SAdrien Mazarguil 			continue;
1601f6242d06SAdrien Mazarguil 		}
1602f6242d06SAdrien Mazarguil 		end = strpbrk(path[i], ":;");
1603f6242d06SAdrien Mazarguil 		if (!end)
1604f6242d06SAdrien Mazarguil 			end = path[i] + strlen(path[i]);
1605f6242d06SAdrien Mazarguil 		len = end - path[i];
1606f6242d06SAdrien Mazarguil 		ret = 0;
1607f6242d06SAdrien Mazarguil 		do {
1608f6242d06SAdrien Mazarguil 			char name[ret + 1];
1609f6242d06SAdrien Mazarguil 
1610f6242d06SAdrien Mazarguil 			ret = snprintf(name, sizeof(name), "%.*s%s" MLX5_GLUE,
1611f6242d06SAdrien Mazarguil 				       (int)len, path[i],
1612f6242d06SAdrien Mazarguil 				       (!len || *(end - 1) == '/') ? "" : "/");
1613f6242d06SAdrien Mazarguil 			if (ret == -1)
1614f6242d06SAdrien Mazarguil 				break;
1615f6242d06SAdrien Mazarguil 			if (sizeof(name) != (size_t)ret + 1)
1616f6242d06SAdrien Mazarguil 				continue;
1617a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "looking for rdma-core glue as \"%s\"",
1618a170a30dSNélio Laranjeiro 				name);
1619f6242d06SAdrien Mazarguil 			handle = dlopen(name, RTLD_LAZY);
1620f6242d06SAdrien Mazarguil 			break;
1621f6242d06SAdrien Mazarguil 		} while (1);
1622f6242d06SAdrien Mazarguil 		path[i] = end + 1;
1623f6242d06SAdrien Mazarguil 		if (!*end)
1624f6242d06SAdrien Mazarguil 			++i;
1625f6242d06SAdrien Mazarguil 	}
162659b91becSAdrien Mazarguil 	if (!handle) {
162759b91becSAdrien Mazarguil 		rte_errno = EINVAL;
162859b91becSAdrien Mazarguil 		dlmsg = dlerror();
162959b91becSAdrien Mazarguil 		if (dlmsg)
1630a170a30dSNélio Laranjeiro 			DRV_LOG(WARNING, "cannot load glue library: %s", dlmsg);
163159b91becSAdrien Mazarguil 		goto glue_error;
163259b91becSAdrien Mazarguil 	}
163359b91becSAdrien Mazarguil 	sym = dlsym(handle, "mlx5_glue");
163459b91becSAdrien Mazarguil 	if (!sym || !*sym) {
163559b91becSAdrien Mazarguil 		rte_errno = EINVAL;
163659b91becSAdrien Mazarguil 		dlmsg = dlerror();
163759b91becSAdrien Mazarguil 		if (dlmsg)
1638a170a30dSNélio Laranjeiro 			DRV_LOG(ERR, "cannot resolve glue symbol: %s", dlmsg);
163959b91becSAdrien Mazarguil 		goto glue_error;
164059b91becSAdrien Mazarguil 	}
164159b91becSAdrien Mazarguil 	mlx5_glue = *sym;
164259b91becSAdrien Mazarguil 	return 0;
164359b91becSAdrien Mazarguil glue_error:
164459b91becSAdrien Mazarguil 	if (handle)
164559b91becSAdrien Mazarguil 		dlclose(handle);
1646a170a30dSNélio Laranjeiro 	DRV_LOG(WARNING,
1647a170a30dSNélio Laranjeiro 		"cannot initialize PMD due to missing run-time dependency on"
1648a170a30dSNélio Laranjeiro 		" rdma-core libraries (libibverbs, libmlx5)");
164959b91becSAdrien Mazarguil 	return -rte_errno;
165059b91becSAdrien Mazarguil }
165159b91becSAdrien Mazarguil 
165259b91becSAdrien Mazarguil #endif
165359b91becSAdrien Mazarguil 
1654771fa900SAdrien Mazarguil /**
1655771fa900SAdrien Mazarguil  * Driver initialization routine.
1656771fa900SAdrien Mazarguil  */
1657f8e99896SThomas Monjalon RTE_INIT(rte_mlx5_pmd_init)
1658771fa900SAdrien Mazarguil {
16593d96644aSStephen Hemminger 	/* Initialize driver log type. */
16603d96644aSStephen Hemminger 	mlx5_logtype = rte_log_register("pmd.net.mlx5");
16613d96644aSStephen Hemminger 	if (mlx5_logtype >= 0)
16623d96644aSStephen Hemminger 		rte_log_set_level(mlx5_logtype, RTE_LOG_NOTICE);
16633d96644aSStephen Hemminger 
16645f8ba81cSXueming Li 	/* Build the static tables for Verbs conversion. */
1665ea16068cSYongseok Koh 	mlx5_set_ptype_table();
16665f8ba81cSXueming Li 	mlx5_set_cksum_table();
16675f8ba81cSXueming Li 	mlx5_set_swp_types_table();
1668771fa900SAdrien Mazarguil 	/*
1669771fa900SAdrien Mazarguil 	 * RDMAV_HUGEPAGES_SAFE tells ibv_fork_init() we intend to use
1670771fa900SAdrien Mazarguil 	 * huge pages. Calling ibv_fork_init() during init allows
1671771fa900SAdrien Mazarguil 	 * applications to use fork() safely for purposes other than
1672771fa900SAdrien Mazarguil 	 * using this PMD, which is not supported in forked processes.
1673771fa900SAdrien Mazarguil 	 */
1674771fa900SAdrien Mazarguil 	setenv("RDMAV_HUGEPAGES_SAFE", "1", 1);
1675161b93e5SYongseok Koh 	/* Match the size of Rx completion entry to the size of a cacheline. */
1676161b93e5SYongseok Koh 	if (RTE_CACHE_LINE_SIZE == 128)
1677161b93e5SYongseok Koh 		setenv("MLX5_CQE_SIZE", "128", 0);
16781ff30d18SMatan Azrad 	/*
16791ff30d18SMatan Azrad 	 * MLX5_DEVICE_FATAL_CLEANUP tells ibv_destroy functions to
16801ff30d18SMatan Azrad 	 * cleanup all the Verbs resources even when the device was removed.
16811ff30d18SMatan Azrad 	 */
16821ff30d18SMatan Azrad 	setenv("MLX5_DEVICE_FATAL_CLEANUP", "1", 1);
168359b91becSAdrien Mazarguil #ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS
168459b91becSAdrien Mazarguil 	if (mlx5_glue_init())
168559b91becSAdrien Mazarguil 		return;
168659b91becSAdrien Mazarguil 	assert(mlx5_glue);
168759b91becSAdrien Mazarguil #endif
16882a3b0097SAdrien Mazarguil #ifndef NDEBUG
16892a3b0097SAdrien Mazarguil 	/* Glue structure must not contain any NULL pointers. */
16902a3b0097SAdrien Mazarguil 	{
16912a3b0097SAdrien Mazarguil 		unsigned int i;
16922a3b0097SAdrien Mazarguil 
16932a3b0097SAdrien Mazarguil 		for (i = 0; i != sizeof(*mlx5_glue) / sizeof(void *); ++i)
16942a3b0097SAdrien Mazarguil 			assert(((const void *const *)mlx5_glue)[i]);
16952a3b0097SAdrien Mazarguil 	}
16962a3b0097SAdrien Mazarguil #endif
16976d5df2eaSAdrien Mazarguil 	if (strcmp(mlx5_glue->version, MLX5_GLUE_VERSION)) {
1698a170a30dSNélio Laranjeiro 		DRV_LOG(ERR,
1699a170a30dSNélio Laranjeiro 			"rdma-core glue \"%s\" mismatch: \"%s\" is required",
17006d5df2eaSAdrien Mazarguil 			mlx5_glue->version, MLX5_GLUE_VERSION);
17016d5df2eaSAdrien Mazarguil 		return;
17026d5df2eaSAdrien Mazarguil 	}
17030e83b8e5SNelio Laranjeiro 	mlx5_glue->fork_init();
17043dcfe039SThomas Monjalon 	rte_pci_register(&mlx5_driver);
1705771fa900SAdrien Mazarguil }
1706771fa900SAdrien Mazarguil 
170701f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__);
170801f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map);
17090880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib");
1710