xref: /dpdk/drivers/net/mlx5/mlx5.c (revision dceb5029425175c93d5d56677393cbc7a44f29e5)
18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause
2771fa900SAdrien Mazarguil  * Copyright 2015 6WIND S.A.
35feecc57SShahaf Shuler  * Copyright 2015 Mellanox Technologies, Ltd
4771fa900SAdrien Mazarguil  */
5771fa900SAdrien Mazarguil 
6771fa900SAdrien Mazarguil #include <stddef.h>
7771fa900SAdrien Mazarguil #include <unistd.h>
8771fa900SAdrien Mazarguil #include <string.h>
9771fa900SAdrien Mazarguil #include <assert.h>
1059b91becSAdrien Mazarguil #include <dlfcn.h>
11771fa900SAdrien Mazarguil #include <stdint.h>
12771fa900SAdrien Mazarguil #include <stdlib.h>
13e72dd09bSNélio Laranjeiro #include <errno.h>
14771fa900SAdrien Mazarguil #include <net/if.h>
154a984153SXueming Li #include <sys/mman.h>
16ccdcba53SNélio Laranjeiro #include <linux/rtnetlink.h>
17771fa900SAdrien Mazarguil 
18771fa900SAdrien Mazarguil /* Verbs header. */
19771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
20771fa900SAdrien Mazarguil #ifdef PEDANTIC
21fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic"
22771fa900SAdrien Mazarguil #endif
23771fa900SAdrien Mazarguil #include <infiniband/verbs.h>
24771fa900SAdrien Mazarguil #ifdef PEDANTIC
25fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic"
26771fa900SAdrien Mazarguil #endif
27771fa900SAdrien Mazarguil 
28771fa900SAdrien Mazarguil #include <rte_malloc.h>
29ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h>
30fdf91e0fSJan Blunck #include <rte_ethdev_pci.h>
31771fa900SAdrien Mazarguil #include <rte_pci.h>
32c752998bSGaetan Rivet #include <rte_bus_pci.h>
33771fa900SAdrien Mazarguil #include <rte_common.h>
3459b91becSAdrien Mazarguil #include <rte_config.h>
354a984153SXueming Li #include <rte_eal_memconfig.h>
36e72dd09bSNélio Laranjeiro #include <rte_kvargs.h>
37e89c15b6SAdrien Mazarguil #include <rte_rwlock.h>
38e89c15b6SAdrien Mazarguil #include <rte_spinlock.h>
39f38c5457SAdrien Mazarguil #include <rte_string_fns.h>
40771fa900SAdrien Mazarguil 
41771fa900SAdrien Mazarguil #include "mlx5.h"
42771fa900SAdrien Mazarguil #include "mlx5_utils.h"
432e22920bSAdrien Mazarguil #include "mlx5_rxtx.h"
44771fa900SAdrien Mazarguil #include "mlx5_autoconf.h"
4513d57bd5SAdrien Mazarguil #include "mlx5_defs.h"
460e83b8e5SNelio Laranjeiro #include "mlx5_glue.h"
47974f1e7eSYongseok Koh #include "mlx5_mr.h"
4884c406e7SOri Kam #include "mlx5_flow.h"
49771fa900SAdrien Mazarguil 
5099c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */
5199c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en"
5299c12dccSNélio Laranjeiro 
53bc91e8dbSYongseok Koh /* Device parameter to enable RX completion entry padding to 128B. */
54bc91e8dbSYongseok Koh #define MLX5_RXQ_CQE_PAD_EN "rxq_cqe_pad_en"
55bc91e8dbSYongseok Koh 
5678c7a16dSYongseok Koh /* Device parameter to enable padding Rx packet to cacheline size. */
5778c7a16dSYongseok Koh #define MLX5_RXQ_PKT_PAD_EN "rxq_pkt_pad_en"
5878c7a16dSYongseok Koh 
597d6bf6b8SYongseok Koh /* Device parameter to enable Multi-Packet Rx queue. */
607d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_EN "mprq_en"
617d6bf6b8SYongseok Koh 
627d6bf6b8SYongseok Koh /* Device parameter to configure log 2 of the number of strides for MPRQ. */
637d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_LOG_STRIDE_NUM "mprq_log_stride_num"
647d6bf6b8SYongseok Koh 
657d6bf6b8SYongseok Koh /* Device parameter to limit the size of memcpy'd packet for MPRQ. */
667d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_MAX_MEMCPY_LEN "mprq_max_memcpy_len"
677d6bf6b8SYongseok Koh 
687d6bf6b8SYongseok Koh /* Device parameter to set the minimum number of Rx queues to enable MPRQ. */
697d6bf6b8SYongseok Koh #define MLX5_RXQS_MIN_MPRQ "rxqs_min_mprq"
707d6bf6b8SYongseok Koh 
712a66cf37SYaacov Hazan /* Device parameter to configure inline send. */
722a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline"
732a66cf37SYaacov Hazan 
742a66cf37SYaacov Hazan /*
752a66cf37SYaacov Hazan  * Device parameter to configure the number of TX queues threshold for
762a66cf37SYaacov Hazan  * enabling inline send.
772a66cf37SYaacov Hazan  */
782a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline"
792a66cf37SYaacov Hazan 
8009d8b416SYongseok Koh /*
8109d8b416SYongseok Koh  * Device parameter to configure the number of TX queues threshold for
8209d8b416SYongseok Koh  * enabling vectorized Tx.
8309d8b416SYongseok Koh  */
8409d8b416SYongseok Koh #define MLX5_TXQS_MAX_VEC "txqs_max_vec"
8509d8b416SYongseok Koh 
86230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */
87230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en"
88230189d9SNélio Laranjeiro 
896ce84bd8SYongseok Koh /* Device parameter to include 2 dsegs in the title WQEBB. */
906ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en"
916ce84bd8SYongseok Koh 
926ce84bd8SYongseok Koh /* Device parameter to limit the size of inlining packet. */
936ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len"
946ce84bd8SYongseok Koh 
955644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Tx vector. */
965644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en"
975644d5b9SNelio Laranjeiro 
985644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */
995644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en"
1005644d5b9SNelio Laranjeiro 
10178a54648SXueming Li /* Allow L3 VXLAN flow creation. */
10278a54648SXueming Li #define MLX5_L3_VXLAN_EN "l3_vxlan_en"
10378a54648SXueming Li 
10451e72d38SOri Kam /* Activate DV flow steering. */
10551e72d38SOri Kam #define MLX5_DV_FLOW_EN "dv_flow_en"
10651e72d38SOri Kam 
107db209cc3SNélio Laranjeiro /* Activate Netlink support in VF mode. */
108db209cc3SNélio Laranjeiro #define MLX5_VF_NL_EN "vf_nl_en"
109db209cc3SNélio Laranjeiro 
110*dceb5029SYongseok Koh /* Enable extending memsegs when creating a MR. */
111*dceb5029SYongseok Koh #define MLX5_MR_EXT_MEMSEG_EN "mr_ext_memseg_en"
112*dceb5029SYongseok Koh 
1136de569f5SAdrien Mazarguil /* Select port representors to instantiate. */
1146de569f5SAdrien Mazarguil #define MLX5_REPRESENTOR "representor"
1156de569f5SAdrien Mazarguil 
11643e9d979SShachar Beiser #ifndef HAVE_IBV_MLX5_MOD_MPW
11743e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2)
11843e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3)
11943e9d979SShachar Beiser #endif
12043e9d979SShachar Beiser 
121523f5a74SYongseok Koh #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP
122523f5a74SYongseok Koh #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4)
123523f5a74SYongseok Koh #endif
124523f5a74SYongseok Koh 
125974f1e7eSYongseok Koh static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data";
126974f1e7eSYongseok Koh 
127974f1e7eSYongseok Koh /* Shared memory between primary and secondary processes. */
128974f1e7eSYongseok Koh struct mlx5_shared_data *mlx5_shared_data;
129974f1e7eSYongseok Koh 
130974f1e7eSYongseok Koh /* Spinlock for mlx5_shared_data allocation. */
131974f1e7eSYongseok Koh static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER;
132974f1e7eSYongseok Koh 
1337be600c8SYongseok Koh /* Process local data for secondary processes. */
1347be600c8SYongseok Koh static struct mlx5_local_data mlx5_local_data;
1357be600c8SYongseok Koh 
136a170a30dSNélio Laranjeiro /** Driver-specific log messages type. */
137a170a30dSNélio Laranjeiro int mlx5_logtype;
138a170a30dSNélio Laranjeiro 
139ad74bc61SViacheslav Ovsiienko /** Data associated with devices to spawn. */
140ad74bc61SViacheslav Ovsiienko struct mlx5_dev_spawn_data {
141ad74bc61SViacheslav Ovsiienko 	uint32_t ifindex; /**< Network interface index. */
142ad74bc61SViacheslav Ovsiienko 	uint32_t max_port; /**< IB device maximal port index. */
143ad74bc61SViacheslav Ovsiienko 	uint32_t ibv_port; /**< IB device physical port index. */
144ad74bc61SViacheslav Ovsiienko 	struct mlx5_switch_info info; /**< Switch information. */
145ad74bc61SViacheslav Ovsiienko 	struct ibv_device *ibv_dev; /**< Associated IB device. */
146ad74bc61SViacheslav Ovsiienko 	struct rte_eth_dev *eth_dev; /**< Associated Ethernet device. */
147ad74bc61SViacheslav Ovsiienko };
148ad74bc61SViacheslav Ovsiienko 
14917e19bc4SViacheslav Ovsiienko static LIST_HEAD(, mlx5_ibv_shared) mlx5_ibv_list = LIST_HEAD_INITIALIZER();
15017e19bc4SViacheslav Ovsiienko static pthread_mutex_t mlx5_ibv_list_mutex = PTHREAD_MUTEX_INITIALIZER;
15117e19bc4SViacheslav Ovsiienko 
15217e19bc4SViacheslav Ovsiienko /**
15317e19bc4SViacheslav Ovsiienko  * Allocate shared IB device context. If there is multiport device the
15417e19bc4SViacheslav Ovsiienko  * master and representors will share this context, if there is single
15517e19bc4SViacheslav Ovsiienko  * port dedicated IB device, the context will be used by only given
15617e19bc4SViacheslav Ovsiienko  * port due to unification.
15717e19bc4SViacheslav Ovsiienko  *
15817e19bc4SViacheslav Ovsiienko  * Routine first searches the context for the spesified IB device name,
15917e19bc4SViacheslav Ovsiienko  * if found the shared context assumed and reference counter is incremented.
16017e19bc4SViacheslav Ovsiienko  * If no context found the new one is created and initialized with specified
16117e19bc4SViacheslav Ovsiienko  * IB device context and parameters.
16217e19bc4SViacheslav Ovsiienko  *
16317e19bc4SViacheslav Ovsiienko  * @param[in] spawn
16417e19bc4SViacheslav Ovsiienko  *   Pointer to the IB device attributes (name, port, etc).
16517e19bc4SViacheslav Ovsiienko  *
16617e19bc4SViacheslav Ovsiienko  * @return
16717e19bc4SViacheslav Ovsiienko  *   Pointer to mlx5_ibv_shared object on success,
16817e19bc4SViacheslav Ovsiienko  *   otherwise NULL and rte_errno is set.
16917e19bc4SViacheslav Ovsiienko  */
17017e19bc4SViacheslav Ovsiienko static struct mlx5_ibv_shared *
17117e19bc4SViacheslav Ovsiienko mlx5_alloc_shared_ibctx(const struct mlx5_dev_spawn_data *spawn)
17217e19bc4SViacheslav Ovsiienko {
17317e19bc4SViacheslav Ovsiienko 	struct mlx5_ibv_shared *sh;
17417e19bc4SViacheslav Ovsiienko 	int err = 0;
17553e5a82fSViacheslav Ovsiienko 	uint32_t i;
17617e19bc4SViacheslav Ovsiienko 
17717e19bc4SViacheslav Ovsiienko 	assert(spawn);
17817e19bc4SViacheslav Ovsiienko 	/* Secondary process should not create the shared context. */
17917e19bc4SViacheslav Ovsiienko 	assert(rte_eal_process_type() == RTE_PROC_PRIMARY);
18017e19bc4SViacheslav Ovsiienko 	pthread_mutex_lock(&mlx5_ibv_list_mutex);
18117e19bc4SViacheslav Ovsiienko 	/* Search for IB context by device name. */
18217e19bc4SViacheslav Ovsiienko 	LIST_FOREACH(sh, &mlx5_ibv_list, next) {
18317e19bc4SViacheslav Ovsiienko 		if (!strcmp(sh->ibdev_name, spawn->ibv_dev->name)) {
18417e19bc4SViacheslav Ovsiienko 			sh->refcnt++;
18517e19bc4SViacheslav Ovsiienko 			goto exit;
18617e19bc4SViacheslav Ovsiienko 		}
18717e19bc4SViacheslav Ovsiienko 	}
18817e19bc4SViacheslav Ovsiienko 	/* No device found, we have to create new sharted context. */
18917e19bc4SViacheslav Ovsiienko 	assert(spawn->max_port);
19017e19bc4SViacheslav Ovsiienko 	sh = rte_zmalloc("ethdev shared ib context",
19117e19bc4SViacheslav Ovsiienko 			 sizeof(struct mlx5_ibv_shared) +
19217e19bc4SViacheslav Ovsiienko 			 spawn->max_port *
19317e19bc4SViacheslav Ovsiienko 			 sizeof(struct mlx5_ibv_shared_port),
19417e19bc4SViacheslav Ovsiienko 			 RTE_CACHE_LINE_SIZE);
19517e19bc4SViacheslav Ovsiienko 	if (!sh) {
19617e19bc4SViacheslav Ovsiienko 		DRV_LOG(ERR, "shared context allocation failure");
19717e19bc4SViacheslav Ovsiienko 		rte_errno  = ENOMEM;
19817e19bc4SViacheslav Ovsiienko 		goto exit;
19917e19bc4SViacheslav Ovsiienko 	}
20017e19bc4SViacheslav Ovsiienko 	/* Try to open IB device with DV first, then usual Verbs. */
20117e19bc4SViacheslav Ovsiienko 	errno = 0;
20217e19bc4SViacheslav Ovsiienko 	sh->ctx = mlx5_glue->dv_open_device(spawn->ibv_dev);
20317e19bc4SViacheslav Ovsiienko 	if (sh->ctx) {
20417e19bc4SViacheslav Ovsiienko 		sh->devx = 1;
20517e19bc4SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "DevX is supported");
20617e19bc4SViacheslav Ovsiienko 	} else {
20717e19bc4SViacheslav Ovsiienko 		sh->ctx = mlx5_glue->open_device(spawn->ibv_dev);
20817e19bc4SViacheslav Ovsiienko 		if (!sh->ctx) {
20917e19bc4SViacheslav Ovsiienko 			err = errno ? errno : ENODEV;
21017e19bc4SViacheslav Ovsiienko 			goto error;
21117e19bc4SViacheslav Ovsiienko 		}
21217e19bc4SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "DevX is NOT supported");
21317e19bc4SViacheslav Ovsiienko 	}
21417e19bc4SViacheslav Ovsiienko 	err = mlx5_glue->query_device_ex(sh->ctx, NULL, &sh->device_attr);
21517e19bc4SViacheslav Ovsiienko 	if (err) {
21617e19bc4SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "ibv_query_device_ex() failed");
21717e19bc4SViacheslav Ovsiienko 		goto error;
21817e19bc4SViacheslav Ovsiienko 	}
21917e19bc4SViacheslav Ovsiienko 	sh->refcnt = 1;
22017e19bc4SViacheslav Ovsiienko 	sh->max_port = spawn->max_port;
22117e19bc4SViacheslav Ovsiienko 	strncpy(sh->ibdev_name, sh->ctx->device->name,
22217e19bc4SViacheslav Ovsiienko 		sizeof(sh->ibdev_name));
22317e19bc4SViacheslav Ovsiienko 	strncpy(sh->ibdev_path, sh->ctx->device->ibdev_path,
22417e19bc4SViacheslav Ovsiienko 		sizeof(sh->ibdev_path));
22553e5a82fSViacheslav Ovsiienko 	pthread_mutex_init(&sh->intr_mutex, NULL);
22653e5a82fSViacheslav Ovsiienko 	/*
22753e5a82fSViacheslav Ovsiienko 	 * Setting port_id to max unallowed value means
22853e5a82fSViacheslav Ovsiienko 	 * there is no interrupt subhandler installed for
22953e5a82fSViacheslav Ovsiienko 	 * the given port index i.
23053e5a82fSViacheslav Ovsiienko 	 */
23153e5a82fSViacheslav Ovsiienko 	for (i = 0; i < sh->max_port; i++)
23253e5a82fSViacheslav Ovsiienko 		sh->port[i].ih_port_id = RTE_MAX_ETHPORTS;
23317e19bc4SViacheslav Ovsiienko 	sh->pd = mlx5_glue->alloc_pd(sh->ctx);
23417e19bc4SViacheslav Ovsiienko 	if (sh->pd == NULL) {
23517e19bc4SViacheslav Ovsiienko 		DRV_LOG(ERR, "PD allocation failure");
23617e19bc4SViacheslav Ovsiienko 		err = ENOMEM;
23717e19bc4SViacheslav Ovsiienko 		goto error;
23817e19bc4SViacheslav Ovsiienko 	}
23917e19bc4SViacheslav Ovsiienko 	LIST_INSERT_HEAD(&mlx5_ibv_list, sh, next);
24017e19bc4SViacheslav Ovsiienko exit:
24117e19bc4SViacheslav Ovsiienko 	pthread_mutex_unlock(&mlx5_ibv_list_mutex);
24217e19bc4SViacheslav Ovsiienko 	return sh;
24317e19bc4SViacheslav Ovsiienko error:
24417e19bc4SViacheslav Ovsiienko 	pthread_mutex_unlock(&mlx5_ibv_list_mutex);
24517e19bc4SViacheslav Ovsiienko 	assert(sh);
24617e19bc4SViacheslav Ovsiienko 	if (sh->pd)
24717e19bc4SViacheslav Ovsiienko 		claim_zero(mlx5_glue->dealloc_pd(sh->pd));
24817e19bc4SViacheslav Ovsiienko 	if (sh->ctx)
24917e19bc4SViacheslav Ovsiienko 		claim_zero(mlx5_glue->close_device(sh->ctx));
25017e19bc4SViacheslav Ovsiienko 	rte_free(sh);
25117e19bc4SViacheslav Ovsiienko 	assert(err > 0);
25217e19bc4SViacheslav Ovsiienko 	rte_errno = err;
25317e19bc4SViacheslav Ovsiienko 	return NULL;
25417e19bc4SViacheslav Ovsiienko }
25517e19bc4SViacheslav Ovsiienko 
25617e19bc4SViacheslav Ovsiienko /**
25717e19bc4SViacheslav Ovsiienko  * Free shared IB device context. Decrement counter and if zero free
25817e19bc4SViacheslav Ovsiienko  * all allocated resources and close handles.
25917e19bc4SViacheslav Ovsiienko  *
26017e19bc4SViacheslav Ovsiienko  * @param[in] sh
26117e19bc4SViacheslav Ovsiienko  *   Pointer to mlx5_ibv_shared object to free
26217e19bc4SViacheslav Ovsiienko  */
26317e19bc4SViacheslav Ovsiienko static void
26417e19bc4SViacheslav Ovsiienko mlx5_free_shared_ibctx(struct mlx5_ibv_shared *sh)
26517e19bc4SViacheslav Ovsiienko {
26617e19bc4SViacheslav Ovsiienko 	pthread_mutex_lock(&mlx5_ibv_list_mutex);
26717e19bc4SViacheslav Ovsiienko #ifndef NDEBUG
26817e19bc4SViacheslav Ovsiienko 	/* Check the object presence in the list. */
26917e19bc4SViacheslav Ovsiienko 	struct mlx5_ibv_shared *lctx;
27017e19bc4SViacheslav Ovsiienko 
27117e19bc4SViacheslav Ovsiienko 	LIST_FOREACH(lctx, &mlx5_ibv_list, next)
27217e19bc4SViacheslav Ovsiienko 		if (lctx == sh)
27317e19bc4SViacheslav Ovsiienko 			break;
27417e19bc4SViacheslav Ovsiienko 	assert(lctx);
27517e19bc4SViacheslav Ovsiienko 	if (lctx != sh) {
27617e19bc4SViacheslav Ovsiienko 		DRV_LOG(ERR, "Freeing non-existing shared IB context");
27717e19bc4SViacheslav Ovsiienko 		goto exit;
27817e19bc4SViacheslav Ovsiienko 	}
27917e19bc4SViacheslav Ovsiienko #endif
28017e19bc4SViacheslav Ovsiienko 	assert(sh);
28117e19bc4SViacheslav Ovsiienko 	assert(sh->refcnt);
28217e19bc4SViacheslav Ovsiienko 	/* Secondary process should not free the shared context. */
28317e19bc4SViacheslav Ovsiienko 	assert(rte_eal_process_type() == RTE_PROC_PRIMARY);
28417e19bc4SViacheslav Ovsiienko 	if (--sh->refcnt)
28517e19bc4SViacheslav Ovsiienko 		goto exit;
28617e19bc4SViacheslav Ovsiienko 	LIST_REMOVE(sh, next);
28753e5a82fSViacheslav Ovsiienko 	/*
28853e5a82fSViacheslav Ovsiienko 	 *  Ensure there is no async event handler installed.
28953e5a82fSViacheslav Ovsiienko 	 *  Only primary process handles async device events.
29053e5a82fSViacheslav Ovsiienko 	 **/
29153e5a82fSViacheslav Ovsiienko 	assert(!sh->intr_cnt);
29253e5a82fSViacheslav Ovsiienko 	if (sh->intr_cnt)
29353e5a82fSViacheslav Ovsiienko 		rte_intr_callback_unregister
29453e5a82fSViacheslav Ovsiienko 			(&sh->intr_handle, mlx5_dev_interrupt_handler, sh);
29553e5a82fSViacheslav Ovsiienko 	pthread_mutex_destroy(&sh->intr_mutex);
29617e19bc4SViacheslav Ovsiienko 	if (sh->pd)
29717e19bc4SViacheslav Ovsiienko 		claim_zero(mlx5_glue->dealloc_pd(sh->pd));
29817e19bc4SViacheslav Ovsiienko 	if (sh->ctx)
29917e19bc4SViacheslav Ovsiienko 		claim_zero(mlx5_glue->close_device(sh->ctx));
30017e19bc4SViacheslav Ovsiienko 	rte_free(sh);
30117e19bc4SViacheslav Ovsiienko exit:
30217e19bc4SViacheslav Ovsiienko 	pthread_mutex_unlock(&mlx5_ibv_list_mutex);
30317e19bc4SViacheslav Ovsiienko }
30417e19bc4SViacheslav Ovsiienko 
305771fa900SAdrien Mazarguil /**
3067be600c8SYongseok Koh  * Initialize shared data between primary and secondary process.
3077be600c8SYongseok Koh  *
3087be600c8SYongseok Koh  * A memzone is reserved by primary process and secondary processes attach to
3097be600c8SYongseok Koh  * the memzone.
3107be600c8SYongseok Koh  *
3117be600c8SYongseok Koh  * @return
3127be600c8SYongseok Koh  *   0 on success, a negative errno value otherwise and rte_errno is set.
313974f1e7eSYongseok Koh  */
3147be600c8SYongseok Koh static int
3157be600c8SYongseok Koh mlx5_init_shared_data(void)
316974f1e7eSYongseok Koh {
317974f1e7eSYongseok Koh 	const struct rte_memzone *mz;
3187be600c8SYongseok Koh 	int ret = 0;
319974f1e7eSYongseok Koh 
320974f1e7eSYongseok Koh 	rte_spinlock_lock(&mlx5_shared_data_lock);
321974f1e7eSYongseok Koh 	if (mlx5_shared_data == NULL) {
322974f1e7eSYongseok Koh 		if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
323974f1e7eSYongseok Koh 			/* Allocate shared memory. */
324974f1e7eSYongseok Koh 			mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA,
325974f1e7eSYongseok Koh 						 sizeof(*mlx5_shared_data),
326974f1e7eSYongseok Koh 						 SOCKET_ID_ANY, 0);
3277be600c8SYongseok Koh 			if (mz == NULL) {
3287be600c8SYongseok Koh 				DRV_LOG(ERR,
3297be600c8SYongseok Koh 					"Cannot allocate mlx5 shared data\n");
3307be600c8SYongseok Koh 				ret = -rte_errno;
3317be600c8SYongseok Koh 				goto error;
3327be600c8SYongseok Koh 			}
3337be600c8SYongseok Koh 			mlx5_shared_data = mz->addr;
3347be600c8SYongseok Koh 			memset(mlx5_shared_data, 0, sizeof(*mlx5_shared_data));
3357be600c8SYongseok Koh 			rte_spinlock_init(&mlx5_shared_data->lock);
336974f1e7eSYongseok Koh 		} else {
337974f1e7eSYongseok Koh 			/* Lookup allocated shared memory. */
338974f1e7eSYongseok Koh 			mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA);
3397be600c8SYongseok Koh 			if (mz == NULL) {
3407be600c8SYongseok Koh 				DRV_LOG(ERR,
3417be600c8SYongseok Koh 					"Cannot attach mlx5 shared data\n");
3427be600c8SYongseok Koh 				ret = -rte_errno;
3437be600c8SYongseok Koh 				goto error;
344974f1e7eSYongseok Koh 			}
345974f1e7eSYongseok Koh 			mlx5_shared_data = mz->addr;
3467be600c8SYongseok Koh 			memset(&mlx5_local_data, 0, sizeof(mlx5_local_data));
3473ebe6580SYongseok Koh 		}
348974f1e7eSYongseok Koh 	}
3497be600c8SYongseok Koh error:
3507be600c8SYongseok Koh 	rte_spinlock_unlock(&mlx5_shared_data_lock);
3517be600c8SYongseok Koh 	return ret;
3527be600c8SYongseok Koh }
3537be600c8SYongseok Koh 
3547be600c8SYongseok Koh /**
3557be600c8SYongseok Koh  * Uninitialize shared data between primary and secondary process.
3567be600c8SYongseok Koh  *
3577be600c8SYongseok Koh  * The pointer of secondary process is dereferenced and primary process frees
3587be600c8SYongseok Koh  * the memzone.
3597be600c8SYongseok Koh  */
3607be600c8SYongseok Koh static void
3617be600c8SYongseok Koh mlx5_uninit_shared_data(void)
3627be600c8SYongseok Koh {
3637be600c8SYongseok Koh 	const struct rte_memzone *mz;
3647be600c8SYongseok Koh 
3657be600c8SYongseok Koh 	rte_spinlock_lock(&mlx5_shared_data_lock);
3667be600c8SYongseok Koh 	if (mlx5_shared_data) {
3677be600c8SYongseok Koh 		if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
3687be600c8SYongseok Koh 			mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA);
3697be600c8SYongseok Koh 			rte_memzone_free(mz);
3707be600c8SYongseok Koh 		} else {
3717be600c8SYongseok Koh 			memset(&mlx5_local_data, 0, sizeof(mlx5_local_data));
3727be600c8SYongseok Koh 		}
3737be600c8SYongseok Koh 		mlx5_shared_data = NULL;
3747be600c8SYongseok Koh 	}
375974f1e7eSYongseok Koh 	rte_spinlock_unlock(&mlx5_shared_data_lock);
376974f1e7eSYongseok Koh }
377974f1e7eSYongseok Koh 
378974f1e7eSYongseok Koh /**
3794d803a72SOlga Shern  * Retrieve integer value from environment variable.
3804d803a72SOlga Shern  *
3814d803a72SOlga Shern  * @param[in] name
3824d803a72SOlga Shern  *   Environment variable name.
3834d803a72SOlga Shern  *
3844d803a72SOlga Shern  * @return
3854d803a72SOlga Shern  *   Integer value, 0 if the variable is not set.
3864d803a72SOlga Shern  */
3874d803a72SOlga Shern int
3884d803a72SOlga Shern mlx5_getenv_int(const char *name)
3894d803a72SOlga Shern {
3904d803a72SOlga Shern 	const char *val = getenv(name);
3914d803a72SOlga Shern 
3924d803a72SOlga Shern 	if (val == NULL)
3934d803a72SOlga Shern 		return 0;
3944d803a72SOlga Shern 	return atoi(val);
3954d803a72SOlga Shern }
3964d803a72SOlga Shern 
3974d803a72SOlga Shern /**
3981e3a39f7SXueming Li  * Verbs callback to allocate a memory. This function should allocate the space
3991e3a39f7SXueming Li  * according to the size provided residing inside a huge page.
4001e3a39f7SXueming Li  * Please note that all allocation must respect the alignment from libmlx5
4011e3a39f7SXueming Li  * (i.e. currently sysconf(_SC_PAGESIZE)).
4021e3a39f7SXueming Li  *
4031e3a39f7SXueming Li  * @param[in] size
4041e3a39f7SXueming Li  *   The size in bytes of the memory to allocate.
4051e3a39f7SXueming Li  * @param[in] data
4061e3a39f7SXueming Li  *   A pointer to the callback data.
4071e3a39f7SXueming Li  *
4081e3a39f7SXueming Li  * @return
409a6d83b6aSNélio Laranjeiro  *   Allocated buffer, NULL otherwise and rte_errno is set.
4101e3a39f7SXueming Li  */
4111e3a39f7SXueming Li static void *
4121e3a39f7SXueming Li mlx5_alloc_verbs_buf(size_t size, void *data)
4131e3a39f7SXueming Li {
414dbeba4cfSThomas Monjalon 	struct mlx5_priv *priv = data;
4151e3a39f7SXueming Li 	void *ret;
4161e3a39f7SXueming Li 	size_t alignment = sysconf(_SC_PAGESIZE);
417d10b09dbSOlivier Matz 	unsigned int socket = SOCKET_ID_ANY;
4181e3a39f7SXueming Li 
419d10b09dbSOlivier Matz 	if (priv->verbs_alloc_ctx.type == MLX5_VERBS_ALLOC_TYPE_TX_QUEUE) {
420d10b09dbSOlivier Matz 		const struct mlx5_txq_ctrl *ctrl = priv->verbs_alloc_ctx.obj;
421d10b09dbSOlivier Matz 
422d10b09dbSOlivier Matz 		socket = ctrl->socket;
423d10b09dbSOlivier Matz 	} else if (priv->verbs_alloc_ctx.type ==
424d10b09dbSOlivier Matz 		   MLX5_VERBS_ALLOC_TYPE_RX_QUEUE) {
425d10b09dbSOlivier Matz 		const struct mlx5_rxq_ctrl *ctrl = priv->verbs_alloc_ctx.obj;
426d10b09dbSOlivier Matz 
427d10b09dbSOlivier Matz 		socket = ctrl->socket;
428d10b09dbSOlivier Matz 	}
4291e3a39f7SXueming Li 	assert(data != NULL);
430d10b09dbSOlivier Matz 	ret = rte_malloc_socket(__func__, size, alignment, socket);
431a6d83b6aSNélio Laranjeiro 	if (!ret && size)
432a6d83b6aSNélio Laranjeiro 		rte_errno = ENOMEM;
4331e3a39f7SXueming Li 	return ret;
4341e3a39f7SXueming Li }
4351e3a39f7SXueming Li 
4361e3a39f7SXueming Li /**
4371e3a39f7SXueming Li  * Verbs callback to free a memory.
4381e3a39f7SXueming Li  *
4391e3a39f7SXueming Li  * @param[in] ptr
4401e3a39f7SXueming Li  *   A pointer to the memory to free.
4411e3a39f7SXueming Li  * @param[in] data
4421e3a39f7SXueming Li  *   A pointer to the callback data.
4431e3a39f7SXueming Li  */
4441e3a39f7SXueming Li static void
4451e3a39f7SXueming Li mlx5_free_verbs_buf(void *ptr, void *data __rte_unused)
4461e3a39f7SXueming Li {
4471e3a39f7SXueming Li 	assert(data != NULL);
4481e3a39f7SXueming Li 	rte_free(ptr);
4491e3a39f7SXueming Li }
4501e3a39f7SXueming Li 
4511e3a39f7SXueming Li /**
452771fa900SAdrien Mazarguil  * DPDK callback to close the device.
453771fa900SAdrien Mazarguil  *
454771fa900SAdrien Mazarguil  * Destroy all queues and objects, free memory.
455771fa900SAdrien Mazarguil  *
456771fa900SAdrien Mazarguil  * @param dev
457771fa900SAdrien Mazarguil  *   Pointer to Ethernet device structure.
458771fa900SAdrien Mazarguil  */
459771fa900SAdrien Mazarguil static void
460771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev)
461771fa900SAdrien Mazarguil {
462dbeba4cfSThomas Monjalon 	struct mlx5_priv *priv = dev->data->dev_private;
4632e22920bSAdrien Mazarguil 	unsigned int i;
4646af6b973SNélio Laranjeiro 	int ret;
465771fa900SAdrien Mazarguil 
466a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "port %u closing device \"%s\"",
4670f99970bSNélio Laranjeiro 		dev->data->port_id,
468f048f3d4SViacheslav Ovsiienko 		((priv->sh->ctx != NULL) ? priv->sh->ctx->device->name : ""));
469ecc1c29dSAdrien Mazarguil 	/* In case mlx5_dev_stop() has not been called. */
470af4f09f2SNélio Laranjeiro 	mlx5_dev_interrupt_handler_uninstall(dev);
471af4f09f2SNélio Laranjeiro 	mlx5_traffic_disable(dev);
472af689f1fSNelio Laranjeiro 	mlx5_flow_flush(dev, NULL);
4732e22920bSAdrien Mazarguil 	/* Prevent crashes when queues are still in use. */
4742e22920bSAdrien Mazarguil 	dev->rx_pkt_burst = removed_rx_burst;
4752e22920bSAdrien Mazarguil 	dev->tx_pkt_burst = removed_tx_burst;
4762aac5b5dSYongseok Koh 	rte_wmb();
4772aac5b5dSYongseok Koh 	/* Disable datapath on secondary process. */
4782aac5b5dSYongseok Koh 	mlx5_mp_req_stop_rxtx(dev);
4792e22920bSAdrien Mazarguil 	if (priv->rxqs != NULL) {
4802e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_rx_burst() is still running. */
4812e22920bSAdrien Mazarguil 		usleep(1000);
482a1366b1aSNélio Laranjeiro 		for (i = 0; (i != priv->rxqs_n); ++i)
483af4f09f2SNélio Laranjeiro 			mlx5_rxq_release(dev, i);
4842e22920bSAdrien Mazarguil 		priv->rxqs_n = 0;
4852e22920bSAdrien Mazarguil 		priv->rxqs = NULL;
4862e22920bSAdrien Mazarguil 	}
4872e22920bSAdrien Mazarguil 	if (priv->txqs != NULL) {
4882e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_tx_burst() is still running. */
4892e22920bSAdrien Mazarguil 		usleep(1000);
4906e78005aSNélio Laranjeiro 		for (i = 0; (i != priv->txqs_n); ++i)
491af4f09f2SNélio Laranjeiro 			mlx5_txq_release(dev, i);
4922e22920bSAdrien Mazarguil 		priv->txqs_n = 0;
4932e22920bSAdrien Mazarguil 		priv->txqs = NULL;
4942e22920bSAdrien Mazarguil 	}
4957d6bf6b8SYongseok Koh 	mlx5_mprq_free_mp(dev);
496974f1e7eSYongseok Koh 	mlx5_mr_release(dev);
49717e19bc4SViacheslav Ovsiienko 	assert(priv->sh);
49817e19bc4SViacheslav Ovsiienko 	if (priv->sh)
49917e19bc4SViacheslav Ovsiienko 		mlx5_free_shared_ibctx(priv->sh);
50017e19bc4SViacheslav Ovsiienko 	priv->sh = NULL;
50129c1d8bbSNélio Laranjeiro 	if (priv->rss_conf.rss_key != NULL)
50229c1d8bbSNélio Laranjeiro 		rte_free(priv->rss_conf.rss_key);
503634efbc2SNelio Laranjeiro 	if (priv->reta_idx != NULL)
504634efbc2SNelio Laranjeiro 		rte_free(priv->reta_idx);
505ccdcba53SNélio Laranjeiro 	if (priv->config.vf)
506ccdcba53SNélio Laranjeiro 		mlx5_nl_mac_addr_flush(dev);
50726c08b97SAdrien Mazarguil 	if (priv->nl_socket_route >= 0)
50826c08b97SAdrien Mazarguil 		close(priv->nl_socket_route);
50926c08b97SAdrien Mazarguil 	if (priv->nl_socket_rdma >= 0)
51026c08b97SAdrien Mazarguil 		close(priv->nl_socket_rdma);
511d53180afSMoti Haimovsky 	if (priv->tcf_context)
512d53180afSMoti Haimovsky 		mlx5_flow_tcf_context_destroy(priv->tcf_context);
513af4f09f2SNélio Laranjeiro 	ret = mlx5_hrxq_ibv_verify(dev);
514f5479b68SNélio Laranjeiro 	if (ret)
515a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some hash Rx queue still remain",
5160f99970bSNélio Laranjeiro 			dev->data->port_id);
517af4f09f2SNélio Laranjeiro 	ret = mlx5_ind_table_ibv_verify(dev);
5184c7a0f5fSNélio Laranjeiro 	if (ret)
519a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some indirection table still remain",
5200f99970bSNélio Laranjeiro 			dev->data->port_id);
521af4f09f2SNélio Laranjeiro 	ret = mlx5_rxq_ibv_verify(dev);
52209cb5b58SNélio Laranjeiro 	if (ret)
523a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Verbs Rx queue still remain",
5240f99970bSNélio Laranjeiro 			dev->data->port_id);
525af4f09f2SNélio Laranjeiro 	ret = mlx5_rxq_verify(dev);
526a1366b1aSNélio Laranjeiro 	if (ret)
527a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Rx queues still remain",
5280f99970bSNélio Laranjeiro 			dev->data->port_id);
529af4f09f2SNélio Laranjeiro 	ret = mlx5_txq_ibv_verify(dev);
530faf2667fSNélio Laranjeiro 	if (ret)
531a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain",
5320f99970bSNélio Laranjeiro 			dev->data->port_id);
533af4f09f2SNélio Laranjeiro 	ret = mlx5_txq_verify(dev);
5346e78005aSNélio Laranjeiro 	if (ret)
535a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Tx queues still remain",
5360f99970bSNélio Laranjeiro 			dev->data->port_id);
537af4f09f2SNélio Laranjeiro 	ret = mlx5_flow_verify(dev);
5386af6b973SNélio Laranjeiro 	if (ret)
539a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some flows still remain",
540a170a30dSNélio Laranjeiro 			dev->data->port_id);
5412b730263SAdrien Mazarguil 	if (priv->domain_id != RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
5422b730263SAdrien Mazarguil 		unsigned int c = 0;
5432b730263SAdrien Mazarguil 		unsigned int i = mlx5_dev_to_port_id(dev->device, NULL, 0);
5442b730263SAdrien Mazarguil 		uint16_t port_id[i];
5452b730263SAdrien Mazarguil 
5462b730263SAdrien Mazarguil 		i = RTE_MIN(mlx5_dev_to_port_id(dev->device, port_id, i), i);
5472b730263SAdrien Mazarguil 		while (i--) {
548dbeba4cfSThomas Monjalon 			struct mlx5_priv *opriv =
5492b730263SAdrien Mazarguil 				rte_eth_devices[port_id[i]].data->dev_private;
5502b730263SAdrien Mazarguil 
5512b730263SAdrien Mazarguil 			if (!opriv ||
5522b730263SAdrien Mazarguil 			    opriv->domain_id != priv->domain_id ||
5532b730263SAdrien Mazarguil 			    &rte_eth_devices[port_id[i]] == dev)
5542b730263SAdrien Mazarguil 				continue;
5552b730263SAdrien Mazarguil 			++c;
5562b730263SAdrien Mazarguil 		}
5572b730263SAdrien Mazarguil 		if (!c)
5582b730263SAdrien Mazarguil 			claim_zero(rte_eth_switch_domain_free(priv->domain_id));
5592b730263SAdrien Mazarguil 	}
560771fa900SAdrien Mazarguil 	memset(priv, 0, sizeof(*priv));
5612b730263SAdrien Mazarguil 	priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
56242603bbdSOphir Munk 	/*
56342603bbdSOphir Munk 	 * Reset mac_addrs to NULL such that it is not freed as part of
56442603bbdSOphir Munk 	 * rte_eth_dev_release_port(). mac_addrs is part of dev_private so
56542603bbdSOphir Munk 	 * it is freed when dev_private is freed.
56642603bbdSOphir Munk 	 */
56742603bbdSOphir Munk 	dev->data->mac_addrs = NULL;
568771fa900SAdrien Mazarguil }
569771fa900SAdrien Mazarguil 
5700887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops = {
571e60fbd5bSAdrien Mazarguil 	.dev_configure = mlx5_dev_configure,
572e60fbd5bSAdrien Mazarguil 	.dev_start = mlx5_dev_start,
573e60fbd5bSAdrien Mazarguil 	.dev_stop = mlx5_dev_stop,
57462072098SOr Ami 	.dev_set_link_down = mlx5_set_link_down,
57562072098SOr Ami 	.dev_set_link_up = mlx5_set_link_up,
576771fa900SAdrien Mazarguil 	.dev_close = mlx5_dev_close,
5771bdbe1afSAdrien Mazarguil 	.promiscuous_enable = mlx5_promiscuous_enable,
5781bdbe1afSAdrien Mazarguil 	.promiscuous_disable = mlx5_promiscuous_disable,
5791bdbe1afSAdrien Mazarguil 	.allmulticast_enable = mlx5_allmulticast_enable,
5801bdbe1afSAdrien Mazarguil 	.allmulticast_disable = mlx5_allmulticast_disable,
581cb8faed7SAdrien Mazarguil 	.link_update = mlx5_link_update,
58287011737SAdrien Mazarguil 	.stats_get = mlx5_stats_get,
58387011737SAdrien Mazarguil 	.stats_reset = mlx5_stats_reset,
584a4193ae3SShahaf Shuler 	.xstats_get = mlx5_xstats_get,
585a4193ae3SShahaf Shuler 	.xstats_reset = mlx5_xstats_reset,
586a4193ae3SShahaf Shuler 	.xstats_get_names = mlx5_xstats_get_names,
587714bf46eSThomas Monjalon 	.fw_version_get = mlx5_fw_version_get,
588e60fbd5bSAdrien Mazarguil 	.dev_infos_get = mlx5_dev_infos_get,
58978a38edfSJianfeng Tan 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
590e9086978SAdrien Mazarguil 	.vlan_filter_set = mlx5_vlan_filter_set,
5912e22920bSAdrien Mazarguil 	.rx_queue_setup = mlx5_rx_queue_setup,
5922e22920bSAdrien Mazarguil 	.tx_queue_setup = mlx5_tx_queue_setup,
5932e22920bSAdrien Mazarguil 	.rx_queue_release = mlx5_rx_queue_release,
5942e22920bSAdrien Mazarguil 	.tx_queue_release = mlx5_tx_queue_release,
59502d75430SAdrien Mazarguil 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
59602d75430SAdrien Mazarguil 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
5973318aef7SAdrien Mazarguil 	.mac_addr_remove = mlx5_mac_addr_remove,
5983318aef7SAdrien Mazarguil 	.mac_addr_add = mlx5_mac_addr_add,
59986977fccSDavid Marchand 	.mac_addr_set = mlx5_mac_addr_set,
600e0586a8dSNélio Laranjeiro 	.set_mc_addr_list = mlx5_set_mc_addr_list,
601cf37ca95SAdrien Mazarguil 	.mtu_set = mlx5_dev_set_mtu,
602f3db9489SYaacov Hazan 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
603f3db9489SYaacov Hazan 	.vlan_offload_set = mlx5_vlan_offload_set,
604634efbc2SNelio Laranjeiro 	.reta_update = mlx5_dev_rss_reta_update,
605634efbc2SNelio Laranjeiro 	.reta_query = mlx5_dev_rss_reta_query,
6062f97422eSNelio Laranjeiro 	.rss_hash_update = mlx5_rss_hash_update,
6072f97422eSNelio Laranjeiro 	.rss_hash_conf_get = mlx5_rss_hash_conf_get,
60876f5c99eSYaacov Hazan 	.filter_ctrl = mlx5_dev_filter_ctrl,
6098788fec1SOlivier Matz 	.rx_descriptor_status = mlx5_rx_descriptor_status,
6108788fec1SOlivier Matz 	.tx_descriptor_status = mlx5_tx_descriptor_status,
61126f04883STom Barbette 	.rx_queue_count = mlx5_rx_queue_count,
6123c7d44afSShahaf Shuler 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
6133c7d44afSShahaf Shuler 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
614d3e0f392SMatan Azrad 	.is_removed = mlx5_is_removed,
615771fa900SAdrien Mazarguil };
616771fa900SAdrien Mazarguil 
617714bf46eSThomas Monjalon /* Available operations from secondary process. */
61887ec44ceSXueming Li static const struct eth_dev_ops mlx5_dev_sec_ops = {
61987ec44ceSXueming Li 	.stats_get = mlx5_stats_get,
62087ec44ceSXueming Li 	.stats_reset = mlx5_stats_reset,
62187ec44ceSXueming Li 	.xstats_get = mlx5_xstats_get,
62287ec44ceSXueming Li 	.xstats_reset = mlx5_xstats_reset,
62387ec44ceSXueming Li 	.xstats_get_names = mlx5_xstats_get_names,
624714bf46eSThomas Monjalon 	.fw_version_get = mlx5_fw_version_get,
62587ec44ceSXueming Li 	.dev_infos_get = mlx5_dev_infos_get,
62687ec44ceSXueming Li 	.rx_descriptor_status = mlx5_rx_descriptor_status,
62787ec44ceSXueming Li 	.tx_descriptor_status = mlx5_tx_descriptor_status,
62887ec44ceSXueming Li };
62987ec44ceSXueming Li 
630714bf46eSThomas Monjalon /* Available operations in flow isolated mode. */
6310887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops_isolate = {
6320887aa7fSNélio Laranjeiro 	.dev_configure = mlx5_dev_configure,
6330887aa7fSNélio Laranjeiro 	.dev_start = mlx5_dev_start,
6340887aa7fSNélio Laranjeiro 	.dev_stop = mlx5_dev_stop,
6350887aa7fSNélio Laranjeiro 	.dev_set_link_down = mlx5_set_link_down,
6360887aa7fSNélio Laranjeiro 	.dev_set_link_up = mlx5_set_link_up,
6370887aa7fSNélio Laranjeiro 	.dev_close = mlx5_dev_close,
63824b068adSYongseok Koh 	.promiscuous_enable = mlx5_promiscuous_enable,
63924b068adSYongseok Koh 	.promiscuous_disable = mlx5_promiscuous_disable,
6402547ee74SYongseok Koh 	.allmulticast_enable = mlx5_allmulticast_enable,
6412547ee74SYongseok Koh 	.allmulticast_disable = mlx5_allmulticast_disable,
6420887aa7fSNélio Laranjeiro 	.link_update = mlx5_link_update,
6430887aa7fSNélio Laranjeiro 	.stats_get = mlx5_stats_get,
6440887aa7fSNélio Laranjeiro 	.stats_reset = mlx5_stats_reset,
6450887aa7fSNélio Laranjeiro 	.xstats_get = mlx5_xstats_get,
6460887aa7fSNélio Laranjeiro 	.xstats_reset = mlx5_xstats_reset,
6470887aa7fSNélio Laranjeiro 	.xstats_get_names = mlx5_xstats_get_names,
648714bf46eSThomas Monjalon 	.fw_version_get = mlx5_fw_version_get,
6490887aa7fSNélio Laranjeiro 	.dev_infos_get = mlx5_dev_infos_get,
6500887aa7fSNélio Laranjeiro 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
6510887aa7fSNélio Laranjeiro 	.vlan_filter_set = mlx5_vlan_filter_set,
6520887aa7fSNélio Laranjeiro 	.rx_queue_setup = mlx5_rx_queue_setup,
6530887aa7fSNélio Laranjeiro 	.tx_queue_setup = mlx5_tx_queue_setup,
6540887aa7fSNélio Laranjeiro 	.rx_queue_release = mlx5_rx_queue_release,
6550887aa7fSNélio Laranjeiro 	.tx_queue_release = mlx5_tx_queue_release,
6560887aa7fSNélio Laranjeiro 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
6570887aa7fSNélio Laranjeiro 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
6580887aa7fSNélio Laranjeiro 	.mac_addr_remove = mlx5_mac_addr_remove,
6590887aa7fSNélio Laranjeiro 	.mac_addr_add = mlx5_mac_addr_add,
6600887aa7fSNélio Laranjeiro 	.mac_addr_set = mlx5_mac_addr_set,
661e0586a8dSNélio Laranjeiro 	.set_mc_addr_list = mlx5_set_mc_addr_list,
6620887aa7fSNélio Laranjeiro 	.mtu_set = mlx5_dev_set_mtu,
6630887aa7fSNélio Laranjeiro 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
6640887aa7fSNélio Laranjeiro 	.vlan_offload_set = mlx5_vlan_offload_set,
6650887aa7fSNélio Laranjeiro 	.filter_ctrl = mlx5_dev_filter_ctrl,
6660887aa7fSNélio Laranjeiro 	.rx_descriptor_status = mlx5_rx_descriptor_status,
6670887aa7fSNélio Laranjeiro 	.tx_descriptor_status = mlx5_tx_descriptor_status,
6680887aa7fSNélio Laranjeiro 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
6690887aa7fSNélio Laranjeiro 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
670d3e0f392SMatan Azrad 	.is_removed = mlx5_is_removed,
6710887aa7fSNélio Laranjeiro };
6720887aa7fSNélio Laranjeiro 
673e72dd09bSNélio Laranjeiro /**
674e72dd09bSNélio Laranjeiro  * Verify and store value for device argument.
675e72dd09bSNélio Laranjeiro  *
676e72dd09bSNélio Laranjeiro  * @param[in] key
677e72dd09bSNélio Laranjeiro  *   Key argument to verify.
678e72dd09bSNélio Laranjeiro  * @param[in] val
679e72dd09bSNélio Laranjeiro  *   Value associated with key.
680e72dd09bSNélio Laranjeiro  * @param opaque
681e72dd09bSNélio Laranjeiro  *   User data.
682e72dd09bSNélio Laranjeiro  *
683e72dd09bSNélio Laranjeiro  * @return
684a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
685e72dd09bSNélio Laranjeiro  */
686e72dd09bSNélio Laranjeiro static int
687e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque)
688e72dd09bSNélio Laranjeiro {
6897fe24446SShahaf Shuler 	struct mlx5_dev_config *config = opaque;
69099c12dccSNélio Laranjeiro 	unsigned long tmp;
691e72dd09bSNélio Laranjeiro 
6926de569f5SAdrien Mazarguil 	/* No-op, port representors are processed in mlx5_dev_spawn(). */
6936de569f5SAdrien Mazarguil 	if (!strcmp(MLX5_REPRESENTOR, key))
6946de569f5SAdrien Mazarguil 		return 0;
69599c12dccSNélio Laranjeiro 	errno = 0;
69699c12dccSNélio Laranjeiro 	tmp = strtoul(val, NULL, 0);
69799c12dccSNélio Laranjeiro 	if (errno) {
698a6d83b6aSNélio Laranjeiro 		rte_errno = errno;
699a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val);
700a6d83b6aSNélio Laranjeiro 		return -rte_errno;
70199c12dccSNélio Laranjeiro 	}
70299c12dccSNélio Laranjeiro 	if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) {
7037fe24446SShahaf Shuler 		config->cqe_comp = !!tmp;
704bc91e8dbSYongseok Koh 	} else if (strcmp(MLX5_RXQ_CQE_PAD_EN, key) == 0) {
705bc91e8dbSYongseok Koh 		config->cqe_pad = !!tmp;
70678c7a16dSYongseok Koh 	} else if (strcmp(MLX5_RXQ_PKT_PAD_EN, key) == 0) {
70778c7a16dSYongseok Koh 		config->hw_padding = !!tmp;
7087d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_EN, key) == 0) {
7097d6bf6b8SYongseok Koh 		config->mprq.enabled = !!tmp;
7107d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_NUM, key) == 0) {
7117d6bf6b8SYongseok Koh 		config->mprq.stride_num_n = tmp;
7127d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_MAX_MEMCPY_LEN, key) == 0) {
7137d6bf6b8SYongseok Koh 		config->mprq.max_memcpy_len = tmp;
7147d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RXQS_MIN_MPRQ, key) == 0) {
7157d6bf6b8SYongseok Koh 		config->mprq.min_rxqs_num = tmp;
7162a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQ_INLINE, key) == 0) {
7177fe24446SShahaf Shuler 		config->txq_inline = tmp;
7182a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) {
7197fe24446SShahaf Shuler 		config->txqs_inline = tmp;
72009d8b416SYongseok Koh 	} else if (strcmp(MLX5_TXQS_MAX_VEC, key) == 0) {
72109d8b416SYongseok Koh 		config->txqs_vec = tmp;
722230189d9SNélio Laranjeiro 	} else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) {
723f9de8718SShahaf Shuler 		config->mps = !!tmp;
7246ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) {
7257fe24446SShahaf Shuler 		config->mpw_hdr_dseg = !!tmp;
7266ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) {
7277fe24446SShahaf Shuler 		config->inline_max_packet_sz = tmp;
7285644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_TX_VEC_EN, key) == 0) {
7297fe24446SShahaf Shuler 		config->tx_vec_en = !!tmp;
7305644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_RX_VEC_EN, key) == 0) {
7317fe24446SShahaf Shuler 		config->rx_vec_en = !!tmp;
73278a54648SXueming Li 	} else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) {
73378a54648SXueming Li 		config->l3_vxlan_en = !!tmp;
734db209cc3SNélio Laranjeiro 	} else if (strcmp(MLX5_VF_NL_EN, key) == 0) {
735db209cc3SNélio Laranjeiro 		config->vf_nl_en = !!tmp;
73651e72d38SOri Kam 	} else if (strcmp(MLX5_DV_FLOW_EN, key) == 0) {
73751e72d38SOri Kam 		config->dv_flow_en = !!tmp;
738*dceb5029SYongseok Koh 	} else if (strcmp(MLX5_MR_EXT_MEMSEG_EN, key) == 0) {
739*dceb5029SYongseok Koh 		config->mr_ext_memseg_en = !!tmp;
74099c12dccSNélio Laranjeiro 	} else {
741a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "%s: unknown parameter", key);
742a6d83b6aSNélio Laranjeiro 		rte_errno = EINVAL;
743a6d83b6aSNélio Laranjeiro 		return -rte_errno;
744e72dd09bSNélio Laranjeiro 	}
74599c12dccSNélio Laranjeiro 	return 0;
74699c12dccSNélio Laranjeiro }
747e72dd09bSNélio Laranjeiro 
748e72dd09bSNélio Laranjeiro /**
749e72dd09bSNélio Laranjeiro  * Parse device parameters.
750e72dd09bSNélio Laranjeiro  *
7517fe24446SShahaf Shuler  * @param config
7527fe24446SShahaf Shuler  *   Pointer to device configuration structure.
753e72dd09bSNélio Laranjeiro  * @param devargs
754e72dd09bSNélio Laranjeiro  *   Device arguments structure.
755e72dd09bSNélio Laranjeiro  *
756e72dd09bSNélio Laranjeiro  * @return
757a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
758e72dd09bSNélio Laranjeiro  */
759e72dd09bSNélio Laranjeiro static int
7607fe24446SShahaf Shuler mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs)
761e72dd09bSNélio Laranjeiro {
762e72dd09bSNélio Laranjeiro 	const char **params = (const char *[]){
76399c12dccSNélio Laranjeiro 		MLX5_RXQ_CQE_COMP_EN,
764bc91e8dbSYongseok Koh 		MLX5_RXQ_CQE_PAD_EN,
76578c7a16dSYongseok Koh 		MLX5_RXQ_PKT_PAD_EN,
7667d6bf6b8SYongseok Koh 		MLX5_RX_MPRQ_EN,
7677d6bf6b8SYongseok Koh 		MLX5_RX_MPRQ_LOG_STRIDE_NUM,
7687d6bf6b8SYongseok Koh 		MLX5_RX_MPRQ_MAX_MEMCPY_LEN,
7697d6bf6b8SYongseok Koh 		MLX5_RXQS_MIN_MPRQ,
7702a66cf37SYaacov Hazan 		MLX5_TXQ_INLINE,
7712a66cf37SYaacov Hazan 		MLX5_TXQS_MIN_INLINE,
77209d8b416SYongseok Koh 		MLX5_TXQS_MAX_VEC,
773230189d9SNélio Laranjeiro 		MLX5_TXQ_MPW_EN,
7746ce84bd8SYongseok Koh 		MLX5_TXQ_MPW_HDR_DSEG_EN,
7756ce84bd8SYongseok Koh 		MLX5_TXQ_MAX_INLINE_LEN,
7765644d5b9SNelio Laranjeiro 		MLX5_TX_VEC_EN,
7775644d5b9SNelio Laranjeiro 		MLX5_RX_VEC_EN,
77878a54648SXueming Li 		MLX5_L3_VXLAN_EN,
779db209cc3SNélio Laranjeiro 		MLX5_VF_NL_EN,
78051e72d38SOri Kam 		MLX5_DV_FLOW_EN,
781*dceb5029SYongseok Koh 		MLX5_MR_EXT_MEMSEG_EN,
7826de569f5SAdrien Mazarguil 		MLX5_REPRESENTOR,
783e72dd09bSNélio Laranjeiro 		NULL,
784e72dd09bSNélio Laranjeiro 	};
785e72dd09bSNélio Laranjeiro 	struct rte_kvargs *kvlist;
786e72dd09bSNélio Laranjeiro 	int ret = 0;
787e72dd09bSNélio Laranjeiro 	int i;
788e72dd09bSNélio Laranjeiro 
789e72dd09bSNélio Laranjeiro 	if (devargs == NULL)
790e72dd09bSNélio Laranjeiro 		return 0;
791e72dd09bSNélio Laranjeiro 	/* Following UGLY cast is done to pass checkpatch. */
792e72dd09bSNélio Laranjeiro 	kvlist = rte_kvargs_parse(devargs->args, params);
793e72dd09bSNélio Laranjeiro 	if (kvlist == NULL)
794e72dd09bSNélio Laranjeiro 		return 0;
795e72dd09bSNélio Laranjeiro 	/* Process parameters. */
796e72dd09bSNélio Laranjeiro 	for (i = 0; (params[i] != NULL); ++i) {
797e72dd09bSNélio Laranjeiro 		if (rte_kvargs_count(kvlist, params[i])) {
798e72dd09bSNélio Laranjeiro 			ret = rte_kvargs_process(kvlist, params[i],
7997fe24446SShahaf Shuler 						 mlx5_args_check, config);
800a6d83b6aSNélio Laranjeiro 			if (ret) {
801a6d83b6aSNélio Laranjeiro 				rte_errno = EINVAL;
802a67323e4SShahaf Shuler 				rte_kvargs_free(kvlist);
803a6d83b6aSNélio Laranjeiro 				return -rte_errno;
804e72dd09bSNélio Laranjeiro 			}
805e72dd09bSNélio Laranjeiro 		}
806a67323e4SShahaf Shuler 	}
807e72dd09bSNélio Laranjeiro 	rte_kvargs_free(kvlist);
808e72dd09bSNélio Laranjeiro 	return 0;
809e72dd09bSNélio Laranjeiro }
810e72dd09bSNélio Laranjeiro 
811fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver;
812771fa900SAdrien Mazarguil 
8138594a202SAnatoly Burakov static int
8145282bb1cSAnatoly Burakov find_lower_va_bound(const struct rte_memseg_list *msl,
81566cc45e2SAnatoly Burakov 		const struct rte_memseg *ms, void *arg)
8168594a202SAnatoly Burakov {
8178594a202SAnatoly Burakov 	void **addr = arg;
8188594a202SAnatoly Burakov 
8195282bb1cSAnatoly Burakov 	if (msl->external)
8205282bb1cSAnatoly Burakov 		return 0;
8218594a202SAnatoly Burakov 	if (*addr == NULL)
8228594a202SAnatoly Burakov 		*addr = ms->addr;
8238594a202SAnatoly Burakov 	else
8248594a202SAnatoly Burakov 		*addr = RTE_MIN(*addr, ms->addr);
8258594a202SAnatoly Burakov 
8268594a202SAnatoly Burakov 	return 0;
8278594a202SAnatoly Burakov }
8288594a202SAnatoly Burakov 
8294a984153SXueming Li /**
8304a984153SXueming Li  * Reserve UAR address space for primary process.
8314a984153SXueming Li  *
8327be600c8SYongseok Koh  * Process local resource is used by both primary and secondary to avoid
8337be600c8SYongseok Koh  * duplicate reservation. The space has to be available on both primary and
8347be600c8SYongseok Koh  * secondary process, TXQ UAR maps to this area using fixed mmap w/o double
8357be600c8SYongseok Koh  * check.
8364a984153SXueming Li  *
8374a984153SXueming Li  * @return
838a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
8394a984153SXueming Li  */
8404a984153SXueming Li static int
8417be600c8SYongseok Koh mlx5_uar_init_primary(void)
8424a984153SXueming Li {
8437be600c8SYongseok Koh 	struct mlx5_shared_data *sd = mlx5_shared_data;
8444a984153SXueming Li 	void *addr = (void *)0;
8454a984153SXueming Li 
8467be600c8SYongseok Koh 	if (sd->uar_base)
8474a984153SXueming Li 		return 0;
8484a984153SXueming Li 	/* find out lower bound of hugepage segments */
8498594a202SAnatoly Burakov 	rte_memseg_walk(find_lower_va_bound, &addr);
8504a984153SXueming Li 	/* keep distance to hugepages to minimize potential conflicts. */
8516bf10ab6SMoti Haimovsky 	addr = RTE_PTR_SUB(addr, (uintptr_t)(MLX5_UAR_OFFSET + MLX5_UAR_SIZE));
8524a984153SXueming Li 	/* anonymous mmap, no real memory consumption. */
8534a984153SXueming Li 	addr = mmap(addr, MLX5_UAR_SIZE,
8544a984153SXueming Li 		    PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
8554a984153SXueming Li 	if (addr == MAP_FAILED) {
856a170a30dSNélio Laranjeiro 		DRV_LOG(ERR,
8577be600c8SYongseok Koh 			"Failed to reserve UAR address space, please"
8587be600c8SYongseok Koh 			" adjust MLX5_UAR_SIZE or try --base-virtaddr");
859a6d83b6aSNélio Laranjeiro 		rte_errno = ENOMEM;
860a6d83b6aSNélio Laranjeiro 		return -rte_errno;
8614a984153SXueming Li 	}
8624a984153SXueming Li 	/* Accept either same addr or a new addr returned from mmap if target
8634a984153SXueming Li 	 * range occupied.
8644a984153SXueming Li 	 */
8657be600c8SYongseok Koh 	DRV_LOG(INFO, "Reserved UAR address space: %p", addr);
8667be600c8SYongseok Koh 	sd->uar_base = addr; /* for primary and secondary UAR re-mmap. */
8674a984153SXueming Li 	return 0;
8684a984153SXueming Li }
8694a984153SXueming Li 
8704a984153SXueming Li /**
8717be600c8SYongseok Koh  * Unmap UAR address space reserved for primary process.
8727be600c8SYongseok Koh  */
8737be600c8SYongseok Koh static void
8747be600c8SYongseok Koh mlx5_uar_uninit_primary(void)
8757be600c8SYongseok Koh {
8767be600c8SYongseok Koh 	struct mlx5_shared_data *sd = mlx5_shared_data;
8777be600c8SYongseok Koh 
8787be600c8SYongseok Koh 	if (!sd->uar_base)
8797be600c8SYongseok Koh 		return;
8807be600c8SYongseok Koh 	munmap(sd->uar_base, MLX5_UAR_SIZE);
8817be600c8SYongseok Koh 	sd->uar_base = NULL;
8827be600c8SYongseok Koh }
8837be600c8SYongseok Koh 
8847be600c8SYongseok Koh /**
8857be600c8SYongseok Koh  * Reserve UAR address space for secondary process, align with primary process.
8864a984153SXueming Li  *
8874a984153SXueming Li  * @return
888a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
8894a984153SXueming Li  */
8904a984153SXueming Li static int
8917be600c8SYongseok Koh mlx5_uar_init_secondary(void)
8924a984153SXueming Li {
8937be600c8SYongseok Koh 	struct mlx5_shared_data *sd = mlx5_shared_data;
8947be600c8SYongseok Koh 	struct mlx5_local_data *ld = &mlx5_local_data;
8954a984153SXueming Li 	void *addr;
8964a984153SXueming Li 
8977be600c8SYongseok Koh 	if (ld->uar_base) { /* Already reserved. */
8987be600c8SYongseok Koh 		assert(sd->uar_base == ld->uar_base);
8994a984153SXueming Li 		return 0;
9004a984153SXueming Li 	}
9017be600c8SYongseok Koh 	assert(sd->uar_base);
9024a984153SXueming Li 	/* anonymous mmap, no real memory consumption. */
9037be600c8SYongseok Koh 	addr = mmap(sd->uar_base, MLX5_UAR_SIZE,
9044a984153SXueming Li 		    PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
9054a984153SXueming Li 	if (addr == MAP_FAILED) {
9067be600c8SYongseok Koh 		DRV_LOG(ERR, "UAR mmap failed: %p size: %llu",
9077be600c8SYongseok Koh 			sd->uar_base, MLX5_UAR_SIZE);
908a6d83b6aSNélio Laranjeiro 		rte_errno = ENXIO;
909a6d83b6aSNélio Laranjeiro 		return -rte_errno;
9104a984153SXueming Li 	}
9117be600c8SYongseok Koh 	if (sd->uar_base != addr) {
912a170a30dSNélio Laranjeiro 		DRV_LOG(ERR,
9137be600c8SYongseok Koh 			"UAR address %p size %llu occupied, please"
914a170a30dSNélio Laranjeiro 			" adjust MLX5_UAR_OFFSET or try EAL parameter"
915a170a30dSNélio Laranjeiro 			" --base-virtaddr",
9167be600c8SYongseok Koh 			sd->uar_base, MLX5_UAR_SIZE);
917a6d83b6aSNélio Laranjeiro 		rte_errno = ENXIO;
918a6d83b6aSNélio Laranjeiro 		return -rte_errno;
9194a984153SXueming Li 	}
9207be600c8SYongseok Koh 	ld->uar_base = addr;
9217be600c8SYongseok Koh 	DRV_LOG(INFO, "Reserved UAR address space: %p", addr);
9224a984153SXueming Li 	return 0;
9234a984153SXueming Li }
9244a984153SXueming Li 
925771fa900SAdrien Mazarguil /**
9267be600c8SYongseok Koh  * Unmap UAR address space reserved for secondary process.
9277be600c8SYongseok Koh  */
9287be600c8SYongseok Koh static void
9297be600c8SYongseok Koh mlx5_uar_uninit_secondary(void)
9307be600c8SYongseok Koh {
9317be600c8SYongseok Koh 	struct mlx5_local_data *ld = &mlx5_local_data;
9327be600c8SYongseok Koh 
9337be600c8SYongseok Koh 	if (!ld->uar_base)
9347be600c8SYongseok Koh 		return;
9357be600c8SYongseok Koh 	munmap(ld->uar_base, MLX5_UAR_SIZE);
9367be600c8SYongseok Koh 	ld->uar_base = NULL;
9377be600c8SYongseok Koh }
9387be600c8SYongseok Koh 
9397be600c8SYongseok Koh /**
9407be600c8SYongseok Koh  * PMD global initialization.
9417be600c8SYongseok Koh  *
9427be600c8SYongseok Koh  * Independent from individual device, this function initializes global
9437be600c8SYongseok Koh  * per-PMD data structures distinguishing primary and secondary processes.
9447be600c8SYongseok Koh  * Hence, each initialization is called once per a process.
9457be600c8SYongseok Koh  *
9467be600c8SYongseok Koh  * @return
9477be600c8SYongseok Koh  *   0 on success, a negative errno value otherwise and rte_errno is set.
9487be600c8SYongseok Koh  */
9497be600c8SYongseok Koh static int
9507be600c8SYongseok Koh mlx5_init_once(void)
9517be600c8SYongseok Koh {
9527be600c8SYongseok Koh 	struct mlx5_shared_data *sd;
9537be600c8SYongseok Koh 	struct mlx5_local_data *ld = &mlx5_local_data;
9547be600c8SYongseok Koh 	int ret;
9557be600c8SYongseok Koh 
9567be600c8SYongseok Koh 	if (mlx5_init_shared_data())
9577be600c8SYongseok Koh 		return -rte_errno;
9587be600c8SYongseok Koh 	sd = mlx5_shared_data;
9597be600c8SYongseok Koh 	assert(sd);
9607be600c8SYongseok Koh 	rte_spinlock_lock(&sd->lock);
9617be600c8SYongseok Koh 	switch (rte_eal_process_type()) {
9627be600c8SYongseok Koh 	case RTE_PROC_PRIMARY:
9637be600c8SYongseok Koh 		if (sd->init_done)
9647be600c8SYongseok Koh 			break;
9657be600c8SYongseok Koh 		LIST_INIT(&sd->mem_event_cb_list);
9667be600c8SYongseok Koh 		rte_rwlock_init(&sd->mem_event_rwlock);
9677be600c8SYongseok Koh 		rte_mem_event_callback_register("MLX5_MEM_EVENT_CB",
9687be600c8SYongseok Koh 						mlx5_mr_mem_event_cb, NULL);
9697be600c8SYongseok Koh 		mlx5_mp_init_primary();
9707be600c8SYongseok Koh 		ret = mlx5_uar_init_primary();
9717be600c8SYongseok Koh 		if (ret)
9727be600c8SYongseok Koh 			goto error;
9737be600c8SYongseok Koh 		sd->init_done = true;
9747be600c8SYongseok Koh 		break;
9757be600c8SYongseok Koh 	case RTE_PROC_SECONDARY:
9767be600c8SYongseok Koh 		if (ld->init_done)
9777be600c8SYongseok Koh 			break;
9782aac5b5dSYongseok Koh 		mlx5_mp_init_secondary();
9797be600c8SYongseok Koh 		ret = mlx5_uar_init_secondary();
9807be600c8SYongseok Koh 		if (ret)
9817be600c8SYongseok Koh 			goto error;
9827be600c8SYongseok Koh 		++sd->secondary_cnt;
9837be600c8SYongseok Koh 		ld->init_done = true;
9847be600c8SYongseok Koh 		break;
9857be600c8SYongseok Koh 	default:
9867be600c8SYongseok Koh 		break;
9877be600c8SYongseok Koh 	}
9887be600c8SYongseok Koh 	rte_spinlock_unlock(&sd->lock);
9897be600c8SYongseok Koh 	return 0;
9907be600c8SYongseok Koh error:
9917be600c8SYongseok Koh 	switch (rte_eal_process_type()) {
9927be600c8SYongseok Koh 	case RTE_PROC_PRIMARY:
9937be600c8SYongseok Koh 		mlx5_uar_uninit_primary();
9947be600c8SYongseok Koh 		mlx5_mp_uninit_primary();
9957be600c8SYongseok Koh 		rte_mem_event_callback_unregister("MLX5_MEM_EVENT_CB", NULL);
9967be600c8SYongseok Koh 		break;
9977be600c8SYongseok Koh 	case RTE_PROC_SECONDARY:
9987be600c8SYongseok Koh 		mlx5_uar_uninit_secondary();
9992aac5b5dSYongseok Koh 		mlx5_mp_uninit_secondary();
10007be600c8SYongseok Koh 		break;
10017be600c8SYongseok Koh 	default:
10027be600c8SYongseok Koh 		break;
10037be600c8SYongseok Koh 	}
10047be600c8SYongseok Koh 	rte_spinlock_unlock(&sd->lock);
10057be600c8SYongseok Koh 	mlx5_uninit_shared_data();
10067be600c8SYongseok Koh 	return -rte_errno;
10077be600c8SYongseok Koh }
10087be600c8SYongseok Koh 
10097be600c8SYongseok Koh /**
1010f38c5457SAdrien Mazarguil  * Spawn an Ethernet device from Verbs information.
1011771fa900SAdrien Mazarguil  *
1012f38c5457SAdrien Mazarguil  * @param dpdk_dev
1013f38c5457SAdrien Mazarguil  *   Backing DPDK device.
1014ad74bc61SViacheslav Ovsiienko  * @param spawn
1015ad74bc61SViacheslav Ovsiienko  *   Verbs device parameters (name, port, switch_info) to spawn.
1016f87bfa8eSYongseok Koh  * @param config
1017f87bfa8eSYongseok Koh  *   Device configuration parameters.
1018771fa900SAdrien Mazarguil  *
1019771fa900SAdrien Mazarguil  * @return
1020f38c5457SAdrien Mazarguil  *   A valid Ethernet device object on success, NULL otherwise and rte_errno
1021206254b7SOphir Munk  *   is set. The following errors are defined:
10226de569f5SAdrien Mazarguil  *
10236de569f5SAdrien Mazarguil  *   EBUSY: device is not supposed to be spawned.
1024206254b7SOphir Munk  *   EEXIST: device is already spawned
1025771fa900SAdrien Mazarguil  */
1026f38c5457SAdrien Mazarguil static struct rte_eth_dev *
1027f38c5457SAdrien Mazarguil mlx5_dev_spawn(struct rte_device *dpdk_dev,
1028ad74bc61SViacheslav Ovsiienko 	       struct mlx5_dev_spawn_data *spawn,
1029ad74bc61SViacheslav Ovsiienko 	       struct mlx5_dev_config config)
1030771fa900SAdrien Mazarguil {
1031ad74bc61SViacheslav Ovsiienko 	const struct mlx5_switch_info *switch_info = &spawn->info;
103217e19bc4SViacheslav Ovsiienko 	struct mlx5_ibv_shared *sh = NULL;
103368128934SAdrien Mazarguil 	struct ibv_port_attr port_attr;
10346057a10bSAdrien Mazarguil 	struct mlx5dv_context dv_attr = { .comp_mask = 0 };
10359083982cSAdrien Mazarguil 	struct rte_eth_dev *eth_dev = NULL;
1036dbeba4cfSThomas Monjalon 	struct mlx5_priv *priv = NULL;
1037771fa900SAdrien Mazarguil 	int err = 0;
103878c7a16dSYongseok Koh 	unsigned int hw_padding = 0;
1039e192ef80SYaacov Hazan 	unsigned int mps;
1040523f5a74SYongseok Koh 	unsigned int cqe_comp;
1041bc91e8dbSYongseok Koh 	unsigned int cqe_pad = 0;
1042772d3435SXueming Li 	unsigned int tunnel_en = 0;
10431f106da2SMatan Azrad 	unsigned int mpls_en = 0;
10445f8ba81cSXueming Li 	unsigned int swp = 0;
10457d6bf6b8SYongseok Koh 	unsigned int mprq = 0;
10467d6bf6b8SYongseok Koh 	unsigned int mprq_min_stride_size_n = 0;
10477d6bf6b8SYongseok Koh 	unsigned int mprq_max_stride_size_n = 0;
10487d6bf6b8SYongseok Koh 	unsigned int mprq_min_stride_num_n = 0;
10497d6bf6b8SYongseok Koh 	unsigned int mprq_max_stride_num_n = 0;
105068128934SAdrien Mazarguil 	struct ether_addr mac;
105168128934SAdrien Mazarguil 	char name[RTE_ETH_NAME_MAX_LEN];
10522b730263SAdrien Mazarguil 	int own_domain_id = 0;
1053206254b7SOphir Munk 	uint16_t port_id;
10542b730263SAdrien Mazarguil 	unsigned int i;
1055771fa900SAdrien Mazarguil 
10566de569f5SAdrien Mazarguil 	/* Determine if this port representor is supposed to be spawned. */
10576de569f5SAdrien Mazarguil 	if (switch_info->representor && dpdk_dev->devargs) {
10586de569f5SAdrien Mazarguil 		struct rte_eth_devargs eth_da;
10596de569f5SAdrien Mazarguil 
10606de569f5SAdrien Mazarguil 		err = rte_eth_devargs_parse(dpdk_dev->devargs->args, &eth_da);
10616de569f5SAdrien Mazarguil 		if (err) {
10626de569f5SAdrien Mazarguil 			rte_errno = -err;
10636de569f5SAdrien Mazarguil 			DRV_LOG(ERR, "failed to process device arguments: %s",
10646de569f5SAdrien Mazarguil 				strerror(rte_errno));
10656de569f5SAdrien Mazarguil 			return NULL;
10666de569f5SAdrien Mazarguil 		}
10676de569f5SAdrien Mazarguil 		for (i = 0; i < eth_da.nb_representor_ports; ++i)
10686de569f5SAdrien Mazarguil 			if (eth_da.representor_ports[i] ==
10696de569f5SAdrien Mazarguil 			    (uint16_t)switch_info->port_name)
10706de569f5SAdrien Mazarguil 				break;
10716de569f5SAdrien Mazarguil 		if (i == eth_da.nb_representor_ports) {
10726de569f5SAdrien Mazarguil 			rte_errno = EBUSY;
10736de569f5SAdrien Mazarguil 			return NULL;
10746de569f5SAdrien Mazarguil 		}
10756de569f5SAdrien Mazarguil 	}
1076206254b7SOphir Munk 	/* Build device name. */
1077206254b7SOphir Munk 	if (!switch_info->representor)
107809c9c4d2SThomas Monjalon 		strlcpy(name, dpdk_dev->name, sizeof(name));
1079206254b7SOphir Munk 	else
1080206254b7SOphir Munk 		snprintf(name, sizeof(name), "%s_representor_%u",
1081206254b7SOphir Munk 			 dpdk_dev->name, switch_info->port_name);
1082206254b7SOphir Munk 	/* check if the device is already spawned */
1083206254b7SOphir Munk 	if (rte_eth_dev_get_port_by_name(name, &port_id) == 0) {
1084206254b7SOphir Munk 		rte_errno = EEXIST;
1085206254b7SOphir Munk 		return NULL;
1086206254b7SOphir Munk 	}
108717e19bc4SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "naming Ethernet device \"%s\"", name);
108817e19bc4SViacheslav Ovsiienko 	if (rte_eal_process_type() == RTE_PROC_SECONDARY) {
108917e19bc4SViacheslav Ovsiienko 		eth_dev = rte_eth_dev_attach_secondary(name);
109017e19bc4SViacheslav Ovsiienko 		if (eth_dev == NULL) {
109117e19bc4SViacheslav Ovsiienko 			DRV_LOG(ERR, "can not attach rte ethdev");
109217e19bc4SViacheslav Ovsiienko 			rte_errno = ENOMEM;
1093f38c5457SAdrien Mazarguil 			return NULL;
1094771fa900SAdrien Mazarguil 		}
109517e19bc4SViacheslav Ovsiienko 		eth_dev->device = dpdk_dev;
109617e19bc4SViacheslav Ovsiienko 		eth_dev->dev_ops = &mlx5_dev_sec_ops;
109717e19bc4SViacheslav Ovsiienko 		/* Receive command fd from primary process */
10989a8ab29bSYongseok Koh 		err = mlx5_mp_req_verbs_cmd_fd(eth_dev);
109917e19bc4SViacheslav Ovsiienko 		if (err < 0)
110017e19bc4SViacheslav Ovsiienko 			return NULL;
110117e19bc4SViacheslav Ovsiienko 		/* Remap UAR for Tx queues. */
110217e19bc4SViacheslav Ovsiienko 		err = mlx5_tx_uar_remap(eth_dev, err);
110317e19bc4SViacheslav Ovsiienko 		if (err)
110417e19bc4SViacheslav Ovsiienko 			return NULL;
110517e19bc4SViacheslav Ovsiienko 		/*
110617e19bc4SViacheslav Ovsiienko 		 * Ethdev pointer is still required as input since
110717e19bc4SViacheslav Ovsiienko 		 * the primary device is not accessible from the
110817e19bc4SViacheslav Ovsiienko 		 * secondary process.
110917e19bc4SViacheslav Ovsiienko 		 */
111017e19bc4SViacheslav Ovsiienko 		eth_dev->rx_pkt_burst = mlx5_select_rx_function(eth_dev);
111117e19bc4SViacheslav Ovsiienko 		eth_dev->tx_pkt_burst = mlx5_select_tx_function(eth_dev);
111217e19bc4SViacheslav Ovsiienko 		return eth_dev;
1113f5bf91deSMoti Haimovsky 	}
111417e19bc4SViacheslav Ovsiienko 	sh = mlx5_alloc_shared_ibctx(spawn);
111517e19bc4SViacheslav Ovsiienko 	if (!sh)
111617e19bc4SViacheslav Ovsiienko 		return NULL;
111717e19bc4SViacheslav Ovsiienko 	config.devx = sh->devx;
11185f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP
11196057a10bSAdrien Mazarguil 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_SWP;
11205f8ba81cSXueming Li #endif
112143e9d979SShachar Beiser 	/*
112243e9d979SShachar Beiser 	 * Multi-packet send is supported by ConnectX-4 Lx PF as well
112343e9d979SShachar Beiser 	 * as all ConnectX-5 devices.
112443e9d979SShachar Beiser 	 */
1125038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
11266057a10bSAdrien Mazarguil 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS;
1127038e7251SShahaf Shuler #endif
11287d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
11296057a10bSAdrien Mazarguil 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ;
11307d6bf6b8SYongseok Koh #endif
113117e19bc4SViacheslav Ovsiienko 	mlx5_glue->dv_query_device(sh->ctx, &dv_attr);
11326057a10bSAdrien Mazarguil 	if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) {
11336057a10bSAdrien Mazarguil 		if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) {
1134a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "enhanced MPW is supported");
113543e9d979SShachar Beiser 			mps = MLX5_MPW_ENHANCED;
113643e9d979SShachar Beiser 		} else {
1137a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "MPW is supported");
1138e589960cSYongseok Koh 			mps = MLX5_MPW;
1139e589960cSYongseok Koh 		}
1140e589960cSYongseok Koh 	} else {
1141a170a30dSNélio Laranjeiro 		DRV_LOG(DEBUG, "MPW isn't supported");
114243e9d979SShachar Beiser 		mps = MLX5_MPW_DISABLED;
114343e9d979SShachar Beiser 	}
11445f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP
11456057a10bSAdrien Mazarguil 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_SWP)
11466057a10bSAdrien Mazarguil 		swp = dv_attr.sw_parsing_caps.sw_parsing_offloads;
11475f8ba81cSXueming Li 	DRV_LOG(DEBUG, "SWP support: %u", swp);
11485f8ba81cSXueming Li #endif
114968128934SAdrien Mazarguil 	config.swp = !!swp;
11507d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
11516057a10bSAdrien Mazarguil 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) {
11527d6bf6b8SYongseok Koh 		struct mlx5dv_striding_rq_caps mprq_caps =
11536057a10bSAdrien Mazarguil 			dv_attr.striding_rq_caps;
11547d6bf6b8SYongseok Koh 
11557d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %d",
11567d6bf6b8SYongseok Koh 			mprq_caps.min_single_stride_log_num_of_bytes);
11577d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %d",
11587d6bf6b8SYongseok Koh 			mprq_caps.max_single_stride_log_num_of_bytes);
11597d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %d",
11607d6bf6b8SYongseok Koh 			mprq_caps.min_single_wqe_log_num_of_strides);
11617d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %d",
11627d6bf6b8SYongseok Koh 			mprq_caps.max_single_wqe_log_num_of_strides);
11637d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tsupported_qpts: %d",
11647d6bf6b8SYongseok Koh 			mprq_caps.supported_qpts);
11657d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "device supports Multi-Packet RQ");
11667d6bf6b8SYongseok Koh 		mprq = 1;
11677d6bf6b8SYongseok Koh 		mprq_min_stride_size_n =
11687d6bf6b8SYongseok Koh 			mprq_caps.min_single_stride_log_num_of_bytes;
11697d6bf6b8SYongseok Koh 		mprq_max_stride_size_n =
11707d6bf6b8SYongseok Koh 			mprq_caps.max_single_stride_log_num_of_bytes;
11717d6bf6b8SYongseok Koh 		mprq_min_stride_num_n =
11727d6bf6b8SYongseok Koh 			mprq_caps.min_single_wqe_log_num_of_strides;
11737d6bf6b8SYongseok Koh 		mprq_max_stride_num_n =
11747d6bf6b8SYongseok Koh 			mprq_caps.max_single_wqe_log_num_of_strides;
117568128934SAdrien Mazarguil 		config.mprq.stride_num_n = RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N,
117668128934SAdrien Mazarguil 						   mprq_min_stride_num_n);
11777d6bf6b8SYongseok Koh 	}
11787d6bf6b8SYongseok Koh #endif
1179523f5a74SYongseok Koh 	if (RTE_CACHE_LINE_SIZE == 128 &&
11806057a10bSAdrien Mazarguil 	    !(dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP))
1181523f5a74SYongseok Koh 		cqe_comp = 0;
1182523f5a74SYongseok Koh 	else
1183523f5a74SYongseok Koh 		cqe_comp = 1;
118468128934SAdrien Mazarguil 	config.cqe_comp = cqe_comp;
1185bc91e8dbSYongseok Koh #ifdef HAVE_IBV_MLX5_MOD_CQE_128B_PAD
1186bc91e8dbSYongseok Koh 	/* Whether device supports 128B Rx CQE padding. */
1187bc91e8dbSYongseok Koh 	cqe_pad = RTE_CACHE_LINE_SIZE == 128 &&
1188bc91e8dbSYongseok Koh 		  (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_PAD);
1189bc91e8dbSYongseok Koh #endif
1190038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
11916057a10bSAdrien Mazarguil 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) {
11926057a10bSAdrien Mazarguil 		tunnel_en = ((dv_attr.tunnel_offloads_caps &
1193038e7251SShahaf Shuler 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) &&
11946057a10bSAdrien Mazarguil 			     (dv_attr.tunnel_offloads_caps &
1195038e7251SShahaf Shuler 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE));
1196038e7251SShahaf Shuler 	}
1197a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "tunnel offloading is %ssupported",
1198a170a30dSNélio Laranjeiro 		tunnel_en ? "" : "not ");
1199038e7251SShahaf Shuler #else
1200a170a30dSNélio Laranjeiro 	DRV_LOG(WARNING,
1201a170a30dSNélio Laranjeiro 		"tunnel offloading disabled due to old OFED/rdma-core version");
1202038e7251SShahaf Shuler #endif
120368128934SAdrien Mazarguil 	config.tunnel_en = tunnel_en;
12041f106da2SMatan Azrad #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT
12056057a10bSAdrien Mazarguil 	mpls_en = ((dv_attr.tunnel_offloads_caps &
12061f106da2SMatan Azrad 		    MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) &&
12076057a10bSAdrien Mazarguil 		   (dv_attr.tunnel_offloads_caps &
12081f106da2SMatan Azrad 		    MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP));
12091f106da2SMatan Azrad 	DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported",
12101f106da2SMatan Azrad 		mpls_en ? "" : "not ");
12111f106da2SMatan Azrad #else
12121f106da2SMatan Azrad 	DRV_LOG(WARNING, "MPLS over GRE/UDP tunnel offloading disabled due to"
12131f106da2SMatan Azrad 		" old OFED/rdma-core version or firmware configuration");
12141f106da2SMatan Azrad #endif
121568128934SAdrien Mazarguil 	config.mpls_en = mpls_en;
1216771fa900SAdrien Mazarguil 	/* Check port status. */
121717e19bc4SViacheslav Ovsiienko 	err = mlx5_glue->query_port(sh->ctx, spawn->ibv_port, &port_attr);
1218771fa900SAdrien Mazarguil 	if (err) {
1219a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "port query failed: %s", strerror(err));
12209083982cSAdrien Mazarguil 		goto error;
1221771fa900SAdrien Mazarguil 	}
12221371f4dfSOr Ami 	if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) {
12239083982cSAdrien Mazarguil 		DRV_LOG(ERR, "port is not configured in Ethernet mode");
1224e1c3e305SMatan Azrad 		err = EINVAL;
12259083982cSAdrien Mazarguil 		goto error;
12261371f4dfSOr Ami 	}
1227771fa900SAdrien Mazarguil 	if (port_attr.state != IBV_PORT_ACTIVE)
12289083982cSAdrien Mazarguil 		DRV_LOG(DEBUG, "port is not active: \"%s\" (%d)",
1229a170a30dSNélio Laranjeiro 			mlx5_glue->port_state_str(port_attr.state),
1230771fa900SAdrien Mazarguil 			port_attr.state);
123117e19bc4SViacheslav Ovsiienko 	/* Allocate private eth device data. */
1232771fa900SAdrien Mazarguil 	priv = rte_zmalloc("ethdev private structure",
1233771fa900SAdrien Mazarguil 			   sizeof(*priv),
1234771fa900SAdrien Mazarguil 			   RTE_CACHE_LINE_SIZE);
1235771fa900SAdrien Mazarguil 	if (priv == NULL) {
1236a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "priv allocation failure");
1237771fa900SAdrien Mazarguil 		err = ENOMEM;
12389083982cSAdrien Mazarguil 		goto error;
1239771fa900SAdrien Mazarguil 	}
124017e19bc4SViacheslav Ovsiienko 	priv->sh = sh;
124117e19bc4SViacheslav Ovsiienko 	priv->ibv_port = spawn->ibv_port;
1242771fa900SAdrien Mazarguil 	priv->mtu = ETHER_MTU;
12436bf10ab6SMoti Haimovsky #ifndef RTE_ARCH_64
12446bf10ab6SMoti Haimovsky 	/* Initialize UAR access locks for 32bit implementations. */
12456bf10ab6SMoti Haimovsky 	rte_spinlock_init(&priv->uar_lock_cq);
12466bf10ab6SMoti Haimovsky 	for (i = 0; i < MLX5_UAR_PAGE_NUM_MAX; i++)
12476bf10ab6SMoti Haimovsky 		rte_spinlock_init(&priv->uar_lock[i]);
12486bf10ab6SMoti Haimovsky #endif
124926c08b97SAdrien Mazarguil 	/* Some internal functions rely on Netlink sockets, open them now. */
12505366074bSNelio Laranjeiro 	priv->nl_socket_rdma = mlx5_nl_init(NETLINK_RDMA);
12515366074bSNelio Laranjeiro 	priv->nl_socket_route =	mlx5_nl_init(NETLINK_ROUTE);
125226c08b97SAdrien Mazarguil 	priv->nl_sn = 0;
12532b730263SAdrien Mazarguil 	priv->representor = !!switch_info->representor;
1254299d7dc2SViacheslav Ovsiienko 	priv->master = !!switch_info->master;
12552b730263SAdrien Mazarguil 	priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
1256299d7dc2SViacheslav Ovsiienko 	/*
1257299d7dc2SViacheslav Ovsiienko 	 * Currently we support single E-Switch per PF configurations
1258299d7dc2SViacheslav Ovsiienko 	 * only and vport_id field contains the vport index for
1259299d7dc2SViacheslav Ovsiienko 	 * associated VF, which is deduced from representor port name.
1260299d7dc2SViacheslav Ovsiienko 	 * For exapmple, let's have the IB device port 10, it has
1261299d7dc2SViacheslav Ovsiienko 	 * attached network device eth0, which has port name attribute
1262299d7dc2SViacheslav Ovsiienko 	 * pf0vf2, we can deduce the VF number as 2, and set vport index
1263299d7dc2SViacheslav Ovsiienko 	 * as 3 (2+1). This assigning schema should be changed if the
1264299d7dc2SViacheslav Ovsiienko 	 * multiple E-Switch instances per PF configurations or/and PCI
1265299d7dc2SViacheslav Ovsiienko 	 * subfunctions are added.
1266299d7dc2SViacheslav Ovsiienko 	 */
1267299d7dc2SViacheslav Ovsiienko 	priv->vport_id = switch_info->representor ?
1268299d7dc2SViacheslav Ovsiienko 			 switch_info->port_name + 1 : -1;
1269299d7dc2SViacheslav Ovsiienko 	/* representor_id field keeps the unmodified port/VF index. */
1270299d7dc2SViacheslav Ovsiienko 	priv->representor_id = switch_info->representor ?
1271299d7dc2SViacheslav Ovsiienko 			       switch_info->port_name : -1;
12722b730263SAdrien Mazarguil 	/*
12732b730263SAdrien Mazarguil 	 * Look for sibling devices in order to reuse their switch domain
12742b730263SAdrien Mazarguil 	 * if any, otherwise allocate one.
12752b730263SAdrien Mazarguil 	 */
12762b730263SAdrien Mazarguil 	i = mlx5_dev_to_port_id(dpdk_dev, NULL, 0);
12772b730263SAdrien Mazarguil 	if (i > 0) {
12782b730263SAdrien Mazarguil 		uint16_t port_id[i];
12792b730263SAdrien Mazarguil 
12802b730263SAdrien Mazarguil 		i = RTE_MIN(mlx5_dev_to_port_id(dpdk_dev, port_id, i), i);
12812b730263SAdrien Mazarguil 		while (i--) {
1282dbeba4cfSThomas Monjalon 			const struct mlx5_priv *opriv =
12832b730263SAdrien Mazarguil 				rte_eth_devices[port_id[i]].data->dev_private;
12842b730263SAdrien Mazarguil 
12852b730263SAdrien Mazarguil 			if (!opriv ||
12862b730263SAdrien Mazarguil 			    opriv->domain_id ==
12872b730263SAdrien Mazarguil 			    RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID)
12882b730263SAdrien Mazarguil 				continue;
12892b730263SAdrien Mazarguil 			priv->domain_id = opriv->domain_id;
12902b730263SAdrien Mazarguil 			break;
12912b730263SAdrien Mazarguil 		}
12922b730263SAdrien Mazarguil 	}
12932b730263SAdrien Mazarguil 	if (priv->domain_id == RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
12942b730263SAdrien Mazarguil 		err = rte_eth_switch_domain_alloc(&priv->domain_id);
12952b730263SAdrien Mazarguil 		if (err) {
12962b730263SAdrien Mazarguil 			err = rte_errno;
12972b730263SAdrien Mazarguil 			DRV_LOG(ERR, "unable to allocate switch domain: %s",
12982b730263SAdrien Mazarguil 				strerror(rte_errno));
12992b730263SAdrien Mazarguil 			goto error;
13002b730263SAdrien Mazarguil 		}
13012b730263SAdrien Mazarguil 		own_domain_id = 1;
13022b730263SAdrien Mazarguil 	}
1303f38c5457SAdrien Mazarguil 	err = mlx5_args(&config, dpdk_dev->devargs);
1304e72dd09bSNélio Laranjeiro 	if (err) {
1305012ad994SShahaf Shuler 		err = rte_errno;
130693068a9dSAdrien Mazarguil 		DRV_LOG(ERR, "failed to process device arguments: %s",
130793068a9dSAdrien Mazarguil 			strerror(rte_errno));
13089083982cSAdrien Mazarguil 		goto error;
1309e72dd09bSNélio Laranjeiro 	}
131017e19bc4SViacheslav Ovsiienko 	config.hw_csum = !!(sh->device_attr.device_cap_flags_ex &
131117e19bc4SViacheslav Ovsiienko 			    IBV_DEVICE_RAW_IP_CSUM);
1312a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "checksum offloading is %ssupported",
13137fe24446SShahaf Shuler 		(config.hw_csum ? "" : "not "));
13142dd8b721SViacheslav Ovsiienko #if !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) && \
13152dd8b721SViacheslav Ovsiienko 	!defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45)
13162dd8b721SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "counters are not supported");
13179a761de8SOri Kam #endif
131858b1312eSYongseok Koh #ifndef HAVE_IBV_FLOW_DV_SUPPORT
131958b1312eSYongseok Koh 	if (config.dv_flow_en) {
132058b1312eSYongseok Koh 		DRV_LOG(WARNING, "DV flow is not supported");
132158b1312eSYongseok Koh 		config.dv_flow_en = 0;
132258b1312eSYongseok Koh 	}
132358b1312eSYongseok Koh #endif
13247fe24446SShahaf Shuler 	config.ind_table_max_size =
132517e19bc4SViacheslav Ovsiienko 		sh->device_attr.rss_caps.max_rwq_indirection_table_size;
132668128934SAdrien Mazarguil 	/*
132768128934SAdrien Mazarguil 	 * Remove this check once DPDK supports larger/variable
132868128934SAdrien Mazarguil 	 * indirection tables.
132968128934SAdrien Mazarguil 	 */
133068128934SAdrien Mazarguil 	if (config.ind_table_max_size > (unsigned int)ETH_RSS_RETA_SIZE_512)
13317fe24446SShahaf Shuler 		config.ind_table_max_size = ETH_RSS_RETA_SIZE_512;
1332a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "maximum Rx indirection table size is %u",
13337fe24446SShahaf Shuler 		config.ind_table_max_size);
133417e19bc4SViacheslav Ovsiienko 	config.hw_vlan_strip = !!(sh->device_attr.raw_packet_caps &
133543e9d979SShachar Beiser 				  IBV_RAW_PACKET_CAP_CVLAN_STRIPPING);
1336a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "VLAN stripping is %ssupported",
13377fe24446SShahaf Shuler 		(config.hw_vlan_strip ? "" : "not "));
133817e19bc4SViacheslav Ovsiienko 	config.hw_fcs_strip = !!(sh->device_attr.raw_packet_caps &
1339cd230a3eSShahaf Shuler 				 IBV_RAW_PACKET_CAP_SCATTER_FCS);
1340a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported",
13417fe24446SShahaf Shuler 		(config.hw_fcs_strip ? "" : "not "));
13422014a7fbSYongseok Koh #if defined(HAVE_IBV_WQ_FLAG_RX_END_PADDING)
134317e19bc4SViacheslav Ovsiienko 	hw_padding = !!sh->device_attr.rx_pad_end_addr_align;
13442014a7fbSYongseok Koh #elif defined(HAVE_IBV_WQ_FLAGS_PCI_WRITE_END_PADDING)
134517e19bc4SViacheslav Ovsiienko 	hw_padding = !!(sh->device_attr.device_cap_flags_ex &
13462014a7fbSYongseok Koh 			IBV_DEVICE_PCI_WRITE_END_PADDING);
134743e9d979SShachar Beiser #endif
134878c7a16dSYongseok Koh 	if (config.hw_padding && !hw_padding) {
134978c7a16dSYongseok Koh 		DRV_LOG(DEBUG, "Rx end alignment padding isn't supported");
135078c7a16dSYongseok Koh 		config.hw_padding = 0;
135178c7a16dSYongseok Koh 	} else if (config.hw_padding) {
135278c7a16dSYongseok Koh 		DRV_LOG(DEBUG, "Rx end alignment padding is enabled");
135378c7a16dSYongseok Koh 	}
135417e19bc4SViacheslav Ovsiienko 	config.tso = (sh->device_attr.tso_caps.max_tso > 0 &&
135517e19bc4SViacheslav Ovsiienko 		      (sh->device_attr.tso_caps.supported_qpts &
135643e9d979SShachar Beiser 		       (1 << IBV_QPT_RAW_PACKET)));
13577fe24446SShahaf Shuler 	if (config.tso)
135817e19bc4SViacheslav Ovsiienko 		config.tso_max_payload_sz = sh->device_attr.tso_caps.max_tso;
1359f9de8718SShahaf Shuler 	/*
1360f9de8718SShahaf Shuler 	 * MPW is disabled by default, while the Enhanced MPW is enabled
1361f9de8718SShahaf Shuler 	 * by default.
1362f9de8718SShahaf Shuler 	 */
1363f9de8718SShahaf Shuler 	if (config.mps == MLX5_ARG_UNSET)
1364f9de8718SShahaf Shuler 		config.mps = (mps == MLX5_MPW_ENHANCED) ? MLX5_MPW_ENHANCED :
1365f9de8718SShahaf Shuler 							  MLX5_MPW_DISABLED;
1366f9de8718SShahaf Shuler 	else
1367f9de8718SShahaf Shuler 		config.mps = config.mps ? mps : MLX5_MPW_DISABLED;
1368a170a30dSNélio Laranjeiro 	DRV_LOG(INFO, "%sMPS is %s",
13690f99970bSNélio Laranjeiro 		config.mps == MLX5_MPW_ENHANCED ? "enhanced " : "",
137068128934SAdrien Mazarguil 		config.mps != MLX5_MPW_DISABLED ? "enabled" : "disabled");
13717fe24446SShahaf Shuler 	if (config.cqe_comp && !cqe_comp) {
1372a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "Rx CQE compression isn't supported");
13737fe24446SShahaf Shuler 		config.cqe_comp = 0;
1374523f5a74SYongseok Koh 	}
1375bc91e8dbSYongseok Koh 	if (config.cqe_pad && !cqe_pad) {
1376bc91e8dbSYongseok Koh 		DRV_LOG(WARNING, "Rx CQE padding isn't supported");
1377bc91e8dbSYongseok Koh 		config.cqe_pad = 0;
1378bc91e8dbSYongseok Koh 	} else if (config.cqe_pad) {
1379bc91e8dbSYongseok Koh 		DRV_LOG(INFO, "Rx CQE padding is enabled");
1380bc91e8dbSYongseok Koh 	}
13815c0e2db6SYongseok Koh 	if (config.mprq.enabled && mprq) {
13827d6bf6b8SYongseok Koh 		if (config.mprq.stride_num_n > mprq_max_stride_num_n ||
13837d6bf6b8SYongseok Koh 		    config.mprq.stride_num_n < mprq_min_stride_num_n) {
13847d6bf6b8SYongseok Koh 			config.mprq.stride_num_n =
13857d6bf6b8SYongseok Koh 				RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N,
13867d6bf6b8SYongseok Koh 					mprq_min_stride_num_n);
13877d6bf6b8SYongseok Koh 			DRV_LOG(WARNING,
13887d6bf6b8SYongseok Koh 				"the number of strides"
13897d6bf6b8SYongseok Koh 				" for Multi-Packet RQ is out of range,"
13907d6bf6b8SYongseok Koh 				" setting default value (%u)",
13917d6bf6b8SYongseok Koh 				1 << config.mprq.stride_num_n);
13927d6bf6b8SYongseok Koh 		}
13937d6bf6b8SYongseok Koh 		config.mprq.min_stride_size_n = mprq_min_stride_size_n;
13947d6bf6b8SYongseok Koh 		config.mprq.max_stride_size_n = mprq_max_stride_size_n;
13955c0e2db6SYongseok Koh 	} else if (config.mprq.enabled && !mprq) {
13965c0e2db6SYongseok Koh 		DRV_LOG(WARNING, "Multi-Packet RQ isn't supported");
13975c0e2db6SYongseok Koh 		config.mprq.enabled = 0;
13987d6bf6b8SYongseok Koh 	}
1399af4f09f2SNélio Laranjeiro 	eth_dev = rte_eth_dev_allocate(name);
1400af4f09f2SNélio Laranjeiro 	if (eth_dev == NULL) {
1401a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "can not allocate rte ethdev");
1402af4f09f2SNélio Laranjeiro 		err = ENOMEM;
14039083982cSAdrien Mazarguil 		goto error;
1404af4f09f2SNélio Laranjeiro 	}
140515febafdSThomas Monjalon 	/* Flag to call rte_eth_dev_release_port() in rte_eth_dev_close(). */
140615febafdSThomas Monjalon 	eth_dev->data->dev_flags |= RTE_ETH_DEV_CLOSE_REMOVE;
1407a7d3c627SThomas Monjalon 	if (priv->representor) {
14082b730263SAdrien Mazarguil 		eth_dev->data->dev_flags |= RTE_ETH_DEV_REPRESENTOR;
1409a7d3c627SThomas Monjalon 		eth_dev->data->representor_id = priv->representor_id;
1410a7d3c627SThomas Monjalon 	}
1411af4f09f2SNélio Laranjeiro 	eth_dev->data->dev_private = priv;
1412df428ceeSYongseok Koh 	priv->dev_data = eth_dev->data;
1413af4f09f2SNélio Laranjeiro 	eth_dev->data->mac_addrs = priv->mac;
1414f38c5457SAdrien Mazarguil 	eth_dev->device = dpdk_dev;
1415771fa900SAdrien Mazarguil 	/* Configure the first MAC address by default. */
1416af4f09f2SNélio Laranjeiro 	if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) {
1417a170a30dSNélio Laranjeiro 		DRV_LOG(ERR,
1418a170a30dSNélio Laranjeiro 			"port %u cannot get MAC address, is mlx5_en"
1419a170a30dSNélio Laranjeiro 			" loaded? (errno: %s)",
14208c3c2372SAdrien Mazarguil 			eth_dev->data->port_id, strerror(rte_errno));
1421e1c3e305SMatan Azrad 		err = ENODEV;
14229083982cSAdrien Mazarguil 		goto error;
1423771fa900SAdrien Mazarguil 	}
1424a170a30dSNélio Laranjeiro 	DRV_LOG(INFO,
1425a170a30dSNélio Laranjeiro 		"port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x",
14260f99970bSNélio Laranjeiro 		eth_dev->data->port_id,
1427771fa900SAdrien Mazarguil 		mac.addr_bytes[0], mac.addr_bytes[1],
1428771fa900SAdrien Mazarguil 		mac.addr_bytes[2], mac.addr_bytes[3],
1429771fa900SAdrien Mazarguil 		mac.addr_bytes[4], mac.addr_bytes[5]);
1430771fa900SAdrien Mazarguil #ifndef NDEBUG
1431771fa900SAdrien Mazarguil 	{
1432771fa900SAdrien Mazarguil 		char ifname[IF_NAMESIZE];
1433771fa900SAdrien Mazarguil 
1434af4f09f2SNélio Laranjeiro 		if (mlx5_get_ifname(eth_dev, &ifname) == 0)
1435a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "port %u ifname is \"%s\"",
14360f99970bSNélio Laranjeiro 				eth_dev->data->port_id, ifname);
1437771fa900SAdrien Mazarguil 		else
1438a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "port %u ifname is unknown",
14390f99970bSNélio Laranjeiro 				eth_dev->data->port_id);
1440771fa900SAdrien Mazarguil 	}
1441771fa900SAdrien Mazarguil #endif
1442771fa900SAdrien Mazarguil 	/* Get actual MTU if possible. */
1443a6d83b6aSNélio Laranjeiro 	err = mlx5_get_mtu(eth_dev, &priv->mtu);
1444012ad994SShahaf Shuler 	if (err) {
1445012ad994SShahaf Shuler 		err = rte_errno;
14469083982cSAdrien Mazarguil 		goto error;
1447012ad994SShahaf Shuler 	}
1448a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id,
1449a170a30dSNélio Laranjeiro 		priv->mtu);
145068128934SAdrien Mazarguil 	/* Initialize burst functions to prevent crashes before link-up. */
1451e313ef4cSShahaf Shuler 	eth_dev->rx_pkt_burst = removed_rx_burst;
1452e313ef4cSShahaf Shuler 	eth_dev->tx_pkt_burst = removed_tx_burst;
1453771fa900SAdrien Mazarguil 	eth_dev->dev_ops = &mlx5_dev_ops;
1454272733b5SNélio Laranjeiro 	/* Register MAC address. */
1455272733b5SNélio Laranjeiro 	claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0));
1456f87bfa8eSYongseok Koh 	if (config.vf && config.vf_nl_en)
1457ccdcba53SNélio Laranjeiro 		mlx5_nl_mac_addr_sync(eth_dev);
1458d53180afSMoti Haimovsky 	priv->tcf_context = mlx5_flow_tcf_context_create();
1459d53180afSMoti Haimovsky 	if (!priv->tcf_context) {
146057123c00SYongseok Koh 		err = -rte_errno;
146157123c00SYongseok Koh 		DRV_LOG(WARNING,
146257123c00SYongseok Koh 			"flow rules relying on switch offloads will not be"
146357123c00SYongseok Koh 			" supported: cannot open libmnl socket: %s",
146457123c00SYongseok Koh 			strerror(rte_errno));
146557123c00SYongseok Koh 	} else {
146657123c00SYongseok Koh 		struct rte_flow_error error;
146757123c00SYongseok Koh 		unsigned int ifindex = mlx5_ifindex(eth_dev);
146857123c00SYongseok Koh 
146957123c00SYongseok Koh 		if (!ifindex) {
147057123c00SYongseok Koh 			err = -rte_errno;
147157123c00SYongseok Koh 			error.message =
147257123c00SYongseok Koh 				"cannot retrieve network interface index";
147357123c00SYongseok Koh 		} else {
1474d53180afSMoti Haimovsky 			err = mlx5_flow_tcf_init(priv->tcf_context,
1475d53180afSMoti Haimovsky 						 ifindex, &error);
147657123c00SYongseok Koh 		}
147757123c00SYongseok Koh 		if (err) {
147857123c00SYongseok Koh 			DRV_LOG(WARNING,
147957123c00SYongseok Koh 				"flow rules relying on switch offloads will"
148057123c00SYongseok Koh 				" not be supported: %s: %s",
148157123c00SYongseok Koh 				error.message, strerror(rte_errno));
1482d53180afSMoti Haimovsky 			mlx5_flow_tcf_context_destroy(priv->tcf_context);
1483d53180afSMoti Haimovsky 			priv->tcf_context = NULL;
148457123c00SYongseok Koh 		}
148557123c00SYongseok Koh 	}
1486c8ffb8a9SNélio Laranjeiro 	TAILQ_INIT(&priv->flows);
14871b37f5d8SNélio Laranjeiro 	TAILQ_INIT(&priv->ctrl_flows);
14881e3a39f7SXueming Li 	/* Hint libmlx5 to use PMD allocator for data plane resources */
14891e3a39f7SXueming Li 	struct mlx5dv_ctx_allocators alctr = {
14901e3a39f7SXueming Li 		.alloc = &mlx5_alloc_verbs_buf,
14911e3a39f7SXueming Li 		.free = &mlx5_free_verbs_buf,
14921e3a39f7SXueming Li 		.data = priv,
14931e3a39f7SXueming Li 	};
149417e19bc4SViacheslav Ovsiienko 	mlx5_glue->dv_set_context_attr(sh->ctx,
149517e19bc4SViacheslav Ovsiienko 				       MLX5DV_CTX_ATTR_BUF_ALLOCATORS,
14961e3a39f7SXueming Li 				       (void *)((uintptr_t)&alctr));
1497771fa900SAdrien Mazarguil 	/* Bring Ethernet device up. */
1498a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "port %u forcing Ethernet interface up",
14990f99970bSNélio Laranjeiro 		eth_dev->data->port_id);
15007ba5320bSNélio Laranjeiro 	mlx5_set_link_up(eth_dev);
1501a85a606cSShahaf Shuler 	/*
1502a85a606cSShahaf Shuler 	 * Even though the interrupt handler is not installed yet,
1503a85a606cSShahaf Shuler 	 * interrupts will still trigger on the asyn_fd from
1504a85a606cSShahaf Shuler 	 * Verbs context returned by ibv_open_device().
1505a85a606cSShahaf Shuler 	 */
1506a85a606cSShahaf Shuler 	mlx5_link_update(eth_dev, 0);
15077fe24446SShahaf Shuler 	/* Store device configuration on private structure. */
15087fe24446SShahaf Shuler 	priv->config = config;
150978be8852SNelio Laranjeiro 	/* Supported Verbs flow priority number detection. */
15102815702bSNelio Laranjeiro 	err = mlx5_flow_discover_priorities(eth_dev);
15114fb27c1dSViacheslav Ovsiienko 	if (err < 0) {
15124fb27c1dSViacheslav Ovsiienko 		err = -err;
15139083982cSAdrien Mazarguil 		goto error;
15144fb27c1dSViacheslav Ovsiienko 	}
15152815702bSNelio Laranjeiro 	priv->config.flow_prio = err;
15160ace586dSXueming Li 	/*
15170ace586dSXueming Li 	 * Once the device is added to the list of memory event
15180ace586dSXueming Li 	 * callback, its global MR cache table cannot be expanded
15190ace586dSXueming Li 	 * on the fly because of deadlock. If it overflows, lookup
15200ace586dSXueming Li 	 * should be done by searching MR list linearly, which is slow.
15210ace586dSXueming Li 	 */
15220ace586dSXueming Li 	err = mlx5_mr_btree_init(&priv->mr.cache,
15230ace586dSXueming Li 				 MLX5_MR_BTREE_CACHE_N * 2,
15240ace586dSXueming Li 				 eth_dev->device->numa_node);
15250ace586dSXueming Li 	if (err) {
15260ace586dSXueming Li 		err = rte_errno;
15279083982cSAdrien Mazarguil 		goto error;
15280ace586dSXueming Li 	}
1529e89c15b6SAdrien Mazarguil 	/* Add device to memory callback list. */
1530e89c15b6SAdrien Mazarguil 	rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock);
1531e89c15b6SAdrien Mazarguil 	LIST_INSERT_HEAD(&mlx5_shared_data->mem_event_cb_list,
1532e89c15b6SAdrien Mazarguil 			 priv, mem_event_cb);
1533e89c15b6SAdrien Mazarguil 	rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock);
1534f38c5457SAdrien Mazarguil 	return eth_dev;
15359083982cSAdrien Mazarguil error:
153626c08b97SAdrien Mazarguil 	if (priv) {
153726c08b97SAdrien Mazarguil 		if (priv->nl_socket_route >= 0)
153826c08b97SAdrien Mazarguil 			close(priv->nl_socket_route);
153926c08b97SAdrien Mazarguil 		if (priv->nl_socket_rdma >= 0)
154026c08b97SAdrien Mazarguil 			close(priv->nl_socket_rdma);
1541d53180afSMoti Haimovsky 		if (priv->tcf_context)
1542d53180afSMoti Haimovsky 			mlx5_flow_tcf_context_destroy(priv->tcf_context);
15432b730263SAdrien Mazarguil 		if (own_domain_id)
15442b730263SAdrien Mazarguil 			claim_zero(rte_eth_switch_domain_free(priv->domain_id));
1545771fa900SAdrien Mazarguil 		rte_free(priv);
1546e16adf08SThomas Monjalon 		if (eth_dev != NULL)
1547e16adf08SThomas Monjalon 			eth_dev->data->dev_private = NULL;
154826c08b97SAdrien Mazarguil 	}
1549e16adf08SThomas Monjalon 	if (eth_dev != NULL) {
1550e16adf08SThomas Monjalon 		/* mac_addrs must not be freed alone because part of dev_private */
1551e16adf08SThomas Monjalon 		eth_dev->data->mac_addrs = NULL;
1552690de285SRaslan Darawsheh 		rte_eth_dev_release_port(eth_dev);
1553e16adf08SThomas Monjalon 	}
155417e19bc4SViacheslav Ovsiienko 	if (sh)
155517e19bc4SViacheslav Ovsiienko 		mlx5_free_shared_ibctx(sh);
1556f38c5457SAdrien Mazarguil 	assert(err > 0);
1557a6d83b6aSNélio Laranjeiro 	rte_errno = err;
1558f38c5457SAdrien Mazarguil 	return NULL;
1559f38c5457SAdrien Mazarguil }
1560f38c5457SAdrien Mazarguil 
1561116f90adSAdrien Mazarguil /**
1562116f90adSAdrien Mazarguil  * Comparison callback to sort device data.
1563116f90adSAdrien Mazarguil  *
1564116f90adSAdrien Mazarguil  * This is meant to be used with qsort().
1565116f90adSAdrien Mazarguil  *
1566116f90adSAdrien Mazarguil  * @param a[in]
1567116f90adSAdrien Mazarguil  *   Pointer to pointer to first data object.
1568116f90adSAdrien Mazarguil  * @param b[in]
1569116f90adSAdrien Mazarguil  *   Pointer to pointer to second data object.
1570116f90adSAdrien Mazarguil  *
1571116f90adSAdrien Mazarguil  * @return
1572116f90adSAdrien Mazarguil  *   0 if both objects are equal, less than 0 if the first argument is less
1573116f90adSAdrien Mazarguil  *   than the second, greater than 0 otherwise.
1574116f90adSAdrien Mazarguil  */
1575116f90adSAdrien Mazarguil static int
1576116f90adSAdrien Mazarguil mlx5_dev_spawn_data_cmp(const void *a, const void *b)
1577116f90adSAdrien Mazarguil {
1578116f90adSAdrien Mazarguil 	const struct mlx5_switch_info *si_a =
1579116f90adSAdrien Mazarguil 		&((const struct mlx5_dev_spawn_data *)a)->info;
1580116f90adSAdrien Mazarguil 	const struct mlx5_switch_info *si_b =
1581116f90adSAdrien Mazarguil 		&((const struct mlx5_dev_spawn_data *)b)->info;
1582116f90adSAdrien Mazarguil 	int ret;
1583116f90adSAdrien Mazarguil 
1584116f90adSAdrien Mazarguil 	/* Master device first. */
1585116f90adSAdrien Mazarguil 	ret = si_b->master - si_a->master;
1586116f90adSAdrien Mazarguil 	if (ret)
1587116f90adSAdrien Mazarguil 		return ret;
1588116f90adSAdrien Mazarguil 	/* Then representor devices. */
1589116f90adSAdrien Mazarguil 	ret = si_b->representor - si_a->representor;
1590116f90adSAdrien Mazarguil 	if (ret)
1591116f90adSAdrien Mazarguil 		return ret;
1592116f90adSAdrien Mazarguil 	/* Unidentified devices come last in no specific order. */
1593116f90adSAdrien Mazarguil 	if (!si_a->representor)
1594116f90adSAdrien Mazarguil 		return 0;
1595116f90adSAdrien Mazarguil 	/* Order representors by name. */
1596116f90adSAdrien Mazarguil 	return si_a->port_name - si_b->port_name;
1597116f90adSAdrien Mazarguil }
1598116f90adSAdrien Mazarguil 
1599f38c5457SAdrien Mazarguil /**
1600f38c5457SAdrien Mazarguil  * DPDK callback to register a PCI device.
1601f38c5457SAdrien Mazarguil  *
16022b730263SAdrien Mazarguil  * This function spawns Ethernet devices out of a given PCI device.
1603f38c5457SAdrien Mazarguil  *
1604f38c5457SAdrien Mazarguil  * @param[in] pci_drv
1605f38c5457SAdrien Mazarguil  *   PCI driver structure (mlx5_driver).
1606f38c5457SAdrien Mazarguil  * @param[in] pci_dev
1607f38c5457SAdrien Mazarguil  *   PCI device information.
1608f38c5457SAdrien Mazarguil  *
1609f38c5457SAdrien Mazarguil  * @return
1610f38c5457SAdrien Mazarguil  *   0 on success, a negative errno value otherwise and rte_errno is set.
1611f38c5457SAdrien Mazarguil  */
1612f38c5457SAdrien Mazarguil static int
1613f38c5457SAdrien Mazarguil mlx5_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
1614f38c5457SAdrien Mazarguil 	       struct rte_pci_device *pci_dev)
1615f38c5457SAdrien Mazarguil {
1616f38c5457SAdrien Mazarguil 	struct ibv_device **ibv_list;
1617ad74bc61SViacheslav Ovsiienko 	/*
1618ad74bc61SViacheslav Ovsiienko 	 * Number of found IB Devices matching with requested PCI BDF.
1619ad74bc61SViacheslav Ovsiienko 	 * nd != 1 means there are multiple IB devices over the same
1620ad74bc61SViacheslav Ovsiienko 	 * PCI device and we have representors and master.
1621ad74bc61SViacheslav Ovsiienko 	 */
1622ad74bc61SViacheslav Ovsiienko 	unsigned int nd = 0;
1623ad74bc61SViacheslav Ovsiienko 	/*
1624ad74bc61SViacheslav Ovsiienko 	 * Number of found IB device Ports. nd = 1 and np = 1..n means
1625ad74bc61SViacheslav Ovsiienko 	 * we have the single multiport IB device, and there may be
1626ad74bc61SViacheslav Ovsiienko 	 * representors attached to some of found ports.
1627ad74bc61SViacheslav Ovsiienko 	 */
1628ad74bc61SViacheslav Ovsiienko 	unsigned int np = 0;
1629ad74bc61SViacheslav Ovsiienko 	/*
1630ad74bc61SViacheslav Ovsiienko 	 * Number of DPDK ethernet devices to Spawn - either over
1631ad74bc61SViacheslav Ovsiienko 	 * multiple IB devices or multiple ports of single IB device.
1632ad74bc61SViacheslav Ovsiienko 	 * Actually this is the number of iterations to spawn.
1633ad74bc61SViacheslav Ovsiienko 	 */
1634ad74bc61SViacheslav Ovsiienko 	unsigned int ns = 0;
1635f87bfa8eSYongseok Koh 	struct mlx5_dev_config dev_config;
1636f38c5457SAdrien Mazarguil 	int ret;
1637f38c5457SAdrien Mazarguil 
16387be600c8SYongseok Koh 	ret = mlx5_init_once();
16397be600c8SYongseok Koh 	if (ret) {
16407be600c8SYongseok Koh 		DRV_LOG(ERR, "unable to init PMD global data: %s",
16417be600c8SYongseok Koh 			strerror(rte_errno));
16427be600c8SYongseok Koh 		return -rte_errno;
16437be600c8SYongseok Koh 	}
1644f38c5457SAdrien Mazarguil 	assert(pci_drv == &mlx5_driver);
1645f38c5457SAdrien Mazarguil 	errno = 0;
1646f38c5457SAdrien Mazarguil 	ibv_list = mlx5_glue->get_device_list(&ret);
1647f38c5457SAdrien Mazarguil 	if (!ibv_list) {
1648f38c5457SAdrien Mazarguil 		rte_errno = errno ? errno : ENOSYS;
1649f38c5457SAdrien Mazarguil 		DRV_LOG(ERR, "cannot list devices, is ib_uverbs loaded?");
1650a6d83b6aSNélio Laranjeiro 		return -rte_errno;
1651a6d83b6aSNélio Laranjeiro 	}
1652ad74bc61SViacheslav Ovsiienko 	/*
1653ad74bc61SViacheslav Ovsiienko 	 * First scan the list of all Infiniband devices to find
1654ad74bc61SViacheslav Ovsiienko 	 * matching ones, gathering into the list.
1655ad74bc61SViacheslav Ovsiienko 	 */
165626c08b97SAdrien Mazarguil 	struct ibv_device *ibv_match[ret + 1];
1657ad74bc61SViacheslav Ovsiienko 	int nl_route = -1;
1658ad74bc61SViacheslav Ovsiienko 	int nl_rdma = -1;
1659ad74bc61SViacheslav Ovsiienko 	unsigned int i;
166026c08b97SAdrien Mazarguil 
1661f38c5457SAdrien Mazarguil 	while (ret-- > 0) {
1662f38c5457SAdrien Mazarguil 		struct rte_pci_addr pci_addr;
1663f38c5457SAdrien Mazarguil 
1664f38c5457SAdrien Mazarguil 		DRV_LOG(DEBUG, "checking device \"%s\"", ibv_list[ret]->name);
1665f38c5457SAdrien Mazarguil 		if (mlx5_ibv_device_to_pci_addr(ibv_list[ret], &pci_addr))
1666f38c5457SAdrien Mazarguil 			continue;
1667f38c5457SAdrien Mazarguil 		if (pci_dev->addr.domain != pci_addr.domain ||
1668f38c5457SAdrien Mazarguil 		    pci_dev->addr.bus != pci_addr.bus ||
1669f38c5457SAdrien Mazarguil 		    pci_dev->addr.devid != pci_addr.devid ||
1670f38c5457SAdrien Mazarguil 		    pci_dev->addr.function != pci_addr.function)
1671f38c5457SAdrien Mazarguil 			continue;
167226c08b97SAdrien Mazarguil 		DRV_LOG(INFO, "PCI information matches for device \"%s\"",
1673f38c5457SAdrien Mazarguil 			ibv_list[ret]->name);
1674ad74bc61SViacheslav Ovsiienko 		ibv_match[nd++] = ibv_list[ret];
167526c08b97SAdrien Mazarguil 	}
1676ad74bc61SViacheslav Ovsiienko 	ibv_match[nd] = NULL;
1677ad74bc61SViacheslav Ovsiienko 	if (!nd) {
1678ad74bc61SViacheslav Ovsiienko 		/* No device macthes, just complain and bail out. */
1679ad74bc61SViacheslav Ovsiienko 		mlx5_glue->free_device_list(ibv_list);
1680ad74bc61SViacheslav Ovsiienko 		DRV_LOG(WARNING,
1681ad74bc61SViacheslav Ovsiienko 			"no Verbs device matches PCI device " PCI_PRI_FMT ","
1682ad74bc61SViacheslav Ovsiienko 			" are kernel drivers loaded?",
1683ad74bc61SViacheslav Ovsiienko 			pci_dev->addr.domain, pci_dev->addr.bus,
1684ad74bc61SViacheslav Ovsiienko 			pci_dev->addr.devid, pci_dev->addr.function);
1685ad74bc61SViacheslav Ovsiienko 		rte_errno = ENOENT;
1686ad74bc61SViacheslav Ovsiienko 		ret = -rte_errno;
1687ad74bc61SViacheslav Ovsiienko 		return ret;
1688ad74bc61SViacheslav Ovsiienko 	}
1689ad74bc61SViacheslav Ovsiienko 	nl_route = mlx5_nl_init(NETLINK_ROUTE);
1690ad74bc61SViacheslav Ovsiienko 	nl_rdma = mlx5_nl_init(NETLINK_RDMA);
1691ad74bc61SViacheslav Ovsiienko 	if (nd == 1) {
169226c08b97SAdrien Mazarguil 		/*
1693ad74bc61SViacheslav Ovsiienko 		 * Found single matching device may have multiple ports.
1694ad74bc61SViacheslav Ovsiienko 		 * Each port may be representor, we have to check the port
1695ad74bc61SViacheslav Ovsiienko 		 * number and check the representors existence.
169626c08b97SAdrien Mazarguil 		 */
1697ad74bc61SViacheslav Ovsiienko 		if (nl_rdma >= 0)
1698ad74bc61SViacheslav Ovsiienko 			np = mlx5_nl_portnum(nl_rdma, ibv_match[0]->name);
1699ad74bc61SViacheslav Ovsiienko 		if (!np)
1700ad74bc61SViacheslav Ovsiienko 			DRV_LOG(WARNING, "can not get IB device \"%s\""
1701ad74bc61SViacheslav Ovsiienko 					 " ports number", ibv_match[0]->name);
1702ad74bc61SViacheslav Ovsiienko 	}
1703ad74bc61SViacheslav Ovsiienko 	/*
1704ad74bc61SViacheslav Ovsiienko 	 * Now we can determine the maximal
1705ad74bc61SViacheslav Ovsiienko 	 * amount of devices to be spawned.
1706ad74bc61SViacheslav Ovsiienko 	 */
1707ad74bc61SViacheslav Ovsiienko 	struct mlx5_dev_spawn_data list[np ? np : nd];
1708ad74bc61SViacheslav Ovsiienko 
1709ad74bc61SViacheslav Ovsiienko 	if (np > 1) {
1710ad74bc61SViacheslav Ovsiienko 		/*
1711ad74bc61SViacheslav Ovsiienko 		 * Signle IB device with multiple ports found,
1712ad74bc61SViacheslav Ovsiienko 		 * it may be E-Switch master device and representors.
1713ad74bc61SViacheslav Ovsiienko 		 * We have to perform identification trough the ports.
1714ad74bc61SViacheslav Ovsiienko 		 */
1715ad74bc61SViacheslav Ovsiienko 		assert(nl_rdma >= 0);
1716ad74bc61SViacheslav Ovsiienko 		assert(ns == 0);
1717ad74bc61SViacheslav Ovsiienko 		assert(nd == 1);
1718ad74bc61SViacheslav Ovsiienko 		for (i = 1; i <= np; ++i) {
1719ad74bc61SViacheslav Ovsiienko 			list[ns].max_port = np;
1720ad74bc61SViacheslav Ovsiienko 			list[ns].ibv_port = i;
1721ad74bc61SViacheslav Ovsiienko 			list[ns].ibv_dev = ibv_match[0];
1722ad74bc61SViacheslav Ovsiienko 			list[ns].eth_dev = NULL;
1723ad74bc61SViacheslav Ovsiienko 			list[ns].ifindex = mlx5_nl_ifindex
1724ad74bc61SViacheslav Ovsiienko 					(nl_rdma, list[ns].ibv_dev->name, i);
1725ad74bc61SViacheslav Ovsiienko 			if (!list[ns].ifindex) {
1726ad74bc61SViacheslav Ovsiienko 				/*
1727ad74bc61SViacheslav Ovsiienko 				 * No network interface index found for the
1728ad74bc61SViacheslav Ovsiienko 				 * specified port, it means there is no
1729ad74bc61SViacheslav Ovsiienko 				 * representor on this port. It's OK,
1730ad74bc61SViacheslav Ovsiienko 				 * there can be disabled ports, for example
1731ad74bc61SViacheslav Ovsiienko 				 * if sriov_numvfs < sriov_totalvfs.
1732ad74bc61SViacheslav Ovsiienko 				 */
173326c08b97SAdrien Mazarguil 				continue;
173426c08b97SAdrien Mazarguil 			}
1735ad74bc61SViacheslav Ovsiienko 			ret = -1;
173626c08b97SAdrien Mazarguil 			if (nl_route >= 0)
1737ad74bc61SViacheslav Ovsiienko 				ret = mlx5_nl_switch_info
1738ad74bc61SViacheslav Ovsiienko 					       (nl_route,
1739ad74bc61SViacheslav Ovsiienko 						list[ns].ifindex,
1740ad74bc61SViacheslav Ovsiienko 						&list[ns].info);
1741ad74bc61SViacheslav Ovsiienko 			if (ret || (!list[ns].info.representor &&
1742ad74bc61SViacheslav Ovsiienko 				    !list[ns].info.master)) {
1743ad74bc61SViacheslav Ovsiienko 				/*
1744ad74bc61SViacheslav Ovsiienko 				 * We failed to recognize representors with
1745ad74bc61SViacheslav Ovsiienko 				 * Netlink, let's try to perform the task
1746ad74bc61SViacheslav Ovsiienko 				 * with sysfs.
1747ad74bc61SViacheslav Ovsiienko 				 */
1748ad74bc61SViacheslav Ovsiienko 				ret =  mlx5_sysfs_switch_info
1749ad74bc61SViacheslav Ovsiienko 						(list[ns].ifindex,
1750ad74bc61SViacheslav Ovsiienko 						 &list[ns].info);
1751ad74bc61SViacheslav Ovsiienko 			}
1752ad74bc61SViacheslav Ovsiienko 			if (!ret && (list[ns].info.representor ^
1753ad74bc61SViacheslav Ovsiienko 				     list[ns].info.master))
1754ad74bc61SViacheslav Ovsiienko 				ns++;
1755ad74bc61SViacheslav Ovsiienko 		}
1756ad74bc61SViacheslav Ovsiienko 		if (!ns) {
175726c08b97SAdrien Mazarguil 			DRV_LOG(ERR,
1758ad74bc61SViacheslav Ovsiienko 				"unable to recognize master/representors"
1759ad74bc61SViacheslav Ovsiienko 				" on the IB device with multiple ports");
1760ad74bc61SViacheslav Ovsiienko 			rte_errno = ENOENT;
1761ad74bc61SViacheslav Ovsiienko 			ret = -rte_errno;
1762ad74bc61SViacheslav Ovsiienko 			goto exit;
1763ad74bc61SViacheslav Ovsiienko 		}
1764ad74bc61SViacheslav Ovsiienko 	} else {
1765ad74bc61SViacheslav Ovsiienko 		/*
1766ad74bc61SViacheslav Ovsiienko 		 * The existence of several matching entries (nd > 1) means
1767ad74bc61SViacheslav Ovsiienko 		 * port representors have been instantiated. No existing Verbs
1768ad74bc61SViacheslav Ovsiienko 		 * call nor sysfs entries can tell them apart, this can only
1769ad74bc61SViacheslav Ovsiienko 		 * be done through Netlink calls assuming kernel drivers are
1770ad74bc61SViacheslav Ovsiienko 		 * recent enough to support them.
1771ad74bc61SViacheslav Ovsiienko 		 *
1772ad74bc61SViacheslav Ovsiienko 		 * In the event of identification failure through Netlink,
1773ad74bc61SViacheslav Ovsiienko 		 * try again through sysfs, then:
1774ad74bc61SViacheslav Ovsiienko 		 *
1775ad74bc61SViacheslav Ovsiienko 		 * 1. A single IB device matches (nd == 1) with single
1776ad74bc61SViacheslav Ovsiienko 		 *    port (np=0/1) and is not a representor, assume
1777ad74bc61SViacheslav Ovsiienko 		 *    no switch support.
1778ad74bc61SViacheslav Ovsiienko 		 *
1779ad74bc61SViacheslav Ovsiienko 		 * 2. Otherwise no safe assumptions can be made;
1780ad74bc61SViacheslav Ovsiienko 		 *    complain louder and bail out.
1781ad74bc61SViacheslav Ovsiienko 		 */
1782ad74bc61SViacheslav Ovsiienko 		np = 1;
1783ad74bc61SViacheslav Ovsiienko 		for (i = 0; i != nd; ++i) {
1784ad74bc61SViacheslav Ovsiienko 			memset(&list[ns].info, 0, sizeof(list[ns].info));
1785ad74bc61SViacheslav Ovsiienko 			list[ns].max_port = 1;
1786ad74bc61SViacheslav Ovsiienko 			list[ns].ibv_port = 1;
1787ad74bc61SViacheslav Ovsiienko 			list[ns].ibv_dev = ibv_match[i];
1788ad74bc61SViacheslav Ovsiienko 			list[ns].eth_dev = NULL;
1789ad74bc61SViacheslav Ovsiienko 			list[ns].ifindex = 0;
1790ad74bc61SViacheslav Ovsiienko 			if (nl_rdma >= 0)
1791ad74bc61SViacheslav Ovsiienko 				list[ns].ifindex = mlx5_nl_ifindex
1792ad74bc61SViacheslav Ovsiienko 					(nl_rdma, list[ns].ibv_dev->name, 1);
1793ad74bc61SViacheslav Ovsiienko 			if (!list[ns].ifindex) {
1794ad74bc61SViacheslav Ovsiienko 				/*
1795ad74bc61SViacheslav Ovsiienko 				 * No network interface index found for the
1796ad74bc61SViacheslav Ovsiienko 				 * specified device, it means there it is not
1797ad74bc61SViacheslav Ovsiienko 				 * a representor/master.
1798ad74bc61SViacheslav Ovsiienko 				 */
1799ad74bc61SViacheslav Ovsiienko 				continue;
1800ad74bc61SViacheslav Ovsiienko 			}
1801ad74bc61SViacheslav Ovsiienko 			ret = -1;
1802ad74bc61SViacheslav Ovsiienko 			if (nl_route >= 0)
1803ad74bc61SViacheslav Ovsiienko 				ret = mlx5_nl_switch_info
1804ad74bc61SViacheslav Ovsiienko 					       (nl_route,
1805ad74bc61SViacheslav Ovsiienko 						list[ns].ifindex,
1806ad74bc61SViacheslav Ovsiienko 						&list[ns].info);
1807ad74bc61SViacheslav Ovsiienko 			if (ret || (!list[ns].info.representor &&
1808ad74bc61SViacheslav Ovsiienko 				    !list[ns].info.master)) {
1809ad74bc61SViacheslav Ovsiienko 				/*
1810ad74bc61SViacheslav Ovsiienko 				 * We failed to recognize representors with
1811ad74bc61SViacheslav Ovsiienko 				 * Netlink, let's try to perform the task
1812ad74bc61SViacheslav Ovsiienko 				 * with sysfs.
1813ad74bc61SViacheslav Ovsiienko 				 */
1814ad74bc61SViacheslav Ovsiienko 				ret =  mlx5_sysfs_switch_info
1815ad74bc61SViacheslav Ovsiienko 						(list[ns].ifindex,
1816ad74bc61SViacheslav Ovsiienko 						 &list[ns].info);
1817ad74bc61SViacheslav Ovsiienko 			}
1818ad74bc61SViacheslav Ovsiienko 			if (!ret && (list[ns].info.representor ^
1819ad74bc61SViacheslav Ovsiienko 				     list[ns].info.master)) {
1820ad74bc61SViacheslav Ovsiienko 				ns++;
1821ad74bc61SViacheslav Ovsiienko 			} else if ((nd == 1) &&
1822ad74bc61SViacheslav Ovsiienko 				   !list[ns].info.representor &&
1823ad74bc61SViacheslav Ovsiienko 				   !list[ns].info.master) {
1824ad74bc61SViacheslav Ovsiienko 				/*
1825ad74bc61SViacheslav Ovsiienko 				 * Single IB device with
1826ad74bc61SViacheslav Ovsiienko 				 * one physical port and
1827ad74bc61SViacheslav Ovsiienko 				 * attached network device.
1828ad74bc61SViacheslav Ovsiienko 				 * May be SRIOV is not enabled
1829ad74bc61SViacheslav Ovsiienko 				 * or there is no representors.
1830ad74bc61SViacheslav Ovsiienko 				 */
1831ad74bc61SViacheslav Ovsiienko 				DRV_LOG(INFO, "no E-Switch support detected");
1832ad74bc61SViacheslav Ovsiienko 				ns++;
1833ad74bc61SViacheslav Ovsiienko 				break;
183426c08b97SAdrien Mazarguil 			}
1835f38c5457SAdrien Mazarguil 		}
1836ad74bc61SViacheslav Ovsiienko 		if (!ns) {
1837ad74bc61SViacheslav Ovsiienko 			DRV_LOG(ERR,
1838ad74bc61SViacheslav Ovsiienko 				"unable to recognize master/representors"
1839ad74bc61SViacheslav Ovsiienko 				" on the multiple IB devices");
1840ad74bc61SViacheslav Ovsiienko 			rte_errno = ENOENT;
1841ad74bc61SViacheslav Ovsiienko 			ret = -rte_errno;
1842ad74bc61SViacheslav Ovsiienko 			goto exit;
1843ad74bc61SViacheslav Ovsiienko 		}
1844ad74bc61SViacheslav Ovsiienko 	}
1845ad74bc61SViacheslav Ovsiienko 	assert(ns);
1846116f90adSAdrien Mazarguil 	/*
1847116f90adSAdrien Mazarguil 	 * Sort list to probe devices in natural order for users convenience
1848116f90adSAdrien Mazarguil 	 * (i.e. master first, then representors from lowest to highest ID).
1849116f90adSAdrien Mazarguil 	 */
1850ad74bc61SViacheslav Ovsiienko 	qsort(list, ns, sizeof(*list), mlx5_dev_spawn_data_cmp);
1851f87bfa8eSYongseok Koh 	/* Default configuration. */
1852f87bfa8eSYongseok Koh 	dev_config = (struct mlx5_dev_config){
185378c7a16dSYongseok Koh 		.hw_padding = 0,
1854f87bfa8eSYongseok Koh 		.mps = MLX5_ARG_UNSET,
1855f87bfa8eSYongseok Koh 		.tx_vec_en = 1,
1856f87bfa8eSYongseok Koh 		.rx_vec_en = 1,
1857f87bfa8eSYongseok Koh 		.txq_inline = MLX5_ARG_UNSET,
1858f87bfa8eSYongseok Koh 		.txqs_inline = MLX5_ARG_UNSET,
185909d8b416SYongseok Koh 		.txqs_vec = MLX5_ARG_UNSET,
1860f87bfa8eSYongseok Koh 		.inline_max_packet_sz = MLX5_ARG_UNSET,
1861f87bfa8eSYongseok Koh 		.vf_nl_en = 1,
1862*dceb5029SYongseok Koh 		.mr_ext_memseg_en = 1,
1863f87bfa8eSYongseok Koh 		.mprq = {
1864f87bfa8eSYongseok Koh 			.enabled = 0, /* Disabled by default. */
1865f87bfa8eSYongseok Koh 			.stride_num_n = MLX5_MPRQ_STRIDE_NUM_N,
1866f87bfa8eSYongseok Koh 			.max_memcpy_len = MLX5_MPRQ_MEMCPY_DEFAULT_LEN,
1867f87bfa8eSYongseok Koh 			.min_rxqs_num = MLX5_MPRQ_MIN_RXQS,
1868f87bfa8eSYongseok Koh 		},
1869f87bfa8eSYongseok Koh 	};
1870ad74bc61SViacheslav Ovsiienko 	/* Device specific configuration. */
1871f38c5457SAdrien Mazarguil 	switch (pci_dev->id.device_id) {
187209d8b416SYongseok Koh 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5BF:
187309d8b416SYongseok Koh 		dev_config.txqs_vec = MLX5_VPMD_MAX_TXQS_BLUEFIELD;
187409d8b416SYongseok Koh 		break;
1875f38c5457SAdrien Mazarguil 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
1876f38c5457SAdrien Mazarguil 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF:
1877f38c5457SAdrien Mazarguil 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF:
1878f38c5457SAdrien Mazarguil 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF:
1879f87bfa8eSYongseok Koh 		dev_config.vf = 1;
1880f38c5457SAdrien Mazarguil 		break;
1881f38c5457SAdrien Mazarguil 	default:
1882f87bfa8eSYongseok Koh 		break;
1883f38c5457SAdrien Mazarguil 	}
188409d8b416SYongseok Koh 	/* Set architecture-dependent default value if unset. */
188509d8b416SYongseok Koh 	if (dev_config.txqs_vec == MLX5_ARG_UNSET)
188609d8b416SYongseok Koh 		dev_config.txqs_vec = MLX5_VPMD_MAX_TXQS;
1887ad74bc61SViacheslav Ovsiienko 	for (i = 0; i != ns; ++i) {
18882b730263SAdrien Mazarguil 		uint32_t restore;
18892b730263SAdrien Mazarguil 
1890f87bfa8eSYongseok Koh 		list[i].eth_dev = mlx5_dev_spawn(&pci_dev->device,
1891ad74bc61SViacheslav Ovsiienko 						 &list[i],
1892ad74bc61SViacheslav Ovsiienko 						 dev_config);
18936de569f5SAdrien Mazarguil 		if (!list[i].eth_dev) {
1894206254b7SOphir Munk 			if (rte_errno != EBUSY && rte_errno != EEXIST)
18952b730263SAdrien Mazarguil 				break;
1896206254b7SOphir Munk 			/* Device is disabled or already spawned. Ignore it. */
18976de569f5SAdrien Mazarguil 			continue;
18986de569f5SAdrien Mazarguil 		}
1899116f90adSAdrien Mazarguil 		restore = list[i].eth_dev->data->dev_flags;
1900116f90adSAdrien Mazarguil 		rte_eth_copy_pci_info(list[i].eth_dev, pci_dev);
19012b730263SAdrien Mazarguil 		/* Restore non-PCI flags cleared by the above call. */
1902116f90adSAdrien Mazarguil 		list[i].eth_dev->data->dev_flags |= restore;
1903116f90adSAdrien Mazarguil 		rte_eth_dev_probing_finish(list[i].eth_dev);
19042b730263SAdrien Mazarguil 	}
1905ad74bc61SViacheslav Ovsiienko 	if (i != ns) {
1906f38c5457SAdrien Mazarguil 		DRV_LOG(ERR,
1907f38c5457SAdrien Mazarguil 			"probe of PCI device " PCI_PRI_FMT " aborted after"
1908f38c5457SAdrien Mazarguil 			" encountering an error: %s",
1909f38c5457SAdrien Mazarguil 			pci_dev->addr.domain, pci_dev->addr.bus,
1910f38c5457SAdrien Mazarguil 			pci_dev->addr.devid, pci_dev->addr.function,
1911f38c5457SAdrien Mazarguil 			strerror(rte_errno));
1912f38c5457SAdrien Mazarguil 		ret = -rte_errno;
19132b730263SAdrien Mazarguil 		/* Roll back. */
19142b730263SAdrien Mazarguil 		while (i--) {
19156de569f5SAdrien Mazarguil 			if (!list[i].eth_dev)
19166de569f5SAdrien Mazarguil 				continue;
1917116f90adSAdrien Mazarguil 			mlx5_dev_close(list[i].eth_dev);
1918e16adf08SThomas Monjalon 			/* mac_addrs must not be freed because in dev_private */
1919e16adf08SThomas Monjalon 			list[i].eth_dev->data->mac_addrs = NULL;
1920116f90adSAdrien Mazarguil 			claim_zero(rte_eth_dev_release_port(list[i].eth_dev));
19212b730263SAdrien Mazarguil 		}
19222b730263SAdrien Mazarguil 		/* Restore original error. */
19232b730263SAdrien Mazarguil 		rte_errno = -ret;
1924f38c5457SAdrien Mazarguil 	} else {
1925f38c5457SAdrien Mazarguil 		ret = 0;
1926f38c5457SAdrien Mazarguil 	}
1927ad74bc61SViacheslav Ovsiienko exit:
1928ad74bc61SViacheslav Ovsiienko 	/*
1929ad74bc61SViacheslav Ovsiienko 	 * Do the routine cleanup:
1930ad74bc61SViacheslav Ovsiienko 	 * - close opened Netlink sockets
1931ad74bc61SViacheslav Ovsiienko 	 * - free the Infiniband device list
1932ad74bc61SViacheslav Ovsiienko 	 */
1933ad74bc61SViacheslav Ovsiienko 	if (nl_rdma >= 0)
1934ad74bc61SViacheslav Ovsiienko 		close(nl_rdma);
1935ad74bc61SViacheslav Ovsiienko 	if (nl_route >= 0)
1936ad74bc61SViacheslav Ovsiienko 		close(nl_route);
1937ad74bc61SViacheslav Ovsiienko 	assert(ibv_list);
1938ad74bc61SViacheslav Ovsiienko 	mlx5_glue->free_device_list(ibv_list);
1939f38c5457SAdrien Mazarguil 	return ret;
1940771fa900SAdrien Mazarguil }
1941771fa900SAdrien Mazarguil 
19423a820742SOphir Munk /**
19433a820742SOphir Munk  * DPDK callback to remove a PCI device.
19443a820742SOphir Munk  *
19453a820742SOphir Munk  * This function removes all Ethernet devices belong to a given PCI device.
19463a820742SOphir Munk  *
19473a820742SOphir Munk  * @param[in] pci_dev
19483a820742SOphir Munk  *   Pointer to the PCI device.
19493a820742SOphir Munk  *
19503a820742SOphir Munk  * @return
19513a820742SOphir Munk  *   0 on success, the function cannot fail.
19523a820742SOphir Munk  */
19533a820742SOphir Munk static int
19543a820742SOphir Munk mlx5_pci_remove(struct rte_pci_device *pci_dev)
19553a820742SOphir Munk {
19563a820742SOphir Munk 	uint16_t port_id;
19573a820742SOphir Munk 	struct rte_eth_dev *port;
19583a820742SOphir Munk 
19593a820742SOphir Munk 	for (port_id = 0; port_id < RTE_MAX_ETHPORTS; port_id++) {
19603a820742SOphir Munk 		port = &rte_eth_devices[port_id];
19613a820742SOphir Munk 		if (port->state != RTE_ETH_DEV_UNUSED &&
19623a820742SOphir Munk 				port->device == &pci_dev->device)
19633a820742SOphir Munk 			rte_eth_dev_close(port_id);
19643a820742SOphir Munk 	}
19653a820742SOphir Munk 	return 0;
19663a820742SOphir Munk }
19673a820742SOphir Munk 
1968771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = {
1969771fa900SAdrien Mazarguil 	{
19701d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
19711d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4)
1972771fa900SAdrien Mazarguil 	},
1973771fa900SAdrien Mazarguil 	{
19741d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
19751d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4VF)
1976771fa900SAdrien Mazarguil 	},
1977771fa900SAdrien Mazarguil 	{
19781d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
19791d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LX)
1980771fa900SAdrien Mazarguil 	},
1981771fa900SAdrien Mazarguil 	{
19821d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
19831d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF)
1984771fa900SAdrien Mazarguil 	},
1985771fa900SAdrien Mazarguil 	{
1986528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1987528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5)
1988528a9fbeSYongseok Koh 	},
1989528a9fbeSYongseok Koh 	{
1990528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1991528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5VF)
1992528a9fbeSYongseok Koh 	},
1993528a9fbeSYongseok Koh 	{
1994528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1995528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EX)
1996528a9fbeSYongseok Koh 	},
1997528a9fbeSYongseok Koh 	{
1998528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1999528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF)
2000528a9fbeSYongseok Koh 	},
2001528a9fbeSYongseok Koh 	{
2002dd3331c6SShahaf Shuler 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2003dd3331c6SShahaf Shuler 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5BF)
2004dd3331c6SShahaf Shuler 	},
2005dd3331c6SShahaf Shuler 	{
2006c322c0e5SOri Kam 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2007c322c0e5SOri Kam 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF)
2008c322c0e5SOri Kam 	},
2009c322c0e5SOri Kam 	{
2010f0354d84SWisam Jaddo 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2011f0354d84SWisam Jaddo 				PCI_DEVICE_ID_MELLANOX_CONNECTX6)
2012f0354d84SWisam Jaddo 	},
2013f0354d84SWisam Jaddo 	{
2014f0354d84SWisam Jaddo 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2015f0354d84SWisam Jaddo 				PCI_DEVICE_ID_MELLANOX_CONNECTX6VF)
2016f0354d84SWisam Jaddo 	},
2017f0354d84SWisam Jaddo 	{
2018771fa900SAdrien Mazarguil 		.vendor_id = 0
2019771fa900SAdrien Mazarguil 	}
2020771fa900SAdrien Mazarguil };
2021771fa900SAdrien Mazarguil 
2022fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver = {
20232f3193cfSJan Viktorin 	.driver = {
20242f3193cfSJan Viktorin 		.name = MLX5_DRIVER_NAME
20252f3193cfSJan Viktorin 	},
2026771fa900SAdrien Mazarguil 	.id_table = mlx5_pci_id_map,
2027af424af8SShreyansh Jain 	.probe = mlx5_pci_probe,
20283a820742SOphir Munk 	.remove = mlx5_pci_remove,
2029989e999dSShahaf Shuler 	.dma_map = mlx5_dma_map,
2030989e999dSShahaf Shuler 	.dma_unmap = mlx5_dma_unmap,
2031206254b7SOphir Munk 	.drv_flags = (RTE_PCI_DRV_INTR_LSC | RTE_PCI_DRV_INTR_RMV |
2032206254b7SOphir Munk 		      RTE_PCI_DRV_PROBE_AGAIN),
2033771fa900SAdrien Mazarguil };
2034771fa900SAdrien Mazarguil 
203572b934adSThomas Monjalon #ifdef RTE_IBVERBS_LINK_DLOPEN
203659b91becSAdrien Mazarguil 
203759b91becSAdrien Mazarguil /**
203808c028d0SAdrien Mazarguil  * Suffix RTE_EAL_PMD_PATH with "-glue".
203908c028d0SAdrien Mazarguil  *
204008c028d0SAdrien Mazarguil  * This function performs a sanity check on RTE_EAL_PMD_PATH before
204108c028d0SAdrien Mazarguil  * suffixing its last component.
204208c028d0SAdrien Mazarguil  *
204308c028d0SAdrien Mazarguil  * @param buf[out]
204408c028d0SAdrien Mazarguil  *   Output buffer, should be large enough otherwise NULL is returned.
204508c028d0SAdrien Mazarguil  * @param size
204608c028d0SAdrien Mazarguil  *   Size of @p out.
204708c028d0SAdrien Mazarguil  *
204808c028d0SAdrien Mazarguil  * @return
204908c028d0SAdrien Mazarguil  *   Pointer to @p buf or @p NULL in case suffix cannot be appended.
205008c028d0SAdrien Mazarguil  */
205108c028d0SAdrien Mazarguil static char *
205208c028d0SAdrien Mazarguil mlx5_glue_path(char *buf, size_t size)
205308c028d0SAdrien Mazarguil {
205408c028d0SAdrien Mazarguil 	static const char *const bad[] = { "/", ".", "..", NULL };
205508c028d0SAdrien Mazarguil 	const char *path = RTE_EAL_PMD_PATH;
205608c028d0SAdrien Mazarguil 	size_t len = strlen(path);
205708c028d0SAdrien Mazarguil 	size_t off;
205808c028d0SAdrien Mazarguil 	int i;
205908c028d0SAdrien Mazarguil 
206008c028d0SAdrien Mazarguil 	while (len && path[len - 1] == '/')
206108c028d0SAdrien Mazarguil 		--len;
206208c028d0SAdrien Mazarguil 	for (off = len; off && path[off - 1] != '/'; --off)
206308c028d0SAdrien Mazarguil 		;
206408c028d0SAdrien Mazarguil 	for (i = 0; bad[i]; ++i)
206508c028d0SAdrien Mazarguil 		if (!strncmp(path + off, bad[i], (int)(len - off)))
206608c028d0SAdrien Mazarguil 			goto error;
206708c028d0SAdrien Mazarguil 	i = snprintf(buf, size, "%.*s-glue", (int)len, path);
206808c028d0SAdrien Mazarguil 	if (i == -1 || (size_t)i >= size)
206908c028d0SAdrien Mazarguil 		goto error;
207008c028d0SAdrien Mazarguil 	return buf;
207108c028d0SAdrien Mazarguil error:
2072a170a30dSNélio Laranjeiro 	DRV_LOG(ERR,
2073a170a30dSNélio Laranjeiro 		"unable to append \"-glue\" to last component of"
207408c028d0SAdrien Mazarguil 		" RTE_EAL_PMD_PATH (\"" RTE_EAL_PMD_PATH "\"),"
207508c028d0SAdrien Mazarguil 		" please re-configure DPDK");
207608c028d0SAdrien Mazarguil 	return NULL;
207708c028d0SAdrien Mazarguil }
207808c028d0SAdrien Mazarguil 
207908c028d0SAdrien Mazarguil /**
208059b91becSAdrien Mazarguil  * Initialization routine for run-time dependency on rdma-core.
208159b91becSAdrien Mazarguil  */
208259b91becSAdrien Mazarguil static int
208359b91becSAdrien Mazarguil mlx5_glue_init(void)
208459b91becSAdrien Mazarguil {
208508c028d0SAdrien Mazarguil 	char glue_path[sizeof(RTE_EAL_PMD_PATH) - 1 + sizeof("-glue")];
2086f6242d06SAdrien Mazarguil 	const char *path[] = {
2087f6242d06SAdrien Mazarguil 		/*
2088f6242d06SAdrien Mazarguil 		 * A basic security check is necessary before trusting
2089f6242d06SAdrien Mazarguil 		 * MLX5_GLUE_PATH, which may override RTE_EAL_PMD_PATH.
2090f6242d06SAdrien Mazarguil 		 */
2091f6242d06SAdrien Mazarguil 		(geteuid() == getuid() && getegid() == getgid() ?
2092f6242d06SAdrien Mazarguil 		 getenv("MLX5_GLUE_PATH") : NULL),
209308c028d0SAdrien Mazarguil 		/*
209408c028d0SAdrien Mazarguil 		 * When RTE_EAL_PMD_PATH is set, use its glue-suffixed
209508c028d0SAdrien Mazarguil 		 * variant, otherwise let dlopen() look up libraries on its
209608c028d0SAdrien Mazarguil 		 * own.
209708c028d0SAdrien Mazarguil 		 */
209808c028d0SAdrien Mazarguil 		(*RTE_EAL_PMD_PATH ?
209908c028d0SAdrien Mazarguil 		 mlx5_glue_path(glue_path, sizeof(glue_path)) : ""),
2100f6242d06SAdrien Mazarguil 	};
2101f6242d06SAdrien Mazarguil 	unsigned int i = 0;
210259b91becSAdrien Mazarguil 	void *handle = NULL;
210359b91becSAdrien Mazarguil 	void **sym;
210459b91becSAdrien Mazarguil 	const char *dlmsg;
210559b91becSAdrien Mazarguil 
2106f6242d06SAdrien Mazarguil 	while (!handle && i != RTE_DIM(path)) {
2107f6242d06SAdrien Mazarguil 		const char *end;
2108f6242d06SAdrien Mazarguil 		size_t len;
2109f6242d06SAdrien Mazarguil 		int ret;
2110f6242d06SAdrien Mazarguil 
2111f6242d06SAdrien Mazarguil 		if (!path[i]) {
2112f6242d06SAdrien Mazarguil 			++i;
2113f6242d06SAdrien Mazarguil 			continue;
2114f6242d06SAdrien Mazarguil 		}
2115f6242d06SAdrien Mazarguil 		end = strpbrk(path[i], ":;");
2116f6242d06SAdrien Mazarguil 		if (!end)
2117f6242d06SAdrien Mazarguil 			end = path[i] + strlen(path[i]);
2118f6242d06SAdrien Mazarguil 		len = end - path[i];
2119f6242d06SAdrien Mazarguil 		ret = 0;
2120f6242d06SAdrien Mazarguil 		do {
2121f6242d06SAdrien Mazarguil 			char name[ret + 1];
2122f6242d06SAdrien Mazarguil 
2123f6242d06SAdrien Mazarguil 			ret = snprintf(name, sizeof(name), "%.*s%s" MLX5_GLUE,
2124f6242d06SAdrien Mazarguil 				       (int)len, path[i],
2125f6242d06SAdrien Mazarguil 				       (!len || *(end - 1) == '/') ? "" : "/");
2126f6242d06SAdrien Mazarguil 			if (ret == -1)
2127f6242d06SAdrien Mazarguil 				break;
2128f6242d06SAdrien Mazarguil 			if (sizeof(name) != (size_t)ret + 1)
2129f6242d06SAdrien Mazarguil 				continue;
2130a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "looking for rdma-core glue as \"%s\"",
2131a170a30dSNélio Laranjeiro 				name);
2132f6242d06SAdrien Mazarguil 			handle = dlopen(name, RTLD_LAZY);
2133f6242d06SAdrien Mazarguil 			break;
2134f6242d06SAdrien Mazarguil 		} while (1);
2135f6242d06SAdrien Mazarguil 		path[i] = end + 1;
2136f6242d06SAdrien Mazarguil 		if (!*end)
2137f6242d06SAdrien Mazarguil 			++i;
2138f6242d06SAdrien Mazarguil 	}
213959b91becSAdrien Mazarguil 	if (!handle) {
214059b91becSAdrien Mazarguil 		rte_errno = EINVAL;
214159b91becSAdrien Mazarguil 		dlmsg = dlerror();
214259b91becSAdrien Mazarguil 		if (dlmsg)
2143a170a30dSNélio Laranjeiro 			DRV_LOG(WARNING, "cannot load glue library: %s", dlmsg);
214459b91becSAdrien Mazarguil 		goto glue_error;
214559b91becSAdrien Mazarguil 	}
214659b91becSAdrien Mazarguil 	sym = dlsym(handle, "mlx5_glue");
214759b91becSAdrien Mazarguil 	if (!sym || !*sym) {
214859b91becSAdrien Mazarguil 		rte_errno = EINVAL;
214959b91becSAdrien Mazarguil 		dlmsg = dlerror();
215059b91becSAdrien Mazarguil 		if (dlmsg)
2151a170a30dSNélio Laranjeiro 			DRV_LOG(ERR, "cannot resolve glue symbol: %s", dlmsg);
215259b91becSAdrien Mazarguil 		goto glue_error;
215359b91becSAdrien Mazarguil 	}
215459b91becSAdrien Mazarguil 	mlx5_glue = *sym;
215559b91becSAdrien Mazarguil 	return 0;
215659b91becSAdrien Mazarguil glue_error:
215759b91becSAdrien Mazarguil 	if (handle)
215859b91becSAdrien Mazarguil 		dlclose(handle);
2159a170a30dSNélio Laranjeiro 	DRV_LOG(WARNING,
2160a170a30dSNélio Laranjeiro 		"cannot initialize PMD due to missing run-time dependency on"
2161a170a30dSNélio Laranjeiro 		" rdma-core libraries (libibverbs, libmlx5)");
216259b91becSAdrien Mazarguil 	return -rte_errno;
216359b91becSAdrien Mazarguil }
216459b91becSAdrien Mazarguil 
216559b91becSAdrien Mazarguil #endif
216659b91becSAdrien Mazarguil 
2167771fa900SAdrien Mazarguil /**
2168771fa900SAdrien Mazarguil  * Driver initialization routine.
2169771fa900SAdrien Mazarguil  */
2170f8e99896SThomas Monjalon RTE_INIT(rte_mlx5_pmd_init)
2171771fa900SAdrien Mazarguil {
21723d96644aSStephen Hemminger 	/* Initialize driver log type. */
21733d96644aSStephen Hemminger 	mlx5_logtype = rte_log_register("pmd.net.mlx5");
21743d96644aSStephen Hemminger 	if (mlx5_logtype >= 0)
21753d96644aSStephen Hemminger 		rte_log_set_level(mlx5_logtype, RTE_LOG_NOTICE);
21763d96644aSStephen Hemminger 
21775f8ba81cSXueming Li 	/* Build the static tables for Verbs conversion. */
2178ea16068cSYongseok Koh 	mlx5_set_ptype_table();
21795f8ba81cSXueming Li 	mlx5_set_cksum_table();
21805f8ba81cSXueming Li 	mlx5_set_swp_types_table();
2181771fa900SAdrien Mazarguil 	/*
2182771fa900SAdrien Mazarguil 	 * RDMAV_HUGEPAGES_SAFE tells ibv_fork_init() we intend to use
2183771fa900SAdrien Mazarguil 	 * huge pages. Calling ibv_fork_init() during init allows
2184771fa900SAdrien Mazarguil 	 * applications to use fork() safely for purposes other than
2185771fa900SAdrien Mazarguil 	 * using this PMD, which is not supported in forked processes.
2186771fa900SAdrien Mazarguil 	 */
2187771fa900SAdrien Mazarguil 	setenv("RDMAV_HUGEPAGES_SAFE", "1", 1);
2188161b93e5SYongseok Koh 	/* Match the size of Rx completion entry to the size of a cacheline. */
2189161b93e5SYongseok Koh 	if (RTE_CACHE_LINE_SIZE == 128)
2190161b93e5SYongseok Koh 		setenv("MLX5_CQE_SIZE", "128", 0);
21911ff30d18SMatan Azrad 	/*
21921ff30d18SMatan Azrad 	 * MLX5_DEVICE_FATAL_CLEANUP tells ibv_destroy functions to
21931ff30d18SMatan Azrad 	 * cleanup all the Verbs resources even when the device was removed.
21941ff30d18SMatan Azrad 	 */
21951ff30d18SMatan Azrad 	setenv("MLX5_DEVICE_FATAL_CLEANUP", "1", 1);
219672b934adSThomas Monjalon #ifdef RTE_IBVERBS_LINK_DLOPEN
219759b91becSAdrien Mazarguil 	if (mlx5_glue_init())
219859b91becSAdrien Mazarguil 		return;
219959b91becSAdrien Mazarguil 	assert(mlx5_glue);
220059b91becSAdrien Mazarguil #endif
22012a3b0097SAdrien Mazarguil #ifndef NDEBUG
22022a3b0097SAdrien Mazarguil 	/* Glue structure must not contain any NULL pointers. */
22032a3b0097SAdrien Mazarguil 	{
22042a3b0097SAdrien Mazarguil 		unsigned int i;
22052a3b0097SAdrien Mazarguil 
22062a3b0097SAdrien Mazarguil 		for (i = 0; i != sizeof(*mlx5_glue) / sizeof(void *); ++i)
22072a3b0097SAdrien Mazarguil 			assert(((const void *const *)mlx5_glue)[i]);
22082a3b0097SAdrien Mazarguil 	}
22092a3b0097SAdrien Mazarguil #endif
22106d5df2eaSAdrien Mazarguil 	if (strcmp(mlx5_glue->version, MLX5_GLUE_VERSION)) {
2211a170a30dSNélio Laranjeiro 		DRV_LOG(ERR,
2212a170a30dSNélio Laranjeiro 			"rdma-core glue \"%s\" mismatch: \"%s\" is required",
22136d5df2eaSAdrien Mazarguil 			mlx5_glue->version, MLX5_GLUE_VERSION);
22146d5df2eaSAdrien Mazarguil 		return;
22156d5df2eaSAdrien Mazarguil 	}
22160e83b8e5SNelio Laranjeiro 	mlx5_glue->fork_init();
22173dcfe039SThomas Monjalon 	rte_pci_register(&mlx5_driver);
2218771fa900SAdrien Mazarguil }
2219771fa900SAdrien Mazarguil 
222001f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__);
222101f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map);
22220880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib");
2223