18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause 2771fa900SAdrien Mazarguil * Copyright 2015 6WIND S.A. 35feecc57SShahaf Shuler * Copyright 2015 Mellanox Technologies, Ltd 4771fa900SAdrien Mazarguil */ 5771fa900SAdrien Mazarguil 6771fa900SAdrien Mazarguil #include <stddef.h> 7771fa900SAdrien Mazarguil #include <unistd.h> 8771fa900SAdrien Mazarguil #include <string.h> 9771fa900SAdrien Mazarguil #include <assert.h> 1059b91becSAdrien Mazarguil #include <dlfcn.h> 11771fa900SAdrien Mazarguil #include <stdint.h> 12771fa900SAdrien Mazarguil #include <stdlib.h> 13e72dd09bSNélio Laranjeiro #include <errno.h> 14771fa900SAdrien Mazarguil #include <net/if.h> 154a984153SXueming Li #include <sys/mman.h> 16ccdcba53SNélio Laranjeiro #include <linux/rtnetlink.h> 17771fa900SAdrien Mazarguil 18771fa900SAdrien Mazarguil /* Verbs header. */ 19771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */ 20771fa900SAdrien Mazarguil #ifdef PEDANTIC 21fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic" 22771fa900SAdrien Mazarguil #endif 23771fa900SAdrien Mazarguil #include <infiniband/verbs.h> 24771fa900SAdrien Mazarguil #ifdef PEDANTIC 25fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic" 26771fa900SAdrien Mazarguil #endif 27771fa900SAdrien Mazarguil 28771fa900SAdrien Mazarguil #include <rte_malloc.h> 29ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 30fdf91e0fSJan Blunck #include <rte_ethdev_pci.h> 31771fa900SAdrien Mazarguil #include <rte_pci.h> 32c752998bSGaetan Rivet #include <rte_bus_pci.h> 33771fa900SAdrien Mazarguil #include <rte_common.h> 3459b91becSAdrien Mazarguil #include <rte_config.h> 354a984153SXueming Li #include <rte_eal_memconfig.h> 36e72dd09bSNélio Laranjeiro #include <rte_kvargs.h> 37e89c15b6SAdrien Mazarguil #include <rte_rwlock.h> 38e89c15b6SAdrien Mazarguil #include <rte_spinlock.h> 39771fa900SAdrien Mazarguil 40771fa900SAdrien Mazarguil #include "mlx5.h" 41771fa900SAdrien Mazarguil #include "mlx5_utils.h" 422e22920bSAdrien Mazarguil #include "mlx5_rxtx.h" 43771fa900SAdrien Mazarguil #include "mlx5_autoconf.h" 4413d57bd5SAdrien Mazarguil #include "mlx5_defs.h" 450e83b8e5SNelio Laranjeiro #include "mlx5_glue.h" 46974f1e7eSYongseok Koh #include "mlx5_mr.h" 47771fa900SAdrien Mazarguil 4899c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */ 4999c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en" 5099c12dccSNélio Laranjeiro 517d6bf6b8SYongseok Koh /* Device parameter to enable Multi-Packet Rx queue. */ 527d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_EN "mprq_en" 537d6bf6b8SYongseok Koh 547d6bf6b8SYongseok Koh /* Device parameter to configure log 2 of the number of strides for MPRQ. */ 557d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_LOG_STRIDE_NUM "mprq_log_stride_num" 567d6bf6b8SYongseok Koh 577d6bf6b8SYongseok Koh /* Device parameter to limit the size of memcpy'd packet for MPRQ. */ 587d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_MAX_MEMCPY_LEN "mprq_max_memcpy_len" 597d6bf6b8SYongseok Koh 607d6bf6b8SYongseok Koh /* Device parameter to set the minimum number of Rx queues to enable MPRQ. */ 617d6bf6b8SYongseok Koh #define MLX5_RXQS_MIN_MPRQ "rxqs_min_mprq" 627d6bf6b8SYongseok Koh 632a66cf37SYaacov Hazan /* Device parameter to configure inline send. */ 642a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline" 652a66cf37SYaacov Hazan 662a66cf37SYaacov Hazan /* 672a66cf37SYaacov Hazan * Device parameter to configure the number of TX queues threshold for 682a66cf37SYaacov Hazan * enabling inline send. 692a66cf37SYaacov Hazan */ 702a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline" 712a66cf37SYaacov Hazan 72230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */ 73230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en" 74230189d9SNélio Laranjeiro 756ce84bd8SYongseok Koh /* Device parameter to include 2 dsegs in the title WQEBB. */ 766ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en" 776ce84bd8SYongseok Koh 786ce84bd8SYongseok Koh /* Device parameter to limit the size of inlining packet. */ 796ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len" 806ce84bd8SYongseok Koh 815644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Tx vector. */ 825644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en" 835644d5b9SNelio Laranjeiro 845644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */ 855644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en" 865644d5b9SNelio Laranjeiro 8778a54648SXueming Li /* Allow L3 VXLAN flow creation. */ 8878a54648SXueming Li #define MLX5_L3_VXLAN_EN "l3_vxlan_en" 8978a54648SXueming Li 90db209cc3SNélio Laranjeiro /* Activate Netlink support in VF mode. */ 91db209cc3SNélio Laranjeiro #define MLX5_VF_NL_EN "vf_nl_en" 92db209cc3SNélio Laranjeiro 9343e9d979SShachar Beiser #ifndef HAVE_IBV_MLX5_MOD_MPW 9443e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2) 9543e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3) 9643e9d979SShachar Beiser #endif 9743e9d979SShachar Beiser 98523f5a74SYongseok Koh #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP 99523f5a74SYongseok Koh #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4) 100523f5a74SYongseok Koh #endif 101523f5a74SYongseok Koh 102974f1e7eSYongseok Koh static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data"; 103974f1e7eSYongseok Koh 104974f1e7eSYongseok Koh /* Shared memory between primary and secondary processes. */ 105974f1e7eSYongseok Koh struct mlx5_shared_data *mlx5_shared_data; 106974f1e7eSYongseok Koh 107974f1e7eSYongseok Koh /* Spinlock for mlx5_shared_data allocation. */ 108974f1e7eSYongseok Koh static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER; 109974f1e7eSYongseok Koh 110a170a30dSNélio Laranjeiro /** Driver-specific log messages type. */ 111a170a30dSNélio Laranjeiro int mlx5_logtype; 112a170a30dSNélio Laranjeiro 113771fa900SAdrien Mazarguil /** 114974f1e7eSYongseok Koh * Prepare shared data between primary and secondary process. 115974f1e7eSYongseok Koh */ 116974f1e7eSYongseok Koh static void 117974f1e7eSYongseok Koh mlx5_prepare_shared_data(void) 118974f1e7eSYongseok Koh { 119974f1e7eSYongseok Koh const struct rte_memzone *mz; 120974f1e7eSYongseok Koh 121974f1e7eSYongseok Koh rte_spinlock_lock(&mlx5_shared_data_lock); 122974f1e7eSYongseok Koh if (mlx5_shared_data == NULL) { 123974f1e7eSYongseok Koh if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 124974f1e7eSYongseok Koh /* Allocate shared memory. */ 125974f1e7eSYongseok Koh mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA, 126974f1e7eSYongseok Koh sizeof(*mlx5_shared_data), 127974f1e7eSYongseok Koh SOCKET_ID_ANY, 0); 128974f1e7eSYongseok Koh } else { 129974f1e7eSYongseok Koh /* Lookup allocated shared memory. */ 130974f1e7eSYongseok Koh mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA); 131974f1e7eSYongseok Koh } 132974f1e7eSYongseok Koh if (mz == NULL) 133974f1e7eSYongseok Koh rte_panic("Cannot allocate mlx5 shared data\n"); 134974f1e7eSYongseok Koh mlx5_shared_data = mz->addr; 135974f1e7eSYongseok Koh /* Initialize shared data. */ 136974f1e7eSYongseok Koh if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 137974f1e7eSYongseok Koh LIST_INIT(&mlx5_shared_data->mem_event_cb_list); 138974f1e7eSYongseok Koh rte_rwlock_init(&mlx5_shared_data->mem_event_rwlock); 139974f1e7eSYongseok Koh } 14044b1d513SDavid Marchand rte_mem_event_callback_register("MLX5_MEM_EVENT_CB", 14144b1d513SDavid Marchand mlx5_mr_mem_event_cb, NULL); 142974f1e7eSYongseok Koh } 143974f1e7eSYongseok Koh rte_spinlock_unlock(&mlx5_shared_data_lock); 144974f1e7eSYongseok Koh } 145974f1e7eSYongseok Koh 146974f1e7eSYongseok Koh /** 1474d803a72SOlga Shern * Retrieve integer value from environment variable. 1484d803a72SOlga Shern * 1494d803a72SOlga Shern * @param[in] name 1504d803a72SOlga Shern * Environment variable name. 1514d803a72SOlga Shern * 1524d803a72SOlga Shern * @return 1534d803a72SOlga Shern * Integer value, 0 if the variable is not set. 1544d803a72SOlga Shern */ 1554d803a72SOlga Shern int 1564d803a72SOlga Shern mlx5_getenv_int(const char *name) 1574d803a72SOlga Shern { 1584d803a72SOlga Shern const char *val = getenv(name); 1594d803a72SOlga Shern 1604d803a72SOlga Shern if (val == NULL) 1614d803a72SOlga Shern return 0; 1624d803a72SOlga Shern return atoi(val); 1634d803a72SOlga Shern } 1644d803a72SOlga Shern 1654d803a72SOlga Shern /** 1661e3a39f7SXueming Li * Verbs callback to allocate a memory. This function should allocate the space 1671e3a39f7SXueming Li * according to the size provided residing inside a huge page. 1681e3a39f7SXueming Li * Please note that all allocation must respect the alignment from libmlx5 1691e3a39f7SXueming Li * (i.e. currently sysconf(_SC_PAGESIZE)). 1701e3a39f7SXueming Li * 1711e3a39f7SXueming Li * @param[in] size 1721e3a39f7SXueming Li * The size in bytes of the memory to allocate. 1731e3a39f7SXueming Li * @param[in] data 1741e3a39f7SXueming Li * A pointer to the callback data. 1751e3a39f7SXueming Li * 1761e3a39f7SXueming Li * @return 177a6d83b6aSNélio Laranjeiro * Allocated buffer, NULL otherwise and rte_errno is set. 1781e3a39f7SXueming Li */ 1791e3a39f7SXueming Li static void * 1801e3a39f7SXueming Li mlx5_alloc_verbs_buf(size_t size, void *data) 1811e3a39f7SXueming Li { 1821e3a39f7SXueming Li struct priv *priv = data; 1831e3a39f7SXueming Li void *ret; 1841e3a39f7SXueming Li size_t alignment = sysconf(_SC_PAGESIZE); 185d10b09dbSOlivier Matz unsigned int socket = SOCKET_ID_ANY; 1861e3a39f7SXueming Li 187d10b09dbSOlivier Matz if (priv->verbs_alloc_ctx.type == MLX5_VERBS_ALLOC_TYPE_TX_QUEUE) { 188d10b09dbSOlivier Matz const struct mlx5_txq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 189d10b09dbSOlivier Matz 190d10b09dbSOlivier Matz socket = ctrl->socket; 191d10b09dbSOlivier Matz } else if (priv->verbs_alloc_ctx.type == 192d10b09dbSOlivier Matz MLX5_VERBS_ALLOC_TYPE_RX_QUEUE) { 193d10b09dbSOlivier Matz const struct mlx5_rxq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 194d10b09dbSOlivier Matz 195d10b09dbSOlivier Matz socket = ctrl->socket; 196d10b09dbSOlivier Matz } 1971e3a39f7SXueming Li assert(data != NULL); 198d10b09dbSOlivier Matz ret = rte_malloc_socket(__func__, size, alignment, socket); 199a6d83b6aSNélio Laranjeiro if (!ret && size) 200a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 2011e3a39f7SXueming Li return ret; 2021e3a39f7SXueming Li } 2031e3a39f7SXueming Li 2041e3a39f7SXueming Li /** 2051e3a39f7SXueming Li * Verbs callback to free a memory. 2061e3a39f7SXueming Li * 2071e3a39f7SXueming Li * @param[in] ptr 2081e3a39f7SXueming Li * A pointer to the memory to free. 2091e3a39f7SXueming Li * @param[in] data 2101e3a39f7SXueming Li * A pointer to the callback data. 2111e3a39f7SXueming Li */ 2121e3a39f7SXueming Li static void 2131e3a39f7SXueming Li mlx5_free_verbs_buf(void *ptr, void *data __rte_unused) 2141e3a39f7SXueming Li { 2151e3a39f7SXueming Li assert(data != NULL); 2161e3a39f7SXueming Li rte_free(ptr); 2171e3a39f7SXueming Li } 2181e3a39f7SXueming Li 2191e3a39f7SXueming Li /** 220771fa900SAdrien Mazarguil * DPDK callback to close the device. 221771fa900SAdrien Mazarguil * 222771fa900SAdrien Mazarguil * Destroy all queues and objects, free memory. 223771fa900SAdrien Mazarguil * 224771fa900SAdrien Mazarguil * @param dev 225771fa900SAdrien Mazarguil * Pointer to Ethernet device structure. 226771fa900SAdrien Mazarguil */ 227771fa900SAdrien Mazarguil static void 228771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev) 229771fa900SAdrien Mazarguil { 23001d79216SNélio Laranjeiro struct priv *priv = dev->data->dev_private; 2312e22920bSAdrien Mazarguil unsigned int i; 2326af6b973SNélio Laranjeiro int ret; 233771fa900SAdrien Mazarguil 234a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u closing device \"%s\"", 2350f99970bSNélio Laranjeiro dev->data->port_id, 236771fa900SAdrien Mazarguil ((priv->ctx != NULL) ? priv->ctx->device->name : "")); 237ecc1c29dSAdrien Mazarguil /* In case mlx5_dev_stop() has not been called. */ 238af4f09f2SNélio Laranjeiro mlx5_dev_interrupt_handler_uninstall(dev); 239af4f09f2SNélio Laranjeiro mlx5_traffic_disable(dev); 2402e22920bSAdrien Mazarguil /* Prevent crashes when queues are still in use. */ 2412e22920bSAdrien Mazarguil dev->rx_pkt_burst = removed_rx_burst; 2422e22920bSAdrien Mazarguil dev->tx_pkt_burst = removed_tx_burst; 2432e22920bSAdrien Mazarguil if (priv->rxqs != NULL) { 2442e22920bSAdrien Mazarguil /* XXX race condition if mlx5_rx_burst() is still running. */ 2452e22920bSAdrien Mazarguil usleep(1000); 246a1366b1aSNélio Laranjeiro for (i = 0; (i != priv->rxqs_n); ++i) 247af4f09f2SNélio Laranjeiro mlx5_rxq_release(dev, i); 2482e22920bSAdrien Mazarguil priv->rxqs_n = 0; 2492e22920bSAdrien Mazarguil priv->rxqs = NULL; 2502e22920bSAdrien Mazarguil } 2512e22920bSAdrien Mazarguil if (priv->txqs != NULL) { 2522e22920bSAdrien Mazarguil /* XXX race condition if mlx5_tx_burst() is still running. */ 2532e22920bSAdrien Mazarguil usleep(1000); 2546e78005aSNélio Laranjeiro for (i = 0; (i != priv->txqs_n); ++i) 255af4f09f2SNélio Laranjeiro mlx5_txq_release(dev, i); 2562e22920bSAdrien Mazarguil priv->txqs_n = 0; 2572e22920bSAdrien Mazarguil priv->txqs = NULL; 2582e22920bSAdrien Mazarguil } 259b43802b4SXueming Li mlx5_flow_delete_drop_queue(dev); 2607d6bf6b8SYongseok Koh mlx5_mprq_free_mp(dev); 261974f1e7eSYongseok Koh mlx5_mr_release(dev); 262771fa900SAdrien Mazarguil if (priv->pd != NULL) { 263771fa900SAdrien Mazarguil assert(priv->ctx != NULL); 2640e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->dealloc_pd(priv->pd)); 2650e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->close_device(priv->ctx)); 266771fa900SAdrien Mazarguil } else 267771fa900SAdrien Mazarguil assert(priv->ctx == NULL); 26829c1d8bbSNélio Laranjeiro if (priv->rss_conf.rss_key != NULL) 26929c1d8bbSNélio Laranjeiro rte_free(priv->rss_conf.rss_key); 270634efbc2SNelio Laranjeiro if (priv->reta_idx != NULL) 271634efbc2SNelio Laranjeiro rte_free(priv->reta_idx); 2728c5bca92SXueming Li if (priv->primary_socket) 273af4f09f2SNélio Laranjeiro mlx5_socket_uninit(dev); 274ccdcba53SNélio Laranjeiro if (priv->config.vf) 275ccdcba53SNélio Laranjeiro mlx5_nl_mac_addr_flush(dev); 276ccdcba53SNélio Laranjeiro if (priv->nl_socket >= 0) 277ccdcba53SNélio Laranjeiro close(priv->nl_socket); 278af4f09f2SNélio Laranjeiro ret = mlx5_hrxq_ibv_verify(dev); 279f5479b68SNélio Laranjeiro if (ret) 280a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some hash Rx queue still remain", 2810f99970bSNélio Laranjeiro dev->data->port_id); 282af4f09f2SNélio Laranjeiro ret = mlx5_ind_table_ibv_verify(dev); 2834c7a0f5fSNélio Laranjeiro if (ret) 284a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some indirection table still remain", 2850f99970bSNélio Laranjeiro dev->data->port_id); 286af4f09f2SNélio Laranjeiro ret = mlx5_rxq_ibv_verify(dev); 28709cb5b58SNélio Laranjeiro if (ret) 288a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Verbs Rx queue still remain", 2890f99970bSNélio Laranjeiro dev->data->port_id); 290af4f09f2SNélio Laranjeiro ret = mlx5_rxq_verify(dev); 291a1366b1aSNélio Laranjeiro if (ret) 292a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Rx queues still remain", 2930f99970bSNélio Laranjeiro dev->data->port_id); 294af4f09f2SNélio Laranjeiro ret = mlx5_txq_ibv_verify(dev); 295faf2667fSNélio Laranjeiro if (ret) 296a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain", 2970f99970bSNélio Laranjeiro dev->data->port_id); 298af4f09f2SNélio Laranjeiro ret = mlx5_txq_verify(dev); 2996e78005aSNélio Laranjeiro if (ret) 300a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Tx queues still remain", 3010f99970bSNélio Laranjeiro dev->data->port_id); 302af4f09f2SNélio Laranjeiro ret = mlx5_flow_verify(dev); 3036af6b973SNélio Laranjeiro if (ret) 304a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some flows still remain", 305a170a30dSNélio Laranjeiro dev->data->port_id); 306771fa900SAdrien Mazarguil memset(priv, 0, sizeof(*priv)); 307771fa900SAdrien Mazarguil } 308771fa900SAdrien Mazarguil 3090887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops = { 310e60fbd5bSAdrien Mazarguil .dev_configure = mlx5_dev_configure, 311e60fbd5bSAdrien Mazarguil .dev_start = mlx5_dev_start, 312e60fbd5bSAdrien Mazarguil .dev_stop = mlx5_dev_stop, 31362072098SOr Ami .dev_set_link_down = mlx5_set_link_down, 31462072098SOr Ami .dev_set_link_up = mlx5_set_link_up, 315771fa900SAdrien Mazarguil .dev_close = mlx5_dev_close, 3161bdbe1afSAdrien Mazarguil .promiscuous_enable = mlx5_promiscuous_enable, 3171bdbe1afSAdrien Mazarguil .promiscuous_disable = mlx5_promiscuous_disable, 3181bdbe1afSAdrien Mazarguil .allmulticast_enable = mlx5_allmulticast_enable, 3191bdbe1afSAdrien Mazarguil .allmulticast_disable = mlx5_allmulticast_disable, 320cb8faed7SAdrien Mazarguil .link_update = mlx5_link_update, 32187011737SAdrien Mazarguil .stats_get = mlx5_stats_get, 32287011737SAdrien Mazarguil .stats_reset = mlx5_stats_reset, 323a4193ae3SShahaf Shuler .xstats_get = mlx5_xstats_get, 324a4193ae3SShahaf Shuler .xstats_reset = mlx5_xstats_reset, 325a4193ae3SShahaf Shuler .xstats_get_names = mlx5_xstats_get_names, 326e60fbd5bSAdrien Mazarguil .dev_infos_get = mlx5_dev_infos_get, 32778a38edfSJianfeng Tan .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 328e9086978SAdrien Mazarguil .vlan_filter_set = mlx5_vlan_filter_set, 3292e22920bSAdrien Mazarguil .rx_queue_setup = mlx5_rx_queue_setup, 3302e22920bSAdrien Mazarguil .tx_queue_setup = mlx5_tx_queue_setup, 3312e22920bSAdrien Mazarguil .rx_queue_release = mlx5_rx_queue_release, 3322e22920bSAdrien Mazarguil .tx_queue_release = mlx5_tx_queue_release, 33302d75430SAdrien Mazarguil .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 33402d75430SAdrien Mazarguil .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 3353318aef7SAdrien Mazarguil .mac_addr_remove = mlx5_mac_addr_remove, 3363318aef7SAdrien Mazarguil .mac_addr_add = mlx5_mac_addr_add, 33786977fccSDavid Marchand .mac_addr_set = mlx5_mac_addr_set, 338e0586a8dSNélio Laranjeiro .set_mc_addr_list = mlx5_set_mc_addr_list, 339cf37ca95SAdrien Mazarguil .mtu_set = mlx5_dev_set_mtu, 340f3db9489SYaacov Hazan .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 341f3db9489SYaacov Hazan .vlan_offload_set = mlx5_vlan_offload_set, 342634efbc2SNelio Laranjeiro .reta_update = mlx5_dev_rss_reta_update, 343634efbc2SNelio Laranjeiro .reta_query = mlx5_dev_rss_reta_query, 3442f97422eSNelio Laranjeiro .rss_hash_update = mlx5_rss_hash_update, 3452f97422eSNelio Laranjeiro .rss_hash_conf_get = mlx5_rss_hash_conf_get, 34676f5c99eSYaacov Hazan .filter_ctrl = mlx5_dev_filter_ctrl, 3478788fec1SOlivier Matz .rx_descriptor_status = mlx5_rx_descriptor_status, 3488788fec1SOlivier Matz .tx_descriptor_status = mlx5_tx_descriptor_status, 3493c7d44afSShahaf Shuler .rx_queue_intr_enable = mlx5_rx_intr_enable, 3503c7d44afSShahaf Shuler .rx_queue_intr_disable = mlx5_rx_intr_disable, 351d3e0f392SMatan Azrad .is_removed = mlx5_is_removed, 352771fa900SAdrien Mazarguil }; 353771fa900SAdrien Mazarguil 35487ec44ceSXueming Li static const struct eth_dev_ops mlx5_dev_sec_ops = { 35587ec44ceSXueming Li .stats_get = mlx5_stats_get, 35687ec44ceSXueming Li .stats_reset = mlx5_stats_reset, 35787ec44ceSXueming Li .xstats_get = mlx5_xstats_get, 35887ec44ceSXueming Li .xstats_reset = mlx5_xstats_reset, 35987ec44ceSXueming Li .xstats_get_names = mlx5_xstats_get_names, 36087ec44ceSXueming Li .dev_infos_get = mlx5_dev_infos_get, 36187ec44ceSXueming Li .rx_descriptor_status = mlx5_rx_descriptor_status, 36287ec44ceSXueming Li .tx_descriptor_status = mlx5_tx_descriptor_status, 36387ec44ceSXueming Li }; 36487ec44ceSXueming Li 3650887aa7fSNélio Laranjeiro /* Available operators in flow isolated mode. */ 3660887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops_isolate = { 3670887aa7fSNélio Laranjeiro .dev_configure = mlx5_dev_configure, 3680887aa7fSNélio Laranjeiro .dev_start = mlx5_dev_start, 3690887aa7fSNélio Laranjeiro .dev_stop = mlx5_dev_stop, 3700887aa7fSNélio Laranjeiro .dev_set_link_down = mlx5_set_link_down, 3710887aa7fSNélio Laranjeiro .dev_set_link_up = mlx5_set_link_up, 3720887aa7fSNélio Laranjeiro .dev_close = mlx5_dev_close, 3730887aa7fSNélio Laranjeiro .link_update = mlx5_link_update, 3740887aa7fSNélio Laranjeiro .stats_get = mlx5_stats_get, 3750887aa7fSNélio Laranjeiro .stats_reset = mlx5_stats_reset, 3760887aa7fSNélio Laranjeiro .xstats_get = mlx5_xstats_get, 3770887aa7fSNélio Laranjeiro .xstats_reset = mlx5_xstats_reset, 3780887aa7fSNélio Laranjeiro .xstats_get_names = mlx5_xstats_get_names, 3790887aa7fSNélio Laranjeiro .dev_infos_get = mlx5_dev_infos_get, 3800887aa7fSNélio Laranjeiro .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 3810887aa7fSNélio Laranjeiro .vlan_filter_set = mlx5_vlan_filter_set, 3820887aa7fSNélio Laranjeiro .rx_queue_setup = mlx5_rx_queue_setup, 3830887aa7fSNélio Laranjeiro .tx_queue_setup = mlx5_tx_queue_setup, 3840887aa7fSNélio Laranjeiro .rx_queue_release = mlx5_rx_queue_release, 3850887aa7fSNélio Laranjeiro .tx_queue_release = mlx5_tx_queue_release, 3860887aa7fSNélio Laranjeiro .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 3870887aa7fSNélio Laranjeiro .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 3880887aa7fSNélio Laranjeiro .mac_addr_remove = mlx5_mac_addr_remove, 3890887aa7fSNélio Laranjeiro .mac_addr_add = mlx5_mac_addr_add, 3900887aa7fSNélio Laranjeiro .mac_addr_set = mlx5_mac_addr_set, 391e0586a8dSNélio Laranjeiro .set_mc_addr_list = mlx5_set_mc_addr_list, 3920887aa7fSNélio Laranjeiro .mtu_set = mlx5_dev_set_mtu, 3930887aa7fSNélio Laranjeiro .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 3940887aa7fSNélio Laranjeiro .vlan_offload_set = mlx5_vlan_offload_set, 3950887aa7fSNélio Laranjeiro .filter_ctrl = mlx5_dev_filter_ctrl, 3960887aa7fSNélio Laranjeiro .rx_descriptor_status = mlx5_rx_descriptor_status, 3970887aa7fSNélio Laranjeiro .tx_descriptor_status = mlx5_tx_descriptor_status, 3980887aa7fSNélio Laranjeiro .rx_queue_intr_enable = mlx5_rx_intr_enable, 3990887aa7fSNélio Laranjeiro .rx_queue_intr_disable = mlx5_rx_intr_disable, 400d3e0f392SMatan Azrad .is_removed = mlx5_is_removed, 4010887aa7fSNélio Laranjeiro }; 4020887aa7fSNélio Laranjeiro 403e72dd09bSNélio Laranjeiro /** 404e72dd09bSNélio Laranjeiro * Verify and store value for device argument. 405e72dd09bSNélio Laranjeiro * 406e72dd09bSNélio Laranjeiro * @param[in] key 407e72dd09bSNélio Laranjeiro * Key argument to verify. 408e72dd09bSNélio Laranjeiro * @param[in] val 409e72dd09bSNélio Laranjeiro * Value associated with key. 410e72dd09bSNélio Laranjeiro * @param opaque 411e72dd09bSNélio Laranjeiro * User data. 412e72dd09bSNélio Laranjeiro * 413e72dd09bSNélio Laranjeiro * @return 414a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 415e72dd09bSNélio Laranjeiro */ 416e72dd09bSNélio Laranjeiro static int 417e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque) 418e72dd09bSNélio Laranjeiro { 4197fe24446SShahaf Shuler struct mlx5_dev_config *config = opaque; 42099c12dccSNélio Laranjeiro unsigned long tmp; 421e72dd09bSNélio Laranjeiro 42299c12dccSNélio Laranjeiro errno = 0; 42399c12dccSNélio Laranjeiro tmp = strtoul(val, NULL, 0); 42499c12dccSNélio Laranjeiro if (errno) { 425a6d83b6aSNélio Laranjeiro rte_errno = errno; 426a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val); 427a6d83b6aSNélio Laranjeiro return -rte_errno; 42899c12dccSNélio Laranjeiro } 42999c12dccSNélio Laranjeiro if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) { 4307fe24446SShahaf Shuler config->cqe_comp = !!tmp; 4317d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_EN, key) == 0) { 4327d6bf6b8SYongseok Koh config->mprq.enabled = !!tmp; 4337d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_NUM, key) == 0) { 4347d6bf6b8SYongseok Koh config->mprq.stride_num_n = tmp; 4357d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_MAX_MEMCPY_LEN, key) == 0) { 4367d6bf6b8SYongseok Koh config->mprq.max_memcpy_len = tmp; 4377d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RXQS_MIN_MPRQ, key) == 0) { 4387d6bf6b8SYongseok Koh config->mprq.min_rxqs_num = tmp; 4392a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQ_INLINE, key) == 0) { 4407fe24446SShahaf Shuler config->txq_inline = tmp; 4412a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) { 4427fe24446SShahaf Shuler config->txqs_inline = tmp; 443230189d9SNélio Laranjeiro } else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) { 4447fe24446SShahaf Shuler config->mps = !!tmp ? config->mps : 0; 4456ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) { 4467fe24446SShahaf Shuler config->mpw_hdr_dseg = !!tmp; 4476ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) { 4487fe24446SShahaf Shuler config->inline_max_packet_sz = tmp; 4495644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_TX_VEC_EN, key) == 0) { 4507fe24446SShahaf Shuler config->tx_vec_en = !!tmp; 4515644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_RX_VEC_EN, key) == 0) { 4527fe24446SShahaf Shuler config->rx_vec_en = !!tmp; 45378a54648SXueming Li } else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) { 45478a54648SXueming Li config->l3_vxlan_en = !!tmp; 455db209cc3SNélio Laranjeiro } else if (strcmp(MLX5_VF_NL_EN, key) == 0) { 456db209cc3SNélio Laranjeiro config->vf_nl_en = !!tmp; 45799c12dccSNélio Laranjeiro } else { 458a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: unknown parameter", key); 459a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 460a6d83b6aSNélio Laranjeiro return -rte_errno; 461e72dd09bSNélio Laranjeiro } 46299c12dccSNélio Laranjeiro return 0; 46399c12dccSNélio Laranjeiro } 464e72dd09bSNélio Laranjeiro 465e72dd09bSNélio Laranjeiro /** 466e72dd09bSNélio Laranjeiro * Parse device parameters. 467e72dd09bSNélio Laranjeiro * 4687fe24446SShahaf Shuler * @param config 4697fe24446SShahaf Shuler * Pointer to device configuration structure. 470e72dd09bSNélio Laranjeiro * @param devargs 471e72dd09bSNélio Laranjeiro * Device arguments structure. 472e72dd09bSNélio Laranjeiro * 473e72dd09bSNélio Laranjeiro * @return 474a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 475e72dd09bSNélio Laranjeiro */ 476e72dd09bSNélio Laranjeiro static int 4777fe24446SShahaf Shuler mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs) 478e72dd09bSNélio Laranjeiro { 479e72dd09bSNélio Laranjeiro const char **params = (const char *[]){ 48099c12dccSNélio Laranjeiro MLX5_RXQ_CQE_COMP_EN, 4817d6bf6b8SYongseok Koh MLX5_RX_MPRQ_EN, 4827d6bf6b8SYongseok Koh MLX5_RX_MPRQ_LOG_STRIDE_NUM, 4837d6bf6b8SYongseok Koh MLX5_RX_MPRQ_MAX_MEMCPY_LEN, 4847d6bf6b8SYongseok Koh MLX5_RXQS_MIN_MPRQ, 4852a66cf37SYaacov Hazan MLX5_TXQ_INLINE, 4862a66cf37SYaacov Hazan MLX5_TXQS_MIN_INLINE, 487230189d9SNélio Laranjeiro MLX5_TXQ_MPW_EN, 4886ce84bd8SYongseok Koh MLX5_TXQ_MPW_HDR_DSEG_EN, 4896ce84bd8SYongseok Koh MLX5_TXQ_MAX_INLINE_LEN, 4905644d5b9SNelio Laranjeiro MLX5_TX_VEC_EN, 4915644d5b9SNelio Laranjeiro MLX5_RX_VEC_EN, 49278a54648SXueming Li MLX5_L3_VXLAN_EN, 493db209cc3SNélio Laranjeiro MLX5_VF_NL_EN, 494e72dd09bSNélio Laranjeiro NULL, 495e72dd09bSNélio Laranjeiro }; 496e72dd09bSNélio Laranjeiro struct rte_kvargs *kvlist; 497e72dd09bSNélio Laranjeiro int ret = 0; 498e72dd09bSNélio Laranjeiro int i; 499e72dd09bSNélio Laranjeiro 500e72dd09bSNélio Laranjeiro if (devargs == NULL) 501e72dd09bSNélio Laranjeiro return 0; 502e72dd09bSNélio Laranjeiro /* Following UGLY cast is done to pass checkpatch. */ 503e72dd09bSNélio Laranjeiro kvlist = rte_kvargs_parse(devargs->args, params); 504e72dd09bSNélio Laranjeiro if (kvlist == NULL) 505e72dd09bSNélio Laranjeiro return 0; 506e72dd09bSNélio Laranjeiro /* Process parameters. */ 507e72dd09bSNélio Laranjeiro for (i = 0; (params[i] != NULL); ++i) { 508e72dd09bSNélio Laranjeiro if (rte_kvargs_count(kvlist, params[i])) { 509e72dd09bSNélio Laranjeiro ret = rte_kvargs_process(kvlist, params[i], 5107fe24446SShahaf Shuler mlx5_args_check, config); 511a6d83b6aSNélio Laranjeiro if (ret) { 512a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 513a67323e4SShahaf Shuler rte_kvargs_free(kvlist); 514a6d83b6aSNélio Laranjeiro return -rte_errno; 515e72dd09bSNélio Laranjeiro } 516e72dd09bSNélio Laranjeiro } 517a67323e4SShahaf Shuler } 518e72dd09bSNélio Laranjeiro rte_kvargs_free(kvlist); 519e72dd09bSNélio Laranjeiro return 0; 520e72dd09bSNélio Laranjeiro } 521e72dd09bSNélio Laranjeiro 522fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver; 523771fa900SAdrien Mazarguil 5244a984153SXueming Li /* 5254a984153SXueming Li * Reserved UAR address space for TXQ UAR(hw doorbell) mapping, process 5264a984153SXueming Li * local resource used by both primary and secondary to avoid duplicate 5274a984153SXueming Li * reservation. 5284a984153SXueming Li * The space has to be available on both primary and secondary process, 5294a984153SXueming Li * TXQ UAR maps to this area using fixed mmap w/o double check. 5304a984153SXueming Li */ 5314a984153SXueming Li static void *uar_base; 5324a984153SXueming Li 5338594a202SAnatoly Burakov static int 53466cc45e2SAnatoly Burakov find_lower_va_bound(const struct rte_memseg_list *msl __rte_unused, 53566cc45e2SAnatoly Burakov const struct rte_memseg *ms, void *arg) 5368594a202SAnatoly Burakov { 5378594a202SAnatoly Burakov void **addr = arg; 5388594a202SAnatoly Burakov 5398594a202SAnatoly Burakov if (*addr == NULL) 5408594a202SAnatoly Burakov *addr = ms->addr; 5418594a202SAnatoly Burakov else 5428594a202SAnatoly Burakov *addr = RTE_MIN(*addr, ms->addr); 5438594a202SAnatoly Burakov 5448594a202SAnatoly Burakov return 0; 5458594a202SAnatoly Burakov } 5468594a202SAnatoly Burakov 5474a984153SXueming Li /** 5484a984153SXueming Li * Reserve UAR address space for primary process. 5494a984153SXueming Li * 550af4f09f2SNélio Laranjeiro * @param[in] dev 551af4f09f2SNélio Laranjeiro * Pointer to Ethernet device. 5524a984153SXueming Li * 5534a984153SXueming Li * @return 554a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 5554a984153SXueming Li */ 5564a984153SXueming Li static int 557af4f09f2SNélio Laranjeiro mlx5_uar_init_primary(struct rte_eth_dev *dev) 5584a984153SXueming Li { 559af4f09f2SNélio Laranjeiro struct priv *priv = dev->data->dev_private; 5604a984153SXueming Li void *addr = (void *)0; 5614a984153SXueming Li 5624a984153SXueming Li if (uar_base) { /* UAR address space mapped. */ 5634a984153SXueming Li priv->uar_base = uar_base; 5644a984153SXueming Li return 0; 5654a984153SXueming Li } 5664a984153SXueming Li /* find out lower bound of hugepage segments */ 5678594a202SAnatoly Burakov rte_memseg_walk(find_lower_va_bound, &addr); 5688594a202SAnatoly Burakov 5694a984153SXueming Li /* keep distance to hugepages to minimize potential conflicts. */ 5704a984153SXueming Li addr = RTE_PTR_SUB(addr, MLX5_UAR_OFFSET + MLX5_UAR_SIZE); 5714a984153SXueming Li /* anonymous mmap, no real memory consumption. */ 5724a984153SXueming Li addr = mmap(addr, MLX5_UAR_SIZE, 5734a984153SXueming Li PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); 5744a984153SXueming Li if (addr == MAP_FAILED) { 575a170a30dSNélio Laranjeiro DRV_LOG(ERR, 576a170a30dSNélio Laranjeiro "port %u failed to reserve UAR address space, please" 5770f99970bSNélio Laranjeiro " adjust MLX5_UAR_SIZE or try --base-virtaddr", 5780f99970bSNélio Laranjeiro dev->data->port_id); 579a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 580a6d83b6aSNélio Laranjeiro return -rte_errno; 5814a984153SXueming Li } 5824a984153SXueming Li /* Accept either same addr or a new addr returned from mmap if target 5834a984153SXueming Li * range occupied. 5844a984153SXueming Li */ 585a170a30dSNélio Laranjeiro DRV_LOG(INFO, "port %u reserved UAR address space: %p", 586a170a30dSNélio Laranjeiro dev->data->port_id, addr); 5874a984153SXueming Li priv->uar_base = addr; /* for primary and secondary UAR re-mmap. */ 5884a984153SXueming Li uar_base = addr; /* process local, don't reserve again. */ 5894a984153SXueming Li return 0; 5904a984153SXueming Li } 5914a984153SXueming Li 5924a984153SXueming Li /** 5934a984153SXueming Li * Reserve UAR address space for secondary process, align with 5944a984153SXueming Li * primary process. 5954a984153SXueming Li * 596af4f09f2SNélio Laranjeiro * @param[in] dev 597af4f09f2SNélio Laranjeiro * Pointer to Ethernet device. 5984a984153SXueming Li * 5994a984153SXueming Li * @return 600a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 6014a984153SXueming Li */ 6024a984153SXueming Li static int 603af4f09f2SNélio Laranjeiro mlx5_uar_init_secondary(struct rte_eth_dev *dev) 6044a984153SXueming Li { 605af4f09f2SNélio Laranjeiro struct priv *priv = dev->data->dev_private; 6064a984153SXueming Li void *addr; 6074a984153SXueming Li 6084a984153SXueming Li assert(priv->uar_base); 6094a984153SXueming Li if (uar_base) { /* already reserved. */ 6104a984153SXueming Li assert(uar_base == priv->uar_base); 6114a984153SXueming Li return 0; 6124a984153SXueming Li } 6134a984153SXueming Li /* anonymous mmap, no real memory consumption. */ 6144a984153SXueming Li addr = mmap(priv->uar_base, MLX5_UAR_SIZE, 6154a984153SXueming Li PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); 6164a984153SXueming Li if (addr == MAP_FAILED) { 617a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port %u UAR mmap failed: %p size: %llu", 6180f99970bSNélio Laranjeiro dev->data->port_id, priv->uar_base, MLX5_UAR_SIZE); 619a6d83b6aSNélio Laranjeiro rte_errno = ENXIO; 620a6d83b6aSNélio Laranjeiro return -rte_errno; 6214a984153SXueming Li } 6224a984153SXueming Li if (priv->uar_base != addr) { 623a170a30dSNélio Laranjeiro DRV_LOG(ERR, 624a170a30dSNélio Laranjeiro "port %u UAR address %p size %llu occupied, please" 625a170a30dSNélio Laranjeiro " adjust MLX5_UAR_OFFSET or try EAL parameter" 626a170a30dSNélio Laranjeiro " --base-virtaddr", 6270f99970bSNélio Laranjeiro dev->data->port_id, priv->uar_base, MLX5_UAR_SIZE); 628a6d83b6aSNélio Laranjeiro rte_errno = ENXIO; 629a6d83b6aSNélio Laranjeiro return -rte_errno; 6304a984153SXueming Li } 6314a984153SXueming Li uar_base = addr; /* process local, don't reserve again */ 632a170a30dSNélio Laranjeiro DRV_LOG(INFO, "port %u reserved UAR address space: %p", 633a170a30dSNélio Laranjeiro dev->data->port_id, addr); 6344a984153SXueming Li return 0; 6354a984153SXueming Li } 6364a984153SXueming Li 637771fa900SAdrien Mazarguil /** 638771fa900SAdrien Mazarguil * DPDK callback to register a PCI device. 639771fa900SAdrien Mazarguil * 640771fa900SAdrien Mazarguil * This function creates an Ethernet device for each port of a given 641771fa900SAdrien Mazarguil * PCI device. 642771fa900SAdrien Mazarguil * 643771fa900SAdrien Mazarguil * @param[in] pci_drv 644771fa900SAdrien Mazarguil * PCI driver structure (mlx5_driver). 645771fa900SAdrien Mazarguil * @param[in] pci_dev 646771fa900SAdrien Mazarguil * PCI device information. 647771fa900SAdrien Mazarguil * 648771fa900SAdrien Mazarguil * @return 649a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 650771fa900SAdrien Mazarguil */ 651771fa900SAdrien Mazarguil static int 65256f08e16SNélio Laranjeiro mlx5_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 65356f08e16SNélio Laranjeiro struct rte_pci_device *pci_dev) 654771fa900SAdrien Mazarguil { 655a6d83b6aSNélio Laranjeiro struct ibv_device **list = NULL; 656771fa900SAdrien Mazarguil struct ibv_device *ibv_dev; 657771fa900SAdrien Mazarguil int err = 0; 658771fa900SAdrien Mazarguil struct ibv_context *attr_ctx = NULL; 65943e9d979SShachar Beiser struct ibv_device_attr_ex device_attr; 660f11a4a7dSAndy Green unsigned int vf = 0; 661e192ef80SYaacov Hazan unsigned int mps; 662523f5a74SYongseok Koh unsigned int cqe_comp; 663772d3435SXueming Li unsigned int tunnel_en = 0; 6641f106da2SMatan Azrad unsigned int mpls_en = 0; 6655f8ba81cSXueming Li unsigned int swp = 0; 666b43802b4SXueming Li unsigned int verb_priorities = 0; 6677d6bf6b8SYongseok Koh unsigned int mprq = 0; 6687d6bf6b8SYongseok Koh unsigned int mprq_min_stride_size_n = 0; 6697d6bf6b8SYongseok Koh unsigned int mprq_max_stride_size_n = 0; 6707d6bf6b8SYongseok Koh unsigned int mprq_min_stride_num_n = 0; 6717d6bf6b8SYongseok Koh unsigned int mprq_max_stride_num_n = 0; 672771fa900SAdrien Mazarguil int i; 673038e7251SShahaf Shuler struct mlx5dv_context attrs_out = {0}; 6749a761de8SOri Kam #ifdef HAVE_IBV_DEVICE_COUNTERS_SET_SUPPORT 6759a761de8SOri Kam struct ibv_counter_set_description cs_desc; 6769a761de8SOri Kam #endif 677771fa900SAdrien Mazarguil 678974f1e7eSYongseok Koh /* Prepare shared data between primary and secondary process. */ 679974f1e7eSYongseok Koh mlx5_prepare_shared_data(); 680fdf91e0fSJan Blunck assert(pci_drv == &mlx5_driver); 6810e83b8e5SNelio Laranjeiro list = mlx5_glue->get_device_list(&i); 682771fa900SAdrien Mazarguil if (list == NULL) { 683771fa900SAdrien Mazarguil assert(errno); 684a6d83b6aSNélio Laranjeiro err = errno; 6855525aa8fSGaetan Rivet if (errno == ENOSYS) 686a170a30dSNélio Laranjeiro DRV_LOG(ERR, 687a170a30dSNélio Laranjeiro "cannot list devices, is ib_uverbs loaded?"); 688a6d83b6aSNélio Laranjeiro goto error; 689771fa900SAdrien Mazarguil } 690771fa900SAdrien Mazarguil assert(i >= 0); 691771fa900SAdrien Mazarguil /* 692771fa900SAdrien Mazarguil * For each listed device, check related sysfs entry against 693771fa900SAdrien Mazarguil * the provided PCI ID. 694771fa900SAdrien Mazarguil */ 695771fa900SAdrien Mazarguil while (i != 0) { 696771fa900SAdrien Mazarguil struct rte_pci_addr pci_addr; 697771fa900SAdrien Mazarguil 698771fa900SAdrien Mazarguil --i; 699a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "checking device \"%s\"", list[i]->name); 700771fa900SAdrien Mazarguil if (mlx5_ibv_device_to_pci_addr(list[i], &pci_addr)) 701771fa900SAdrien Mazarguil continue; 702771fa900SAdrien Mazarguil if ((pci_dev->addr.domain != pci_addr.domain) || 703771fa900SAdrien Mazarguil (pci_dev->addr.bus != pci_addr.bus) || 704771fa900SAdrien Mazarguil (pci_dev->addr.devid != pci_addr.devid) || 705771fa900SAdrien Mazarguil (pci_dev->addr.function != pci_addr.function)) 706771fa900SAdrien Mazarguil continue; 707a170a30dSNélio Laranjeiro DRV_LOG(INFO, "PCI information matches, using device \"%s\"", 708a61888c8SNélio Laranjeiro list[i]->name); 709ccdcba53SNélio Laranjeiro vf = ((pci_dev->id.device_id == 710ccdcba53SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) || 711ccdcba53SNélio Laranjeiro (pci_dev->id.device_id == 712ccdcba53SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) || 713ccdcba53SNélio Laranjeiro (pci_dev->id.device_id == 714ccdcba53SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) || 715ccdcba53SNélio Laranjeiro (pci_dev->id.device_id == 716ccdcba53SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF)); 7170e83b8e5SNelio Laranjeiro attr_ctx = mlx5_glue->open_device(list[i]); 718a6d83b6aSNélio Laranjeiro rte_errno = errno; 719a6d83b6aSNélio Laranjeiro err = rte_errno; 720771fa900SAdrien Mazarguil break; 721771fa900SAdrien Mazarguil } 722771fa900SAdrien Mazarguil if (attr_ctx == NULL) { 723771fa900SAdrien Mazarguil switch (err) { 724771fa900SAdrien Mazarguil case 0: 725a170a30dSNélio Laranjeiro DRV_LOG(ERR, 726a170a30dSNélio Laranjeiro "cannot access device, is mlx5_ib loaded?"); 727a6d83b6aSNélio Laranjeiro err = ENODEV; 728e9f41660SRaslan Darawsheh break; 729771fa900SAdrien Mazarguil case EINVAL: 730a170a30dSNélio Laranjeiro DRV_LOG(ERR, 731a170a30dSNélio Laranjeiro "cannot use device, are drivers up to date?"); 732e9f41660SRaslan Darawsheh break; 733771fa900SAdrien Mazarguil } 734e9f41660SRaslan Darawsheh goto error; 735771fa900SAdrien Mazarguil } 736771fa900SAdrien Mazarguil ibv_dev = list[i]; 737a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "device opened"); 7385f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP 7395f8ba81cSXueming Li attrs_out.comp_mask |= MLX5DV_CONTEXT_MASK_SWP; 7405f8ba81cSXueming Li #endif 74143e9d979SShachar Beiser /* 74243e9d979SShachar Beiser * Multi-packet send is supported by ConnectX-4 Lx PF as well 74343e9d979SShachar Beiser * as all ConnectX-5 devices. 74443e9d979SShachar Beiser */ 745038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 746038e7251SShahaf Shuler attrs_out.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS; 747038e7251SShahaf Shuler #endif 7487d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 7497d6bf6b8SYongseok Koh attrs_out.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ; 7507d6bf6b8SYongseok Koh #endif 7510e83b8e5SNelio Laranjeiro mlx5_glue->dv_query_device(attr_ctx, &attrs_out); 752e589960cSYongseok Koh if (attrs_out.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) { 753e589960cSYongseok Koh if (attrs_out.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) { 754a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "enhanced MPW is supported"); 75543e9d979SShachar Beiser mps = MLX5_MPW_ENHANCED; 75643e9d979SShachar Beiser } else { 757a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "MPW is supported"); 758e589960cSYongseok Koh mps = MLX5_MPW; 759e589960cSYongseok Koh } 760e589960cSYongseok Koh } else { 761a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "MPW isn't supported"); 76243e9d979SShachar Beiser mps = MLX5_MPW_DISABLED; 76343e9d979SShachar Beiser } 7645f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP 7655afda2c6SXueming Li if (attrs_out.comp_mask & MLX5DV_CONTEXT_MASK_SWP) 7665f8ba81cSXueming Li swp = attrs_out.sw_parsing_caps.sw_parsing_offloads; 7675f8ba81cSXueming Li DRV_LOG(DEBUG, "SWP support: %u", swp); 7685f8ba81cSXueming Li #endif 7697d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 7707d6bf6b8SYongseok Koh if (attrs_out.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) { 7717d6bf6b8SYongseok Koh struct mlx5dv_striding_rq_caps mprq_caps = 7727d6bf6b8SYongseok Koh attrs_out.striding_rq_caps; 7737d6bf6b8SYongseok Koh 7747d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %d", 7757d6bf6b8SYongseok Koh mprq_caps.min_single_stride_log_num_of_bytes); 7767d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %d", 7777d6bf6b8SYongseok Koh mprq_caps.max_single_stride_log_num_of_bytes); 7787d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %d", 7797d6bf6b8SYongseok Koh mprq_caps.min_single_wqe_log_num_of_strides); 7807d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %d", 7817d6bf6b8SYongseok Koh mprq_caps.max_single_wqe_log_num_of_strides); 7827d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tsupported_qpts: %d", 7837d6bf6b8SYongseok Koh mprq_caps.supported_qpts); 7847d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "device supports Multi-Packet RQ"); 7857d6bf6b8SYongseok Koh mprq = 1; 7867d6bf6b8SYongseok Koh mprq_min_stride_size_n = 7877d6bf6b8SYongseok Koh mprq_caps.min_single_stride_log_num_of_bytes; 7887d6bf6b8SYongseok Koh mprq_max_stride_size_n = 7897d6bf6b8SYongseok Koh mprq_caps.max_single_stride_log_num_of_bytes; 7907d6bf6b8SYongseok Koh mprq_min_stride_num_n = 7917d6bf6b8SYongseok Koh mprq_caps.min_single_wqe_log_num_of_strides; 7927d6bf6b8SYongseok Koh mprq_max_stride_num_n = 7937d6bf6b8SYongseok Koh mprq_caps.max_single_wqe_log_num_of_strides; 7947d6bf6b8SYongseok Koh } 7957d6bf6b8SYongseok Koh #endif 796523f5a74SYongseok Koh if (RTE_CACHE_LINE_SIZE == 128 && 797523f5a74SYongseok Koh !(attrs_out.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP)) 798523f5a74SYongseok Koh cqe_comp = 0; 799523f5a74SYongseok Koh else 800523f5a74SYongseok Koh cqe_comp = 1; 801038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 802038e7251SShahaf Shuler if (attrs_out.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) { 803038e7251SShahaf Shuler tunnel_en = ((attrs_out.tunnel_offloads_caps & 804038e7251SShahaf Shuler MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) && 805038e7251SShahaf Shuler (attrs_out.tunnel_offloads_caps & 806038e7251SShahaf Shuler MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE)); 807038e7251SShahaf Shuler } 808a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "tunnel offloading is %ssupported", 809a170a30dSNélio Laranjeiro tunnel_en ? "" : "not "); 810038e7251SShahaf Shuler #else 811a170a30dSNélio Laranjeiro DRV_LOG(WARNING, 812a170a30dSNélio Laranjeiro "tunnel offloading disabled due to old OFED/rdma-core version"); 813038e7251SShahaf Shuler #endif 8141f106da2SMatan Azrad #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT 8151f106da2SMatan Azrad mpls_en = ((attrs_out.tunnel_offloads_caps & 8161f106da2SMatan Azrad MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) && 8171f106da2SMatan Azrad (attrs_out.tunnel_offloads_caps & 8181f106da2SMatan Azrad MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP)); 8191f106da2SMatan Azrad DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported", 8201f106da2SMatan Azrad mpls_en ? "" : "not "); 8211f106da2SMatan Azrad #else 8221f106da2SMatan Azrad DRV_LOG(WARNING, "MPLS over GRE/UDP tunnel offloading disabled due to" 8231f106da2SMatan Azrad " old OFED/rdma-core version or firmware configuration"); 8241f106da2SMatan Azrad #endif 825012ad994SShahaf Shuler err = mlx5_glue->query_device_ex(attr_ctx, NULL, &device_attr); 826012ad994SShahaf Shuler if (err) { 827012ad994SShahaf Shuler DEBUG("ibv_query_device_ex() failed"); 828771fa900SAdrien Mazarguil goto error; 829a6d83b6aSNélio Laranjeiro } 830a170a30dSNélio Laranjeiro DRV_LOG(INFO, "%u port(s) detected", 831a170a30dSNélio Laranjeiro device_attr.orig_attr.phys_port_cnt); 83243e9d979SShachar Beiser for (i = 0; i < device_attr.orig_attr.phys_port_cnt; i++) { 833ad831a11SYuanhan Liu char name[RTE_ETH_NAME_MAX_LEN]; 834ad831a11SYuanhan Liu int len; 835771fa900SAdrien Mazarguil uint32_t port = i + 1; /* ports are indexed from one */ 836771fa900SAdrien Mazarguil struct ibv_context *ctx = NULL; 837771fa900SAdrien Mazarguil struct ibv_port_attr port_attr; 838771fa900SAdrien Mazarguil struct ibv_pd *pd = NULL; 839771fa900SAdrien Mazarguil struct priv *priv = NULL; 840af4f09f2SNélio Laranjeiro struct rte_eth_dev *eth_dev = NULL; 84143e9d979SShachar Beiser struct ibv_device_attr_ex device_attr_ex; 842771fa900SAdrien Mazarguil struct ether_addr mac; 8437fe24446SShahaf Shuler struct mlx5_dev_config config = { 8447fe24446SShahaf Shuler .cqe_comp = cqe_comp, 8457fe24446SShahaf Shuler .mps = mps, 8467fe24446SShahaf Shuler .tunnel_en = tunnel_en, 8471f106da2SMatan Azrad .mpls_en = mpls_en, 8487fe24446SShahaf Shuler .tx_vec_en = 1, 8497fe24446SShahaf Shuler .rx_vec_en = 1, 8507fe24446SShahaf Shuler .mpw_hdr_dseg = 0, 85150b244a1SShahaf Shuler .txq_inline = MLX5_ARG_UNSET, 85250b244a1SShahaf Shuler .txqs_inline = MLX5_ARG_UNSET, 85350b244a1SShahaf Shuler .inline_max_packet_sz = MLX5_ARG_UNSET, 854db209cc3SNélio Laranjeiro .vf_nl_en = 1, 8555f8ba81cSXueming Li .swp = !!swp, 8567d6bf6b8SYongseok Koh .mprq = { 8577d6bf6b8SYongseok Koh .enabled = 0, /* Disabled by default. */ 8587d6bf6b8SYongseok Koh .stride_num_n = RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N, 8597d6bf6b8SYongseok Koh mprq_min_stride_num_n), 8607d6bf6b8SYongseok Koh .max_memcpy_len = MLX5_MPRQ_MEMCPY_DEFAULT_LEN, 8617d6bf6b8SYongseok Koh .min_rxqs_num = MLX5_MPRQ_MIN_RXQS, 8627d6bf6b8SYongseok Koh }, 86350b244a1SShahaf Shuler }; 864771fa900SAdrien Mazarguil 865ad831a11SYuanhan Liu len = snprintf(name, sizeof(name), PCI_PRI_FMT, 866ad831a11SYuanhan Liu pci_dev->addr.domain, pci_dev->addr.bus, 867ad831a11SYuanhan Liu pci_dev->addr.devid, pci_dev->addr.function); 868ad831a11SYuanhan Liu if (device_attr.orig_attr.phys_port_cnt > 1) 869ad831a11SYuanhan Liu snprintf(name + len, sizeof(name), " port %u", i); 87051e7fa8dSNélio Laranjeiro if (rte_eal_process_type() == RTE_PROC_SECONDARY) { 871f8b9a3baSXueming Li eth_dev = rte_eth_dev_attach_secondary(name); 872f8b9a3baSXueming Li if (eth_dev == NULL) { 873a170a30dSNélio Laranjeiro DRV_LOG(ERR, "can not attach rte ethdev"); 874a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 875a6d83b6aSNélio Laranjeiro err = rte_errno; 876f8b9a3baSXueming Li goto error; 877f8b9a3baSXueming Li } 878f8b9a3baSXueming Li eth_dev->device = &pci_dev->device; 87987ec44ceSXueming Li eth_dev->dev_ops = &mlx5_dev_sec_ops; 880af4f09f2SNélio Laranjeiro err = mlx5_uar_init_secondary(eth_dev); 881012ad994SShahaf Shuler if (err) { 882012ad994SShahaf Shuler err = rte_errno; 8834a984153SXueming Li goto error; 884012ad994SShahaf Shuler } 885f8b9a3baSXueming Li /* Receive command fd from primary process */ 886af4f09f2SNélio Laranjeiro err = mlx5_socket_connect(eth_dev); 887012ad994SShahaf Shuler if (err < 0) { 888012ad994SShahaf Shuler err = rte_errno; 889f8b9a3baSXueming Li goto error; 890012ad994SShahaf Shuler } 891f8b9a3baSXueming Li /* Remap UAR for Tx queues. */ 892af4f09f2SNélio Laranjeiro err = mlx5_tx_uar_remap(eth_dev, err); 893012ad994SShahaf Shuler if (err) { 894012ad994SShahaf Shuler err = rte_errno; 895f8b9a3baSXueming Li goto error; 896012ad994SShahaf Shuler } 8971cfa649bSShahaf Shuler /* 8981cfa649bSShahaf Shuler * Ethdev pointer is still required as input since 8991cfa649bSShahaf Shuler * the primary device is not accessible from the 9001cfa649bSShahaf Shuler * secondary process. 9011cfa649bSShahaf Shuler */ 9021cfa649bSShahaf Shuler eth_dev->rx_pkt_burst = 903af4f09f2SNélio Laranjeiro mlx5_select_rx_function(eth_dev); 9041cfa649bSShahaf Shuler eth_dev->tx_pkt_burst = 905af4f09f2SNélio Laranjeiro mlx5_select_tx_function(eth_dev); 906fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 907f8b9a3baSXueming Li continue; 908f8b9a3baSXueming Li } 909*c93adcccSAdrien Mazarguil DRV_LOG(DEBUG, "using port %u", port); 9100e83b8e5SNelio Laranjeiro ctx = mlx5_glue->open_device(ibv_dev); 911e1c3e305SMatan Azrad if (ctx == NULL) { 912e1c3e305SMatan Azrad err = ENODEV; 913771fa900SAdrien Mazarguil goto port_error; 914e1c3e305SMatan Azrad } 915771fa900SAdrien Mazarguil /* Check port status. */ 9160e83b8e5SNelio Laranjeiro err = mlx5_glue->query_port(ctx, port, &port_attr); 917771fa900SAdrien Mazarguil if (err) { 918a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port query failed: %s", strerror(err)); 919771fa900SAdrien Mazarguil goto port_error; 920771fa900SAdrien Mazarguil } 9211371f4dfSOr Ami if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) { 922a170a30dSNélio Laranjeiro DRV_LOG(ERR, 923a170a30dSNélio Laranjeiro "port %d is not configured in Ethernet mode", 9241371f4dfSOr Ami port); 925e1c3e305SMatan Azrad err = EINVAL; 9261371f4dfSOr Ami goto port_error; 9271371f4dfSOr Ami } 928771fa900SAdrien Mazarguil if (port_attr.state != IBV_PORT_ACTIVE) 929a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %d is not active: \"%s\" (%d)", 930a170a30dSNélio Laranjeiro port, 931a170a30dSNélio Laranjeiro mlx5_glue->port_state_str(port_attr.state), 932771fa900SAdrien Mazarguil port_attr.state); 933771fa900SAdrien Mazarguil /* Allocate protection domain. */ 9340e83b8e5SNelio Laranjeiro pd = mlx5_glue->alloc_pd(ctx); 935771fa900SAdrien Mazarguil if (pd == NULL) { 936a170a30dSNélio Laranjeiro DRV_LOG(ERR, "PD allocation failure"); 937771fa900SAdrien Mazarguil err = ENOMEM; 938771fa900SAdrien Mazarguil goto port_error; 939771fa900SAdrien Mazarguil } 940771fa900SAdrien Mazarguil /* from rte_ethdev.c */ 941771fa900SAdrien Mazarguil priv = rte_zmalloc("ethdev private structure", 942771fa900SAdrien Mazarguil sizeof(*priv), 943771fa900SAdrien Mazarguil RTE_CACHE_LINE_SIZE); 944771fa900SAdrien Mazarguil if (priv == NULL) { 945a170a30dSNélio Laranjeiro DRV_LOG(ERR, "priv allocation failure"); 946771fa900SAdrien Mazarguil err = ENOMEM; 947771fa900SAdrien Mazarguil goto port_error; 948771fa900SAdrien Mazarguil } 949771fa900SAdrien Mazarguil priv->ctx = ctx; 95087ec44ceSXueming Li strncpy(priv->ibdev_path, priv->ctx->device->ibdev_path, 95187ec44ceSXueming Li sizeof(priv->ibdev_path)); 952771fa900SAdrien Mazarguil priv->device_attr = device_attr; 953771fa900SAdrien Mazarguil priv->port = port; 954771fa900SAdrien Mazarguil priv->pd = pd; 955771fa900SAdrien Mazarguil priv->mtu = ETHER_MTU; 9567fe24446SShahaf Shuler err = mlx5_args(&config, pci_dev->device.devargs); 957e72dd09bSNélio Laranjeiro if (err) { 958a170a30dSNélio Laranjeiro DRV_LOG(ERR, "failed to process device arguments: %s", 959e72dd09bSNélio Laranjeiro strerror(err)); 960012ad994SShahaf Shuler err = rte_errno; 961e72dd09bSNélio Laranjeiro goto port_error; 962e72dd09bSNélio Laranjeiro } 963012ad994SShahaf Shuler err = mlx5_glue->query_device_ex(ctx, NULL, &device_attr_ex); 964012ad994SShahaf Shuler if (err) { 965a170a30dSNélio Laranjeiro DRV_LOG(ERR, "ibv_query_device_ex() failed"); 966771fa900SAdrien Mazarguil goto port_error; 967771fa900SAdrien Mazarguil } 9687fe24446SShahaf Shuler config.hw_csum = !!(device_attr_ex.device_cap_flags_ex & 96943e9d979SShachar Beiser IBV_DEVICE_RAW_IP_CSUM); 970a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "checksum offloading is %ssupported", 9717fe24446SShahaf Shuler (config.hw_csum ? "" : "not ")); 9729a761de8SOri Kam #ifdef HAVE_IBV_DEVICE_COUNTERS_SET_SUPPORT 97373b620f2SNelio Laranjeiro config.flow_counter_en = !!(device_attr.max_counter_sets); 9740e83b8e5SNelio Laranjeiro mlx5_glue->describe_counter_set(ctx, 0, &cs_desc); 975a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, 976a170a30dSNélio Laranjeiro "counter type = %d, num of cs = %ld, attributes = %d", 9779a761de8SOri Kam cs_desc.counter_type, cs_desc.num_of_cs, 9789a761de8SOri Kam cs_desc.attributes); 9799a761de8SOri Kam #endif 9807fe24446SShahaf Shuler config.ind_table_max_size = 98143e9d979SShachar Beiser device_attr_ex.rss_caps.max_rwq_indirection_table_size; 98213d57bd5SAdrien Mazarguil /* Remove this check once DPDK supports larger/variable 98313d57bd5SAdrien Mazarguil * indirection tables. */ 9847fe24446SShahaf Shuler if (config.ind_table_max_size > 985ec1fed22SYongseok Koh (unsigned int)ETH_RSS_RETA_SIZE_512) 9867fe24446SShahaf Shuler config.ind_table_max_size = ETH_RSS_RETA_SIZE_512; 987a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "maximum Rx indirection table size is %u", 9887fe24446SShahaf Shuler config.ind_table_max_size); 9897fe24446SShahaf Shuler config.hw_vlan_strip = !!(device_attr_ex.raw_packet_caps & 99043e9d979SShachar Beiser IBV_RAW_PACKET_CAP_CVLAN_STRIPPING); 991a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "VLAN stripping is %ssupported", 9927fe24446SShahaf Shuler (config.hw_vlan_strip ? "" : "not ")); 99395e16ef3SNelio Laranjeiro 994cd230a3eSShahaf Shuler config.hw_fcs_strip = !!(device_attr_ex.raw_packet_caps & 995cd230a3eSShahaf Shuler IBV_RAW_PACKET_CAP_SCATTER_FCS); 996a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported", 9977fe24446SShahaf Shuler (config.hw_fcs_strip ? "" : "not ")); 9984d326709SOlga Shern 99943e9d979SShachar Beiser #ifdef HAVE_IBV_WQ_FLAG_RX_END_PADDING 10007fe24446SShahaf Shuler config.hw_padding = !!device_attr_ex.rx_pad_end_addr_align; 100143e9d979SShachar Beiser #endif 1002a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, 1003a170a30dSNélio Laranjeiro "hardware Rx end alignment padding is %ssupported", 10047fe24446SShahaf Shuler (config.hw_padding ? "" : "not ")); 1005ccdcba53SNélio Laranjeiro config.vf = vf; 10067fe24446SShahaf Shuler config.tso = ((device_attr_ex.tso_caps.max_tso > 0) && 100743e9d979SShachar Beiser (device_attr_ex.tso_caps.supported_qpts & 100843e9d979SShachar Beiser (1 << IBV_QPT_RAW_PACKET))); 10097fe24446SShahaf Shuler if (config.tso) 10107fe24446SShahaf Shuler config.tso_max_payload_sz = 101143e9d979SShachar Beiser device_attr_ex.tso_caps.max_tso; 10127fe24446SShahaf Shuler if (config.mps && !mps) { 1013a170a30dSNélio Laranjeiro DRV_LOG(ERR, 1014a170a30dSNélio Laranjeiro "multi-packet send not supported on this device" 1015230189d9SNélio Laranjeiro " (" MLX5_TXQ_MPW_EN ")"); 1016230189d9SNélio Laranjeiro err = ENOTSUP; 1017230189d9SNélio Laranjeiro goto port_error; 1018230189d9SNélio Laranjeiro } 1019a170a30dSNélio Laranjeiro DRV_LOG(INFO, "%s MPS is %s", 10200f99970bSNélio Laranjeiro config.mps == MLX5_MPW_ENHANCED ? "enhanced " : "", 1021a170a30dSNélio Laranjeiro config.mps != MLX5_MPW_DISABLED ? "enabled" : 1022a170a30dSNélio Laranjeiro "disabled"); 10237fe24446SShahaf Shuler if (config.cqe_comp && !cqe_comp) { 1024a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "Rx CQE compression isn't supported"); 10257fe24446SShahaf Shuler config.cqe_comp = 0; 1026523f5a74SYongseok Koh } 10277d6bf6b8SYongseok Koh config.mprq.enabled = config.mprq.enabled && mprq; 10287d6bf6b8SYongseok Koh if (config.mprq.enabled) { 10297d6bf6b8SYongseok Koh if (config.mprq.stride_num_n > mprq_max_stride_num_n || 10307d6bf6b8SYongseok Koh config.mprq.stride_num_n < mprq_min_stride_num_n) { 10317d6bf6b8SYongseok Koh config.mprq.stride_num_n = 10327d6bf6b8SYongseok Koh RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N, 10337d6bf6b8SYongseok Koh mprq_min_stride_num_n); 10347d6bf6b8SYongseok Koh DRV_LOG(WARNING, 10357d6bf6b8SYongseok Koh "the number of strides" 10367d6bf6b8SYongseok Koh " for Multi-Packet RQ is out of range," 10377d6bf6b8SYongseok Koh " setting default value (%u)", 10387d6bf6b8SYongseok Koh 1 << config.mprq.stride_num_n); 10397d6bf6b8SYongseok Koh } 10407d6bf6b8SYongseok Koh config.mprq.min_stride_size_n = mprq_min_stride_size_n; 10417d6bf6b8SYongseok Koh config.mprq.max_stride_size_n = mprq_max_stride_size_n; 10427d6bf6b8SYongseok Koh } 1043af4f09f2SNélio Laranjeiro eth_dev = rte_eth_dev_allocate(name); 1044af4f09f2SNélio Laranjeiro if (eth_dev == NULL) { 1045a170a30dSNélio Laranjeiro DRV_LOG(ERR, "can not allocate rte ethdev"); 1046af4f09f2SNélio Laranjeiro err = ENOMEM; 1047af4f09f2SNélio Laranjeiro goto port_error; 1048af4f09f2SNélio Laranjeiro } 1049af4f09f2SNélio Laranjeiro eth_dev->data->dev_private = priv; 1050df428ceeSYongseok Koh priv->dev_data = eth_dev->data; 1051af4f09f2SNélio Laranjeiro eth_dev->data->mac_addrs = priv->mac; 1052af4f09f2SNélio Laranjeiro eth_dev->device = &pci_dev->device; 1053af4f09f2SNélio Laranjeiro rte_eth_copy_pci_info(eth_dev, pci_dev); 1054af4f09f2SNélio Laranjeiro eth_dev->device->driver = &mlx5_driver.driver; 1055af4f09f2SNélio Laranjeiro err = mlx5_uar_init_primary(eth_dev); 1056012ad994SShahaf Shuler if (err) { 1057012ad994SShahaf Shuler err = rte_errno; 10584a984153SXueming Li goto port_error; 1059012ad994SShahaf Shuler } 1060771fa900SAdrien Mazarguil /* Configure the first MAC address by default. */ 1061af4f09f2SNélio Laranjeiro if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) { 1062a170a30dSNélio Laranjeiro DRV_LOG(ERR, 1063a170a30dSNélio Laranjeiro "port %u cannot get MAC address, is mlx5_en" 1064a170a30dSNélio Laranjeiro " loaded? (errno: %s)", 1065a170a30dSNélio Laranjeiro eth_dev->data->port_id, strerror(errno)); 1066e1c3e305SMatan Azrad err = ENODEV; 1067771fa900SAdrien Mazarguil goto port_error; 1068771fa900SAdrien Mazarguil } 1069a170a30dSNélio Laranjeiro DRV_LOG(INFO, 1070a170a30dSNélio Laranjeiro "port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x", 10710f99970bSNélio Laranjeiro eth_dev->data->port_id, 1072771fa900SAdrien Mazarguil mac.addr_bytes[0], mac.addr_bytes[1], 1073771fa900SAdrien Mazarguil mac.addr_bytes[2], mac.addr_bytes[3], 1074771fa900SAdrien Mazarguil mac.addr_bytes[4], mac.addr_bytes[5]); 1075771fa900SAdrien Mazarguil #ifndef NDEBUG 1076771fa900SAdrien Mazarguil { 1077771fa900SAdrien Mazarguil char ifname[IF_NAMESIZE]; 1078771fa900SAdrien Mazarguil 1079af4f09f2SNélio Laranjeiro if (mlx5_get_ifname(eth_dev, &ifname) == 0) 1080a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u ifname is \"%s\"", 10810f99970bSNélio Laranjeiro eth_dev->data->port_id, ifname); 1082771fa900SAdrien Mazarguil else 1083a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u ifname is unknown", 10840f99970bSNélio Laranjeiro eth_dev->data->port_id); 1085771fa900SAdrien Mazarguil } 1086771fa900SAdrien Mazarguil #endif 1087771fa900SAdrien Mazarguil /* Get actual MTU if possible. */ 1088a6d83b6aSNélio Laranjeiro err = mlx5_get_mtu(eth_dev, &priv->mtu); 1089012ad994SShahaf Shuler if (err) { 1090012ad994SShahaf Shuler err = rte_errno; 1091a6d83b6aSNélio Laranjeiro goto port_error; 1092012ad994SShahaf Shuler } 1093a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id, 1094a170a30dSNélio Laranjeiro priv->mtu); 1095e313ef4cSShahaf Shuler /* 1096e313ef4cSShahaf Shuler * Initialize burst functions to prevent crashes before link-up. 1097e313ef4cSShahaf Shuler */ 1098e313ef4cSShahaf Shuler eth_dev->rx_pkt_burst = removed_rx_burst; 1099e313ef4cSShahaf Shuler eth_dev->tx_pkt_burst = removed_tx_burst; 1100771fa900SAdrien Mazarguil eth_dev->dev_ops = &mlx5_dev_ops; 1101272733b5SNélio Laranjeiro /* Register MAC address. */ 1102272733b5SNélio Laranjeiro claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0)); 1103ccdcba53SNélio Laranjeiro priv->nl_socket = -1; 1104ccdcba53SNélio Laranjeiro priv->nl_sn = 0; 1105db209cc3SNélio Laranjeiro if (vf && config.vf_nl_en) { 1106ccdcba53SNélio Laranjeiro priv->nl_socket = mlx5_nl_init(RTMGRP_LINK); 1107ccdcba53SNélio Laranjeiro if (priv->nl_socket < 0) 1108ccdcba53SNélio Laranjeiro priv->nl_socket = -1; 1109ccdcba53SNélio Laranjeiro mlx5_nl_mac_addr_sync(eth_dev); 1110ccdcba53SNélio Laranjeiro } 1111c8ffb8a9SNélio Laranjeiro TAILQ_INIT(&priv->flows); 11121b37f5d8SNélio Laranjeiro TAILQ_INIT(&priv->ctrl_flows); 11131e3a39f7SXueming Li /* Hint libmlx5 to use PMD allocator for data plane resources */ 11141e3a39f7SXueming Li struct mlx5dv_ctx_allocators alctr = { 11151e3a39f7SXueming Li .alloc = &mlx5_alloc_verbs_buf, 11161e3a39f7SXueming Li .free = &mlx5_free_verbs_buf, 11171e3a39f7SXueming Li .data = priv, 11181e3a39f7SXueming Li }; 11190e83b8e5SNelio Laranjeiro mlx5_glue->dv_set_context_attr(ctx, 11200e83b8e5SNelio Laranjeiro MLX5DV_CTX_ATTR_BUF_ALLOCATORS, 11211e3a39f7SXueming Li (void *)((uintptr_t)&alctr)); 1122771fa900SAdrien Mazarguil /* Bring Ethernet device up. */ 1123a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u forcing Ethernet interface up", 11240f99970bSNélio Laranjeiro eth_dev->data->port_id); 11257ba5320bSNélio Laranjeiro mlx5_set_link_up(eth_dev); 1126a85a606cSShahaf Shuler /* 1127a85a606cSShahaf Shuler * Even though the interrupt handler is not installed yet, 1128a85a606cSShahaf Shuler * interrupts will still trigger on the asyn_fd from 1129a85a606cSShahaf Shuler * Verbs context returned by ibv_open_device(). 1130a85a606cSShahaf Shuler */ 1131a85a606cSShahaf Shuler mlx5_link_update(eth_dev, 0); 11327fe24446SShahaf Shuler /* Store device configuration on private structure. */ 11337fe24446SShahaf Shuler priv->config = config; 1134b43802b4SXueming Li /* Create drop queue. */ 1135b43802b4SXueming Li err = mlx5_flow_create_drop_queue(eth_dev); 1136b43802b4SXueming Li if (err) { 1137b43802b4SXueming Li DRV_LOG(ERR, "port %u drop queue allocation failed: %s", 1138b43802b4SXueming Li eth_dev->data->port_id, strerror(rte_errno)); 1139012ad994SShahaf Shuler err = rte_errno; 1140b43802b4SXueming Li goto port_error; 1141b43802b4SXueming Li } 1142b43802b4SXueming Li /* Supported Verbs flow priority number detection. */ 1143b43802b4SXueming Li if (verb_priorities == 0) 1144b43802b4SXueming Li verb_priorities = mlx5_get_max_verbs_prio(eth_dev); 1145b43802b4SXueming Li if (verb_priorities < MLX5_VERBS_FLOW_PRIO_8) { 1146b43802b4SXueming Li DRV_LOG(ERR, "port %u wrong Verbs flow priorities: %u", 1147b43802b4SXueming Li eth_dev->data->port_id, verb_priorities); 1148b43802b4SXueming Li goto port_error; 1149b43802b4SXueming Li } 1150b43802b4SXueming Li priv->config.max_verbs_prio = verb_priorities; 11510ace586dSXueming Li /* 11520ace586dSXueming Li * Once the device is added to the list of memory event 11530ace586dSXueming Li * callback, its global MR cache table cannot be expanded 11540ace586dSXueming Li * on the fly because of deadlock. If it overflows, lookup 11550ace586dSXueming Li * should be done by searching MR list linearly, which is slow. 11560ace586dSXueming Li */ 11570ace586dSXueming Li err = mlx5_mr_btree_init(&priv->mr.cache, 11580ace586dSXueming Li MLX5_MR_BTREE_CACHE_N * 2, 11590ace586dSXueming Li eth_dev->device->numa_node); 11600ace586dSXueming Li if (err) { 11610ace586dSXueming Li err = rte_errno; 11620ace586dSXueming Li goto port_error; 11630ace586dSXueming Li } 1164e89c15b6SAdrien Mazarguil /* Add device to memory callback list. */ 1165e89c15b6SAdrien Mazarguil rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock); 1166e89c15b6SAdrien Mazarguil LIST_INSERT_HEAD(&mlx5_shared_data->mem_event_cb_list, 1167e89c15b6SAdrien Mazarguil priv, mem_event_cb); 1168e89c15b6SAdrien Mazarguil rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock); 1169fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 1170771fa900SAdrien Mazarguil continue; 1171771fa900SAdrien Mazarguil port_error: 117229c1d8bbSNélio Laranjeiro if (priv) 1173771fa900SAdrien Mazarguil rte_free(priv); 1174771fa900SAdrien Mazarguil if (pd) 11750e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->dealloc_pd(pd)); 1176771fa900SAdrien Mazarguil if (ctx) 11770e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->close_device(ctx)); 1178690de285SRaslan Darawsheh if (eth_dev && rte_eal_process_type() == RTE_PROC_PRIMARY) 1179690de285SRaslan Darawsheh rte_eth_dev_release_port(eth_dev); 1180771fa900SAdrien Mazarguil break; 1181771fa900SAdrien Mazarguil } 1182771fa900SAdrien Mazarguil /* 1183771fa900SAdrien Mazarguil * XXX if something went wrong in the loop above, there is a resource 1184771fa900SAdrien Mazarguil * leak (ctx, pd, priv, dpdk ethdev) but we can do nothing about it as 1185771fa900SAdrien Mazarguil * long as the dpdk does not provide a way to deallocate a ethdev and a 1186771fa900SAdrien Mazarguil * way to enumerate the registered ethdevs to free the previous ones. 1187771fa900SAdrien Mazarguil */ 1188771fa900SAdrien Mazarguil error: 1189771fa900SAdrien Mazarguil if (attr_ctx) 11900e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->close_device(attr_ctx)); 1191771fa900SAdrien Mazarguil if (list) 11920e83b8e5SNelio Laranjeiro mlx5_glue->free_device_list(list); 1193a6d83b6aSNélio Laranjeiro if (err) { 1194a6d83b6aSNélio Laranjeiro rte_errno = err; 1195a6d83b6aSNélio Laranjeiro return -rte_errno; 1196a6d83b6aSNélio Laranjeiro } 1197a6d83b6aSNélio Laranjeiro return 0; 1198771fa900SAdrien Mazarguil } 1199771fa900SAdrien Mazarguil 1200771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = { 1201771fa900SAdrien Mazarguil { 12021d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 12031d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4) 1204771fa900SAdrien Mazarguil }, 1205771fa900SAdrien Mazarguil { 12061d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 12071d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) 1208771fa900SAdrien Mazarguil }, 1209771fa900SAdrien Mazarguil { 12101d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 12111d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LX) 1212771fa900SAdrien Mazarguil }, 1213771fa900SAdrien Mazarguil { 12141d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 12151d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) 1216771fa900SAdrien Mazarguil }, 1217771fa900SAdrien Mazarguil { 1218528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1219528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5) 1220528a9fbeSYongseok Koh }, 1221528a9fbeSYongseok Koh { 1222528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1223528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) 1224528a9fbeSYongseok Koh }, 1225528a9fbeSYongseok Koh { 1226528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1227528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EX) 1228528a9fbeSYongseok Koh }, 1229528a9fbeSYongseok Koh { 1230528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1231528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF) 1232528a9fbeSYongseok Koh }, 1233528a9fbeSYongseok Koh { 1234dd3331c6SShahaf Shuler RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1235dd3331c6SShahaf Shuler PCI_DEVICE_ID_MELLANOX_CONNECTX5BF) 1236dd3331c6SShahaf Shuler }, 1237dd3331c6SShahaf Shuler { 1238771fa900SAdrien Mazarguil .vendor_id = 0 1239771fa900SAdrien Mazarguil } 1240771fa900SAdrien Mazarguil }; 1241771fa900SAdrien Mazarguil 1242fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver = { 12432f3193cfSJan Viktorin .driver = { 12442f3193cfSJan Viktorin .name = MLX5_DRIVER_NAME 12452f3193cfSJan Viktorin }, 1246771fa900SAdrien Mazarguil .id_table = mlx5_pci_id_map, 1247af424af8SShreyansh Jain .probe = mlx5_pci_probe, 12487d7d7ad1SMatan Azrad .drv_flags = RTE_PCI_DRV_INTR_LSC | RTE_PCI_DRV_INTR_RMV, 1249771fa900SAdrien Mazarguil }; 1250771fa900SAdrien Mazarguil 125159b91becSAdrien Mazarguil #ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS 125259b91becSAdrien Mazarguil 125359b91becSAdrien Mazarguil /** 125408c028d0SAdrien Mazarguil * Suffix RTE_EAL_PMD_PATH with "-glue". 125508c028d0SAdrien Mazarguil * 125608c028d0SAdrien Mazarguil * This function performs a sanity check on RTE_EAL_PMD_PATH before 125708c028d0SAdrien Mazarguil * suffixing its last component. 125808c028d0SAdrien Mazarguil * 125908c028d0SAdrien Mazarguil * @param buf[out] 126008c028d0SAdrien Mazarguil * Output buffer, should be large enough otherwise NULL is returned. 126108c028d0SAdrien Mazarguil * @param size 126208c028d0SAdrien Mazarguil * Size of @p out. 126308c028d0SAdrien Mazarguil * 126408c028d0SAdrien Mazarguil * @return 126508c028d0SAdrien Mazarguil * Pointer to @p buf or @p NULL in case suffix cannot be appended. 126608c028d0SAdrien Mazarguil */ 126708c028d0SAdrien Mazarguil static char * 126808c028d0SAdrien Mazarguil mlx5_glue_path(char *buf, size_t size) 126908c028d0SAdrien Mazarguil { 127008c028d0SAdrien Mazarguil static const char *const bad[] = { "/", ".", "..", NULL }; 127108c028d0SAdrien Mazarguil const char *path = RTE_EAL_PMD_PATH; 127208c028d0SAdrien Mazarguil size_t len = strlen(path); 127308c028d0SAdrien Mazarguil size_t off; 127408c028d0SAdrien Mazarguil int i; 127508c028d0SAdrien Mazarguil 127608c028d0SAdrien Mazarguil while (len && path[len - 1] == '/') 127708c028d0SAdrien Mazarguil --len; 127808c028d0SAdrien Mazarguil for (off = len; off && path[off - 1] != '/'; --off) 127908c028d0SAdrien Mazarguil ; 128008c028d0SAdrien Mazarguil for (i = 0; bad[i]; ++i) 128108c028d0SAdrien Mazarguil if (!strncmp(path + off, bad[i], (int)(len - off))) 128208c028d0SAdrien Mazarguil goto error; 128308c028d0SAdrien Mazarguil i = snprintf(buf, size, "%.*s-glue", (int)len, path); 128408c028d0SAdrien Mazarguil if (i == -1 || (size_t)i >= size) 128508c028d0SAdrien Mazarguil goto error; 128608c028d0SAdrien Mazarguil return buf; 128708c028d0SAdrien Mazarguil error: 1288a170a30dSNélio Laranjeiro DRV_LOG(ERR, 1289a170a30dSNélio Laranjeiro "unable to append \"-glue\" to last component of" 129008c028d0SAdrien Mazarguil " RTE_EAL_PMD_PATH (\"" RTE_EAL_PMD_PATH "\")," 129108c028d0SAdrien Mazarguil " please re-configure DPDK"); 129208c028d0SAdrien Mazarguil return NULL; 129308c028d0SAdrien Mazarguil } 129408c028d0SAdrien Mazarguil 129508c028d0SAdrien Mazarguil /** 129659b91becSAdrien Mazarguil * Initialization routine for run-time dependency on rdma-core. 129759b91becSAdrien Mazarguil */ 129859b91becSAdrien Mazarguil static int 129959b91becSAdrien Mazarguil mlx5_glue_init(void) 130059b91becSAdrien Mazarguil { 130108c028d0SAdrien Mazarguil char glue_path[sizeof(RTE_EAL_PMD_PATH) - 1 + sizeof("-glue")]; 1302f6242d06SAdrien Mazarguil const char *path[] = { 1303f6242d06SAdrien Mazarguil /* 1304f6242d06SAdrien Mazarguil * A basic security check is necessary before trusting 1305f6242d06SAdrien Mazarguil * MLX5_GLUE_PATH, which may override RTE_EAL_PMD_PATH. 1306f6242d06SAdrien Mazarguil */ 1307f6242d06SAdrien Mazarguil (geteuid() == getuid() && getegid() == getgid() ? 1308f6242d06SAdrien Mazarguil getenv("MLX5_GLUE_PATH") : NULL), 130908c028d0SAdrien Mazarguil /* 131008c028d0SAdrien Mazarguil * When RTE_EAL_PMD_PATH is set, use its glue-suffixed 131108c028d0SAdrien Mazarguil * variant, otherwise let dlopen() look up libraries on its 131208c028d0SAdrien Mazarguil * own. 131308c028d0SAdrien Mazarguil */ 131408c028d0SAdrien Mazarguil (*RTE_EAL_PMD_PATH ? 131508c028d0SAdrien Mazarguil mlx5_glue_path(glue_path, sizeof(glue_path)) : ""), 1316f6242d06SAdrien Mazarguil }; 1317f6242d06SAdrien Mazarguil unsigned int i = 0; 131859b91becSAdrien Mazarguil void *handle = NULL; 131959b91becSAdrien Mazarguil void **sym; 132059b91becSAdrien Mazarguil const char *dlmsg; 132159b91becSAdrien Mazarguil 1322f6242d06SAdrien Mazarguil while (!handle && i != RTE_DIM(path)) { 1323f6242d06SAdrien Mazarguil const char *end; 1324f6242d06SAdrien Mazarguil size_t len; 1325f6242d06SAdrien Mazarguil int ret; 1326f6242d06SAdrien Mazarguil 1327f6242d06SAdrien Mazarguil if (!path[i]) { 1328f6242d06SAdrien Mazarguil ++i; 1329f6242d06SAdrien Mazarguil continue; 1330f6242d06SAdrien Mazarguil } 1331f6242d06SAdrien Mazarguil end = strpbrk(path[i], ":;"); 1332f6242d06SAdrien Mazarguil if (!end) 1333f6242d06SAdrien Mazarguil end = path[i] + strlen(path[i]); 1334f6242d06SAdrien Mazarguil len = end - path[i]; 1335f6242d06SAdrien Mazarguil ret = 0; 1336f6242d06SAdrien Mazarguil do { 1337f6242d06SAdrien Mazarguil char name[ret + 1]; 1338f6242d06SAdrien Mazarguil 1339f6242d06SAdrien Mazarguil ret = snprintf(name, sizeof(name), "%.*s%s" MLX5_GLUE, 1340f6242d06SAdrien Mazarguil (int)len, path[i], 1341f6242d06SAdrien Mazarguil (!len || *(end - 1) == '/') ? "" : "/"); 1342f6242d06SAdrien Mazarguil if (ret == -1) 1343f6242d06SAdrien Mazarguil break; 1344f6242d06SAdrien Mazarguil if (sizeof(name) != (size_t)ret + 1) 1345f6242d06SAdrien Mazarguil continue; 1346a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "looking for rdma-core glue as \"%s\"", 1347a170a30dSNélio Laranjeiro name); 1348f6242d06SAdrien Mazarguil handle = dlopen(name, RTLD_LAZY); 1349f6242d06SAdrien Mazarguil break; 1350f6242d06SAdrien Mazarguil } while (1); 1351f6242d06SAdrien Mazarguil path[i] = end + 1; 1352f6242d06SAdrien Mazarguil if (!*end) 1353f6242d06SAdrien Mazarguil ++i; 1354f6242d06SAdrien Mazarguil } 135559b91becSAdrien Mazarguil if (!handle) { 135659b91becSAdrien Mazarguil rte_errno = EINVAL; 135759b91becSAdrien Mazarguil dlmsg = dlerror(); 135859b91becSAdrien Mazarguil if (dlmsg) 1359a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "cannot load glue library: %s", dlmsg); 136059b91becSAdrien Mazarguil goto glue_error; 136159b91becSAdrien Mazarguil } 136259b91becSAdrien Mazarguil sym = dlsym(handle, "mlx5_glue"); 136359b91becSAdrien Mazarguil if (!sym || !*sym) { 136459b91becSAdrien Mazarguil rte_errno = EINVAL; 136559b91becSAdrien Mazarguil dlmsg = dlerror(); 136659b91becSAdrien Mazarguil if (dlmsg) 1367a170a30dSNélio Laranjeiro DRV_LOG(ERR, "cannot resolve glue symbol: %s", dlmsg); 136859b91becSAdrien Mazarguil goto glue_error; 136959b91becSAdrien Mazarguil } 137059b91becSAdrien Mazarguil mlx5_glue = *sym; 137159b91becSAdrien Mazarguil return 0; 137259b91becSAdrien Mazarguil glue_error: 137359b91becSAdrien Mazarguil if (handle) 137459b91becSAdrien Mazarguil dlclose(handle); 1375a170a30dSNélio Laranjeiro DRV_LOG(WARNING, 1376a170a30dSNélio Laranjeiro "cannot initialize PMD due to missing run-time dependency on" 1377a170a30dSNélio Laranjeiro " rdma-core libraries (libibverbs, libmlx5)"); 137859b91becSAdrien Mazarguil return -rte_errno; 137959b91becSAdrien Mazarguil } 138059b91becSAdrien Mazarguil 138159b91becSAdrien Mazarguil #endif 138259b91becSAdrien Mazarguil 1383771fa900SAdrien Mazarguil /** 1384771fa900SAdrien Mazarguil * Driver initialization routine. 1385771fa900SAdrien Mazarguil */ 1386c830cb29SDavid Marchand RTE_INIT(rte_mlx5_pmd_init); 1387c830cb29SDavid Marchand static void 1388c830cb29SDavid Marchand rte_mlx5_pmd_init(void) 1389771fa900SAdrien Mazarguil { 13905f8ba81cSXueming Li /* Build the static tables for Verbs conversion. */ 1391ea16068cSYongseok Koh mlx5_set_ptype_table(); 13925f8ba81cSXueming Li mlx5_set_cksum_table(); 13935f8ba81cSXueming Li mlx5_set_swp_types_table(); 1394771fa900SAdrien Mazarguil /* 1395771fa900SAdrien Mazarguil * RDMAV_HUGEPAGES_SAFE tells ibv_fork_init() we intend to use 1396771fa900SAdrien Mazarguil * huge pages. Calling ibv_fork_init() during init allows 1397771fa900SAdrien Mazarguil * applications to use fork() safely for purposes other than 1398771fa900SAdrien Mazarguil * using this PMD, which is not supported in forked processes. 1399771fa900SAdrien Mazarguil */ 1400771fa900SAdrien Mazarguil setenv("RDMAV_HUGEPAGES_SAFE", "1", 1); 1401161b93e5SYongseok Koh /* Match the size of Rx completion entry to the size of a cacheline. */ 1402161b93e5SYongseok Koh if (RTE_CACHE_LINE_SIZE == 128) 1403161b93e5SYongseok Koh setenv("MLX5_CQE_SIZE", "128", 0); 140459b91becSAdrien Mazarguil #ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS 140559b91becSAdrien Mazarguil if (mlx5_glue_init()) 140659b91becSAdrien Mazarguil return; 140759b91becSAdrien Mazarguil assert(mlx5_glue); 140859b91becSAdrien Mazarguil #endif 14092a3b0097SAdrien Mazarguil #ifndef NDEBUG 14102a3b0097SAdrien Mazarguil /* Glue structure must not contain any NULL pointers. */ 14112a3b0097SAdrien Mazarguil { 14122a3b0097SAdrien Mazarguil unsigned int i; 14132a3b0097SAdrien Mazarguil 14142a3b0097SAdrien Mazarguil for (i = 0; i != sizeof(*mlx5_glue) / sizeof(void *); ++i) 14152a3b0097SAdrien Mazarguil assert(((const void *const *)mlx5_glue)[i]); 14162a3b0097SAdrien Mazarguil } 14172a3b0097SAdrien Mazarguil #endif 14186d5df2eaSAdrien Mazarguil if (strcmp(mlx5_glue->version, MLX5_GLUE_VERSION)) { 1419a170a30dSNélio Laranjeiro DRV_LOG(ERR, 1420a170a30dSNélio Laranjeiro "rdma-core glue \"%s\" mismatch: \"%s\" is required", 14216d5df2eaSAdrien Mazarguil mlx5_glue->version, MLX5_GLUE_VERSION); 14226d5df2eaSAdrien Mazarguil return; 14236d5df2eaSAdrien Mazarguil } 14240e83b8e5SNelio Laranjeiro mlx5_glue->fork_init(); 14253dcfe039SThomas Monjalon rte_pci_register(&mlx5_driver); 1426771fa900SAdrien Mazarguil } 1427771fa900SAdrien Mazarguil 142801f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__); 142901f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map); 14300880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib"); 1431a170a30dSNélio Laranjeiro 1432a170a30dSNélio Laranjeiro /** Initialize driver log type. */ 1433a170a30dSNélio Laranjeiro RTE_INIT(vdev_netvsc_init_log) 1434a170a30dSNélio Laranjeiro { 1435a170a30dSNélio Laranjeiro mlx5_logtype = rte_log_register("pmd.net.mlx5"); 1436a170a30dSNélio Laranjeiro if (mlx5_logtype >= 0) 1437a170a30dSNélio Laranjeiro rte_log_set_level(mlx5_logtype, RTE_LOG_NOTICE); 1438a170a30dSNélio Laranjeiro } 1439