18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause 2771fa900SAdrien Mazarguil * Copyright 2015 6WIND S.A. 35feecc57SShahaf Shuler * Copyright 2015 Mellanox Technologies, Ltd 4771fa900SAdrien Mazarguil */ 5771fa900SAdrien Mazarguil 6771fa900SAdrien Mazarguil #include <stddef.h> 7771fa900SAdrien Mazarguil #include <unistd.h> 8771fa900SAdrien Mazarguil #include <string.h> 9771fa900SAdrien Mazarguil #include <stdint.h> 10771fa900SAdrien Mazarguil #include <stdlib.h> 11e72dd09bSNélio Laranjeiro #include <errno.h> 12771fa900SAdrien Mazarguil #include <net/if.h> 134a984153SXueming Li #include <sys/mman.h> 14ccdcba53SNélio Laranjeiro #include <linux/rtnetlink.h> 15771fa900SAdrien Mazarguil 16771fa900SAdrien Mazarguil /* Verbs header. */ 17771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */ 18771fa900SAdrien Mazarguil #ifdef PEDANTIC 19fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic" 20771fa900SAdrien Mazarguil #endif 21771fa900SAdrien Mazarguil #include <infiniband/verbs.h> 22771fa900SAdrien Mazarguil #ifdef PEDANTIC 23fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic" 24771fa900SAdrien Mazarguil #endif 25771fa900SAdrien Mazarguil 26771fa900SAdrien Mazarguil #include <rte_malloc.h> 27ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 28fdf91e0fSJan Blunck #include <rte_ethdev_pci.h> 29771fa900SAdrien Mazarguil #include <rte_pci.h> 30c752998bSGaetan Rivet #include <rte_bus_pci.h> 31771fa900SAdrien Mazarguil #include <rte_common.h> 32e72dd09bSNélio Laranjeiro #include <rte_kvargs.h> 33e89c15b6SAdrien Mazarguil #include <rte_rwlock.h> 34e89c15b6SAdrien Mazarguil #include <rte_spinlock.h> 35f38c5457SAdrien Mazarguil #include <rte_string_fns.h> 36f15db67dSMatan Azrad #include <rte_alarm.h> 37771fa900SAdrien Mazarguil 387b4f1e6bSMatan Azrad #include <mlx5_glue.h> 397b4f1e6bSMatan Azrad #include <mlx5_devx_cmds.h> 4093e30982SMatan Azrad #include <mlx5_common.h> 41a4de9586SVu Pham #include <mlx5_common_mp.h> 427b4f1e6bSMatan Azrad 437b4f1e6bSMatan Azrad #include "mlx5_defs.h" 44771fa900SAdrien Mazarguil #include "mlx5.h" 45771fa900SAdrien Mazarguil #include "mlx5_utils.h" 462e22920bSAdrien Mazarguil #include "mlx5_rxtx.h" 47771fa900SAdrien Mazarguil #include "mlx5_autoconf.h" 48974f1e7eSYongseok Koh #include "mlx5_mr.h" 4984c406e7SOri Kam #include "mlx5_flow.h" 50efa79e68SOri Kam #include "rte_pmd_mlx5.h" 51771fa900SAdrien Mazarguil 5299c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */ 5399c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en" 5499c12dccSNélio Laranjeiro 55bc91e8dbSYongseok Koh /* Device parameter to enable RX completion entry padding to 128B. */ 56bc91e8dbSYongseok Koh #define MLX5_RXQ_CQE_PAD_EN "rxq_cqe_pad_en" 57bc91e8dbSYongseok Koh 5878c7a16dSYongseok Koh /* Device parameter to enable padding Rx packet to cacheline size. */ 5978c7a16dSYongseok Koh #define MLX5_RXQ_PKT_PAD_EN "rxq_pkt_pad_en" 6078c7a16dSYongseok Koh 617d6bf6b8SYongseok Koh /* Device parameter to enable Multi-Packet Rx queue. */ 627d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_EN "mprq_en" 637d6bf6b8SYongseok Koh 647d6bf6b8SYongseok Koh /* Device parameter to configure log 2 of the number of strides for MPRQ. */ 657d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_LOG_STRIDE_NUM "mprq_log_stride_num" 667d6bf6b8SYongseok Koh 67ecb16045SAlexander Kozyrev /* Device parameter to configure log 2 of the stride size for MPRQ. */ 68ecb16045SAlexander Kozyrev #define MLX5_RX_MPRQ_LOG_STRIDE_SIZE "mprq_log_stride_size" 69ecb16045SAlexander Kozyrev 707d6bf6b8SYongseok Koh /* Device parameter to limit the size of memcpy'd packet for MPRQ. */ 717d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_MAX_MEMCPY_LEN "mprq_max_memcpy_len" 727d6bf6b8SYongseok Koh 737d6bf6b8SYongseok Koh /* Device parameter to set the minimum number of Rx queues to enable MPRQ. */ 747d6bf6b8SYongseok Koh #define MLX5_RXQS_MIN_MPRQ "rxqs_min_mprq" 757d6bf6b8SYongseok Koh 76a6bd4911SViacheslav Ovsiienko /* Device parameter to configure inline send. Deprecated, ignored.*/ 772a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline" 782a66cf37SYaacov Hazan 79505f1fe4SViacheslav Ovsiienko /* Device parameter to limit packet size to inline with ordinary SEND. */ 80505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MAX "txq_inline_max" 81505f1fe4SViacheslav Ovsiienko 82505f1fe4SViacheslav Ovsiienko /* Device parameter to configure minimal data size to inline. */ 83505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MIN "txq_inline_min" 84505f1fe4SViacheslav Ovsiienko 85505f1fe4SViacheslav Ovsiienko /* Device parameter to limit packet size to inline with Enhanced MPW. */ 86505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MPW "txq_inline_mpw" 87505f1fe4SViacheslav Ovsiienko 882a66cf37SYaacov Hazan /* 892a66cf37SYaacov Hazan * Device parameter to configure the number of TX queues threshold for 902a66cf37SYaacov Hazan * enabling inline send. 912a66cf37SYaacov Hazan */ 922a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline" 932a66cf37SYaacov Hazan 9409d8b416SYongseok Koh /* 9509d8b416SYongseok Koh * Device parameter to configure the number of TX queues threshold for 96a6bd4911SViacheslav Ovsiienko * enabling vectorized Tx, deprecated, ignored (no vectorized Tx routines). 9709d8b416SYongseok Koh */ 9809d8b416SYongseok Koh #define MLX5_TXQS_MAX_VEC "txqs_max_vec" 9909d8b416SYongseok Koh 100230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */ 101230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en" 102230189d9SNélio Laranjeiro 103a6bd4911SViacheslav Ovsiienko /* 1048409a285SViacheslav Ovsiienko * Device parameter to force doorbell register mapping 1058409a285SViacheslav Ovsiienko * to non-cahed region eliminating the extra write memory barrier. 1068409a285SViacheslav Ovsiienko */ 1078409a285SViacheslav Ovsiienko #define MLX5_TX_DB_NC "tx_db_nc" 1088409a285SViacheslav Ovsiienko 1098409a285SViacheslav Ovsiienko /* 110a6bd4911SViacheslav Ovsiienko * Device parameter to include 2 dsegs in the title WQEBB. 111a6bd4911SViacheslav Ovsiienko * Deprecated, ignored. 112a6bd4911SViacheslav Ovsiienko */ 1136ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en" 1146ce84bd8SYongseok Koh 115a6bd4911SViacheslav Ovsiienko /* 116a6bd4911SViacheslav Ovsiienko * Device parameter to limit the size of inlining packet. 117a6bd4911SViacheslav Ovsiienko * Deprecated, ignored. 118a6bd4911SViacheslav Ovsiienko */ 1196ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len" 1206ce84bd8SYongseok Koh 121a6bd4911SViacheslav Ovsiienko /* 122a6bd4911SViacheslav Ovsiienko * Device parameter to enable hardware Tx vector. 123a6bd4911SViacheslav Ovsiienko * Deprecated, ignored (no vectorized Tx routines anymore). 124a6bd4911SViacheslav Ovsiienko */ 1255644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en" 1265644d5b9SNelio Laranjeiro 1275644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */ 1285644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en" 1295644d5b9SNelio Laranjeiro 13078a54648SXueming Li /* Allow L3 VXLAN flow creation. */ 13178a54648SXueming Li #define MLX5_L3_VXLAN_EN "l3_vxlan_en" 13278a54648SXueming Li 133e2b4925eSOri Kam /* Activate DV E-Switch flow steering. */ 134e2b4925eSOri Kam #define MLX5_DV_ESW_EN "dv_esw_en" 135e2b4925eSOri Kam 13651e72d38SOri Kam /* Activate DV flow steering. */ 13751e72d38SOri Kam #define MLX5_DV_FLOW_EN "dv_flow_en" 13851e72d38SOri Kam 1392d241515SViacheslav Ovsiienko /* Enable extensive flow metadata support. */ 1402d241515SViacheslav Ovsiienko #define MLX5_DV_XMETA_EN "dv_xmeta_en" 1412d241515SViacheslav Ovsiienko 142db209cc3SNélio Laranjeiro /* Activate Netlink support in VF mode. */ 143db209cc3SNélio Laranjeiro #define MLX5_VF_NL_EN "vf_nl_en" 144db209cc3SNélio Laranjeiro 145dceb5029SYongseok Koh /* Enable extending memsegs when creating a MR. */ 146dceb5029SYongseok Koh #define MLX5_MR_EXT_MEMSEG_EN "mr_ext_memseg_en" 147dceb5029SYongseok Koh 1486de569f5SAdrien Mazarguil /* Select port representors to instantiate. */ 1496de569f5SAdrien Mazarguil #define MLX5_REPRESENTOR "representor" 1506de569f5SAdrien Mazarguil 151066cfecdSMatan Azrad /* Device parameter to configure the maximum number of dump files per queue. */ 152066cfecdSMatan Azrad #define MLX5_MAX_DUMP_FILES_NUM "max_dump_files_num" 153066cfecdSMatan Azrad 15421bb6c7eSDekel Peled /* Configure timeout of LRO session (in microseconds). */ 15521bb6c7eSDekel Peled #define MLX5_LRO_TIMEOUT_USEC "lro_timeout_usec" 15621bb6c7eSDekel Peled 1571ad9a3d0SBing Zhao /* 1581ad9a3d0SBing Zhao * Device parameter to configure the total data buffer size for a single 1591ad9a3d0SBing Zhao * hairpin queue (logarithm value). 1601ad9a3d0SBing Zhao */ 1611ad9a3d0SBing Zhao #define MLX5_HP_BUF_SIZE "hp_buf_log_sz" 1621ad9a3d0SBing Zhao 16343e9d979SShachar Beiser #ifndef HAVE_IBV_MLX5_MOD_MPW 16443e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2) 16543e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3) 16643e9d979SShachar Beiser #endif 16743e9d979SShachar Beiser 168523f5a74SYongseok Koh #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP 169523f5a74SYongseok Koh #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4) 170523f5a74SYongseok Koh #endif 171523f5a74SYongseok Koh 172974f1e7eSYongseok Koh static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data"; 173974f1e7eSYongseok Koh 174974f1e7eSYongseok Koh /* Shared memory between primary and secondary processes. */ 175974f1e7eSYongseok Koh struct mlx5_shared_data *mlx5_shared_data; 176974f1e7eSYongseok Koh 177974f1e7eSYongseok Koh /* Spinlock for mlx5_shared_data allocation. */ 178974f1e7eSYongseok Koh static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER; 179974f1e7eSYongseok Koh 1807be600c8SYongseok Koh /* Process local data for secondary processes. */ 1817be600c8SYongseok Koh static struct mlx5_local_data mlx5_local_data; 1827be600c8SYongseok Koh 183a170a30dSNélio Laranjeiro /** Driver-specific log messages type. */ 184a170a30dSNélio Laranjeiro int mlx5_logtype; 185a170a30dSNélio Laranjeiro 186ad74bc61SViacheslav Ovsiienko /** Data associated with devices to spawn. */ 187ad74bc61SViacheslav Ovsiienko struct mlx5_dev_spawn_data { 188ad74bc61SViacheslav Ovsiienko uint32_t ifindex; /**< Network interface index. */ 189ad74bc61SViacheslav Ovsiienko uint32_t max_port; /**< IB device maximal port index. */ 190ad74bc61SViacheslav Ovsiienko uint32_t ibv_port; /**< IB device physical port index. */ 1912e569a37SViacheslav Ovsiienko int pf_bond; /**< bonding device PF index. < 0 - no bonding */ 192ad74bc61SViacheslav Ovsiienko struct mlx5_switch_info info; /**< Switch information. */ 193ad74bc61SViacheslav Ovsiienko struct ibv_device *ibv_dev; /**< Associated IB device. */ 194ad74bc61SViacheslav Ovsiienko struct rte_eth_dev *eth_dev; /**< Associated Ethernet device. */ 195ab3cffcfSViacheslav Ovsiienko struct rte_pci_device *pci_dev; /**< Backend PCI device. */ 196ad74bc61SViacheslav Ovsiienko }; 197ad74bc61SViacheslav Ovsiienko 19817e19bc4SViacheslav Ovsiienko static LIST_HEAD(, mlx5_ibv_shared) mlx5_ibv_list = LIST_HEAD_INITIALIZER(); 19917e19bc4SViacheslav Ovsiienko static pthread_mutex_t mlx5_ibv_list_mutex = PTHREAD_MUTEX_INITIALIZER; 20017e19bc4SViacheslav Ovsiienko 201830d2091SOri Kam #define MLX5_FLOW_MIN_ID_POOL_SIZE 512 202830d2091SOri Kam #define MLX5_ID_GENERATION_ARRAY_FACTOR 16 203830d2091SOri Kam 204860897d2SBing Zhao #define MLX5_FLOW_TABLE_HLIST_ARRAY_SIZE 4096 205e484e403SBing Zhao #define MLX5_TAGS_HLIST_ARRAY_SIZE 8192 206860897d2SBing Zhao 207830d2091SOri Kam /** 208830d2091SOri Kam * Allocate ID pool structure. 209830d2091SOri Kam * 21030a3687dSSuanming Mou * @param[in] max_id 21130a3687dSSuanming Mou * The maximum id can be allocated from the pool. 21230a3687dSSuanming Mou * 213830d2091SOri Kam * @return 214830d2091SOri Kam * Pointer to pool object, NULL value otherwise. 215830d2091SOri Kam */ 216830d2091SOri Kam struct mlx5_flow_id_pool * 21730a3687dSSuanming Mou mlx5_flow_id_pool_alloc(uint32_t max_id) 218830d2091SOri Kam { 219830d2091SOri Kam struct mlx5_flow_id_pool *pool; 220830d2091SOri Kam void *mem; 221830d2091SOri Kam 222830d2091SOri Kam pool = rte_zmalloc("id pool allocation", sizeof(*pool), 223830d2091SOri Kam RTE_CACHE_LINE_SIZE); 224830d2091SOri Kam if (!pool) { 225830d2091SOri Kam DRV_LOG(ERR, "can't allocate id pool"); 226830d2091SOri Kam rte_errno = ENOMEM; 227830d2091SOri Kam return NULL; 228830d2091SOri Kam } 229830d2091SOri Kam mem = rte_zmalloc("", MLX5_FLOW_MIN_ID_POOL_SIZE * sizeof(uint32_t), 230830d2091SOri Kam RTE_CACHE_LINE_SIZE); 231830d2091SOri Kam if (!mem) { 232830d2091SOri Kam DRV_LOG(ERR, "can't allocate mem for id pool"); 233830d2091SOri Kam rte_errno = ENOMEM; 234830d2091SOri Kam goto error; 235830d2091SOri Kam } 236830d2091SOri Kam pool->free_arr = mem; 237830d2091SOri Kam pool->curr = pool->free_arr; 238830d2091SOri Kam pool->last = pool->free_arr + MLX5_FLOW_MIN_ID_POOL_SIZE; 239830d2091SOri Kam pool->base_index = 0; 24030a3687dSSuanming Mou pool->max_id = max_id; 241830d2091SOri Kam return pool; 242830d2091SOri Kam error: 243830d2091SOri Kam rte_free(pool); 244830d2091SOri Kam return NULL; 245830d2091SOri Kam } 246830d2091SOri Kam 247830d2091SOri Kam /** 248830d2091SOri Kam * Release ID pool structure. 249830d2091SOri Kam * 250830d2091SOri Kam * @param[in] pool 251830d2091SOri Kam * Pointer to flow id pool object to free. 252830d2091SOri Kam */ 253830d2091SOri Kam void 254830d2091SOri Kam mlx5_flow_id_pool_release(struct mlx5_flow_id_pool *pool) 255830d2091SOri Kam { 256830d2091SOri Kam rte_free(pool->free_arr); 257830d2091SOri Kam rte_free(pool); 258830d2091SOri Kam } 259830d2091SOri Kam 260830d2091SOri Kam /** 261830d2091SOri Kam * Generate ID. 262830d2091SOri Kam * 263830d2091SOri Kam * @param[in] pool 264830d2091SOri Kam * Pointer to flow id pool. 265830d2091SOri Kam * @param[out] id 266830d2091SOri Kam * The generated ID. 267830d2091SOri Kam * 268830d2091SOri Kam * @return 269830d2091SOri Kam * 0 on success, error value otherwise. 270830d2091SOri Kam */ 271830d2091SOri Kam uint32_t 272830d2091SOri Kam mlx5_flow_id_get(struct mlx5_flow_id_pool *pool, uint32_t *id) 273830d2091SOri Kam { 274830d2091SOri Kam if (pool->curr == pool->free_arr) { 27530a3687dSSuanming Mou if (pool->base_index == pool->max_id) { 276830d2091SOri Kam rte_errno = ENOMEM; 277830d2091SOri Kam DRV_LOG(ERR, "no free id"); 278830d2091SOri Kam return -rte_errno; 279830d2091SOri Kam } 280830d2091SOri Kam *id = ++pool->base_index; 281830d2091SOri Kam return 0; 282830d2091SOri Kam } 283830d2091SOri Kam *id = *(--pool->curr); 284830d2091SOri Kam return 0; 285830d2091SOri Kam } 286830d2091SOri Kam 287830d2091SOri Kam /** 288830d2091SOri Kam * Release ID. 289830d2091SOri Kam * 290830d2091SOri Kam * @param[in] pool 291830d2091SOri Kam * Pointer to flow id pool. 292830d2091SOri Kam * @param[out] id 293830d2091SOri Kam * The generated ID. 294830d2091SOri Kam * 295830d2091SOri Kam * @return 296830d2091SOri Kam * 0 on success, error value otherwise. 297830d2091SOri Kam */ 298830d2091SOri Kam uint32_t 299830d2091SOri Kam mlx5_flow_id_release(struct mlx5_flow_id_pool *pool, uint32_t id) 300830d2091SOri Kam { 301830d2091SOri Kam uint32_t size; 302830d2091SOri Kam uint32_t size2; 303830d2091SOri Kam void *mem; 304830d2091SOri Kam 305830d2091SOri Kam if (pool->curr == pool->last) { 306830d2091SOri Kam size = pool->curr - pool->free_arr; 307830d2091SOri Kam size2 = size * MLX5_ID_GENERATION_ARRAY_FACTOR; 3088e46d4e1SAlexander Kozyrev MLX5_ASSERT(size2 > size); 309830d2091SOri Kam mem = rte_malloc("", size2 * sizeof(uint32_t), 0); 310830d2091SOri Kam if (!mem) { 311830d2091SOri Kam DRV_LOG(ERR, "can't allocate mem for id pool"); 312830d2091SOri Kam rte_errno = ENOMEM; 313830d2091SOri Kam return -rte_errno; 314830d2091SOri Kam } 315830d2091SOri Kam memcpy(mem, pool->free_arr, size * sizeof(uint32_t)); 316830d2091SOri Kam rte_free(pool->free_arr); 317830d2091SOri Kam pool->free_arr = mem; 318830d2091SOri Kam pool->curr = pool->free_arr + size; 319830d2091SOri Kam pool->last = pool->free_arr + size2; 320830d2091SOri Kam } 321830d2091SOri Kam *pool->curr = id; 322830d2091SOri Kam pool->curr++; 323830d2091SOri Kam return 0; 324830d2091SOri Kam } 325830d2091SOri Kam 32617e19bc4SViacheslav Ovsiienko /** 3275382d28cSMatan Azrad * Initialize the counters management structure. 3285382d28cSMatan Azrad * 3295382d28cSMatan Azrad * @param[in] sh 3305382d28cSMatan Azrad * Pointer to mlx5_ibv_shared object to free 3315382d28cSMatan Azrad */ 3325382d28cSMatan Azrad static void 3335382d28cSMatan Azrad mlx5_flow_counters_mng_init(struct mlx5_ibv_shared *sh) 3345382d28cSMatan Azrad { 3355382d28cSMatan Azrad uint8_t i; 3365382d28cSMatan Azrad 3375382d28cSMatan Azrad TAILQ_INIT(&sh->cmng.flow_counters); 3385382d28cSMatan Azrad for (i = 0; i < RTE_DIM(sh->cmng.ccont); ++i) 3395382d28cSMatan Azrad TAILQ_INIT(&sh->cmng.ccont[i].pool_list); 3405382d28cSMatan Azrad } 3415382d28cSMatan Azrad 3425382d28cSMatan Azrad /** 3435382d28cSMatan Azrad * Destroy all the resources allocated for a counter memory management. 3445382d28cSMatan Azrad * 3455382d28cSMatan Azrad * @param[in] mng 3465382d28cSMatan Azrad * Pointer to the memory management structure. 3475382d28cSMatan Azrad */ 3485382d28cSMatan Azrad static void 3495382d28cSMatan Azrad mlx5_flow_destroy_counter_stat_mem_mng(struct mlx5_counter_stats_mem_mng *mng) 3505382d28cSMatan Azrad { 3515382d28cSMatan Azrad uint8_t *mem = (uint8_t *)(uintptr_t)mng->raws[0].data; 3525382d28cSMatan Azrad 3535382d28cSMatan Azrad LIST_REMOVE(mng, next); 3545382d28cSMatan Azrad claim_zero(mlx5_devx_cmd_destroy(mng->dm)); 3555382d28cSMatan Azrad claim_zero(mlx5_glue->devx_umem_dereg(mng->umem)); 3565382d28cSMatan Azrad rte_free(mem); 3575382d28cSMatan Azrad } 3585382d28cSMatan Azrad 3595382d28cSMatan Azrad /** 3605382d28cSMatan Azrad * Close and release all the resources of the counters management. 3615382d28cSMatan Azrad * 3625382d28cSMatan Azrad * @param[in] sh 3635382d28cSMatan Azrad * Pointer to mlx5_ibv_shared object to free. 3645382d28cSMatan Azrad */ 3655382d28cSMatan Azrad static void 3665382d28cSMatan Azrad mlx5_flow_counters_mng_close(struct mlx5_ibv_shared *sh) 3675382d28cSMatan Azrad { 3685382d28cSMatan Azrad struct mlx5_counter_stats_mem_mng *mng; 3695382d28cSMatan Azrad uint8_t i; 3705382d28cSMatan Azrad int j; 371f15db67dSMatan Azrad int retries = 1024; 3725382d28cSMatan Azrad 373f15db67dSMatan Azrad rte_errno = 0; 374f15db67dSMatan Azrad while (--retries) { 375f15db67dSMatan Azrad rte_eal_alarm_cancel(mlx5_flow_query_alarm, sh); 376f15db67dSMatan Azrad if (rte_errno != EINPROGRESS) 377f15db67dSMatan Azrad break; 378f15db67dSMatan Azrad rte_pause(); 379f15db67dSMatan Azrad } 3805382d28cSMatan Azrad for (i = 0; i < RTE_DIM(sh->cmng.ccont); ++i) { 3815382d28cSMatan Azrad struct mlx5_flow_counter_pool *pool; 3825382d28cSMatan Azrad uint32_t batch = !!(i % 2); 3835382d28cSMatan Azrad 3845382d28cSMatan Azrad if (!sh->cmng.ccont[i].pools) 3855382d28cSMatan Azrad continue; 3865382d28cSMatan Azrad pool = TAILQ_FIRST(&sh->cmng.ccont[i].pool_list); 3875382d28cSMatan Azrad while (pool) { 3885382d28cSMatan Azrad if (batch) { 3895382d28cSMatan Azrad if (pool->min_dcs) 3905382d28cSMatan Azrad claim_zero 3915382d28cSMatan Azrad (mlx5_devx_cmd_destroy(pool->min_dcs)); 3925382d28cSMatan Azrad } 3935382d28cSMatan Azrad for (j = 0; j < MLX5_COUNTERS_PER_POOL; ++j) { 3945382d28cSMatan Azrad if (pool->counters_raw[j].action) 3955382d28cSMatan Azrad claim_zero 3965382d28cSMatan Azrad (mlx5_glue->destroy_flow_action 3975382d28cSMatan Azrad (pool->counters_raw[j].action)); 398826b8a87SSuanming Mou if (!batch && MLX5_GET_POOL_CNT_EXT 399826b8a87SSuanming Mou (pool, j)->dcs) 4005382d28cSMatan Azrad claim_zero(mlx5_devx_cmd_destroy 401826b8a87SSuanming Mou (MLX5_GET_POOL_CNT_EXT 402826b8a87SSuanming Mou (pool, j)->dcs)); 4035382d28cSMatan Azrad } 4045382d28cSMatan Azrad TAILQ_REMOVE(&sh->cmng.ccont[i].pool_list, pool, 4055382d28cSMatan Azrad next); 4065382d28cSMatan Azrad rte_free(pool); 4075382d28cSMatan Azrad pool = TAILQ_FIRST(&sh->cmng.ccont[i].pool_list); 4085382d28cSMatan Azrad } 4095382d28cSMatan Azrad rte_free(sh->cmng.ccont[i].pools); 4105382d28cSMatan Azrad } 4115382d28cSMatan Azrad mng = LIST_FIRST(&sh->cmng.mem_mngs); 4125382d28cSMatan Azrad while (mng) { 4135382d28cSMatan Azrad mlx5_flow_destroy_counter_stat_mem_mng(mng); 4145382d28cSMatan Azrad mng = LIST_FIRST(&sh->cmng.mem_mngs); 4155382d28cSMatan Azrad } 4165382d28cSMatan Azrad memset(&sh->cmng, 0, sizeof(sh->cmng)); 4175382d28cSMatan Azrad } 4185382d28cSMatan Azrad 4195382d28cSMatan Azrad /** 420b9d86122SDekel Peled * Extract pdn of PD object using DV API. 421b9d86122SDekel Peled * 422b9d86122SDekel Peled * @param[in] pd 423b9d86122SDekel Peled * Pointer to the verbs PD object. 424b9d86122SDekel Peled * @param[out] pdn 425b9d86122SDekel Peled * Pointer to the PD object number variable. 426b9d86122SDekel Peled * 427b9d86122SDekel Peled * @return 428b9d86122SDekel Peled * 0 on success, error value otherwise. 429b9d86122SDekel Peled */ 430b9d86122SDekel Peled #ifdef HAVE_IBV_FLOW_DV_SUPPORT 431b9d86122SDekel Peled static int 432b9d86122SDekel Peled mlx5_get_pdn(struct ibv_pd *pd __rte_unused, uint32_t *pdn __rte_unused) 433b9d86122SDekel Peled { 434b9d86122SDekel Peled struct mlx5dv_obj obj; 435b9d86122SDekel Peled struct mlx5dv_pd pd_info; 436b9d86122SDekel Peled int ret = 0; 437b9d86122SDekel Peled 438b9d86122SDekel Peled obj.pd.in = pd; 439b9d86122SDekel Peled obj.pd.out = &pd_info; 440b9d86122SDekel Peled ret = mlx5_glue->dv_init_obj(&obj, MLX5DV_OBJ_PD); 441b9d86122SDekel Peled if (ret) { 442b9d86122SDekel Peled DRV_LOG(DEBUG, "Fail to get PD object info"); 443b9d86122SDekel Peled return ret; 444b9d86122SDekel Peled } 445b9d86122SDekel Peled *pdn = pd_info.pdn; 446b9d86122SDekel Peled return 0; 447b9d86122SDekel Peled } 448b9d86122SDekel Peled #endif /* HAVE_IBV_FLOW_DV_SUPPORT */ 449b9d86122SDekel Peled 4508409a285SViacheslav Ovsiienko static int 4518409a285SViacheslav Ovsiienko mlx5_config_doorbell_mapping_env(const struct mlx5_dev_config *config) 4528409a285SViacheslav Ovsiienko { 4538409a285SViacheslav Ovsiienko char *env; 4548409a285SViacheslav Ovsiienko int value; 4558409a285SViacheslav Ovsiienko 4568e46d4e1SAlexander Kozyrev MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY); 4578409a285SViacheslav Ovsiienko /* Get environment variable to store. */ 4588409a285SViacheslav Ovsiienko env = getenv(MLX5_SHUT_UP_BF); 4598409a285SViacheslav Ovsiienko value = env ? !!strcmp(env, "0") : MLX5_ARG_UNSET; 4608409a285SViacheslav Ovsiienko if (config->dbnc == MLX5_ARG_UNSET) 4618409a285SViacheslav Ovsiienko setenv(MLX5_SHUT_UP_BF, MLX5_SHUT_UP_BF_DEFAULT, 1); 4628409a285SViacheslav Ovsiienko else 463f078ceb6SViacheslav Ovsiienko setenv(MLX5_SHUT_UP_BF, 464f078ceb6SViacheslav Ovsiienko config->dbnc == MLX5_TXDB_NCACHED ? "1" : "0", 1); 4658409a285SViacheslav Ovsiienko return value; 4668409a285SViacheslav Ovsiienko } 4678409a285SViacheslav Ovsiienko 4688409a285SViacheslav Ovsiienko static void 46906f78b5eSViacheslav Ovsiienko mlx5_restore_doorbell_mapping_env(int value) 4708409a285SViacheslav Ovsiienko { 4718e46d4e1SAlexander Kozyrev MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY); 4728409a285SViacheslav Ovsiienko /* Restore the original environment variable state. */ 4738409a285SViacheslav Ovsiienko if (value == MLX5_ARG_UNSET) 4748409a285SViacheslav Ovsiienko unsetenv(MLX5_SHUT_UP_BF); 4758409a285SViacheslav Ovsiienko else 4768409a285SViacheslav Ovsiienko setenv(MLX5_SHUT_UP_BF, value ? "1" : "0", 1); 4778409a285SViacheslav Ovsiienko } 4788409a285SViacheslav Ovsiienko 479b9d86122SDekel Peled /** 48017e19bc4SViacheslav Ovsiienko * Allocate shared IB device context. If there is multiport device the 48117e19bc4SViacheslav Ovsiienko * master and representors will share this context, if there is single 48217e19bc4SViacheslav Ovsiienko * port dedicated IB device, the context will be used by only given 48317e19bc4SViacheslav Ovsiienko * port due to unification. 48417e19bc4SViacheslav Ovsiienko * 485ae4eb7dcSViacheslav Ovsiienko * Routine first searches the context for the specified IB device name, 48617e19bc4SViacheslav Ovsiienko * if found the shared context assumed and reference counter is incremented. 48717e19bc4SViacheslav Ovsiienko * If no context found the new one is created and initialized with specified 48817e19bc4SViacheslav Ovsiienko * IB device context and parameters. 48917e19bc4SViacheslav Ovsiienko * 49017e19bc4SViacheslav Ovsiienko * @param[in] spawn 49117e19bc4SViacheslav Ovsiienko * Pointer to the IB device attributes (name, port, etc). 4928409a285SViacheslav Ovsiienko * @param[in] config 4938409a285SViacheslav Ovsiienko * Pointer to device configuration structure. 49417e19bc4SViacheslav Ovsiienko * 49517e19bc4SViacheslav Ovsiienko * @return 49617e19bc4SViacheslav Ovsiienko * Pointer to mlx5_ibv_shared object on success, 49717e19bc4SViacheslav Ovsiienko * otherwise NULL and rte_errno is set. 49817e19bc4SViacheslav Ovsiienko */ 49917e19bc4SViacheslav Ovsiienko static struct mlx5_ibv_shared * 5008409a285SViacheslav Ovsiienko mlx5_alloc_shared_ibctx(const struct mlx5_dev_spawn_data *spawn, 5018409a285SViacheslav Ovsiienko const struct mlx5_dev_config *config) 50217e19bc4SViacheslav Ovsiienko { 50317e19bc4SViacheslav Ovsiienko struct mlx5_ibv_shared *sh; 5048409a285SViacheslav Ovsiienko int dbmap_env; 50517e19bc4SViacheslav Ovsiienko int err = 0; 50653e5a82fSViacheslav Ovsiienko uint32_t i; 507ae18a1aeSOri Kam #ifdef HAVE_IBV_FLOW_DV_SUPPORT 508ae18a1aeSOri Kam struct mlx5_devx_tis_attr tis_attr = { 0 }; 509ae18a1aeSOri Kam #endif 51017e19bc4SViacheslav Ovsiienko 5118e46d4e1SAlexander Kozyrev MLX5_ASSERT(spawn); 51217e19bc4SViacheslav Ovsiienko /* Secondary process should not create the shared context. */ 5138e46d4e1SAlexander Kozyrev MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY); 51417e19bc4SViacheslav Ovsiienko pthread_mutex_lock(&mlx5_ibv_list_mutex); 51517e19bc4SViacheslav Ovsiienko /* Search for IB context by device name. */ 51617e19bc4SViacheslav Ovsiienko LIST_FOREACH(sh, &mlx5_ibv_list, next) { 51717e19bc4SViacheslav Ovsiienko if (!strcmp(sh->ibdev_name, spawn->ibv_dev->name)) { 51817e19bc4SViacheslav Ovsiienko sh->refcnt++; 51917e19bc4SViacheslav Ovsiienko goto exit; 52017e19bc4SViacheslav Ovsiienko } 52117e19bc4SViacheslav Ovsiienko } 522ae4eb7dcSViacheslav Ovsiienko /* No device found, we have to create new shared context. */ 5238e46d4e1SAlexander Kozyrev MLX5_ASSERT(spawn->max_port); 52417e19bc4SViacheslav Ovsiienko sh = rte_zmalloc("ethdev shared ib context", 52517e19bc4SViacheslav Ovsiienko sizeof(struct mlx5_ibv_shared) + 52617e19bc4SViacheslav Ovsiienko spawn->max_port * 52717e19bc4SViacheslav Ovsiienko sizeof(struct mlx5_ibv_shared_port), 52817e19bc4SViacheslav Ovsiienko RTE_CACHE_LINE_SIZE); 52917e19bc4SViacheslav Ovsiienko if (!sh) { 53017e19bc4SViacheslav Ovsiienko DRV_LOG(ERR, "shared context allocation failure"); 53117e19bc4SViacheslav Ovsiienko rte_errno = ENOMEM; 53217e19bc4SViacheslav Ovsiienko goto exit; 53317e19bc4SViacheslav Ovsiienko } 5348409a285SViacheslav Ovsiienko /* 5358409a285SViacheslav Ovsiienko * Configure environment variable "MLX5_BF_SHUT_UP" 5368409a285SViacheslav Ovsiienko * before the device creation. The rdma_core library 5378409a285SViacheslav Ovsiienko * checks the variable at device creation and 5388409a285SViacheslav Ovsiienko * stores the result internally. 5398409a285SViacheslav Ovsiienko */ 5408409a285SViacheslav Ovsiienko dbmap_env = mlx5_config_doorbell_mapping_env(config); 54117e19bc4SViacheslav Ovsiienko /* Try to open IB device with DV first, then usual Verbs. */ 54217e19bc4SViacheslav Ovsiienko errno = 0; 54317e19bc4SViacheslav Ovsiienko sh->ctx = mlx5_glue->dv_open_device(spawn->ibv_dev); 54417e19bc4SViacheslav Ovsiienko if (sh->ctx) { 54517e19bc4SViacheslav Ovsiienko sh->devx = 1; 54617e19bc4SViacheslav Ovsiienko DRV_LOG(DEBUG, "DevX is supported"); 5478409a285SViacheslav Ovsiienko /* The device is created, no need for environment. */ 54806f78b5eSViacheslav Ovsiienko mlx5_restore_doorbell_mapping_env(dbmap_env); 54917e19bc4SViacheslav Ovsiienko } else { 5508409a285SViacheslav Ovsiienko /* The environment variable is still configured. */ 55117e19bc4SViacheslav Ovsiienko sh->ctx = mlx5_glue->open_device(spawn->ibv_dev); 55217e19bc4SViacheslav Ovsiienko err = errno ? errno : ENODEV; 5538409a285SViacheslav Ovsiienko /* 5548409a285SViacheslav Ovsiienko * The environment variable is not needed anymore, 5558409a285SViacheslav Ovsiienko * all device creation attempts are completed. 5568409a285SViacheslav Ovsiienko */ 55706f78b5eSViacheslav Ovsiienko mlx5_restore_doorbell_mapping_env(dbmap_env); 55806f78b5eSViacheslav Ovsiienko if (!sh->ctx) 55917e19bc4SViacheslav Ovsiienko goto error; 56017e19bc4SViacheslav Ovsiienko DRV_LOG(DEBUG, "DevX is NOT supported"); 56117e19bc4SViacheslav Ovsiienko } 56217e19bc4SViacheslav Ovsiienko err = mlx5_glue->query_device_ex(sh->ctx, NULL, &sh->device_attr); 56317e19bc4SViacheslav Ovsiienko if (err) { 56417e19bc4SViacheslav Ovsiienko DRV_LOG(DEBUG, "ibv_query_device_ex() failed"); 56517e19bc4SViacheslav Ovsiienko goto error; 56617e19bc4SViacheslav Ovsiienko } 56717e19bc4SViacheslav Ovsiienko sh->refcnt = 1; 56817e19bc4SViacheslav Ovsiienko sh->max_port = spawn->max_port; 56917e19bc4SViacheslav Ovsiienko strncpy(sh->ibdev_name, sh->ctx->device->name, 57017e19bc4SViacheslav Ovsiienko sizeof(sh->ibdev_name)); 57117e19bc4SViacheslav Ovsiienko strncpy(sh->ibdev_path, sh->ctx->device->ibdev_path, 57217e19bc4SViacheslav Ovsiienko sizeof(sh->ibdev_path)); 57353e5a82fSViacheslav Ovsiienko pthread_mutex_init(&sh->intr_mutex, NULL); 57453e5a82fSViacheslav Ovsiienko /* 57553e5a82fSViacheslav Ovsiienko * Setting port_id to max unallowed value means 57653e5a82fSViacheslav Ovsiienko * there is no interrupt subhandler installed for 57753e5a82fSViacheslav Ovsiienko * the given port index i. 57853e5a82fSViacheslav Ovsiienko */ 57923242063SMatan Azrad for (i = 0; i < sh->max_port; i++) { 58053e5a82fSViacheslav Ovsiienko sh->port[i].ih_port_id = RTE_MAX_ETHPORTS; 58123242063SMatan Azrad sh->port[i].devx_ih_port_id = RTE_MAX_ETHPORTS; 58223242063SMatan Azrad } 58317e19bc4SViacheslav Ovsiienko sh->pd = mlx5_glue->alloc_pd(sh->ctx); 58417e19bc4SViacheslav Ovsiienko if (sh->pd == NULL) { 58517e19bc4SViacheslav Ovsiienko DRV_LOG(ERR, "PD allocation failure"); 58617e19bc4SViacheslav Ovsiienko err = ENOMEM; 58717e19bc4SViacheslav Ovsiienko goto error; 58817e19bc4SViacheslav Ovsiienko } 589b9d86122SDekel Peled #ifdef HAVE_IBV_FLOW_DV_SUPPORT 590ae18a1aeSOri Kam if (sh->devx) { 591b9d86122SDekel Peled err = mlx5_get_pdn(sh->pd, &sh->pdn); 592b9d86122SDekel Peled if (err) { 593b9d86122SDekel Peled DRV_LOG(ERR, "Fail to extract pdn from PD"); 594b9d86122SDekel Peled goto error; 595b9d86122SDekel Peled } 596ae18a1aeSOri Kam sh->td = mlx5_devx_cmd_create_td(sh->ctx); 597ae18a1aeSOri Kam if (!sh->td) { 598ae18a1aeSOri Kam DRV_LOG(ERR, "TD allocation failure"); 599ae18a1aeSOri Kam err = ENOMEM; 600ae18a1aeSOri Kam goto error; 601ae18a1aeSOri Kam } 602ae18a1aeSOri Kam tis_attr.transport_domain = sh->td->id; 603ae18a1aeSOri Kam sh->tis = mlx5_devx_cmd_create_tis(sh->ctx, &tis_attr); 604ae18a1aeSOri Kam if (!sh->tis) { 605ae18a1aeSOri Kam DRV_LOG(ERR, "TIS allocation failure"); 606ae18a1aeSOri Kam err = ENOMEM; 607ae18a1aeSOri Kam goto error; 608ae18a1aeSOri Kam } 609ae18a1aeSOri Kam } 61030a3687dSSuanming Mou sh->flow_id_pool = mlx5_flow_id_pool_alloc(UINT32_MAX); 611d85c7b5eSOri Kam if (!sh->flow_id_pool) { 612d85c7b5eSOri Kam DRV_LOG(ERR, "can't create flow id pool"); 613d85c7b5eSOri Kam err = ENOMEM; 614d85c7b5eSOri Kam goto error; 615d85c7b5eSOri Kam } 616b9d86122SDekel Peled #endif /* HAVE_IBV_FLOW_DV_SUPPORT */ 617ab3cffcfSViacheslav Ovsiienko /* 618ab3cffcfSViacheslav Ovsiienko * Once the device is added to the list of memory event 619ab3cffcfSViacheslav Ovsiienko * callback, its global MR cache table cannot be expanded 620ab3cffcfSViacheslav Ovsiienko * on the fly because of deadlock. If it overflows, lookup 621ab3cffcfSViacheslav Ovsiienko * should be done by searching MR list linearly, which is slow. 622ab3cffcfSViacheslav Ovsiienko * 623ab3cffcfSViacheslav Ovsiienko * At this point the device is not added to the memory 624ab3cffcfSViacheslav Ovsiienko * event list yet, context is just being created. 625ab3cffcfSViacheslav Ovsiienko */ 626*b8dc6b0eSVu Pham err = mlx5_mr_btree_init(&sh->share_cache.cache, 627ab3cffcfSViacheslav Ovsiienko MLX5_MR_BTREE_CACHE_N * 2, 62846e10a4cSViacheslav Ovsiienko spawn->pci_dev->device.numa_node); 629ab3cffcfSViacheslav Ovsiienko if (err) { 630ab3cffcfSViacheslav Ovsiienko err = rte_errno; 631ab3cffcfSViacheslav Ovsiienko goto error; 632ab3cffcfSViacheslav Ovsiienko } 6335382d28cSMatan Azrad mlx5_flow_counters_mng_init(sh); 6340e3d0525SViacheslav Ovsiienko /* Add device to memory callback list. */ 6350e3d0525SViacheslav Ovsiienko rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock); 6360e3d0525SViacheslav Ovsiienko LIST_INSERT_HEAD(&mlx5_shared_data->mem_event_cb_list, 6370e3d0525SViacheslav Ovsiienko sh, mem_event_cb); 6380e3d0525SViacheslav Ovsiienko rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock); 6390e3d0525SViacheslav Ovsiienko /* Add context to the global device list. */ 64017e19bc4SViacheslav Ovsiienko LIST_INSERT_HEAD(&mlx5_ibv_list, sh, next); 64117e19bc4SViacheslav Ovsiienko exit: 64217e19bc4SViacheslav Ovsiienko pthread_mutex_unlock(&mlx5_ibv_list_mutex); 64317e19bc4SViacheslav Ovsiienko return sh; 64417e19bc4SViacheslav Ovsiienko error: 64517e19bc4SViacheslav Ovsiienko pthread_mutex_unlock(&mlx5_ibv_list_mutex); 6468e46d4e1SAlexander Kozyrev MLX5_ASSERT(sh); 647ae18a1aeSOri Kam if (sh->tis) 648ae18a1aeSOri Kam claim_zero(mlx5_devx_cmd_destroy(sh->tis)); 649ae18a1aeSOri Kam if (sh->td) 650ae18a1aeSOri Kam claim_zero(mlx5_devx_cmd_destroy(sh->td)); 65117e19bc4SViacheslav Ovsiienko if (sh->pd) 65217e19bc4SViacheslav Ovsiienko claim_zero(mlx5_glue->dealloc_pd(sh->pd)); 65317e19bc4SViacheslav Ovsiienko if (sh->ctx) 65417e19bc4SViacheslav Ovsiienko claim_zero(mlx5_glue->close_device(sh->ctx)); 655d85c7b5eSOri Kam if (sh->flow_id_pool) 656d85c7b5eSOri Kam mlx5_flow_id_pool_release(sh->flow_id_pool); 65717e19bc4SViacheslav Ovsiienko rte_free(sh); 6588e46d4e1SAlexander Kozyrev MLX5_ASSERT(err > 0); 65917e19bc4SViacheslav Ovsiienko rte_errno = err; 66017e19bc4SViacheslav Ovsiienko return NULL; 66117e19bc4SViacheslav Ovsiienko } 66217e19bc4SViacheslav Ovsiienko 66317e19bc4SViacheslav Ovsiienko /** 66417e19bc4SViacheslav Ovsiienko * Free shared IB device context. Decrement counter and if zero free 66517e19bc4SViacheslav Ovsiienko * all allocated resources and close handles. 66617e19bc4SViacheslav Ovsiienko * 66717e19bc4SViacheslav Ovsiienko * @param[in] sh 66817e19bc4SViacheslav Ovsiienko * Pointer to mlx5_ibv_shared object to free 66917e19bc4SViacheslav Ovsiienko */ 67017e19bc4SViacheslav Ovsiienko static void 67117e19bc4SViacheslav Ovsiienko mlx5_free_shared_ibctx(struct mlx5_ibv_shared *sh) 67217e19bc4SViacheslav Ovsiienko { 67317e19bc4SViacheslav Ovsiienko pthread_mutex_lock(&mlx5_ibv_list_mutex); 6740afacb04SAlexander Kozyrev #ifdef RTE_LIBRTE_MLX5_DEBUG 67517e19bc4SViacheslav Ovsiienko /* Check the object presence in the list. */ 67617e19bc4SViacheslav Ovsiienko struct mlx5_ibv_shared *lctx; 67717e19bc4SViacheslav Ovsiienko 67817e19bc4SViacheslav Ovsiienko LIST_FOREACH(lctx, &mlx5_ibv_list, next) 67917e19bc4SViacheslav Ovsiienko if (lctx == sh) 68017e19bc4SViacheslav Ovsiienko break; 6818e46d4e1SAlexander Kozyrev MLX5_ASSERT(lctx); 68217e19bc4SViacheslav Ovsiienko if (lctx != sh) { 68317e19bc4SViacheslav Ovsiienko DRV_LOG(ERR, "Freeing non-existing shared IB context"); 68417e19bc4SViacheslav Ovsiienko goto exit; 68517e19bc4SViacheslav Ovsiienko } 68617e19bc4SViacheslav Ovsiienko #endif 6878e46d4e1SAlexander Kozyrev MLX5_ASSERT(sh); 6888e46d4e1SAlexander Kozyrev MLX5_ASSERT(sh->refcnt); 68917e19bc4SViacheslav Ovsiienko /* Secondary process should not free the shared context. */ 6908e46d4e1SAlexander Kozyrev MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY); 69117e19bc4SViacheslav Ovsiienko if (--sh->refcnt) 69217e19bc4SViacheslav Ovsiienko goto exit; 6930e3d0525SViacheslav Ovsiienko /* Remove from memory callback device list. */ 6940e3d0525SViacheslav Ovsiienko rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock); 6950e3d0525SViacheslav Ovsiienko LIST_REMOVE(sh, mem_event_cb); 6960e3d0525SViacheslav Ovsiienko rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock); 6974f8e6befSMichael Baum /* Release created Memory Regions. */ 698*b8dc6b0eSVu Pham mlx5_mr_release_cache(&sh->share_cache); 6990e3d0525SViacheslav Ovsiienko /* Remove context from the global device list. */ 70017e19bc4SViacheslav Ovsiienko LIST_REMOVE(sh, next); 70153e5a82fSViacheslav Ovsiienko /* 70253e5a82fSViacheslav Ovsiienko * Ensure there is no async event handler installed. 70353e5a82fSViacheslav Ovsiienko * Only primary process handles async device events. 70453e5a82fSViacheslav Ovsiienko **/ 7055382d28cSMatan Azrad mlx5_flow_counters_mng_close(sh); 7068e46d4e1SAlexander Kozyrev MLX5_ASSERT(!sh->intr_cnt); 70753e5a82fSViacheslav Ovsiienko if (sh->intr_cnt) 7085897ac13SViacheslav Ovsiienko mlx5_intr_callback_unregister 70953e5a82fSViacheslav Ovsiienko (&sh->intr_handle, mlx5_dev_interrupt_handler, sh); 71023242063SMatan Azrad #ifdef HAVE_MLX5_DEVX_ASYNC_SUPPORT 71123242063SMatan Azrad if (sh->devx_intr_cnt) { 71223242063SMatan Azrad if (sh->intr_handle_devx.fd) 71323242063SMatan Azrad rte_intr_callback_unregister(&sh->intr_handle_devx, 71423242063SMatan Azrad mlx5_dev_interrupt_handler_devx, sh); 71523242063SMatan Azrad if (sh->devx_comp) 71623242063SMatan Azrad mlx5dv_devx_destroy_cmd_comp(sh->devx_comp); 71723242063SMatan Azrad } 71823242063SMatan Azrad #endif 71953e5a82fSViacheslav Ovsiienko pthread_mutex_destroy(&sh->intr_mutex); 72017e19bc4SViacheslav Ovsiienko if (sh->pd) 72117e19bc4SViacheslav Ovsiienko claim_zero(mlx5_glue->dealloc_pd(sh->pd)); 722ae18a1aeSOri Kam if (sh->tis) 723ae18a1aeSOri Kam claim_zero(mlx5_devx_cmd_destroy(sh->tis)); 724ae18a1aeSOri Kam if (sh->td) 725ae18a1aeSOri Kam claim_zero(mlx5_devx_cmd_destroy(sh->td)); 72617e19bc4SViacheslav Ovsiienko if (sh->ctx) 72717e19bc4SViacheslav Ovsiienko claim_zero(mlx5_glue->close_device(sh->ctx)); 728d85c7b5eSOri Kam if (sh->flow_id_pool) 729d85c7b5eSOri Kam mlx5_flow_id_pool_release(sh->flow_id_pool); 73017e19bc4SViacheslav Ovsiienko rte_free(sh); 73117e19bc4SViacheslav Ovsiienko exit: 73217e19bc4SViacheslav Ovsiienko pthread_mutex_unlock(&mlx5_ibv_list_mutex); 73317e19bc4SViacheslav Ovsiienko } 73417e19bc4SViacheslav Ovsiienko 735771fa900SAdrien Mazarguil /** 73654534725SMatan Azrad * Destroy table hash list and all the root entries per domain. 73754534725SMatan Azrad * 73854534725SMatan Azrad * @param[in] priv 73954534725SMatan Azrad * Pointer to the private device data structure. 74054534725SMatan Azrad */ 74154534725SMatan Azrad static void 74254534725SMatan Azrad mlx5_free_table_hash_list(struct mlx5_priv *priv) 74354534725SMatan Azrad { 74454534725SMatan Azrad struct mlx5_ibv_shared *sh = priv->sh; 74554534725SMatan Azrad struct mlx5_flow_tbl_data_entry *tbl_data; 74654534725SMatan Azrad union mlx5_flow_tbl_key table_key = { 74754534725SMatan Azrad { 74854534725SMatan Azrad .table_id = 0, 74954534725SMatan Azrad .reserved = 0, 75054534725SMatan Azrad .domain = 0, 75154534725SMatan Azrad .direction = 0, 75254534725SMatan Azrad } 75354534725SMatan Azrad }; 75454534725SMatan Azrad struct mlx5_hlist_entry *pos; 75554534725SMatan Azrad 75654534725SMatan Azrad if (!sh->flow_tbls) 75754534725SMatan Azrad return; 75854534725SMatan Azrad pos = mlx5_hlist_lookup(sh->flow_tbls, table_key.v64); 75954534725SMatan Azrad if (pos) { 76054534725SMatan Azrad tbl_data = container_of(pos, struct mlx5_flow_tbl_data_entry, 76154534725SMatan Azrad entry); 7628e46d4e1SAlexander Kozyrev MLX5_ASSERT(tbl_data); 76354534725SMatan Azrad mlx5_hlist_remove(sh->flow_tbls, pos); 76454534725SMatan Azrad rte_free(tbl_data); 76554534725SMatan Azrad } 76654534725SMatan Azrad table_key.direction = 1; 76754534725SMatan Azrad pos = mlx5_hlist_lookup(sh->flow_tbls, table_key.v64); 76854534725SMatan Azrad if (pos) { 76954534725SMatan Azrad tbl_data = container_of(pos, struct mlx5_flow_tbl_data_entry, 77054534725SMatan Azrad entry); 7718e46d4e1SAlexander Kozyrev MLX5_ASSERT(tbl_data); 77254534725SMatan Azrad mlx5_hlist_remove(sh->flow_tbls, pos); 77354534725SMatan Azrad rte_free(tbl_data); 77454534725SMatan Azrad } 77554534725SMatan Azrad table_key.direction = 0; 77654534725SMatan Azrad table_key.domain = 1; 77754534725SMatan Azrad pos = mlx5_hlist_lookup(sh->flow_tbls, table_key.v64); 77854534725SMatan Azrad if (pos) { 77954534725SMatan Azrad tbl_data = container_of(pos, struct mlx5_flow_tbl_data_entry, 78054534725SMatan Azrad entry); 7818e46d4e1SAlexander Kozyrev MLX5_ASSERT(tbl_data); 78254534725SMatan Azrad mlx5_hlist_remove(sh->flow_tbls, pos); 78354534725SMatan Azrad rte_free(tbl_data); 78454534725SMatan Azrad } 78554534725SMatan Azrad mlx5_hlist_destroy(sh->flow_tbls, NULL, NULL); 78654534725SMatan Azrad } 78754534725SMatan Azrad 78854534725SMatan Azrad /** 78954534725SMatan Azrad * Initialize flow table hash list and create the root tables entry 79054534725SMatan Azrad * for each domain. 79154534725SMatan Azrad * 79254534725SMatan Azrad * @param[in] priv 79354534725SMatan Azrad * Pointer to the private device data structure. 79454534725SMatan Azrad * 79554534725SMatan Azrad * @return 79654534725SMatan Azrad * Zero on success, positive error code otherwise. 79754534725SMatan Azrad */ 79854534725SMatan Azrad static int 79954534725SMatan Azrad mlx5_alloc_table_hash_list(struct mlx5_priv *priv) 80054534725SMatan Azrad { 80154534725SMatan Azrad struct mlx5_ibv_shared *sh = priv->sh; 80254534725SMatan Azrad char s[MLX5_HLIST_NAMESIZE]; 80354534725SMatan Azrad int err = 0; 80454534725SMatan Azrad 8058e46d4e1SAlexander Kozyrev MLX5_ASSERT(sh); 80654534725SMatan Azrad snprintf(s, sizeof(s), "%s_flow_table", priv->sh->ibdev_name); 80754534725SMatan Azrad sh->flow_tbls = mlx5_hlist_create(s, MLX5_FLOW_TABLE_HLIST_ARRAY_SIZE); 80854534725SMatan Azrad if (!sh->flow_tbls) { 80954534725SMatan Azrad DRV_LOG(ERR, "flow tables with hash creation failed.\n"); 81054534725SMatan Azrad err = ENOMEM; 81154534725SMatan Azrad return err; 81254534725SMatan Azrad } 81354534725SMatan Azrad #ifndef HAVE_MLX5DV_DR 81454534725SMatan Azrad /* 81554534725SMatan Azrad * In case we have not DR support, the zero tables should be created 81654534725SMatan Azrad * because DV expect to see them even if they cannot be created by 81754534725SMatan Azrad * RDMA-CORE. 81854534725SMatan Azrad */ 81954534725SMatan Azrad union mlx5_flow_tbl_key table_key = { 82054534725SMatan Azrad { 82154534725SMatan Azrad .table_id = 0, 82254534725SMatan Azrad .reserved = 0, 82354534725SMatan Azrad .domain = 0, 82454534725SMatan Azrad .direction = 0, 82554534725SMatan Azrad } 82654534725SMatan Azrad }; 82754534725SMatan Azrad struct mlx5_flow_tbl_data_entry *tbl_data = rte_zmalloc(NULL, 82854534725SMatan Azrad sizeof(*tbl_data), 0); 82954534725SMatan Azrad 83054534725SMatan Azrad if (!tbl_data) { 83154534725SMatan Azrad err = ENOMEM; 83254534725SMatan Azrad goto error; 83354534725SMatan Azrad } 83454534725SMatan Azrad tbl_data->entry.key = table_key.v64; 83554534725SMatan Azrad err = mlx5_hlist_insert(sh->flow_tbls, &tbl_data->entry); 83654534725SMatan Azrad if (err) 83754534725SMatan Azrad goto error; 83854534725SMatan Azrad rte_atomic32_init(&tbl_data->tbl.refcnt); 83954534725SMatan Azrad rte_atomic32_inc(&tbl_data->tbl.refcnt); 84054534725SMatan Azrad table_key.direction = 1; 84154534725SMatan Azrad tbl_data = rte_zmalloc(NULL, sizeof(*tbl_data), 0); 84254534725SMatan Azrad if (!tbl_data) { 84354534725SMatan Azrad err = ENOMEM; 84454534725SMatan Azrad goto error; 84554534725SMatan Azrad } 84654534725SMatan Azrad tbl_data->entry.key = table_key.v64; 84754534725SMatan Azrad err = mlx5_hlist_insert(sh->flow_tbls, &tbl_data->entry); 84854534725SMatan Azrad if (err) 84954534725SMatan Azrad goto error; 85054534725SMatan Azrad rte_atomic32_init(&tbl_data->tbl.refcnt); 85154534725SMatan Azrad rte_atomic32_inc(&tbl_data->tbl.refcnt); 85254534725SMatan Azrad table_key.direction = 0; 85354534725SMatan Azrad table_key.domain = 1; 85454534725SMatan Azrad tbl_data = rte_zmalloc(NULL, sizeof(*tbl_data), 0); 85554534725SMatan Azrad if (!tbl_data) { 85654534725SMatan Azrad err = ENOMEM; 85754534725SMatan Azrad goto error; 85854534725SMatan Azrad } 85954534725SMatan Azrad tbl_data->entry.key = table_key.v64; 86054534725SMatan Azrad err = mlx5_hlist_insert(sh->flow_tbls, &tbl_data->entry); 86154534725SMatan Azrad if (err) 86254534725SMatan Azrad goto error; 86354534725SMatan Azrad rte_atomic32_init(&tbl_data->tbl.refcnt); 86454534725SMatan Azrad rte_atomic32_inc(&tbl_data->tbl.refcnt); 86554534725SMatan Azrad return err; 86654534725SMatan Azrad error: 86754534725SMatan Azrad mlx5_free_table_hash_list(priv); 86854534725SMatan Azrad #endif /* HAVE_MLX5DV_DR */ 86954534725SMatan Azrad return err; 87054534725SMatan Azrad } 87154534725SMatan Azrad 87254534725SMatan Azrad /** 873b2177648SViacheslav Ovsiienko * Initialize DR related data within private structure. 874b2177648SViacheslav Ovsiienko * Routine checks the reference counter and does actual 875ae4eb7dcSViacheslav Ovsiienko * resources creation/initialization only if counter is zero. 876b2177648SViacheslav Ovsiienko * 877b2177648SViacheslav Ovsiienko * @param[in] priv 878b2177648SViacheslav Ovsiienko * Pointer to the private device data structure. 879b2177648SViacheslav Ovsiienko * 880b2177648SViacheslav Ovsiienko * @return 881b2177648SViacheslav Ovsiienko * Zero on success, positive error code otherwise. 882b2177648SViacheslav Ovsiienko */ 883b2177648SViacheslav Ovsiienko static int 884b2177648SViacheslav Ovsiienko mlx5_alloc_shared_dr(struct mlx5_priv *priv) 885b2177648SViacheslav Ovsiienko { 8861ef4cdefSMatan Azrad struct mlx5_ibv_shared *sh = priv->sh; 8871ef4cdefSMatan Azrad char s[MLX5_HLIST_NAMESIZE]; 88868011166SXiaoyu Min int err = 0; 88954534725SMatan Azrad 89068011166SXiaoyu Min if (!sh->flow_tbls) 89168011166SXiaoyu Min err = mlx5_alloc_table_hash_list(priv); 89268011166SXiaoyu Min else 89368011166SXiaoyu Min DRV_LOG(DEBUG, "sh->flow_tbls[%p] already created, reuse\n", 89468011166SXiaoyu Min (void *)sh->flow_tbls); 89554534725SMatan Azrad if (err) 89654534725SMatan Azrad return err; 8971ef4cdefSMatan Azrad /* Create tags hash list table. */ 8981ef4cdefSMatan Azrad snprintf(s, sizeof(s), "%s_tags", sh->ibdev_name); 8991ef4cdefSMatan Azrad sh->tag_table = mlx5_hlist_create(s, MLX5_TAGS_HLIST_ARRAY_SIZE); 9001ef4cdefSMatan Azrad if (!sh->tag_table) { 9011ef4cdefSMatan Azrad DRV_LOG(ERR, "tags with hash creation failed.\n"); 9021ef4cdefSMatan Azrad err = ENOMEM; 9031ef4cdefSMatan Azrad goto error; 9041ef4cdefSMatan Azrad } 905b2177648SViacheslav Ovsiienko #ifdef HAVE_MLX5DV_DR 90654534725SMatan Azrad void *domain; 907b2177648SViacheslav Ovsiienko 908b2177648SViacheslav Ovsiienko if (sh->dv_refcnt) { 909b2177648SViacheslav Ovsiienko /* Shared DV/DR structures is already initialized. */ 910b2177648SViacheslav Ovsiienko sh->dv_refcnt++; 911b2177648SViacheslav Ovsiienko priv->dr_shared = 1; 912b2177648SViacheslav Ovsiienko return 0; 913b2177648SViacheslav Ovsiienko } 914b2177648SViacheslav Ovsiienko /* Reference counter is zero, we should initialize structures. */ 915d1e64fbfSOri Kam domain = mlx5_glue->dr_create_domain(sh->ctx, 916d1e64fbfSOri Kam MLX5DV_DR_DOMAIN_TYPE_NIC_RX); 917d1e64fbfSOri Kam if (!domain) { 918d1e64fbfSOri Kam DRV_LOG(ERR, "ingress mlx5dv_dr_create_domain failed"); 919b2177648SViacheslav Ovsiienko err = errno; 920b2177648SViacheslav Ovsiienko goto error; 921b2177648SViacheslav Ovsiienko } 922d1e64fbfSOri Kam sh->rx_domain = domain; 923d1e64fbfSOri Kam domain = mlx5_glue->dr_create_domain(sh->ctx, 924d1e64fbfSOri Kam MLX5DV_DR_DOMAIN_TYPE_NIC_TX); 925d1e64fbfSOri Kam if (!domain) { 926d1e64fbfSOri Kam DRV_LOG(ERR, "egress mlx5dv_dr_create_domain failed"); 927b2177648SViacheslav Ovsiienko err = errno; 928b2177648SViacheslav Ovsiienko goto error; 929b2177648SViacheslav Ovsiienko } 93079e35d0dSViacheslav Ovsiienko pthread_mutex_init(&sh->dv_mutex, NULL); 931d1e64fbfSOri Kam sh->tx_domain = domain; 932e2b4925eSOri Kam #ifdef HAVE_MLX5DV_DR_ESWITCH 933e2b4925eSOri Kam if (priv->config.dv_esw_en) { 934d1e64fbfSOri Kam domain = mlx5_glue->dr_create_domain 935d1e64fbfSOri Kam (sh->ctx, MLX5DV_DR_DOMAIN_TYPE_FDB); 936d1e64fbfSOri Kam if (!domain) { 937d1e64fbfSOri Kam DRV_LOG(ERR, "FDB mlx5dv_dr_create_domain failed"); 938e2b4925eSOri Kam err = errno; 939e2b4925eSOri Kam goto error; 940e2b4925eSOri Kam } 941d1e64fbfSOri Kam sh->fdb_domain = domain; 94234fa7c02SOri Kam sh->esw_drop_action = mlx5_glue->dr_create_flow_action_drop(); 943e2b4925eSOri Kam } 944e2b4925eSOri Kam #endif 945b41e47daSMoti Haimovsky sh->pop_vlan_action = mlx5_glue->dr_create_flow_action_pop_vlan(); 9461ef4cdefSMatan Azrad #endif /* HAVE_MLX5DV_DR */ 947b2177648SViacheslav Ovsiienko sh->dv_refcnt++; 948b2177648SViacheslav Ovsiienko priv->dr_shared = 1; 949b2177648SViacheslav Ovsiienko return 0; 950b2177648SViacheslav Ovsiienko error: 951b2177648SViacheslav Ovsiienko /* Rollback the created objects. */ 952d1e64fbfSOri Kam if (sh->rx_domain) { 953d1e64fbfSOri Kam mlx5_glue->dr_destroy_domain(sh->rx_domain); 954d1e64fbfSOri Kam sh->rx_domain = NULL; 955b2177648SViacheslav Ovsiienko } 956d1e64fbfSOri Kam if (sh->tx_domain) { 957d1e64fbfSOri Kam mlx5_glue->dr_destroy_domain(sh->tx_domain); 958d1e64fbfSOri Kam sh->tx_domain = NULL; 959b2177648SViacheslav Ovsiienko } 960d1e64fbfSOri Kam if (sh->fdb_domain) { 961d1e64fbfSOri Kam mlx5_glue->dr_destroy_domain(sh->fdb_domain); 962d1e64fbfSOri Kam sh->fdb_domain = NULL; 963e2b4925eSOri Kam } 96434fa7c02SOri Kam if (sh->esw_drop_action) { 96534fa7c02SOri Kam mlx5_glue->destroy_flow_action(sh->esw_drop_action); 96634fa7c02SOri Kam sh->esw_drop_action = NULL; 96734fa7c02SOri Kam } 968b41e47daSMoti Haimovsky if (sh->pop_vlan_action) { 969b41e47daSMoti Haimovsky mlx5_glue->destroy_flow_action(sh->pop_vlan_action); 970b41e47daSMoti Haimovsky sh->pop_vlan_action = NULL; 971b41e47daSMoti Haimovsky } 9721ef4cdefSMatan Azrad if (sh->tag_table) { 9731ef4cdefSMatan Azrad /* tags should be destroyed with flow before. */ 9741ef4cdefSMatan Azrad mlx5_hlist_destroy(sh->tag_table, NULL, NULL); 9751ef4cdefSMatan Azrad sh->tag_table = NULL; 9761ef4cdefSMatan Azrad } 97754534725SMatan Azrad mlx5_free_table_hash_list(priv); 97854534725SMatan Azrad return err; 979b2177648SViacheslav Ovsiienko } 980b2177648SViacheslav Ovsiienko 981b2177648SViacheslav Ovsiienko /** 982b2177648SViacheslav Ovsiienko * Destroy DR related data within private structure. 983b2177648SViacheslav Ovsiienko * 984b2177648SViacheslav Ovsiienko * @param[in] priv 985b2177648SViacheslav Ovsiienko * Pointer to the private device data structure. 986b2177648SViacheslav Ovsiienko */ 987b2177648SViacheslav Ovsiienko static void 988b2177648SViacheslav Ovsiienko mlx5_free_shared_dr(struct mlx5_priv *priv) 989b2177648SViacheslav Ovsiienko { 990b2177648SViacheslav Ovsiienko struct mlx5_ibv_shared *sh; 991b2177648SViacheslav Ovsiienko 992b2177648SViacheslav Ovsiienko if (!priv->dr_shared) 993b2177648SViacheslav Ovsiienko return; 994b2177648SViacheslav Ovsiienko priv->dr_shared = 0; 995b2177648SViacheslav Ovsiienko sh = priv->sh; 9968e46d4e1SAlexander Kozyrev MLX5_ASSERT(sh); 9971ef4cdefSMatan Azrad #ifdef HAVE_MLX5DV_DR 9988e46d4e1SAlexander Kozyrev MLX5_ASSERT(sh->dv_refcnt); 999b2177648SViacheslav Ovsiienko if (sh->dv_refcnt && --sh->dv_refcnt) 1000b2177648SViacheslav Ovsiienko return; 1001d1e64fbfSOri Kam if (sh->rx_domain) { 1002d1e64fbfSOri Kam mlx5_glue->dr_destroy_domain(sh->rx_domain); 1003d1e64fbfSOri Kam sh->rx_domain = NULL; 1004b2177648SViacheslav Ovsiienko } 1005d1e64fbfSOri Kam if (sh->tx_domain) { 1006d1e64fbfSOri Kam mlx5_glue->dr_destroy_domain(sh->tx_domain); 1007d1e64fbfSOri Kam sh->tx_domain = NULL; 1008b2177648SViacheslav Ovsiienko } 1009e2b4925eSOri Kam #ifdef HAVE_MLX5DV_DR_ESWITCH 1010d1e64fbfSOri Kam if (sh->fdb_domain) { 1011d1e64fbfSOri Kam mlx5_glue->dr_destroy_domain(sh->fdb_domain); 1012d1e64fbfSOri Kam sh->fdb_domain = NULL; 1013e2b4925eSOri Kam } 101434fa7c02SOri Kam if (sh->esw_drop_action) { 101534fa7c02SOri Kam mlx5_glue->destroy_flow_action(sh->esw_drop_action); 101634fa7c02SOri Kam sh->esw_drop_action = NULL; 101734fa7c02SOri Kam } 1018e2b4925eSOri Kam #endif 1019b41e47daSMoti Haimovsky if (sh->pop_vlan_action) { 1020b41e47daSMoti Haimovsky mlx5_glue->destroy_flow_action(sh->pop_vlan_action); 1021b41e47daSMoti Haimovsky sh->pop_vlan_action = NULL; 1022b41e47daSMoti Haimovsky } 102379e35d0dSViacheslav Ovsiienko pthread_mutex_destroy(&sh->dv_mutex); 102454534725SMatan Azrad #endif /* HAVE_MLX5DV_DR */ 10251ef4cdefSMatan Azrad if (sh->tag_table) { 10261ef4cdefSMatan Azrad /* tags should be destroyed with flow before. */ 10271ef4cdefSMatan Azrad mlx5_hlist_destroy(sh->tag_table, NULL, NULL); 10281ef4cdefSMatan Azrad sh->tag_table = NULL; 10291ef4cdefSMatan Azrad } 103054534725SMatan Azrad mlx5_free_table_hash_list(priv); 1031b2177648SViacheslav Ovsiienko } 1032b2177648SViacheslav Ovsiienko 1033b2177648SViacheslav Ovsiienko /** 10347be600c8SYongseok Koh * Initialize shared data between primary and secondary process. 10357be600c8SYongseok Koh * 10367be600c8SYongseok Koh * A memzone is reserved by primary process and secondary processes attach to 10377be600c8SYongseok Koh * the memzone. 10387be600c8SYongseok Koh * 10397be600c8SYongseok Koh * @return 10407be600c8SYongseok Koh * 0 on success, a negative errno value otherwise and rte_errno is set. 1041974f1e7eSYongseok Koh */ 10427be600c8SYongseok Koh static int 10437be600c8SYongseok Koh mlx5_init_shared_data(void) 1044974f1e7eSYongseok Koh { 1045974f1e7eSYongseok Koh const struct rte_memzone *mz; 10467be600c8SYongseok Koh int ret = 0; 1047974f1e7eSYongseok Koh 1048974f1e7eSYongseok Koh rte_spinlock_lock(&mlx5_shared_data_lock); 1049974f1e7eSYongseok Koh if (mlx5_shared_data == NULL) { 1050974f1e7eSYongseok Koh if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 1051974f1e7eSYongseok Koh /* Allocate shared memory. */ 1052974f1e7eSYongseok Koh mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA, 1053974f1e7eSYongseok Koh sizeof(*mlx5_shared_data), 1054974f1e7eSYongseok Koh SOCKET_ID_ANY, 0); 10557be600c8SYongseok Koh if (mz == NULL) { 10567be600c8SYongseok Koh DRV_LOG(ERR, 105706fa6988SDekel Peled "Cannot allocate mlx5 shared data"); 10587be600c8SYongseok Koh ret = -rte_errno; 10597be600c8SYongseok Koh goto error; 10607be600c8SYongseok Koh } 10617be600c8SYongseok Koh mlx5_shared_data = mz->addr; 10627be600c8SYongseok Koh memset(mlx5_shared_data, 0, sizeof(*mlx5_shared_data)); 10637be600c8SYongseok Koh rte_spinlock_init(&mlx5_shared_data->lock); 1064974f1e7eSYongseok Koh } else { 1065974f1e7eSYongseok Koh /* Lookup allocated shared memory. */ 1066974f1e7eSYongseok Koh mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA); 10677be600c8SYongseok Koh if (mz == NULL) { 10687be600c8SYongseok Koh DRV_LOG(ERR, 106906fa6988SDekel Peled "Cannot attach mlx5 shared data"); 10707be600c8SYongseok Koh ret = -rte_errno; 10717be600c8SYongseok Koh goto error; 1072974f1e7eSYongseok Koh } 1073974f1e7eSYongseok Koh mlx5_shared_data = mz->addr; 10747be600c8SYongseok Koh memset(&mlx5_local_data, 0, sizeof(mlx5_local_data)); 10753ebe6580SYongseok Koh } 1076974f1e7eSYongseok Koh } 10777be600c8SYongseok Koh error: 10787be600c8SYongseok Koh rte_spinlock_unlock(&mlx5_shared_data_lock); 10797be600c8SYongseok Koh return ret; 10807be600c8SYongseok Koh } 10817be600c8SYongseok Koh 10827be600c8SYongseok Koh /** 10834d803a72SOlga Shern * Retrieve integer value from environment variable. 10844d803a72SOlga Shern * 10854d803a72SOlga Shern * @param[in] name 10864d803a72SOlga Shern * Environment variable name. 10874d803a72SOlga Shern * 10884d803a72SOlga Shern * @return 10894d803a72SOlga Shern * Integer value, 0 if the variable is not set. 10904d803a72SOlga Shern */ 10914d803a72SOlga Shern int 10924d803a72SOlga Shern mlx5_getenv_int(const char *name) 10934d803a72SOlga Shern { 10944d803a72SOlga Shern const char *val = getenv(name); 10954d803a72SOlga Shern 10964d803a72SOlga Shern if (val == NULL) 10974d803a72SOlga Shern return 0; 10984d803a72SOlga Shern return atoi(val); 10994d803a72SOlga Shern } 11004d803a72SOlga Shern 11014d803a72SOlga Shern /** 11021e3a39f7SXueming Li * Verbs callback to allocate a memory. This function should allocate the space 11031e3a39f7SXueming Li * according to the size provided residing inside a huge page. 11041e3a39f7SXueming Li * Please note that all allocation must respect the alignment from libmlx5 11051e3a39f7SXueming Li * (i.e. currently sysconf(_SC_PAGESIZE)). 11061e3a39f7SXueming Li * 11071e3a39f7SXueming Li * @param[in] size 11081e3a39f7SXueming Li * The size in bytes of the memory to allocate. 11091e3a39f7SXueming Li * @param[in] data 11101e3a39f7SXueming Li * A pointer to the callback data. 11111e3a39f7SXueming Li * 11121e3a39f7SXueming Li * @return 1113a6d83b6aSNélio Laranjeiro * Allocated buffer, NULL otherwise and rte_errno is set. 11141e3a39f7SXueming Li */ 11151e3a39f7SXueming Li static void * 11161e3a39f7SXueming Li mlx5_alloc_verbs_buf(size_t size, void *data) 11171e3a39f7SXueming Li { 1118dbeba4cfSThomas Monjalon struct mlx5_priv *priv = data; 11191e3a39f7SXueming Li void *ret; 11201e3a39f7SXueming Li size_t alignment = sysconf(_SC_PAGESIZE); 1121d10b09dbSOlivier Matz unsigned int socket = SOCKET_ID_ANY; 11221e3a39f7SXueming Li 1123d10b09dbSOlivier Matz if (priv->verbs_alloc_ctx.type == MLX5_VERBS_ALLOC_TYPE_TX_QUEUE) { 1124d10b09dbSOlivier Matz const struct mlx5_txq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 1125d10b09dbSOlivier Matz 1126d10b09dbSOlivier Matz socket = ctrl->socket; 1127d10b09dbSOlivier Matz } else if (priv->verbs_alloc_ctx.type == 1128d10b09dbSOlivier Matz MLX5_VERBS_ALLOC_TYPE_RX_QUEUE) { 1129d10b09dbSOlivier Matz const struct mlx5_rxq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 1130d10b09dbSOlivier Matz 1131d10b09dbSOlivier Matz socket = ctrl->socket; 1132d10b09dbSOlivier Matz } 11338e46d4e1SAlexander Kozyrev MLX5_ASSERT(data != NULL); 1134d10b09dbSOlivier Matz ret = rte_malloc_socket(__func__, size, alignment, socket); 1135a6d83b6aSNélio Laranjeiro if (!ret && size) 1136a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 11371e3a39f7SXueming Li return ret; 11381e3a39f7SXueming Li } 11391e3a39f7SXueming Li 11401e3a39f7SXueming Li /** 11411e3a39f7SXueming Li * Verbs callback to free a memory. 11421e3a39f7SXueming Li * 11431e3a39f7SXueming Li * @param[in] ptr 11441e3a39f7SXueming Li * A pointer to the memory to free. 11451e3a39f7SXueming Li * @param[in] data 11461e3a39f7SXueming Li * A pointer to the callback data. 11471e3a39f7SXueming Li */ 11481e3a39f7SXueming Li static void 11491e3a39f7SXueming Li mlx5_free_verbs_buf(void *ptr, void *data __rte_unused) 11501e3a39f7SXueming Li { 11518e46d4e1SAlexander Kozyrev MLX5_ASSERT(data != NULL); 11521e3a39f7SXueming Li rte_free(ptr); 11531e3a39f7SXueming Li } 11541e3a39f7SXueming Li 11551e3a39f7SXueming Li /** 1156c9ba7523SRaslan Darawsheh * DPDK callback to add udp tunnel port 1157c9ba7523SRaslan Darawsheh * 1158c9ba7523SRaslan Darawsheh * @param[in] dev 1159c9ba7523SRaslan Darawsheh * A pointer to eth_dev 1160c9ba7523SRaslan Darawsheh * @param[in] udp_tunnel 1161c9ba7523SRaslan Darawsheh * A pointer to udp tunnel 1162c9ba7523SRaslan Darawsheh * 1163c9ba7523SRaslan Darawsheh * @return 1164c9ba7523SRaslan Darawsheh * 0 on valid udp ports and tunnels, -ENOTSUP otherwise. 1165c9ba7523SRaslan Darawsheh */ 1166c9ba7523SRaslan Darawsheh int 1167c9ba7523SRaslan Darawsheh mlx5_udp_tunnel_port_add(struct rte_eth_dev *dev __rte_unused, 1168c9ba7523SRaslan Darawsheh struct rte_eth_udp_tunnel *udp_tunnel) 1169c9ba7523SRaslan Darawsheh { 11708e46d4e1SAlexander Kozyrev MLX5_ASSERT(udp_tunnel != NULL); 1171c9ba7523SRaslan Darawsheh if (udp_tunnel->prot_type == RTE_TUNNEL_TYPE_VXLAN && 1172c9ba7523SRaslan Darawsheh udp_tunnel->udp_port == 4789) 1173c9ba7523SRaslan Darawsheh return 0; 1174c9ba7523SRaslan Darawsheh if (udp_tunnel->prot_type == RTE_TUNNEL_TYPE_VXLAN_GPE && 1175c9ba7523SRaslan Darawsheh udp_tunnel->udp_port == 4790) 1176c9ba7523SRaslan Darawsheh return 0; 1177c9ba7523SRaslan Darawsheh return -ENOTSUP; 1178c9ba7523SRaslan Darawsheh } 1179c9ba7523SRaslan Darawsheh 1180c9ba7523SRaslan Darawsheh /** 1181120dc4a7SYongseok Koh * Initialize process private data structure. 1182120dc4a7SYongseok Koh * 1183120dc4a7SYongseok Koh * @param dev 1184120dc4a7SYongseok Koh * Pointer to Ethernet device structure. 1185120dc4a7SYongseok Koh * 1186120dc4a7SYongseok Koh * @return 1187120dc4a7SYongseok Koh * 0 on success, a negative errno value otherwise and rte_errno is set. 1188120dc4a7SYongseok Koh */ 1189120dc4a7SYongseok Koh int 1190120dc4a7SYongseok Koh mlx5_proc_priv_init(struct rte_eth_dev *dev) 1191120dc4a7SYongseok Koh { 1192120dc4a7SYongseok Koh struct mlx5_priv *priv = dev->data->dev_private; 1193120dc4a7SYongseok Koh struct mlx5_proc_priv *ppriv; 1194120dc4a7SYongseok Koh size_t ppriv_size; 1195120dc4a7SYongseok Koh 1196120dc4a7SYongseok Koh /* 1197120dc4a7SYongseok Koh * UAR register table follows the process private structure. BlueFlame 1198120dc4a7SYongseok Koh * registers for Tx queues are stored in the table. 1199120dc4a7SYongseok Koh */ 1200120dc4a7SYongseok Koh ppriv_size = 1201120dc4a7SYongseok Koh sizeof(struct mlx5_proc_priv) + priv->txqs_n * sizeof(void *); 1202120dc4a7SYongseok Koh ppriv = rte_malloc_socket("mlx5_proc_priv", ppriv_size, 1203120dc4a7SYongseok Koh RTE_CACHE_LINE_SIZE, dev->device->numa_node); 1204120dc4a7SYongseok Koh if (!ppriv) { 1205120dc4a7SYongseok Koh rte_errno = ENOMEM; 1206120dc4a7SYongseok Koh return -rte_errno; 1207120dc4a7SYongseok Koh } 1208120dc4a7SYongseok Koh ppriv->uar_table_sz = ppriv_size; 1209120dc4a7SYongseok Koh dev->process_private = ppriv; 1210120dc4a7SYongseok Koh return 0; 1211120dc4a7SYongseok Koh } 1212120dc4a7SYongseok Koh 1213120dc4a7SYongseok Koh /** 1214120dc4a7SYongseok Koh * Un-initialize process private data structure. 1215120dc4a7SYongseok Koh * 1216120dc4a7SYongseok Koh * @param dev 1217120dc4a7SYongseok Koh * Pointer to Ethernet device structure. 1218120dc4a7SYongseok Koh */ 1219120dc4a7SYongseok Koh static void 1220120dc4a7SYongseok Koh mlx5_proc_priv_uninit(struct rte_eth_dev *dev) 1221120dc4a7SYongseok Koh { 1222120dc4a7SYongseok Koh if (!dev->process_private) 1223120dc4a7SYongseok Koh return; 1224120dc4a7SYongseok Koh rte_free(dev->process_private); 1225120dc4a7SYongseok Koh dev->process_private = NULL; 1226120dc4a7SYongseok Koh } 1227120dc4a7SYongseok Koh 1228120dc4a7SYongseok Koh /** 1229771fa900SAdrien Mazarguil * DPDK callback to close the device. 1230771fa900SAdrien Mazarguil * 1231771fa900SAdrien Mazarguil * Destroy all queues and objects, free memory. 1232771fa900SAdrien Mazarguil * 1233771fa900SAdrien Mazarguil * @param dev 1234771fa900SAdrien Mazarguil * Pointer to Ethernet device structure. 1235771fa900SAdrien Mazarguil */ 1236771fa900SAdrien Mazarguil static void 1237771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev) 1238771fa900SAdrien Mazarguil { 1239dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 12402e22920bSAdrien Mazarguil unsigned int i; 12416af6b973SNélio Laranjeiro int ret; 1242771fa900SAdrien Mazarguil 1243a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u closing device \"%s\"", 12440f99970bSNélio Laranjeiro dev->data->port_id, 1245f048f3d4SViacheslav Ovsiienko ((priv->sh->ctx != NULL) ? priv->sh->ctx->device->name : "")); 1246ecc1c29dSAdrien Mazarguil /* In case mlx5_dev_stop() has not been called. */ 1247af4f09f2SNélio Laranjeiro mlx5_dev_interrupt_handler_uninstall(dev); 124823242063SMatan Azrad mlx5_dev_interrupt_handler_devx_uninstall(dev); 12498db7e3b6SBing Zhao /* 12508db7e3b6SBing Zhao * If default mreg copy action is removed at the stop stage, 12518db7e3b6SBing Zhao * the search will return none and nothing will be done anymore. 12528db7e3b6SBing Zhao */ 12538db7e3b6SBing Zhao mlx5_flow_stop_default(dev); 1254af4f09f2SNélio Laranjeiro mlx5_traffic_disable(dev); 12558db7e3b6SBing Zhao /* 12568db7e3b6SBing Zhao * If all the flows are already flushed in the device stop stage, 12578db7e3b6SBing Zhao * then this will return directly without any action. 12588db7e3b6SBing Zhao */ 12598db7e3b6SBing Zhao mlx5_flow_list_flush(dev, &priv->flows, true); 126002e76468SSuanming Mou mlx5_flow_meter_flush(dev, NULL); 1261e7bfa359SBing Zhao /* Free the intermediate buffers for flow creation. */ 1262e7bfa359SBing Zhao mlx5_flow_free_intermediate(dev); 12632e22920bSAdrien Mazarguil /* Prevent crashes when queues are still in use. */ 12642e22920bSAdrien Mazarguil dev->rx_pkt_burst = removed_rx_burst; 12652e22920bSAdrien Mazarguil dev->tx_pkt_burst = removed_tx_burst; 12662aac5b5dSYongseok Koh rte_wmb(); 12672aac5b5dSYongseok Koh /* Disable datapath on secondary process. */ 12682aac5b5dSYongseok Koh mlx5_mp_req_stop_rxtx(dev); 12692e22920bSAdrien Mazarguil if (priv->rxqs != NULL) { 12702e22920bSAdrien Mazarguil /* XXX race condition if mlx5_rx_burst() is still running. */ 12712e22920bSAdrien Mazarguil usleep(1000); 1272a1366b1aSNélio Laranjeiro for (i = 0; (i != priv->rxqs_n); ++i) 1273af4f09f2SNélio Laranjeiro mlx5_rxq_release(dev, i); 12742e22920bSAdrien Mazarguil priv->rxqs_n = 0; 12752e22920bSAdrien Mazarguil priv->rxqs = NULL; 12762e22920bSAdrien Mazarguil } 12772e22920bSAdrien Mazarguil if (priv->txqs != NULL) { 12782e22920bSAdrien Mazarguil /* XXX race condition if mlx5_tx_burst() is still running. */ 12792e22920bSAdrien Mazarguil usleep(1000); 12806e78005aSNélio Laranjeiro for (i = 0; (i != priv->txqs_n); ++i) 1281af4f09f2SNélio Laranjeiro mlx5_txq_release(dev, i); 12822e22920bSAdrien Mazarguil priv->txqs_n = 0; 12832e22920bSAdrien Mazarguil priv->txqs = NULL; 12842e22920bSAdrien Mazarguil } 1285120dc4a7SYongseok Koh mlx5_proc_priv_uninit(dev); 1286dd3c774fSViacheslav Ovsiienko if (priv->mreg_cp_tbl) 1287dd3c774fSViacheslav Ovsiienko mlx5_hlist_destroy(priv->mreg_cp_tbl, NULL, NULL); 12887d6bf6b8SYongseok Koh mlx5_mprq_free_mp(dev); 1289b2177648SViacheslav Ovsiienko mlx5_free_shared_dr(priv); 129029c1d8bbSNélio Laranjeiro if (priv->rss_conf.rss_key != NULL) 129129c1d8bbSNélio Laranjeiro rte_free(priv->rss_conf.rss_key); 1292634efbc2SNelio Laranjeiro if (priv->reta_idx != NULL) 1293634efbc2SNelio Laranjeiro rte_free(priv->reta_idx); 1294ccdcba53SNélio Laranjeiro if (priv->config.vf) 1295f22442cbSMatan Azrad mlx5_nl_mac_addr_flush(priv->nl_socket_route, mlx5_ifindex(dev), 1296f22442cbSMatan Azrad dev->data->mac_addrs, 1297f22442cbSMatan Azrad MLX5_MAX_MAC_ADDRESSES, priv->mac_own); 129826c08b97SAdrien Mazarguil if (priv->nl_socket_route >= 0) 129926c08b97SAdrien Mazarguil close(priv->nl_socket_route); 130026c08b97SAdrien Mazarguil if (priv->nl_socket_rdma >= 0) 130126c08b97SAdrien Mazarguil close(priv->nl_socket_rdma); 1302dfedf3e3SViacheslav Ovsiienko if (priv->vmwa_context) 1303dfedf3e3SViacheslav Ovsiienko mlx5_vlan_vmwa_exit(priv->vmwa_context); 1304942d13e6SViacheslav Ovsiienko if (priv->sh) { 1305942d13e6SViacheslav Ovsiienko /* 1306942d13e6SViacheslav Ovsiienko * Free the shared context in last turn, because the cleanup 1307942d13e6SViacheslav Ovsiienko * routines above may use some shared fields, like 1308942d13e6SViacheslav Ovsiienko * mlx5_nl_mac_addr_flush() uses ibdev_path for retrieveing 1309942d13e6SViacheslav Ovsiienko * ifindex if Netlink fails. 1310942d13e6SViacheslav Ovsiienko */ 1311942d13e6SViacheslav Ovsiienko mlx5_free_shared_ibctx(priv->sh); 1312942d13e6SViacheslav Ovsiienko priv->sh = NULL; 1313942d13e6SViacheslav Ovsiienko } 131423820a79SDekel Peled ret = mlx5_hrxq_verify(dev); 1315f5479b68SNélio Laranjeiro if (ret) 1316a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some hash Rx queue still remain", 13170f99970bSNélio Laranjeiro dev->data->port_id); 131815c80a12SDekel Peled ret = mlx5_ind_table_obj_verify(dev); 13194c7a0f5fSNélio Laranjeiro if (ret) 1320a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some indirection table still remain", 13210f99970bSNélio Laranjeiro dev->data->port_id); 132293403560SDekel Peled ret = mlx5_rxq_obj_verify(dev); 132309cb5b58SNélio Laranjeiro if (ret) 132493403560SDekel Peled DRV_LOG(WARNING, "port %u some Rx queue objects still remain", 13250f99970bSNélio Laranjeiro dev->data->port_id); 1326af4f09f2SNélio Laranjeiro ret = mlx5_rxq_verify(dev); 1327a1366b1aSNélio Laranjeiro if (ret) 1328a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Rx queues still remain", 13290f99970bSNélio Laranjeiro dev->data->port_id); 1330894c4a8eSOri Kam ret = mlx5_txq_obj_verify(dev); 1331faf2667fSNélio Laranjeiro if (ret) 1332a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain", 13330f99970bSNélio Laranjeiro dev->data->port_id); 1334af4f09f2SNélio Laranjeiro ret = mlx5_txq_verify(dev); 13356e78005aSNélio Laranjeiro if (ret) 1336a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Tx queues still remain", 13370f99970bSNélio Laranjeiro dev->data->port_id); 1338af4f09f2SNélio Laranjeiro ret = mlx5_flow_verify(dev); 13396af6b973SNélio Laranjeiro if (ret) 1340a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some flows still remain", 1341a170a30dSNélio Laranjeiro dev->data->port_id); 13422b730263SAdrien Mazarguil if (priv->domain_id != RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) { 13432b730263SAdrien Mazarguil unsigned int c = 0; 1344d874a4eeSThomas Monjalon uint16_t port_id; 13452b730263SAdrien Mazarguil 1346fbc83412SViacheslav Ovsiienko MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) { 1347dbeba4cfSThomas Monjalon struct mlx5_priv *opriv = 1348d874a4eeSThomas Monjalon rte_eth_devices[port_id].data->dev_private; 13492b730263SAdrien Mazarguil 13502b730263SAdrien Mazarguil if (!opriv || 13512b730263SAdrien Mazarguil opriv->domain_id != priv->domain_id || 1352d874a4eeSThomas Monjalon &rte_eth_devices[port_id] == dev) 13532b730263SAdrien Mazarguil continue; 13542b730263SAdrien Mazarguil ++c; 1355f7e95215SViacheslav Ovsiienko break; 13562b730263SAdrien Mazarguil } 13572b730263SAdrien Mazarguil if (!c) 13582b730263SAdrien Mazarguil claim_zero(rte_eth_switch_domain_free(priv->domain_id)); 13592b730263SAdrien Mazarguil } 1360771fa900SAdrien Mazarguil memset(priv, 0, sizeof(*priv)); 13612b730263SAdrien Mazarguil priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID; 136242603bbdSOphir Munk /* 136342603bbdSOphir Munk * Reset mac_addrs to NULL such that it is not freed as part of 136442603bbdSOphir Munk * rte_eth_dev_release_port(). mac_addrs is part of dev_private so 136542603bbdSOphir Munk * it is freed when dev_private is freed. 136642603bbdSOphir Munk */ 136742603bbdSOphir Munk dev->data->mac_addrs = NULL; 1368771fa900SAdrien Mazarguil } 1369771fa900SAdrien Mazarguil 13700887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops = { 1371e60fbd5bSAdrien Mazarguil .dev_configure = mlx5_dev_configure, 1372e60fbd5bSAdrien Mazarguil .dev_start = mlx5_dev_start, 1373e60fbd5bSAdrien Mazarguil .dev_stop = mlx5_dev_stop, 137462072098SOr Ami .dev_set_link_down = mlx5_set_link_down, 137562072098SOr Ami .dev_set_link_up = mlx5_set_link_up, 1376771fa900SAdrien Mazarguil .dev_close = mlx5_dev_close, 13771bdbe1afSAdrien Mazarguil .promiscuous_enable = mlx5_promiscuous_enable, 13781bdbe1afSAdrien Mazarguil .promiscuous_disable = mlx5_promiscuous_disable, 13791bdbe1afSAdrien Mazarguil .allmulticast_enable = mlx5_allmulticast_enable, 13801bdbe1afSAdrien Mazarguil .allmulticast_disable = mlx5_allmulticast_disable, 1381cb8faed7SAdrien Mazarguil .link_update = mlx5_link_update, 138287011737SAdrien Mazarguil .stats_get = mlx5_stats_get, 138387011737SAdrien Mazarguil .stats_reset = mlx5_stats_reset, 1384a4193ae3SShahaf Shuler .xstats_get = mlx5_xstats_get, 1385a4193ae3SShahaf Shuler .xstats_reset = mlx5_xstats_reset, 1386a4193ae3SShahaf Shuler .xstats_get_names = mlx5_xstats_get_names, 1387714bf46eSThomas Monjalon .fw_version_get = mlx5_fw_version_get, 1388e60fbd5bSAdrien Mazarguil .dev_infos_get = mlx5_dev_infos_get, 1389e571ad55STom Barbette .read_clock = mlx5_read_clock, 139078a38edfSJianfeng Tan .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 1391e9086978SAdrien Mazarguil .vlan_filter_set = mlx5_vlan_filter_set, 13922e22920bSAdrien Mazarguil .rx_queue_setup = mlx5_rx_queue_setup, 1393e79c9be9SOri Kam .rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup, 13942e22920bSAdrien Mazarguil .tx_queue_setup = mlx5_tx_queue_setup, 1395ae18a1aeSOri Kam .tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup, 13962e22920bSAdrien Mazarguil .rx_queue_release = mlx5_rx_queue_release, 13972e22920bSAdrien Mazarguil .tx_queue_release = mlx5_tx_queue_release, 139802d75430SAdrien Mazarguil .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 139902d75430SAdrien Mazarguil .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 14003318aef7SAdrien Mazarguil .mac_addr_remove = mlx5_mac_addr_remove, 14013318aef7SAdrien Mazarguil .mac_addr_add = mlx5_mac_addr_add, 140286977fccSDavid Marchand .mac_addr_set = mlx5_mac_addr_set, 1403e0586a8dSNélio Laranjeiro .set_mc_addr_list = mlx5_set_mc_addr_list, 1404cf37ca95SAdrien Mazarguil .mtu_set = mlx5_dev_set_mtu, 1405f3db9489SYaacov Hazan .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 1406f3db9489SYaacov Hazan .vlan_offload_set = mlx5_vlan_offload_set, 1407634efbc2SNelio Laranjeiro .reta_update = mlx5_dev_rss_reta_update, 1408634efbc2SNelio Laranjeiro .reta_query = mlx5_dev_rss_reta_query, 14092f97422eSNelio Laranjeiro .rss_hash_update = mlx5_rss_hash_update, 14102f97422eSNelio Laranjeiro .rss_hash_conf_get = mlx5_rss_hash_conf_get, 141176f5c99eSYaacov Hazan .filter_ctrl = mlx5_dev_filter_ctrl, 14128788fec1SOlivier Matz .rx_descriptor_status = mlx5_rx_descriptor_status, 14138788fec1SOlivier Matz .tx_descriptor_status = mlx5_tx_descriptor_status, 141426f1bae8SAlexander Kozyrev .rxq_info_get = mlx5_rxq_info_get, 141526f1bae8SAlexander Kozyrev .txq_info_get = mlx5_txq_info_get, 141626f1bae8SAlexander Kozyrev .rx_burst_mode_get = mlx5_rx_burst_mode_get, 141726f1bae8SAlexander Kozyrev .tx_burst_mode_get = mlx5_tx_burst_mode_get, 141826f04883STom Barbette .rx_queue_count = mlx5_rx_queue_count, 14193c7d44afSShahaf Shuler .rx_queue_intr_enable = mlx5_rx_intr_enable, 14203c7d44afSShahaf Shuler .rx_queue_intr_disable = mlx5_rx_intr_disable, 1421d3e0f392SMatan Azrad .is_removed = mlx5_is_removed, 1422c9ba7523SRaslan Darawsheh .udp_tunnel_port_add = mlx5_udp_tunnel_port_add, 14238a6a09f8SDekel Peled .get_module_info = mlx5_get_module_info, 14248a6a09f8SDekel Peled .get_module_eeprom = mlx5_get_module_eeprom, 1425b6b3bf86SOri Kam .hairpin_cap_get = mlx5_hairpin_cap_get, 1426d740eb50SSuanming Mou .mtr_ops_get = mlx5_flow_meter_ops_get, 1427771fa900SAdrien Mazarguil }; 1428771fa900SAdrien Mazarguil 1429714bf46eSThomas Monjalon /* Available operations from secondary process. */ 143087ec44ceSXueming Li static const struct eth_dev_ops mlx5_dev_sec_ops = { 143187ec44ceSXueming Li .stats_get = mlx5_stats_get, 143287ec44ceSXueming Li .stats_reset = mlx5_stats_reset, 143387ec44ceSXueming Li .xstats_get = mlx5_xstats_get, 143487ec44ceSXueming Li .xstats_reset = mlx5_xstats_reset, 143587ec44ceSXueming Li .xstats_get_names = mlx5_xstats_get_names, 1436714bf46eSThomas Monjalon .fw_version_get = mlx5_fw_version_get, 143787ec44ceSXueming Li .dev_infos_get = mlx5_dev_infos_get, 143887ec44ceSXueming Li .rx_descriptor_status = mlx5_rx_descriptor_status, 143987ec44ceSXueming Li .tx_descriptor_status = mlx5_tx_descriptor_status, 144026f1bae8SAlexander Kozyrev .rxq_info_get = mlx5_rxq_info_get, 144126f1bae8SAlexander Kozyrev .txq_info_get = mlx5_txq_info_get, 144226f1bae8SAlexander Kozyrev .rx_burst_mode_get = mlx5_rx_burst_mode_get, 144326f1bae8SAlexander Kozyrev .tx_burst_mode_get = mlx5_tx_burst_mode_get, 14448a6a09f8SDekel Peled .get_module_info = mlx5_get_module_info, 14458a6a09f8SDekel Peled .get_module_eeprom = mlx5_get_module_eeprom, 144687ec44ceSXueming Li }; 144787ec44ceSXueming Li 1448714bf46eSThomas Monjalon /* Available operations in flow isolated mode. */ 14490887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops_isolate = { 14500887aa7fSNélio Laranjeiro .dev_configure = mlx5_dev_configure, 14510887aa7fSNélio Laranjeiro .dev_start = mlx5_dev_start, 14520887aa7fSNélio Laranjeiro .dev_stop = mlx5_dev_stop, 14530887aa7fSNélio Laranjeiro .dev_set_link_down = mlx5_set_link_down, 14540887aa7fSNélio Laranjeiro .dev_set_link_up = mlx5_set_link_up, 14550887aa7fSNélio Laranjeiro .dev_close = mlx5_dev_close, 145624b068adSYongseok Koh .promiscuous_enable = mlx5_promiscuous_enable, 145724b068adSYongseok Koh .promiscuous_disable = mlx5_promiscuous_disable, 14582547ee74SYongseok Koh .allmulticast_enable = mlx5_allmulticast_enable, 14592547ee74SYongseok Koh .allmulticast_disable = mlx5_allmulticast_disable, 14600887aa7fSNélio Laranjeiro .link_update = mlx5_link_update, 14610887aa7fSNélio Laranjeiro .stats_get = mlx5_stats_get, 14620887aa7fSNélio Laranjeiro .stats_reset = mlx5_stats_reset, 14630887aa7fSNélio Laranjeiro .xstats_get = mlx5_xstats_get, 14640887aa7fSNélio Laranjeiro .xstats_reset = mlx5_xstats_reset, 14650887aa7fSNélio Laranjeiro .xstats_get_names = mlx5_xstats_get_names, 1466714bf46eSThomas Monjalon .fw_version_get = mlx5_fw_version_get, 14670887aa7fSNélio Laranjeiro .dev_infos_get = mlx5_dev_infos_get, 14680887aa7fSNélio Laranjeiro .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 14690887aa7fSNélio Laranjeiro .vlan_filter_set = mlx5_vlan_filter_set, 14700887aa7fSNélio Laranjeiro .rx_queue_setup = mlx5_rx_queue_setup, 1471e79c9be9SOri Kam .rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup, 14720887aa7fSNélio Laranjeiro .tx_queue_setup = mlx5_tx_queue_setup, 1473ae18a1aeSOri Kam .tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup, 14740887aa7fSNélio Laranjeiro .rx_queue_release = mlx5_rx_queue_release, 14750887aa7fSNélio Laranjeiro .tx_queue_release = mlx5_tx_queue_release, 14760887aa7fSNélio Laranjeiro .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 14770887aa7fSNélio Laranjeiro .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 14780887aa7fSNélio Laranjeiro .mac_addr_remove = mlx5_mac_addr_remove, 14790887aa7fSNélio Laranjeiro .mac_addr_add = mlx5_mac_addr_add, 14800887aa7fSNélio Laranjeiro .mac_addr_set = mlx5_mac_addr_set, 1481e0586a8dSNélio Laranjeiro .set_mc_addr_list = mlx5_set_mc_addr_list, 14820887aa7fSNélio Laranjeiro .mtu_set = mlx5_dev_set_mtu, 14830887aa7fSNélio Laranjeiro .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 14840887aa7fSNélio Laranjeiro .vlan_offload_set = mlx5_vlan_offload_set, 14850887aa7fSNélio Laranjeiro .filter_ctrl = mlx5_dev_filter_ctrl, 14860887aa7fSNélio Laranjeiro .rx_descriptor_status = mlx5_rx_descriptor_status, 14870887aa7fSNélio Laranjeiro .tx_descriptor_status = mlx5_tx_descriptor_status, 148826f1bae8SAlexander Kozyrev .rxq_info_get = mlx5_rxq_info_get, 148926f1bae8SAlexander Kozyrev .txq_info_get = mlx5_txq_info_get, 149026f1bae8SAlexander Kozyrev .rx_burst_mode_get = mlx5_rx_burst_mode_get, 149126f1bae8SAlexander Kozyrev .tx_burst_mode_get = mlx5_tx_burst_mode_get, 14920887aa7fSNélio Laranjeiro .rx_queue_intr_enable = mlx5_rx_intr_enable, 14930887aa7fSNélio Laranjeiro .rx_queue_intr_disable = mlx5_rx_intr_disable, 1494d3e0f392SMatan Azrad .is_removed = mlx5_is_removed, 14958a6a09f8SDekel Peled .get_module_info = mlx5_get_module_info, 14968a6a09f8SDekel Peled .get_module_eeprom = mlx5_get_module_eeprom, 1497b6b3bf86SOri Kam .hairpin_cap_get = mlx5_hairpin_cap_get, 1498d740eb50SSuanming Mou .mtr_ops_get = mlx5_flow_meter_ops_get, 14990887aa7fSNélio Laranjeiro }; 15000887aa7fSNélio Laranjeiro 1501e72dd09bSNélio Laranjeiro /** 1502e72dd09bSNélio Laranjeiro * Verify and store value for device argument. 1503e72dd09bSNélio Laranjeiro * 1504e72dd09bSNélio Laranjeiro * @param[in] key 1505e72dd09bSNélio Laranjeiro * Key argument to verify. 1506e72dd09bSNélio Laranjeiro * @param[in] val 1507e72dd09bSNélio Laranjeiro * Value associated with key. 1508e72dd09bSNélio Laranjeiro * @param opaque 1509e72dd09bSNélio Laranjeiro * User data. 1510e72dd09bSNélio Laranjeiro * 1511e72dd09bSNélio Laranjeiro * @return 1512a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 1513e72dd09bSNélio Laranjeiro */ 1514e72dd09bSNélio Laranjeiro static int 1515e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque) 1516e72dd09bSNélio Laranjeiro { 15177fe24446SShahaf Shuler struct mlx5_dev_config *config = opaque; 151899c12dccSNélio Laranjeiro unsigned long tmp; 1519e72dd09bSNélio Laranjeiro 15206de569f5SAdrien Mazarguil /* No-op, port representors are processed in mlx5_dev_spawn(). */ 15216de569f5SAdrien Mazarguil if (!strcmp(MLX5_REPRESENTOR, key)) 15226de569f5SAdrien Mazarguil return 0; 152399c12dccSNélio Laranjeiro errno = 0; 152499c12dccSNélio Laranjeiro tmp = strtoul(val, NULL, 0); 152599c12dccSNélio Laranjeiro if (errno) { 1526a6d83b6aSNélio Laranjeiro rte_errno = errno; 1527a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val); 1528a6d83b6aSNélio Laranjeiro return -rte_errno; 152999c12dccSNélio Laranjeiro } 153099c12dccSNélio Laranjeiro if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) { 15317fe24446SShahaf Shuler config->cqe_comp = !!tmp; 1532bc91e8dbSYongseok Koh } else if (strcmp(MLX5_RXQ_CQE_PAD_EN, key) == 0) { 1533bc91e8dbSYongseok Koh config->cqe_pad = !!tmp; 153478c7a16dSYongseok Koh } else if (strcmp(MLX5_RXQ_PKT_PAD_EN, key) == 0) { 153578c7a16dSYongseok Koh config->hw_padding = !!tmp; 15367d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_EN, key) == 0) { 15377d6bf6b8SYongseok Koh config->mprq.enabled = !!tmp; 15387d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_NUM, key) == 0) { 15397d6bf6b8SYongseok Koh config->mprq.stride_num_n = tmp; 1540ecb16045SAlexander Kozyrev } else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_SIZE, key) == 0) { 1541ecb16045SAlexander Kozyrev config->mprq.stride_size_n = tmp; 15427d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_MAX_MEMCPY_LEN, key) == 0) { 15437d6bf6b8SYongseok Koh config->mprq.max_memcpy_len = tmp; 15447d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RXQS_MIN_MPRQ, key) == 0) { 15457d6bf6b8SYongseok Koh config->mprq.min_rxqs_num = tmp; 15462a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQ_INLINE, key) == 0) { 1547505f1fe4SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter," 1548505f1fe4SViacheslav Ovsiienko " converted to txq_inline_max", key); 1549505f1fe4SViacheslav Ovsiienko config->txq_inline_max = tmp; 1550505f1fe4SViacheslav Ovsiienko } else if (strcmp(MLX5_TXQ_INLINE_MAX, key) == 0) { 1551505f1fe4SViacheslav Ovsiienko config->txq_inline_max = tmp; 1552505f1fe4SViacheslav Ovsiienko } else if (strcmp(MLX5_TXQ_INLINE_MIN, key) == 0) { 1553505f1fe4SViacheslav Ovsiienko config->txq_inline_min = tmp; 1554505f1fe4SViacheslav Ovsiienko } else if (strcmp(MLX5_TXQ_INLINE_MPW, key) == 0) { 1555505f1fe4SViacheslav Ovsiienko config->txq_inline_mpw = tmp; 15562a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) { 15577fe24446SShahaf Shuler config->txqs_inline = tmp; 155809d8b416SYongseok Koh } else if (strcmp(MLX5_TXQS_MAX_VEC, key) == 0) { 1559a6bd4911SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key); 1560230189d9SNélio Laranjeiro } else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) { 1561f9de8718SShahaf Shuler config->mps = !!tmp; 15628409a285SViacheslav Ovsiienko } else if (strcmp(MLX5_TX_DB_NC, key) == 0) { 1563f078ceb6SViacheslav Ovsiienko if (tmp != MLX5_TXDB_CACHED && 1564f078ceb6SViacheslav Ovsiienko tmp != MLX5_TXDB_NCACHED && 1565f078ceb6SViacheslav Ovsiienko tmp != MLX5_TXDB_HEURISTIC) { 1566f078ceb6SViacheslav Ovsiienko DRV_LOG(ERR, "invalid Tx doorbell " 1567f078ceb6SViacheslav Ovsiienko "mapping parameter"); 1568f078ceb6SViacheslav Ovsiienko rte_errno = EINVAL; 1569f078ceb6SViacheslav Ovsiienko return -rte_errno; 1570f078ceb6SViacheslav Ovsiienko } 1571f078ceb6SViacheslav Ovsiienko config->dbnc = tmp; 15726ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) { 1573a6bd4911SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key); 15746ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) { 1575505f1fe4SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter," 1576505f1fe4SViacheslav Ovsiienko " converted to txq_inline_mpw", key); 1577505f1fe4SViacheslav Ovsiienko config->txq_inline_mpw = tmp; 15785644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_TX_VEC_EN, key) == 0) { 1579a6bd4911SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key); 15805644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_RX_VEC_EN, key) == 0) { 15817fe24446SShahaf Shuler config->rx_vec_en = !!tmp; 158278a54648SXueming Li } else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) { 158378a54648SXueming Li config->l3_vxlan_en = !!tmp; 1584db209cc3SNélio Laranjeiro } else if (strcmp(MLX5_VF_NL_EN, key) == 0) { 1585db209cc3SNélio Laranjeiro config->vf_nl_en = !!tmp; 1586e2b4925eSOri Kam } else if (strcmp(MLX5_DV_ESW_EN, key) == 0) { 1587e2b4925eSOri Kam config->dv_esw_en = !!tmp; 158851e72d38SOri Kam } else if (strcmp(MLX5_DV_FLOW_EN, key) == 0) { 158951e72d38SOri Kam config->dv_flow_en = !!tmp; 15902d241515SViacheslav Ovsiienko } else if (strcmp(MLX5_DV_XMETA_EN, key) == 0) { 15912d241515SViacheslav Ovsiienko if (tmp != MLX5_XMETA_MODE_LEGACY && 15922d241515SViacheslav Ovsiienko tmp != MLX5_XMETA_MODE_META16 && 15932d241515SViacheslav Ovsiienko tmp != MLX5_XMETA_MODE_META32) { 1594f078ceb6SViacheslav Ovsiienko DRV_LOG(ERR, "invalid extensive " 15952d241515SViacheslav Ovsiienko "metadata parameter"); 15962d241515SViacheslav Ovsiienko rte_errno = EINVAL; 15972d241515SViacheslav Ovsiienko return -rte_errno; 15982d241515SViacheslav Ovsiienko } 15992d241515SViacheslav Ovsiienko config->dv_xmeta_en = tmp; 1600dceb5029SYongseok Koh } else if (strcmp(MLX5_MR_EXT_MEMSEG_EN, key) == 0) { 1601dceb5029SYongseok Koh config->mr_ext_memseg_en = !!tmp; 1602066cfecdSMatan Azrad } else if (strcmp(MLX5_MAX_DUMP_FILES_NUM, key) == 0) { 1603066cfecdSMatan Azrad config->max_dump_files_num = tmp; 160421bb6c7eSDekel Peled } else if (strcmp(MLX5_LRO_TIMEOUT_USEC, key) == 0) { 160521bb6c7eSDekel Peled config->lro.timeout = tmp; 1606d768f324SMatan Azrad } else if (strcmp(MLX5_CLASS_ARG_NAME, key) == 0) { 1607d768f324SMatan Azrad DRV_LOG(DEBUG, "class argument is %s.", val); 16081ad9a3d0SBing Zhao } else if (strcmp(MLX5_HP_BUF_SIZE, key) == 0) { 16091ad9a3d0SBing Zhao config->log_hp_size = tmp; 161099c12dccSNélio Laranjeiro } else { 1611a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: unknown parameter", key); 1612a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 1613a6d83b6aSNélio Laranjeiro return -rte_errno; 1614e72dd09bSNélio Laranjeiro } 161599c12dccSNélio Laranjeiro return 0; 161699c12dccSNélio Laranjeiro } 1617e72dd09bSNélio Laranjeiro 1618e72dd09bSNélio Laranjeiro /** 1619e72dd09bSNélio Laranjeiro * Parse device parameters. 1620e72dd09bSNélio Laranjeiro * 16217fe24446SShahaf Shuler * @param config 16227fe24446SShahaf Shuler * Pointer to device configuration structure. 1623e72dd09bSNélio Laranjeiro * @param devargs 1624e72dd09bSNélio Laranjeiro * Device arguments structure. 1625e72dd09bSNélio Laranjeiro * 1626e72dd09bSNélio Laranjeiro * @return 1627a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 1628e72dd09bSNélio Laranjeiro */ 1629e72dd09bSNélio Laranjeiro static int 16307fe24446SShahaf Shuler mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs) 1631e72dd09bSNélio Laranjeiro { 1632e72dd09bSNélio Laranjeiro const char **params = (const char *[]){ 163399c12dccSNélio Laranjeiro MLX5_RXQ_CQE_COMP_EN, 1634bc91e8dbSYongseok Koh MLX5_RXQ_CQE_PAD_EN, 163578c7a16dSYongseok Koh MLX5_RXQ_PKT_PAD_EN, 16367d6bf6b8SYongseok Koh MLX5_RX_MPRQ_EN, 16377d6bf6b8SYongseok Koh MLX5_RX_MPRQ_LOG_STRIDE_NUM, 1638ecb16045SAlexander Kozyrev MLX5_RX_MPRQ_LOG_STRIDE_SIZE, 16397d6bf6b8SYongseok Koh MLX5_RX_MPRQ_MAX_MEMCPY_LEN, 16407d6bf6b8SYongseok Koh MLX5_RXQS_MIN_MPRQ, 16412a66cf37SYaacov Hazan MLX5_TXQ_INLINE, 1642505f1fe4SViacheslav Ovsiienko MLX5_TXQ_INLINE_MIN, 1643505f1fe4SViacheslav Ovsiienko MLX5_TXQ_INLINE_MAX, 1644505f1fe4SViacheslav Ovsiienko MLX5_TXQ_INLINE_MPW, 16452a66cf37SYaacov Hazan MLX5_TXQS_MIN_INLINE, 164609d8b416SYongseok Koh MLX5_TXQS_MAX_VEC, 1647230189d9SNélio Laranjeiro MLX5_TXQ_MPW_EN, 16486ce84bd8SYongseok Koh MLX5_TXQ_MPW_HDR_DSEG_EN, 16496ce84bd8SYongseok Koh MLX5_TXQ_MAX_INLINE_LEN, 16508409a285SViacheslav Ovsiienko MLX5_TX_DB_NC, 16515644d5b9SNelio Laranjeiro MLX5_TX_VEC_EN, 16525644d5b9SNelio Laranjeiro MLX5_RX_VEC_EN, 165378a54648SXueming Li MLX5_L3_VXLAN_EN, 1654db209cc3SNélio Laranjeiro MLX5_VF_NL_EN, 1655e2b4925eSOri Kam MLX5_DV_ESW_EN, 165651e72d38SOri Kam MLX5_DV_FLOW_EN, 16572d241515SViacheslav Ovsiienko MLX5_DV_XMETA_EN, 1658dceb5029SYongseok Koh MLX5_MR_EXT_MEMSEG_EN, 16596de569f5SAdrien Mazarguil MLX5_REPRESENTOR, 1660066cfecdSMatan Azrad MLX5_MAX_DUMP_FILES_NUM, 166121bb6c7eSDekel Peled MLX5_LRO_TIMEOUT_USEC, 1662d768f324SMatan Azrad MLX5_CLASS_ARG_NAME, 16631ad9a3d0SBing Zhao MLX5_HP_BUF_SIZE, 1664e72dd09bSNélio Laranjeiro NULL, 1665e72dd09bSNélio Laranjeiro }; 1666e72dd09bSNélio Laranjeiro struct rte_kvargs *kvlist; 1667e72dd09bSNélio Laranjeiro int ret = 0; 1668e72dd09bSNélio Laranjeiro int i; 1669e72dd09bSNélio Laranjeiro 1670e72dd09bSNélio Laranjeiro if (devargs == NULL) 1671e72dd09bSNélio Laranjeiro return 0; 1672e72dd09bSNélio Laranjeiro /* Following UGLY cast is done to pass checkpatch. */ 1673e72dd09bSNélio Laranjeiro kvlist = rte_kvargs_parse(devargs->args, params); 167415b0ea00SMatan Azrad if (kvlist == NULL) { 167515b0ea00SMatan Azrad rte_errno = EINVAL; 167615b0ea00SMatan Azrad return -rte_errno; 167715b0ea00SMatan Azrad } 1678e72dd09bSNélio Laranjeiro /* Process parameters. */ 1679e72dd09bSNélio Laranjeiro for (i = 0; (params[i] != NULL); ++i) { 1680e72dd09bSNélio Laranjeiro if (rte_kvargs_count(kvlist, params[i])) { 1681e72dd09bSNélio Laranjeiro ret = rte_kvargs_process(kvlist, params[i], 16827fe24446SShahaf Shuler mlx5_args_check, config); 1683a6d83b6aSNélio Laranjeiro if (ret) { 1684a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 1685a67323e4SShahaf Shuler rte_kvargs_free(kvlist); 1686a6d83b6aSNélio Laranjeiro return -rte_errno; 1687e72dd09bSNélio Laranjeiro } 1688e72dd09bSNélio Laranjeiro } 1689a67323e4SShahaf Shuler } 1690e72dd09bSNélio Laranjeiro rte_kvargs_free(kvlist); 1691e72dd09bSNélio Laranjeiro return 0; 1692e72dd09bSNélio Laranjeiro } 1693e72dd09bSNélio Laranjeiro 1694fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver; 1695771fa900SAdrien Mazarguil 16967be600c8SYongseok Koh /** 16977be600c8SYongseok Koh * PMD global initialization. 16987be600c8SYongseok Koh * 16997be600c8SYongseok Koh * Independent from individual device, this function initializes global 17007be600c8SYongseok Koh * per-PMD data structures distinguishing primary and secondary processes. 17017be600c8SYongseok Koh * Hence, each initialization is called once per a process. 17027be600c8SYongseok Koh * 17037be600c8SYongseok Koh * @return 17047be600c8SYongseok Koh * 0 on success, a negative errno value otherwise and rte_errno is set. 17057be600c8SYongseok Koh */ 17067be600c8SYongseok Koh static int 17077be600c8SYongseok Koh mlx5_init_once(void) 17087be600c8SYongseok Koh { 17097be600c8SYongseok Koh struct mlx5_shared_data *sd; 17107be600c8SYongseok Koh struct mlx5_local_data *ld = &mlx5_local_data; 1711edf73dd3SAnatoly Burakov int ret = 0; 17127be600c8SYongseok Koh 17137be600c8SYongseok Koh if (mlx5_init_shared_data()) 17147be600c8SYongseok Koh return -rte_errno; 17157be600c8SYongseok Koh sd = mlx5_shared_data; 17168e46d4e1SAlexander Kozyrev MLX5_ASSERT(sd); 17177be600c8SYongseok Koh rte_spinlock_lock(&sd->lock); 17187be600c8SYongseok Koh switch (rte_eal_process_type()) { 17197be600c8SYongseok Koh case RTE_PROC_PRIMARY: 17207be600c8SYongseok Koh if (sd->init_done) 17217be600c8SYongseok Koh break; 17227be600c8SYongseok Koh LIST_INIT(&sd->mem_event_cb_list); 17237be600c8SYongseok Koh rte_rwlock_init(&sd->mem_event_rwlock); 17247be600c8SYongseok Koh rte_mem_event_callback_register("MLX5_MEM_EVENT_CB", 17257be600c8SYongseok Koh mlx5_mr_mem_event_cb, NULL); 1726a4de9586SVu Pham ret = mlx5_mp_init_primary(MLX5_MP_NAME, 1727a4de9586SVu Pham mlx5_mp_primary_handle); 1728edf73dd3SAnatoly Burakov if (ret) 1729edf73dd3SAnatoly Burakov goto out; 17307be600c8SYongseok Koh sd->init_done = true; 17317be600c8SYongseok Koh break; 17327be600c8SYongseok Koh case RTE_PROC_SECONDARY: 17337be600c8SYongseok Koh if (ld->init_done) 17347be600c8SYongseok Koh break; 1735a4de9586SVu Pham ret = mlx5_mp_init_secondary(MLX5_MP_NAME, 1736a4de9586SVu Pham mlx5_mp_secondary_handle); 1737edf73dd3SAnatoly Burakov if (ret) 1738edf73dd3SAnatoly Burakov goto out; 17397be600c8SYongseok Koh ++sd->secondary_cnt; 17407be600c8SYongseok Koh ld->init_done = true; 17417be600c8SYongseok Koh break; 17427be600c8SYongseok Koh default: 17437be600c8SYongseok Koh break; 17447be600c8SYongseok Koh } 1745edf73dd3SAnatoly Burakov out: 17467be600c8SYongseok Koh rte_spinlock_unlock(&sd->lock); 1747edf73dd3SAnatoly Burakov return ret; 17487be600c8SYongseok Koh } 17497be600c8SYongseok Koh 17507be600c8SYongseok Koh /** 175138b4b397SViacheslav Ovsiienko * Configures the minimal amount of data to inline into WQE 175238b4b397SViacheslav Ovsiienko * while sending packets. 175338b4b397SViacheslav Ovsiienko * 175438b4b397SViacheslav Ovsiienko * - the txq_inline_min has the maximal priority, if this 175538b4b397SViacheslav Ovsiienko * key is specified in devargs 175638b4b397SViacheslav Ovsiienko * - if DevX is enabled the inline mode is queried from the 175738b4b397SViacheslav Ovsiienko * device (HCA attributes and NIC vport context if needed). 1758ee76bddcSThomas Monjalon * - otherwise L2 mode (18 bytes) is assumed for ConnectX-4/4 Lx 175938b4b397SViacheslav Ovsiienko * and none (0 bytes) for other NICs 176038b4b397SViacheslav Ovsiienko * 176138b4b397SViacheslav Ovsiienko * @param spawn 176238b4b397SViacheslav Ovsiienko * Verbs device parameters (name, port, switch_info) to spawn. 176338b4b397SViacheslav Ovsiienko * @param config 176438b4b397SViacheslav Ovsiienko * Device configuration parameters. 176538b4b397SViacheslav Ovsiienko */ 176638b4b397SViacheslav Ovsiienko static void 176738b4b397SViacheslav Ovsiienko mlx5_set_min_inline(struct mlx5_dev_spawn_data *spawn, 176838b4b397SViacheslav Ovsiienko struct mlx5_dev_config *config) 176938b4b397SViacheslav Ovsiienko { 177038b4b397SViacheslav Ovsiienko if (config->txq_inline_min != MLX5_ARG_UNSET) { 177138b4b397SViacheslav Ovsiienko /* Application defines size of inlined data explicitly. */ 177238b4b397SViacheslav Ovsiienko switch (spawn->pci_dev->id.device_id) { 177338b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4: 177438b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF: 177538b4b397SViacheslav Ovsiienko if (config->txq_inline_min < 177638b4b397SViacheslav Ovsiienko (int)MLX5_INLINE_HSIZE_L2) { 177738b4b397SViacheslav Ovsiienko DRV_LOG(DEBUG, 177838b4b397SViacheslav Ovsiienko "txq_inline_mix aligned to minimal" 177938b4b397SViacheslav Ovsiienko " ConnectX-4 required value %d", 178038b4b397SViacheslav Ovsiienko (int)MLX5_INLINE_HSIZE_L2); 178138b4b397SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_L2; 178238b4b397SViacheslav Ovsiienko } 178338b4b397SViacheslav Ovsiienko break; 178438b4b397SViacheslav Ovsiienko } 178538b4b397SViacheslav Ovsiienko goto exit; 178638b4b397SViacheslav Ovsiienko } 178738b4b397SViacheslav Ovsiienko if (config->hca_attr.eth_net_offloads) { 178838b4b397SViacheslav Ovsiienko /* We have DevX enabled, inline mode queried successfully. */ 178938b4b397SViacheslav Ovsiienko switch (config->hca_attr.wqe_inline_mode) { 179038b4b397SViacheslav Ovsiienko case MLX5_CAP_INLINE_MODE_L2: 179138b4b397SViacheslav Ovsiienko /* outer L2 header must be inlined. */ 179238b4b397SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_L2; 179338b4b397SViacheslav Ovsiienko goto exit; 179438b4b397SViacheslav Ovsiienko case MLX5_CAP_INLINE_MODE_NOT_REQUIRED: 179538b4b397SViacheslav Ovsiienko /* No inline data are required by NIC. */ 179638b4b397SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_NONE; 179738b4b397SViacheslav Ovsiienko config->hw_vlan_insert = 179838b4b397SViacheslav Ovsiienko config->hca_attr.wqe_vlan_insert; 179938b4b397SViacheslav Ovsiienko DRV_LOG(DEBUG, "Tx VLAN insertion is supported"); 180038b4b397SViacheslav Ovsiienko goto exit; 180138b4b397SViacheslav Ovsiienko case MLX5_CAP_INLINE_MODE_VPORT_CONTEXT: 180238b4b397SViacheslav Ovsiienko /* inline mode is defined by NIC vport context. */ 180338b4b397SViacheslav Ovsiienko if (!config->hca_attr.eth_virt) 180438b4b397SViacheslav Ovsiienko break; 180538b4b397SViacheslav Ovsiienko switch (config->hca_attr.vport_inline_mode) { 180638b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_NONE: 180738b4b397SViacheslav Ovsiienko config->txq_inline_min = 180838b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_NONE; 180938b4b397SViacheslav Ovsiienko goto exit; 181038b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_L2: 181138b4b397SViacheslav Ovsiienko config->txq_inline_min = 181238b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_L2; 181338b4b397SViacheslav Ovsiienko goto exit; 181438b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_IP: 181538b4b397SViacheslav Ovsiienko config->txq_inline_min = 181638b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_L3; 181738b4b397SViacheslav Ovsiienko goto exit; 181838b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_TCP_UDP: 181938b4b397SViacheslav Ovsiienko config->txq_inline_min = 182038b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_L4; 182138b4b397SViacheslav Ovsiienko goto exit; 182238b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_INNER_L2: 182338b4b397SViacheslav Ovsiienko config->txq_inline_min = 182438b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_INNER_L2; 182538b4b397SViacheslav Ovsiienko goto exit; 182638b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_INNER_IP: 182738b4b397SViacheslav Ovsiienko config->txq_inline_min = 182838b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_INNER_L3; 182938b4b397SViacheslav Ovsiienko goto exit; 183038b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_INNER_TCP_UDP: 183138b4b397SViacheslav Ovsiienko config->txq_inline_min = 183238b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_INNER_L4; 183338b4b397SViacheslav Ovsiienko goto exit; 183438b4b397SViacheslav Ovsiienko } 183538b4b397SViacheslav Ovsiienko } 183638b4b397SViacheslav Ovsiienko } 183738b4b397SViacheslav Ovsiienko /* 183838b4b397SViacheslav Ovsiienko * We get here if we are unable to deduce 183938b4b397SViacheslav Ovsiienko * inline data size with DevX. Try PCI ID 184038b4b397SViacheslav Ovsiienko * to determine old NICs. 184138b4b397SViacheslav Ovsiienko */ 184238b4b397SViacheslav Ovsiienko switch (spawn->pci_dev->id.device_id) { 184338b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4: 184438b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF: 184538b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4LX: 184638b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF: 1847614de6c8SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_L2; 184838b4b397SViacheslav Ovsiienko config->hw_vlan_insert = 0; 184938b4b397SViacheslav Ovsiienko break; 185038b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5: 185138b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF: 185238b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5EX: 185338b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF: 185438b4b397SViacheslav Ovsiienko /* 185538b4b397SViacheslav Ovsiienko * These NICs support VLAN insertion from WQE and 185638b4b397SViacheslav Ovsiienko * report the wqe_vlan_insert flag. But there is the bug 185738b4b397SViacheslav Ovsiienko * and PFC control may be broken, so disable feature. 185838b4b397SViacheslav Ovsiienko */ 185938b4b397SViacheslav Ovsiienko config->hw_vlan_insert = 0; 186020215627SDavid Christensen config->txq_inline_min = MLX5_INLINE_HSIZE_NONE; 186138b4b397SViacheslav Ovsiienko break; 186238b4b397SViacheslav Ovsiienko default: 186338b4b397SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_NONE; 186438b4b397SViacheslav Ovsiienko break; 186538b4b397SViacheslav Ovsiienko } 186638b4b397SViacheslav Ovsiienko exit: 186738b4b397SViacheslav Ovsiienko DRV_LOG(DEBUG, "min tx inline configured: %d", config->txq_inline_min); 186838b4b397SViacheslav Ovsiienko } 186938b4b397SViacheslav Ovsiienko 187038b4b397SViacheslav Ovsiienko /** 187139139371SViacheslav Ovsiienko * Configures the metadata mask fields in the shared context. 187239139371SViacheslav Ovsiienko * 187339139371SViacheslav Ovsiienko * @param [in] dev 187439139371SViacheslav Ovsiienko * Pointer to Ethernet device. 187539139371SViacheslav Ovsiienko */ 187639139371SViacheslav Ovsiienko static void 187739139371SViacheslav Ovsiienko mlx5_set_metadata_mask(struct rte_eth_dev *dev) 187839139371SViacheslav Ovsiienko { 187939139371SViacheslav Ovsiienko struct mlx5_priv *priv = dev->data->dev_private; 188039139371SViacheslav Ovsiienko struct mlx5_ibv_shared *sh = priv->sh; 188139139371SViacheslav Ovsiienko uint32_t meta, mark, reg_c0; 188239139371SViacheslav Ovsiienko 188339139371SViacheslav Ovsiienko reg_c0 = ~priv->vport_meta_mask; 188439139371SViacheslav Ovsiienko switch (priv->config.dv_xmeta_en) { 188539139371SViacheslav Ovsiienko case MLX5_XMETA_MODE_LEGACY: 188639139371SViacheslav Ovsiienko meta = UINT32_MAX; 188739139371SViacheslav Ovsiienko mark = MLX5_FLOW_MARK_MASK; 188839139371SViacheslav Ovsiienko break; 188939139371SViacheslav Ovsiienko case MLX5_XMETA_MODE_META16: 189039139371SViacheslav Ovsiienko meta = reg_c0 >> rte_bsf32(reg_c0); 189139139371SViacheslav Ovsiienko mark = MLX5_FLOW_MARK_MASK; 189239139371SViacheslav Ovsiienko break; 189339139371SViacheslav Ovsiienko case MLX5_XMETA_MODE_META32: 189439139371SViacheslav Ovsiienko meta = UINT32_MAX; 189539139371SViacheslav Ovsiienko mark = (reg_c0 >> rte_bsf32(reg_c0)) & MLX5_FLOW_MARK_MASK; 189639139371SViacheslav Ovsiienko break; 189739139371SViacheslav Ovsiienko default: 189839139371SViacheslav Ovsiienko meta = 0; 189939139371SViacheslav Ovsiienko mark = 0; 19008e46d4e1SAlexander Kozyrev MLX5_ASSERT(false); 190139139371SViacheslav Ovsiienko break; 190239139371SViacheslav Ovsiienko } 190339139371SViacheslav Ovsiienko if (sh->dv_mark_mask && sh->dv_mark_mask != mark) 190439139371SViacheslav Ovsiienko DRV_LOG(WARNING, "metadata MARK mask mismatche %08X:%08X", 190539139371SViacheslav Ovsiienko sh->dv_mark_mask, mark); 190639139371SViacheslav Ovsiienko else 190739139371SViacheslav Ovsiienko sh->dv_mark_mask = mark; 190839139371SViacheslav Ovsiienko if (sh->dv_meta_mask && sh->dv_meta_mask != meta) 190939139371SViacheslav Ovsiienko DRV_LOG(WARNING, "metadata META mask mismatche %08X:%08X", 191039139371SViacheslav Ovsiienko sh->dv_meta_mask, meta); 191139139371SViacheslav Ovsiienko else 191239139371SViacheslav Ovsiienko sh->dv_meta_mask = meta; 191339139371SViacheslav Ovsiienko if (sh->dv_regc0_mask && sh->dv_regc0_mask != reg_c0) 191439139371SViacheslav Ovsiienko DRV_LOG(WARNING, "metadata reg_c0 mask mismatche %08X:%08X", 191539139371SViacheslav Ovsiienko sh->dv_meta_mask, reg_c0); 191639139371SViacheslav Ovsiienko else 191739139371SViacheslav Ovsiienko sh->dv_regc0_mask = reg_c0; 191839139371SViacheslav Ovsiienko DRV_LOG(DEBUG, "metadata mode %u", priv->config.dv_xmeta_en); 191939139371SViacheslav Ovsiienko DRV_LOG(DEBUG, "metadata MARK mask %08X", sh->dv_mark_mask); 192039139371SViacheslav Ovsiienko DRV_LOG(DEBUG, "metadata META mask %08X", sh->dv_meta_mask); 192139139371SViacheslav Ovsiienko DRV_LOG(DEBUG, "metadata reg_c0 mask %08X", sh->dv_regc0_mask); 192239139371SViacheslav Ovsiienko } 192339139371SViacheslav Ovsiienko 192439139371SViacheslav Ovsiienko /** 192521cae858SDekel Peled * Allocate page of door-bells and register it using DevX API. 192621cae858SDekel Peled * 192721cae858SDekel Peled * @param [in] dev 192821cae858SDekel Peled * Pointer to Ethernet device. 192921cae858SDekel Peled * 193021cae858SDekel Peled * @return 193121cae858SDekel Peled * Pointer to new page on success, NULL otherwise. 193221cae858SDekel Peled */ 193321cae858SDekel Peled static struct mlx5_devx_dbr_page * 193421cae858SDekel Peled mlx5_alloc_dbr_page(struct rte_eth_dev *dev) 193521cae858SDekel Peled { 193621cae858SDekel Peled struct mlx5_priv *priv = dev->data->dev_private; 193721cae858SDekel Peled struct mlx5_devx_dbr_page *page; 193821cae858SDekel Peled 193921cae858SDekel Peled /* Allocate space for door-bell page and management data. */ 194021cae858SDekel Peled page = rte_calloc_socket(__func__, 1, sizeof(struct mlx5_devx_dbr_page), 194121cae858SDekel Peled RTE_CACHE_LINE_SIZE, dev->device->numa_node); 194221cae858SDekel Peled if (!page) { 194321cae858SDekel Peled DRV_LOG(ERR, "port %u cannot allocate dbr page", 194421cae858SDekel Peled dev->data->port_id); 194521cae858SDekel Peled return NULL; 194621cae858SDekel Peled } 194721cae858SDekel Peled /* Register allocated memory. */ 194821cae858SDekel Peled page->umem = mlx5_glue->devx_umem_reg(priv->sh->ctx, page->dbrs, 194921cae858SDekel Peled MLX5_DBR_PAGE_SIZE, 0); 195021cae858SDekel Peled if (!page->umem) { 195121cae858SDekel Peled DRV_LOG(ERR, "port %u cannot umem reg dbr page", 195221cae858SDekel Peled dev->data->port_id); 195321cae858SDekel Peled rte_free(page); 195421cae858SDekel Peled return NULL; 195521cae858SDekel Peled } 195621cae858SDekel Peled return page; 195721cae858SDekel Peled } 195821cae858SDekel Peled 195921cae858SDekel Peled /** 196021cae858SDekel Peled * Find the next available door-bell, allocate new page if needed. 196121cae858SDekel Peled * 196221cae858SDekel Peled * @param [in] dev 196321cae858SDekel Peled * Pointer to Ethernet device. 196421cae858SDekel Peled * @param [out] dbr_page 196521cae858SDekel Peled * Door-bell page containing the page data. 196621cae858SDekel Peled * 196721cae858SDekel Peled * @return 196821cae858SDekel Peled * Door-bell address offset on success, a negative error value otherwise. 196921cae858SDekel Peled */ 197021cae858SDekel Peled int64_t 197121cae858SDekel Peled mlx5_get_dbr(struct rte_eth_dev *dev, struct mlx5_devx_dbr_page **dbr_page) 197221cae858SDekel Peled { 197321cae858SDekel Peled struct mlx5_priv *priv = dev->data->dev_private; 197421cae858SDekel Peled struct mlx5_devx_dbr_page *page = NULL; 197521cae858SDekel Peled uint32_t i, j; 197621cae858SDekel Peled 197721cae858SDekel Peled LIST_FOREACH(page, &priv->dbrpgs, next) 197821cae858SDekel Peled if (page->dbr_count < MLX5_DBR_PER_PAGE) 197921cae858SDekel Peled break; 198021cae858SDekel Peled if (!page) { /* No page with free door-bell exists. */ 198121cae858SDekel Peled page = mlx5_alloc_dbr_page(dev); 198221cae858SDekel Peled if (!page) /* Failed to allocate new page. */ 198321cae858SDekel Peled return (-1); 198421cae858SDekel Peled LIST_INSERT_HEAD(&priv->dbrpgs, page, next); 198521cae858SDekel Peled } 198621cae858SDekel Peled /* Loop to find bitmap part with clear bit. */ 198721cae858SDekel Peled for (i = 0; 198821cae858SDekel Peled i < MLX5_DBR_BITMAP_SIZE && page->dbr_bitmap[i] == UINT64_MAX; 198921cae858SDekel Peled i++) 199021cae858SDekel Peled ; /* Empty. */ 199121cae858SDekel Peled /* Find the first clear bit. */ 199221cae858SDekel Peled j = rte_bsf64(~page->dbr_bitmap[i]); 19938e46d4e1SAlexander Kozyrev MLX5_ASSERT(i < (MLX5_DBR_PER_PAGE / 64)); 199421cae858SDekel Peled page->dbr_bitmap[i] |= (1 << j); 199521cae858SDekel Peled page->dbr_count++; 199621cae858SDekel Peled *dbr_page = page; 199721cae858SDekel Peled return (((i * 64) + j) * sizeof(uint64_t)); 199821cae858SDekel Peled } 199921cae858SDekel Peled 200021cae858SDekel Peled /** 200121cae858SDekel Peled * Release a door-bell record. 200221cae858SDekel Peled * 200321cae858SDekel Peled * @param [in] dev 200421cae858SDekel Peled * Pointer to Ethernet device. 200521cae858SDekel Peled * @param [in] umem_id 200621cae858SDekel Peled * UMEM ID of page containing the door-bell record to release. 200721cae858SDekel Peled * @param [in] offset 200821cae858SDekel Peled * Offset of door-bell record in page. 200921cae858SDekel Peled * 201021cae858SDekel Peled * @return 201121cae858SDekel Peled * 0 on success, a negative error value otherwise. 201221cae858SDekel Peled */ 201321cae858SDekel Peled int32_t 201421cae858SDekel Peled mlx5_release_dbr(struct rte_eth_dev *dev, uint32_t umem_id, uint64_t offset) 201521cae858SDekel Peled { 201621cae858SDekel Peled struct mlx5_priv *priv = dev->data->dev_private; 201721cae858SDekel Peled struct mlx5_devx_dbr_page *page = NULL; 201821cae858SDekel Peled int ret = 0; 201921cae858SDekel Peled 202021cae858SDekel Peled LIST_FOREACH(page, &priv->dbrpgs, next) 202121cae858SDekel Peled /* Find the page this address belongs to. */ 202221cae858SDekel Peled if (page->umem->umem_id == umem_id) 202321cae858SDekel Peled break; 202421cae858SDekel Peled if (!page) 202521cae858SDekel Peled return -EINVAL; 202621cae858SDekel Peled page->dbr_count--; 202721cae858SDekel Peled if (!page->dbr_count) { 202821cae858SDekel Peled /* Page not used, free it and remove from list. */ 202921cae858SDekel Peled LIST_REMOVE(page, next); 203021cae858SDekel Peled if (page->umem) 203121cae858SDekel Peled ret = -mlx5_glue->devx_umem_dereg(page->umem); 203221cae858SDekel Peled rte_free(page); 203321cae858SDekel Peled } else { 203421cae858SDekel Peled /* Mark in bitmap that this door-bell is not in use. */ 2035a88209b0SDekel Peled offset /= MLX5_DBR_SIZE; 203621cae858SDekel Peled int i = offset / 64; 203721cae858SDekel Peled int j = offset % 64; 203821cae858SDekel Peled 203921cae858SDekel Peled page->dbr_bitmap[i] &= ~(1 << j); 204021cae858SDekel Peled } 204121cae858SDekel Peled return ret; 204221cae858SDekel Peled } 204321cae858SDekel Peled 2044efa79e68SOri Kam int 2045efa79e68SOri Kam rte_pmd_mlx5_get_dyn_flag_names(char *names[], unsigned int n) 2046efa79e68SOri Kam { 2047efa79e68SOri Kam static const char *const dynf_names[] = { 2048efa79e68SOri Kam RTE_PMD_MLX5_FINE_GRANULARITY_INLINE, 2049efa79e68SOri Kam RTE_MBUF_DYNFLAG_METADATA_NAME 2050efa79e68SOri Kam }; 2051efa79e68SOri Kam unsigned int i; 2052efa79e68SOri Kam 2053efa79e68SOri Kam if (n < RTE_DIM(dynf_names)) 2054efa79e68SOri Kam return -ENOMEM; 2055efa79e68SOri Kam for (i = 0; i < RTE_DIM(dynf_names); i++) { 2056efa79e68SOri Kam if (names[i] == NULL) 2057efa79e68SOri Kam return -EINVAL; 2058efa79e68SOri Kam strcpy(names[i], dynf_names[i]); 2059efa79e68SOri Kam } 2060efa79e68SOri Kam return RTE_DIM(dynf_names); 2061efa79e68SOri Kam } 2062efa79e68SOri Kam 206321cae858SDekel Peled /** 206492d5dd48SViacheslav Ovsiienko * Check sibling device configurations. 206592d5dd48SViacheslav Ovsiienko * 206692d5dd48SViacheslav Ovsiienko * Sibling devices sharing the Infiniband device context 206792d5dd48SViacheslav Ovsiienko * should have compatible configurations. This regards 206892d5dd48SViacheslav Ovsiienko * representors and bonding slaves. 206992d5dd48SViacheslav Ovsiienko * 207092d5dd48SViacheslav Ovsiienko * @param priv 207192d5dd48SViacheslav Ovsiienko * Private device descriptor. 207292d5dd48SViacheslav Ovsiienko * @param config 207392d5dd48SViacheslav Ovsiienko * Configuration of the device is going to be created. 207492d5dd48SViacheslav Ovsiienko * 207592d5dd48SViacheslav Ovsiienko * @return 207692d5dd48SViacheslav Ovsiienko * 0 on success, EINVAL otherwise 207792d5dd48SViacheslav Ovsiienko */ 207892d5dd48SViacheslav Ovsiienko static int 207992d5dd48SViacheslav Ovsiienko mlx5_dev_check_sibling_config(struct mlx5_priv *priv, 208092d5dd48SViacheslav Ovsiienko struct mlx5_dev_config *config) 208192d5dd48SViacheslav Ovsiienko { 208292d5dd48SViacheslav Ovsiienko struct mlx5_ibv_shared *sh = priv->sh; 208392d5dd48SViacheslav Ovsiienko struct mlx5_dev_config *sh_conf = NULL; 208492d5dd48SViacheslav Ovsiienko uint16_t port_id; 208592d5dd48SViacheslav Ovsiienko 20868e46d4e1SAlexander Kozyrev MLX5_ASSERT(sh); 208792d5dd48SViacheslav Ovsiienko /* Nothing to compare for the single/first device. */ 208892d5dd48SViacheslav Ovsiienko if (sh->refcnt == 1) 208992d5dd48SViacheslav Ovsiienko return 0; 209092d5dd48SViacheslav Ovsiienko /* Find the device with shared context. */ 2091fbc83412SViacheslav Ovsiienko MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) { 209292d5dd48SViacheslav Ovsiienko struct mlx5_priv *opriv = 209392d5dd48SViacheslav Ovsiienko rte_eth_devices[port_id].data->dev_private; 209492d5dd48SViacheslav Ovsiienko 209592d5dd48SViacheslav Ovsiienko if (opriv && opriv != priv && opriv->sh == sh) { 209692d5dd48SViacheslav Ovsiienko sh_conf = &opriv->config; 209792d5dd48SViacheslav Ovsiienko break; 209892d5dd48SViacheslav Ovsiienko } 209992d5dd48SViacheslav Ovsiienko } 210092d5dd48SViacheslav Ovsiienko if (!sh_conf) 210192d5dd48SViacheslav Ovsiienko return 0; 210292d5dd48SViacheslav Ovsiienko if (sh_conf->dv_flow_en ^ config->dv_flow_en) { 210392d5dd48SViacheslav Ovsiienko DRV_LOG(ERR, "\"dv_flow_en\" configuration mismatch" 210492d5dd48SViacheslav Ovsiienko " for shared %s context", sh->ibdev_name); 210592d5dd48SViacheslav Ovsiienko rte_errno = EINVAL; 210692d5dd48SViacheslav Ovsiienko return rte_errno; 210792d5dd48SViacheslav Ovsiienko } 21082d241515SViacheslav Ovsiienko if (sh_conf->dv_xmeta_en ^ config->dv_xmeta_en) { 21092d241515SViacheslav Ovsiienko DRV_LOG(ERR, "\"dv_xmeta_en\" configuration mismatch" 21102d241515SViacheslav Ovsiienko " for shared %s context", sh->ibdev_name); 21112d241515SViacheslav Ovsiienko rte_errno = EINVAL; 21122d241515SViacheslav Ovsiienko return rte_errno; 21132d241515SViacheslav Ovsiienko } 211492d5dd48SViacheslav Ovsiienko return 0; 211592d5dd48SViacheslav Ovsiienko } 211692d5dd48SViacheslav Ovsiienko /** 2117f38c5457SAdrien Mazarguil * Spawn an Ethernet device from Verbs information. 2118771fa900SAdrien Mazarguil * 2119f38c5457SAdrien Mazarguil * @param dpdk_dev 2120f38c5457SAdrien Mazarguil * Backing DPDK device. 2121ad74bc61SViacheslav Ovsiienko * @param spawn 2122ad74bc61SViacheslav Ovsiienko * Verbs device parameters (name, port, switch_info) to spawn. 2123f87bfa8eSYongseok Koh * @param config 2124f87bfa8eSYongseok Koh * Device configuration parameters. 2125771fa900SAdrien Mazarguil * 2126771fa900SAdrien Mazarguil * @return 2127f38c5457SAdrien Mazarguil * A valid Ethernet device object on success, NULL otherwise and rte_errno 2128206254b7SOphir Munk * is set. The following errors are defined: 21296de569f5SAdrien Mazarguil * 21306de569f5SAdrien Mazarguil * EBUSY: device is not supposed to be spawned. 2131206254b7SOphir Munk * EEXIST: device is already spawned 2132771fa900SAdrien Mazarguil */ 2133f38c5457SAdrien Mazarguil static struct rte_eth_dev * 2134f38c5457SAdrien Mazarguil mlx5_dev_spawn(struct rte_device *dpdk_dev, 2135ad74bc61SViacheslav Ovsiienko struct mlx5_dev_spawn_data *spawn, 2136ad74bc61SViacheslav Ovsiienko struct mlx5_dev_config config) 2137771fa900SAdrien Mazarguil { 2138ad74bc61SViacheslav Ovsiienko const struct mlx5_switch_info *switch_info = &spawn->info; 213917e19bc4SViacheslav Ovsiienko struct mlx5_ibv_shared *sh = NULL; 214068128934SAdrien Mazarguil struct ibv_port_attr port_attr; 21416057a10bSAdrien Mazarguil struct mlx5dv_context dv_attr = { .comp_mask = 0 }; 21429083982cSAdrien Mazarguil struct rte_eth_dev *eth_dev = NULL; 2143dbeba4cfSThomas Monjalon struct mlx5_priv *priv = NULL; 2144771fa900SAdrien Mazarguil int err = 0; 214578c7a16dSYongseok Koh unsigned int hw_padding = 0; 2146e192ef80SYaacov Hazan unsigned int mps; 2147523f5a74SYongseok Koh unsigned int cqe_comp; 2148bc91e8dbSYongseok Koh unsigned int cqe_pad = 0; 2149772d3435SXueming Li unsigned int tunnel_en = 0; 21501f106da2SMatan Azrad unsigned int mpls_en = 0; 21515f8ba81cSXueming Li unsigned int swp = 0; 21527d6bf6b8SYongseok Koh unsigned int mprq = 0; 21537d6bf6b8SYongseok Koh unsigned int mprq_min_stride_size_n = 0; 21547d6bf6b8SYongseok Koh unsigned int mprq_max_stride_size_n = 0; 21557d6bf6b8SYongseok Koh unsigned int mprq_min_stride_num_n = 0; 21567d6bf6b8SYongseok Koh unsigned int mprq_max_stride_num_n = 0; 21576d13ea8eSOlivier Matz struct rte_ether_addr mac; 215868128934SAdrien Mazarguil char name[RTE_ETH_NAME_MAX_LEN]; 21592b730263SAdrien Mazarguil int own_domain_id = 0; 2160206254b7SOphir Munk uint16_t port_id; 21612b730263SAdrien Mazarguil unsigned int i; 2162d5c06b1bSViacheslav Ovsiienko #ifdef HAVE_MLX5DV_DR_DEVX_PORT 216339139371SViacheslav Ovsiienko struct mlx5dv_devx_port devx_port = { .comp_mask = 0 }; 2164d5c06b1bSViacheslav Ovsiienko #endif 2165771fa900SAdrien Mazarguil 21666de569f5SAdrien Mazarguil /* Determine if this port representor is supposed to be spawned. */ 21676de569f5SAdrien Mazarguil if (switch_info->representor && dpdk_dev->devargs) { 21686de569f5SAdrien Mazarguil struct rte_eth_devargs eth_da; 21696de569f5SAdrien Mazarguil 21706de569f5SAdrien Mazarguil err = rte_eth_devargs_parse(dpdk_dev->devargs->args, ð_da); 21716de569f5SAdrien Mazarguil if (err) { 21726de569f5SAdrien Mazarguil rte_errno = -err; 21736de569f5SAdrien Mazarguil DRV_LOG(ERR, "failed to process device arguments: %s", 21746de569f5SAdrien Mazarguil strerror(rte_errno)); 21756de569f5SAdrien Mazarguil return NULL; 21766de569f5SAdrien Mazarguil } 21776de569f5SAdrien Mazarguil for (i = 0; i < eth_da.nb_representor_ports; ++i) 21786de569f5SAdrien Mazarguil if (eth_da.representor_ports[i] == 21796de569f5SAdrien Mazarguil (uint16_t)switch_info->port_name) 21806de569f5SAdrien Mazarguil break; 21816de569f5SAdrien Mazarguil if (i == eth_da.nb_representor_ports) { 21826de569f5SAdrien Mazarguil rte_errno = EBUSY; 21836de569f5SAdrien Mazarguil return NULL; 21846de569f5SAdrien Mazarguil } 21856de569f5SAdrien Mazarguil } 2186206254b7SOphir Munk /* Build device name. */ 218710dadfcbSViacheslav Ovsiienko if (spawn->pf_bond < 0) { 218810dadfcbSViacheslav Ovsiienko /* Single device. */ 2189206254b7SOphir Munk if (!switch_info->representor) 219009c9c4d2SThomas Monjalon strlcpy(name, dpdk_dev->name, sizeof(name)); 2191206254b7SOphir Munk else 2192206254b7SOphir Munk snprintf(name, sizeof(name), "%s_representor_%u", 2193206254b7SOphir Munk dpdk_dev->name, switch_info->port_name); 219410dadfcbSViacheslav Ovsiienko } else { 219510dadfcbSViacheslav Ovsiienko /* Bonding device. */ 219610dadfcbSViacheslav Ovsiienko if (!switch_info->representor) 219710dadfcbSViacheslav Ovsiienko snprintf(name, sizeof(name), "%s_%s", 219810dadfcbSViacheslav Ovsiienko dpdk_dev->name, spawn->ibv_dev->name); 219910dadfcbSViacheslav Ovsiienko else 220010dadfcbSViacheslav Ovsiienko snprintf(name, sizeof(name), "%s_%s_representor_%u", 220110dadfcbSViacheslav Ovsiienko dpdk_dev->name, spawn->ibv_dev->name, 220210dadfcbSViacheslav Ovsiienko switch_info->port_name); 220310dadfcbSViacheslav Ovsiienko } 2204206254b7SOphir Munk /* check if the device is already spawned */ 2205206254b7SOphir Munk if (rte_eth_dev_get_port_by_name(name, &port_id) == 0) { 2206206254b7SOphir Munk rte_errno = EEXIST; 2207206254b7SOphir Munk return NULL; 2208206254b7SOphir Munk } 220917e19bc4SViacheslav Ovsiienko DRV_LOG(DEBUG, "naming Ethernet device \"%s\"", name); 221017e19bc4SViacheslav Ovsiienko if (rte_eal_process_type() == RTE_PROC_SECONDARY) { 2211a4de9586SVu Pham struct mlx5_mp_id mp_id; 2212a4de9586SVu Pham 221317e19bc4SViacheslav Ovsiienko eth_dev = rte_eth_dev_attach_secondary(name); 221417e19bc4SViacheslav Ovsiienko if (eth_dev == NULL) { 221517e19bc4SViacheslav Ovsiienko DRV_LOG(ERR, "can not attach rte ethdev"); 221617e19bc4SViacheslav Ovsiienko rte_errno = ENOMEM; 2217f38c5457SAdrien Mazarguil return NULL; 2218771fa900SAdrien Mazarguil } 221917e19bc4SViacheslav Ovsiienko eth_dev->device = dpdk_dev; 222017e19bc4SViacheslav Ovsiienko eth_dev->dev_ops = &mlx5_dev_sec_ops; 2221120dc4a7SYongseok Koh err = mlx5_proc_priv_init(eth_dev); 2222120dc4a7SYongseok Koh if (err) 2223120dc4a7SYongseok Koh return NULL; 2224a4de9586SVu Pham mp_id.port_id = eth_dev->data->port_id; 2225a4de9586SVu Pham strlcpy(mp_id.name, MLX5_MP_NAME, RTE_MP_MAX_NAME_LEN); 222617e19bc4SViacheslav Ovsiienko /* Receive command fd from primary process */ 2227a4de9586SVu Pham err = mlx5_mp_req_verbs_cmd_fd(&mp_id); 222817e19bc4SViacheslav Ovsiienko if (err < 0) 222917e19bc4SViacheslav Ovsiienko return NULL; 223017e19bc4SViacheslav Ovsiienko /* Remap UAR for Tx queues. */ 2231120dc4a7SYongseok Koh err = mlx5_tx_uar_init_secondary(eth_dev, err); 223217e19bc4SViacheslav Ovsiienko if (err) 223317e19bc4SViacheslav Ovsiienko return NULL; 223417e19bc4SViacheslav Ovsiienko /* 223517e19bc4SViacheslav Ovsiienko * Ethdev pointer is still required as input since 223617e19bc4SViacheslav Ovsiienko * the primary device is not accessible from the 223717e19bc4SViacheslav Ovsiienko * secondary process. 223817e19bc4SViacheslav Ovsiienko */ 223917e19bc4SViacheslav Ovsiienko eth_dev->rx_pkt_burst = mlx5_select_rx_function(eth_dev); 224017e19bc4SViacheslav Ovsiienko eth_dev->tx_pkt_burst = mlx5_select_tx_function(eth_dev); 224117e19bc4SViacheslav Ovsiienko return eth_dev; 2242f5bf91deSMoti Haimovsky } 22438409a285SViacheslav Ovsiienko /* 22448409a285SViacheslav Ovsiienko * Some parameters ("tx_db_nc" in particularly) are needed in 22458409a285SViacheslav Ovsiienko * advance to create dv/verbs device context. We proceed the 22468409a285SViacheslav Ovsiienko * devargs here to get ones, and later proceed devargs again 22478409a285SViacheslav Ovsiienko * to override some hardware settings. 22488409a285SViacheslav Ovsiienko */ 22498409a285SViacheslav Ovsiienko err = mlx5_args(&config, dpdk_dev->devargs); 22508409a285SViacheslav Ovsiienko if (err) { 22518409a285SViacheslav Ovsiienko err = rte_errno; 22528409a285SViacheslav Ovsiienko DRV_LOG(ERR, "failed to process device arguments: %s", 22538409a285SViacheslav Ovsiienko strerror(rte_errno)); 22548409a285SViacheslav Ovsiienko goto error; 22558409a285SViacheslav Ovsiienko } 22568409a285SViacheslav Ovsiienko sh = mlx5_alloc_shared_ibctx(spawn, &config); 225717e19bc4SViacheslav Ovsiienko if (!sh) 225817e19bc4SViacheslav Ovsiienko return NULL; 225917e19bc4SViacheslav Ovsiienko config.devx = sh->devx; 22603075bd23SDekel Peled #ifdef HAVE_MLX5DV_DR_ACTION_DEST_DEVX_TIR 22613075bd23SDekel Peled config.dest_tir = 1; 22623075bd23SDekel Peled #endif 22635f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP 22646057a10bSAdrien Mazarguil dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_SWP; 22655f8ba81cSXueming Li #endif 226643e9d979SShachar Beiser /* 226743e9d979SShachar Beiser * Multi-packet send is supported by ConnectX-4 Lx PF as well 226843e9d979SShachar Beiser * as all ConnectX-5 devices. 226943e9d979SShachar Beiser */ 2270038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 22716057a10bSAdrien Mazarguil dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS; 2272038e7251SShahaf Shuler #endif 22737d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 22746057a10bSAdrien Mazarguil dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ; 22757d6bf6b8SYongseok Koh #endif 227617e19bc4SViacheslav Ovsiienko mlx5_glue->dv_query_device(sh->ctx, &dv_attr); 22776057a10bSAdrien Mazarguil if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) { 22786057a10bSAdrien Mazarguil if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) { 2279a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "enhanced MPW is supported"); 228043e9d979SShachar Beiser mps = MLX5_MPW_ENHANCED; 228143e9d979SShachar Beiser } else { 2282a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "MPW is supported"); 2283e589960cSYongseok Koh mps = MLX5_MPW; 2284e589960cSYongseok Koh } 2285e589960cSYongseok Koh } else { 2286a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "MPW isn't supported"); 228743e9d979SShachar Beiser mps = MLX5_MPW_DISABLED; 228843e9d979SShachar Beiser } 22895f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP 22906057a10bSAdrien Mazarguil if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_SWP) 22916057a10bSAdrien Mazarguil swp = dv_attr.sw_parsing_caps.sw_parsing_offloads; 22925f8ba81cSXueming Li DRV_LOG(DEBUG, "SWP support: %u", swp); 22935f8ba81cSXueming Li #endif 229468128934SAdrien Mazarguil config.swp = !!swp; 22957d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 22966057a10bSAdrien Mazarguil if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) { 22977d6bf6b8SYongseok Koh struct mlx5dv_striding_rq_caps mprq_caps = 22986057a10bSAdrien Mazarguil dv_attr.striding_rq_caps; 22997d6bf6b8SYongseok Koh 23007d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %d", 23017d6bf6b8SYongseok Koh mprq_caps.min_single_stride_log_num_of_bytes); 23027d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %d", 23037d6bf6b8SYongseok Koh mprq_caps.max_single_stride_log_num_of_bytes); 23047d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %d", 23057d6bf6b8SYongseok Koh mprq_caps.min_single_wqe_log_num_of_strides); 23067d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %d", 23077d6bf6b8SYongseok Koh mprq_caps.max_single_wqe_log_num_of_strides); 23087d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tsupported_qpts: %d", 23097d6bf6b8SYongseok Koh mprq_caps.supported_qpts); 23107d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "device supports Multi-Packet RQ"); 23117d6bf6b8SYongseok Koh mprq = 1; 23127d6bf6b8SYongseok Koh mprq_min_stride_size_n = 23137d6bf6b8SYongseok Koh mprq_caps.min_single_stride_log_num_of_bytes; 23147d6bf6b8SYongseok Koh mprq_max_stride_size_n = 23157d6bf6b8SYongseok Koh mprq_caps.max_single_stride_log_num_of_bytes; 23167d6bf6b8SYongseok Koh mprq_min_stride_num_n = 23177d6bf6b8SYongseok Koh mprq_caps.min_single_wqe_log_num_of_strides; 23187d6bf6b8SYongseok Koh mprq_max_stride_num_n = 23197d6bf6b8SYongseok Koh mprq_caps.max_single_wqe_log_num_of_strides; 23207d6bf6b8SYongseok Koh } 23217d6bf6b8SYongseok Koh #endif 2322523f5a74SYongseok Koh if (RTE_CACHE_LINE_SIZE == 128 && 23236057a10bSAdrien Mazarguil !(dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP)) 2324523f5a74SYongseok Koh cqe_comp = 0; 2325523f5a74SYongseok Koh else 2326523f5a74SYongseok Koh cqe_comp = 1; 232768128934SAdrien Mazarguil config.cqe_comp = cqe_comp; 2328bc91e8dbSYongseok Koh #ifdef HAVE_IBV_MLX5_MOD_CQE_128B_PAD 2329bc91e8dbSYongseok Koh /* Whether device supports 128B Rx CQE padding. */ 2330bc91e8dbSYongseok Koh cqe_pad = RTE_CACHE_LINE_SIZE == 128 && 2331bc91e8dbSYongseok Koh (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_PAD); 2332bc91e8dbSYongseok Koh #endif 2333038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 23346057a10bSAdrien Mazarguil if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) { 23356057a10bSAdrien Mazarguil tunnel_en = ((dv_attr.tunnel_offloads_caps & 2336038e7251SShahaf Shuler MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) && 23376057a10bSAdrien Mazarguil (dv_attr.tunnel_offloads_caps & 23384acb96fdSSuanming Mou MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE) && 23394acb96fdSSuanming Mou (dv_attr.tunnel_offloads_caps & 23404acb96fdSSuanming Mou MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GENEVE)); 2341038e7251SShahaf Shuler } 2342a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "tunnel offloading is %ssupported", 2343a170a30dSNélio Laranjeiro tunnel_en ? "" : "not "); 2344038e7251SShahaf Shuler #else 2345a170a30dSNélio Laranjeiro DRV_LOG(WARNING, 2346a170a30dSNélio Laranjeiro "tunnel offloading disabled due to old OFED/rdma-core version"); 2347038e7251SShahaf Shuler #endif 234868128934SAdrien Mazarguil config.tunnel_en = tunnel_en; 23491f106da2SMatan Azrad #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT 23506057a10bSAdrien Mazarguil mpls_en = ((dv_attr.tunnel_offloads_caps & 23511f106da2SMatan Azrad MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) && 23526057a10bSAdrien Mazarguil (dv_attr.tunnel_offloads_caps & 23531f106da2SMatan Azrad MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP)); 23541f106da2SMatan Azrad DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported", 23551f106da2SMatan Azrad mpls_en ? "" : "not "); 23561f106da2SMatan Azrad #else 23571f106da2SMatan Azrad DRV_LOG(WARNING, "MPLS over GRE/UDP tunnel offloading disabled due to" 23581f106da2SMatan Azrad " old OFED/rdma-core version or firmware configuration"); 23591f106da2SMatan Azrad #endif 236068128934SAdrien Mazarguil config.mpls_en = mpls_en; 2361771fa900SAdrien Mazarguil /* Check port status. */ 236217e19bc4SViacheslav Ovsiienko err = mlx5_glue->query_port(sh->ctx, spawn->ibv_port, &port_attr); 2363771fa900SAdrien Mazarguil if (err) { 2364a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port query failed: %s", strerror(err)); 23659083982cSAdrien Mazarguil goto error; 2366771fa900SAdrien Mazarguil } 23671371f4dfSOr Ami if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) { 23689083982cSAdrien Mazarguil DRV_LOG(ERR, "port is not configured in Ethernet mode"); 2369e1c3e305SMatan Azrad err = EINVAL; 23709083982cSAdrien Mazarguil goto error; 23711371f4dfSOr Ami } 2372771fa900SAdrien Mazarguil if (port_attr.state != IBV_PORT_ACTIVE) 23739083982cSAdrien Mazarguil DRV_LOG(DEBUG, "port is not active: \"%s\" (%d)", 2374a170a30dSNélio Laranjeiro mlx5_glue->port_state_str(port_attr.state), 2375771fa900SAdrien Mazarguil port_attr.state); 237617e19bc4SViacheslav Ovsiienko /* Allocate private eth device data. */ 2377771fa900SAdrien Mazarguil priv = rte_zmalloc("ethdev private structure", 2378771fa900SAdrien Mazarguil sizeof(*priv), 2379771fa900SAdrien Mazarguil RTE_CACHE_LINE_SIZE); 2380771fa900SAdrien Mazarguil if (priv == NULL) { 2381a170a30dSNélio Laranjeiro DRV_LOG(ERR, "priv allocation failure"); 2382771fa900SAdrien Mazarguil err = ENOMEM; 23839083982cSAdrien Mazarguil goto error; 2384771fa900SAdrien Mazarguil } 238517e19bc4SViacheslav Ovsiienko priv->sh = sh; 238617e19bc4SViacheslav Ovsiienko priv->ibv_port = spawn->ibv_port; 238746e10a4cSViacheslav Ovsiienko priv->pci_dev = spawn->pci_dev; 238835b2d13fSOlivier Matz priv->mtu = RTE_ETHER_MTU; 2389a4de9586SVu Pham priv->mp_id.port_id = port_id; 2390a4de9586SVu Pham strlcpy(priv->mp_id.name, MLX5_MP_NAME, RTE_MP_MAX_NAME_LEN); 23916bf10ab6SMoti Haimovsky #ifndef RTE_ARCH_64 23926bf10ab6SMoti Haimovsky /* Initialize UAR access locks for 32bit implementations. */ 23936bf10ab6SMoti Haimovsky rte_spinlock_init(&priv->uar_lock_cq); 23946bf10ab6SMoti Haimovsky for (i = 0; i < MLX5_UAR_PAGE_NUM_MAX; i++) 23956bf10ab6SMoti Haimovsky rte_spinlock_init(&priv->uar_lock[i]); 23966bf10ab6SMoti Haimovsky #endif 239726c08b97SAdrien Mazarguil /* Some internal functions rely on Netlink sockets, open them now. */ 23985366074bSNelio Laranjeiro priv->nl_socket_rdma = mlx5_nl_init(NETLINK_RDMA); 23995366074bSNelio Laranjeiro priv->nl_socket_route = mlx5_nl_init(NETLINK_ROUTE); 24002b730263SAdrien Mazarguil priv->representor = !!switch_info->representor; 2401299d7dc2SViacheslav Ovsiienko priv->master = !!switch_info->master; 24022b730263SAdrien Mazarguil priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID; 2403d5c06b1bSViacheslav Ovsiienko priv->vport_meta_tag = 0; 2404d5c06b1bSViacheslav Ovsiienko priv->vport_meta_mask = 0; 2405bee57a0aSViacheslav Ovsiienko priv->pf_bond = spawn->pf_bond; 2406d5c06b1bSViacheslav Ovsiienko #ifdef HAVE_MLX5DV_DR_DEVX_PORT 2407299d7dc2SViacheslav Ovsiienko /* 2408d5c06b1bSViacheslav Ovsiienko * The DevX port query API is implemented. E-Switch may use 2409d5c06b1bSViacheslav Ovsiienko * either vport or reg_c[0] metadata register to match on 2410d5c06b1bSViacheslav Ovsiienko * vport index. The engaged part of metadata register is 2411d5c06b1bSViacheslav Ovsiienko * defined by mask. 2412d5c06b1bSViacheslav Ovsiienko */ 241339139371SViacheslav Ovsiienko if (switch_info->representor || switch_info->master) { 2414d5c06b1bSViacheslav Ovsiienko devx_port.comp_mask = MLX5DV_DEVX_PORT_VPORT | 2415d5c06b1bSViacheslav Ovsiienko MLX5DV_DEVX_PORT_MATCH_REG_C_0; 241639139371SViacheslav Ovsiienko err = mlx5_glue->devx_port_query(sh->ctx, spawn->ibv_port, 241739139371SViacheslav Ovsiienko &devx_port); 2418d5c06b1bSViacheslav Ovsiienko if (err) { 241939139371SViacheslav Ovsiienko DRV_LOG(WARNING, 242039139371SViacheslav Ovsiienko "can't query devx port %d on device %s", 2421d5c06b1bSViacheslav Ovsiienko spawn->ibv_port, spawn->ibv_dev->name); 2422d5c06b1bSViacheslav Ovsiienko devx_port.comp_mask = 0; 2423d5c06b1bSViacheslav Ovsiienko } 242439139371SViacheslav Ovsiienko } 2425d5c06b1bSViacheslav Ovsiienko if (devx_port.comp_mask & MLX5DV_DEVX_PORT_MATCH_REG_C_0) { 2426d5c06b1bSViacheslav Ovsiienko priv->vport_meta_tag = devx_port.reg_c_0.value; 2427d5c06b1bSViacheslav Ovsiienko priv->vport_meta_mask = devx_port.reg_c_0.mask; 2428d5c06b1bSViacheslav Ovsiienko if (!priv->vport_meta_mask) { 2429d5c06b1bSViacheslav Ovsiienko DRV_LOG(ERR, "vport zero mask for port %d" 243006fa6988SDekel Peled " on bonding device %s", 2431d5c06b1bSViacheslav Ovsiienko spawn->ibv_port, spawn->ibv_dev->name); 2432d5c06b1bSViacheslav Ovsiienko err = ENOTSUP; 2433d5c06b1bSViacheslav Ovsiienko goto error; 2434d5c06b1bSViacheslav Ovsiienko } 2435d5c06b1bSViacheslav Ovsiienko if (priv->vport_meta_tag & ~priv->vport_meta_mask) { 2436d5c06b1bSViacheslav Ovsiienko DRV_LOG(ERR, "invalid vport tag for port %d" 243706fa6988SDekel Peled " on bonding device %s", 2438d5c06b1bSViacheslav Ovsiienko spawn->ibv_port, spawn->ibv_dev->name); 2439d5c06b1bSViacheslav Ovsiienko err = ENOTSUP; 2440d5c06b1bSViacheslav Ovsiienko goto error; 2441d5c06b1bSViacheslav Ovsiienko } 244285c4bcbcSViacheslav Ovsiienko } 244385c4bcbcSViacheslav Ovsiienko if (devx_port.comp_mask & MLX5DV_DEVX_PORT_VPORT) { 2444d5c06b1bSViacheslav Ovsiienko priv->vport_id = devx_port.vport_num; 2445d5c06b1bSViacheslav Ovsiienko } else if (spawn->pf_bond >= 0) { 2446d5c06b1bSViacheslav Ovsiienko DRV_LOG(ERR, "can't deduce vport index for port %d" 244706fa6988SDekel Peled " on bonding device %s", 2448d5c06b1bSViacheslav Ovsiienko spawn->ibv_port, spawn->ibv_dev->name); 2449d5c06b1bSViacheslav Ovsiienko err = ENOTSUP; 2450d5c06b1bSViacheslav Ovsiienko goto error; 2451d5c06b1bSViacheslav Ovsiienko } else { 2452d5c06b1bSViacheslav Ovsiienko /* Suppose vport index in compatible way. */ 2453d5c06b1bSViacheslav Ovsiienko priv->vport_id = switch_info->representor ? 2454d5c06b1bSViacheslav Ovsiienko switch_info->port_name + 1 : -1; 2455d5c06b1bSViacheslav Ovsiienko } 2456d5c06b1bSViacheslav Ovsiienko #else 2457d5c06b1bSViacheslav Ovsiienko /* 2458d5c06b1bSViacheslav Ovsiienko * Kernel/rdma_core support single E-Switch per PF configurations 2459299d7dc2SViacheslav Ovsiienko * only and vport_id field contains the vport index for 2460299d7dc2SViacheslav Ovsiienko * associated VF, which is deduced from representor port name. 2461ae4eb7dcSViacheslav Ovsiienko * For example, let's have the IB device port 10, it has 2462299d7dc2SViacheslav Ovsiienko * attached network device eth0, which has port name attribute 2463299d7dc2SViacheslav Ovsiienko * pf0vf2, we can deduce the VF number as 2, and set vport index 2464299d7dc2SViacheslav Ovsiienko * as 3 (2+1). This assigning schema should be changed if the 2465299d7dc2SViacheslav Ovsiienko * multiple E-Switch instances per PF configurations or/and PCI 2466299d7dc2SViacheslav Ovsiienko * subfunctions are added. 2467299d7dc2SViacheslav Ovsiienko */ 2468299d7dc2SViacheslav Ovsiienko priv->vport_id = switch_info->representor ? 2469299d7dc2SViacheslav Ovsiienko switch_info->port_name + 1 : -1; 2470d5c06b1bSViacheslav Ovsiienko #endif 2471d5c06b1bSViacheslav Ovsiienko /* representor_id field keeps the unmodified VF index. */ 2472299d7dc2SViacheslav Ovsiienko priv->representor_id = switch_info->representor ? 2473299d7dc2SViacheslav Ovsiienko switch_info->port_name : -1; 24742b730263SAdrien Mazarguil /* 24752b730263SAdrien Mazarguil * Look for sibling devices in order to reuse their switch domain 24762b730263SAdrien Mazarguil * if any, otherwise allocate one. 24772b730263SAdrien Mazarguil */ 2478fbc83412SViacheslav Ovsiienko MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) { 2479dbeba4cfSThomas Monjalon const struct mlx5_priv *opriv = 2480d874a4eeSThomas Monjalon rte_eth_devices[port_id].data->dev_private; 24812b730263SAdrien Mazarguil 24822b730263SAdrien Mazarguil if (!opriv || 2483f7e95215SViacheslav Ovsiienko opriv->sh != priv->sh || 24842b730263SAdrien Mazarguil opriv->domain_id == 24852b730263SAdrien Mazarguil RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) 24862b730263SAdrien Mazarguil continue; 24872b730263SAdrien Mazarguil priv->domain_id = opriv->domain_id; 24882b730263SAdrien Mazarguil break; 24892b730263SAdrien Mazarguil } 24902b730263SAdrien Mazarguil if (priv->domain_id == RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) { 24912b730263SAdrien Mazarguil err = rte_eth_switch_domain_alloc(&priv->domain_id); 24922b730263SAdrien Mazarguil if (err) { 24932b730263SAdrien Mazarguil err = rte_errno; 24942b730263SAdrien Mazarguil DRV_LOG(ERR, "unable to allocate switch domain: %s", 24952b730263SAdrien Mazarguil strerror(rte_errno)); 24962b730263SAdrien Mazarguil goto error; 24972b730263SAdrien Mazarguil } 24982b730263SAdrien Mazarguil own_domain_id = 1; 24992b730263SAdrien Mazarguil } 25008409a285SViacheslav Ovsiienko /* Override some values set by hardware configuration. */ 25018409a285SViacheslav Ovsiienko mlx5_args(&config, dpdk_dev->devargs); 250292d5dd48SViacheslav Ovsiienko err = mlx5_dev_check_sibling_config(priv, &config); 250392d5dd48SViacheslav Ovsiienko if (err) 250492d5dd48SViacheslav Ovsiienko goto error; 250517e19bc4SViacheslav Ovsiienko config.hw_csum = !!(sh->device_attr.device_cap_flags_ex & 250617e19bc4SViacheslav Ovsiienko IBV_DEVICE_RAW_IP_CSUM); 2507a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "checksum offloading is %ssupported", 25087fe24446SShahaf Shuler (config.hw_csum ? "" : "not ")); 25092dd8b721SViacheslav Ovsiienko #if !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) && \ 25102dd8b721SViacheslav Ovsiienko !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45) 25112dd8b721SViacheslav Ovsiienko DRV_LOG(DEBUG, "counters are not supported"); 25129a761de8SOri Kam #endif 25130adf23adSDekel Peled #if !defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_MLX5DV_DR) 251458b1312eSYongseok Koh if (config.dv_flow_en) { 251558b1312eSYongseok Koh DRV_LOG(WARNING, "DV flow is not supported"); 251658b1312eSYongseok Koh config.dv_flow_en = 0; 251758b1312eSYongseok Koh } 251858b1312eSYongseok Koh #endif 25197fe24446SShahaf Shuler config.ind_table_max_size = 252017e19bc4SViacheslav Ovsiienko sh->device_attr.rss_caps.max_rwq_indirection_table_size; 252168128934SAdrien Mazarguil /* 252268128934SAdrien Mazarguil * Remove this check once DPDK supports larger/variable 252368128934SAdrien Mazarguil * indirection tables. 252468128934SAdrien Mazarguil */ 252568128934SAdrien Mazarguil if (config.ind_table_max_size > (unsigned int)ETH_RSS_RETA_SIZE_512) 25267fe24446SShahaf Shuler config.ind_table_max_size = ETH_RSS_RETA_SIZE_512; 2527a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "maximum Rx indirection table size is %u", 25287fe24446SShahaf Shuler config.ind_table_max_size); 252917e19bc4SViacheslav Ovsiienko config.hw_vlan_strip = !!(sh->device_attr.raw_packet_caps & 253043e9d979SShachar Beiser IBV_RAW_PACKET_CAP_CVLAN_STRIPPING); 2531a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "VLAN stripping is %ssupported", 25327fe24446SShahaf Shuler (config.hw_vlan_strip ? "" : "not ")); 253317e19bc4SViacheslav Ovsiienko config.hw_fcs_strip = !!(sh->device_attr.raw_packet_caps & 2534cd230a3eSShahaf Shuler IBV_RAW_PACKET_CAP_SCATTER_FCS); 2535a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported", 25367fe24446SShahaf Shuler (config.hw_fcs_strip ? "" : "not ")); 25372014a7fbSYongseok Koh #if defined(HAVE_IBV_WQ_FLAG_RX_END_PADDING) 253817e19bc4SViacheslav Ovsiienko hw_padding = !!sh->device_attr.rx_pad_end_addr_align; 25392014a7fbSYongseok Koh #elif defined(HAVE_IBV_WQ_FLAGS_PCI_WRITE_END_PADDING) 254017e19bc4SViacheslav Ovsiienko hw_padding = !!(sh->device_attr.device_cap_flags_ex & 25412014a7fbSYongseok Koh IBV_DEVICE_PCI_WRITE_END_PADDING); 254243e9d979SShachar Beiser #endif 254378c7a16dSYongseok Koh if (config.hw_padding && !hw_padding) { 254478c7a16dSYongseok Koh DRV_LOG(DEBUG, "Rx end alignment padding isn't supported"); 254578c7a16dSYongseok Koh config.hw_padding = 0; 254678c7a16dSYongseok Koh } else if (config.hw_padding) { 254778c7a16dSYongseok Koh DRV_LOG(DEBUG, "Rx end alignment padding is enabled"); 254878c7a16dSYongseok Koh } 254917e19bc4SViacheslav Ovsiienko config.tso = (sh->device_attr.tso_caps.max_tso > 0 && 255017e19bc4SViacheslav Ovsiienko (sh->device_attr.tso_caps.supported_qpts & 255143e9d979SShachar Beiser (1 << IBV_QPT_RAW_PACKET))); 25527fe24446SShahaf Shuler if (config.tso) 255317e19bc4SViacheslav Ovsiienko config.tso_max_payload_sz = sh->device_attr.tso_caps.max_tso; 2554f9de8718SShahaf Shuler /* 2555f9de8718SShahaf Shuler * MPW is disabled by default, while the Enhanced MPW is enabled 2556f9de8718SShahaf Shuler * by default. 2557f9de8718SShahaf Shuler */ 2558f9de8718SShahaf Shuler if (config.mps == MLX5_ARG_UNSET) 2559f9de8718SShahaf Shuler config.mps = (mps == MLX5_MPW_ENHANCED) ? MLX5_MPW_ENHANCED : 2560f9de8718SShahaf Shuler MLX5_MPW_DISABLED; 2561f9de8718SShahaf Shuler else 2562f9de8718SShahaf Shuler config.mps = config.mps ? mps : MLX5_MPW_DISABLED; 2563a170a30dSNélio Laranjeiro DRV_LOG(INFO, "%sMPS is %s", 256482e75f83SViacheslav Ovsiienko config.mps == MLX5_MPW_ENHANCED ? "enhanced " : 256582e75f83SViacheslav Ovsiienko config.mps == MLX5_MPW ? "legacy " : "", 256668128934SAdrien Mazarguil config.mps != MLX5_MPW_DISABLED ? "enabled" : "disabled"); 25677fe24446SShahaf Shuler if (config.cqe_comp && !cqe_comp) { 2568a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "Rx CQE compression isn't supported"); 25697fe24446SShahaf Shuler config.cqe_comp = 0; 2570523f5a74SYongseok Koh } 2571bc91e8dbSYongseok Koh if (config.cqe_pad && !cqe_pad) { 2572bc91e8dbSYongseok Koh DRV_LOG(WARNING, "Rx CQE padding isn't supported"); 2573bc91e8dbSYongseok Koh config.cqe_pad = 0; 2574bc91e8dbSYongseok Koh } else if (config.cqe_pad) { 2575bc91e8dbSYongseok Koh DRV_LOG(INFO, "Rx CQE padding is enabled"); 2576bc91e8dbSYongseok Koh } 2577175f1c21SDekel Peled if (config.devx) { 2578175f1c21SDekel Peled priv->counter_fallback = 0; 2579175f1c21SDekel Peled err = mlx5_devx_cmd_query_hca_attr(sh->ctx, &config.hca_attr); 2580175f1c21SDekel Peled if (err) { 2581175f1c21SDekel Peled err = -err; 2582175f1c21SDekel Peled goto error; 2583175f1c21SDekel Peled } 2584175f1c21SDekel Peled if (!config.hca_attr.flow_counters_dump) 2585175f1c21SDekel Peled priv->counter_fallback = 1; 2586175f1c21SDekel Peled #ifndef HAVE_IBV_DEVX_ASYNC 2587175f1c21SDekel Peled priv->counter_fallback = 1; 2588175f1c21SDekel Peled #endif 2589175f1c21SDekel Peled if (priv->counter_fallback) 259006fa6988SDekel Peled DRV_LOG(INFO, "Use fall-back DV counter management"); 2591175f1c21SDekel Peled /* Check for LRO support. */ 25922eb5dce8SDekel Peled if (config.dest_tir && config.hca_attr.lro_cap && 25932eb5dce8SDekel Peled config.dv_flow_en) { 2594175f1c21SDekel Peled /* TBD check tunnel lro caps. */ 2595175f1c21SDekel Peled config.lro.supported = config.hca_attr.lro_cap; 2596175f1c21SDekel Peled DRV_LOG(DEBUG, "Device supports LRO"); 2597175f1c21SDekel Peled /* 2598175f1c21SDekel Peled * If LRO timeout is not configured by application, 2599175f1c21SDekel Peled * use the minimal supported value. 2600175f1c21SDekel Peled */ 2601175f1c21SDekel Peled if (!config.lro.timeout) 2602175f1c21SDekel Peled config.lro.timeout = 2603175f1c21SDekel Peled config.hca_attr.lro_timer_supported_periods[0]; 2604175f1c21SDekel Peled DRV_LOG(DEBUG, "LRO session timeout set to %d usec", 2605175f1c21SDekel Peled config.lro.timeout); 2606175f1c21SDekel Peled } 26076bc327b9SSuanming Mou #if defined(HAVE_MLX5DV_DR) && defined(HAVE_MLX5_DR_CREATE_ACTION_FLOW_METER) 26086bc327b9SSuanming Mou if (config.hca_attr.qos.sup && config.hca_attr.qos.srtcm_sup && 26096bc327b9SSuanming Mou config.dv_flow_en) { 261027efd5deSSuanming Mou uint8_t reg_c_mask = 261127efd5deSSuanming Mou config.hca_attr.qos.flow_meter_reg_c_ids; 261227efd5deSSuanming Mou /* 261327efd5deSSuanming Mou * Meter needs two REG_C's for color match and pre-sfx 261427efd5deSSuanming Mou * flow match. Here get the REG_C for color match. 261527efd5deSSuanming Mou * REG_C_0 and REG_C_1 is reserved for metadata feature. 261627efd5deSSuanming Mou */ 261727efd5deSSuanming Mou reg_c_mask &= 0xfc; 261827efd5deSSuanming Mou if (__builtin_popcount(reg_c_mask) < 1) { 261927efd5deSSuanming Mou priv->mtr_en = 0; 262027efd5deSSuanming Mou DRV_LOG(WARNING, "No available register for" 262127efd5deSSuanming Mou " meter."); 262227efd5deSSuanming Mou } else { 262327efd5deSSuanming Mou priv->mtr_color_reg = ffs(reg_c_mask) - 1 + 262427efd5deSSuanming Mou REG_C_0; 26256bc327b9SSuanming Mou priv->mtr_en = 1; 2626792e749eSSuanming Mou priv->mtr_reg_share = 2627792e749eSSuanming Mou config.hca_attr.qos.flow_meter_reg_share; 262827efd5deSSuanming Mou DRV_LOG(DEBUG, "The REG_C meter uses is %d", 262927efd5deSSuanming Mou priv->mtr_color_reg); 263027efd5deSSuanming Mou } 26316bc327b9SSuanming Mou } 26326bc327b9SSuanming Mou #endif 2633175f1c21SDekel Peled } 26345c0e2db6SYongseok Koh if (config.mprq.enabled && mprq) { 2635ecb16045SAlexander Kozyrev if (config.mprq.stride_num_n && 2636ecb16045SAlexander Kozyrev (config.mprq.stride_num_n > mprq_max_stride_num_n || 2637ecb16045SAlexander Kozyrev config.mprq.stride_num_n < mprq_min_stride_num_n)) { 26387d6bf6b8SYongseok Koh config.mprq.stride_num_n = 2639ecb16045SAlexander Kozyrev RTE_MIN(RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N, 2640ecb16045SAlexander Kozyrev mprq_min_stride_num_n), 2641ecb16045SAlexander Kozyrev mprq_max_stride_num_n); 26427d6bf6b8SYongseok Koh DRV_LOG(WARNING, 26437d6bf6b8SYongseok Koh "the number of strides" 26447d6bf6b8SYongseok Koh " for Multi-Packet RQ is out of range," 26457d6bf6b8SYongseok Koh " setting default value (%u)", 26467d6bf6b8SYongseok Koh 1 << config.mprq.stride_num_n); 26477d6bf6b8SYongseok Koh } 2648ecb16045SAlexander Kozyrev if (config.mprq.stride_size_n && 2649ecb16045SAlexander Kozyrev (config.mprq.stride_size_n > mprq_max_stride_size_n || 2650ecb16045SAlexander Kozyrev config.mprq.stride_size_n < mprq_min_stride_size_n)) { 2651ecb16045SAlexander Kozyrev config.mprq.stride_size_n = 2652ecb16045SAlexander Kozyrev RTE_MIN(RTE_MAX(MLX5_MPRQ_STRIDE_SIZE_N, 2653ecb16045SAlexander Kozyrev mprq_min_stride_size_n), 2654ecb16045SAlexander Kozyrev mprq_max_stride_size_n); 2655ecb16045SAlexander Kozyrev DRV_LOG(WARNING, 2656ecb16045SAlexander Kozyrev "the size of a stride" 2657ecb16045SAlexander Kozyrev " for Multi-Packet RQ is out of range," 2658ecb16045SAlexander Kozyrev " setting default value (%u)", 2659ecb16045SAlexander Kozyrev 1 << config.mprq.stride_size_n); 2660ecb16045SAlexander Kozyrev } 26617d6bf6b8SYongseok Koh config.mprq.min_stride_size_n = mprq_min_stride_size_n; 26627d6bf6b8SYongseok Koh config.mprq.max_stride_size_n = mprq_max_stride_size_n; 26635c0e2db6SYongseok Koh } else if (config.mprq.enabled && !mprq) { 26645c0e2db6SYongseok Koh DRV_LOG(WARNING, "Multi-Packet RQ isn't supported"); 26655c0e2db6SYongseok Koh config.mprq.enabled = 0; 26667d6bf6b8SYongseok Koh } 2667066cfecdSMatan Azrad if (config.max_dump_files_num == 0) 2668066cfecdSMatan Azrad config.max_dump_files_num = 128; 2669af4f09f2SNélio Laranjeiro eth_dev = rte_eth_dev_allocate(name); 2670af4f09f2SNélio Laranjeiro if (eth_dev == NULL) { 2671a170a30dSNélio Laranjeiro DRV_LOG(ERR, "can not allocate rte ethdev"); 2672af4f09f2SNélio Laranjeiro err = ENOMEM; 26739083982cSAdrien Mazarguil goto error; 2674af4f09f2SNélio Laranjeiro } 267515febafdSThomas Monjalon /* Flag to call rte_eth_dev_release_port() in rte_eth_dev_close(). */ 267615febafdSThomas Monjalon eth_dev->data->dev_flags |= RTE_ETH_DEV_CLOSE_REMOVE; 2677a7d3c627SThomas Monjalon if (priv->representor) { 26782b730263SAdrien Mazarguil eth_dev->data->dev_flags |= RTE_ETH_DEV_REPRESENTOR; 2679a7d3c627SThomas Monjalon eth_dev->data->representor_id = priv->representor_id; 2680a7d3c627SThomas Monjalon } 2681fa2e14d4SViacheslav Ovsiienko /* 2682fa2e14d4SViacheslav Ovsiienko * Store associated network device interface index. This index 2683fa2e14d4SViacheslav Ovsiienko * is permanent throughout the lifetime of device. So, we may store 2684fa2e14d4SViacheslav Ovsiienko * the ifindex here and use the cached value further. 2685fa2e14d4SViacheslav Ovsiienko */ 26868e46d4e1SAlexander Kozyrev MLX5_ASSERT(spawn->ifindex); 2687fa2e14d4SViacheslav Ovsiienko priv->if_index = spawn->ifindex; 2688af4f09f2SNélio Laranjeiro eth_dev->data->dev_private = priv; 2689df428ceeSYongseok Koh priv->dev_data = eth_dev->data; 2690af4f09f2SNélio Laranjeiro eth_dev->data->mac_addrs = priv->mac; 2691f38c5457SAdrien Mazarguil eth_dev->device = dpdk_dev; 2692771fa900SAdrien Mazarguil /* Configure the first MAC address by default. */ 2693af4f09f2SNélio Laranjeiro if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) { 2694a170a30dSNélio Laranjeiro DRV_LOG(ERR, 2695a170a30dSNélio Laranjeiro "port %u cannot get MAC address, is mlx5_en" 2696a170a30dSNélio Laranjeiro " loaded? (errno: %s)", 26978c3c2372SAdrien Mazarguil eth_dev->data->port_id, strerror(rte_errno)); 2698e1c3e305SMatan Azrad err = ENODEV; 26999083982cSAdrien Mazarguil goto error; 2700771fa900SAdrien Mazarguil } 2701a170a30dSNélio Laranjeiro DRV_LOG(INFO, 2702a170a30dSNélio Laranjeiro "port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x", 27030f99970bSNélio Laranjeiro eth_dev->data->port_id, 2704771fa900SAdrien Mazarguil mac.addr_bytes[0], mac.addr_bytes[1], 2705771fa900SAdrien Mazarguil mac.addr_bytes[2], mac.addr_bytes[3], 2706771fa900SAdrien Mazarguil mac.addr_bytes[4], mac.addr_bytes[5]); 27070afacb04SAlexander Kozyrev #ifdef RTE_LIBRTE_MLX5_DEBUG 2708771fa900SAdrien Mazarguil { 2709771fa900SAdrien Mazarguil char ifname[IF_NAMESIZE]; 2710771fa900SAdrien Mazarguil 2711af4f09f2SNélio Laranjeiro if (mlx5_get_ifname(eth_dev, &ifname) == 0) 2712a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u ifname is \"%s\"", 27130f99970bSNélio Laranjeiro eth_dev->data->port_id, ifname); 2714771fa900SAdrien Mazarguil else 2715a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u ifname is unknown", 27160f99970bSNélio Laranjeiro eth_dev->data->port_id); 2717771fa900SAdrien Mazarguil } 2718771fa900SAdrien Mazarguil #endif 2719771fa900SAdrien Mazarguil /* Get actual MTU if possible. */ 2720a6d83b6aSNélio Laranjeiro err = mlx5_get_mtu(eth_dev, &priv->mtu); 2721012ad994SShahaf Shuler if (err) { 2722012ad994SShahaf Shuler err = rte_errno; 27239083982cSAdrien Mazarguil goto error; 2724012ad994SShahaf Shuler } 2725a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id, 2726a170a30dSNélio Laranjeiro priv->mtu); 272768128934SAdrien Mazarguil /* Initialize burst functions to prevent crashes before link-up. */ 2728e313ef4cSShahaf Shuler eth_dev->rx_pkt_burst = removed_rx_burst; 2729e313ef4cSShahaf Shuler eth_dev->tx_pkt_burst = removed_tx_burst; 2730771fa900SAdrien Mazarguil eth_dev->dev_ops = &mlx5_dev_ops; 2731272733b5SNélio Laranjeiro /* Register MAC address. */ 2732272733b5SNélio Laranjeiro claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0)); 2733f87bfa8eSYongseok Koh if (config.vf && config.vf_nl_en) 2734f22442cbSMatan Azrad mlx5_nl_mac_addr_sync(priv->nl_socket_route, 2735f22442cbSMatan Azrad mlx5_ifindex(eth_dev), 2736f22442cbSMatan Azrad eth_dev->data->mac_addrs, 2737f22442cbSMatan Azrad MLX5_MAX_MAC_ADDRESSES); 2738c8ffb8a9SNélio Laranjeiro TAILQ_INIT(&priv->flows); 27391b37f5d8SNélio Laranjeiro TAILQ_INIT(&priv->ctrl_flows); 27403f373f35SSuanming Mou TAILQ_INIT(&priv->flow_meters); 27413bd26b23SSuanming Mou TAILQ_INIT(&priv->flow_meter_profiles); 27421e3a39f7SXueming Li /* Hint libmlx5 to use PMD allocator for data plane resources */ 27431e3a39f7SXueming Li struct mlx5dv_ctx_allocators alctr = { 27441e3a39f7SXueming Li .alloc = &mlx5_alloc_verbs_buf, 27451e3a39f7SXueming Li .free = &mlx5_free_verbs_buf, 27461e3a39f7SXueming Li .data = priv, 27471e3a39f7SXueming Li }; 274817e19bc4SViacheslav Ovsiienko mlx5_glue->dv_set_context_attr(sh->ctx, 274917e19bc4SViacheslav Ovsiienko MLX5DV_CTX_ATTR_BUF_ALLOCATORS, 27501e3a39f7SXueming Li (void *)((uintptr_t)&alctr)); 2751771fa900SAdrien Mazarguil /* Bring Ethernet device up. */ 2752a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u forcing Ethernet interface up", 27530f99970bSNélio Laranjeiro eth_dev->data->port_id); 27547ba5320bSNélio Laranjeiro mlx5_set_link_up(eth_dev); 2755a85a606cSShahaf Shuler /* 2756a85a606cSShahaf Shuler * Even though the interrupt handler is not installed yet, 2757ae4eb7dcSViacheslav Ovsiienko * interrupts will still trigger on the async_fd from 2758a85a606cSShahaf Shuler * Verbs context returned by ibv_open_device(). 2759a85a606cSShahaf Shuler */ 2760a85a606cSShahaf Shuler mlx5_link_update(eth_dev, 0); 2761e2b4925eSOri Kam #ifdef HAVE_MLX5DV_DR_ESWITCH 2762e2b4925eSOri Kam if (!(config.hca_attr.eswitch_manager && config.dv_flow_en && 2763e2b4925eSOri Kam (switch_info->representor || switch_info->master))) 2764e2b4925eSOri Kam config.dv_esw_en = 0; 2765e2b4925eSOri Kam #else 2766e2b4925eSOri Kam config.dv_esw_en = 0; 2767e2b4925eSOri Kam #endif 276838b4b397SViacheslav Ovsiienko /* Detect minimal data bytes to inline. */ 276938b4b397SViacheslav Ovsiienko mlx5_set_min_inline(spawn, &config); 27707fe24446SShahaf Shuler /* Store device configuration on private structure. */ 27717fe24446SShahaf Shuler priv->config = config; 2772dfedf3e3SViacheslav Ovsiienko /* Create context for virtual machine VLAN workaround. */ 2773dfedf3e3SViacheslav Ovsiienko priv->vmwa_context = mlx5_vlan_vmwa_init(eth_dev, spawn->ifindex); 2774e2b4925eSOri Kam if (config.dv_flow_en) { 2775e2b4925eSOri Kam err = mlx5_alloc_shared_dr(priv); 2776e2b4925eSOri Kam if (err) 2777e2b4925eSOri Kam goto error; 2778792e749eSSuanming Mou /* 2779792e749eSSuanming Mou * RSS id is shared with meter flow id. Meter flow id can only 2780792e749eSSuanming Mou * use the 24 MSB of the register. 2781792e749eSSuanming Mou */ 2782792e749eSSuanming Mou priv->qrss_id_pool = mlx5_flow_id_pool_alloc(UINT32_MAX >> 2783792e749eSSuanming Mou MLX5_MTR_COLOR_BITS); 278471e254bcSViacheslav Ovsiienko if (!priv->qrss_id_pool) { 278571e254bcSViacheslav Ovsiienko DRV_LOG(ERR, "can't create flow id pool"); 278671e254bcSViacheslav Ovsiienko err = ENOMEM; 278771e254bcSViacheslav Ovsiienko goto error; 278871e254bcSViacheslav Ovsiienko } 2789e2b4925eSOri Kam } 279078be8852SNelio Laranjeiro /* Supported Verbs flow priority number detection. */ 27912815702bSNelio Laranjeiro err = mlx5_flow_discover_priorities(eth_dev); 27924fb27c1dSViacheslav Ovsiienko if (err < 0) { 27934fb27c1dSViacheslav Ovsiienko err = -err; 27949083982cSAdrien Mazarguil goto error; 27954fb27c1dSViacheslav Ovsiienko } 27962815702bSNelio Laranjeiro priv->config.flow_prio = err; 27972d241515SViacheslav Ovsiienko if (!priv->config.dv_esw_en && 27982d241515SViacheslav Ovsiienko priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) { 27992d241515SViacheslav Ovsiienko DRV_LOG(WARNING, "metadata mode %u is not supported " 28002d241515SViacheslav Ovsiienko "(no E-Switch)", priv->config.dv_xmeta_en); 28012d241515SViacheslav Ovsiienko priv->config.dv_xmeta_en = MLX5_XMETA_MODE_LEGACY; 28022d241515SViacheslav Ovsiienko } 280339139371SViacheslav Ovsiienko mlx5_set_metadata_mask(eth_dev); 280439139371SViacheslav Ovsiienko if (priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY && 280539139371SViacheslav Ovsiienko !priv->sh->dv_regc0_mask) { 280639139371SViacheslav Ovsiienko DRV_LOG(ERR, "metadata mode %u is not supported " 280739139371SViacheslav Ovsiienko "(no metadata reg_c[0] is available)", 280839139371SViacheslav Ovsiienko priv->config.dv_xmeta_en); 280939139371SViacheslav Ovsiienko err = ENOTSUP; 281039139371SViacheslav Ovsiienko goto error; 281139139371SViacheslav Ovsiienko } 2812e7bfa359SBing Zhao /* 2813e7bfa359SBing Zhao * Allocate the buffer for flow creating, just once. 2814e7bfa359SBing Zhao * The allocation must be done before any flow creating. 2815e7bfa359SBing Zhao */ 2816e7bfa359SBing Zhao mlx5_flow_alloc_intermediate(eth_dev); 281739139371SViacheslav Ovsiienko /* Query availibility of metadata reg_c's. */ 281839139371SViacheslav Ovsiienko err = mlx5_flow_discover_mreg_c(eth_dev); 281939139371SViacheslav Ovsiienko if (err < 0) { 282039139371SViacheslav Ovsiienko err = -err; 282139139371SViacheslav Ovsiienko goto error; 282239139371SViacheslav Ovsiienko } 28235e61bcddSViacheslav Ovsiienko if (!mlx5_flow_ext_mreg_supported(eth_dev)) { 28245e61bcddSViacheslav Ovsiienko DRV_LOG(DEBUG, 28255e61bcddSViacheslav Ovsiienko "port %u extensive metadata register is not supported", 28265e61bcddSViacheslav Ovsiienko eth_dev->data->port_id); 28272d241515SViacheslav Ovsiienko if (priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) { 28282d241515SViacheslav Ovsiienko DRV_LOG(ERR, "metadata mode %u is not supported " 28292d241515SViacheslav Ovsiienko "(no metadata registers available)", 28302d241515SViacheslav Ovsiienko priv->config.dv_xmeta_en); 28312d241515SViacheslav Ovsiienko err = ENOTSUP; 28322d241515SViacheslav Ovsiienko goto error; 28332d241515SViacheslav Ovsiienko } 28345e61bcddSViacheslav Ovsiienko } 2835dd3c774fSViacheslav Ovsiienko if (priv->config.dv_flow_en && 2836dd3c774fSViacheslav Ovsiienko priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY && 2837dd3c774fSViacheslav Ovsiienko mlx5_flow_ext_mreg_supported(eth_dev) && 2838dd3c774fSViacheslav Ovsiienko priv->sh->dv_regc0_mask) { 2839dd3c774fSViacheslav Ovsiienko priv->mreg_cp_tbl = mlx5_hlist_create(MLX5_FLOW_MREG_HNAME, 2840dd3c774fSViacheslav Ovsiienko MLX5_FLOW_MREG_HTABLE_SZ); 2841dd3c774fSViacheslav Ovsiienko if (!priv->mreg_cp_tbl) { 2842dd3c774fSViacheslav Ovsiienko err = ENOMEM; 2843dd3c774fSViacheslav Ovsiienko goto error; 2844dd3c774fSViacheslav Ovsiienko } 2845dd3c774fSViacheslav Ovsiienko } 2846f38c5457SAdrien Mazarguil return eth_dev; 28479083982cSAdrien Mazarguil error: 284826c08b97SAdrien Mazarguil if (priv) { 2849dd3c774fSViacheslav Ovsiienko if (priv->mreg_cp_tbl) 2850dd3c774fSViacheslav Ovsiienko mlx5_hlist_destroy(priv->mreg_cp_tbl, NULL, NULL); 2851b2177648SViacheslav Ovsiienko if (priv->sh) 2852b2177648SViacheslav Ovsiienko mlx5_free_shared_dr(priv); 285326c08b97SAdrien Mazarguil if (priv->nl_socket_route >= 0) 285426c08b97SAdrien Mazarguil close(priv->nl_socket_route); 285526c08b97SAdrien Mazarguil if (priv->nl_socket_rdma >= 0) 285626c08b97SAdrien Mazarguil close(priv->nl_socket_rdma); 2857dfedf3e3SViacheslav Ovsiienko if (priv->vmwa_context) 2858dfedf3e3SViacheslav Ovsiienko mlx5_vlan_vmwa_exit(priv->vmwa_context); 285971e254bcSViacheslav Ovsiienko if (priv->qrss_id_pool) 286071e254bcSViacheslav Ovsiienko mlx5_flow_id_pool_release(priv->qrss_id_pool); 28612b730263SAdrien Mazarguil if (own_domain_id) 28622b730263SAdrien Mazarguil claim_zero(rte_eth_switch_domain_free(priv->domain_id)); 2863771fa900SAdrien Mazarguil rte_free(priv); 2864e16adf08SThomas Monjalon if (eth_dev != NULL) 2865e16adf08SThomas Monjalon eth_dev->data->dev_private = NULL; 286626c08b97SAdrien Mazarguil } 2867e16adf08SThomas Monjalon if (eth_dev != NULL) { 2868e16adf08SThomas Monjalon /* mac_addrs must not be freed alone because part of dev_private */ 2869e16adf08SThomas Monjalon eth_dev->data->mac_addrs = NULL; 2870690de285SRaslan Darawsheh rte_eth_dev_release_port(eth_dev); 2871e16adf08SThomas Monjalon } 287217e19bc4SViacheslav Ovsiienko if (sh) 287317e19bc4SViacheslav Ovsiienko mlx5_free_shared_ibctx(sh); 28748e46d4e1SAlexander Kozyrev MLX5_ASSERT(err > 0); 2875a6d83b6aSNélio Laranjeiro rte_errno = err; 2876f38c5457SAdrien Mazarguil return NULL; 2877f38c5457SAdrien Mazarguil } 2878f38c5457SAdrien Mazarguil 2879116f90adSAdrien Mazarguil /** 2880116f90adSAdrien Mazarguil * Comparison callback to sort device data. 2881116f90adSAdrien Mazarguil * 2882116f90adSAdrien Mazarguil * This is meant to be used with qsort(). 2883116f90adSAdrien Mazarguil * 2884116f90adSAdrien Mazarguil * @param a[in] 2885116f90adSAdrien Mazarguil * Pointer to pointer to first data object. 2886116f90adSAdrien Mazarguil * @param b[in] 2887116f90adSAdrien Mazarguil * Pointer to pointer to second data object. 2888116f90adSAdrien Mazarguil * 2889116f90adSAdrien Mazarguil * @return 2890116f90adSAdrien Mazarguil * 0 if both objects are equal, less than 0 if the first argument is less 2891116f90adSAdrien Mazarguil * than the second, greater than 0 otherwise. 2892116f90adSAdrien Mazarguil */ 2893116f90adSAdrien Mazarguil static int 2894116f90adSAdrien Mazarguil mlx5_dev_spawn_data_cmp(const void *a, const void *b) 2895116f90adSAdrien Mazarguil { 2896116f90adSAdrien Mazarguil const struct mlx5_switch_info *si_a = 2897116f90adSAdrien Mazarguil &((const struct mlx5_dev_spawn_data *)a)->info; 2898116f90adSAdrien Mazarguil const struct mlx5_switch_info *si_b = 2899116f90adSAdrien Mazarguil &((const struct mlx5_dev_spawn_data *)b)->info; 2900116f90adSAdrien Mazarguil int ret; 2901116f90adSAdrien Mazarguil 2902116f90adSAdrien Mazarguil /* Master device first. */ 2903116f90adSAdrien Mazarguil ret = si_b->master - si_a->master; 2904116f90adSAdrien Mazarguil if (ret) 2905116f90adSAdrien Mazarguil return ret; 2906116f90adSAdrien Mazarguil /* Then representor devices. */ 2907116f90adSAdrien Mazarguil ret = si_b->representor - si_a->representor; 2908116f90adSAdrien Mazarguil if (ret) 2909116f90adSAdrien Mazarguil return ret; 2910116f90adSAdrien Mazarguil /* Unidentified devices come last in no specific order. */ 2911116f90adSAdrien Mazarguil if (!si_a->representor) 2912116f90adSAdrien Mazarguil return 0; 2913116f90adSAdrien Mazarguil /* Order representors by name. */ 2914116f90adSAdrien Mazarguil return si_a->port_name - si_b->port_name; 2915116f90adSAdrien Mazarguil } 2916116f90adSAdrien Mazarguil 2917f38c5457SAdrien Mazarguil /** 29182e569a37SViacheslav Ovsiienko * Match PCI information for possible slaves of bonding device. 29192e569a37SViacheslav Ovsiienko * 29202e569a37SViacheslav Ovsiienko * @param[in] ibv_dev 29212e569a37SViacheslav Ovsiienko * Pointer to Infiniband device structure. 29222e569a37SViacheslav Ovsiienko * @param[in] pci_dev 29232e569a37SViacheslav Ovsiienko * Pointer to PCI device structure to match PCI address. 29242e569a37SViacheslav Ovsiienko * @param[in] nl_rdma 29252e569a37SViacheslav Ovsiienko * Netlink RDMA group socket handle. 29262e569a37SViacheslav Ovsiienko * 29272e569a37SViacheslav Ovsiienko * @return 29282e569a37SViacheslav Ovsiienko * negative value if no bonding device found, otherwise 29292e569a37SViacheslav Ovsiienko * positive index of slave PF in bonding. 29302e569a37SViacheslav Ovsiienko */ 29312e569a37SViacheslav Ovsiienko static int 29322e569a37SViacheslav Ovsiienko mlx5_device_bond_pci_match(const struct ibv_device *ibv_dev, 29332e569a37SViacheslav Ovsiienko const struct rte_pci_device *pci_dev, 29342e569a37SViacheslav Ovsiienko int nl_rdma) 29352e569a37SViacheslav Ovsiienko { 29362e569a37SViacheslav Ovsiienko char ifname[IF_NAMESIZE + 1]; 29372e569a37SViacheslav Ovsiienko unsigned int ifindex; 29382e569a37SViacheslav Ovsiienko unsigned int np, i; 29392e569a37SViacheslav Ovsiienko FILE *file = NULL; 29402e569a37SViacheslav Ovsiienko int pf = -1; 29412e569a37SViacheslav Ovsiienko 29422e569a37SViacheslav Ovsiienko /* 29432e569a37SViacheslav Ovsiienko * Try to get master device name. If something goes 29442e569a37SViacheslav Ovsiienko * wrong suppose the lack of kernel support and no 29452e569a37SViacheslav Ovsiienko * bonding devices. 29462e569a37SViacheslav Ovsiienko */ 29472e569a37SViacheslav Ovsiienko if (nl_rdma < 0) 29482e569a37SViacheslav Ovsiienko return -1; 29492e569a37SViacheslav Ovsiienko if (!strstr(ibv_dev->name, "bond")) 29502e569a37SViacheslav Ovsiienko return -1; 29512e569a37SViacheslav Ovsiienko np = mlx5_nl_portnum(nl_rdma, ibv_dev->name); 29522e569a37SViacheslav Ovsiienko if (!np) 29532e569a37SViacheslav Ovsiienko return -1; 29542e569a37SViacheslav Ovsiienko /* 29552e569a37SViacheslav Ovsiienko * The Master device might not be on the predefined 29562e569a37SViacheslav Ovsiienko * port (not on port index 1, it is not garanted), 29572e569a37SViacheslav Ovsiienko * we have to scan all Infiniband device port and 29582e569a37SViacheslav Ovsiienko * find master. 29592e569a37SViacheslav Ovsiienko */ 29602e569a37SViacheslav Ovsiienko for (i = 1; i <= np; ++i) { 29612e569a37SViacheslav Ovsiienko /* Check whether Infiniband port is populated. */ 29622e569a37SViacheslav Ovsiienko ifindex = mlx5_nl_ifindex(nl_rdma, ibv_dev->name, i); 29632e569a37SViacheslav Ovsiienko if (!ifindex) 29642e569a37SViacheslav Ovsiienko continue; 29652e569a37SViacheslav Ovsiienko if (!if_indextoname(ifindex, ifname)) 29662e569a37SViacheslav Ovsiienko continue; 29672e569a37SViacheslav Ovsiienko /* Try to read bonding slave names from sysfs. */ 29682e569a37SViacheslav Ovsiienko MKSTR(slaves, 29692e569a37SViacheslav Ovsiienko "/sys/class/net/%s/master/bonding/slaves", ifname); 29702e569a37SViacheslav Ovsiienko file = fopen(slaves, "r"); 29712e569a37SViacheslav Ovsiienko if (file) 29722e569a37SViacheslav Ovsiienko break; 29732e569a37SViacheslav Ovsiienko } 29742e569a37SViacheslav Ovsiienko if (!file) 29752e569a37SViacheslav Ovsiienko return -1; 29762e569a37SViacheslav Ovsiienko /* Use safe format to check maximal buffer length. */ 29778e46d4e1SAlexander Kozyrev MLX5_ASSERT(atol(RTE_STR(IF_NAMESIZE)) == IF_NAMESIZE); 29782e569a37SViacheslav Ovsiienko while (fscanf(file, "%" RTE_STR(IF_NAMESIZE) "s", ifname) == 1) { 29792e569a37SViacheslav Ovsiienko char tmp_str[IF_NAMESIZE + 32]; 29802e569a37SViacheslav Ovsiienko struct rte_pci_addr pci_addr; 29812e569a37SViacheslav Ovsiienko struct mlx5_switch_info info; 29822e569a37SViacheslav Ovsiienko 29832e569a37SViacheslav Ovsiienko /* Process slave interface names in the loop. */ 29842e569a37SViacheslav Ovsiienko snprintf(tmp_str, sizeof(tmp_str), 29852e569a37SViacheslav Ovsiienko "/sys/class/net/%s", ifname); 29862e569a37SViacheslav Ovsiienko if (mlx5_dev_to_pci_addr(tmp_str, &pci_addr)) { 29872e569a37SViacheslav Ovsiienko DRV_LOG(WARNING, "can not get PCI address" 29882e569a37SViacheslav Ovsiienko " for netdev \"%s\"", ifname); 29892e569a37SViacheslav Ovsiienko continue; 29902e569a37SViacheslav Ovsiienko } 29912e569a37SViacheslav Ovsiienko if (pci_dev->addr.domain != pci_addr.domain || 29922e569a37SViacheslav Ovsiienko pci_dev->addr.bus != pci_addr.bus || 29932e569a37SViacheslav Ovsiienko pci_dev->addr.devid != pci_addr.devid || 29942e569a37SViacheslav Ovsiienko pci_dev->addr.function != pci_addr.function) 29952e569a37SViacheslav Ovsiienko continue; 29962e569a37SViacheslav Ovsiienko /* Slave interface PCI address match found. */ 29972e569a37SViacheslav Ovsiienko fclose(file); 29982e569a37SViacheslav Ovsiienko snprintf(tmp_str, sizeof(tmp_str), 29992e569a37SViacheslav Ovsiienko "/sys/class/net/%s/phys_port_name", ifname); 30002e569a37SViacheslav Ovsiienko file = fopen(tmp_str, "rb"); 30012e569a37SViacheslav Ovsiienko if (!file) 30022e569a37SViacheslav Ovsiienko break; 30032e569a37SViacheslav Ovsiienko info.name_type = MLX5_PHYS_PORT_NAME_TYPE_NOTSET; 30042e569a37SViacheslav Ovsiienko if (fscanf(file, "%32s", tmp_str) == 1) 30052e569a37SViacheslav Ovsiienko mlx5_translate_port_name(tmp_str, &info); 30062e569a37SViacheslav Ovsiienko if (info.name_type == MLX5_PHYS_PORT_NAME_TYPE_LEGACY || 30072e569a37SViacheslav Ovsiienko info.name_type == MLX5_PHYS_PORT_NAME_TYPE_UPLINK) 30082e569a37SViacheslav Ovsiienko pf = info.port_name; 30092e569a37SViacheslav Ovsiienko break; 30102e569a37SViacheslav Ovsiienko } 30112e569a37SViacheslav Ovsiienko if (file) 30122e569a37SViacheslav Ovsiienko fclose(file); 30132e569a37SViacheslav Ovsiienko return pf; 30142e569a37SViacheslav Ovsiienko } 30152e569a37SViacheslav Ovsiienko 30162e569a37SViacheslav Ovsiienko /** 3017f38c5457SAdrien Mazarguil * DPDK callback to register a PCI device. 3018f38c5457SAdrien Mazarguil * 30192b730263SAdrien Mazarguil * This function spawns Ethernet devices out of a given PCI device. 3020f38c5457SAdrien Mazarguil * 3021f38c5457SAdrien Mazarguil * @param[in] pci_drv 3022f38c5457SAdrien Mazarguil * PCI driver structure (mlx5_driver). 3023f38c5457SAdrien Mazarguil * @param[in] pci_dev 3024f38c5457SAdrien Mazarguil * PCI device information. 3025f38c5457SAdrien Mazarguil * 3026f38c5457SAdrien Mazarguil * @return 3027f38c5457SAdrien Mazarguil * 0 on success, a negative errno value otherwise and rte_errno is set. 3028f38c5457SAdrien Mazarguil */ 3029f38c5457SAdrien Mazarguil static int 3030f38c5457SAdrien Mazarguil mlx5_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 3031f38c5457SAdrien Mazarguil struct rte_pci_device *pci_dev) 3032f38c5457SAdrien Mazarguil { 3033f38c5457SAdrien Mazarguil struct ibv_device **ibv_list; 3034ad74bc61SViacheslav Ovsiienko /* 3035ad74bc61SViacheslav Ovsiienko * Number of found IB Devices matching with requested PCI BDF. 3036ad74bc61SViacheslav Ovsiienko * nd != 1 means there are multiple IB devices over the same 3037ad74bc61SViacheslav Ovsiienko * PCI device and we have representors and master. 3038ad74bc61SViacheslav Ovsiienko */ 3039ad74bc61SViacheslav Ovsiienko unsigned int nd = 0; 3040ad74bc61SViacheslav Ovsiienko /* 3041ad74bc61SViacheslav Ovsiienko * Number of found IB device Ports. nd = 1 and np = 1..n means 3042ad74bc61SViacheslav Ovsiienko * we have the single multiport IB device, and there may be 3043ad74bc61SViacheslav Ovsiienko * representors attached to some of found ports. 3044ad74bc61SViacheslav Ovsiienko */ 3045ad74bc61SViacheslav Ovsiienko unsigned int np = 0; 3046ad74bc61SViacheslav Ovsiienko /* 3047ad74bc61SViacheslav Ovsiienko * Number of DPDK ethernet devices to Spawn - either over 3048ad74bc61SViacheslav Ovsiienko * multiple IB devices or multiple ports of single IB device. 3049ad74bc61SViacheslav Ovsiienko * Actually this is the number of iterations to spawn. 3050ad74bc61SViacheslav Ovsiienko */ 3051ad74bc61SViacheslav Ovsiienko unsigned int ns = 0; 30522e569a37SViacheslav Ovsiienko /* 30532e569a37SViacheslav Ovsiienko * Bonding device 30542e569a37SViacheslav Ovsiienko * < 0 - no bonding device (single one) 30552e569a37SViacheslav Ovsiienko * >= 0 - bonding device (value is slave PF index) 30562e569a37SViacheslav Ovsiienko */ 30572e569a37SViacheslav Ovsiienko int bd = -1; 3058a62ec991SViacheslav Ovsiienko struct mlx5_dev_spawn_data *list = NULL; 3059f87bfa8eSYongseok Koh struct mlx5_dev_config dev_config; 3060f38c5457SAdrien Mazarguil int ret; 3061f38c5457SAdrien Mazarguil 3062d768f324SMatan Azrad if (mlx5_class_get(pci_dev->device.devargs) != MLX5_CLASS_NET) { 3063d768f324SMatan Azrad DRV_LOG(DEBUG, "Skip probing - should be probed by other mlx5" 3064d768f324SMatan Azrad " driver."); 3065d768f324SMatan Azrad return 1; 3066d768f324SMatan Azrad } 3067e6cdc54cSXueming Li if (rte_eal_process_type() == RTE_PROC_PRIMARY) 3068e6cdc54cSXueming Li mlx5_pmd_socket_init(); 30697be600c8SYongseok Koh ret = mlx5_init_once(); 30707be600c8SYongseok Koh if (ret) { 30717be600c8SYongseok Koh DRV_LOG(ERR, "unable to init PMD global data: %s", 30727be600c8SYongseok Koh strerror(rte_errno)); 30737be600c8SYongseok Koh return -rte_errno; 30747be600c8SYongseok Koh } 30758e46d4e1SAlexander Kozyrev MLX5_ASSERT(pci_drv == &mlx5_driver); 3076f38c5457SAdrien Mazarguil errno = 0; 3077f38c5457SAdrien Mazarguil ibv_list = mlx5_glue->get_device_list(&ret); 3078f38c5457SAdrien Mazarguil if (!ibv_list) { 3079f38c5457SAdrien Mazarguil rte_errno = errno ? errno : ENOSYS; 3080f38c5457SAdrien Mazarguil DRV_LOG(ERR, "cannot list devices, is ib_uverbs loaded?"); 3081a6d83b6aSNélio Laranjeiro return -rte_errno; 3082a6d83b6aSNélio Laranjeiro } 3083ad74bc61SViacheslav Ovsiienko /* 3084ad74bc61SViacheslav Ovsiienko * First scan the list of all Infiniband devices to find 3085ad74bc61SViacheslav Ovsiienko * matching ones, gathering into the list. 3086ad74bc61SViacheslav Ovsiienko */ 308726c08b97SAdrien Mazarguil struct ibv_device *ibv_match[ret + 1]; 3088a62ec991SViacheslav Ovsiienko int nl_route = mlx5_nl_init(NETLINK_ROUTE); 3089a62ec991SViacheslav Ovsiienko int nl_rdma = mlx5_nl_init(NETLINK_RDMA); 3090ad74bc61SViacheslav Ovsiienko unsigned int i; 309126c08b97SAdrien Mazarguil 3092f38c5457SAdrien Mazarguil while (ret-- > 0) { 3093f38c5457SAdrien Mazarguil struct rte_pci_addr pci_addr; 3094f38c5457SAdrien Mazarguil 3095f38c5457SAdrien Mazarguil DRV_LOG(DEBUG, "checking device \"%s\"", ibv_list[ret]->name); 30962e569a37SViacheslav Ovsiienko bd = mlx5_device_bond_pci_match 30972e569a37SViacheslav Ovsiienko (ibv_list[ret], pci_dev, nl_rdma); 30982e569a37SViacheslav Ovsiienko if (bd >= 0) { 30992e569a37SViacheslav Ovsiienko /* 31002e569a37SViacheslav Ovsiienko * Bonding device detected. Only one match is allowed, 31012e569a37SViacheslav Ovsiienko * the bonding is supported over multi-port IB device, 31022e569a37SViacheslav Ovsiienko * there should be no matches on representor PCI 31032e569a37SViacheslav Ovsiienko * functions or non VF LAG bonding devices with 31042e569a37SViacheslav Ovsiienko * specified address. 31052e569a37SViacheslav Ovsiienko */ 31062e569a37SViacheslav Ovsiienko if (nd) { 31072e569a37SViacheslav Ovsiienko DRV_LOG(ERR, 31082e569a37SViacheslav Ovsiienko "multiple PCI match on bonding device" 31092e569a37SViacheslav Ovsiienko "\"%s\" found", ibv_list[ret]->name); 31102e569a37SViacheslav Ovsiienko rte_errno = ENOENT; 31112e569a37SViacheslav Ovsiienko ret = -rte_errno; 31122e569a37SViacheslav Ovsiienko goto exit; 31132e569a37SViacheslav Ovsiienko } 31142e569a37SViacheslav Ovsiienko DRV_LOG(INFO, "PCI information matches for" 31152e569a37SViacheslav Ovsiienko " slave %d bonding device \"%s\"", 31162e569a37SViacheslav Ovsiienko bd, ibv_list[ret]->name); 31172e569a37SViacheslav Ovsiienko ibv_match[nd++] = ibv_list[ret]; 31182e569a37SViacheslav Ovsiienko break; 31192e569a37SViacheslav Ovsiienko } 31205cf5f710SViacheslav Ovsiienko if (mlx5_dev_to_pci_addr 31215cf5f710SViacheslav Ovsiienko (ibv_list[ret]->ibdev_path, &pci_addr)) 3122f38c5457SAdrien Mazarguil continue; 3123f38c5457SAdrien Mazarguil if (pci_dev->addr.domain != pci_addr.domain || 3124f38c5457SAdrien Mazarguil pci_dev->addr.bus != pci_addr.bus || 3125f38c5457SAdrien Mazarguil pci_dev->addr.devid != pci_addr.devid || 3126f38c5457SAdrien Mazarguil pci_dev->addr.function != pci_addr.function) 3127f38c5457SAdrien Mazarguil continue; 312826c08b97SAdrien Mazarguil DRV_LOG(INFO, "PCI information matches for device \"%s\"", 3129f38c5457SAdrien Mazarguil ibv_list[ret]->name); 3130ad74bc61SViacheslav Ovsiienko ibv_match[nd++] = ibv_list[ret]; 313126c08b97SAdrien Mazarguil } 3132ad74bc61SViacheslav Ovsiienko ibv_match[nd] = NULL; 3133ad74bc61SViacheslav Ovsiienko if (!nd) { 3134ae4eb7dcSViacheslav Ovsiienko /* No device matches, just complain and bail out. */ 3135ad74bc61SViacheslav Ovsiienko DRV_LOG(WARNING, 3136ad74bc61SViacheslav Ovsiienko "no Verbs device matches PCI device " PCI_PRI_FMT "," 3137ad74bc61SViacheslav Ovsiienko " are kernel drivers loaded?", 3138ad74bc61SViacheslav Ovsiienko pci_dev->addr.domain, pci_dev->addr.bus, 3139ad74bc61SViacheslav Ovsiienko pci_dev->addr.devid, pci_dev->addr.function); 3140ad74bc61SViacheslav Ovsiienko rte_errno = ENOENT; 3141ad74bc61SViacheslav Ovsiienko ret = -rte_errno; 3142a62ec991SViacheslav Ovsiienko goto exit; 3143ad74bc61SViacheslav Ovsiienko } 3144ad74bc61SViacheslav Ovsiienko if (nd == 1) { 314526c08b97SAdrien Mazarguil /* 3146ad74bc61SViacheslav Ovsiienko * Found single matching device may have multiple ports. 3147ad74bc61SViacheslav Ovsiienko * Each port may be representor, we have to check the port 3148ad74bc61SViacheslav Ovsiienko * number and check the representors existence. 314926c08b97SAdrien Mazarguil */ 3150ad74bc61SViacheslav Ovsiienko if (nl_rdma >= 0) 3151ad74bc61SViacheslav Ovsiienko np = mlx5_nl_portnum(nl_rdma, ibv_match[0]->name); 3152ad74bc61SViacheslav Ovsiienko if (!np) 3153ad74bc61SViacheslav Ovsiienko DRV_LOG(WARNING, "can not get IB device \"%s\"" 3154ad74bc61SViacheslav Ovsiienko " ports number", ibv_match[0]->name); 31552e569a37SViacheslav Ovsiienko if (bd >= 0 && !np) { 31562e569a37SViacheslav Ovsiienko DRV_LOG(ERR, "can not get ports" 31572e569a37SViacheslav Ovsiienko " for bonding device"); 31582e569a37SViacheslav Ovsiienko rte_errno = ENOENT; 31592e569a37SViacheslav Ovsiienko ret = -rte_errno; 31602e569a37SViacheslav Ovsiienko goto exit; 31612e569a37SViacheslav Ovsiienko } 3162ad74bc61SViacheslav Ovsiienko } 3163790164ceSViacheslav Ovsiienko #ifndef HAVE_MLX5DV_DR_DEVX_PORT 3164790164ceSViacheslav Ovsiienko if (bd >= 0) { 3165790164ceSViacheslav Ovsiienko /* 3166790164ceSViacheslav Ovsiienko * This may happen if there is VF LAG kernel support and 3167790164ceSViacheslav Ovsiienko * application is compiled with older rdma_core library. 3168790164ceSViacheslav Ovsiienko */ 3169790164ceSViacheslav Ovsiienko DRV_LOG(ERR, 3170790164ceSViacheslav Ovsiienko "No kernel/verbs support for VF LAG bonding found."); 3171790164ceSViacheslav Ovsiienko rte_errno = ENOTSUP; 3172790164ceSViacheslav Ovsiienko ret = -rte_errno; 3173790164ceSViacheslav Ovsiienko goto exit; 3174790164ceSViacheslav Ovsiienko } 3175790164ceSViacheslav Ovsiienko #endif 3176ad74bc61SViacheslav Ovsiienko /* 3177ad74bc61SViacheslav Ovsiienko * Now we can determine the maximal 3178ad74bc61SViacheslav Ovsiienko * amount of devices to be spawned. 3179ad74bc61SViacheslav Ovsiienko */ 3180a62ec991SViacheslav Ovsiienko list = rte_zmalloc("device spawn data", 3181a62ec991SViacheslav Ovsiienko sizeof(struct mlx5_dev_spawn_data) * 3182a62ec991SViacheslav Ovsiienko (np ? np : nd), 3183a62ec991SViacheslav Ovsiienko RTE_CACHE_LINE_SIZE); 3184a62ec991SViacheslav Ovsiienko if (!list) { 3185a62ec991SViacheslav Ovsiienko DRV_LOG(ERR, "spawn data array allocation failure"); 3186a62ec991SViacheslav Ovsiienko rte_errno = ENOMEM; 3187a62ec991SViacheslav Ovsiienko ret = -rte_errno; 3188a62ec991SViacheslav Ovsiienko goto exit; 3189a62ec991SViacheslav Ovsiienko } 31902e569a37SViacheslav Ovsiienko if (bd >= 0 || np > 1) { 3191ad74bc61SViacheslav Ovsiienko /* 3192ae4eb7dcSViacheslav Ovsiienko * Single IB device with multiple ports found, 3193ad74bc61SViacheslav Ovsiienko * it may be E-Switch master device and representors. 3194ad74bc61SViacheslav Ovsiienko * We have to perform identification trough the ports. 3195ad74bc61SViacheslav Ovsiienko */ 31968e46d4e1SAlexander Kozyrev MLX5_ASSERT(nl_rdma >= 0); 31978e46d4e1SAlexander Kozyrev MLX5_ASSERT(ns == 0); 31988e46d4e1SAlexander Kozyrev MLX5_ASSERT(nd == 1); 31998e46d4e1SAlexander Kozyrev MLX5_ASSERT(np); 3200ad74bc61SViacheslav Ovsiienko for (i = 1; i <= np; ++i) { 3201ad74bc61SViacheslav Ovsiienko list[ns].max_port = np; 3202ad74bc61SViacheslav Ovsiienko list[ns].ibv_port = i; 3203ad74bc61SViacheslav Ovsiienko list[ns].ibv_dev = ibv_match[0]; 3204ad74bc61SViacheslav Ovsiienko list[ns].eth_dev = NULL; 3205ab3cffcfSViacheslav Ovsiienko list[ns].pci_dev = pci_dev; 32062e569a37SViacheslav Ovsiienko list[ns].pf_bond = bd; 3207ad74bc61SViacheslav Ovsiienko list[ns].ifindex = mlx5_nl_ifindex 3208ad74bc61SViacheslav Ovsiienko (nl_rdma, list[ns].ibv_dev->name, i); 3209ad74bc61SViacheslav Ovsiienko if (!list[ns].ifindex) { 3210ad74bc61SViacheslav Ovsiienko /* 3211ad74bc61SViacheslav Ovsiienko * No network interface index found for the 3212ad74bc61SViacheslav Ovsiienko * specified port, it means there is no 3213ad74bc61SViacheslav Ovsiienko * representor on this port. It's OK, 3214ad74bc61SViacheslav Ovsiienko * there can be disabled ports, for example 3215ad74bc61SViacheslav Ovsiienko * if sriov_numvfs < sriov_totalvfs. 3216ad74bc61SViacheslav Ovsiienko */ 321726c08b97SAdrien Mazarguil continue; 321826c08b97SAdrien Mazarguil } 3219ad74bc61SViacheslav Ovsiienko ret = -1; 322026c08b97SAdrien Mazarguil if (nl_route >= 0) 3221ad74bc61SViacheslav Ovsiienko ret = mlx5_nl_switch_info 3222ad74bc61SViacheslav Ovsiienko (nl_route, 3223ad74bc61SViacheslav Ovsiienko list[ns].ifindex, 3224ad74bc61SViacheslav Ovsiienko &list[ns].info); 3225ad74bc61SViacheslav Ovsiienko if (ret || (!list[ns].info.representor && 3226ad74bc61SViacheslav Ovsiienko !list[ns].info.master)) { 3227ad74bc61SViacheslav Ovsiienko /* 3228ad74bc61SViacheslav Ovsiienko * We failed to recognize representors with 3229ad74bc61SViacheslav Ovsiienko * Netlink, let's try to perform the task 3230ad74bc61SViacheslav Ovsiienko * with sysfs. 3231ad74bc61SViacheslav Ovsiienko */ 3232ad74bc61SViacheslav Ovsiienko ret = mlx5_sysfs_switch_info 3233ad74bc61SViacheslav Ovsiienko (list[ns].ifindex, 3234ad74bc61SViacheslav Ovsiienko &list[ns].info); 3235ad74bc61SViacheslav Ovsiienko } 32362e569a37SViacheslav Ovsiienko if (!ret && bd >= 0) { 32372e569a37SViacheslav Ovsiienko switch (list[ns].info.name_type) { 32382e569a37SViacheslav Ovsiienko case MLX5_PHYS_PORT_NAME_TYPE_UPLINK: 32392e569a37SViacheslav Ovsiienko if (list[ns].info.port_name == bd) 32402e569a37SViacheslav Ovsiienko ns++; 32412e569a37SViacheslav Ovsiienko break; 32422e569a37SViacheslav Ovsiienko case MLX5_PHYS_PORT_NAME_TYPE_PFVF: 32432e569a37SViacheslav Ovsiienko if (list[ns].info.pf_num == bd) 32442e569a37SViacheslav Ovsiienko ns++; 32452e569a37SViacheslav Ovsiienko break; 32462e569a37SViacheslav Ovsiienko default: 32472e569a37SViacheslav Ovsiienko break; 32482e569a37SViacheslav Ovsiienko } 32492e569a37SViacheslav Ovsiienko continue; 32502e569a37SViacheslav Ovsiienko } 3251ad74bc61SViacheslav Ovsiienko if (!ret && (list[ns].info.representor ^ 3252ad74bc61SViacheslav Ovsiienko list[ns].info.master)) 3253ad74bc61SViacheslav Ovsiienko ns++; 3254ad74bc61SViacheslav Ovsiienko } 3255ad74bc61SViacheslav Ovsiienko if (!ns) { 325626c08b97SAdrien Mazarguil DRV_LOG(ERR, 3257ad74bc61SViacheslav Ovsiienko "unable to recognize master/representors" 3258ad74bc61SViacheslav Ovsiienko " on the IB device with multiple ports"); 3259ad74bc61SViacheslav Ovsiienko rte_errno = ENOENT; 3260ad74bc61SViacheslav Ovsiienko ret = -rte_errno; 3261ad74bc61SViacheslav Ovsiienko goto exit; 3262ad74bc61SViacheslav Ovsiienko } 3263ad74bc61SViacheslav Ovsiienko } else { 3264ad74bc61SViacheslav Ovsiienko /* 3265ad74bc61SViacheslav Ovsiienko * The existence of several matching entries (nd > 1) means 3266ad74bc61SViacheslav Ovsiienko * port representors have been instantiated. No existing Verbs 3267ad74bc61SViacheslav Ovsiienko * call nor sysfs entries can tell them apart, this can only 3268ad74bc61SViacheslav Ovsiienko * be done through Netlink calls assuming kernel drivers are 3269ad74bc61SViacheslav Ovsiienko * recent enough to support them. 3270ad74bc61SViacheslav Ovsiienko * 3271ad74bc61SViacheslav Ovsiienko * In the event of identification failure through Netlink, 3272ad74bc61SViacheslav Ovsiienko * try again through sysfs, then: 3273ad74bc61SViacheslav Ovsiienko * 3274ad74bc61SViacheslav Ovsiienko * 1. A single IB device matches (nd == 1) with single 3275ad74bc61SViacheslav Ovsiienko * port (np=0/1) and is not a representor, assume 3276ad74bc61SViacheslav Ovsiienko * no switch support. 3277ad74bc61SViacheslav Ovsiienko * 3278ad74bc61SViacheslav Ovsiienko * 2. Otherwise no safe assumptions can be made; 3279ad74bc61SViacheslav Ovsiienko * complain louder and bail out. 3280ad74bc61SViacheslav Ovsiienko */ 3281ad74bc61SViacheslav Ovsiienko np = 1; 3282ad74bc61SViacheslav Ovsiienko for (i = 0; i != nd; ++i) { 3283ad74bc61SViacheslav Ovsiienko memset(&list[ns].info, 0, sizeof(list[ns].info)); 3284ad74bc61SViacheslav Ovsiienko list[ns].max_port = 1; 3285ad74bc61SViacheslav Ovsiienko list[ns].ibv_port = 1; 3286ad74bc61SViacheslav Ovsiienko list[ns].ibv_dev = ibv_match[i]; 3287ad74bc61SViacheslav Ovsiienko list[ns].eth_dev = NULL; 3288ab3cffcfSViacheslav Ovsiienko list[ns].pci_dev = pci_dev; 32892e569a37SViacheslav Ovsiienko list[ns].pf_bond = -1; 3290ad74bc61SViacheslav Ovsiienko list[ns].ifindex = 0; 3291ad74bc61SViacheslav Ovsiienko if (nl_rdma >= 0) 3292ad74bc61SViacheslav Ovsiienko list[ns].ifindex = mlx5_nl_ifindex 3293ad74bc61SViacheslav Ovsiienko (nl_rdma, list[ns].ibv_dev->name, 1); 3294ad74bc61SViacheslav Ovsiienko if (!list[ns].ifindex) { 32959c2bbd04SViacheslav Ovsiienko char ifname[IF_NAMESIZE]; 32969c2bbd04SViacheslav Ovsiienko 3297ad74bc61SViacheslav Ovsiienko /* 32989c2bbd04SViacheslav Ovsiienko * Netlink failed, it may happen with old 32999c2bbd04SViacheslav Ovsiienko * ib_core kernel driver (before 4.16). 33009c2bbd04SViacheslav Ovsiienko * We can assume there is old driver because 33019c2bbd04SViacheslav Ovsiienko * here we are processing single ports IB 33029c2bbd04SViacheslav Ovsiienko * devices. Let's try sysfs to retrieve 33039c2bbd04SViacheslav Ovsiienko * the ifindex. The method works for 33049c2bbd04SViacheslav Ovsiienko * master device only. 33059c2bbd04SViacheslav Ovsiienko */ 33069c2bbd04SViacheslav Ovsiienko if (nd > 1) { 33079c2bbd04SViacheslav Ovsiienko /* 33089c2bbd04SViacheslav Ovsiienko * Multiple devices found, assume 33099c2bbd04SViacheslav Ovsiienko * representors, can not distinguish 33109c2bbd04SViacheslav Ovsiienko * master/representor and retrieve 33119c2bbd04SViacheslav Ovsiienko * ifindex via sysfs. 3312ad74bc61SViacheslav Ovsiienko */ 3313ad74bc61SViacheslav Ovsiienko continue; 3314ad74bc61SViacheslav Ovsiienko } 33159c2bbd04SViacheslav Ovsiienko ret = mlx5_get_master_ifname 33169c2bbd04SViacheslav Ovsiienko (ibv_match[i]->ibdev_path, &ifname); 33179c2bbd04SViacheslav Ovsiienko if (!ret) 33189c2bbd04SViacheslav Ovsiienko list[ns].ifindex = 33199c2bbd04SViacheslav Ovsiienko if_nametoindex(ifname); 33209c2bbd04SViacheslav Ovsiienko if (!list[ns].ifindex) { 33219c2bbd04SViacheslav Ovsiienko /* 33229c2bbd04SViacheslav Ovsiienko * No network interface index found 33239c2bbd04SViacheslav Ovsiienko * for the specified device, it means 33249c2bbd04SViacheslav Ovsiienko * there it is neither representor 33259c2bbd04SViacheslav Ovsiienko * nor master. 33269c2bbd04SViacheslav Ovsiienko */ 33279c2bbd04SViacheslav Ovsiienko continue; 33289c2bbd04SViacheslav Ovsiienko } 33299c2bbd04SViacheslav Ovsiienko } 3330ad74bc61SViacheslav Ovsiienko ret = -1; 3331ad74bc61SViacheslav Ovsiienko if (nl_route >= 0) 3332ad74bc61SViacheslav Ovsiienko ret = mlx5_nl_switch_info 3333ad74bc61SViacheslav Ovsiienko (nl_route, 3334ad74bc61SViacheslav Ovsiienko list[ns].ifindex, 3335ad74bc61SViacheslav Ovsiienko &list[ns].info); 3336ad74bc61SViacheslav Ovsiienko if (ret || (!list[ns].info.representor && 3337ad74bc61SViacheslav Ovsiienko !list[ns].info.master)) { 3338ad74bc61SViacheslav Ovsiienko /* 3339ad74bc61SViacheslav Ovsiienko * We failed to recognize representors with 3340ad74bc61SViacheslav Ovsiienko * Netlink, let's try to perform the task 3341ad74bc61SViacheslav Ovsiienko * with sysfs. 3342ad74bc61SViacheslav Ovsiienko */ 3343ad74bc61SViacheslav Ovsiienko ret = mlx5_sysfs_switch_info 3344ad74bc61SViacheslav Ovsiienko (list[ns].ifindex, 3345ad74bc61SViacheslav Ovsiienko &list[ns].info); 3346ad74bc61SViacheslav Ovsiienko } 3347ad74bc61SViacheslav Ovsiienko if (!ret && (list[ns].info.representor ^ 3348ad74bc61SViacheslav Ovsiienko list[ns].info.master)) { 3349ad74bc61SViacheslav Ovsiienko ns++; 3350ad74bc61SViacheslav Ovsiienko } else if ((nd == 1) && 3351ad74bc61SViacheslav Ovsiienko !list[ns].info.representor && 3352ad74bc61SViacheslav Ovsiienko !list[ns].info.master) { 3353ad74bc61SViacheslav Ovsiienko /* 3354ad74bc61SViacheslav Ovsiienko * Single IB device with 3355ad74bc61SViacheslav Ovsiienko * one physical port and 3356ad74bc61SViacheslav Ovsiienko * attached network device. 3357ad74bc61SViacheslav Ovsiienko * May be SRIOV is not enabled 3358ad74bc61SViacheslav Ovsiienko * or there is no representors. 3359ad74bc61SViacheslav Ovsiienko */ 3360ad74bc61SViacheslav Ovsiienko DRV_LOG(INFO, "no E-Switch support detected"); 3361ad74bc61SViacheslav Ovsiienko ns++; 3362ad74bc61SViacheslav Ovsiienko break; 336326c08b97SAdrien Mazarguil } 3364f38c5457SAdrien Mazarguil } 3365ad74bc61SViacheslav Ovsiienko if (!ns) { 3366ad74bc61SViacheslav Ovsiienko DRV_LOG(ERR, 3367ad74bc61SViacheslav Ovsiienko "unable to recognize master/representors" 3368ad74bc61SViacheslav Ovsiienko " on the multiple IB devices"); 3369ad74bc61SViacheslav Ovsiienko rte_errno = ENOENT; 3370ad74bc61SViacheslav Ovsiienko ret = -rte_errno; 3371ad74bc61SViacheslav Ovsiienko goto exit; 3372ad74bc61SViacheslav Ovsiienko } 3373ad74bc61SViacheslav Ovsiienko } 33748e46d4e1SAlexander Kozyrev MLX5_ASSERT(ns); 3375116f90adSAdrien Mazarguil /* 3376116f90adSAdrien Mazarguil * Sort list to probe devices in natural order for users convenience 3377116f90adSAdrien Mazarguil * (i.e. master first, then representors from lowest to highest ID). 3378116f90adSAdrien Mazarguil */ 3379ad74bc61SViacheslav Ovsiienko qsort(list, ns, sizeof(*list), mlx5_dev_spawn_data_cmp); 3380f87bfa8eSYongseok Koh /* Default configuration. */ 3381f87bfa8eSYongseok Koh dev_config = (struct mlx5_dev_config){ 338278c7a16dSYongseok Koh .hw_padding = 0, 3383f87bfa8eSYongseok Koh .mps = MLX5_ARG_UNSET, 33848409a285SViacheslav Ovsiienko .dbnc = MLX5_ARG_UNSET, 3385f87bfa8eSYongseok Koh .rx_vec_en = 1, 3386505f1fe4SViacheslav Ovsiienko .txq_inline_max = MLX5_ARG_UNSET, 3387505f1fe4SViacheslav Ovsiienko .txq_inline_min = MLX5_ARG_UNSET, 3388505f1fe4SViacheslav Ovsiienko .txq_inline_mpw = MLX5_ARG_UNSET, 3389f87bfa8eSYongseok Koh .txqs_inline = MLX5_ARG_UNSET, 3390f87bfa8eSYongseok Koh .vf_nl_en = 1, 3391dceb5029SYongseok Koh .mr_ext_memseg_en = 1, 3392f87bfa8eSYongseok Koh .mprq = { 3393f87bfa8eSYongseok Koh .enabled = 0, /* Disabled by default. */ 3394ecb16045SAlexander Kozyrev .stride_num_n = 0, 3395ecb16045SAlexander Kozyrev .stride_size_n = 0, 3396f87bfa8eSYongseok Koh .max_memcpy_len = MLX5_MPRQ_MEMCPY_DEFAULT_LEN, 3397f87bfa8eSYongseok Koh .min_rxqs_num = MLX5_MPRQ_MIN_RXQS, 3398f87bfa8eSYongseok Koh }, 3399e2b4925eSOri Kam .dv_esw_en = 1, 3400cd4569d2SDekel Peled .dv_flow_en = 1, 34011ad9a3d0SBing Zhao .log_hp_size = MLX5_ARG_UNSET, 3402f87bfa8eSYongseok Koh }; 3403ad74bc61SViacheslav Ovsiienko /* Device specific configuration. */ 3404f38c5457SAdrien Mazarguil switch (pci_dev->id.device_id) { 3405f38c5457SAdrien Mazarguil case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF: 3406f38c5457SAdrien Mazarguil case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF: 3407f38c5457SAdrien Mazarguil case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF: 3408f38c5457SAdrien Mazarguil case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF: 3409a40b734bSViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF: 3410c930f02cSViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX6VF: 34115fc66630SRaslan Darawsheh case PCI_DEVICE_ID_MELLANOX_CONNECTX6DXVF: 3412f87bfa8eSYongseok Koh dev_config.vf = 1; 3413f38c5457SAdrien Mazarguil break; 3414f38c5457SAdrien Mazarguil default: 3415f87bfa8eSYongseok Koh break; 3416f38c5457SAdrien Mazarguil } 3417ad74bc61SViacheslav Ovsiienko for (i = 0; i != ns; ++i) { 34182b730263SAdrien Mazarguil uint32_t restore; 34192b730263SAdrien Mazarguil 3420f87bfa8eSYongseok Koh list[i].eth_dev = mlx5_dev_spawn(&pci_dev->device, 3421ad74bc61SViacheslav Ovsiienko &list[i], 3422ad74bc61SViacheslav Ovsiienko dev_config); 34236de569f5SAdrien Mazarguil if (!list[i].eth_dev) { 3424206254b7SOphir Munk if (rte_errno != EBUSY && rte_errno != EEXIST) 34252b730263SAdrien Mazarguil break; 3426206254b7SOphir Munk /* Device is disabled or already spawned. Ignore it. */ 34276de569f5SAdrien Mazarguil continue; 34286de569f5SAdrien Mazarguil } 3429116f90adSAdrien Mazarguil restore = list[i].eth_dev->data->dev_flags; 3430116f90adSAdrien Mazarguil rte_eth_copy_pci_info(list[i].eth_dev, pci_dev); 34312b730263SAdrien Mazarguil /* Restore non-PCI flags cleared by the above call. */ 3432116f90adSAdrien Mazarguil list[i].eth_dev->data->dev_flags |= restore; 343323242063SMatan Azrad mlx5_dev_interrupt_handler_devx_install(list[i].eth_dev); 3434116f90adSAdrien Mazarguil rte_eth_dev_probing_finish(list[i].eth_dev); 34352b730263SAdrien Mazarguil } 3436ad74bc61SViacheslav Ovsiienko if (i != ns) { 3437f38c5457SAdrien Mazarguil DRV_LOG(ERR, 3438f38c5457SAdrien Mazarguil "probe of PCI device " PCI_PRI_FMT " aborted after" 3439f38c5457SAdrien Mazarguil " encountering an error: %s", 3440f38c5457SAdrien Mazarguil pci_dev->addr.domain, pci_dev->addr.bus, 3441f38c5457SAdrien Mazarguil pci_dev->addr.devid, pci_dev->addr.function, 3442f38c5457SAdrien Mazarguil strerror(rte_errno)); 3443f38c5457SAdrien Mazarguil ret = -rte_errno; 34442b730263SAdrien Mazarguil /* Roll back. */ 34452b730263SAdrien Mazarguil while (i--) { 34466de569f5SAdrien Mazarguil if (!list[i].eth_dev) 34476de569f5SAdrien Mazarguil continue; 3448116f90adSAdrien Mazarguil mlx5_dev_close(list[i].eth_dev); 3449e16adf08SThomas Monjalon /* mac_addrs must not be freed because in dev_private */ 3450e16adf08SThomas Monjalon list[i].eth_dev->data->mac_addrs = NULL; 3451116f90adSAdrien Mazarguil claim_zero(rte_eth_dev_release_port(list[i].eth_dev)); 34522b730263SAdrien Mazarguil } 34532b730263SAdrien Mazarguil /* Restore original error. */ 34542b730263SAdrien Mazarguil rte_errno = -ret; 3455f38c5457SAdrien Mazarguil } else { 3456f38c5457SAdrien Mazarguil ret = 0; 3457f38c5457SAdrien Mazarguil } 3458ad74bc61SViacheslav Ovsiienko exit: 3459ad74bc61SViacheslav Ovsiienko /* 3460ad74bc61SViacheslav Ovsiienko * Do the routine cleanup: 3461ad74bc61SViacheslav Ovsiienko * - close opened Netlink sockets 3462a62ec991SViacheslav Ovsiienko * - free allocated spawn data array 3463ad74bc61SViacheslav Ovsiienko * - free the Infiniband device list 3464ad74bc61SViacheslav Ovsiienko */ 3465ad74bc61SViacheslav Ovsiienko if (nl_rdma >= 0) 3466ad74bc61SViacheslav Ovsiienko close(nl_rdma); 3467ad74bc61SViacheslav Ovsiienko if (nl_route >= 0) 3468ad74bc61SViacheslav Ovsiienko close(nl_route); 3469a62ec991SViacheslav Ovsiienko if (list) 3470a62ec991SViacheslav Ovsiienko rte_free(list); 34718e46d4e1SAlexander Kozyrev MLX5_ASSERT(ibv_list); 3472ad74bc61SViacheslav Ovsiienko mlx5_glue->free_device_list(ibv_list); 3473f38c5457SAdrien Mazarguil return ret; 3474771fa900SAdrien Mazarguil } 3475771fa900SAdrien Mazarguil 3476fbc83412SViacheslav Ovsiienko /** 3477fbc83412SViacheslav Ovsiienko * Look for the ethernet device belonging to mlx5 driver. 3478fbc83412SViacheslav Ovsiienko * 3479fbc83412SViacheslav Ovsiienko * @param[in] port_id 3480fbc83412SViacheslav Ovsiienko * port_id to start looking for device. 3481fbc83412SViacheslav Ovsiienko * @param[in] pci_dev 3482fbc83412SViacheslav Ovsiienko * Pointer to the hint PCI device. When device is being probed 3483fbc83412SViacheslav Ovsiienko * the its siblings (master and preceding representors might 3484fbc83412SViacheslav Ovsiienko * not have assigned driver yet (because the mlx5_pci_probe() 3485fbc83412SViacheslav Ovsiienko * is not completed yet, for this case match on hint PCI 3486fbc83412SViacheslav Ovsiienko * device may be used to detect sibling device. 3487fbc83412SViacheslav Ovsiienko * 3488fbc83412SViacheslav Ovsiienko * @return 3489fbc83412SViacheslav Ovsiienko * port_id of found device, RTE_MAX_ETHPORT if not found. 3490fbc83412SViacheslav Ovsiienko */ 3491f7e95215SViacheslav Ovsiienko uint16_t 3492fbc83412SViacheslav Ovsiienko mlx5_eth_find_next(uint16_t port_id, struct rte_pci_device *pci_dev) 3493f7e95215SViacheslav Ovsiienko { 3494f7e95215SViacheslav Ovsiienko while (port_id < RTE_MAX_ETHPORTS) { 3495f7e95215SViacheslav Ovsiienko struct rte_eth_dev *dev = &rte_eth_devices[port_id]; 3496f7e95215SViacheslav Ovsiienko 3497f7e95215SViacheslav Ovsiienko if (dev->state != RTE_ETH_DEV_UNUSED && 3498f7e95215SViacheslav Ovsiienko dev->device && 3499fbc83412SViacheslav Ovsiienko (dev->device == &pci_dev->device || 3500fbc83412SViacheslav Ovsiienko (dev->device->driver && 3501f7e95215SViacheslav Ovsiienko dev->device->driver->name && 3502fbc83412SViacheslav Ovsiienko !strcmp(dev->device->driver->name, MLX5_DRIVER_NAME)))) 3503f7e95215SViacheslav Ovsiienko break; 3504f7e95215SViacheslav Ovsiienko port_id++; 3505f7e95215SViacheslav Ovsiienko } 3506f7e95215SViacheslav Ovsiienko if (port_id >= RTE_MAX_ETHPORTS) 3507f7e95215SViacheslav Ovsiienko return RTE_MAX_ETHPORTS; 3508f7e95215SViacheslav Ovsiienko return port_id; 3509f7e95215SViacheslav Ovsiienko } 3510f7e95215SViacheslav Ovsiienko 35113a820742SOphir Munk /** 35123a820742SOphir Munk * DPDK callback to remove a PCI device. 35133a820742SOphir Munk * 35143a820742SOphir Munk * This function removes all Ethernet devices belong to a given PCI device. 35153a820742SOphir Munk * 35163a820742SOphir Munk * @param[in] pci_dev 35173a820742SOphir Munk * Pointer to the PCI device. 35183a820742SOphir Munk * 35193a820742SOphir Munk * @return 35203a820742SOphir Munk * 0 on success, the function cannot fail. 35213a820742SOphir Munk */ 35223a820742SOphir Munk static int 35233a820742SOphir Munk mlx5_pci_remove(struct rte_pci_device *pci_dev) 35243a820742SOphir Munk { 35253a820742SOphir Munk uint16_t port_id; 35263a820742SOphir Munk 35275294b800SThomas Monjalon RTE_ETH_FOREACH_DEV_OF(port_id, &pci_dev->device) 35283a820742SOphir Munk rte_eth_dev_close(port_id); 35293a820742SOphir Munk return 0; 35303a820742SOphir Munk } 35313a820742SOphir Munk 3532771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = { 3533771fa900SAdrien Mazarguil { 35341d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 35351d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4) 3536771fa900SAdrien Mazarguil }, 3537771fa900SAdrien Mazarguil { 35381d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 35391d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) 3540771fa900SAdrien Mazarguil }, 3541771fa900SAdrien Mazarguil { 35421d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 35431d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LX) 3544771fa900SAdrien Mazarguil }, 3545771fa900SAdrien Mazarguil { 35461d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 35471d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) 3548771fa900SAdrien Mazarguil }, 3549771fa900SAdrien Mazarguil { 3550528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3551528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5) 3552528a9fbeSYongseok Koh }, 3553528a9fbeSYongseok Koh { 3554528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3555528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) 3556528a9fbeSYongseok Koh }, 3557528a9fbeSYongseok Koh { 3558528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3559528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EX) 3560528a9fbeSYongseok Koh }, 3561528a9fbeSYongseok Koh { 3562528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3563528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF) 3564528a9fbeSYongseok Koh }, 3565528a9fbeSYongseok Koh { 3566dd3331c6SShahaf Shuler RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3567dd3331c6SShahaf Shuler PCI_DEVICE_ID_MELLANOX_CONNECTX5BF) 3568dd3331c6SShahaf Shuler }, 3569dd3331c6SShahaf Shuler { 3570c322c0e5SOri Kam RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3571c322c0e5SOri Kam PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF) 3572c322c0e5SOri Kam }, 3573c322c0e5SOri Kam { 3574f0354d84SWisam Jaddo RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3575f0354d84SWisam Jaddo PCI_DEVICE_ID_MELLANOX_CONNECTX6) 3576f0354d84SWisam Jaddo }, 3577f0354d84SWisam Jaddo { 3578f0354d84SWisam Jaddo RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3579f0354d84SWisam Jaddo PCI_DEVICE_ID_MELLANOX_CONNECTX6VF) 3580f0354d84SWisam Jaddo }, 3581f0354d84SWisam Jaddo { 35825fc66630SRaslan Darawsheh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 35835fc66630SRaslan Darawsheh PCI_DEVICE_ID_MELLANOX_CONNECTX6DX) 35845fc66630SRaslan Darawsheh }, 35855fc66630SRaslan Darawsheh { 35865fc66630SRaslan Darawsheh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 35875fc66630SRaslan Darawsheh PCI_DEVICE_ID_MELLANOX_CONNECTX6DXVF) 35885fc66630SRaslan Darawsheh }, 35895fc66630SRaslan Darawsheh { 359058b4a2b1SRaslan Darawsheh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 359158b4a2b1SRaslan Darawsheh PCI_DEVICE_ID_MELLANOX_CONNECTX6DXBF) 359258b4a2b1SRaslan Darawsheh }, 359358b4a2b1SRaslan Darawsheh { 3594771fa900SAdrien Mazarguil .vendor_id = 0 3595771fa900SAdrien Mazarguil } 3596771fa900SAdrien Mazarguil }; 3597771fa900SAdrien Mazarguil 3598fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver = { 35992f3193cfSJan Viktorin .driver = { 36002f3193cfSJan Viktorin .name = MLX5_DRIVER_NAME 36012f3193cfSJan Viktorin }, 3602771fa900SAdrien Mazarguil .id_table = mlx5_pci_id_map, 3603af424af8SShreyansh Jain .probe = mlx5_pci_probe, 36043a820742SOphir Munk .remove = mlx5_pci_remove, 3605989e999dSShahaf Shuler .dma_map = mlx5_dma_map, 3606989e999dSShahaf Shuler .dma_unmap = mlx5_dma_unmap, 360769c06d0eSYongseok Koh .drv_flags = RTE_PCI_DRV_INTR_LSC | RTE_PCI_DRV_INTR_RMV | 3608b76fafb1SDavid Marchand RTE_PCI_DRV_PROBE_AGAIN, 3609771fa900SAdrien Mazarguil }; 3610771fa900SAdrien Mazarguil 3611771fa900SAdrien Mazarguil /** 3612771fa900SAdrien Mazarguil * Driver initialization routine. 3613771fa900SAdrien Mazarguil */ 3614f8e99896SThomas Monjalon RTE_INIT(rte_mlx5_pmd_init) 3615771fa900SAdrien Mazarguil { 36163d96644aSStephen Hemminger /* Initialize driver log type. */ 36173d96644aSStephen Hemminger mlx5_logtype = rte_log_register("pmd.net.mlx5"); 36183d96644aSStephen Hemminger if (mlx5_logtype >= 0) 36193d96644aSStephen Hemminger rte_log_set_level(mlx5_logtype, RTE_LOG_NOTICE); 36203d96644aSStephen Hemminger 36215f8ba81cSXueming Li /* Build the static tables for Verbs conversion. */ 3622ea16068cSYongseok Koh mlx5_set_ptype_table(); 36235f8ba81cSXueming Li mlx5_set_cksum_table(); 36245f8ba81cSXueming Li mlx5_set_swp_types_table(); 36257b4f1e6bSMatan Azrad if (mlx5_glue) 36263dcfe039SThomas Monjalon rte_pci_register(&mlx5_driver); 3627771fa900SAdrien Mazarguil } 3628771fa900SAdrien Mazarguil 362901f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__); 363001f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map); 36310880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib"); 3632