18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause 2771fa900SAdrien Mazarguil * Copyright 2015 6WIND S.A. 3771fa900SAdrien Mazarguil * Copyright 2015 Mellanox. 4771fa900SAdrien Mazarguil */ 5771fa900SAdrien Mazarguil 6771fa900SAdrien Mazarguil #include <stddef.h> 7771fa900SAdrien Mazarguil #include <unistd.h> 8771fa900SAdrien Mazarguil #include <string.h> 9771fa900SAdrien Mazarguil #include <assert.h> 1059b91becSAdrien Mazarguil #include <dlfcn.h> 11771fa900SAdrien Mazarguil #include <stdint.h> 12771fa900SAdrien Mazarguil #include <stdlib.h> 13e72dd09bSNélio Laranjeiro #include <errno.h> 14771fa900SAdrien Mazarguil #include <net/if.h> 154a984153SXueming Li #include <sys/mman.h> 16771fa900SAdrien Mazarguil 17771fa900SAdrien Mazarguil /* Verbs header. */ 18771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */ 19771fa900SAdrien Mazarguil #ifdef PEDANTIC 20fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic" 21771fa900SAdrien Mazarguil #endif 22771fa900SAdrien Mazarguil #include <infiniband/verbs.h> 23771fa900SAdrien Mazarguil #ifdef PEDANTIC 24fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic" 25771fa900SAdrien Mazarguil #endif 26771fa900SAdrien Mazarguil 27771fa900SAdrien Mazarguil #include <rte_malloc.h> 28ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 29fdf91e0fSJan Blunck #include <rte_ethdev_pci.h> 30771fa900SAdrien Mazarguil #include <rte_pci.h> 31c752998bSGaetan Rivet #include <rte_bus_pci.h> 32771fa900SAdrien Mazarguil #include <rte_common.h> 3359b91becSAdrien Mazarguil #include <rte_config.h> 344a984153SXueming Li #include <rte_eal_memconfig.h> 35e72dd09bSNélio Laranjeiro #include <rte_kvargs.h> 36771fa900SAdrien Mazarguil 37771fa900SAdrien Mazarguil #include "mlx5.h" 38771fa900SAdrien Mazarguil #include "mlx5_utils.h" 392e22920bSAdrien Mazarguil #include "mlx5_rxtx.h" 40771fa900SAdrien Mazarguil #include "mlx5_autoconf.h" 4113d57bd5SAdrien Mazarguil #include "mlx5_defs.h" 420e83b8e5SNelio Laranjeiro #include "mlx5_glue.h" 43771fa900SAdrien Mazarguil 4499c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */ 4599c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en" 4699c12dccSNélio Laranjeiro 472a66cf37SYaacov Hazan /* Device parameter to configure inline send. */ 482a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline" 492a66cf37SYaacov Hazan 502a66cf37SYaacov Hazan /* 512a66cf37SYaacov Hazan * Device parameter to configure the number of TX queues threshold for 522a66cf37SYaacov Hazan * enabling inline send. 532a66cf37SYaacov Hazan */ 542a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline" 552a66cf37SYaacov Hazan 56230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */ 57230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en" 58230189d9SNélio Laranjeiro 596ce84bd8SYongseok Koh /* Device parameter to include 2 dsegs in the title WQEBB. */ 606ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en" 616ce84bd8SYongseok Koh 626ce84bd8SYongseok Koh /* Device parameter to limit the size of inlining packet. */ 636ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len" 646ce84bd8SYongseok Koh 655644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Tx vector. */ 665644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en" 675644d5b9SNelio Laranjeiro 685644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */ 695644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en" 705644d5b9SNelio Laranjeiro 7143e9d979SShachar Beiser #ifndef HAVE_IBV_MLX5_MOD_MPW 7243e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2) 7343e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3) 7443e9d979SShachar Beiser #endif 7543e9d979SShachar Beiser 76523f5a74SYongseok Koh #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP 77523f5a74SYongseok Koh #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4) 78523f5a74SYongseok Koh #endif 79523f5a74SYongseok Koh 80771fa900SAdrien Mazarguil /** 814d803a72SOlga Shern * Retrieve integer value from environment variable. 824d803a72SOlga Shern * 834d803a72SOlga Shern * @param[in] name 844d803a72SOlga Shern * Environment variable name. 854d803a72SOlga Shern * 864d803a72SOlga Shern * @return 874d803a72SOlga Shern * Integer value, 0 if the variable is not set. 884d803a72SOlga Shern */ 894d803a72SOlga Shern int 904d803a72SOlga Shern mlx5_getenv_int(const char *name) 914d803a72SOlga Shern { 924d803a72SOlga Shern const char *val = getenv(name); 934d803a72SOlga Shern 944d803a72SOlga Shern if (val == NULL) 954d803a72SOlga Shern return 0; 964d803a72SOlga Shern return atoi(val); 974d803a72SOlga Shern } 984d803a72SOlga Shern 994d803a72SOlga Shern /** 1001e3a39f7SXueming Li * Verbs callback to allocate a memory. This function should allocate the space 1011e3a39f7SXueming Li * according to the size provided residing inside a huge page. 1021e3a39f7SXueming Li * Please note that all allocation must respect the alignment from libmlx5 1031e3a39f7SXueming Li * (i.e. currently sysconf(_SC_PAGESIZE)). 1041e3a39f7SXueming Li * 1051e3a39f7SXueming Li * @param[in] size 1061e3a39f7SXueming Li * The size in bytes of the memory to allocate. 1071e3a39f7SXueming Li * @param[in] data 1081e3a39f7SXueming Li * A pointer to the callback data. 1091e3a39f7SXueming Li * 1101e3a39f7SXueming Li * @return 1111e3a39f7SXueming Li * a pointer to the allocate space. 1121e3a39f7SXueming Li */ 1131e3a39f7SXueming Li static void * 1141e3a39f7SXueming Li mlx5_alloc_verbs_buf(size_t size, void *data) 1151e3a39f7SXueming Li { 1161e3a39f7SXueming Li struct priv *priv = data; 1171e3a39f7SXueming Li void *ret; 1181e3a39f7SXueming Li size_t alignment = sysconf(_SC_PAGESIZE); 119d10b09dbSOlivier Matz unsigned int socket = SOCKET_ID_ANY; 1201e3a39f7SXueming Li 121d10b09dbSOlivier Matz if (priv->verbs_alloc_ctx.type == MLX5_VERBS_ALLOC_TYPE_TX_QUEUE) { 122d10b09dbSOlivier Matz const struct mlx5_txq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 123d10b09dbSOlivier Matz 124d10b09dbSOlivier Matz socket = ctrl->socket; 125d10b09dbSOlivier Matz } else if (priv->verbs_alloc_ctx.type == 126d10b09dbSOlivier Matz MLX5_VERBS_ALLOC_TYPE_RX_QUEUE) { 127d10b09dbSOlivier Matz const struct mlx5_rxq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 128d10b09dbSOlivier Matz 129d10b09dbSOlivier Matz socket = ctrl->socket; 130d10b09dbSOlivier Matz } 1311e3a39f7SXueming Li assert(data != NULL); 132d10b09dbSOlivier Matz ret = rte_malloc_socket(__func__, size, alignment, socket); 1331e3a39f7SXueming Li DEBUG("Extern alloc size: %lu, align: %lu: %p", size, alignment, ret); 1341e3a39f7SXueming Li return ret; 1351e3a39f7SXueming Li } 1361e3a39f7SXueming Li 1371e3a39f7SXueming Li /** 1381e3a39f7SXueming Li * Verbs callback to free a memory. 1391e3a39f7SXueming Li * 1401e3a39f7SXueming Li * @param[in] ptr 1411e3a39f7SXueming Li * A pointer to the memory to free. 1421e3a39f7SXueming Li * @param[in] data 1431e3a39f7SXueming Li * A pointer to the callback data. 1441e3a39f7SXueming Li */ 1451e3a39f7SXueming Li static void 1461e3a39f7SXueming Li mlx5_free_verbs_buf(void *ptr, void *data __rte_unused) 1471e3a39f7SXueming Li { 1481e3a39f7SXueming Li assert(data != NULL); 1491e3a39f7SXueming Li DEBUG("Extern free request: %p", ptr); 1501e3a39f7SXueming Li rte_free(ptr); 1511e3a39f7SXueming Li } 1521e3a39f7SXueming Li 1531e3a39f7SXueming Li /** 154771fa900SAdrien Mazarguil * DPDK callback to close the device. 155771fa900SAdrien Mazarguil * 156771fa900SAdrien Mazarguil * Destroy all queues and objects, free memory. 157771fa900SAdrien Mazarguil * 158771fa900SAdrien Mazarguil * @param dev 159771fa900SAdrien Mazarguil * Pointer to Ethernet device structure. 160771fa900SAdrien Mazarguil */ 161771fa900SAdrien Mazarguil static void 162771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev) 163771fa900SAdrien Mazarguil { 16401d79216SNélio Laranjeiro struct priv *priv = dev->data->dev_private; 1652e22920bSAdrien Mazarguil unsigned int i; 1666af6b973SNélio Laranjeiro int ret; 167771fa900SAdrien Mazarguil 168771fa900SAdrien Mazarguil DEBUG("%p: closing device \"%s\"", 169771fa900SAdrien Mazarguil (void *)dev, 170771fa900SAdrien Mazarguil ((priv->ctx != NULL) ? priv->ctx->device->name : "")); 171ecc1c29dSAdrien Mazarguil /* In case mlx5_dev_stop() has not been called. */ 172*af4f09f2SNélio Laranjeiro mlx5_dev_interrupt_handler_uninstall(dev); 173*af4f09f2SNélio Laranjeiro mlx5_traffic_disable(dev); 1742e22920bSAdrien Mazarguil /* Prevent crashes when queues are still in use. */ 1752e22920bSAdrien Mazarguil dev->rx_pkt_burst = removed_rx_burst; 1762e22920bSAdrien Mazarguil dev->tx_pkt_burst = removed_tx_burst; 1772e22920bSAdrien Mazarguil if (priv->rxqs != NULL) { 1782e22920bSAdrien Mazarguil /* XXX race condition if mlx5_rx_burst() is still running. */ 1792e22920bSAdrien Mazarguil usleep(1000); 180a1366b1aSNélio Laranjeiro for (i = 0; (i != priv->rxqs_n); ++i) 181*af4f09f2SNélio Laranjeiro mlx5_rxq_release(dev, i); 1822e22920bSAdrien Mazarguil priv->rxqs_n = 0; 1832e22920bSAdrien Mazarguil priv->rxqs = NULL; 1842e22920bSAdrien Mazarguil } 1852e22920bSAdrien Mazarguil if (priv->txqs != NULL) { 1862e22920bSAdrien Mazarguil /* XXX race condition if mlx5_tx_burst() is still running. */ 1872e22920bSAdrien Mazarguil usleep(1000); 1886e78005aSNélio Laranjeiro for (i = 0; (i != priv->txqs_n); ++i) 189*af4f09f2SNélio Laranjeiro mlx5_txq_release(dev, i); 1902e22920bSAdrien Mazarguil priv->txqs_n = 0; 1912e22920bSAdrien Mazarguil priv->txqs = NULL; 1922e22920bSAdrien Mazarguil } 193771fa900SAdrien Mazarguil if (priv->pd != NULL) { 194771fa900SAdrien Mazarguil assert(priv->ctx != NULL); 1950e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->dealloc_pd(priv->pd)); 1960e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->close_device(priv->ctx)); 197771fa900SAdrien Mazarguil } else 198771fa900SAdrien Mazarguil assert(priv->ctx == NULL); 19929c1d8bbSNélio Laranjeiro if (priv->rss_conf.rss_key != NULL) 20029c1d8bbSNélio Laranjeiro rte_free(priv->rss_conf.rss_key); 201634efbc2SNelio Laranjeiro if (priv->reta_idx != NULL) 202634efbc2SNelio Laranjeiro rte_free(priv->reta_idx); 2038c5bca92SXueming Li if (priv->primary_socket) 204*af4f09f2SNélio Laranjeiro mlx5_socket_uninit(dev); 205*af4f09f2SNélio Laranjeiro ret = mlx5_hrxq_ibv_verify(dev); 206f5479b68SNélio Laranjeiro if (ret) 207*af4f09f2SNélio Laranjeiro WARN("%p: some Hash Rx queue still remain", (void *)dev); 208*af4f09f2SNélio Laranjeiro ret = mlx5_ind_table_ibv_verify(dev); 2094c7a0f5fSNélio Laranjeiro if (ret) 210*af4f09f2SNélio Laranjeiro WARN("%p: some Indirection table still remain", (void *)dev); 211*af4f09f2SNélio Laranjeiro ret = mlx5_rxq_ibv_verify(dev); 21209cb5b58SNélio Laranjeiro if (ret) 213*af4f09f2SNélio Laranjeiro WARN("%p: some Verbs Rx queue still remain", (void *)dev); 214*af4f09f2SNélio Laranjeiro ret = mlx5_rxq_verify(dev); 215a1366b1aSNélio Laranjeiro if (ret) 216*af4f09f2SNélio Laranjeiro WARN("%p: some Rx Queues still remain", (void *)dev); 217*af4f09f2SNélio Laranjeiro ret = mlx5_txq_ibv_verify(dev); 218faf2667fSNélio Laranjeiro if (ret) 219*af4f09f2SNélio Laranjeiro WARN("%p: some Verbs Tx queue still remain", (void *)dev); 220*af4f09f2SNélio Laranjeiro ret = mlx5_txq_verify(dev); 2216e78005aSNélio Laranjeiro if (ret) 222*af4f09f2SNélio Laranjeiro WARN("%p: some Tx Queues still remain", (void *)dev); 223*af4f09f2SNélio Laranjeiro ret = mlx5_flow_verify(dev); 2246af6b973SNélio Laranjeiro if (ret) 225*af4f09f2SNélio Laranjeiro WARN("%p: some flows still remain", (void *)dev); 226*af4f09f2SNélio Laranjeiro ret = mlx5_mr_verify(dev); 227f8fb87d5SNélio Laranjeiro if (ret) 228*af4f09f2SNélio Laranjeiro WARN("%p: some Memory Region still remain", (void *)dev); 229771fa900SAdrien Mazarguil memset(priv, 0, sizeof(*priv)); 230771fa900SAdrien Mazarguil } 231771fa900SAdrien Mazarguil 2320887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops = { 233e60fbd5bSAdrien Mazarguil .dev_configure = mlx5_dev_configure, 234e60fbd5bSAdrien Mazarguil .dev_start = mlx5_dev_start, 235e60fbd5bSAdrien Mazarguil .dev_stop = mlx5_dev_stop, 23662072098SOr Ami .dev_set_link_down = mlx5_set_link_down, 23762072098SOr Ami .dev_set_link_up = mlx5_set_link_up, 238771fa900SAdrien Mazarguil .dev_close = mlx5_dev_close, 2391bdbe1afSAdrien Mazarguil .promiscuous_enable = mlx5_promiscuous_enable, 2401bdbe1afSAdrien Mazarguil .promiscuous_disable = mlx5_promiscuous_disable, 2411bdbe1afSAdrien Mazarguil .allmulticast_enable = mlx5_allmulticast_enable, 2421bdbe1afSAdrien Mazarguil .allmulticast_disable = mlx5_allmulticast_disable, 243cb8faed7SAdrien Mazarguil .link_update = mlx5_link_update, 24487011737SAdrien Mazarguil .stats_get = mlx5_stats_get, 24587011737SAdrien Mazarguil .stats_reset = mlx5_stats_reset, 246a4193ae3SShahaf Shuler .xstats_get = mlx5_xstats_get, 247a4193ae3SShahaf Shuler .xstats_reset = mlx5_xstats_reset, 248a4193ae3SShahaf Shuler .xstats_get_names = mlx5_xstats_get_names, 249e60fbd5bSAdrien Mazarguil .dev_infos_get = mlx5_dev_infos_get, 25078a38edfSJianfeng Tan .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 251e9086978SAdrien Mazarguil .vlan_filter_set = mlx5_vlan_filter_set, 2522e22920bSAdrien Mazarguil .rx_queue_setup = mlx5_rx_queue_setup, 2532e22920bSAdrien Mazarguil .tx_queue_setup = mlx5_tx_queue_setup, 2542e22920bSAdrien Mazarguil .rx_queue_release = mlx5_rx_queue_release, 2552e22920bSAdrien Mazarguil .tx_queue_release = mlx5_tx_queue_release, 25602d75430SAdrien Mazarguil .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 25702d75430SAdrien Mazarguil .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 2583318aef7SAdrien Mazarguil .mac_addr_remove = mlx5_mac_addr_remove, 2593318aef7SAdrien Mazarguil .mac_addr_add = mlx5_mac_addr_add, 26086977fccSDavid Marchand .mac_addr_set = mlx5_mac_addr_set, 261cf37ca95SAdrien Mazarguil .mtu_set = mlx5_dev_set_mtu, 262f3db9489SYaacov Hazan .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 263f3db9489SYaacov Hazan .vlan_offload_set = mlx5_vlan_offload_set, 264634efbc2SNelio Laranjeiro .reta_update = mlx5_dev_rss_reta_update, 265634efbc2SNelio Laranjeiro .reta_query = mlx5_dev_rss_reta_query, 2662f97422eSNelio Laranjeiro .rss_hash_update = mlx5_rss_hash_update, 2672f97422eSNelio Laranjeiro .rss_hash_conf_get = mlx5_rss_hash_conf_get, 26876f5c99eSYaacov Hazan .filter_ctrl = mlx5_dev_filter_ctrl, 2698788fec1SOlivier Matz .rx_descriptor_status = mlx5_rx_descriptor_status, 2708788fec1SOlivier Matz .tx_descriptor_status = mlx5_tx_descriptor_status, 2713c7d44afSShahaf Shuler .rx_queue_intr_enable = mlx5_rx_intr_enable, 2723c7d44afSShahaf Shuler .rx_queue_intr_disable = mlx5_rx_intr_disable, 273d3e0f392SMatan Azrad .is_removed = mlx5_is_removed, 274771fa900SAdrien Mazarguil }; 275771fa900SAdrien Mazarguil 27687ec44ceSXueming Li static const struct eth_dev_ops mlx5_dev_sec_ops = { 27787ec44ceSXueming Li .stats_get = mlx5_stats_get, 27887ec44ceSXueming Li .stats_reset = mlx5_stats_reset, 27987ec44ceSXueming Li .xstats_get = mlx5_xstats_get, 28087ec44ceSXueming Li .xstats_reset = mlx5_xstats_reset, 28187ec44ceSXueming Li .xstats_get_names = mlx5_xstats_get_names, 28287ec44ceSXueming Li .dev_infos_get = mlx5_dev_infos_get, 28387ec44ceSXueming Li .rx_descriptor_status = mlx5_rx_descriptor_status, 28487ec44ceSXueming Li .tx_descriptor_status = mlx5_tx_descriptor_status, 28587ec44ceSXueming Li }; 28687ec44ceSXueming Li 2870887aa7fSNélio Laranjeiro /* Available operators in flow isolated mode. */ 2880887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops_isolate = { 2890887aa7fSNélio Laranjeiro .dev_configure = mlx5_dev_configure, 2900887aa7fSNélio Laranjeiro .dev_start = mlx5_dev_start, 2910887aa7fSNélio Laranjeiro .dev_stop = mlx5_dev_stop, 2920887aa7fSNélio Laranjeiro .dev_set_link_down = mlx5_set_link_down, 2930887aa7fSNélio Laranjeiro .dev_set_link_up = mlx5_set_link_up, 2940887aa7fSNélio Laranjeiro .dev_close = mlx5_dev_close, 2950887aa7fSNélio Laranjeiro .link_update = mlx5_link_update, 2960887aa7fSNélio Laranjeiro .stats_get = mlx5_stats_get, 2970887aa7fSNélio Laranjeiro .stats_reset = mlx5_stats_reset, 2980887aa7fSNélio Laranjeiro .xstats_get = mlx5_xstats_get, 2990887aa7fSNélio Laranjeiro .xstats_reset = mlx5_xstats_reset, 3000887aa7fSNélio Laranjeiro .xstats_get_names = mlx5_xstats_get_names, 3010887aa7fSNélio Laranjeiro .dev_infos_get = mlx5_dev_infos_get, 3020887aa7fSNélio Laranjeiro .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 3030887aa7fSNélio Laranjeiro .vlan_filter_set = mlx5_vlan_filter_set, 3040887aa7fSNélio Laranjeiro .rx_queue_setup = mlx5_rx_queue_setup, 3050887aa7fSNélio Laranjeiro .tx_queue_setup = mlx5_tx_queue_setup, 3060887aa7fSNélio Laranjeiro .rx_queue_release = mlx5_rx_queue_release, 3070887aa7fSNélio Laranjeiro .tx_queue_release = mlx5_tx_queue_release, 3080887aa7fSNélio Laranjeiro .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 3090887aa7fSNélio Laranjeiro .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 3100887aa7fSNélio Laranjeiro .mac_addr_remove = mlx5_mac_addr_remove, 3110887aa7fSNélio Laranjeiro .mac_addr_add = mlx5_mac_addr_add, 3120887aa7fSNélio Laranjeiro .mac_addr_set = mlx5_mac_addr_set, 3130887aa7fSNélio Laranjeiro .mtu_set = mlx5_dev_set_mtu, 3140887aa7fSNélio Laranjeiro .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 3150887aa7fSNélio Laranjeiro .vlan_offload_set = mlx5_vlan_offload_set, 3160887aa7fSNélio Laranjeiro .filter_ctrl = mlx5_dev_filter_ctrl, 3170887aa7fSNélio Laranjeiro .rx_descriptor_status = mlx5_rx_descriptor_status, 3180887aa7fSNélio Laranjeiro .tx_descriptor_status = mlx5_tx_descriptor_status, 3190887aa7fSNélio Laranjeiro .rx_queue_intr_enable = mlx5_rx_intr_enable, 3200887aa7fSNélio Laranjeiro .rx_queue_intr_disable = mlx5_rx_intr_disable, 321d3e0f392SMatan Azrad .is_removed = mlx5_is_removed, 3220887aa7fSNélio Laranjeiro }; 3230887aa7fSNélio Laranjeiro 324771fa900SAdrien Mazarguil static struct { 325771fa900SAdrien Mazarguil struct rte_pci_addr pci_addr; /* associated PCI address */ 326771fa900SAdrien Mazarguil uint32_t ports; /* physical ports bitfield. */ 327771fa900SAdrien Mazarguil } mlx5_dev[32]; 328771fa900SAdrien Mazarguil 329771fa900SAdrien Mazarguil /** 330771fa900SAdrien Mazarguil * Get device index in mlx5_dev[] from PCI bus address. 331771fa900SAdrien Mazarguil * 332771fa900SAdrien Mazarguil * @param[in] pci_addr 333771fa900SAdrien Mazarguil * PCI bus address to look for. 334771fa900SAdrien Mazarguil * 335771fa900SAdrien Mazarguil * @return 336771fa900SAdrien Mazarguil * mlx5_dev[] index on success, -1 on failure. 337771fa900SAdrien Mazarguil */ 338771fa900SAdrien Mazarguil static int 339771fa900SAdrien Mazarguil mlx5_dev_idx(struct rte_pci_addr *pci_addr) 340771fa900SAdrien Mazarguil { 341771fa900SAdrien Mazarguil unsigned int i; 342771fa900SAdrien Mazarguil int ret = -1; 343771fa900SAdrien Mazarguil 344771fa900SAdrien Mazarguil assert(pci_addr != NULL); 345771fa900SAdrien Mazarguil for (i = 0; (i != RTE_DIM(mlx5_dev)); ++i) { 346771fa900SAdrien Mazarguil if ((mlx5_dev[i].pci_addr.domain == pci_addr->domain) && 347771fa900SAdrien Mazarguil (mlx5_dev[i].pci_addr.bus == pci_addr->bus) && 348771fa900SAdrien Mazarguil (mlx5_dev[i].pci_addr.devid == pci_addr->devid) && 349771fa900SAdrien Mazarguil (mlx5_dev[i].pci_addr.function == pci_addr->function)) 350771fa900SAdrien Mazarguil return i; 351771fa900SAdrien Mazarguil if ((mlx5_dev[i].ports == 0) && (ret == -1)) 352771fa900SAdrien Mazarguil ret = i; 353771fa900SAdrien Mazarguil } 354771fa900SAdrien Mazarguil return ret; 355771fa900SAdrien Mazarguil } 356771fa900SAdrien Mazarguil 357e72dd09bSNélio Laranjeiro /** 358e72dd09bSNélio Laranjeiro * Verify and store value for device argument. 359e72dd09bSNélio Laranjeiro * 360e72dd09bSNélio Laranjeiro * @param[in] key 361e72dd09bSNélio Laranjeiro * Key argument to verify. 362e72dd09bSNélio Laranjeiro * @param[in] val 363e72dd09bSNélio Laranjeiro * Value associated with key. 364e72dd09bSNélio Laranjeiro * @param opaque 365e72dd09bSNélio Laranjeiro * User data. 366e72dd09bSNélio Laranjeiro * 367e72dd09bSNélio Laranjeiro * @return 368e72dd09bSNélio Laranjeiro * 0 on success, negative errno value on failure. 369e72dd09bSNélio Laranjeiro */ 370e72dd09bSNélio Laranjeiro static int 371e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque) 372e72dd09bSNélio Laranjeiro { 3737fe24446SShahaf Shuler struct mlx5_dev_config *config = opaque; 37499c12dccSNélio Laranjeiro unsigned long tmp; 375e72dd09bSNélio Laranjeiro 37699c12dccSNélio Laranjeiro errno = 0; 37799c12dccSNélio Laranjeiro tmp = strtoul(val, NULL, 0); 37899c12dccSNélio Laranjeiro if (errno) { 37999c12dccSNélio Laranjeiro WARN("%s: \"%s\" is not a valid integer", key, val); 38099c12dccSNélio Laranjeiro return errno; 38199c12dccSNélio Laranjeiro } 38299c12dccSNélio Laranjeiro if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) { 3837fe24446SShahaf Shuler config->cqe_comp = !!tmp; 3842a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQ_INLINE, key) == 0) { 3857fe24446SShahaf Shuler config->txq_inline = tmp; 3862a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) { 3877fe24446SShahaf Shuler config->txqs_inline = tmp; 388230189d9SNélio Laranjeiro } else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) { 3897fe24446SShahaf Shuler config->mps = !!tmp ? config->mps : 0; 3906ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) { 3917fe24446SShahaf Shuler config->mpw_hdr_dseg = !!tmp; 3926ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) { 3937fe24446SShahaf Shuler config->inline_max_packet_sz = tmp; 3945644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_TX_VEC_EN, key) == 0) { 3957fe24446SShahaf Shuler config->tx_vec_en = !!tmp; 3965644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_RX_VEC_EN, key) == 0) { 3977fe24446SShahaf Shuler config->rx_vec_en = !!tmp; 39899c12dccSNélio Laranjeiro } else { 399e72dd09bSNélio Laranjeiro WARN("%s: unknown parameter", key); 400e72dd09bSNélio Laranjeiro return -EINVAL; 401e72dd09bSNélio Laranjeiro } 40299c12dccSNélio Laranjeiro return 0; 40399c12dccSNélio Laranjeiro } 404e72dd09bSNélio Laranjeiro 405e72dd09bSNélio Laranjeiro /** 406e72dd09bSNélio Laranjeiro * Parse device parameters. 407e72dd09bSNélio Laranjeiro * 4087fe24446SShahaf Shuler * @param config 4097fe24446SShahaf Shuler * Pointer to device configuration structure. 410e72dd09bSNélio Laranjeiro * @param devargs 411e72dd09bSNélio Laranjeiro * Device arguments structure. 412e72dd09bSNélio Laranjeiro * 413e72dd09bSNélio Laranjeiro * @return 414e72dd09bSNélio Laranjeiro * 0 on success, errno value on failure. 415e72dd09bSNélio Laranjeiro */ 416e72dd09bSNélio Laranjeiro static int 4177fe24446SShahaf Shuler mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs) 418e72dd09bSNélio Laranjeiro { 419e72dd09bSNélio Laranjeiro const char **params = (const char *[]){ 42099c12dccSNélio Laranjeiro MLX5_RXQ_CQE_COMP_EN, 4212a66cf37SYaacov Hazan MLX5_TXQ_INLINE, 4222a66cf37SYaacov Hazan MLX5_TXQS_MIN_INLINE, 423230189d9SNélio Laranjeiro MLX5_TXQ_MPW_EN, 4246ce84bd8SYongseok Koh MLX5_TXQ_MPW_HDR_DSEG_EN, 4256ce84bd8SYongseok Koh MLX5_TXQ_MAX_INLINE_LEN, 4265644d5b9SNelio Laranjeiro MLX5_TX_VEC_EN, 4275644d5b9SNelio Laranjeiro MLX5_RX_VEC_EN, 428e72dd09bSNélio Laranjeiro NULL, 429e72dd09bSNélio Laranjeiro }; 430e72dd09bSNélio Laranjeiro struct rte_kvargs *kvlist; 431e72dd09bSNélio Laranjeiro int ret = 0; 432e72dd09bSNélio Laranjeiro int i; 433e72dd09bSNélio Laranjeiro 434e72dd09bSNélio Laranjeiro if (devargs == NULL) 435e72dd09bSNélio Laranjeiro return 0; 436e72dd09bSNélio Laranjeiro /* Following UGLY cast is done to pass checkpatch. */ 437e72dd09bSNélio Laranjeiro kvlist = rte_kvargs_parse(devargs->args, params); 438e72dd09bSNélio Laranjeiro if (kvlist == NULL) 439e72dd09bSNélio Laranjeiro return 0; 440e72dd09bSNélio Laranjeiro /* Process parameters. */ 441e72dd09bSNélio Laranjeiro for (i = 0; (params[i] != NULL); ++i) { 442e72dd09bSNélio Laranjeiro if (rte_kvargs_count(kvlist, params[i])) { 443e72dd09bSNélio Laranjeiro ret = rte_kvargs_process(kvlist, params[i], 4447fe24446SShahaf Shuler mlx5_args_check, config); 445a67323e4SShahaf Shuler if (ret != 0) { 446a67323e4SShahaf Shuler rte_kvargs_free(kvlist); 447e72dd09bSNélio Laranjeiro return ret; 448e72dd09bSNélio Laranjeiro } 449e72dd09bSNélio Laranjeiro } 450a67323e4SShahaf Shuler } 451e72dd09bSNélio Laranjeiro rte_kvargs_free(kvlist); 452e72dd09bSNélio Laranjeiro return 0; 453e72dd09bSNélio Laranjeiro } 454e72dd09bSNélio Laranjeiro 455fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver; 456771fa900SAdrien Mazarguil 4574a984153SXueming Li /* 4584a984153SXueming Li * Reserved UAR address space for TXQ UAR(hw doorbell) mapping, process 4594a984153SXueming Li * local resource used by both primary and secondary to avoid duplicate 4604a984153SXueming Li * reservation. 4614a984153SXueming Li * The space has to be available on both primary and secondary process, 4624a984153SXueming Li * TXQ UAR maps to this area using fixed mmap w/o double check. 4634a984153SXueming Li */ 4644a984153SXueming Li static void *uar_base; 4654a984153SXueming Li 4664a984153SXueming Li /** 4674a984153SXueming Li * Reserve UAR address space for primary process. 4684a984153SXueming Li * 469*af4f09f2SNélio Laranjeiro * @param[in] dev 470*af4f09f2SNélio Laranjeiro * Pointer to Ethernet device. 4714a984153SXueming Li * 4724a984153SXueming Li * @return 4734a984153SXueming Li * 0 on success, errno value on failure. 4744a984153SXueming Li */ 4754a984153SXueming Li static int 476*af4f09f2SNélio Laranjeiro mlx5_uar_init_primary(struct rte_eth_dev *dev) 4774a984153SXueming Li { 478*af4f09f2SNélio Laranjeiro struct priv *priv = dev->data->dev_private; 4794a984153SXueming Li void *addr = (void *)0; 4804a984153SXueming Li int i; 4814a984153SXueming Li const struct rte_mem_config *mcfg; 4824a984153SXueming Li int ret; 4834a984153SXueming Li 4844a984153SXueming Li if (uar_base) { /* UAR address space mapped. */ 4854a984153SXueming Li priv->uar_base = uar_base; 4864a984153SXueming Li return 0; 4874a984153SXueming Li } 4884a984153SXueming Li /* find out lower bound of hugepage segments */ 4894a984153SXueming Li mcfg = rte_eal_get_configuration()->mem_config; 4904a984153SXueming Li for (i = 0; i < RTE_MAX_MEMSEG && mcfg->memseg[i].addr; i++) { 4914a984153SXueming Li if (addr) 4924a984153SXueming Li addr = RTE_MIN(addr, mcfg->memseg[i].addr); 4934a984153SXueming Li else 4944a984153SXueming Li addr = mcfg->memseg[i].addr; 4954a984153SXueming Li } 4964a984153SXueming Li /* keep distance to hugepages to minimize potential conflicts. */ 4974a984153SXueming Li addr = RTE_PTR_SUB(addr, MLX5_UAR_OFFSET + MLX5_UAR_SIZE); 4984a984153SXueming Li /* anonymous mmap, no real memory consumption. */ 4994a984153SXueming Li addr = mmap(addr, MLX5_UAR_SIZE, 5004a984153SXueming Li PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); 5014a984153SXueming Li if (addr == MAP_FAILED) { 5024a984153SXueming Li ERROR("Failed to reserve UAR address space, please adjust " 5034a984153SXueming Li "MLX5_UAR_SIZE or try --base-virtaddr"); 5044a984153SXueming Li ret = ENOMEM; 5054a984153SXueming Li return ret; 5064a984153SXueming Li } 5074a984153SXueming Li /* Accept either same addr or a new addr returned from mmap if target 5084a984153SXueming Li * range occupied. 5094a984153SXueming Li */ 5104a984153SXueming Li INFO("Reserved UAR address space: %p", addr); 5114a984153SXueming Li priv->uar_base = addr; /* for primary and secondary UAR re-mmap. */ 5124a984153SXueming Li uar_base = addr; /* process local, don't reserve again. */ 5134a984153SXueming Li return 0; 5144a984153SXueming Li } 5154a984153SXueming Li 5164a984153SXueming Li /** 5174a984153SXueming Li * Reserve UAR address space for secondary process, align with 5184a984153SXueming Li * primary process. 5194a984153SXueming Li * 520*af4f09f2SNélio Laranjeiro * @param[in] dev 521*af4f09f2SNélio Laranjeiro * Pointer to Ethernet device. 5224a984153SXueming Li * 5234a984153SXueming Li * @return 5244a984153SXueming Li * 0 on success, errno value on failure. 5254a984153SXueming Li */ 5264a984153SXueming Li static int 527*af4f09f2SNélio Laranjeiro mlx5_uar_init_secondary(struct rte_eth_dev *dev) 5284a984153SXueming Li { 529*af4f09f2SNélio Laranjeiro struct priv *priv = dev->data->dev_private; 5304a984153SXueming Li void *addr; 5314a984153SXueming Li int ret; 5324a984153SXueming Li 5334a984153SXueming Li assert(priv->uar_base); 5344a984153SXueming Li if (uar_base) { /* already reserved. */ 5354a984153SXueming Li assert(uar_base == priv->uar_base); 5364a984153SXueming Li return 0; 5374a984153SXueming Li } 5384a984153SXueming Li /* anonymous mmap, no real memory consumption. */ 5394a984153SXueming Li addr = mmap(priv->uar_base, MLX5_UAR_SIZE, 5404a984153SXueming Li PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); 5414a984153SXueming Li if (addr == MAP_FAILED) { 5424a984153SXueming Li ERROR("UAR mmap failed: %p size: %llu", 5434a984153SXueming Li priv->uar_base, MLX5_UAR_SIZE); 5444a984153SXueming Li ret = ENXIO; 5454a984153SXueming Li return ret; 5464a984153SXueming Li } 5474a984153SXueming Li if (priv->uar_base != addr) { 5484a984153SXueming Li ERROR("UAR address %p size %llu occupied, please adjust " 5494a984153SXueming Li "MLX5_UAR_OFFSET or try EAL parameter --base-virtaddr", 5504a984153SXueming Li priv->uar_base, MLX5_UAR_SIZE); 5514a984153SXueming Li ret = ENXIO; 5524a984153SXueming Li return ret; 5534a984153SXueming Li } 5544a984153SXueming Li uar_base = addr; /* process local, don't reserve again */ 5554a984153SXueming Li INFO("Reserved UAR address space: %p", addr); 5564a984153SXueming Li return 0; 5574a984153SXueming Li } 5584a984153SXueming Li 559771fa900SAdrien Mazarguil /** 560771fa900SAdrien Mazarguil * DPDK callback to register a PCI device. 561771fa900SAdrien Mazarguil * 562771fa900SAdrien Mazarguil * This function creates an Ethernet device for each port of a given 563771fa900SAdrien Mazarguil * PCI device. 564771fa900SAdrien Mazarguil * 565771fa900SAdrien Mazarguil * @param[in] pci_drv 566771fa900SAdrien Mazarguil * PCI driver structure (mlx5_driver). 567771fa900SAdrien Mazarguil * @param[in] pci_dev 568771fa900SAdrien Mazarguil * PCI device information. 569771fa900SAdrien Mazarguil * 570771fa900SAdrien Mazarguil * @return 571771fa900SAdrien Mazarguil * 0 on success, negative errno value on failure. 572771fa900SAdrien Mazarguil */ 573771fa900SAdrien Mazarguil static int 57456f08e16SNélio Laranjeiro mlx5_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 57556f08e16SNélio Laranjeiro struct rte_pci_device *pci_dev) 576771fa900SAdrien Mazarguil { 577771fa900SAdrien Mazarguil struct ibv_device **list; 578771fa900SAdrien Mazarguil struct ibv_device *ibv_dev; 579771fa900SAdrien Mazarguil int err = 0; 580771fa900SAdrien Mazarguil struct ibv_context *attr_ctx = NULL; 58143e9d979SShachar Beiser struct ibv_device_attr_ex device_attr; 582e192ef80SYaacov Hazan unsigned int mps; 583523f5a74SYongseok Koh unsigned int cqe_comp; 584772d3435SXueming Li unsigned int tunnel_en = 0; 585771fa900SAdrien Mazarguil int idx; 586771fa900SAdrien Mazarguil int i; 587038e7251SShahaf Shuler struct mlx5dv_context attrs_out = {0}; 5889a761de8SOri Kam #ifdef HAVE_IBV_DEVICE_COUNTERS_SET_SUPPORT 5899a761de8SOri Kam struct ibv_counter_set_description cs_desc; 5909a761de8SOri Kam #endif 591771fa900SAdrien Mazarguil 592fdf91e0fSJan Blunck assert(pci_drv == &mlx5_driver); 593771fa900SAdrien Mazarguil /* Get mlx5_dev[] index. */ 594771fa900SAdrien Mazarguil idx = mlx5_dev_idx(&pci_dev->addr); 595771fa900SAdrien Mazarguil if (idx == -1) { 596771fa900SAdrien Mazarguil ERROR("this driver cannot support any more adapters"); 597771fa900SAdrien Mazarguil return -ENOMEM; 598771fa900SAdrien Mazarguil } 599771fa900SAdrien Mazarguil DEBUG("using driver device index %d", idx); 600771fa900SAdrien Mazarguil /* Save PCI address. */ 601771fa900SAdrien Mazarguil mlx5_dev[idx].pci_addr = pci_dev->addr; 6020e83b8e5SNelio Laranjeiro list = mlx5_glue->get_device_list(&i); 603771fa900SAdrien Mazarguil if (list == NULL) { 604771fa900SAdrien Mazarguil assert(errno); 6055525aa8fSGaetan Rivet if (errno == ENOSYS) 6065525aa8fSGaetan Rivet ERROR("cannot list devices, is ib_uverbs loaded?"); 607771fa900SAdrien Mazarguil return -errno; 608771fa900SAdrien Mazarguil } 609771fa900SAdrien Mazarguil assert(i >= 0); 610771fa900SAdrien Mazarguil /* 611771fa900SAdrien Mazarguil * For each listed device, check related sysfs entry against 612771fa900SAdrien Mazarguil * the provided PCI ID. 613771fa900SAdrien Mazarguil */ 614771fa900SAdrien Mazarguil while (i != 0) { 615771fa900SAdrien Mazarguil struct rte_pci_addr pci_addr; 616771fa900SAdrien Mazarguil 617771fa900SAdrien Mazarguil --i; 618771fa900SAdrien Mazarguil DEBUG("checking device \"%s\"", list[i]->name); 619771fa900SAdrien Mazarguil if (mlx5_ibv_device_to_pci_addr(list[i], &pci_addr)) 620771fa900SAdrien Mazarguil continue; 621771fa900SAdrien Mazarguil if ((pci_dev->addr.domain != pci_addr.domain) || 622771fa900SAdrien Mazarguil (pci_dev->addr.bus != pci_addr.bus) || 623771fa900SAdrien Mazarguil (pci_dev->addr.devid != pci_addr.devid) || 624771fa900SAdrien Mazarguil (pci_dev->addr.function != pci_addr.function)) 625771fa900SAdrien Mazarguil continue; 626a61888c8SNélio Laranjeiro INFO("PCI information matches, using device \"%s\"", 627a61888c8SNélio Laranjeiro list[i]->name); 6280e83b8e5SNelio Laranjeiro attr_ctx = mlx5_glue->open_device(list[i]); 629771fa900SAdrien Mazarguil err = errno; 630771fa900SAdrien Mazarguil break; 631771fa900SAdrien Mazarguil } 632771fa900SAdrien Mazarguil if (attr_ctx == NULL) { 6330e83b8e5SNelio Laranjeiro mlx5_glue->free_device_list(list); 634771fa900SAdrien Mazarguil switch (err) { 635771fa900SAdrien Mazarguil case 0: 6365525aa8fSGaetan Rivet ERROR("cannot access device, is mlx5_ib loaded?"); 6375525aa8fSGaetan Rivet return -ENODEV; 638771fa900SAdrien Mazarguil case EINVAL: 6395525aa8fSGaetan Rivet ERROR("cannot use device, are drivers up to date?"); 6405525aa8fSGaetan Rivet return -EINVAL; 641771fa900SAdrien Mazarguil } 642771fa900SAdrien Mazarguil assert(err > 0); 643771fa900SAdrien Mazarguil return -err; 644771fa900SAdrien Mazarguil } 645771fa900SAdrien Mazarguil ibv_dev = list[i]; 646771fa900SAdrien Mazarguil DEBUG("device opened"); 64743e9d979SShachar Beiser /* 64843e9d979SShachar Beiser * Multi-packet send is supported by ConnectX-4 Lx PF as well 64943e9d979SShachar Beiser * as all ConnectX-5 devices. 65043e9d979SShachar Beiser */ 651038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 652038e7251SShahaf Shuler attrs_out.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS; 653038e7251SShahaf Shuler #endif 6540e83b8e5SNelio Laranjeiro mlx5_glue->dv_query_device(attr_ctx, &attrs_out); 655e589960cSYongseok Koh if (attrs_out.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) { 656e589960cSYongseok Koh if (attrs_out.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) { 657e589960cSYongseok Koh DEBUG("Enhanced MPW is supported"); 65843e9d979SShachar Beiser mps = MLX5_MPW_ENHANCED; 65943e9d979SShachar Beiser } else { 660e589960cSYongseok Koh DEBUG("MPW is supported"); 661e589960cSYongseok Koh mps = MLX5_MPW; 662e589960cSYongseok Koh } 663e589960cSYongseok Koh } else { 664e589960cSYongseok Koh DEBUG("MPW isn't supported"); 66543e9d979SShachar Beiser mps = MLX5_MPW_DISABLED; 66643e9d979SShachar Beiser } 667523f5a74SYongseok Koh if (RTE_CACHE_LINE_SIZE == 128 && 668523f5a74SYongseok Koh !(attrs_out.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP)) 669523f5a74SYongseok Koh cqe_comp = 0; 670523f5a74SYongseok Koh else 671523f5a74SYongseok Koh cqe_comp = 1; 672038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 673038e7251SShahaf Shuler if (attrs_out.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) { 674038e7251SShahaf Shuler tunnel_en = ((attrs_out.tunnel_offloads_caps & 675038e7251SShahaf Shuler MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) && 676038e7251SShahaf Shuler (attrs_out.tunnel_offloads_caps & 677038e7251SShahaf Shuler MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE)); 678038e7251SShahaf Shuler } 679038e7251SShahaf Shuler DEBUG("Tunnel offloading is %ssupported", tunnel_en ? "" : "not "); 680038e7251SShahaf Shuler #else 681038e7251SShahaf Shuler WARN("Tunnel offloading disabled due to old OFED/rdma-core version"); 682038e7251SShahaf Shuler #endif 6830e83b8e5SNelio Laranjeiro if (mlx5_glue->query_device_ex(attr_ctx, NULL, &device_attr)) 684771fa900SAdrien Mazarguil goto error; 68543e9d979SShachar Beiser INFO("%u port(s) detected", device_attr.orig_attr.phys_port_cnt); 68643e9d979SShachar Beiser for (i = 0; i < device_attr.orig_attr.phys_port_cnt; i++) { 687ad831a11SYuanhan Liu char name[RTE_ETH_NAME_MAX_LEN]; 688ad831a11SYuanhan Liu int len; 689771fa900SAdrien Mazarguil uint32_t port = i + 1; /* ports are indexed from one */ 690771fa900SAdrien Mazarguil uint32_t test = (1 << i); 691771fa900SAdrien Mazarguil struct ibv_context *ctx = NULL; 692771fa900SAdrien Mazarguil struct ibv_port_attr port_attr; 693771fa900SAdrien Mazarguil struct ibv_pd *pd = NULL; 694771fa900SAdrien Mazarguil struct priv *priv = NULL; 695*af4f09f2SNélio Laranjeiro struct rte_eth_dev *eth_dev = NULL; 69643e9d979SShachar Beiser struct ibv_device_attr_ex device_attr_ex; 697771fa900SAdrien Mazarguil struct ether_addr mac; 6989a761de8SOri Kam struct ibv_device_attr_ex device_attr; 6997fe24446SShahaf Shuler struct mlx5_dev_config config = { 7007fe24446SShahaf Shuler .cqe_comp = cqe_comp, 7017fe24446SShahaf Shuler .mps = mps, 7027fe24446SShahaf Shuler .tunnel_en = tunnel_en, 7037fe24446SShahaf Shuler .tx_vec_en = 1, 7047fe24446SShahaf Shuler .rx_vec_en = 1, 7057fe24446SShahaf Shuler .mpw_hdr_dseg = 0, 70650b244a1SShahaf Shuler .txq_inline = MLX5_ARG_UNSET, 70750b244a1SShahaf Shuler .txqs_inline = MLX5_ARG_UNSET, 70850b244a1SShahaf Shuler .inline_max_packet_sz = MLX5_ARG_UNSET, 70950b244a1SShahaf Shuler }; 710771fa900SAdrien Mazarguil 711ad831a11SYuanhan Liu len = snprintf(name, sizeof(name), PCI_PRI_FMT, 712ad831a11SYuanhan Liu pci_dev->addr.domain, pci_dev->addr.bus, 713ad831a11SYuanhan Liu pci_dev->addr.devid, pci_dev->addr.function); 714ad831a11SYuanhan Liu if (device_attr.orig_attr.phys_port_cnt > 1) 715ad831a11SYuanhan Liu snprintf(name + len, sizeof(name), " port %u", i); 716f8b9a3baSXueming Li mlx5_dev[idx].ports |= test; 71751e7fa8dSNélio Laranjeiro if (rte_eal_process_type() == RTE_PROC_SECONDARY) { 718f8b9a3baSXueming Li eth_dev = rte_eth_dev_attach_secondary(name); 719f8b9a3baSXueming Li if (eth_dev == NULL) { 720f8b9a3baSXueming Li ERROR("can not attach rte ethdev"); 721f8b9a3baSXueming Li err = ENOMEM; 722f8b9a3baSXueming Li goto error; 723f8b9a3baSXueming Li } 724f8b9a3baSXueming Li eth_dev->device = &pci_dev->device; 72587ec44ceSXueming Li eth_dev->dev_ops = &mlx5_dev_sec_ops; 726*af4f09f2SNélio Laranjeiro err = mlx5_uar_init_secondary(eth_dev); 7274a984153SXueming Li if (err < 0) { 7284a984153SXueming Li err = -err; 7294a984153SXueming Li goto error; 7304a984153SXueming Li } 731f8b9a3baSXueming Li /* Receive command fd from primary process */ 732*af4f09f2SNélio Laranjeiro err = mlx5_socket_connect(eth_dev); 733f8b9a3baSXueming Li if (err < 0) { 734f8b9a3baSXueming Li err = -err; 735f8b9a3baSXueming Li goto error; 736f8b9a3baSXueming Li } 737f8b9a3baSXueming Li /* Remap UAR for Tx queues. */ 738*af4f09f2SNélio Laranjeiro err = mlx5_tx_uar_remap(eth_dev, err); 7394a984153SXueming Li if (err) 740f8b9a3baSXueming Li goto error; 7411cfa649bSShahaf Shuler /* 7421cfa649bSShahaf Shuler * Ethdev pointer is still required as input since 7431cfa649bSShahaf Shuler * the primary device is not accessible from the 7441cfa649bSShahaf Shuler * secondary process. 7451cfa649bSShahaf Shuler */ 7461cfa649bSShahaf Shuler eth_dev->rx_pkt_burst = 747*af4f09f2SNélio Laranjeiro mlx5_select_rx_function(eth_dev); 7481cfa649bSShahaf Shuler eth_dev->tx_pkt_burst = 749*af4f09f2SNélio Laranjeiro mlx5_select_tx_function(eth_dev); 750f8b9a3baSXueming Li continue; 751f8b9a3baSXueming Li } 752771fa900SAdrien Mazarguil DEBUG("using port %u (%08" PRIx32 ")", port, test); 7530e83b8e5SNelio Laranjeiro ctx = mlx5_glue->open_device(ibv_dev); 754e1c3e305SMatan Azrad if (ctx == NULL) { 755e1c3e305SMatan Azrad err = ENODEV; 756771fa900SAdrien Mazarguil goto port_error; 757e1c3e305SMatan Azrad } 7580e83b8e5SNelio Laranjeiro mlx5_glue->query_device_ex(ctx, NULL, &device_attr); 759771fa900SAdrien Mazarguil /* Check port status. */ 7600e83b8e5SNelio Laranjeiro err = mlx5_glue->query_port(ctx, port, &port_attr); 761771fa900SAdrien Mazarguil if (err) { 762771fa900SAdrien Mazarguil ERROR("port query failed: %s", strerror(err)); 763771fa900SAdrien Mazarguil goto port_error; 764771fa900SAdrien Mazarguil } 7651371f4dfSOr Ami if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) { 7661371f4dfSOr Ami ERROR("port %d is not configured in Ethernet mode", 7671371f4dfSOr Ami port); 768e1c3e305SMatan Azrad err = EINVAL; 7691371f4dfSOr Ami goto port_error; 7701371f4dfSOr Ami } 771771fa900SAdrien Mazarguil if (port_attr.state != IBV_PORT_ACTIVE) 772771fa900SAdrien Mazarguil DEBUG("port %d is not active: \"%s\" (%d)", 7730e83b8e5SNelio Laranjeiro port, mlx5_glue->port_state_str(port_attr.state), 774771fa900SAdrien Mazarguil port_attr.state); 775771fa900SAdrien Mazarguil /* Allocate protection domain. */ 7760e83b8e5SNelio Laranjeiro pd = mlx5_glue->alloc_pd(ctx); 777771fa900SAdrien Mazarguil if (pd == NULL) { 778771fa900SAdrien Mazarguil ERROR("PD allocation failure"); 779771fa900SAdrien Mazarguil err = ENOMEM; 780771fa900SAdrien Mazarguil goto port_error; 781771fa900SAdrien Mazarguil } 782771fa900SAdrien Mazarguil mlx5_dev[idx].ports |= test; 783771fa900SAdrien Mazarguil /* from rte_ethdev.c */ 784771fa900SAdrien Mazarguil priv = rte_zmalloc("ethdev private structure", 785771fa900SAdrien Mazarguil sizeof(*priv), 786771fa900SAdrien Mazarguil RTE_CACHE_LINE_SIZE); 787771fa900SAdrien Mazarguil if (priv == NULL) { 788771fa900SAdrien Mazarguil ERROR("priv allocation failure"); 789771fa900SAdrien Mazarguil err = ENOMEM; 790771fa900SAdrien Mazarguil goto port_error; 791771fa900SAdrien Mazarguil } 792771fa900SAdrien Mazarguil priv->ctx = ctx; 79387ec44ceSXueming Li strncpy(priv->ibdev_path, priv->ctx->device->ibdev_path, 79487ec44ceSXueming Li sizeof(priv->ibdev_path)); 795771fa900SAdrien Mazarguil priv->device_attr = device_attr; 796771fa900SAdrien Mazarguil priv->port = port; 797771fa900SAdrien Mazarguil priv->pd = pd; 798771fa900SAdrien Mazarguil priv->mtu = ETHER_MTU; 7997fe24446SShahaf Shuler err = mlx5_args(&config, pci_dev->device.devargs); 800e72dd09bSNélio Laranjeiro if (err) { 801e72dd09bSNélio Laranjeiro ERROR("failed to process device arguments: %s", 802e72dd09bSNélio Laranjeiro strerror(err)); 803e72dd09bSNélio Laranjeiro goto port_error; 804e72dd09bSNélio Laranjeiro } 8050e83b8e5SNelio Laranjeiro if (mlx5_glue->query_device_ex(ctx, NULL, &device_attr_ex)) { 80643e9d979SShachar Beiser ERROR("ibv_query_device_ex() failed"); 807771fa900SAdrien Mazarguil goto port_error; 808771fa900SAdrien Mazarguil } 8097fe24446SShahaf Shuler config.hw_csum = !!(device_attr_ex.device_cap_flags_ex & 81043e9d979SShachar Beiser IBV_DEVICE_RAW_IP_CSUM); 811771fa900SAdrien Mazarguil DEBUG("checksum offloading is %ssupported", 8127fe24446SShahaf Shuler (config.hw_csum ? "" : "not ")); 8139a761de8SOri Kam #ifdef HAVE_IBV_DEVICE_COUNTERS_SET_SUPPORT 81473b620f2SNelio Laranjeiro config.flow_counter_en = !!(device_attr.max_counter_sets); 8150e83b8e5SNelio Laranjeiro mlx5_glue->describe_counter_set(ctx, 0, &cs_desc); 8169a761de8SOri Kam DEBUG("counter type = %d, num of cs = %ld, attributes = %d", 8179a761de8SOri Kam cs_desc.counter_type, cs_desc.num_of_cs, 8189a761de8SOri Kam cs_desc.attributes); 8199a761de8SOri Kam #endif 8207fe24446SShahaf Shuler config.ind_table_max_size = 82143e9d979SShachar Beiser device_attr_ex.rss_caps.max_rwq_indirection_table_size; 82213d57bd5SAdrien Mazarguil /* Remove this check once DPDK supports larger/variable 82313d57bd5SAdrien Mazarguil * indirection tables. */ 8247fe24446SShahaf Shuler if (config.ind_table_max_size > 825ec1fed22SYongseok Koh (unsigned int)ETH_RSS_RETA_SIZE_512) 8267fe24446SShahaf Shuler config.ind_table_max_size = ETH_RSS_RETA_SIZE_512; 82795e16ef3SNelio Laranjeiro DEBUG("maximum RX indirection table size is %u", 8287fe24446SShahaf Shuler config.ind_table_max_size); 8297fe24446SShahaf Shuler config.hw_vlan_strip = !!(device_attr_ex.raw_packet_caps & 83043e9d979SShachar Beiser IBV_RAW_PACKET_CAP_CVLAN_STRIPPING); 831f3db9489SYaacov Hazan DEBUG("VLAN stripping is %ssupported", 8327fe24446SShahaf Shuler (config.hw_vlan_strip ? "" : "not ")); 83395e16ef3SNelio Laranjeiro 834cd230a3eSShahaf Shuler config.hw_fcs_strip = !!(device_attr_ex.raw_packet_caps & 835cd230a3eSShahaf Shuler IBV_RAW_PACKET_CAP_SCATTER_FCS); 8364d326709SOlga Shern DEBUG("FCS stripping configuration is %ssupported", 8377fe24446SShahaf Shuler (config.hw_fcs_strip ? "" : "not ")); 8384d326709SOlga Shern 83943e9d979SShachar Beiser #ifdef HAVE_IBV_WQ_FLAG_RX_END_PADDING 8407fe24446SShahaf Shuler config.hw_padding = !!device_attr_ex.rx_pad_end_addr_align; 84143e9d979SShachar Beiser #endif 8424d803a72SOlga Shern DEBUG("hardware RX end alignment padding is %ssupported", 8437fe24446SShahaf Shuler (config.hw_padding ? "" : "not ")); 8447fe24446SShahaf Shuler config.tso = ((device_attr_ex.tso_caps.max_tso > 0) && 84543e9d979SShachar Beiser (device_attr_ex.tso_caps.supported_qpts & 84643e9d979SShachar Beiser (1 << IBV_QPT_RAW_PACKET))); 8477fe24446SShahaf Shuler if (config.tso) 8487fe24446SShahaf Shuler config.tso_max_payload_sz = 84943e9d979SShachar Beiser device_attr_ex.tso_caps.max_tso; 8507fe24446SShahaf Shuler if (config.mps && !mps) { 851230189d9SNélio Laranjeiro ERROR("multi-packet send not supported on this device" 852230189d9SNélio Laranjeiro " (" MLX5_TXQ_MPW_EN ")"); 853230189d9SNélio Laranjeiro err = ENOTSUP; 854230189d9SNélio Laranjeiro goto port_error; 855230189d9SNélio Laranjeiro } 8566ce84bd8SYongseok Koh INFO("%sMPS is %s", 8577fe24446SShahaf Shuler config.mps == MLX5_MPW_ENHANCED ? "Enhanced " : "", 8587fe24446SShahaf Shuler config.mps != MLX5_MPW_DISABLED ? "enabled" : "disabled"); 8597fe24446SShahaf Shuler if (config.cqe_comp && !cqe_comp) { 860523f5a74SYongseok Koh WARN("Rx CQE compression isn't supported"); 8617fe24446SShahaf Shuler config.cqe_comp = 0; 862523f5a74SYongseok Koh } 863*af4f09f2SNélio Laranjeiro eth_dev = rte_eth_dev_allocate(name); 864*af4f09f2SNélio Laranjeiro if (eth_dev == NULL) { 865*af4f09f2SNélio Laranjeiro ERROR("can not allocate rte ethdev"); 866*af4f09f2SNélio Laranjeiro err = ENOMEM; 867*af4f09f2SNélio Laranjeiro goto port_error; 868*af4f09f2SNélio Laranjeiro } 869*af4f09f2SNélio Laranjeiro eth_dev->data->dev_private = priv; 870*af4f09f2SNélio Laranjeiro priv->dev = eth_dev; 871*af4f09f2SNélio Laranjeiro eth_dev->data->mac_addrs = priv->mac; 872*af4f09f2SNélio Laranjeiro eth_dev->device = &pci_dev->device; 873*af4f09f2SNélio Laranjeiro rte_eth_copy_pci_info(eth_dev, pci_dev); 874*af4f09f2SNélio Laranjeiro eth_dev->device->driver = &mlx5_driver.driver; 875*af4f09f2SNélio Laranjeiro err = mlx5_uar_init_primary(eth_dev); 8764a984153SXueming Li if (err) 8774a984153SXueming Li goto port_error; 878771fa900SAdrien Mazarguil /* Configure the first MAC address by default. */ 879*af4f09f2SNélio Laranjeiro if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) { 880771fa900SAdrien Mazarguil ERROR("cannot get MAC address, is mlx5_en loaded?" 881771fa900SAdrien Mazarguil " (errno: %s)", strerror(errno)); 882e1c3e305SMatan Azrad err = ENODEV; 883771fa900SAdrien Mazarguil goto port_error; 884771fa900SAdrien Mazarguil } 885771fa900SAdrien Mazarguil INFO("port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x", 886771fa900SAdrien Mazarguil priv->port, 887771fa900SAdrien Mazarguil mac.addr_bytes[0], mac.addr_bytes[1], 888771fa900SAdrien Mazarguil mac.addr_bytes[2], mac.addr_bytes[3], 889771fa900SAdrien Mazarguil mac.addr_bytes[4], mac.addr_bytes[5]); 890771fa900SAdrien Mazarguil #ifndef NDEBUG 891771fa900SAdrien Mazarguil { 892771fa900SAdrien Mazarguil char ifname[IF_NAMESIZE]; 893771fa900SAdrien Mazarguil 894*af4f09f2SNélio Laranjeiro if (mlx5_get_ifname(eth_dev, &ifname) == 0) 895771fa900SAdrien Mazarguil DEBUG("port %u ifname is \"%s\"", 896771fa900SAdrien Mazarguil priv->port, ifname); 897771fa900SAdrien Mazarguil else 898771fa900SAdrien Mazarguil DEBUG("port %u ifname is unknown", priv->port); 899771fa900SAdrien Mazarguil } 900771fa900SAdrien Mazarguil #endif 901771fa900SAdrien Mazarguil /* Get actual MTU if possible. */ 902*af4f09f2SNélio Laranjeiro mlx5_get_mtu(eth_dev, &priv->mtu); 903771fa900SAdrien Mazarguil DEBUG("port %u MTU is %u", priv->port, priv->mtu); 904e313ef4cSShahaf Shuler /* 905e313ef4cSShahaf Shuler * Initialize burst functions to prevent crashes before link-up. 906e313ef4cSShahaf Shuler */ 907e313ef4cSShahaf Shuler eth_dev->rx_pkt_burst = removed_rx_burst; 908e313ef4cSShahaf Shuler eth_dev->tx_pkt_burst = removed_tx_burst; 909771fa900SAdrien Mazarguil eth_dev->dev_ops = &mlx5_dev_ops; 910272733b5SNélio Laranjeiro /* Register MAC address. */ 911272733b5SNélio Laranjeiro claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0)); 912c8ffb8a9SNélio Laranjeiro TAILQ_INIT(&priv->flows); 9131b37f5d8SNélio Laranjeiro TAILQ_INIT(&priv->ctrl_flows); 9141e3a39f7SXueming Li /* Hint libmlx5 to use PMD allocator for data plane resources */ 9151e3a39f7SXueming Li struct mlx5dv_ctx_allocators alctr = { 9161e3a39f7SXueming Li .alloc = &mlx5_alloc_verbs_buf, 9171e3a39f7SXueming Li .free = &mlx5_free_verbs_buf, 9181e3a39f7SXueming Li .data = priv, 9191e3a39f7SXueming Li }; 9200e83b8e5SNelio Laranjeiro mlx5_glue->dv_set_context_attr(ctx, 9210e83b8e5SNelio Laranjeiro MLX5DV_CTX_ATTR_BUF_ALLOCATORS, 9221e3a39f7SXueming Li (void *)((uintptr_t)&alctr)); 923771fa900SAdrien Mazarguil /* Bring Ethernet device up. */ 924771fa900SAdrien Mazarguil DEBUG("forcing Ethernet interface up"); 925*af4f09f2SNélio Laranjeiro mlx5_set_flags(eth_dev, ~IFF_UP, IFF_UP); 9267fe24446SShahaf Shuler /* Store device configuration on private structure. */ 9277fe24446SShahaf Shuler priv->config = config; 928771fa900SAdrien Mazarguil continue; 929771fa900SAdrien Mazarguil port_error: 93029c1d8bbSNélio Laranjeiro if (priv) 931771fa900SAdrien Mazarguil rte_free(priv); 932771fa900SAdrien Mazarguil if (pd) 9330e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->dealloc_pd(pd)); 934771fa900SAdrien Mazarguil if (ctx) 9350e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->close_device(ctx)); 936771fa900SAdrien Mazarguil break; 937771fa900SAdrien Mazarguil } 938771fa900SAdrien Mazarguil /* 939771fa900SAdrien Mazarguil * XXX if something went wrong in the loop above, there is a resource 940771fa900SAdrien Mazarguil * leak (ctx, pd, priv, dpdk ethdev) but we can do nothing about it as 941771fa900SAdrien Mazarguil * long as the dpdk does not provide a way to deallocate a ethdev and a 942771fa900SAdrien Mazarguil * way to enumerate the registered ethdevs to free the previous ones. 943771fa900SAdrien Mazarguil */ 944771fa900SAdrien Mazarguil /* no port found, complain */ 945771fa900SAdrien Mazarguil if (!mlx5_dev[idx].ports) { 946771fa900SAdrien Mazarguil err = ENODEV; 947771fa900SAdrien Mazarguil goto error; 948771fa900SAdrien Mazarguil } 949771fa900SAdrien Mazarguil error: 950771fa900SAdrien Mazarguil if (attr_ctx) 9510e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->close_device(attr_ctx)); 952771fa900SAdrien Mazarguil if (list) 9530e83b8e5SNelio Laranjeiro mlx5_glue->free_device_list(list); 954771fa900SAdrien Mazarguil assert(err >= 0); 955771fa900SAdrien Mazarguil return -err; 956771fa900SAdrien Mazarguil } 957771fa900SAdrien Mazarguil 958771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = { 959771fa900SAdrien Mazarguil { 9601d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 9611d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4) 962771fa900SAdrien Mazarguil }, 963771fa900SAdrien Mazarguil { 9641d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 9651d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) 966771fa900SAdrien Mazarguil }, 967771fa900SAdrien Mazarguil { 9681d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 9691d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LX) 970771fa900SAdrien Mazarguil }, 971771fa900SAdrien Mazarguil { 9721d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 9731d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) 974771fa900SAdrien Mazarguil }, 975771fa900SAdrien Mazarguil { 976528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 977528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5) 978528a9fbeSYongseok Koh }, 979528a9fbeSYongseok Koh { 980528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 981528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) 982528a9fbeSYongseok Koh }, 983528a9fbeSYongseok Koh { 984528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 985528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EX) 986528a9fbeSYongseok Koh }, 987528a9fbeSYongseok Koh { 988528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 989528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF) 990528a9fbeSYongseok Koh }, 991528a9fbeSYongseok Koh { 992771fa900SAdrien Mazarguil .vendor_id = 0 993771fa900SAdrien Mazarguil } 994771fa900SAdrien Mazarguil }; 995771fa900SAdrien Mazarguil 996fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver = { 9972f3193cfSJan Viktorin .driver = { 9982f3193cfSJan Viktorin .name = MLX5_DRIVER_NAME 9992f3193cfSJan Viktorin }, 1000771fa900SAdrien Mazarguil .id_table = mlx5_pci_id_map, 1001af424af8SShreyansh Jain .probe = mlx5_pci_probe, 10027d7d7ad1SMatan Azrad .drv_flags = RTE_PCI_DRV_INTR_LSC | RTE_PCI_DRV_INTR_RMV, 1003771fa900SAdrien Mazarguil }; 1004771fa900SAdrien Mazarguil 100559b91becSAdrien Mazarguil #ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS 100659b91becSAdrien Mazarguil 100759b91becSAdrien Mazarguil /** 100808c028d0SAdrien Mazarguil * Suffix RTE_EAL_PMD_PATH with "-glue". 100908c028d0SAdrien Mazarguil * 101008c028d0SAdrien Mazarguil * This function performs a sanity check on RTE_EAL_PMD_PATH before 101108c028d0SAdrien Mazarguil * suffixing its last component. 101208c028d0SAdrien Mazarguil * 101308c028d0SAdrien Mazarguil * @param buf[out] 101408c028d0SAdrien Mazarguil * Output buffer, should be large enough otherwise NULL is returned. 101508c028d0SAdrien Mazarguil * @param size 101608c028d0SAdrien Mazarguil * Size of @p out. 101708c028d0SAdrien Mazarguil * 101808c028d0SAdrien Mazarguil * @return 101908c028d0SAdrien Mazarguil * Pointer to @p buf or @p NULL in case suffix cannot be appended. 102008c028d0SAdrien Mazarguil */ 102108c028d0SAdrien Mazarguil static char * 102208c028d0SAdrien Mazarguil mlx5_glue_path(char *buf, size_t size) 102308c028d0SAdrien Mazarguil { 102408c028d0SAdrien Mazarguil static const char *const bad[] = { "/", ".", "..", NULL }; 102508c028d0SAdrien Mazarguil const char *path = RTE_EAL_PMD_PATH; 102608c028d0SAdrien Mazarguil size_t len = strlen(path); 102708c028d0SAdrien Mazarguil size_t off; 102808c028d0SAdrien Mazarguil int i; 102908c028d0SAdrien Mazarguil 103008c028d0SAdrien Mazarguil while (len && path[len - 1] == '/') 103108c028d0SAdrien Mazarguil --len; 103208c028d0SAdrien Mazarguil for (off = len; off && path[off - 1] != '/'; --off) 103308c028d0SAdrien Mazarguil ; 103408c028d0SAdrien Mazarguil for (i = 0; bad[i]; ++i) 103508c028d0SAdrien Mazarguil if (!strncmp(path + off, bad[i], (int)(len - off))) 103608c028d0SAdrien Mazarguil goto error; 103708c028d0SAdrien Mazarguil i = snprintf(buf, size, "%.*s-glue", (int)len, path); 103808c028d0SAdrien Mazarguil if (i == -1 || (size_t)i >= size) 103908c028d0SAdrien Mazarguil goto error; 104008c028d0SAdrien Mazarguil return buf; 104108c028d0SAdrien Mazarguil error: 104208c028d0SAdrien Mazarguil ERROR("unable to append \"-glue\" to last component of" 104308c028d0SAdrien Mazarguil " RTE_EAL_PMD_PATH (\"" RTE_EAL_PMD_PATH "\")," 104408c028d0SAdrien Mazarguil " please re-configure DPDK"); 104508c028d0SAdrien Mazarguil return NULL; 104608c028d0SAdrien Mazarguil } 104708c028d0SAdrien Mazarguil 104808c028d0SAdrien Mazarguil /** 104959b91becSAdrien Mazarguil * Initialization routine for run-time dependency on rdma-core. 105059b91becSAdrien Mazarguil */ 105159b91becSAdrien Mazarguil static int 105259b91becSAdrien Mazarguil mlx5_glue_init(void) 105359b91becSAdrien Mazarguil { 105408c028d0SAdrien Mazarguil char glue_path[sizeof(RTE_EAL_PMD_PATH) - 1 + sizeof("-glue")]; 1055f6242d06SAdrien Mazarguil const char *path[] = { 1056f6242d06SAdrien Mazarguil /* 1057f6242d06SAdrien Mazarguil * A basic security check is necessary before trusting 1058f6242d06SAdrien Mazarguil * MLX5_GLUE_PATH, which may override RTE_EAL_PMD_PATH. 1059f6242d06SAdrien Mazarguil */ 1060f6242d06SAdrien Mazarguil (geteuid() == getuid() && getegid() == getgid() ? 1061f6242d06SAdrien Mazarguil getenv("MLX5_GLUE_PATH") : NULL), 106208c028d0SAdrien Mazarguil /* 106308c028d0SAdrien Mazarguil * When RTE_EAL_PMD_PATH is set, use its glue-suffixed 106408c028d0SAdrien Mazarguil * variant, otherwise let dlopen() look up libraries on its 106508c028d0SAdrien Mazarguil * own. 106608c028d0SAdrien Mazarguil */ 106708c028d0SAdrien Mazarguil (*RTE_EAL_PMD_PATH ? 106808c028d0SAdrien Mazarguil mlx5_glue_path(glue_path, sizeof(glue_path)) : ""), 1069f6242d06SAdrien Mazarguil }; 1070f6242d06SAdrien Mazarguil unsigned int i = 0; 107159b91becSAdrien Mazarguil void *handle = NULL; 107259b91becSAdrien Mazarguil void **sym; 107359b91becSAdrien Mazarguil const char *dlmsg; 107459b91becSAdrien Mazarguil 1075f6242d06SAdrien Mazarguil while (!handle && i != RTE_DIM(path)) { 1076f6242d06SAdrien Mazarguil const char *end; 1077f6242d06SAdrien Mazarguil size_t len; 1078f6242d06SAdrien Mazarguil int ret; 1079f6242d06SAdrien Mazarguil 1080f6242d06SAdrien Mazarguil if (!path[i]) { 1081f6242d06SAdrien Mazarguil ++i; 1082f6242d06SAdrien Mazarguil continue; 1083f6242d06SAdrien Mazarguil } 1084f6242d06SAdrien Mazarguil end = strpbrk(path[i], ":;"); 1085f6242d06SAdrien Mazarguil if (!end) 1086f6242d06SAdrien Mazarguil end = path[i] + strlen(path[i]); 1087f6242d06SAdrien Mazarguil len = end - path[i]; 1088f6242d06SAdrien Mazarguil ret = 0; 1089f6242d06SAdrien Mazarguil do { 1090f6242d06SAdrien Mazarguil char name[ret + 1]; 1091f6242d06SAdrien Mazarguil 1092f6242d06SAdrien Mazarguil ret = snprintf(name, sizeof(name), "%.*s%s" MLX5_GLUE, 1093f6242d06SAdrien Mazarguil (int)len, path[i], 1094f6242d06SAdrien Mazarguil (!len || *(end - 1) == '/') ? "" : "/"); 1095f6242d06SAdrien Mazarguil if (ret == -1) 1096f6242d06SAdrien Mazarguil break; 1097f6242d06SAdrien Mazarguil if (sizeof(name) != (size_t)ret + 1) 1098f6242d06SAdrien Mazarguil continue; 1099f6242d06SAdrien Mazarguil DEBUG("looking for rdma-core glue as \"%s\"", name); 1100f6242d06SAdrien Mazarguil handle = dlopen(name, RTLD_LAZY); 1101f6242d06SAdrien Mazarguil break; 1102f6242d06SAdrien Mazarguil } while (1); 1103f6242d06SAdrien Mazarguil path[i] = end + 1; 1104f6242d06SAdrien Mazarguil if (!*end) 1105f6242d06SAdrien Mazarguil ++i; 1106f6242d06SAdrien Mazarguil } 110759b91becSAdrien Mazarguil if (!handle) { 110859b91becSAdrien Mazarguil rte_errno = EINVAL; 110959b91becSAdrien Mazarguil dlmsg = dlerror(); 111059b91becSAdrien Mazarguil if (dlmsg) 111159b91becSAdrien Mazarguil WARN("cannot load glue library: %s", dlmsg); 111259b91becSAdrien Mazarguil goto glue_error; 111359b91becSAdrien Mazarguil } 111459b91becSAdrien Mazarguil sym = dlsym(handle, "mlx5_glue"); 111559b91becSAdrien Mazarguil if (!sym || !*sym) { 111659b91becSAdrien Mazarguil rte_errno = EINVAL; 111759b91becSAdrien Mazarguil dlmsg = dlerror(); 111859b91becSAdrien Mazarguil if (dlmsg) 111959b91becSAdrien Mazarguil ERROR("cannot resolve glue symbol: %s", dlmsg); 112059b91becSAdrien Mazarguil goto glue_error; 112159b91becSAdrien Mazarguil } 112259b91becSAdrien Mazarguil mlx5_glue = *sym; 112359b91becSAdrien Mazarguil return 0; 112459b91becSAdrien Mazarguil glue_error: 112559b91becSAdrien Mazarguil if (handle) 112659b91becSAdrien Mazarguil dlclose(handle); 112759b91becSAdrien Mazarguil WARN("cannot initialize PMD due to missing run-time" 112859b91becSAdrien Mazarguil " dependency on rdma-core libraries (libibverbs," 112959b91becSAdrien Mazarguil " libmlx5)"); 113059b91becSAdrien Mazarguil return -rte_errno; 113159b91becSAdrien Mazarguil } 113259b91becSAdrien Mazarguil 113359b91becSAdrien Mazarguil #endif 113459b91becSAdrien Mazarguil 1135771fa900SAdrien Mazarguil /** 1136771fa900SAdrien Mazarguil * Driver initialization routine. 1137771fa900SAdrien Mazarguil */ 1138c830cb29SDavid Marchand RTE_INIT(rte_mlx5_pmd_init); 1139c830cb29SDavid Marchand static void 1140c830cb29SDavid Marchand rte_mlx5_pmd_init(void) 1141771fa900SAdrien Mazarguil { 1142ea16068cSYongseok Koh /* Build the static table for ptype conversion. */ 1143ea16068cSYongseok Koh mlx5_set_ptype_table(); 1144771fa900SAdrien Mazarguil /* 1145771fa900SAdrien Mazarguil * RDMAV_HUGEPAGES_SAFE tells ibv_fork_init() we intend to use 1146771fa900SAdrien Mazarguil * huge pages. Calling ibv_fork_init() during init allows 1147771fa900SAdrien Mazarguil * applications to use fork() safely for purposes other than 1148771fa900SAdrien Mazarguil * using this PMD, which is not supported in forked processes. 1149771fa900SAdrien Mazarguil */ 1150771fa900SAdrien Mazarguil setenv("RDMAV_HUGEPAGES_SAFE", "1", 1); 1151161b93e5SYongseok Koh /* Match the size of Rx completion entry to the size of a cacheline. */ 1152161b93e5SYongseok Koh if (RTE_CACHE_LINE_SIZE == 128) 1153161b93e5SYongseok Koh setenv("MLX5_CQE_SIZE", "128", 0); 115459b91becSAdrien Mazarguil #ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS 115559b91becSAdrien Mazarguil if (mlx5_glue_init()) 115659b91becSAdrien Mazarguil return; 115759b91becSAdrien Mazarguil assert(mlx5_glue); 115859b91becSAdrien Mazarguil #endif 11592a3b0097SAdrien Mazarguil #ifndef NDEBUG 11602a3b0097SAdrien Mazarguil /* Glue structure must not contain any NULL pointers. */ 11612a3b0097SAdrien Mazarguil { 11622a3b0097SAdrien Mazarguil unsigned int i; 11632a3b0097SAdrien Mazarguil 11642a3b0097SAdrien Mazarguil for (i = 0; i != sizeof(*mlx5_glue) / sizeof(void *); ++i) 11652a3b0097SAdrien Mazarguil assert(((const void *const *)mlx5_glue)[i]); 11662a3b0097SAdrien Mazarguil } 11672a3b0097SAdrien Mazarguil #endif 11686d5df2eaSAdrien Mazarguil if (strcmp(mlx5_glue->version, MLX5_GLUE_VERSION)) { 11696d5df2eaSAdrien Mazarguil ERROR("rdma-core glue \"%s\" mismatch: \"%s\" is required", 11706d5df2eaSAdrien Mazarguil mlx5_glue->version, MLX5_GLUE_VERSION); 11716d5df2eaSAdrien Mazarguil return; 11726d5df2eaSAdrien Mazarguil } 11730e83b8e5SNelio Laranjeiro mlx5_glue->fork_init(); 11743dcfe039SThomas Monjalon rte_pci_register(&mlx5_driver); 1175771fa900SAdrien Mazarguil } 1176771fa900SAdrien Mazarguil 117701f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__); 117801f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map); 11790880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib"); 1180