xref: /dpdk/drivers/net/mlx5/mlx5.c (revision a94e89e47b59ebaf84246bbb34c06e1a004cde8a)
18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause
2771fa900SAdrien Mazarguil  * Copyright 2015 6WIND S.A.
35feecc57SShahaf Shuler  * Copyright 2015 Mellanox Technologies, Ltd
4771fa900SAdrien Mazarguil  */
5771fa900SAdrien Mazarguil 
6771fa900SAdrien Mazarguil #include <stddef.h>
7771fa900SAdrien Mazarguil #include <unistd.h>
8771fa900SAdrien Mazarguil #include <string.h>
9771fa900SAdrien Mazarguil #include <stdint.h>
10771fa900SAdrien Mazarguil #include <stdlib.h>
11e72dd09bSNélio Laranjeiro #include <errno.h>
1225025da3SSpike Du #include <fcntl.h>
13771fa900SAdrien Mazarguil 
14771fa900SAdrien Mazarguil #include <rte_malloc.h>
15df96fd0dSBruce Richardson #include <ethdev_driver.h>
16771fa900SAdrien Mazarguil #include <rte_pci.h>
171f37cb2bSDavid Marchand #include <bus_pci_driver.h>
18771fa900SAdrien Mazarguil #include <rte_common.h>
19e72dd09bSNélio Laranjeiro #include <rte_kvargs.h>
20e89c15b6SAdrien Mazarguil #include <rte_rwlock.h>
21e89c15b6SAdrien Mazarguil #include <rte_spinlock.h>
22f38c5457SAdrien Mazarguil #include <rte_string_fns.h>
235dfa003dSMichael Baum #include <rte_eal_paging.h>
24f15db67dSMatan Azrad #include <rte_alarm.h>
2520698c9fSOphir Munk #include <rte_cycles.h>
2625025da3SSpike Du #include <rte_interrupts.h>
27771fa900SAdrien Mazarguil 
287b4f1e6bSMatan Azrad #include <mlx5_glue.h>
297b4f1e6bSMatan Azrad #include <mlx5_devx_cmds.h>
3093e30982SMatan Azrad #include <mlx5_common.h>
31391b8bccSOphir Munk #include <mlx5_common_os.h>
32a4de9586SVu Pham #include <mlx5_common_mp.h>
3383c2047cSSuanming Mou #include <mlx5_malloc.h>
347b4f1e6bSMatan Azrad 
357b4f1e6bSMatan Azrad #include "mlx5_defs.h"
36771fa900SAdrien Mazarguil #include "mlx5.h"
37771fa900SAdrien Mazarguil #include "mlx5_utils.h"
382e22920bSAdrien Mazarguil #include "mlx5_rxtx.h"
39151cbe3aSMichael Baum #include "mlx5_rx.h"
40377b69fbSMichael Baum #include "mlx5_tx.h"
41771fa900SAdrien Mazarguil #include "mlx5_autoconf.h"
4284c406e7SOri Kam #include "mlx5_flow.h"
43223f2c21SOphir Munk #include "mlx5_flow_os.h"
44efa79e68SOri Kam #include "rte_pmd_mlx5.h"
45771fa900SAdrien Mazarguil 
46a7f34989SXueming Li #define MLX5_ETH_DRIVER_NAME mlx5_eth
47a7f34989SXueming Li 
4899c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */
4999c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en"
5099c12dccSNélio Laranjeiro 
5178c7a16dSYongseok Koh /* Device parameter to enable padding Rx packet to cacheline size. */
5278c7a16dSYongseok Koh #define MLX5_RXQ_PKT_PAD_EN "rxq_pkt_pad_en"
5378c7a16dSYongseok Koh 
547d6bf6b8SYongseok Koh /* Device parameter to enable Multi-Packet Rx queue. */
557d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_EN "mprq_en"
567d6bf6b8SYongseok Koh 
577d6bf6b8SYongseok Koh /* Device parameter to configure log 2 of the number of strides for MPRQ. */
587d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_LOG_STRIDE_NUM "mprq_log_stride_num"
597d6bf6b8SYongseok Koh 
60ecb16045SAlexander Kozyrev /* Device parameter to configure log 2 of the stride size for MPRQ. */
61ecb16045SAlexander Kozyrev #define MLX5_RX_MPRQ_LOG_STRIDE_SIZE "mprq_log_stride_size"
62ecb16045SAlexander Kozyrev 
637d6bf6b8SYongseok Koh /* Device parameter to limit the size of memcpy'd packet for MPRQ. */
647d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_MAX_MEMCPY_LEN "mprq_max_memcpy_len"
657d6bf6b8SYongseok Koh 
667d6bf6b8SYongseok Koh /* Device parameter to set the minimum number of Rx queues to enable MPRQ. */
677d6bf6b8SYongseok Koh #define MLX5_RXQS_MIN_MPRQ "rxqs_min_mprq"
687d6bf6b8SYongseok Koh 
69a6bd4911SViacheslav Ovsiienko /* Device parameter to configure inline send. Deprecated, ignored.*/
702a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline"
712a66cf37SYaacov Hazan 
72505f1fe4SViacheslav Ovsiienko /* Device parameter to limit packet size to inline with ordinary SEND. */
73505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MAX "txq_inline_max"
74505f1fe4SViacheslav Ovsiienko 
75505f1fe4SViacheslav Ovsiienko /* Device parameter to configure minimal data size to inline. */
76505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MIN "txq_inline_min"
77505f1fe4SViacheslav Ovsiienko 
78505f1fe4SViacheslav Ovsiienko /* Device parameter to limit packet size to inline with Enhanced MPW. */
79505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MPW "txq_inline_mpw"
80505f1fe4SViacheslav Ovsiienko 
812a66cf37SYaacov Hazan /*
822a66cf37SYaacov Hazan  * Device parameter to configure the number of TX queues threshold for
832a66cf37SYaacov Hazan  * enabling inline send.
842a66cf37SYaacov Hazan  */
852a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline"
862a66cf37SYaacov Hazan 
8709d8b416SYongseok Koh /*
8809d8b416SYongseok Koh  * Device parameter to configure the number of TX queues threshold for
89a6bd4911SViacheslav Ovsiienko  * enabling vectorized Tx, deprecated, ignored (no vectorized Tx routines).
9009d8b416SYongseok Koh  */
9109d8b416SYongseok Koh #define MLX5_TXQS_MAX_VEC "txqs_max_vec"
9209d8b416SYongseok Koh 
93230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */
94230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en"
95230189d9SNélio Laranjeiro 
96a6bd4911SViacheslav Ovsiienko /*
97a6bd4911SViacheslav Ovsiienko  * Device parameter to include 2 dsegs in the title WQEBB.
98a6bd4911SViacheslav Ovsiienko  * Deprecated, ignored.
99a6bd4911SViacheslav Ovsiienko  */
1006ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en"
1016ce84bd8SYongseok Koh 
102a6bd4911SViacheslav Ovsiienko /*
103a6bd4911SViacheslav Ovsiienko  * Device parameter to limit the size of inlining packet.
104a6bd4911SViacheslav Ovsiienko  * Deprecated, ignored.
105a6bd4911SViacheslav Ovsiienko  */
1066ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len"
1076ce84bd8SYongseok Koh 
108a6bd4911SViacheslav Ovsiienko /*
1098f848f32SViacheslav Ovsiienko  * Device parameter to enable Tx scheduling on timestamps
1108f848f32SViacheslav Ovsiienko  * and specify the packet pacing granularity in nanoseconds.
1118f848f32SViacheslav Ovsiienko  */
1128f848f32SViacheslav Ovsiienko #define MLX5_TX_PP "tx_pp"
1138f848f32SViacheslav Ovsiienko 
1148f848f32SViacheslav Ovsiienko /*
1158f848f32SViacheslav Ovsiienko  * Device parameter to specify skew in nanoseconds on Tx datapath,
1168f848f32SViacheslav Ovsiienko  * it represents the time between SQ start WQE processing and
1178f848f32SViacheslav Ovsiienko  * appearing actual packet data on the wire.
1188f848f32SViacheslav Ovsiienko  */
1198f848f32SViacheslav Ovsiienko #define MLX5_TX_SKEW "tx_skew"
1208f848f32SViacheslav Ovsiienko 
1218f848f32SViacheslav Ovsiienko /*
122a6bd4911SViacheslav Ovsiienko  * Device parameter to enable hardware Tx vector.
123a6bd4911SViacheslav Ovsiienko  * Deprecated, ignored (no vectorized Tx routines anymore).
124a6bd4911SViacheslav Ovsiienko  */
1255644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en"
1265644d5b9SNelio Laranjeiro 
1275644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */
1285644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en"
1295644d5b9SNelio Laranjeiro 
13078a54648SXueming Li /* Allow L3 VXLAN flow creation. */
13178a54648SXueming Li #define MLX5_L3_VXLAN_EN "l3_vxlan_en"
13278a54648SXueming Li 
133e2b4925eSOri Kam /* Activate DV E-Switch flow steering. */
134e2b4925eSOri Kam #define MLX5_DV_ESW_EN "dv_esw_en"
135e2b4925eSOri Kam 
13651e72d38SOri Kam /* Activate DV flow steering. */
13751e72d38SOri Kam #define MLX5_DV_FLOW_EN "dv_flow_en"
13851e72d38SOri Kam 
1392d241515SViacheslav Ovsiienko /* Enable extensive flow metadata support. */
1402d241515SViacheslav Ovsiienko #define MLX5_DV_XMETA_EN "dv_xmeta_en"
1412d241515SViacheslav Ovsiienko 
1420f0ae73aSShiri Kuzin /* Device parameter to let the user manage the lacp traffic of bonded device */
1430f0ae73aSShiri Kuzin #define MLX5_LACP_BY_USER "lacp_by_user"
1440f0ae73aSShiri Kuzin 
145db209cc3SNélio Laranjeiro /* Activate Netlink support in VF mode. */
146db209cc3SNélio Laranjeiro #define MLX5_VF_NL_EN "vf_nl_en"
147db209cc3SNélio Laranjeiro 
1486de569f5SAdrien Mazarguil /* Select port representors to instantiate. */
1496de569f5SAdrien Mazarguil #define MLX5_REPRESENTOR "representor"
1506de569f5SAdrien Mazarguil 
151066cfecdSMatan Azrad /* Device parameter to configure the maximum number of dump files per queue. */
152066cfecdSMatan Azrad #define MLX5_MAX_DUMP_FILES_NUM "max_dump_files_num"
153066cfecdSMatan Azrad 
15421bb6c7eSDekel Peled /* Configure timeout of LRO session (in microseconds). */
15521bb6c7eSDekel Peled #define MLX5_LRO_TIMEOUT_USEC "lro_timeout_usec"
15621bb6c7eSDekel Peled 
1571ad9a3d0SBing Zhao /*
1581ad9a3d0SBing Zhao  * Device parameter to configure the total data buffer size for a single
1591ad9a3d0SBing Zhao  * hairpin queue (logarithm value).
1601ad9a3d0SBing Zhao  */
1611ad9a3d0SBing Zhao #define MLX5_HP_BUF_SIZE "hp_buf_log_sz"
1621ad9a3d0SBing Zhao 
163a1da6f62SSuanming Mou /* Flow memory reclaim mode. */
164a1da6f62SSuanming Mou #define MLX5_RECLAIM_MEM "reclaim_mem_mode"
165a1da6f62SSuanming Mou 
16650f95b23SSuanming Mou /* Decap will be used or not. */
16750f95b23SSuanming Mou #define MLX5_DECAP_EN "decap_en"
1685522da6bSSuanming Mou 
169e39226bdSJiawei Wang /* Device parameter to configure allow or prevent duplicate rules pattern. */
170e39226bdSJiawei Wang #define MLX5_ALLOW_DUPLICATE_PATTERN "allow_duplicate_pattern"
171e39226bdSJiawei Wang 
172febcac7bSBing Zhao /* Device parameter to configure the delay drop when creating Rxqs. */
173febcac7bSBing Zhao #define MLX5_DELAY_DROP "delay_drop"
174febcac7bSBing Zhao 
1751939eb6fSDariusz Sosnowski /* Device parameter to create the fdb default rule in PMD */
1761939eb6fSDariusz Sosnowski #define MLX5_FDB_DEFAULT_RULE_EN "fdb_def_rule_en"
1771939eb6fSDariusz Sosnowski 
1784d368e1dSXiaoyu Min /* HW steering counter configuration. */
1794d368e1dSXiaoyu Min #define MLX5_HWS_CNT_SERVICE_CORE "service_core"
1804d368e1dSXiaoyu Min 
1814d368e1dSXiaoyu Min /* HW steering counter's query interval. */
1824d368e1dSXiaoyu Min #define MLX5_HWS_CNT_CYCLE_TIME "svc_cycle_time"
1834d368e1dSXiaoyu Min 
184483181f7SDariusz Sosnowski /* Device parameter to control representor matching in ingress/egress flows with HWS. */
185483181f7SDariusz Sosnowski #define MLX5_REPR_MATCHING_EN "repr_matching_en"
186483181f7SDariusz Sosnowski 
187974f1e7eSYongseok Koh /* Shared memory between primary and secondary processes. */
188974f1e7eSYongseok Koh struct mlx5_shared_data *mlx5_shared_data;
189974f1e7eSYongseok Koh 
1902e86c4e5SOphir Munk /** Driver-specific log messages type. */
1912e86c4e5SOphir Munk int mlx5_logtype;
192a170a30dSNélio Laranjeiro 
19391389890SOphir Munk static LIST_HEAD(, mlx5_dev_ctx_shared) mlx5_dev_ctx_list =
19491389890SOphir Munk 						LIST_HEAD_INITIALIZER();
195ef65067cSTal Shnaiderman static pthread_mutex_t mlx5_dev_ctx_list_mutex;
1965c761238SGregory Etelson static const struct mlx5_indexed_pool_config mlx5_ipool_cfg[] = {
197f1ae0b35SOphir Munk #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H)
1989cac7dedSGregory Etelson 	[MLX5_IPOOL_DECAP_ENCAP] = {
199014d1cbeSSuanming Mou 		.size = sizeof(struct mlx5_flow_dv_encap_decap_resource),
200014d1cbeSSuanming Mou 		.trunk_size = 64,
201014d1cbeSSuanming Mou 		.grow_trunk = 3,
202014d1cbeSSuanming Mou 		.grow_shift = 2,
2032f3dc1f4SSuanming Mou 		.need_lock = 1,
204014d1cbeSSuanming Mou 		.release_mem_en = 1,
20583c2047cSSuanming Mou 		.malloc = mlx5_malloc,
20683c2047cSSuanming Mou 		.free = mlx5_free,
207014d1cbeSSuanming Mou 		.type = "mlx5_encap_decap_ipool",
208014d1cbeSSuanming Mou 	},
2099cac7dedSGregory Etelson 	[MLX5_IPOOL_PUSH_VLAN] = {
2108acf8ac9SSuanming Mou 		.size = sizeof(struct mlx5_flow_dv_push_vlan_action_resource),
2118acf8ac9SSuanming Mou 		.trunk_size = 64,
2128acf8ac9SSuanming Mou 		.grow_trunk = 3,
2138acf8ac9SSuanming Mou 		.grow_shift = 2,
2142f3dc1f4SSuanming Mou 		.need_lock = 1,
2158acf8ac9SSuanming Mou 		.release_mem_en = 1,
21683c2047cSSuanming Mou 		.malloc = mlx5_malloc,
21783c2047cSSuanming Mou 		.free = mlx5_free,
2188acf8ac9SSuanming Mou 		.type = "mlx5_push_vlan_ipool",
2198acf8ac9SSuanming Mou 	},
2209cac7dedSGregory Etelson 	[MLX5_IPOOL_TAG] = {
2215f114269SSuanming Mou 		.size = sizeof(struct mlx5_flow_dv_tag_resource),
2225f114269SSuanming Mou 		.trunk_size = 64,
2235f114269SSuanming Mou 		.grow_trunk = 3,
2245f114269SSuanming Mou 		.grow_shift = 2,
2252f3dc1f4SSuanming Mou 		.need_lock = 1,
22607b51bb9SSuanming Mou 		.release_mem_en = 0,
22707b51bb9SSuanming Mou 		.per_core_cache = (1 << 16),
22883c2047cSSuanming Mou 		.malloc = mlx5_malloc,
22983c2047cSSuanming Mou 		.free = mlx5_free,
2305f114269SSuanming Mou 		.type = "mlx5_tag_ipool",
2315f114269SSuanming Mou 	},
2329cac7dedSGregory Etelson 	[MLX5_IPOOL_PORT_ID] = {
233f3faf9eaSSuanming Mou 		.size = sizeof(struct mlx5_flow_dv_port_id_action_resource),
234f3faf9eaSSuanming Mou 		.trunk_size = 64,
235f3faf9eaSSuanming Mou 		.grow_trunk = 3,
236f3faf9eaSSuanming Mou 		.grow_shift = 2,
2372f3dc1f4SSuanming Mou 		.need_lock = 1,
238f3faf9eaSSuanming Mou 		.release_mem_en = 1,
23983c2047cSSuanming Mou 		.malloc = mlx5_malloc,
24083c2047cSSuanming Mou 		.free = mlx5_free,
241f3faf9eaSSuanming Mou 		.type = "mlx5_port_id_ipool",
242f3faf9eaSSuanming Mou 	},
2439cac7dedSGregory Etelson 	[MLX5_IPOOL_JUMP] = {
2447ac99475SSuanming Mou 		.size = sizeof(struct mlx5_flow_tbl_data_entry),
2457ac99475SSuanming Mou 		.trunk_size = 64,
2467ac99475SSuanming Mou 		.grow_trunk = 3,
2477ac99475SSuanming Mou 		.grow_shift = 2,
2482f3dc1f4SSuanming Mou 		.need_lock = 1,
2497ac99475SSuanming Mou 		.release_mem_en = 1,
25083c2047cSSuanming Mou 		.malloc = mlx5_malloc,
25183c2047cSSuanming Mou 		.free = mlx5_free,
2527ac99475SSuanming Mou 		.type = "mlx5_jump_ipool",
2537ac99475SSuanming Mou 	},
2549cac7dedSGregory Etelson 	[MLX5_IPOOL_SAMPLE] = {
255b4c0ddbfSJiawei Wang 		.size = sizeof(struct mlx5_flow_dv_sample_resource),
256b4c0ddbfSJiawei Wang 		.trunk_size = 64,
257b4c0ddbfSJiawei Wang 		.grow_trunk = 3,
258b4c0ddbfSJiawei Wang 		.grow_shift = 2,
2592f3dc1f4SSuanming Mou 		.need_lock = 1,
260b4c0ddbfSJiawei Wang 		.release_mem_en = 1,
261b4c0ddbfSJiawei Wang 		.malloc = mlx5_malloc,
262b4c0ddbfSJiawei Wang 		.free = mlx5_free,
263b4c0ddbfSJiawei Wang 		.type = "mlx5_sample_ipool",
264b4c0ddbfSJiawei Wang 	},
2659cac7dedSGregory Etelson 	[MLX5_IPOOL_DEST_ARRAY] = {
26600c10c22SJiawei Wang 		.size = sizeof(struct mlx5_flow_dv_dest_array_resource),
26700c10c22SJiawei Wang 		.trunk_size = 64,
26800c10c22SJiawei Wang 		.grow_trunk = 3,
26900c10c22SJiawei Wang 		.grow_shift = 2,
2702f3dc1f4SSuanming Mou 		.need_lock = 1,
27100c10c22SJiawei Wang 		.release_mem_en = 1,
27200c10c22SJiawei Wang 		.malloc = mlx5_malloc,
27300c10c22SJiawei Wang 		.free = mlx5_free,
27400c10c22SJiawei Wang 		.type = "mlx5_dest_array_ipool",
27500c10c22SJiawei Wang 	},
2769cac7dedSGregory Etelson 	[MLX5_IPOOL_TUNNEL_ID] = {
2779cac7dedSGregory Etelson 		.size = sizeof(struct mlx5_flow_tunnel),
278495b2ed4SSuanming Mou 		.trunk_size = MLX5_MAX_TUNNELS,
2799cac7dedSGregory Etelson 		.need_lock = 1,
2809cac7dedSGregory Etelson 		.release_mem_en = 1,
2819cac7dedSGregory Etelson 		.type = "mlx5_tunnel_offload",
2829cac7dedSGregory Etelson 	},
2839cac7dedSGregory Etelson 	[MLX5_IPOOL_TNL_TBL_ID] = {
2849cac7dedSGregory Etelson 		.size = 0,
2859cac7dedSGregory Etelson 		.need_lock = 1,
2869cac7dedSGregory Etelson 		.type = "mlx5_flow_tnl_tbl_ipool",
2879cac7dedSGregory Etelson 	},
288b88341caSSuanming Mou #endif
2899cac7dedSGregory Etelson 	[MLX5_IPOOL_MTR] = {
29083306d6cSShun Hao 		/**
29183306d6cSShun Hao 		 * The ipool index should grow continually from small to big,
29283306d6cSShun Hao 		 * for meter idx, so not set grow_trunk to avoid meter index
29383306d6cSShun Hao 		 * not jump continually.
29483306d6cSShun Hao 		 */
295e6100c7bSLi Zhang 		.size = sizeof(struct mlx5_legacy_flow_meter),
2968638e2b0SSuanming Mou 		.trunk_size = 64,
2972f3dc1f4SSuanming Mou 		.need_lock = 1,
2988638e2b0SSuanming Mou 		.release_mem_en = 1,
29983c2047cSSuanming Mou 		.malloc = mlx5_malloc,
30083c2047cSSuanming Mou 		.free = mlx5_free,
3018638e2b0SSuanming Mou 		.type = "mlx5_meter_ipool",
3028638e2b0SSuanming Mou 	},
3039cac7dedSGregory Etelson 	[MLX5_IPOOL_MCP] = {
30490e6053aSSuanming Mou 		.size = sizeof(struct mlx5_flow_mreg_copy_resource),
30590e6053aSSuanming Mou 		.trunk_size = 64,
30690e6053aSSuanming Mou 		.grow_trunk = 3,
30790e6053aSSuanming Mou 		.grow_shift = 2,
3082f3dc1f4SSuanming Mou 		.need_lock = 1,
30990e6053aSSuanming Mou 		.release_mem_en = 1,
31083c2047cSSuanming Mou 		.malloc = mlx5_malloc,
31183c2047cSSuanming Mou 		.free = mlx5_free,
31290e6053aSSuanming Mou 		.type = "mlx5_mcp_ipool",
31390e6053aSSuanming Mou 	},
3149cac7dedSGregory Etelson 	[MLX5_IPOOL_HRXQ] = {
315772dc0ebSSuanming Mou 		.size = (sizeof(struct mlx5_hrxq) + MLX5_RSS_HASH_KEY_LEN),
316772dc0ebSSuanming Mou 		.trunk_size = 64,
317772dc0ebSSuanming Mou 		.grow_trunk = 3,
318772dc0ebSSuanming Mou 		.grow_shift = 2,
3192f3dc1f4SSuanming Mou 		.need_lock = 1,
320772dc0ebSSuanming Mou 		.release_mem_en = 1,
32183c2047cSSuanming Mou 		.malloc = mlx5_malloc,
32283c2047cSSuanming Mou 		.free = mlx5_free,
323772dc0ebSSuanming Mou 		.type = "mlx5_hrxq_ipool",
324772dc0ebSSuanming Mou 	},
3259cac7dedSGregory Etelson 	[MLX5_IPOOL_MLX5_FLOW] = {
3265c761238SGregory Etelson 		/*
3275c761238SGregory Etelson 		 * MLX5_IPOOL_MLX5_FLOW size varies for DV and VERBS flows.
3285c761238SGregory Etelson 		 * It set in run time according to PCI function configuration.
3295c761238SGregory Etelson 		 */
3305c761238SGregory Etelson 		.size = 0,
331b88341caSSuanming Mou 		.trunk_size = 64,
332b88341caSSuanming Mou 		.grow_trunk = 3,
333b88341caSSuanming Mou 		.grow_shift = 2,
3342f3dc1f4SSuanming Mou 		.need_lock = 1,
335b4edeaf3SSuanming Mou 		.release_mem_en = 0,
336b4edeaf3SSuanming Mou 		.per_core_cache = 1 << 19,
33783c2047cSSuanming Mou 		.malloc = mlx5_malloc,
33883c2047cSSuanming Mou 		.free = mlx5_free,
339b88341caSSuanming Mou 		.type = "mlx5_flow_handle_ipool",
340b88341caSSuanming Mou 	},
3419cac7dedSGregory Etelson 	[MLX5_IPOOL_RTE_FLOW] = {
342ab612adcSSuanming Mou 		.size = sizeof(struct rte_flow),
343ab612adcSSuanming Mou 		.trunk_size = 4096,
344ab612adcSSuanming Mou 		.need_lock = 1,
345ab612adcSSuanming Mou 		.release_mem_en = 1,
34683c2047cSSuanming Mou 		.malloc = mlx5_malloc,
34783c2047cSSuanming Mou 		.free = mlx5_free,
348ab612adcSSuanming Mou 		.type = "rte_flow_ipool",
349ab612adcSSuanming Mou 	},
3509cac7dedSGregory Etelson 	[MLX5_IPOOL_RSS_EXPANTION_FLOW_ID] = {
3514ae8825cSXueming Li 		.size = 0,
3524ae8825cSXueming Li 		.need_lock = 1,
3534ae8825cSXueming Li 		.type = "mlx5_flow_rss_id_ipool",
3544ae8825cSXueming Li 	},
3559cac7dedSGregory Etelson 	[MLX5_IPOOL_RSS_SHARED_ACTIONS] = {
3564a42ac1fSMatan Azrad 		.size = sizeof(struct mlx5_shared_action_rss),
3574a42ac1fSMatan Azrad 		.trunk_size = 64,
3584a42ac1fSMatan Azrad 		.grow_trunk = 3,
3594a42ac1fSMatan Azrad 		.grow_shift = 2,
3604a42ac1fSMatan Azrad 		.need_lock = 1,
3614a42ac1fSMatan Azrad 		.release_mem_en = 1,
3624a42ac1fSMatan Azrad 		.malloc = mlx5_malloc,
3634a42ac1fSMatan Azrad 		.free = mlx5_free,
3644a42ac1fSMatan Azrad 		.type = "mlx5_shared_action_rss",
3654a42ac1fSMatan Azrad 	},
366afb4aa4fSLi Zhang 	[MLX5_IPOOL_MTR_POLICY] = {
367afb4aa4fSLi Zhang 		/**
368afb4aa4fSLi Zhang 		 * The ipool index should grow continually from small to big,
369afb4aa4fSLi Zhang 		 * for policy idx, so not set grow_trunk to avoid policy index
370afb4aa4fSLi Zhang 		 * not jump continually.
371afb4aa4fSLi Zhang 		 */
372afb4aa4fSLi Zhang 		.size = sizeof(struct mlx5_flow_meter_sub_policy),
373afb4aa4fSLi Zhang 		.trunk_size = 64,
374afb4aa4fSLi Zhang 		.need_lock = 1,
375afb4aa4fSLi Zhang 		.release_mem_en = 1,
376afb4aa4fSLi Zhang 		.malloc = mlx5_malloc,
377afb4aa4fSLi Zhang 		.free = mlx5_free,
378afb4aa4fSLi Zhang 		.type = "mlx5_meter_policy_ipool",
379afb4aa4fSLi Zhang 	},
380014d1cbeSSuanming Mou };
381014d1cbeSSuanming Mou 
382830d2091SOri Kam #define MLX5_FLOW_MIN_ID_POOL_SIZE 512
383830d2091SOri Kam #define MLX5_ID_GENERATION_ARRAY_FACTOR 16
384830d2091SOri Kam 
385f7c3f3c2SSuanming Mou #define MLX5_FLOW_TABLE_HLIST_ARRAY_SIZE 1024
386860897d2SBing Zhao 
387830d2091SOri Kam /**
388f926cce3SXueming Li  * Decide whether representor ID is a HPF(host PF) port on BF2.
389f926cce3SXueming Li  *
390f926cce3SXueming Li  * @param dev
391f926cce3SXueming Li  *   Pointer to Ethernet device structure.
392f926cce3SXueming Li  *
393f926cce3SXueming Li  * @return
394f926cce3SXueming Li  *   Non-zero if HPF, otherwise 0.
395f926cce3SXueming Li  */
396f926cce3SXueming Li bool
397f926cce3SXueming Li mlx5_is_hpf(struct rte_eth_dev *dev)
398f926cce3SXueming Li {
399f926cce3SXueming Li 	struct mlx5_priv *priv = dev->data->dev_private;
400f926cce3SXueming Li 	uint16_t repr = MLX5_REPRESENTOR_REPR(priv->representor_id);
401f926cce3SXueming Li 	int type = MLX5_REPRESENTOR_TYPE(priv->representor_id);
402f926cce3SXueming Li 
403f926cce3SXueming Li 	return priv->representor != 0 && type == RTE_ETH_REPRESENTOR_VF &&
404f926cce3SXueming Li 	       MLX5_REPRESENTOR_REPR(-1) == repr;
405f926cce3SXueming Li }
406f926cce3SXueming Li 
407f926cce3SXueming Li /**
408919488fbSXueming Li  * Decide whether representor ID is a SF port representor.
409919488fbSXueming Li  *
410919488fbSXueming Li  * @param dev
411919488fbSXueming Li  *   Pointer to Ethernet device structure.
412919488fbSXueming Li  *
413919488fbSXueming Li  * @return
414919488fbSXueming Li  *   Non-zero if HPF, otherwise 0.
415919488fbSXueming Li  */
416919488fbSXueming Li bool
417919488fbSXueming Li mlx5_is_sf_repr(struct rte_eth_dev *dev)
418919488fbSXueming Li {
419919488fbSXueming Li 	struct mlx5_priv *priv = dev->data->dev_private;
420919488fbSXueming Li 	int type = MLX5_REPRESENTOR_TYPE(priv->representor_id);
421919488fbSXueming Li 
422919488fbSXueming Li 	return priv->representor != 0 && type == RTE_ETH_REPRESENTOR_SF;
423919488fbSXueming Li }
424919488fbSXueming Li 
425919488fbSXueming Li /**
426f935ed4bSDekel Peled  * Initialize the ASO aging management structure.
427f935ed4bSDekel Peled  *
428f935ed4bSDekel Peled  * @param[in] sh
429f935ed4bSDekel Peled  *   Pointer to mlx5_dev_ctx_shared object to free
430f935ed4bSDekel Peled  *
431f935ed4bSDekel Peled  * @return
432f935ed4bSDekel Peled  *   0 on success, a negative errno value otherwise and rte_errno is set.
433f935ed4bSDekel Peled  */
434f935ed4bSDekel Peled int
435f935ed4bSDekel Peled mlx5_flow_aso_age_mng_init(struct mlx5_dev_ctx_shared *sh)
436f935ed4bSDekel Peled {
437f935ed4bSDekel Peled 	int err;
438f935ed4bSDekel Peled 
439f935ed4bSDekel Peled 	if (sh->aso_age_mng)
440f935ed4bSDekel Peled 		return 0;
441f935ed4bSDekel Peled 	sh->aso_age_mng = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sh->aso_age_mng),
442f935ed4bSDekel Peled 				      RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
443f935ed4bSDekel Peled 	if (!sh->aso_age_mng) {
444f935ed4bSDekel Peled 		DRV_LOG(ERR, "aso_age_mng allocation was failed.");
445f935ed4bSDekel Peled 		rte_errno = ENOMEM;
446f935ed4bSDekel Peled 		return -ENOMEM;
447f935ed4bSDekel Peled 	}
44848fbb0e9SAlexander Kozyrev 	err = mlx5_aso_queue_init(sh, ASO_OPC_MOD_FLOW_HIT, 1);
449f935ed4bSDekel Peled 	if (err) {
450f935ed4bSDekel Peled 		mlx5_free(sh->aso_age_mng);
451f935ed4bSDekel Peled 		return -1;
452f935ed4bSDekel Peled 	}
4537cf2d15aSJiawei Wang 	rte_rwlock_init(&sh->aso_age_mng->resize_rwl);
454f935ed4bSDekel Peled 	rte_spinlock_init(&sh->aso_age_mng->free_sl);
455f935ed4bSDekel Peled 	LIST_INIT(&sh->aso_age_mng->free);
456f935ed4bSDekel Peled 	return 0;
457f935ed4bSDekel Peled }
458f935ed4bSDekel Peled 
459f935ed4bSDekel Peled /**
460f935ed4bSDekel Peled  * Close and release all the resources of the ASO aging management structure.
461f935ed4bSDekel Peled  *
462f935ed4bSDekel Peled  * @param[in] sh
463f935ed4bSDekel Peled  *   Pointer to mlx5_dev_ctx_shared object to free.
464f935ed4bSDekel Peled  */
465f935ed4bSDekel Peled static void
466f935ed4bSDekel Peled mlx5_flow_aso_age_mng_close(struct mlx5_dev_ctx_shared *sh)
467f935ed4bSDekel Peled {
468f935ed4bSDekel Peled 	int i, j;
469f935ed4bSDekel Peled 
47029efa63aSLi Zhang 	mlx5_aso_flow_hit_queue_poll_stop(sh);
47129efa63aSLi Zhang 	mlx5_aso_queue_uninit(sh, ASO_OPC_MOD_FLOW_HIT);
472f935ed4bSDekel Peled 	if (sh->aso_age_mng->pools) {
473f935ed4bSDekel Peled 		struct mlx5_aso_age_pool *pool;
474f935ed4bSDekel Peled 
475f935ed4bSDekel Peled 		for (i = 0; i < sh->aso_age_mng->next; ++i) {
476f935ed4bSDekel Peled 			pool = sh->aso_age_mng->pools[i];
477f935ed4bSDekel Peled 			claim_zero(mlx5_devx_cmd_destroy
478f935ed4bSDekel Peled 						(pool->flow_hit_aso_obj));
479f935ed4bSDekel Peled 			for (j = 0; j < MLX5_COUNTERS_PER_POOL; ++j)
480f935ed4bSDekel Peled 				if (pool->actions[j].dr_action)
481f935ed4bSDekel Peled 					claim_zero
482223f2c21SOphir Munk 					    (mlx5_flow_os_destroy_flow_action
483f935ed4bSDekel Peled 					      (pool->actions[j].dr_action));
484f935ed4bSDekel Peled 			mlx5_free(pool);
485f935ed4bSDekel Peled 		}
486f935ed4bSDekel Peled 		mlx5_free(sh->aso_age_mng->pools);
487f935ed4bSDekel Peled 	}
4887ad0b6d9SDekel Peled 	mlx5_free(sh->aso_age_mng);
489f935ed4bSDekel Peled }
490f935ed4bSDekel Peled 
491f935ed4bSDekel Peled /**
492fa2d01c8SDong Zhou  * Initialize the shared aging list information per port.
493fa2d01c8SDong Zhou  *
494fa2d01c8SDong Zhou  * @param[in] sh
4956e88bc42SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object.
496fa2d01c8SDong Zhou  */
497fa2d01c8SDong Zhou static void
4986e88bc42SOphir Munk mlx5_flow_aging_init(struct mlx5_dev_ctx_shared *sh)
499fa2d01c8SDong Zhou {
500fa2d01c8SDong Zhou 	uint32_t i;
501fa2d01c8SDong Zhou 	struct mlx5_age_info *age_info;
502fa2d01c8SDong Zhou 
50304a4de75SMichael Baum 	/*
50404a4de75SMichael Baum 	 * In HW steering, aging information structure is initialized later
50504a4de75SMichael Baum 	 * during configure function.
50604a4de75SMichael Baum 	 */
50704a4de75SMichael Baum 	if (sh->config.dv_flow_en == 2)
50804a4de75SMichael Baum 		return;
509fa2d01c8SDong Zhou 	for (i = 0; i < sh->max_port; i++) {
510fa2d01c8SDong Zhou 		age_info = &sh->port[i].age_info;
511fa2d01c8SDong Zhou 		age_info->flags = 0;
512fa2d01c8SDong Zhou 		TAILQ_INIT(&age_info->aged_counters);
513f9bc5274SMatan Azrad 		LIST_INIT(&age_info->aged_aso);
514fa2d01c8SDong Zhou 		rte_spinlock_init(&age_info->aged_sl);
515fa2d01c8SDong Zhou 		MLX5_AGE_SET(age_info, MLX5_AGE_TRIGGER);
516fa2d01c8SDong Zhou 	}
517fa2d01c8SDong Zhou }
518fa2d01c8SDong Zhou 
519fa2d01c8SDong Zhou /**
520cf8971dbSMichael Baum  * DV flow counter mode detect and config.
521cf8971dbSMichael Baum  *
522cf8971dbSMichael Baum  * @param dev
523cf8971dbSMichael Baum  *   Pointer to rte_eth_dev structure.
524cf8971dbSMichael Baum  *
525cf8971dbSMichael Baum  */
526cf8971dbSMichael Baum void
527cf8971dbSMichael Baum mlx5_flow_counter_mode_config(struct rte_eth_dev *dev __rte_unused)
528cf8971dbSMichael Baum {
529cf8971dbSMichael Baum #ifdef HAVE_IBV_FLOW_DV_SUPPORT
530cf8971dbSMichael Baum 	struct mlx5_priv *priv = dev->data->dev_private;
531cf8971dbSMichael Baum 	struct mlx5_dev_ctx_shared *sh = priv->sh;
532cf8971dbSMichael Baum 	struct mlx5_hca_attr *hca_attr = &sh->cdev->config.hca_attr;
533cf8971dbSMichael Baum 	bool fallback;
534cf8971dbSMichael Baum 
535cf8971dbSMichael Baum #ifndef HAVE_IBV_DEVX_ASYNC
536cf8971dbSMichael Baum 	fallback = true;
537cf8971dbSMichael Baum #else
538cf8971dbSMichael Baum 	fallback = false;
539a13ec19cSMichael Baum 	if (!sh->cdev->config.devx || !sh->config.dv_flow_en ||
540cf8971dbSMichael Baum 	    !hca_attr->flow_counters_dump ||
541cf8971dbSMichael Baum 	    !(hca_attr->flow_counter_bulk_alloc_bitmap & 0x4) ||
542cf8971dbSMichael Baum 	    (mlx5_flow_dv_discover_counter_offset_support(dev) == -ENOTSUP))
543cf8971dbSMichael Baum 		fallback = true;
544cf8971dbSMichael Baum #endif
545cf8971dbSMichael Baum 	if (fallback)
546cf8971dbSMichael Baum 		DRV_LOG(INFO, "Use fall-back DV counter management. Flow "
547cf8971dbSMichael Baum 			"counter dump:%d, bulk_alloc_bitmap:0x%hhx.",
548cf8971dbSMichael Baum 			hca_attr->flow_counters_dump,
549cf8971dbSMichael Baum 			hca_attr->flow_counter_bulk_alloc_bitmap);
550cf8971dbSMichael Baum 	/* Initialize fallback mode only on the port initializes sh. */
551cf8971dbSMichael Baum 	if (sh->refcnt == 1)
55204a4de75SMichael Baum 		sh->sws_cmng.counter_fallback = fallback;
55304a4de75SMichael Baum 	else if (fallback != sh->sws_cmng.counter_fallback)
554cf8971dbSMichael Baum 		DRV_LOG(WARNING, "Port %d in sh has different fallback mode "
555cf8971dbSMichael Baum 			"with others:%d.", PORT_ID(priv), fallback);
556cf8971dbSMichael Baum #endif
557cf8971dbSMichael Baum }
558cf8971dbSMichael Baum 
559cf8971dbSMichael Baum /**
5605382d28cSMatan Azrad  * Initialize the counters management structure.
5615382d28cSMatan Azrad  *
5625382d28cSMatan Azrad  * @param[in] sh
5636e88bc42SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object to free
564*a94e89e4SMichael Baum  *
565*a94e89e4SMichael Baum  * @return
566*a94e89e4SMichael Baum  *   0 on success, otherwise negative errno value and rte_errno is set.
5675382d28cSMatan Azrad  */
568*a94e89e4SMichael Baum static int
5696e88bc42SOphir Munk mlx5_flow_counters_mng_init(struct mlx5_dev_ctx_shared *sh)
5705382d28cSMatan Azrad {
57104a4de75SMichael Baum 	int i, j;
5725382d28cSMatan Azrad 
57304a4de75SMichael Baum 	if (sh->config.dv_flow_en < 2) {
574*a94e89e4SMichael Baum 		void *pools;
575*a94e89e4SMichael Baum 
576*a94e89e4SMichael Baum 		pools = mlx5_malloc(MLX5_MEM_ZERO,
577*a94e89e4SMichael Baum 				    sizeof(struct mlx5_flow_counter_pool *) *
578*a94e89e4SMichael Baum 				    MLX5_COUNTER_POOLS_MAX_NUM,
579*a94e89e4SMichael Baum 				    0, SOCKET_ID_ANY);
580*a94e89e4SMichael Baum 		if (!pools) {
581*a94e89e4SMichael Baum 			DRV_LOG(ERR,
582*a94e89e4SMichael Baum 				"Counter management allocation was failed.");
583*a94e89e4SMichael Baum 			rte_errno = ENOMEM;
584*a94e89e4SMichael Baum 			return -rte_errno;
585*a94e89e4SMichael Baum 		}
58604a4de75SMichael Baum 		memset(&sh->sws_cmng, 0, sizeof(sh->sws_cmng));
58704a4de75SMichael Baum 		TAILQ_INIT(&sh->sws_cmng.flow_counters);
58804a4de75SMichael Baum 		sh->sws_cmng.min_id = MLX5_CNT_BATCH_OFFSET;
58904a4de75SMichael Baum 		sh->sws_cmng.max_id = -1;
59004a4de75SMichael Baum 		sh->sws_cmng.last_pool_idx = POOL_IDX_INVALID;
591*a94e89e4SMichael Baum 		sh->sws_cmng.pools = pools;
59204a4de75SMichael Baum 		rte_spinlock_init(&sh->sws_cmng.pool_update_sl);
593994829e6SSuanming Mou 		for (i = 0; i < MLX5_COUNTER_TYPE_MAX; i++) {
59404a4de75SMichael Baum 			TAILQ_INIT(&sh->sws_cmng.counters[i]);
59504a4de75SMichael Baum 			rte_spinlock_init(&sh->sws_cmng.csl[i]);
59604a4de75SMichael Baum 		}
59704a4de75SMichael Baum 	} else {
59804a4de75SMichael Baum 		struct mlx5_hca_attr *attr = &sh->cdev->config.hca_attr;
59904a4de75SMichael Baum 		uint32_t fw_max_nb_cnts = attr->max_flow_counter;
60004a4de75SMichael Baum 		uint8_t log_dcs = log2above(fw_max_nb_cnts) - 1;
60104a4de75SMichael Baum 		uint32_t max_nb_cnts = 0;
60204a4de75SMichael Baum 
60304a4de75SMichael Baum 		for (i = 0, j = 0; j < MLX5_HWS_CNT_DCS_NUM; ++i) {
60404a4de75SMichael Baum 			int log_dcs_i = log_dcs - i;
60504a4de75SMichael Baum 
60604a4de75SMichael Baum 			if (log_dcs_i < 0)
60704a4de75SMichael Baum 				break;
60804a4de75SMichael Baum 			if ((max_nb_cnts | RTE_BIT32(log_dcs_i)) >
60904a4de75SMichael Baum 			    fw_max_nb_cnts)
61004a4de75SMichael Baum 				continue;
61104a4de75SMichael Baum 			max_nb_cnts |= RTE_BIT32(log_dcs_i);
61204a4de75SMichael Baum 			j++;
61304a4de75SMichael Baum 		}
61404a4de75SMichael Baum 		sh->hws_max_log_bulk_sz = log_dcs;
61504a4de75SMichael Baum 		sh->hws_max_nb_counters = max_nb_cnts;
616fa2d01c8SDong Zhou 	}
617*a94e89e4SMichael Baum 	return 0;
6185382d28cSMatan Azrad }
6195382d28cSMatan Azrad 
6205382d28cSMatan Azrad /**
6215382d28cSMatan Azrad  * Destroy all the resources allocated for a counter memory management.
6225382d28cSMatan Azrad  *
6235382d28cSMatan Azrad  * @param[in] mng
6245382d28cSMatan Azrad  *   Pointer to the memory management structure.
6255382d28cSMatan Azrad  */
6265382d28cSMatan Azrad static void
6275382d28cSMatan Azrad mlx5_flow_destroy_counter_stat_mem_mng(struct mlx5_counter_stats_mem_mng *mng)
6285382d28cSMatan Azrad {
6295382d28cSMatan Azrad 	uint8_t *mem = (uint8_t *)(uintptr_t)mng->raws[0].data;
6305382d28cSMatan Azrad 
6315382d28cSMatan Azrad 	LIST_REMOVE(mng, next);
6328451e165SMichael Baum 	mlx5_os_wrapped_mkey_destroy(&mng->wm);
63383c2047cSSuanming Mou 	mlx5_free(mem);
6345382d28cSMatan Azrad }
6355382d28cSMatan Azrad 
6365382d28cSMatan Azrad /**
6375382d28cSMatan Azrad  * Close and release all the resources of the counters management.
6385382d28cSMatan Azrad  *
6395382d28cSMatan Azrad  * @param[in] sh
6406e88bc42SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object to free.
6415382d28cSMatan Azrad  */
6425382d28cSMatan Azrad static void
6436e88bc42SOphir Munk mlx5_flow_counters_mng_close(struct mlx5_dev_ctx_shared *sh)
6445382d28cSMatan Azrad {
6455382d28cSMatan Azrad 	struct mlx5_counter_stats_mem_mng *mng;
6463aa27915SSuanming Mou 	int i, j;
647f15db67dSMatan Azrad 	int retries = 1024;
6485382d28cSMatan Azrad 
649f15db67dSMatan Azrad 	rte_errno = 0;
650f15db67dSMatan Azrad 	while (--retries) {
651f15db67dSMatan Azrad 		rte_eal_alarm_cancel(mlx5_flow_query_alarm, sh);
652f15db67dSMatan Azrad 		if (rte_errno != EINPROGRESS)
653f15db67dSMatan Azrad 			break;
654f15db67dSMatan Azrad 		rte_pause();
655f15db67dSMatan Azrad 	}
6565382d28cSMatan Azrad 
65704a4de75SMichael Baum 	if (sh->sws_cmng.pools) {
658994829e6SSuanming Mou 		struct mlx5_flow_counter_pool *pool;
65904a4de75SMichael Baum 		uint16_t n_valid = sh->sws_cmng.n_valid;
66004a4de75SMichael Baum 		bool fallback = sh->sws_cmng.counter_fallback;
661994829e6SSuanming Mou 
6623aa27915SSuanming Mou 		for (i = 0; i < n_valid; ++i) {
66304a4de75SMichael Baum 			pool = sh->sws_cmng.pools[i];
6642b5b1aebSSuanming Mou 			if (!fallback && pool->min_dcs)
6655af61440SMatan Azrad 				claim_zero(mlx5_devx_cmd_destroy
666fa2d01c8SDong Zhou 							       (pool->min_dcs));
6675382d28cSMatan Azrad 			for (j = 0; j < MLX5_COUNTERS_PER_POOL; ++j) {
6682b5b1aebSSuanming Mou 				struct mlx5_flow_counter *cnt =
6692b5b1aebSSuanming Mou 						MLX5_POOL_GET_CNT(pool, j);
6702b5b1aebSSuanming Mou 
6712b5b1aebSSuanming Mou 				if (cnt->action)
6725382d28cSMatan Azrad 					claim_zero
673223f2c21SOphir Munk 					 (mlx5_flow_os_destroy_flow_action
6742b5b1aebSSuanming Mou 					  (cnt->action));
675*a94e89e4SMichael Baum 				if (fallback && cnt->dcs_when_free)
6765382d28cSMatan Azrad 					claim_zero(mlx5_devx_cmd_destroy
6772b5b1aebSSuanming Mou 						   (cnt->dcs_when_free));
6785382d28cSMatan Azrad 			}
67983c2047cSSuanming Mou 			mlx5_free(pool);
6805382d28cSMatan Azrad 		}
68104a4de75SMichael Baum 		mlx5_free(sh->sws_cmng.pools);
6825382d28cSMatan Azrad 	}
68304a4de75SMichael Baum 	mng = LIST_FIRST(&sh->sws_cmng.mem_mngs);
6845382d28cSMatan Azrad 	while (mng) {
6855382d28cSMatan Azrad 		mlx5_flow_destroy_counter_stat_mem_mng(mng);
68604a4de75SMichael Baum 		mng = LIST_FIRST(&sh->sws_cmng.mem_mngs);
6875382d28cSMatan Azrad 	}
68804a4de75SMichael Baum 	memset(&sh->sws_cmng, 0, sizeof(sh->sws_cmng));
6895382d28cSMatan Azrad }
6905382d28cSMatan Azrad 
69129efa63aSLi Zhang /**
69229efa63aSLi Zhang  * Initialize the aso flow meters management structure.
69329efa63aSLi Zhang  *
69429efa63aSLi Zhang  * @param[in] sh
69529efa63aSLi Zhang  *   Pointer to mlx5_dev_ctx_shared object to free
69629efa63aSLi Zhang  */
69729efa63aSLi Zhang int
698afb4aa4fSLi Zhang mlx5_aso_flow_mtrs_mng_init(struct mlx5_dev_ctx_shared *sh)
69929efa63aSLi Zhang {
700afb4aa4fSLi Zhang 	if (!sh->mtrmng) {
701afb4aa4fSLi Zhang 		sh->mtrmng = mlx5_malloc(MLX5_MEM_ZERO,
702afb4aa4fSLi Zhang 			sizeof(*sh->mtrmng),
70329efa63aSLi Zhang 			RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
704afb4aa4fSLi Zhang 		if (!sh->mtrmng) {
705afb4aa4fSLi Zhang 			DRV_LOG(ERR,
706afb4aa4fSLi Zhang 			"meter management allocation was failed.");
70729efa63aSLi Zhang 			rte_errno = ENOMEM;
70829efa63aSLi Zhang 			return -ENOMEM;
70929efa63aSLi Zhang 		}
710afb4aa4fSLi Zhang 		if (sh->meter_aso_en) {
711afb4aa4fSLi Zhang 			rte_spinlock_init(&sh->mtrmng->pools_mng.mtrsl);
7127797b0feSJiawei Wang 			rte_rwlock_init(&sh->mtrmng->pools_mng.resize_mtrwl);
713afb4aa4fSLi Zhang 			LIST_INIT(&sh->mtrmng->pools_mng.meters);
714afb4aa4fSLi Zhang 		}
715afb4aa4fSLi Zhang 		sh->mtrmng->def_policy_id = MLX5_INVALID_POLICY_ID;
71629efa63aSLi Zhang 	}
71729efa63aSLi Zhang 	return 0;
71829efa63aSLi Zhang }
71929efa63aSLi Zhang 
72029efa63aSLi Zhang /**
72129efa63aSLi Zhang  * Close and release all the resources of
72229efa63aSLi Zhang  * the ASO flow meter management structure.
72329efa63aSLi Zhang  *
72429efa63aSLi Zhang  * @param[in] sh
72529efa63aSLi Zhang  *   Pointer to mlx5_dev_ctx_shared object to free.
72629efa63aSLi Zhang  */
72729efa63aSLi Zhang static void
72829efa63aSLi Zhang mlx5_aso_flow_mtrs_mng_close(struct mlx5_dev_ctx_shared *sh)
72929efa63aSLi Zhang {
73029efa63aSLi Zhang 	struct mlx5_aso_mtr_pool *mtr_pool;
731afb4aa4fSLi Zhang 	struct mlx5_flow_mtr_mng *mtrmng = sh->mtrmng;
73229efa63aSLi Zhang 	uint32_t idx;
733c99b4f8bSLi Zhang #ifdef HAVE_MLX5_DR_CREATE_ACTION_ASO
734c99b4f8bSLi Zhang 	struct mlx5_aso_mtr *aso_mtr;
735c99b4f8bSLi Zhang 	int i;
736c99b4f8bSLi Zhang #endif /* HAVE_MLX5_DR_CREATE_ACTION_ASO */
73729efa63aSLi Zhang 
738afb4aa4fSLi Zhang 	if (sh->meter_aso_en) {
73929efa63aSLi Zhang 		mlx5_aso_queue_uninit(sh, ASO_OPC_MOD_POLICER);
740afb4aa4fSLi Zhang 		idx = mtrmng->pools_mng.n_valid;
74129efa63aSLi Zhang 		while (idx--) {
742afb4aa4fSLi Zhang 			mtr_pool = mtrmng->pools_mng.pools[idx];
743c99b4f8bSLi Zhang #ifdef HAVE_MLX5_DR_CREATE_ACTION_ASO
744c99b4f8bSLi Zhang 			for (i = 0; i < MLX5_ASO_MTRS_PER_POOL; i++) {
745c99b4f8bSLi Zhang 				aso_mtr = &mtr_pool->mtrs[i];
746bf62fb76SShun Hao 				if (aso_mtr->fm.meter_action_g)
747afb4aa4fSLi Zhang 					claim_zero
748afb4aa4fSLi Zhang 					(mlx5_glue->destroy_flow_action
749bf62fb76SShun Hao 					(aso_mtr->fm.meter_action_g));
750bf62fb76SShun Hao 				if (aso_mtr->fm.meter_action_y)
751bf62fb76SShun Hao 					claim_zero
752bf62fb76SShun Hao 					(mlx5_glue->destroy_flow_action
753bf62fb76SShun Hao 					(aso_mtr->fm.meter_action_y));
754c99b4f8bSLi Zhang 			}
755c99b4f8bSLi Zhang #endif /* HAVE_MLX5_DR_CREATE_ACTION_ASO */
75629efa63aSLi Zhang 			claim_zero(mlx5_devx_cmd_destroy
75729efa63aSLi Zhang 						(mtr_pool->devx_obj));
758afb4aa4fSLi Zhang 			mtrmng->pools_mng.n_valid--;
75929efa63aSLi Zhang 			mlx5_free(mtr_pool);
76029efa63aSLi Zhang 		}
761afb4aa4fSLi Zhang 		mlx5_free(sh->mtrmng->pools_mng.pools);
762afb4aa4fSLi Zhang 	}
76329efa63aSLi Zhang 	mlx5_free(sh->mtrmng);
76429efa63aSLi Zhang 	sh->mtrmng = NULL;
76529efa63aSLi Zhang }
76629efa63aSLi Zhang 
767f935ed4bSDekel Peled /* Send FLOW_AGED event if needed. */
768f935ed4bSDekel Peled void
769f935ed4bSDekel Peled mlx5_age_event_prepare(struct mlx5_dev_ctx_shared *sh)
770f935ed4bSDekel Peled {
771f935ed4bSDekel Peled 	struct mlx5_age_info *age_info;
772f935ed4bSDekel Peled 	uint32_t i;
773f935ed4bSDekel Peled 
774f935ed4bSDekel Peled 	for (i = 0; i < sh->max_port; i++) {
775f935ed4bSDekel Peled 		age_info = &sh->port[i].age_info;
776f935ed4bSDekel Peled 		if (!MLX5_AGE_GET(age_info, MLX5_AGE_EVENT_NEW))
777f935ed4bSDekel Peled 			continue;
778447d4d79SMichael Baum 		MLX5_AGE_UNSET(age_info, MLX5_AGE_EVENT_NEW);
779447d4d79SMichael Baum 		if (MLX5_AGE_GET(age_info, MLX5_AGE_TRIGGER)) {
780447d4d79SMichael Baum 			MLX5_AGE_UNSET(age_info, MLX5_AGE_TRIGGER);
781f935ed4bSDekel Peled 			rte_eth_dev_callback_process
782f935ed4bSDekel Peled 				(&rte_eth_devices[sh->port[i].devx_ih_port_id],
783f935ed4bSDekel Peled 				RTE_ETH_EVENT_FLOW_AGED, NULL);
784447d4d79SMichael Baum 		}
785f935ed4bSDekel Peled 	}
786f935ed4bSDekel Peled }
787f935ed4bSDekel Peled 
788ee9e5fadSBing Zhao /*
789ee9e5fadSBing Zhao  * Initialize the ASO connection tracking structure.
790ee9e5fadSBing Zhao  *
791ee9e5fadSBing Zhao  * @param[in] sh
792ee9e5fadSBing Zhao  *   Pointer to mlx5_dev_ctx_shared object.
793ee9e5fadSBing Zhao  *
794ee9e5fadSBing Zhao  * @return
795ee9e5fadSBing Zhao  *   0 on success, a negative errno value otherwise and rte_errno is set.
796ee9e5fadSBing Zhao  */
797ee9e5fadSBing Zhao int
798ee9e5fadSBing Zhao mlx5_flow_aso_ct_mng_init(struct mlx5_dev_ctx_shared *sh)
799ee9e5fadSBing Zhao {
800ee9e5fadSBing Zhao 	int err;
801ee9e5fadSBing Zhao 
802ee9e5fadSBing Zhao 	if (sh->ct_mng)
803ee9e5fadSBing Zhao 		return 0;
804463170a7SSuanming Mou 	sh->ct_mng = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sh->ct_mng) +
805463170a7SSuanming Mou 				 sizeof(struct mlx5_aso_sq) * MLX5_ASO_CT_SQ_NUM,
806ee9e5fadSBing Zhao 				 RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
807ee9e5fadSBing Zhao 	if (!sh->ct_mng) {
808ee9e5fadSBing Zhao 		DRV_LOG(ERR, "ASO CT management allocation failed.");
809ee9e5fadSBing Zhao 		rte_errno = ENOMEM;
810ee9e5fadSBing Zhao 		return -rte_errno;
811ee9e5fadSBing Zhao 	}
81248fbb0e9SAlexander Kozyrev 	err = mlx5_aso_queue_init(sh, ASO_OPC_MOD_CONNECTION_TRACKING, MLX5_ASO_CT_SQ_NUM);
813ee9e5fadSBing Zhao 	if (err) {
814ee9e5fadSBing Zhao 		mlx5_free(sh->ct_mng);
815ee9e5fadSBing Zhao 		/* rte_errno should be extracted from the failure. */
816ee9e5fadSBing Zhao 		rte_errno = EINVAL;
817ee9e5fadSBing Zhao 		return -rte_errno;
818ee9e5fadSBing Zhao 	}
819ee9e5fadSBing Zhao 	rte_spinlock_init(&sh->ct_mng->ct_sl);
820ee9e5fadSBing Zhao 	rte_rwlock_init(&sh->ct_mng->resize_rwl);
821ee9e5fadSBing Zhao 	LIST_INIT(&sh->ct_mng->free_cts);
822ee9e5fadSBing Zhao 	return 0;
823ee9e5fadSBing Zhao }
824ee9e5fadSBing Zhao 
8250af8a229SBing Zhao /*
8260af8a229SBing Zhao  * Close and release all the resources of the
8270af8a229SBing Zhao  * ASO connection tracking management structure.
8280af8a229SBing Zhao  *
8290af8a229SBing Zhao  * @param[in] sh
8300af8a229SBing Zhao  *   Pointer to mlx5_dev_ctx_shared object to free.
8310af8a229SBing Zhao  */
8320af8a229SBing Zhao static void
8330af8a229SBing Zhao mlx5_flow_aso_ct_mng_close(struct mlx5_dev_ctx_shared *sh)
8340af8a229SBing Zhao {
8350af8a229SBing Zhao 	struct mlx5_aso_ct_pools_mng *mng = sh->ct_mng;
8360af8a229SBing Zhao 	struct mlx5_aso_ct_pool *ct_pool;
8370af8a229SBing Zhao 	struct mlx5_aso_ct_action *ct;
8380af8a229SBing Zhao 	uint32_t idx;
8390af8a229SBing Zhao 	uint32_t val;
8400af8a229SBing Zhao 	uint32_t cnt;
8410af8a229SBing Zhao 	int i;
8420af8a229SBing Zhao 
8430af8a229SBing Zhao 	mlx5_aso_queue_uninit(sh, ASO_OPC_MOD_CONNECTION_TRACKING);
8440af8a229SBing Zhao 	idx = mng->next;
8450af8a229SBing Zhao 	while (idx--) {
8460af8a229SBing Zhao 		cnt = 0;
8470af8a229SBing Zhao 		ct_pool = mng->pools[idx];
8480af8a229SBing Zhao 		for (i = 0; i < MLX5_ASO_CT_ACTIONS_PER_POOL; i++) {
8490af8a229SBing Zhao 			ct = &ct_pool->actions[i];
8500af8a229SBing Zhao 			val = __atomic_fetch_sub(&ct->refcnt, 1,
8510af8a229SBing Zhao 						 __ATOMIC_RELAXED);
8520af8a229SBing Zhao 			MLX5_ASSERT(val == 1);
8530af8a229SBing Zhao 			if (val > 1)
8540af8a229SBing Zhao 				cnt++;
8550af8a229SBing Zhao #ifdef HAVE_MLX5_DR_ACTION_ASO_CT
8560af8a229SBing Zhao 			if (ct->dr_action_orig)
8570af8a229SBing Zhao 				claim_zero(mlx5_glue->destroy_flow_action
8580af8a229SBing Zhao 							(ct->dr_action_orig));
8590af8a229SBing Zhao 			if (ct->dr_action_rply)
8600af8a229SBing Zhao 				claim_zero(mlx5_glue->destroy_flow_action
8610af8a229SBing Zhao 							(ct->dr_action_rply));
8620af8a229SBing Zhao #endif
8630af8a229SBing Zhao 		}
8640af8a229SBing Zhao 		claim_zero(mlx5_devx_cmd_destroy(ct_pool->devx_obj));
8650af8a229SBing Zhao 		if (cnt) {
8660af8a229SBing Zhao 			DRV_LOG(DEBUG, "%u ASO CT objects are being used in the pool %u",
8670af8a229SBing Zhao 				cnt, i);
8680af8a229SBing Zhao 		}
8690af8a229SBing Zhao 		mlx5_free(ct_pool);
8700af8a229SBing Zhao 		/* in case of failure. */
8710af8a229SBing Zhao 		mng->next--;
8720af8a229SBing Zhao 	}
8730af8a229SBing Zhao 	mlx5_free(mng->pools);
8740af8a229SBing Zhao 	mlx5_free(mng);
8750af8a229SBing Zhao 	/* Management structure must be cleared to 0s during allocation. */
8760af8a229SBing Zhao 	sh->ct_mng = NULL;
8770af8a229SBing Zhao }
8780af8a229SBing Zhao 
8795382d28cSMatan Azrad /**
880014d1cbeSSuanming Mou  * Initialize the flow resources' indexed mempool.
881014d1cbeSSuanming Mou  *
882014d1cbeSSuanming Mou  * @param[in] sh
8836e88bc42SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object.
884014d1cbeSSuanming Mou  */
885014d1cbeSSuanming Mou static void
886a13ec19cSMichael Baum mlx5_flow_ipool_create(struct mlx5_dev_ctx_shared *sh)
887014d1cbeSSuanming Mou {
888014d1cbeSSuanming Mou 	uint8_t i;
8895c761238SGregory Etelson 	struct mlx5_indexed_pool_config cfg;
890014d1cbeSSuanming Mou 
891a1da6f62SSuanming Mou 	for (i = 0; i < MLX5_IPOOL_MAX; ++i) {
8925c761238SGregory Etelson 		cfg = mlx5_ipool_cfg[i];
8935c761238SGregory Etelson 		switch (i) {
8945c761238SGregory Etelson 		default:
8955c761238SGregory Etelson 			break;
8965c761238SGregory Etelson 		/*
8975c761238SGregory Etelson 		 * Set MLX5_IPOOL_MLX5_FLOW ipool size
8985c761238SGregory Etelson 		 * according to PCI function flow configuration.
8995c761238SGregory Etelson 		 */
9005c761238SGregory Etelson 		case MLX5_IPOOL_MLX5_FLOW:
901a13ec19cSMichael Baum 			cfg.size = sh->config.dv_flow_en ?
9025c761238SGregory Etelson 				sizeof(struct mlx5_flow_handle) :
9035c761238SGregory Etelson 				MLX5_FLOW_HANDLE_VERBS_SIZE;
9045c761238SGregory Etelson 			break;
9055c761238SGregory Etelson 		}
906a13ec19cSMichael Baum 		if (sh->config.reclaim_mode) {
9075c761238SGregory Etelson 			cfg.release_mem_en = 1;
908b4edeaf3SSuanming Mou 			cfg.per_core_cache = 0;
909cde19e86SSuanming Mou 		} else {
910cde19e86SSuanming Mou 			cfg.release_mem_en = 0;
911b4edeaf3SSuanming Mou 		}
9125c761238SGregory Etelson 		sh->ipool[i] = mlx5_ipool_create(&cfg);
913014d1cbeSSuanming Mou 	}
914a1da6f62SSuanming Mou }
915014d1cbeSSuanming Mou 
9164f3d8d0eSMatan Azrad 
917014d1cbeSSuanming Mou /**
918014d1cbeSSuanming Mou  * Release the flow resources' indexed mempool.
919014d1cbeSSuanming Mou  *
920014d1cbeSSuanming Mou  * @param[in] sh
9216e88bc42SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object.
922014d1cbeSSuanming Mou  */
923014d1cbeSSuanming Mou static void
9246e88bc42SOphir Munk mlx5_flow_ipool_destroy(struct mlx5_dev_ctx_shared *sh)
925014d1cbeSSuanming Mou {
926014d1cbeSSuanming Mou 	uint8_t i;
927014d1cbeSSuanming Mou 
928014d1cbeSSuanming Mou 	for (i = 0; i < MLX5_IPOOL_MAX; ++i)
929014d1cbeSSuanming Mou 		mlx5_ipool_destroy(sh->ipool[i]);
9304f3d8d0eSMatan Azrad 	for (i = 0; i < MLX5_MAX_MODIFY_NUM; ++i)
9314f3d8d0eSMatan Azrad 		if (sh->mdh_ipools[i])
9324f3d8d0eSMatan Azrad 			mlx5_ipool_destroy(sh->mdh_ipools[i]);
933014d1cbeSSuanming Mou }
934014d1cbeSSuanming Mou 
935daa38a89SBing Zhao /*
936daa38a89SBing Zhao  * Check if dynamic flex parser for eCPRI already exists.
937daa38a89SBing Zhao  *
938daa38a89SBing Zhao  * @param dev
939daa38a89SBing Zhao  *   Pointer to Ethernet device structure.
940daa38a89SBing Zhao  *
941daa38a89SBing Zhao  * @return
942daa38a89SBing Zhao  *   true on exists, false on not.
943daa38a89SBing Zhao  */
944daa38a89SBing Zhao bool
945daa38a89SBing Zhao mlx5_flex_parser_ecpri_exist(struct rte_eth_dev *dev)
946daa38a89SBing Zhao {
947daa38a89SBing Zhao 	struct mlx5_priv *priv = dev->data->dev_private;
948575740d1SViacheslav Ovsiienko 	struct mlx5_ecpri_parser_profile *prf = &priv->sh->ecpri_parser;
949daa38a89SBing Zhao 
950daa38a89SBing Zhao 	return !!prf->obj;
951daa38a89SBing Zhao }
952daa38a89SBing Zhao 
953daa38a89SBing Zhao /*
954daa38a89SBing Zhao  * Allocation of a flex parser for eCPRI. Once created, this parser related
955daa38a89SBing Zhao  * resources will be held until the device is closed.
956daa38a89SBing Zhao  *
957daa38a89SBing Zhao  * @param dev
958daa38a89SBing Zhao  *   Pointer to Ethernet device structure.
959daa38a89SBing Zhao  *
960daa38a89SBing Zhao  * @return
961daa38a89SBing Zhao  *   0 on success, a negative errno value otherwise and rte_errno is set.
962daa38a89SBing Zhao  */
963daa38a89SBing Zhao int
964daa38a89SBing Zhao mlx5_flex_parser_ecpri_alloc(struct rte_eth_dev *dev)
965daa38a89SBing Zhao {
966daa38a89SBing Zhao 	struct mlx5_priv *priv = dev->data->dev_private;
967575740d1SViacheslav Ovsiienko 	struct mlx5_ecpri_parser_profile *prf =	&priv->sh->ecpri_parser;
9681c506404SBing Zhao 	struct mlx5_devx_graph_node_attr node = {
9691c506404SBing Zhao 		.modify_field_select = 0,
9701c506404SBing Zhao 	};
9711c506404SBing Zhao 	uint32_t ids[8];
9721c506404SBing Zhao 	int ret;
973daa38a89SBing Zhao 
97453820561SMichael Baum 	if (!priv->sh->cdev->config.hca_attr.parse_graph_flex_node) {
975d7c49561SBing Zhao 		DRV_LOG(ERR, "Dynamic flex parser is not supported "
976d7c49561SBing Zhao 			"for device %s.", priv->dev_data->name);
977d7c49561SBing Zhao 		return -ENOTSUP;
978d7c49561SBing Zhao 	}
9791c506404SBing Zhao 	node.header_length_mode = MLX5_GRAPH_NODE_LEN_FIXED;
9801c506404SBing Zhao 	/* 8 bytes now: 4B common header + 4B message body header. */
9811c506404SBing Zhao 	node.header_length_base_value = 0x8;
9821c506404SBing Zhao 	/* After MAC layer: Ether / VLAN. */
9831c506404SBing Zhao 	node.in[0].arc_parse_graph_node = MLX5_GRAPH_ARC_NODE_MAC;
9841c506404SBing Zhao 	/* Type of compared condition should be 0xAEFE in the L2 layer. */
9851c506404SBing Zhao 	node.in[0].compare_condition_value = RTE_ETHER_TYPE_ECPRI;
9861c506404SBing Zhao 	/* Sample #0: type in common header. */
9871c506404SBing Zhao 	node.sample[0].flow_match_sample_en = 1;
9881c506404SBing Zhao 	/* Fixed offset. */
9891c506404SBing Zhao 	node.sample[0].flow_match_sample_offset_mode = 0x0;
9901c506404SBing Zhao 	/* Only the 2nd byte will be used. */
9911c506404SBing Zhao 	node.sample[0].flow_match_sample_field_base_offset = 0x0;
9921c506404SBing Zhao 	/* Sample #1: message payload. */
9931c506404SBing Zhao 	node.sample[1].flow_match_sample_en = 1;
9941c506404SBing Zhao 	/* Fixed offset. */
9951c506404SBing Zhao 	node.sample[1].flow_match_sample_offset_mode = 0x0;
9961c506404SBing Zhao 	/*
9971c506404SBing Zhao 	 * Only the first two bytes will be used right now, and its offset will
9981c506404SBing Zhao 	 * start after the common header that with the length of a DW(u32).
9991c506404SBing Zhao 	 */
10001c506404SBing Zhao 	node.sample[1].flow_match_sample_field_base_offset = sizeof(uint32_t);
1001ca1418ceSMichael Baum 	prf->obj = mlx5_devx_cmd_create_flex_parser(priv->sh->cdev->ctx, &node);
10021c506404SBing Zhao 	if (!prf->obj) {
10031c506404SBing Zhao 		DRV_LOG(ERR, "Failed to create flex parser node object.");
10041c506404SBing Zhao 		return (rte_errno == 0) ? -ENODEV : -rte_errno;
10051c506404SBing Zhao 	}
10061c506404SBing Zhao 	prf->num = 2;
10071c506404SBing Zhao 	ret = mlx5_devx_cmd_query_parse_samples(prf->obj, ids, prf->num);
10081c506404SBing Zhao 	if (ret) {
10091c506404SBing Zhao 		DRV_LOG(ERR, "Failed to query sample IDs.");
10101c506404SBing Zhao 		return (rte_errno == 0) ? -ENODEV : -rte_errno;
10111c506404SBing Zhao 	}
10121c506404SBing Zhao 	prf->offset[0] = 0x0;
10131c506404SBing Zhao 	prf->offset[1] = sizeof(uint32_t);
10141c506404SBing Zhao 	prf->ids[0] = ids[0];
10151c506404SBing Zhao 	prf->ids[1] = ids[1];
1016daa38a89SBing Zhao 	return 0;
1017daa38a89SBing Zhao }
1018daa38a89SBing Zhao 
10191c506404SBing Zhao /*
10201c506404SBing Zhao  * Destroy the flex parser node, including the parser itself, input / output
10211c506404SBing Zhao  * arcs and DW samples. Resources could be reused then.
10221c506404SBing Zhao  *
10231c506404SBing Zhao  * @param dev
10241c506404SBing Zhao  *   Pointer to Ethernet device structure.
10251c506404SBing Zhao  */
10261c506404SBing Zhao static void
10271c506404SBing Zhao mlx5_flex_parser_ecpri_release(struct rte_eth_dev *dev)
10281c506404SBing Zhao {
10291c506404SBing Zhao 	struct mlx5_priv *priv = dev->data->dev_private;
1030575740d1SViacheslav Ovsiienko 	struct mlx5_ecpri_parser_profile *prf =	&priv->sh->ecpri_parser;
10311c506404SBing Zhao 
10321c506404SBing Zhao 	if (prf->obj)
10331c506404SBing Zhao 		mlx5_devx_cmd_destroy(prf->obj);
10341c506404SBing Zhao 	prf->obj = NULL;
10351c506404SBing Zhao }
10361c506404SBing Zhao 
1037d47fe9daSTal Shnaiderman uint32_t
1038d47fe9daSTal Shnaiderman mlx5_get_supported_sw_parsing_offloads(const struct mlx5_hca_attr *attr)
1039d47fe9daSTal Shnaiderman {
1040d47fe9daSTal Shnaiderman 	uint32_t sw_parsing_offloads = 0;
1041d47fe9daSTal Shnaiderman 
1042d47fe9daSTal Shnaiderman 	if (attr->swp) {
1043d47fe9daSTal Shnaiderman 		sw_parsing_offloads |= MLX5_SW_PARSING_CAP;
1044d47fe9daSTal Shnaiderman 		if (attr->swp_csum)
1045d47fe9daSTal Shnaiderman 			sw_parsing_offloads |= MLX5_SW_PARSING_CSUM_CAP;
1046d47fe9daSTal Shnaiderman 
1047d47fe9daSTal Shnaiderman 		if (attr->swp_lso)
1048d47fe9daSTal Shnaiderman 			sw_parsing_offloads |= MLX5_SW_PARSING_TSO_CAP;
1049d47fe9daSTal Shnaiderman 	}
1050d47fe9daSTal Shnaiderman 	return sw_parsing_offloads;
1051d47fe9daSTal Shnaiderman }
1052d47fe9daSTal Shnaiderman 
10536a86ee2eSTal Shnaiderman uint32_t
10546a86ee2eSTal Shnaiderman mlx5_get_supported_tunneling_offloads(const struct mlx5_hca_attr *attr)
10556a86ee2eSTal Shnaiderman {
10566a86ee2eSTal Shnaiderman 	uint32_t tn_offloads = 0;
10576a86ee2eSTal Shnaiderman 
10586a86ee2eSTal Shnaiderman 	if (attr->tunnel_stateless_vxlan)
10596a86ee2eSTal Shnaiderman 		tn_offloads |= MLX5_TUNNELED_OFFLOADS_VXLAN_CAP;
10606a86ee2eSTal Shnaiderman 	if (attr->tunnel_stateless_gre)
10616a86ee2eSTal Shnaiderman 		tn_offloads |= MLX5_TUNNELED_OFFLOADS_GRE_CAP;
10626a86ee2eSTal Shnaiderman 	if (attr->tunnel_stateless_geneve_rx)
10636a86ee2eSTal Shnaiderman 		tn_offloads |= MLX5_TUNNELED_OFFLOADS_GENEVE_CAP;
10646a86ee2eSTal Shnaiderman 	return tn_offloads;
10656a86ee2eSTal Shnaiderman }
10666a86ee2eSTal Shnaiderman 
10675dfa003dSMichael Baum /* Fill all fields of UAR structure. */
1068a0bfe9d5SViacheslav Ovsiienko static int
10695dfa003dSMichael Baum mlx5_rxtx_uars_prepare(struct mlx5_dev_ctx_shared *sh)
1070a0bfe9d5SViacheslav Ovsiienko {
10715dfa003dSMichael Baum 	int ret;
1072a0bfe9d5SViacheslav Ovsiienko 
10735dfa003dSMichael Baum 	ret = mlx5_devx_uar_prepare(sh->cdev, &sh->tx_uar);
10745dfa003dSMichael Baum 	if (ret) {
10755dfa003dSMichael Baum 		DRV_LOG(ERR, "Failed to prepare Tx DevX UAR.");
10765dfa003dSMichael Baum 		return -rte_errno;
1077a0bfe9d5SViacheslav Ovsiienko 	}
10785dfa003dSMichael Baum 	MLX5_ASSERT(sh->tx_uar.obj);
10795dfa003dSMichael Baum 	MLX5_ASSERT(mlx5_os_get_devx_uar_base_addr(sh->tx_uar.obj));
10805dfa003dSMichael Baum 	ret = mlx5_devx_uar_prepare(sh->cdev, &sh->rx_uar);
10815dfa003dSMichael Baum 	if (ret) {
10825dfa003dSMichael Baum 		DRV_LOG(ERR, "Failed to prepare Rx DevX UAR.");
10835dfa003dSMichael Baum 		mlx5_devx_uar_release(&sh->tx_uar);
10845dfa003dSMichael Baum 		return -rte_errno;
1085a0bfe9d5SViacheslav Ovsiienko 	}
10865dfa003dSMichael Baum 	MLX5_ASSERT(sh->rx_uar.obj);
10875dfa003dSMichael Baum 	MLX5_ASSERT(mlx5_os_get_devx_uar_base_addr(sh->rx_uar.obj));
10885dfa003dSMichael Baum 	return 0;
1089a0bfe9d5SViacheslav Ovsiienko }
10905dfa003dSMichael Baum 
10915dfa003dSMichael Baum static void
10925dfa003dSMichael Baum mlx5_rxtx_uars_release(struct mlx5_dev_ctx_shared *sh)
10935dfa003dSMichael Baum {
10945dfa003dSMichael Baum 	mlx5_devx_uar_release(&sh->rx_uar);
10955dfa003dSMichael Baum 	mlx5_devx_uar_release(&sh->tx_uar);
1096a0bfe9d5SViacheslav Ovsiienko }
1097a0bfe9d5SViacheslav Ovsiienko 
1098014d1cbeSSuanming Mou /**
1099fc59a1ecSMichael Baum  * rte_mempool_walk() callback to unregister Rx mempools.
1100fc59a1ecSMichael Baum  * It used when implicit mempool registration is disabled.
1101fec28ca0SDmitry Kozlyuk  *
1102fec28ca0SDmitry Kozlyuk  * @param mp
1103fec28ca0SDmitry Kozlyuk  *   The mempool being walked.
1104fec28ca0SDmitry Kozlyuk  * @param arg
1105fec28ca0SDmitry Kozlyuk  *   Pointer to the device shared context.
1106fec28ca0SDmitry Kozlyuk  */
1107fec28ca0SDmitry Kozlyuk static void
1108fc59a1ecSMichael Baum mlx5_dev_ctx_shared_rx_mempool_unregister_cb(struct rte_mempool *mp, void *arg)
1109fec28ca0SDmitry Kozlyuk {
1110fec28ca0SDmitry Kozlyuk 	struct mlx5_dev_ctx_shared *sh = arg;
1111fec28ca0SDmitry Kozlyuk 
1112fc59a1ecSMichael Baum 	mlx5_dev_mempool_unregister(sh->cdev, mp);
1113fec28ca0SDmitry Kozlyuk }
1114fec28ca0SDmitry Kozlyuk 
1115fec28ca0SDmitry Kozlyuk /**
1116fec28ca0SDmitry Kozlyuk  * Callback used when implicit mempool registration is disabled
1117fec28ca0SDmitry Kozlyuk  * in order to track Rx mempool destruction.
1118fec28ca0SDmitry Kozlyuk  *
1119fec28ca0SDmitry Kozlyuk  * @param event
1120fec28ca0SDmitry Kozlyuk  *   Mempool life cycle event.
1121fec28ca0SDmitry Kozlyuk  * @param mp
1122fec28ca0SDmitry Kozlyuk  *   An Rx mempool registered explicitly when the port is started.
1123fec28ca0SDmitry Kozlyuk  * @param arg
1124fec28ca0SDmitry Kozlyuk  *   Pointer to a device shared context.
1125fec28ca0SDmitry Kozlyuk  */
1126fec28ca0SDmitry Kozlyuk static void
1127fec28ca0SDmitry Kozlyuk mlx5_dev_ctx_shared_rx_mempool_event_cb(enum rte_mempool_event event,
1128fec28ca0SDmitry Kozlyuk 					struct rte_mempool *mp, void *arg)
1129fec28ca0SDmitry Kozlyuk {
1130fec28ca0SDmitry Kozlyuk 	struct mlx5_dev_ctx_shared *sh = arg;
1131fec28ca0SDmitry Kozlyuk 
1132fec28ca0SDmitry Kozlyuk 	if (event == RTE_MEMPOOL_EVENT_DESTROY)
1133fc59a1ecSMichael Baum 		mlx5_dev_mempool_unregister(sh->cdev, mp);
1134fec28ca0SDmitry Kozlyuk }
1135fec28ca0SDmitry Kozlyuk 
1136fec28ca0SDmitry Kozlyuk int
1137fec28ca0SDmitry Kozlyuk mlx5_dev_ctx_shared_mempool_subscribe(struct rte_eth_dev *dev)
1138fec28ca0SDmitry Kozlyuk {
1139fec28ca0SDmitry Kozlyuk 	struct mlx5_priv *priv = dev->data->dev_private;
1140fec28ca0SDmitry Kozlyuk 	struct mlx5_dev_ctx_shared *sh = priv->sh;
1141fec28ca0SDmitry Kozlyuk 	int ret;
1142fec28ca0SDmitry Kozlyuk 
1143fec28ca0SDmitry Kozlyuk 	/* Check if we only need to track Rx mempool destruction. */
114485209924SMichael Baum 	if (!sh->cdev->config.mr_mempool_reg_en) {
1145fec28ca0SDmitry Kozlyuk 		ret = rte_mempool_event_callback_register
1146fec28ca0SDmitry Kozlyuk 				(mlx5_dev_ctx_shared_rx_mempool_event_cb, sh);
1147fec28ca0SDmitry Kozlyuk 		return ret == 0 || rte_errno == EEXIST ? 0 : ret;
1148fec28ca0SDmitry Kozlyuk 	}
1149fc59a1ecSMichael Baum 	return mlx5_dev_mempool_subscribe(sh->cdev);
1150fec28ca0SDmitry Kozlyuk }
1151fec28ca0SDmitry Kozlyuk 
1152fec28ca0SDmitry Kozlyuk /**
1153a89f6433SRongwei Liu  * Set up multiple TISs with different affinities according to
1154a89f6433SRongwei Liu  * number of bonding ports
1155a89f6433SRongwei Liu  *
1156a89f6433SRongwei Liu  * @param priv
1157a89f6433SRongwei Liu  * Pointer of shared context.
1158a89f6433SRongwei Liu  *
1159a89f6433SRongwei Liu  * @return
1160a89f6433SRongwei Liu  * Zero on success, -1 otherwise.
1161a89f6433SRongwei Liu  */
1162a89f6433SRongwei Liu static int
1163a89f6433SRongwei Liu mlx5_setup_tis(struct mlx5_dev_ctx_shared *sh)
1164a89f6433SRongwei Liu {
1165a89f6433SRongwei Liu 	int i;
1166a89f6433SRongwei Liu 	struct mlx5_devx_lag_context lag_ctx = { 0 };
1167a89f6433SRongwei Liu 	struct mlx5_devx_tis_attr tis_attr = { 0 };
1168a89f6433SRongwei Liu 
1169a89f6433SRongwei Liu 	tis_attr.transport_domain = sh->td->id;
1170a89f6433SRongwei Liu 	if (sh->bond.n_port) {
1171a89f6433SRongwei Liu 		if (!mlx5_devx_cmd_query_lag(sh->cdev->ctx, &lag_ctx)) {
1172a89f6433SRongwei Liu 			sh->lag.tx_remap_affinity[0] =
1173a89f6433SRongwei Liu 				lag_ctx.tx_remap_affinity_1;
1174a89f6433SRongwei Liu 			sh->lag.tx_remap_affinity[1] =
1175a89f6433SRongwei Liu 				lag_ctx.tx_remap_affinity_2;
1176a89f6433SRongwei Liu 			sh->lag.affinity_mode = lag_ctx.port_select_mode;
1177a89f6433SRongwei Liu 		} else {
1178a89f6433SRongwei Liu 			DRV_LOG(ERR, "Failed to query lag affinity.");
1179a89f6433SRongwei Liu 			return -1;
1180a89f6433SRongwei Liu 		}
1181a89f6433SRongwei Liu 		if (sh->lag.affinity_mode == MLX5_LAG_MODE_TIS) {
1182a89f6433SRongwei Liu 			for (i = 0; i < sh->bond.n_port; i++) {
1183a89f6433SRongwei Liu 				tis_attr.lag_tx_port_affinity =
1184a89f6433SRongwei Liu 					MLX5_IFC_LAG_MAP_TIS_AFFINITY(i,
1185a89f6433SRongwei Liu 							sh->bond.n_port);
1186a89f6433SRongwei Liu 				sh->tis[i] = mlx5_devx_cmd_create_tis(sh->cdev->ctx,
1187a89f6433SRongwei Liu 						&tis_attr);
1188a89f6433SRongwei Liu 				if (!sh->tis[i]) {
1189a89f6433SRongwei Liu 					DRV_LOG(ERR, "Failed to TIS %d/%d for bonding device"
1190a89f6433SRongwei Liu 						" %s.", i, sh->bond.n_port,
1191a89f6433SRongwei Liu 						sh->ibdev_name);
1192a89f6433SRongwei Liu 					return -1;
1193a89f6433SRongwei Liu 				}
1194a89f6433SRongwei Liu 			}
1195a89f6433SRongwei Liu 			DRV_LOG(DEBUG, "LAG number of ports : %d, affinity_1 & 2 : pf%d & %d.\n",
1196a89f6433SRongwei Liu 				sh->bond.n_port, lag_ctx.tx_remap_affinity_1,
1197a89f6433SRongwei Liu 				lag_ctx.tx_remap_affinity_2);
1198a89f6433SRongwei Liu 			return 0;
1199a89f6433SRongwei Liu 		}
1200a89f6433SRongwei Liu 		if (sh->lag.affinity_mode == MLX5_LAG_MODE_HASH)
1201a89f6433SRongwei Liu 			DRV_LOG(INFO, "Device %s enabled HW hash based LAG.",
1202a89f6433SRongwei Liu 					sh->ibdev_name);
1203a89f6433SRongwei Liu 	}
1204a89f6433SRongwei Liu 	tis_attr.lag_tx_port_affinity = 0;
1205a89f6433SRongwei Liu 	sh->tis[0] = mlx5_devx_cmd_create_tis(sh->cdev->ctx, &tis_attr);
1206a89f6433SRongwei Liu 	if (!sh->tis[0]) {
1207a89f6433SRongwei Liu 		DRV_LOG(ERR, "Failed to TIS 0 for bonding device"
1208a89f6433SRongwei Liu 			" %s.", sh->ibdev_name);
1209a89f6433SRongwei Liu 		return -1;
1210a89f6433SRongwei Liu 	}
1211a89f6433SRongwei Liu 	return 0;
1212a89f6433SRongwei Liu }
1213a89f6433SRongwei Liu 
1214a89f6433SRongwei Liu /**
1215a13ec19cSMichael Baum  * Verify and store value for share device argument.
1216a13ec19cSMichael Baum  *
1217a13ec19cSMichael Baum  * @param[in] key
1218a13ec19cSMichael Baum  *   Key argument to verify.
1219a13ec19cSMichael Baum  * @param[in] val
1220a13ec19cSMichael Baum  *   Value associated with key.
1221a13ec19cSMichael Baum  * @param opaque
1222a13ec19cSMichael Baum  *   User data.
1223a13ec19cSMichael Baum  *
1224a13ec19cSMichael Baum  * @return
1225a13ec19cSMichael Baum  *   0 on success, a negative errno value otherwise and rte_errno is set.
1226a13ec19cSMichael Baum  */
1227a13ec19cSMichael Baum static int
1228a13ec19cSMichael Baum mlx5_dev_args_check_handler(const char *key, const char *val, void *opaque)
1229a13ec19cSMichael Baum {
1230a13ec19cSMichael Baum 	struct mlx5_sh_config *config = opaque;
1231a13ec19cSMichael Baum 	signed long tmp;
1232a13ec19cSMichael Baum 
1233a13ec19cSMichael Baum 	errno = 0;
1234a13ec19cSMichael Baum 	tmp = strtol(val, NULL, 0);
1235a13ec19cSMichael Baum 	if (errno) {
1236a13ec19cSMichael Baum 		rte_errno = errno;
1237a13ec19cSMichael Baum 		DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val);
1238a13ec19cSMichael Baum 		return -rte_errno;
1239a13ec19cSMichael Baum 	}
1240a13ec19cSMichael Baum 	if (tmp < 0 && strcmp(MLX5_TX_PP, key) && strcmp(MLX5_TX_SKEW, key)) {
1241a13ec19cSMichael Baum 		/* Negative values are acceptable for some keys only. */
1242a13ec19cSMichael Baum 		rte_errno = EINVAL;
1243a13ec19cSMichael Baum 		DRV_LOG(WARNING, "%s: invalid negative value \"%s\"", key, val);
1244a13ec19cSMichael Baum 		return -rte_errno;
1245a13ec19cSMichael Baum 	}
1246a13ec19cSMichael Baum 	if (strcmp(MLX5_TX_PP, key) == 0) {
1247a13ec19cSMichael Baum 		unsigned long mod = tmp >= 0 ? tmp : -tmp;
1248a13ec19cSMichael Baum 
1249a13ec19cSMichael Baum 		if (!mod) {
1250a13ec19cSMichael Baum 			DRV_LOG(ERR, "Zero Tx packet pacing parameter.");
1251a13ec19cSMichael Baum 			rte_errno = EINVAL;
1252a13ec19cSMichael Baum 			return -rte_errno;
1253a13ec19cSMichael Baum 		}
1254a13ec19cSMichael Baum 		config->tx_pp = tmp;
1255a13ec19cSMichael Baum 	} else if (strcmp(MLX5_TX_SKEW, key) == 0) {
1256a13ec19cSMichael Baum 		config->tx_skew = tmp;
1257a13ec19cSMichael Baum 	} else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) {
1258a13ec19cSMichael Baum 		config->l3_vxlan_en = !!tmp;
1259a13ec19cSMichael Baum 	} else if (strcmp(MLX5_VF_NL_EN, key) == 0) {
1260a13ec19cSMichael Baum 		config->vf_nl_en = !!tmp;
1261a13ec19cSMichael Baum 	} else if (strcmp(MLX5_DV_ESW_EN, key) == 0) {
1262a13ec19cSMichael Baum 		config->dv_esw_en = !!tmp;
1263a13ec19cSMichael Baum 	} else if (strcmp(MLX5_DV_FLOW_EN, key) == 0) {
1264d84c3cf7SSuanming Mou 		if (tmp > 2) {
1265d84c3cf7SSuanming Mou 			DRV_LOG(ERR, "Invalid %s parameter.", key);
1266d84c3cf7SSuanming Mou 			rte_errno = EINVAL;
1267d84c3cf7SSuanming Mou 			return -rte_errno;
1268d84c3cf7SSuanming Mou 		}
1269d84c3cf7SSuanming Mou 		config->dv_flow_en = tmp;
1270a13ec19cSMichael Baum 	} else if (strcmp(MLX5_DV_XMETA_EN, key) == 0) {
1271a13ec19cSMichael Baum 		if (tmp != MLX5_XMETA_MODE_LEGACY &&
1272a13ec19cSMichael Baum 		    tmp != MLX5_XMETA_MODE_META16 &&
1273a13ec19cSMichael Baum 		    tmp != MLX5_XMETA_MODE_META32 &&
1274ddb68e47SBing Zhao 		    tmp != MLX5_XMETA_MODE_MISS_INFO &&
1275ddb68e47SBing Zhao 		    tmp != MLX5_XMETA_MODE_META32_HWS) {
1276a13ec19cSMichael Baum 			DRV_LOG(ERR, "Invalid extensive metadata parameter.");
1277a13ec19cSMichael Baum 			rte_errno = EINVAL;
1278a13ec19cSMichael Baum 			return -rte_errno;
1279a13ec19cSMichael Baum 		}
1280a13ec19cSMichael Baum 		if (tmp != MLX5_XMETA_MODE_MISS_INFO)
1281a13ec19cSMichael Baum 			config->dv_xmeta_en = tmp;
1282a13ec19cSMichael Baum 		else
1283a13ec19cSMichael Baum 			config->dv_miss_info = 1;
1284a13ec19cSMichael Baum 	} else if (strcmp(MLX5_LACP_BY_USER, key) == 0) {
1285a13ec19cSMichael Baum 		config->lacp_by_user = !!tmp;
1286a13ec19cSMichael Baum 	} else if (strcmp(MLX5_RECLAIM_MEM, key) == 0) {
1287a13ec19cSMichael Baum 		if (tmp != MLX5_RCM_NONE &&
1288a13ec19cSMichael Baum 		    tmp != MLX5_RCM_LIGHT &&
1289a13ec19cSMichael Baum 		    tmp != MLX5_RCM_AGGR) {
1290a13ec19cSMichael Baum 			DRV_LOG(ERR, "Unrecognize %s: \"%s\"", key, val);
1291a13ec19cSMichael Baum 			rte_errno = EINVAL;
1292a13ec19cSMichael Baum 			return -rte_errno;
1293a13ec19cSMichael Baum 		}
1294a13ec19cSMichael Baum 		config->reclaim_mode = tmp;
1295a13ec19cSMichael Baum 	} else if (strcmp(MLX5_DECAP_EN, key) == 0) {
1296a13ec19cSMichael Baum 		config->decap_en = !!tmp;
1297a13ec19cSMichael Baum 	} else if (strcmp(MLX5_ALLOW_DUPLICATE_PATTERN, key) == 0) {
1298a13ec19cSMichael Baum 		config->allow_duplicate_pattern = !!tmp;
12991939eb6fSDariusz Sosnowski 	} else if (strcmp(MLX5_FDB_DEFAULT_RULE_EN, key) == 0) {
13001939eb6fSDariusz Sosnowski 		config->fdb_def_rule = !!tmp;
13014d368e1dSXiaoyu Min 	} else if (strcmp(MLX5_HWS_CNT_SERVICE_CORE, key) == 0) {
13024d368e1dSXiaoyu Min 		config->cnt_svc.service_core = tmp;
13034d368e1dSXiaoyu Min 	} else if (strcmp(MLX5_HWS_CNT_CYCLE_TIME, key) == 0) {
13044d368e1dSXiaoyu Min 		config->cnt_svc.cycle_time = tmp;
1305483181f7SDariusz Sosnowski 	} else if (strcmp(MLX5_REPR_MATCHING_EN, key) == 0) {
1306483181f7SDariusz Sosnowski 		config->repr_matching = !!tmp;
1307a13ec19cSMichael Baum 	}
1308a13ec19cSMichael Baum 	return 0;
1309a13ec19cSMichael Baum }
1310a13ec19cSMichael Baum 
1311a13ec19cSMichael Baum /**
1312a13ec19cSMichael Baum  * Parse user device parameters and adjust them according to device
1313a13ec19cSMichael Baum  * capabilities.
1314a13ec19cSMichael Baum  *
1315a13ec19cSMichael Baum  * @param sh
1316a13ec19cSMichael Baum  *   Pointer to shared device context.
1317a729d2f0SMichael Baum  * @param mkvlist
1318a729d2f0SMichael Baum  *   Pointer to mlx5 kvargs control, can be NULL if there is no devargs.
1319a13ec19cSMichael Baum  * @param config
1320a13ec19cSMichael Baum  *   Pointer to shared device configuration structure.
1321a13ec19cSMichael Baum  *
1322a13ec19cSMichael Baum  * @return
1323a13ec19cSMichael Baum  *   0 on success, a negative errno value otherwise and rte_errno is set.
1324a13ec19cSMichael Baum  */
1325a13ec19cSMichael Baum static int
1326a13ec19cSMichael Baum mlx5_shared_dev_ctx_args_config(struct mlx5_dev_ctx_shared *sh,
1327a729d2f0SMichael Baum 				struct mlx5_kvargs_ctrl *mkvlist,
1328a13ec19cSMichael Baum 				struct mlx5_sh_config *config)
1329a13ec19cSMichael Baum {
1330a729d2f0SMichael Baum 	const char **params = (const char *[]){
1331a729d2f0SMichael Baum 		MLX5_TX_PP,
1332a729d2f0SMichael Baum 		MLX5_TX_SKEW,
1333a729d2f0SMichael Baum 		MLX5_L3_VXLAN_EN,
1334a729d2f0SMichael Baum 		MLX5_VF_NL_EN,
1335a729d2f0SMichael Baum 		MLX5_DV_ESW_EN,
1336a729d2f0SMichael Baum 		MLX5_DV_FLOW_EN,
1337a729d2f0SMichael Baum 		MLX5_DV_XMETA_EN,
1338a729d2f0SMichael Baum 		MLX5_LACP_BY_USER,
1339a729d2f0SMichael Baum 		MLX5_RECLAIM_MEM,
1340a729d2f0SMichael Baum 		MLX5_DECAP_EN,
1341a729d2f0SMichael Baum 		MLX5_ALLOW_DUPLICATE_PATTERN,
13421939eb6fSDariusz Sosnowski 		MLX5_FDB_DEFAULT_RULE_EN,
13434d368e1dSXiaoyu Min 		MLX5_HWS_CNT_SERVICE_CORE,
13444d368e1dSXiaoyu Min 		MLX5_HWS_CNT_CYCLE_TIME,
1345483181f7SDariusz Sosnowski 		MLX5_REPR_MATCHING_EN,
1346a729d2f0SMichael Baum 		NULL,
1347a729d2f0SMichael Baum 	};
1348a13ec19cSMichael Baum 	int ret = 0;
1349a13ec19cSMichael Baum 
1350a13ec19cSMichael Baum 	/* Default configuration. */
1351a13ec19cSMichael Baum 	memset(config, 0, sizeof(*config));
1352a13ec19cSMichael Baum 	config->vf_nl_en = 1;
1353a13ec19cSMichael Baum 	config->dv_esw_en = 1;
1354a13ec19cSMichael Baum 	config->dv_flow_en = 1;
1355a13ec19cSMichael Baum 	config->decap_en = 1;
1356a13ec19cSMichael Baum 	config->allow_duplicate_pattern = 1;
13571939eb6fSDariusz Sosnowski 	config->fdb_def_rule = 1;
13584d368e1dSXiaoyu Min 	config->cnt_svc.cycle_time = MLX5_CNT_SVC_CYCLE_TIME_DEFAULT;
13594d368e1dSXiaoyu Min 	config->cnt_svc.service_core = rte_get_main_lcore();
1360483181f7SDariusz Sosnowski 	config->repr_matching = 1;
1361a729d2f0SMichael Baum 	if (mkvlist != NULL) {
1362a13ec19cSMichael Baum 		/* Process parameters. */
1363a729d2f0SMichael Baum 		ret = mlx5_kvargs_process(mkvlist, params,
1364a13ec19cSMichael Baum 					  mlx5_dev_args_check_handler, config);
1365a13ec19cSMichael Baum 		if (ret) {
1366a13ec19cSMichael Baum 			DRV_LOG(ERR, "Failed to process device arguments: %s",
1367a13ec19cSMichael Baum 				strerror(rte_errno));
1368a13ec19cSMichael Baum 			return -rte_errno;
1369a13ec19cSMichael Baum 		}
1370a13ec19cSMichael Baum 	}
1371a13ec19cSMichael Baum 	/* Adjust parameters according to device capabilities. */
1372a13ec19cSMichael Baum 	if (config->dv_flow_en && !sh->dev_cap.dv_flow_en) {
1373a13ec19cSMichael Baum 		DRV_LOG(WARNING, "DV flow is not supported.");
1374a13ec19cSMichael Baum 		config->dv_flow_en = 0;
1375a13ec19cSMichael Baum 	}
1376a13ec19cSMichael Baum 	if (config->dv_esw_en && !sh->dev_cap.dv_esw_en) {
1377a13ec19cSMichael Baum 		DRV_LOG(DEBUG, "E-Switch DV flow is not supported.");
1378a13ec19cSMichael Baum 		config->dv_esw_en = 0;
1379a13ec19cSMichael Baum 	}
138072d836b3SMichael Baum 	if (config->dv_esw_en && !config->dv_flow_en) {
138172d836b3SMichael Baum 		DRV_LOG(DEBUG,
138272d836b3SMichael Baum 			"E-Switch DV flow is supported only when DV flow is enabled.");
138372d836b3SMichael Baum 		config->dv_esw_en = 0;
138472d836b3SMichael Baum 	}
1385a13ec19cSMichael Baum 	if (config->dv_miss_info && config->dv_esw_en)
1386a13ec19cSMichael Baum 		config->dv_xmeta_en = MLX5_XMETA_MODE_META16;
1387a13ec19cSMichael Baum 	if (!config->dv_esw_en &&
1388a13ec19cSMichael Baum 	    config->dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) {
1389a13ec19cSMichael Baum 		DRV_LOG(WARNING,
1390a13ec19cSMichael Baum 			"Metadata mode %u is not supported (no E-Switch).",
1391a13ec19cSMichael Baum 			config->dv_xmeta_en);
1392a13ec19cSMichael Baum 		config->dv_xmeta_en = MLX5_XMETA_MODE_LEGACY;
1393a13ec19cSMichael Baum 	}
1394483181f7SDariusz Sosnowski 	if (config->dv_flow_en != 2 && !config->repr_matching) {
1395483181f7SDariusz Sosnowski 		DRV_LOG(DEBUG, "Disabling representor matching is valid only "
1396483181f7SDariusz Sosnowski 			       "when HW Steering is enabled.");
1397483181f7SDariusz Sosnowski 		config->repr_matching = 1;
1398483181f7SDariusz Sosnowski 	}
1399a13ec19cSMichael Baum 	if (config->tx_pp && !sh->dev_cap.txpp_en) {
1400a13ec19cSMichael Baum 		DRV_LOG(ERR, "Packet pacing is not supported.");
1401a13ec19cSMichael Baum 		rte_errno = ENODEV;
1402a13ec19cSMichael Baum 		return -rte_errno;
1403a13ec19cSMichael Baum 	}
1404a13ec19cSMichael Baum 	if (!config->tx_pp && config->tx_skew) {
1405a13ec19cSMichael Baum 		DRV_LOG(WARNING,
1406a13ec19cSMichael Baum 			"\"tx_skew\" doesn't affect without \"tx_pp\".");
1407a13ec19cSMichael Baum 	}
1408593f913aSMichael Baum 	/* Check for LRO support. */
1409593f913aSMichael Baum 	if (mlx5_devx_obj_ops_en(sh) && sh->cdev->config.hca_attr.lro_cap) {
1410593f913aSMichael Baum 		/* TBD check tunnel lro caps. */
1411593f913aSMichael Baum 		config->lro_allowed = 1;
1412593f913aSMichael Baum 		DRV_LOG(DEBUG, "LRO is allowed.");
1413593f913aSMichael Baum 		DRV_LOG(DEBUG,
1414593f913aSMichael Baum 			"LRO minimal size of TCP segment required for coalescing is %d bytes.",
1415593f913aSMichael Baum 			sh->cdev->config.hca_attr.lro_min_mss_size);
1416593f913aSMichael Baum 	}
1417a13ec19cSMichael Baum 	/*
1418a13ec19cSMichael Baum 	 * If HW has bug working with tunnel packet decapsulation and scatter
1419a13ec19cSMichael Baum 	 * FCS, and decapsulation is needed, clear the hw_fcs_strip bit.
1420a13ec19cSMichael Baum 	 * Then RTE_ETH_RX_OFFLOAD_KEEP_CRC bit will not be set anymore.
1421a13ec19cSMichael Baum 	 */
1422a13ec19cSMichael Baum 	if (sh->dev_cap.scatter_fcs_w_decap_disable && sh->config.decap_en)
1423a13ec19cSMichael Baum 		config->hw_fcs_strip = 0;
1424a13ec19cSMichael Baum 	else
1425a13ec19cSMichael Baum 		config->hw_fcs_strip = sh->dev_cap.hw_fcs_strip;
1426a13ec19cSMichael Baum 	DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported",
1427a13ec19cSMichael Baum 		(config->hw_fcs_strip ? "" : "not "));
1428a13ec19cSMichael Baum 	DRV_LOG(DEBUG, "\"tx_pp\" is %d.", config->tx_pp);
1429a13ec19cSMichael Baum 	DRV_LOG(DEBUG, "\"tx_skew\" is %d.", config->tx_skew);
1430a13ec19cSMichael Baum 	DRV_LOG(DEBUG, "\"reclaim_mode\" is %u.", config->reclaim_mode);
1431a13ec19cSMichael Baum 	DRV_LOG(DEBUG, "\"dv_esw_en\" is %u.", config->dv_esw_en);
1432a13ec19cSMichael Baum 	DRV_LOG(DEBUG, "\"dv_flow_en\" is %u.", config->dv_flow_en);
1433a13ec19cSMichael Baum 	DRV_LOG(DEBUG, "\"dv_xmeta_en\" is %u.", config->dv_xmeta_en);
1434a13ec19cSMichael Baum 	DRV_LOG(DEBUG, "\"dv_miss_info\" is %u.", config->dv_miss_info);
1435a13ec19cSMichael Baum 	DRV_LOG(DEBUG, "\"l3_vxlan_en\" is %u.", config->l3_vxlan_en);
1436a13ec19cSMichael Baum 	DRV_LOG(DEBUG, "\"vf_nl_en\" is %u.", config->vf_nl_en);
1437a13ec19cSMichael Baum 	DRV_LOG(DEBUG, "\"lacp_by_user\" is %u.", config->lacp_by_user);
1438a13ec19cSMichael Baum 	DRV_LOG(DEBUG, "\"decap_en\" is %u.", config->decap_en);
1439a13ec19cSMichael Baum 	DRV_LOG(DEBUG, "\"allow_duplicate_pattern\" is %u.",
1440a13ec19cSMichael Baum 		config->allow_duplicate_pattern);
14411939eb6fSDariusz Sosnowski 	DRV_LOG(DEBUG, "\"fdb_def_rule_en\" is %u.", config->fdb_def_rule);
1442483181f7SDariusz Sosnowski 	DRV_LOG(DEBUG, "\"repr_matching_en\" is %u.", config->repr_matching);
1443a13ec19cSMichael Baum 	return 0;
1444a13ec19cSMichael Baum }
1445a13ec19cSMichael Baum 
1446a13ec19cSMichael Baum /**
1447e3032e9cSMichael Baum  * Configure realtime timestamp format.
1448e3032e9cSMichael Baum  *
1449e3032e9cSMichael Baum  * @param sh
1450e3032e9cSMichael Baum  *   Pointer to mlx5_dev_ctx_shared object.
1451e3032e9cSMichael Baum  * @param hca_attr
1452e3032e9cSMichael Baum  *   Pointer to DevX HCA capabilities structure.
1453e3032e9cSMichael Baum  */
1454e3032e9cSMichael Baum void
1455e3032e9cSMichael Baum mlx5_rt_timestamp_config(struct mlx5_dev_ctx_shared *sh,
1456e3032e9cSMichael Baum 			 struct mlx5_hca_attr *hca_attr)
1457e3032e9cSMichael Baum {
1458e3032e9cSMichael Baum 	uint32_t dw_cnt = MLX5_ST_SZ_DW(register_mtutc);
1459e3032e9cSMichael Baum 	uint32_t reg[dw_cnt];
1460e3032e9cSMichael Baum 	int ret = ENOTSUP;
1461e3032e9cSMichael Baum 
1462e3032e9cSMichael Baum 	if (hca_attr->access_register_user)
1463e3032e9cSMichael Baum 		ret = mlx5_devx_cmd_register_read(sh->cdev->ctx,
1464e3032e9cSMichael Baum 						  MLX5_REGISTER_ID_MTUTC, 0,
1465e3032e9cSMichael Baum 						  reg, dw_cnt);
1466e3032e9cSMichael Baum 	if (!ret) {
1467e3032e9cSMichael Baum 		uint32_t ts_mode;
1468e3032e9cSMichael Baum 
1469e3032e9cSMichael Baum 		/* MTUTC register is read successfully. */
1470e3032e9cSMichael Baum 		ts_mode = MLX5_GET(register_mtutc, reg, time_stamp_mode);
1471e3032e9cSMichael Baum 		if (ts_mode == MLX5_MTUTC_TIMESTAMP_MODE_REAL_TIME)
147287af0d1eSMichael Baum 			sh->dev_cap.rt_timestamp = 1;
1473e3032e9cSMichael Baum 	} else {
1474e3032e9cSMichael Baum 		/* Kernel does not support register reading. */
1475e3032e9cSMichael Baum 		if (hca_attr->dev_freq_khz == (NS_PER_S / MS_PER_S))
147687af0d1eSMichael Baum 			sh->dev_cap.rt_timestamp = 1;
1477e3032e9cSMichael Baum 	}
1478e3032e9cSMichael Baum }
1479e3032e9cSMichael Baum 
1480e3032e9cSMichael Baum /**
148191389890SOphir Munk  * Allocate shared device context. If there is multiport device the
148217e19bc4SViacheslav Ovsiienko  * master and representors will share this context, if there is single
148391389890SOphir Munk  * port dedicated device, the context will be used by only given
148417e19bc4SViacheslav Ovsiienko  * port due to unification.
148517e19bc4SViacheslav Ovsiienko  *
148691389890SOphir Munk  * Routine first searches the context for the specified device name,
148717e19bc4SViacheslav Ovsiienko  * if found the shared context assumed and reference counter is incremented.
148817e19bc4SViacheslav Ovsiienko  * If no context found the new one is created and initialized with specified
148991389890SOphir Munk  * device context and parameters.
149017e19bc4SViacheslav Ovsiienko  *
149117e19bc4SViacheslav Ovsiienko  * @param[in] spawn
149291389890SOphir Munk  *   Pointer to the device attributes (name, port, etc).
1493a729d2f0SMichael Baum  * @param mkvlist
1494a729d2f0SMichael Baum  *   Pointer to mlx5 kvargs control, can be NULL if there is no devargs.
149517e19bc4SViacheslav Ovsiienko  *
149617e19bc4SViacheslav Ovsiienko  * @return
14976e88bc42SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object on success,
149817e19bc4SViacheslav Ovsiienko  *   otherwise NULL and rte_errno is set.
149917e19bc4SViacheslav Ovsiienko  */
15002eb4d010SOphir Munk struct mlx5_dev_ctx_shared *
1501a729d2f0SMichael Baum mlx5_alloc_shared_dev_ctx(const struct mlx5_dev_spawn_data *spawn,
1502a729d2f0SMichael Baum 			  struct mlx5_kvargs_ctrl *mkvlist)
150317e19bc4SViacheslav Ovsiienko {
15046e88bc42SOphir Munk 	struct mlx5_dev_ctx_shared *sh;
150517e19bc4SViacheslav Ovsiienko 	int err = 0;
150653e5a82fSViacheslav Ovsiienko 	uint32_t i;
150717e19bc4SViacheslav Ovsiienko 
15088e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(spawn);
150917e19bc4SViacheslav Ovsiienko 	/* Secondary process should not create the shared context. */
15108e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY);
151191389890SOphir Munk 	pthread_mutex_lock(&mlx5_dev_ctx_list_mutex);
151217e19bc4SViacheslav Ovsiienko 	/* Search for IB context by device name. */
151391389890SOphir Munk 	LIST_FOREACH(sh, &mlx5_dev_ctx_list, next) {
1514ca1418ceSMichael Baum 		if (!strcmp(sh->ibdev_name, spawn->phys_dev_name)) {
151517e19bc4SViacheslav Ovsiienko 			sh->refcnt++;
151617e19bc4SViacheslav Ovsiienko 			goto exit;
151717e19bc4SViacheslav Ovsiienko 		}
151817e19bc4SViacheslav Ovsiienko 	}
1519ae4eb7dcSViacheslav Ovsiienko 	/* No device found, we have to create new shared context. */
15208e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(spawn->max_port);
15212175c4dcSSuanming Mou 	sh = mlx5_malloc(MLX5_MEM_ZERO | MLX5_MEM_RTE,
15226e88bc42SOphir Munk 			 sizeof(struct mlx5_dev_ctx_shared) +
15236be4c57aSMichael Baum 			 spawn->max_port * sizeof(struct mlx5_dev_shared_port),
15242175c4dcSSuanming Mou 			 RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
152517e19bc4SViacheslav Ovsiienko 	if (!sh) {
15266be4c57aSMichael Baum 		DRV_LOG(ERR, "Shared context allocation failure.");
152717e19bc4SViacheslav Ovsiienko 		rte_errno = ENOMEM;
152817e19bc4SViacheslav Ovsiienko 		goto exit;
152917e19bc4SViacheslav Ovsiienko 	}
1530887183efSMichael Baum 	pthread_mutex_init(&sh->txpp.mutex, NULL);
15317af08c8fSMichael Baum 	sh->numa_node = spawn->cdev->dev->numa_node;
15327af08c8fSMichael Baum 	sh->cdev = spawn->cdev;
1533cf004fd3SMichael Baum 	sh->esw_mode = !!(spawn->info.master || spawn->info.representor);
1534f5f4c482SXueming Li 	if (spawn->bond_info)
1535f5f4c482SXueming Li 		sh->bond = *spawn->bond_info;
153691d1cfafSMichael Baum 	err = mlx5_os_capabilities_prepare(sh);
153717e19bc4SViacheslav Ovsiienko 	if (err) {
153891d1cfafSMichael Baum 		DRV_LOG(ERR, "Fail to configure device capabilities.");
153917e19bc4SViacheslav Ovsiienko 		goto error;
154017e19bc4SViacheslav Ovsiienko 	}
1541a729d2f0SMichael Baum 	err = mlx5_shared_dev_ctx_args_config(sh, mkvlist, &sh->config);
1542a13ec19cSMichael Baum 	if (err) {
1543a13ec19cSMichael Baum 		DRV_LOG(ERR, "Failed to process device configure: %s",
1544a13ec19cSMichael Baum 			strerror(rte_errno));
1545a13ec19cSMichael Baum 		goto error;
1546a13ec19cSMichael Baum 	}
154717e19bc4SViacheslav Ovsiienko 	sh->refcnt = 1;
154817e19bc4SViacheslav Ovsiienko 	sh->max_port = spawn->max_port;
1549ca1418ceSMichael Baum 	strncpy(sh->ibdev_name, mlx5_os_get_ctx_device_name(sh->cdev->ctx),
1550f44b09f9SOphir Munk 		sizeof(sh->ibdev_name) - 1);
1551ca1418ceSMichael Baum 	strncpy(sh->ibdev_path, mlx5_os_get_ctx_device_path(sh->cdev->ctx),
1552f44b09f9SOphir Munk 		sizeof(sh->ibdev_path) - 1);
155353e5a82fSViacheslav Ovsiienko 	/*
15546be4c57aSMichael Baum 	 * Setting port_id to max unallowed value means there is no interrupt
15556be4c57aSMichael Baum 	 * subhandler installed for the given port index i.
155653e5a82fSViacheslav Ovsiienko 	 */
155723242063SMatan Azrad 	for (i = 0; i < sh->max_port; i++) {
155853e5a82fSViacheslav Ovsiienko 		sh->port[i].ih_port_id = RTE_MAX_ETHPORTS;
155923242063SMatan Azrad 		sh->port[i].devx_ih_port_id = RTE_MAX_ETHPORTS;
156017f95513SDmitry Kozlyuk 		sh->port[i].nl_ih_port_id = RTE_MAX_ETHPORTS;
156123242063SMatan Azrad 	}
15626dc0cbc6SMichael Baum 	if (sh->cdev->config.devx) {
1563ca1418ceSMichael Baum 		sh->td = mlx5_devx_cmd_create_td(sh->cdev->ctx);
1564ae18a1aeSOri Kam 		if (!sh->td) {
1565ae18a1aeSOri Kam 			DRV_LOG(ERR, "TD allocation failure");
15666be4c57aSMichael Baum 			rte_errno = ENOMEM;
1567ae18a1aeSOri Kam 			goto error;
1568ae18a1aeSOri Kam 		}
1569a89f6433SRongwei Liu 		if (mlx5_setup_tis(sh)) {
1570ae18a1aeSOri Kam 			DRV_LOG(ERR, "TIS allocation failure");
15716be4c57aSMichael Baum 			rte_errno = ENOMEM;
1572ae18a1aeSOri Kam 			goto error;
1573ae18a1aeSOri Kam 		}
15745dfa003dSMichael Baum 		err = mlx5_rxtx_uars_prepare(sh);
1575a0bfe9d5SViacheslav Ovsiienko 		if (err)
1576fc4d4f73SViacheslav Ovsiienko 			goto error;
157724feb045SViacheslav Ovsiienko #ifndef RTE_ARCH_64
15785dfa003dSMichael Baum 	} else {
157924feb045SViacheslav Ovsiienko 		/* Initialize UAR access locks for 32bit implementations. */
158024feb045SViacheslav Ovsiienko 		rte_spinlock_init(&sh->uar_lock_cq);
158124feb045SViacheslav Ovsiienko 		for (i = 0; i < MLX5_UAR_PAGE_NUM_MAX; i++)
158224feb045SViacheslav Ovsiienko 			rte_spinlock_init(&sh->uar_lock[i]);
158324feb045SViacheslav Ovsiienko #endif
15845dfa003dSMichael Baum 	}
15852eb4d010SOphir Munk 	mlx5_os_dev_shared_handler_install(sh);
15865d55a494STal Shnaiderman 	if (LIST_EMPTY(&mlx5_dev_ctx_list)) {
15875d55a494STal Shnaiderman 		err = mlx5_flow_os_init_workspace_once();
15885d55a494STal Shnaiderman 		if (err)
15895d55a494STal Shnaiderman 			goto error;
15905d55a494STal Shnaiderman 	}
1591*a94e89e4SMichael Baum 	err = mlx5_flow_counters_mng_init(sh);
1592*a94e89e4SMichael Baum 	if (err) {
1593*a94e89e4SMichael Baum 		DRV_LOG(ERR, "Fail to initialize counters manage.");
1594*a94e89e4SMichael Baum 		goto error;
1595*a94e89e4SMichael Baum 	}
1596fa2d01c8SDong Zhou 	mlx5_flow_aging_init(sh);
1597a13ec19cSMichael Baum 	mlx5_flow_ipool_create(sh);
15980e3d0525SViacheslav Ovsiienko 	/* Add context to the global device list. */
159991389890SOphir Munk 	LIST_INSERT_HEAD(&mlx5_dev_ctx_list, sh, next);
1600f15f0c38SShiri Kuzin 	rte_spinlock_init(&sh->geneve_tlv_opt_sl);
160117e19bc4SViacheslav Ovsiienko exit:
160291389890SOphir Munk 	pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex);
160317e19bc4SViacheslav Ovsiienko 	return sh;
160417e19bc4SViacheslav Ovsiienko error:
16056be4c57aSMichael Baum 	err = rte_errno;
1606d133f4cdSViacheslav Ovsiienko 	pthread_mutex_destroy(&sh->txpp.mutex);
160791389890SOphir Munk 	pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex);
16088e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(sh);
16096be4c57aSMichael Baum 	mlx5_rxtx_uars_release(sh);
1610a89f6433SRongwei Liu 	i = 0;
1611a89f6433SRongwei Liu 	do {
1612a89f6433SRongwei Liu 		if (sh->tis[i])
1613a89f6433SRongwei Liu 			claim_zero(mlx5_devx_cmd_destroy(sh->tis[i]));
1614a89f6433SRongwei Liu 	} while (++i < (uint32_t)sh->bond.n_port);
16156be4c57aSMichael Baum 	if (sh->td)
16166be4c57aSMichael Baum 		claim_zero(mlx5_devx_cmd_destroy(sh->td));
16172175c4dcSSuanming Mou 	mlx5_free(sh);
161817e19bc4SViacheslav Ovsiienko 	rte_errno = err;
161917e19bc4SViacheslav Ovsiienko 	return NULL;
162017e19bc4SViacheslav Ovsiienko }
162117e19bc4SViacheslav Ovsiienko 
162217e19bc4SViacheslav Ovsiienko /**
162325025da3SSpike Du  * Create LWM event_channel and interrupt handle for shared device
162425025da3SSpike Du  * context. All rxqs sharing the device context share the event_channel.
162525025da3SSpike Du  * A callback is registered in interrupt thread to receive the LWM event.
162625025da3SSpike Du  *
162725025da3SSpike Du  * @param[in] priv
162825025da3SSpike Du  *   Pointer to mlx5_priv instance.
162925025da3SSpike Du  *
163025025da3SSpike Du  * @return
163125025da3SSpike Du  *   0 on success, negative with rte_errno set.
163225025da3SSpike Du  */
163325025da3SSpike Du int
163425025da3SSpike Du mlx5_lwm_setup(struct mlx5_priv *priv)
163525025da3SSpike Du {
163625025da3SSpike Du 	int fd_lwm;
163725025da3SSpike Du 
163825025da3SSpike Du 	pthread_mutex_init(&priv->sh->lwm_config_lock, NULL);
163925025da3SSpike Du 	priv->sh->devx_channel_lwm = mlx5_os_devx_create_event_channel
164025025da3SSpike Du 			(priv->sh->cdev->ctx,
164125025da3SSpike Du 			 MLX5DV_DEVX_CREATE_EVENT_CHANNEL_FLAGS_OMIT_EV_DATA);
164225025da3SSpike Du 	if (!priv->sh->devx_channel_lwm)
164325025da3SSpike Du 		goto err;
164425025da3SSpike Du 	fd_lwm = mlx5_os_get_devx_channel_fd(priv->sh->devx_channel_lwm);
164525025da3SSpike Du 	priv->sh->intr_handle_lwm = mlx5_os_interrupt_handler_create
164625025da3SSpike Du 		(RTE_INTR_INSTANCE_F_SHARED, true,
164725025da3SSpike Du 		 fd_lwm, mlx5_dev_interrupt_handler_lwm, priv);
164825025da3SSpike Du 	if (!priv->sh->intr_handle_lwm)
164925025da3SSpike Du 		goto err;
165025025da3SSpike Du 	return 0;
165125025da3SSpike Du err:
165225025da3SSpike Du 	if (priv->sh->devx_channel_lwm) {
165325025da3SSpike Du 		mlx5_os_devx_destroy_event_channel
165425025da3SSpike Du 			(priv->sh->devx_channel_lwm);
165525025da3SSpike Du 		priv->sh->devx_channel_lwm = NULL;
165625025da3SSpike Du 	}
165725025da3SSpike Du 	pthread_mutex_destroy(&priv->sh->lwm_config_lock);
165825025da3SSpike Du 	return -rte_errno;
165925025da3SSpike Du }
166025025da3SSpike Du 
166125025da3SSpike Du /**
166225025da3SSpike Du  * Destroy LWM event_channel and interrupt handle for shared device
166325025da3SSpike Du  * context before free this context. The interrupt handler is also
166425025da3SSpike Du  * unregistered.
166525025da3SSpike Du  *
166625025da3SSpike Du  * @param[in] sh
166725025da3SSpike Du  *   Pointer to shared device context.
166825025da3SSpike Du  */
166925025da3SSpike Du void
167025025da3SSpike Du mlx5_lwm_unset(struct mlx5_dev_ctx_shared *sh)
167125025da3SSpike Du {
167225025da3SSpike Du 	if (sh->intr_handle_lwm) {
167325025da3SSpike Du 		mlx5_os_interrupt_handler_destroy(sh->intr_handle_lwm,
167425025da3SSpike Du 			mlx5_dev_interrupt_handler_lwm, (void *)-1);
167525025da3SSpike Du 		sh->intr_handle_lwm = NULL;
167625025da3SSpike Du 	}
167725025da3SSpike Du 	if (sh->devx_channel_lwm) {
167825025da3SSpike Du 		mlx5_os_devx_destroy_event_channel
167925025da3SSpike Du 			(sh->devx_channel_lwm);
168025025da3SSpike Du 		sh->devx_channel_lwm = NULL;
168125025da3SSpike Du 	}
168225025da3SSpike Du 	pthread_mutex_destroy(&sh->lwm_config_lock);
168325025da3SSpike Du }
168425025da3SSpike Du 
168525025da3SSpike Du /**
168617e19bc4SViacheslav Ovsiienko  * Free shared IB device context. Decrement counter and if zero free
168717e19bc4SViacheslav Ovsiienko  * all allocated resources and close handles.
168817e19bc4SViacheslav Ovsiienko  *
168917e19bc4SViacheslav Ovsiienko  * @param[in] sh
16906e88bc42SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object to free
169117e19bc4SViacheslav Ovsiienko  */
16922eb4d010SOphir Munk void
169391389890SOphir Munk mlx5_free_shared_dev_ctx(struct mlx5_dev_ctx_shared *sh)
169417e19bc4SViacheslav Ovsiienko {
1695fec28ca0SDmitry Kozlyuk 	int ret;
1696a89f6433SRongwei Liu 	int i = 0;
1697fec28ca0SDmitry Kozlyuk 
169891389890SOphir Munk 	pthread_mutex_lock(&mlx5_dev_ctx_list_mutex);
16990afacb04SAlexander Kozyrev #ifdef RTE_LIBRTE_MLX5_DEBUG
170017e19bc4SViacheslav Ovsiienko 	/* Check the object presence in the list. */
17016e88bc42SOphir Munk 	struct mlx5_dev_ctx_shared *lctx;
170217e19bc4SViacheslav Ovsiienko 
170391389890SOphir Munk 	LIST_FOREACH(lctx, &mlx5_dev_ctx_list, next)
170417e19bc4SViacheslav Ovsiienko 		if (lctx == sh)
170517e19bc4SViacheslav Ovsiienko 			break;
17068e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(lctx);
170717e19bc4SViacheslav Ovsiienko 	if (lctx != sh) {
170817e19bc4SViacheslav Ovsiienko 		DRV_LOG(ERR, "Freeing non-existing shared IB context");
170917e19bc4SViacheslav Ovsiienko 		goto exit;
171017e19bc4SViacheslav Ovsiienko 	}
171117e19bc4SViacheslav Ovsiienko #endif
17128e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(sh);
17138e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(sh->refcnt);
171417e19bc4SViacheslav Ovsiienko 	/* Secondary process should not free the shared context. */
17158e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY);
171617e19bc4SViacheslav Ovsiienko 	if (--sh->refcnt)
171717e19bc4SViacheslav Ovsiienko 		goto exit;
1718fec28ca0SDmitry Kozlyuk 	/* Stop watching for mempool events and unregister all mempools. */
1719fc59a1ecSMichael Baum 	if (!sh->cdev->config.mr_mempool_reg_en) {
1720fec28ca0SDmitry Kozlyuk 		ret = rte_mempool_event_callback_unregister
1721fec28ca0SDmitry Kozlyuk 				(mlx5_dev_ctx_shared_rx_mempool_event_cb, sh);
1722fec28ca0SDmitry Kozlyuk 		if (ret == 0)
1723fc59a1ecSMichael Baum 			rte_mempool_walk
1724fc59a1ecSMichael Baum 			     (mlx5_dev_ctx_shared_rx_mempool_unregister_cb, sh);
1725fc59a1ecSMichael Baum 	}
17260e3d0525SViacheslav Ovsiienko 	/* Remove context from the global device list. */
172717e19bc4SViacheslav Ovsiienko 	LIST_REMOVE(sh, next);
1728ea823b2cSDmitry Kozlyuk 	/* Release resources on the last device removal. */
1729ea823b2cSDmitry Kozlyuk 	if (LIST_EMPTY(&mlx5_dev_ctx_list)) {
1730ea823b2cSDmitry Kozlyuk 		mlx5_os_net_cleanup();
17315d55a494STal Shnaiderman 		mlx5_flow_os_release_workspace();
1732ea823b2cSDmitry Kozlyuk 	}
1733f4a08731SMichael Baum 	pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex);
17349086ac09SGregory Etelson 	if (sh->flex_parsers_dv) {
17359086ac09SGregory Etelson 		mlx5_list_destroy(sh->flex_parsers_dv);
17369086ac09SGregory Etelson 		sh->flex_parsers_dv = NULL;
17379086ac09SGregory Etelson 	}
173853e5a82fSViacheslav Ovsiienko 	/*
173953e5a82fSViacheslav Ovsiienko 	 *  Ensure there is no async event handler installed.
174053e5a82fSViacheslav Ovsiienko 	 *  Only primary process handles async device events.
174153e5a82fSViacheslav Ovsiienko 	 **/
17425382d28cSMatan Azrad 	mlx5_flow_counters_mng_close(sh);
1743ce12974cSMichael Baum 	if (sh->ct_mng)
1744ce12974cSMichael Baum 		mlx5_flow_aso_ct_mng_close(sh);
1745f935ed4bSDekel Peled 	if (sh->aso_age_mng) {
1746f935ed4bSDekel Peled 		mlx5_flow_aso_age_mng_close(sh);
1747f935ed4bSDekel Peled 		sh->aso_age_mng = NULL;
1748f935ed4bSDekel Peled 	}
174929efa63aSLi Zhang 	if (sh->mtrmng)
175029efa63aSLi Zhang 		mlx5_aso_flow_mtrs_mng_close(sh);
1751014d1cbeSSuanming Mou 	mlx5_flow_ipool_destroy(sh);
17522eb4d010SOphir Munk 	mlx5_os_dev_shared_handler_uninstall(sh);
17535dfa003dSMichael Baum 	mlx5_rxtx_uars_release(sh);
1754a89f6433SRongwei Liu 	do {
1755a89f6433SRongwei Liu 		if (sh->tis[i])
1756a89f6433SRongwei Liu 			claim_zero(mlx5_devx_cmd_destroy(sh->tis[i]));
1757a89f6433SRongwei Liu 	} while (++i < sh->bond.n_port);
1758ae18a1aeSOri Kam 	if (sh->td)
1759ae18a1aeSOri Kam 		claim_zero(mlx5_devx_cmd_destroy(sh->td));
1760f15f0c38SShiri Kuzin 	MLX5_ASSERT(sh->geneve_tlv_option_resource == NULL);
1761d133f4cdSViacheslav Ovsiienko 	pthread_mutex_destroy(&sh->txpp.mutex);
176225025da3SSpike Du 	mlx5_lwm_unset(sh);
17632175c4dcSSuanming Mou 	mlx5_free(sh);
1764f4a08731SMichael Baum 	return;
176517e19bc4SViacheslav Ovsiienko exit:
176691389890SOphir Munk 	pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex);
176717e19bc4SViacheslav Ovsiienko }
176817e19bc4SViacheslav Ovsiienko 
1769771fa900SAdrien Mazarguil /**
1770afd7a625SXueming Li  * Destroy table hash list.
177154534725SMatan Azrad  *
177254534725SMatan Azrad  * @param[in] priv
177354534725SMatan Azrad  *   Pointer to the private device data structure.
177454534725SMatan Azrad  */
17752eb4d010SOphir Munk void
177654534725SMatan Azrad mlx5_free_table_hash_list(struct mlx5_priv *priv)
177754534725SMatan Azrad {
17786e88bc42SOphir Munk 	struct mlx5_dev_ctx_shared *sh = priv->sh;
1779d1559d66SSuanming Mou 	struct mlx5_hlist **tbls = (priv->sh->config.dv_flow_en == 2) ?
1780d1559d66SSuanming Mou 				   &sh->groups : &sh->flow_tbls;
1781d1559d66SSuanming Mou 	if (*tbls == NULL)
178254534725SMatan Azrad 		return;
1783d1559d66SSuanming Mou 	mlx5_hlist_destroy(*tbls);
1784d1559d66SSuanming Mou 	*tbls = NULL;
178554534725SMatan Azrad }
178654534725SMatan Azrad 
178722681deeSAlex Vesker #ifdef HAVE_MLX5_HWS_SUPPORT
1788d1559d66SSuanming Mou /**
1789d1559d66SSuanming Mou  * Allocate HW steering group hash list.
1790d1559d66SSuanming Mou  *
1791d1559d66SSuanming Mou  * @param[in] priv
1792d1559d66SSuanming Mou  *   Pointer to the private device data structure.
1793d1559d66SSuanming Mou  */
1794d1559d66SSuanming Mou static int
1795d1559d66SSuanming Mou mlx5_alloc_hw_group_hash_list(struct mlx5_priv *priv)
1796d1559d66SSuanming Mou {
1797d1559d66SSuanming Mou 	int err = 0;
1798d1559d66SSuanming Mou 	struct mlx5_dev_ctx_shared *sh = priv->sh;
1799d1559d66SSuanming Mou 	char s[MLX5_NAME_SIZE];
1800d1559d66SSuanming Mou 
1801d1559d66SSuanming Mou 	MLX5_ASSERT(sh);
1802d1559d66SSuanming Mou 	snprintf(s, sizeof(s), "%s_flow_groups", priv->sh->ibdev_name);
1803d1559d66SSuanming Mou 	sh->groups = mlx5_hlist_create
1804d1559d66SSuanming Mou 			(s, MLX5_FLOW_TABLE_HLIST_ARRAY_SIZE,
1805d1559d66SSuanming Mou 			 false, true, sh,
1806d1559d66SSuanming Mou 			 flow_hw_grp_create_cb,
1807d1559d66SSuanming Mou 			 flow_hw_grp_match_cb,
1808d1559d66SSuanming Mou 			 flow_hw_grp_remove_cb,
1809d1559d66SSuanming Mou 			 flow_hw_grp_clone_cb,
1810d1559d66SSuanming Mou 			 flow_hw_grp_clone_free_cb);
1811d1559d66SSuanming Mou 	if (!sh->groups) {
1812d1559d66SSuanming Mou 		DRV_LOG(ERR, "flow groups with hash creation failed.");
1813d1559d66SSuanming Mou 		err = ENOMEM;
1814d1559d66SSuanming Mou 	}
1815d1559d66SSuanming Mou 	return err;
1816d1559d66SSuanming Mou }
1817d1559d66SSuanming Mou #endif
1818d1559d66SSuanming Mou 
1819d1559d66SSuanming Mou 
182054534725SMatan Azrad /**
182154534725SMatan Azrad  * Initialize flow table hash list and create the root tables entry
182254534725SMatan Azrad  * for each domain.
182354534725SMatan Azrad  *
182454534725SMatan Azrad  * @param[in] priv
182554534725SMatan Azrad  *   Pointer to the private device data structure.
182654534725SMatan Azrad  *
182754534725SMatan Azrad  * @return
182854534725SMatan Azrad  *   Zero on success, positive error code otherwise.
182954534725SMatan Azrad  */
18302eb4d010SOphir Munk int
1831afd7a625SXueming Li mlx5_alloc_table_hash_list(struct mlx5_priv *priv __rte_unused)
183254534725SMatan Azrad {
1833afd7a625SXueming Li 	int err = 0;
1834d1559d66SSuanming Mou 
1835afd7a625SXueming Li 	/* Tables are only used in DV and DR modes. */
183622681deeSAlex Vesker #ifdef HAVE_MLX5_HWS_SUPPORT
18376e88bc42SOphir Munk 	struct mlx5_dev_ctx_shared *sh = priv->sh;
1838961b6774SMatan Azrad 	char s[MLX5_NAME_SIZE];
183954534725SMatan Azrad 
1840d1559d66SSuanming Mou 	if (priv->sh->config.dv_flow_en == 2)
1841d1559d66SSuanming Mou 		return mlx5_alloc_hw_group_hash_list(priv);
18428e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(sh);
184354534725SMatan Azrad 	snprintf(s, sizeof(s), "%s_flow_table", priv->sh->ibdev_name);
1844e69a5922SXueming Li 	sh->flow_tbls = mlx5_hlist_create(s, MLX5_FLOW_TABLE_HLIST_ARRAY_SIZE,
1845961b6774SMatan Azrad 					  false, true, sh,
1846961b6774SMatan Azrad 					  flow_dv_tbl_create_cb,
1847f5b0aed2SSuanming Mou 					  flow_dv_tbl_match_cb,
1848961b6774SMatan Azrad 					  flow_dv_tbl_remove_cb,
1849961b6774SMatan Azrad 					  flow_dv_tbl_clone_cb,
1850961b6774SMatan Azrad 					  flow_dv_tbl_clone_free_cb);
185154534725SMatan Azrad 	if (!sh->flow_tbls) {
185263783b01SDavid Marchand 		DRV_LOG(ERR, "flow tables with hash creation failed.");
185354534725SMatan Azrad 		err = ENOMEM;
185454534725SMatan Azrad 		return err;
185554534725SMatan Azrad 	}
185654534725SMatan Azrad #ifndef HAVE_MLX5DV_DR
1857afd7a625SXueming Li 	struct rte_flow_error error;
1858afd7a625SXueming Li 	struct rte_eth_dev *dev = &rte_eth_devices[priv->dev_data->port_id];
1859afd7a625SXueming Li 
186054534725SMatan Azrad 	/*
186154534725SMatan Azrad 	 * In case we have not DR support, the zero tables should be created
186254534725SMatan Azrad 	 * because DV expect to see them even if they cannot be created by
186354534725SMatan Azrad 	 * RDMA-CORE.
186454534725SMatan Azrad 	 */
18652d2cef5dSLi Zhang 	if (!flow_dv_tbl_resource_get(dev, 0, 0, 0, 0,
18662d2cef5dSLi Zhang 		NULL, 0, 1, 0, &error) ||
18672d2cef5dSLi Zhang 	    !flow_dv_tbl_resource_get(dev, 0, 1, 0, 0,
18682d2cef5dSLi Zhang 		NULL, 0, 1, 0, &error) ||
18692d2cef5dSLi Zhang 	    !flow_dv_tbl_resource_get(dev, 0, 0, 1, 0,
18702d2cef5dSLi Zhang 		NULL, 0, 1, 0, &error)) {
187154534725SMatan Azrad 		err = ENOMEM;
187254534725SMatan Azrad 		goto error;
187354534725SMatan Azrad 	}
187454534725SMatan Azrad 	return err;
187554534725SMatan Azrad error:
187654534725SMatan Azrad 	mlx5_free_table_hash_list(priv);
187754534725SMatan Azrad #endif /* HAVE_MLX5DV_DR */
1878afd7a625SXueming Li #endif
187954534725SMatan Azrad 	return err;
188054534725SMatan Azrad }
188154534725SMatan Azrad 
188254534725SMatan Azrad /**
18834d803a72SOlga Shern  * Retrieve integer value from environment variable.
18844d803a72SOlga Shern  *
18854d803a72SOlga Shern  * @param[in] name
18864d803a72SOlga Shern  *   Environment variable name.
18874d803a72SOlga Shern  *
18884d803a72SOlga Shern  * @return
18894d803a72SOlga Shern  *   Integer value, 0 if the variable is not set.
18904d803a72SOlga Shern  */
18914d803a72SOlga Shern int
18924d803a72SOlga Shern mlx5_getenv_int(const char *name)
18934d803a72SOlga Shern {
18944d803a72SOlga Shern 	const char *val = getenv(name);
18954d803a72SOlga Shern 
18964d803a72SOlga Shern 	if (val == NULL)
18974d803a72SOlga Shern 		return 0;
18984d803a72SOlga Shern 	return atoi(val);
18994d803a72SOlga Shern }
19004d803a72SOlga Shern 
19014d803a72SOlga Shern /**
1902c9ba7523SRaslan Darawsheh  * DPDK callback to add udp tunnel port
1903c9ba7523SRaslan Darawsheh  *
1904c9ba7523SRaslan Darawsheh  * @param[in] dev
1905c9ba7523SRaslan Darawsheh  *   A pointer to eth_dev
1906c9ba7523SRaslan Darawsheh  * @param[in] udp_tunnel
1907c9ba7523SRaslan Darawsheh  *   A pointer to udp tunnel
1908c9ba7523SRaslan Darawsheh  *
1909c9ba7523SRaslan Darawsheh  * @return
1910c9ba7523SRaslan Darawsheh  *   0 on valid udp ports and tunnels, -ENOTSUP otherwise.
1911c9ba7523SRaslan Darawsheh  */
1912c9ba7523SRaslan Darawsheh int
1913c9ba7523SRaslan Darawsheh mlx5_udp_tunnel_port_add(struct rte_eth_dev *dev __rte_unused,
1914c9ba7523SRaslan Darawsheh 			 struct rte_eth_udp_tunnel *udp_tunnel)
1915c9ba7523SRaslan Darawsheh {
19168e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(udp_tunnel != NULL);
1917295968d1SFerruh Yigit 	if (udp_tunnel->prot_type == RTE_ETH_TUNNEL_TYPE_VXLAN &&
1918c9ba7523SRaslan Darawsheh 	    udp_tunnel->udp_port == 4789)
1919c9ba7523SRaslan Darawsheh 		return 0;
1920295968d1SFerruh Yigit 	if (udp_tunnel->prot_type == RTE_ETH_TUNNEL_TYPE_VXLAN_GPE &&
1921c9ba7523SRaslan Darawsheh 	    udp_tunnel->udp_port == 4790)
1922c9ba7523SRaslan Darawsheh 		return 0;
1923c9ba7523SRaslan Darawsheh 	return -ENOTSUP;
1924c9ba7523SRaslan Darawsheh }
1925c9ba7523SRaslan Darawsheh 
1926c9ba7523SRaslan Darawsheh /**
1927120dc4a7SYongseok Koh  * Initialize process private data structure.
1928120dc4a7SYongseok Koh  *
1929120dc4a7SYongseok Koh  * @param dev
1930120dc4a7SYongseok Koh  *   Pointer to Ethernet device structure.
1931120dc4a7SYongseok Koh  *
1932120dc4a7SYongseok Koh  * @return
1933120dc4a7SYongseok Koh  *   0 on success, a negative errno value otherwise and rte_errno is set.
1934120dc4a7SYongseok Koh  */
1935120dc4a7SYongseok Koh int
1936120dc4a7SYongseok Koh mlx5_proc_priv_init(struct rte_eth_dev *dev)
1937120dc4a7SYongseok Koh {
1938120dc4a7SYongseok Koh 	struct mlx5_priv *priv = dev->data->dev_private;
1939120dc4a7SYongseok Koh 	struct mlx5_proc_priv *ppriv;
1940120dc4a7SYongseok Koh 	size_t ppriv_size;
1941120dc4a7SYongseok Koh 
19426dad8b3aSYunjian Wang 	mlx5_proc_priv_uninit(dev);
1943120dc4a7SYongseok Koh 	/*
1944120dc4a7SYongseok Koh 	 * UAR register table follows the process private structure. BlueFlame
1945120dc4a7SYongseok Koh 	 * registers for Tx queues are stored in the table.
1946120dc4a7SYongseok Koh 	 */
19475dfa003dSMichael Baum 	ppriv_size = sizeof(struct mlx5_proc_priv) +
19485dfa003dSMichael Baum 		     priv->txqs_n * sizeof(struct mlx5_uar_data);
194984a22cbcSSuanming Mou 	ppriv = mlx5_malloc(MLX5_MEM_RTE | MLX5_MEM_ZERO, ppriv_size,
195084a22cbcSSuanming Mou 			    RTE_CACHE_LINE_SIZE, dev->device->numa_node);
1951120dc4a7SYongseok Koh 	if (!ppriv) {
1952120dc4a7SYongseok Koh 		rte_errno = ENOMEM;
1953120dc4a7SYongseok Koh 		return -rte_errno;
1954120dc4a7SYongseok Koh 	}
195584a22cbcSSuanming Mou 	ppriv->uar_table_sz = priv->txqs_n;
1956120dc4a7SYongseok Koh 	dev->process_private = ppriv;
1957b6e9c33cSMichael Baum 	if (rte_eal_process_type() == RTE_PROC_PRIMARY)
1958b6e9c33cSMichael Baum 		priv->sh->pppriv = ppriv;
1959120dc4a7SYongseok Koh 	return 0;
1960120dc4a7SYongseok Koh }
1961120dc4a7SYongseok Koh 
1962120dc4a7SYongseok Koh /**
1963120dc4a7SYongseok Koh  * Un-initialize process private data structure.
1964120dc4a7SYongseok Koh  *
1965120dc4a7SYongseok Koh  * @param dev
1966120dc4a7SYongseok Koh  *   Pointer to Ethernet device structure.
1967120dc4a7SYongseok Koh  */
19682b36c30bSSuanming Mou void
1969120dc4a7SYongseok Koh mlx5_proc_priv_uninit(struct rte_eth_dev *dev)
1970120dc4a7SYongseok Koh {
1971120dc4a7SYongseok Koh 	if (!dev->process_private)
1972120dc4a7SYongseok Koh 		return;
19732175c4dcSSuanming Mou 	mlx5_free(dev->process_private);
1974120dc4a7SYongseok Koh 	dev->process_private = NULL;
1975120dc4a7SYongseok Koh }
1976120dc4a7SYongseok Koh 
1977120dc4a7SYongseok Koh /**
1978771fa900SAdrien Mazarguil  * DPDK callback to close the device.
1979771fa900SAdrien Mazarguil  *
1980771fa900SAdrien Mazarguil  * Destroy all queues and objects, free memory.
1981771fa900SAdrien Mazarguil  *
1982771fa900SAdrien Mazarguil  * @param dev
1983771fa900SAdrien Mazarguil  *   Pointer to Ethernet device structure.
1984771fa900SAdrien Mazarguil  */
1985b142387bSThomas Monjalon int
1986771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev)
1987771fa900SAdrien Mazarguil {
1988dbeba4cfSThomas Monjalon 	struct mlx5_priv *priv = dev->data->dev_private;
19892e22920bSAdrien Mazarguil 	unsigned int i;
19906af6b973SNélio Laranjeiro 	int ret;
1991771fa900SAdrien Mazarguil 
19922786b7bfSSuanming Mou 	if (rte_eal_process_type() == RTE_PROC_SECONDARY) {
19932786b7bfSSuanming Mou 		/* Check if process_private released. */
19942786b7bfSSuanming Mou 		if (!dev->process_private)
1995b142387bSThomas Monjalon 			return 0;
19962786b7bfSSuanming Mou 		mlx5_tx_uar_uninit_secondary(dev);
19972786b7bfSSuanming Mou 		mlx5_proc_priv_uninit(dev);
19982786b7bfSSuanming Mou 		rte_eth_dev_release_port(dev);
1999b142387bSThomas Monjalon 		return 0;
20002786b7bfSSuanming Mou 	}
20012786b7bfSSuanming Mou 	if (!priv->sh)
2002b142387bSThomas Monjalon 		return 0;
2003a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "port %u closing device \"%s\"",
20040f99970bSNélio Laranjeiro 		dev->data->port_id,
2005ca1418ceSMichael Baum 		((priv->sh->cdev->ctx != NULL) ?
2006ca1418ceSMichael Baum 		mlx5_os_get_ctx_device_name(priv->sh->cdev->ctx) : ""));
20078db7e3b6SBing Zhao 	/*
20088db7e3b6SBing Zhao 	 * If default mreg copy action is removed at the stop stage,
20098db7e3b6SBing Zhao 	 * the search will return none and nothing will be done anymore.
20108db7e3b6SBing Zhao 	 */
20118db7e3b6SBing Zhao 	mlx5_flow_stop_default(dev);
2012af4f09f2SNélio Laranjeiro 	mlx5_traffic_disable(dev);
20138db7e3b6SBing Zhao 	/*
20148db7e3b6SBing Zhao 	 * If all the flows are already flushed in the device stop stage,
20158db7e3b6SBing Zhao 	 * then this will return directly without any action.
20168db7e3b6SBing Zhao 	 */
2017b4edeaf3SSuanming Mou 	mlx5_flow_list_flush(dev, MLX5_FLOW_TYPE_GEN, true);
20184b61b877SBing Zhao 	mlx5_action_handle_flush(dev);
201902e76468SSuanming Mou 	mlx5_flow_meter_flush(dev, NULL);
20202e22920bSAdrien Mazarguil 	/* Prevent crashes when queues are still in use. */
2021a41f593fSFerruh Yigit 	dev->rx_pkt_burst = rte_eth_pkt_burst_dummy;
2022a41f593fSFerruh Yigit 	dev->tx_pkt_burst = rte_eth_pkt_burst_dummy;
20232aac5b5dSYongseok Koh 	rte_wmb();
20242aac5b5dSYongseok Koh 	/* Disable datapath on secondary process. */
20252e86c4e5SOphir Munk 	mlx5_mp_os_req_stop_rxtx(dev);
20261c506404SBing Zhao 	/* Free the eCPRI flex parser resource. */
20271c506404SBing Zhao 	mlx5_flex_parser_ecpri_release(dev);
2028db25cadcSViacheslav Ovsiienko 	mlx5_flex_item_port_cleanup(dev);
202922681deeSAlex Vesker #ifdef HAVE_MLX5_HWS_SUPPORT
20301939eb6fSDariusz Sosnowski 	flow_hw_destroy_vport_action(dev);
2031b401400dSSuanming Mou 	flow_hw_resource_release(dev);
20325bd0e3e6SDariusz Sosnowski 	flow_hw_clear_port_info(dev);
2033f1fecffaSDariusz Sosnowski 	if (priv->sh->config.dv_flow_en == 2) {
2034f1fecffaSDariusz Sosnowski 		flow_hw_clear_flow_metadata_config();
20358a89038fSBing Zhao 		flow_hw_clear_tags_set(dev);
2036f1fecffaSDariusz Sosnowski 	}
2037b401400dSSuanming Mou #endif
20385cf0707fSXueming Li 	if (priv->rxq_privs != NULL) {
20392e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_rx_burst() is still running. */
204020698c9fSOphir Munk 		rte_delay_us_sleep(1000);
2041a1366b1aSNélio Laranjeiro 		for (i = 0; (i != priv->rxqs_n); ++i)
2042af4f09f2SNélio Laranjeiro 			mlx5_rxq_release(dev, i);
20432e22920bSAdrien Mazarguil 		priv->rxqs_n = 0;
20444cda06c3SXueming Li 		mlx5_free(priv->rxq_privs);
20454cda06c3SXueming Li 		priv->rxq_privs = NULL;
20464cda06c3SXueming Li 	}
20472e22920bSAdrien Mazarguil 	if (priv->txqs != NULL) {
20482e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_tx_burst() is still running. */
204920698c9fSOphir Munk 		rte_delay_us_sleep(1000);
20506e78005aSNélio Laranjeiro 		for (i = 0; (i != priv->txqs_n); ++i)
2051af4f09f2SNélio Laranjeiro 			mlx5_txq_release(dev, i);
20522e22920bSAdrien Mazarguil 		priv->txqs_n = 0;
20532e22920bSAdrien Mazarguil 		priv->txqs = NULL;
20542e22920bSAdrien Mazarguil 	}
2055120dc4a7SYongseok Koh 	mlx5_proc_priv_uninit(dev);
2056e6988afdSMatan Azrad 	if (priv->q_counters) {
2057e6988afdSMatan Azrad 		mlx5_devx_cmd_destroy(priv->q_counters);
2058e6988afdSMatan Azrad 		priv->q_counters = NULL;
2059e6988afdSMatan Azrad 	}
206065b3cd0dSSuanming Mou 	if (priv->drop_queue.hrxq)
206165b3cd0dSSuanming Mou 		mlx5_drop_action_destroy(dev);
2062dd3c774fSViacheslav Ovsiienko 	if (priv->mreg_cp_tbl)
2063e69a5922SXueming Li 		mlx5_hlist_destroy(priv->mreg_cp_tbl);
20647d6bf6b8SYongseok Koh 	mlx5_mprq_free_mp(dev);
20652eb4d010SOphir Munk 	mlx5_os_free_shared_dr(priv);
206629c1d8bbSNélio Laranjeiro 	if (priv->rss_conf.rss_key != NULL)
206783c2047cSSuanming Mou 		mlx5_free(priv->rss_conf.rss_key);
2068634efbc2SNelio Laranjeiro 	if (priv->reta_idx != NULL)
206983c2047cSSuanming Mou 		mlx5_free(priv->reta_idx);
207087af0d1eSMichael Baum 	if (priv->sh->dev_cap.vf)
2071f00f6562SOphir Munk 		mlx5_os_mac_addr_flush(dev);
207226c08b97SAdrien Mazarguil 	if (priv->nl_socket_route >= 0)
207326c08b97SAdrien Mazarguil 		close(priv->nl_socket_route);
207426c08b97SAdrien Mazarguil 	if (priv->nl_socket_rdma >= 0)
207526c08b97SAdrien Mazarguil 		close(priv->nl_socket_rdma);
2076dfedf3e3SViacheslav Ovsiienko 	if (priv->vmwa_context)
2077dfedf3e3SViacheslav Ovsiienko 		mlx5_vlan_vmwa_exit(priv->vmwa_context);
207823820a79SDekel Peled 	ret = mlx5_hrxq_verify(dev);
2079f5479b68SNélio Laranjeiro 	if (ret)
2080a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some hash Rx queue still remain",
20810f99970bSNélio Laranjeiro 			dev->data->port_id);
208215c80a12SDekel Peled 	ret = mlx5_ind_table_obj_verify(dev);
20834c7a0f5fSNélio Laranjeiro 	if (ret)
2084a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some indirection table still remain",
20850f99970bSNélio Laranjeiro 			dev->data->port_id);
208693403560SDekel Peled 	ret = mlx5_rxq_obj_verify(dev);
208709cb5b58SNélio Laranjeiro 	if (ret)
208893403560SDekel Peled 		DRV_LOG(WARNING, "port %u some Rx queue objects still remain",
20890f99970bSNélio Laranjeiro 			dev->data->port_id);
2090311b17e6SMichael Baum 	ret = mlx5_ext_rxq_verify(dev);
2091311b17e6SMichael Baum 	if (ret)
2092311b17e6SMichael Baum 		DRV_LOG(WARNING, "Port %u some external RxQ still remain.",
2093311b17e6SMichael Baum 			dev->data->port_id);
2094af4f09f2SNélio Laranjeiro 	ret = mlx5_rxq_verify(dev);
2095a1366b1aSNélio Laranjeiro 	if (ret)
2096a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Rx queues still remain",
20970f99970bSNélio Laranjeiro 			dev->data->port_id);
2098894c4a8eSOri Kam 	ret = mlx5_txq_obj_verify(dev);
2099faf2667fSNélio Laranjeiro 	if (ret)
2100a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain",
21010f99970bSNélio Laranjeiro 			dev->data->port_id);
2102af4f09f2SNélio Laranjeiro 	ret = mlx5_txq_verify(dev);
21036e78005aSNélio Laranjeiro 	if (ret)
2104a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Tx queues still remain",
21050f99970bSNélio Laranjeiro 			dev->data->port_id);
2106af4f09f2SNélio Laranjeiro 	ret = mlx5_flow_verify(dev);
21076af6b973SNélio Laranjeiro 	if (ret)
2108a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some flows still remain",
2109a170a30dSNélio Laranjeiro 			dev->data->port_id);
2110679f46c7SMatan Azrad 	if (priv->hrxqs)
2111679f46c7SMatan Azrad 		mlx5_list_destroy(priv->hrxqs);
211280f872eeSMichael Baum 	mlx5_free(priv->ext_rxqs);
2113772dc0ebSSuanming Mou 	/*
2114772dc0ebSSuanming Mou 	 * Free the shared context in last turn, because the cleanup
2115772dc0ebSSuanming Mou 	 * routines above may use some shared fields, like
21167be78d02SJosh Soref 	 * mlx5_os_mac_addr_flush() uses ibdev_path for retrieving
2117772dc0ebSSuanming Mou 	 * ifindex if Netlink fails.
2118772dc0ebSSuanming Mou 	 */
211991389890SOphir Munk 	mlx5_free_shared_dev_ctx(priv->sh);
21202b730263SAdrien Mazarguil 	if (priv->domain_id != RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
21212b730263SAdrien Mazarguil 		unsigned int c = 0;
2122d874a4eeSThomas Monjalon 		uint16_t port_id;
21232b730263SAdrien Mazarguil 
212456bb3c84SXueming Li 		MLX5_ETH_FOREACH_DEV(port_id, dev->device) {
2125dbeba4cfSThomas Monjalon 			struct mlx5_priv *opriv =
2126d874a4eeSThomas Monjalon 				rte_eth_devices[port_id].data->dev_private;
21272b730263SAdrien Mazarguil 
21282b730263SAdrien Mazarguil 			if (!opriv ||
21292b730263SAdrien Mazarguil 			    opriv->domain_id != priv->domain_id ||
2130d874a4eeSThomas Monjalon 			    &rte_eth_devices[port_id] == dev)
21312b730263SAdrien Mazarguil 				continue;
21322b730263SAdrien Mazarguil 			++c;
2133f7e95215SViacheslav Ovsiienko 			break;
21342b730263SAdrien Mazarguil 		}
21352b730263SAdrien Mazarguil 		if (!c)
21362b730263SAdrien Mazarguil 			claim_zero(rte_eth_switch_domain_free(priv->domain_id));
21372b730263SAdrien Mazarguil 	}
2138771fa900SAdrien Mazarguil 	memset(priv, 0, sizeof(*priv));
21392b730263SAdrien Mazarguil 	priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
214042603bbdSOphir Munk 	/*
214142603bbdSOphir Munk 	 * Reset mac_addrs to NULL such that it is not freed as part of
214242603bbdSOphir Munk 	 * rte_eth_dev_release_port(). mac_addrs is part of dev_private so
214342603bbdSOphir Munk 	 * it is freed when dev_private is freed.
214442603bbdSOphir Munk 	 */
214542603bbdSOphir Munk 	dev->data->mac_addrs = NULL;
2146b142387bSThomas Monjalon 	return 0;
2147771fa900SAdrien Mazarguil }
2148771fa900SAdrien Mazarguil 
2149b012b4ceSOphir Munk const struct eth_dev_ops mlx5_dev_ops = {
2150b012b4ceSOphir Munk 	.dev_configure = mlx5_dev_configure,
2151b012b4ceSOphir Munk 	.dev_start = mlx5_dev_start,
2152b012b4ceSOphir Munk 	.dev_stop = mlx5_dev_stop,
2153b012b4ceSOphir Munk 	.dev_set_link_down = mlx5_set_link_down,
2154b012b4ceSOphir Munk 	.dev_set_link_up = mlx5_set_link_up,
2155b012b4ceSOphir Munk 	.dev_close = mlx5_dev_close,
2156b012b4ceSOphir Munk 	.promiscuous_enable = mlx5_promiscuous_enable,
2157b012b4ceSOphir Munk 	.promiscuous_disable = mlx5_promiscuous_disable,
2158b012b4ceSOphir Munk 	.allmulticast_enable = mlx5_allmulticast_enable,
2159b012b4ceSOphir Munk 	.allmulticast_disable = mlx5_allmulticast_disable,
2160b012b4ceSOphir Munk 	.link_update = mlx5_link_update,
2161b012b4ceSOphir Munk 	.stats_get = mlx5_stats_get,
2162b012b4ceSOphir Munk 	.stats_reset = mlx5_stats_reset,
2163b012b4ceSOphir Munk 	.xstats_get = mlx5_xstats_get,
2164b012b4ceSOphir Munk 	.xstats_reset = mlx5_xstats_reset,
2165b012b4ceSOphir Munk 	.xstats_get_names = mlx5_xstats_get_names,
2166b012b4ceSOphir Munk 	.fw_version_get = mlx5_fw_version_get,
2167b012b4ceSOphir Munk 	.dev_infos_get = mlx5_dev_infos_get,
2168cb95feefSXueming Li 	.representor_info_get = mlx5_representor_info_get,
2169b012b4ceSOphir Munk 	.read_clock = mlx5_txpp_read_clock,
2170b012b4ceSOphir Munk 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
2171b012b4ceSOphir Munk 	.vlan_filter_set = mlx5_vlan_filter_set,
2172b012b4ceSOphir Munk 	.rx_queue_setup = mlx5_rx_queue_setup,
21735c9f3294SSpike Du 	.rx_queue_avail_thresh_set = mlx5_rx_queue_lwm_set,
21745c9f3294SSpike Du 	.rx_queue_avail_thresh_query = mlx5_rx_queue_lwm_query,
2175b012b4ceSOphir Munk 	.rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup,
2176b012b4ceSOphir Munk 	.tx_queue_setup = mlx5_tx_queue_setup,
2177b012b4ceSOphir Munk 	.tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup,
2178b012b4ceSOphir Munk 	.rx_queue_release = mlx5_rx_queue_release,
2179b012b4ceSOphir Munk 	.tx_queue_release = mlx5_tx_queue_release,
2180b012b4ceSOphir Munk 	.rx_queue_start = mlx5_rx_queue_start,
2181b012b4ceSOphir Munk 	.rx_queue_stop = mlx5_rx_queue_stop,
2182b012b4ceSOphir Munk 	.tx_queue_start = mlx5_tx_queue_start,
2183b012b4ceSOphir Munk 	.tx_queue_stop = mlx5_tx_queue_stop,
2184b012b4ceSOphir Munk 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
2185b012b4ceSOphir Munk 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
2186b012b4ceSOphir Munk 	.mac_addr_remove = mlx5_mac_addr_remove,
2187b012b4ceSOphir Munk 	.mac_addr_add = mlx5_mac_addr_add,
2188b012b4ceSOphir Munk 	.mac_addr_set = mlx5_mac_addr_set,
2189b012b4ceSOphir Munk 	.set_mc_addr_list = mlx5_set_mc_addr_list,
2190b012b4ceSOphir Munk 	.mtu_set = mlx5_dev_set_mtu,
2191b012b4ceSOphir Munk 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
2192b012b4ceSOphir Munk 	.vlan_offload_set = mlx5_vlan_offload_set,
2193b012b4ceSOphir Munk 	.reta_update = mlx5_dev_rss_reta_update,
2194b012b4ceSOphir Munk 	.reta_query = mlx5_dev_rss_reta_query,
2195b012b4ceSOphir Munk 	.rss_hash_update = mlx5_rss_hash_update,
2196b012b4ceSOphir Munk 	.rss_hash_conf_get = mlx5_rss_hash_conf_get,
2197fb7ad441SThomas Monjalon 	.flow_ops_get = mlx5_flow_ops_get,
2198b012b4ceSOphir Munk 	.rxq_info_get = mlx5_rxq_info_get,
2199b012b4ceSOphir Munk 	.txq_info_get = mlx5_txq_info_get,
2200b012b4ceSOphir Munk 	.rx_burst_mode_get = mlx5_rx_burst_mode_get,
2201b012b4ceSOphir Munk 	.tx_burst_mode_get = mlx5_tx_burst_mode_get,
2202b012b4ceSOphir Munk 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
2203b012b4ceSOphir Munk 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
2204b012b4ceSOphir Munk 	.is_removed = mlx5_is_removed,
2205b012b4ceSOphir Munk 	.udp_tunnel_port_add  = mlx5_udp_tunnel_port_add,
2206b012b4ceSOphir Munk 	.get_module_info = mlx5_get_module_info,
2207b012b4ceSOphir Munk 	.get_module_eeprom = mlx5_get_module_eeprom,
2208b012b4ceSOphir Munk 	.hairpin_cap_get = mlx5_hairpin_cap_get,
2209b012b4ceSOphir Munk 	.mtr_ops_get = mlx5_flow_meter_ops_get,
2210b012b4ceSOphir Munk 	.hairpin_bind = mlx5_hairpin_bind,
2211b012b4ceSOphir Munk 	.hairpin_unbind = mlx5_hairpin_unbind,
2212b012b4ceSOphir Munk 	.hairpin_get_peer_ports = mlx5_hairpin_get_peer_ports,
2213b012b4ceSOphir Munk 	.hairpin_queue_peer_update = mlx5_hairpin_queue_peer_update,
2214b012b4ceSOphir Munk 	.hairpin_queue_peer_bind = mlx5_hairpin_queue_peer_bind,
2215b012b4ceSOphir Munk 	.hairpin_queue_peer_unbind = mlx5_hairpin_queue_peer_unbind,
2216a8f0df6bSAlexander Kozyrev 	.get_monitor_addr = mlx5_get_monitor_addr,
2217b012b4ceSOphir Munk };
2218b012b4ceSOphir Munk 
2219b012b4ceSOphir Munk /* Available operations from secondary process. */
2220b012b4ceSOphir Munk const struct eth_dev_ops mlx5_dev_sec_ops = {
2221b012b4ceSOphir Munk 	.stats_get = mlx5_stats_get,
2222b012b4ceSOphir Munk 	.stats_reset = mlx5_stats_reset,
2223b012b4ceSOphir Munk 	.xstats_get = mlx5_xstats_get,
2224b012b4ceSOphir Munk 	.xstats_reset = mlx5_xstats_reset,
2225b012b4ceSOphir Munk 	.xstats_get_names = mlx5_xstats_get_names,
2226b012b4ceSOphir Munk 	.fw_version_get = mlx5_fw_version_get,
2227b012b4ceSOphir Munk 	.dev_infos_get = mlx5_dev_infos_get,
222892d16c83SXueming Li 	.representor_info_get = mlx5_representor_info_get,
2229b012b4ceSOphir Munk 	.read_clock = mlx5_txpp_read_clock,
2230b012b4ceSOphir Munk 	.rx_queue_start = mlx5_rx_queue_start,
2231b012b4ceSOphir Munk 	.rx_queue_stop = mlx5_rx_queue_stop,
2232b012b4ceSOphir Munk 	.tx_queue_start = mlx5_tx_queue_start,
2233b012b4ceSOphir Munk 	.tx_queue_stop = mlx5_tx_queue_stop,
2234b012b4ceSOphir Munk 	.rxq_info_get = mlx5_rxq_info_get,
2235b012b4ceSOphir Munk 	.txq_info_get = mlx5_txq_info_get,
2236b012b4ceSOphir Munk 	.rx_burst_mode_get = mlx5_rx_burst_mode_get,
2237b012b4ceSOphir Munk 	.tx_burst_mode_get = mlx5_tx_burst_mode_get,
2238b012b4ceSOphir Munk 	.get_module_info = mlx5_get_module_info,
2239b012b4ceSOphir Munk 	.get_module_eeprom = mlx5_get_module_eeprom,
2240b012b4ceSOphir Munk };
2241b012b4ceSOphir Munk 
2242b012b4ceSOphir Munk /* Available operations in flow isolated mode. */
2243b012b4ceSOphir Munk const struct eth_dev_ops mlx5_dev_ops_isolate = {
2244b012b4ceSOphir Munk 	.dev_configure = mlx5_dev_configure,
2245b012b4ceSOphir Munk 	.dev_start = mlx5_dev_start,
2246b012b4ceSOphir Munk 	.dev_stop = mlx5_dev_stop,
2247b012b4ceSOphir Munk 	.dev_set_link_down = mlx5_set_link_down,
2248b012b4ceSOphir Munk 	.dev_set_link_up = mlx5_set_link_up,
2249b012b4ceSOphir Munk 	.dev_close = mlx5_dev_close,
2250b012b4ceSOphir Munk 	.promiscuous_enable = mlx5_promiscuous_enable,
2251b012b4ceSOphir Munk 	.promiscuous_disable = mlx5_promiscuous_disable,
2252b012b4ceSOphir Munk 	.allmulticast_enable = mlx5_allmulticast_enable,
2253b012b4ceSOphir Munk 	.allmulticast_disable = mlx5_allmulticast_disable,
2254b012b4ceSOphir Munk 	.link_update = mlx5_link_update,
2255b012b4ceSOphir Munk 	.stats_get = mlx5_stats_get,
2256b012b4ceSOphir Munk 	.stats_reset = mlx5_stats_reset,
2257b012b4ceSOphir Munk 	.xstats_get = mlx5_xstats_get,
2258b012b4ceSOphir Munk 	.xstats_reset = mlx5_xstats_reset,
2259b012b4ceSOphir Munk 	.xstats_get_names = mlx5_xstats_get_names,
2260b012b4ceSOphir Munk 	.fw_version_get = mlx5_fw_version_get,
2261b012b4ceSOphir Munk 	.dev_infos_get = mlx5_dev_infos_get,
226292d16c83SXueming Li 	.representor_info_get = mlx5_representor_info_get,
2263b012b4ceSOphir Munk 	.read_clock = mlx5_txpp_read_clock,
2264b012b4ceSOphir Munk 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
2265b012b4ceSOphir Munk 	.vlan_filter_set = mlx5_vlan_filter_set,
2266b012b4ceSOphir Munk 	.rx_queue_setup = mlx5_rx_queue_setup,
2267b012b4ceSOphir Munk 	.rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup,
2268b012b4ceSOphir Munk 	.tx_queue_setup = mlx5_tx_queue_setup,
2269b012b4ceSOphir Munk 	.tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup,
2270b012b4ceSOphir Munk 	.rx_queue_release = mlx5_rx_queue_release,
2271b012b4ceSOphir Munk 	.tx_queue_release = mlx5_tx_queue_release,
2272b012b4ceSOphir Munk 	.rx_queue_start = mlx5_rx_queue_start,
2273b012b4ceSOphir Munk 	.rx_queue_stop = mlx5_rx_queue_stop,
2274b012b4ceSOphir Munk 	.tx_queue_start = mlx5_tx_queue_start,
2275b012b4ceSOphir Munk 	.tx_queue_stop = mlx5_tx_queue_stop,
2276b012b4ceSOphir Munk 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
2277b012b4ceSOphir Munk 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
2278b012b4ceSOphir Munk 	.mac_addr_remove = mlx5_mac_addr_remove,
2279b012b4ceSOphir Munk 	.mac_addr_add = mlx5_mac_addr_add,
2280b012b4ceSOphir Munk 	.mac_addr_set = mlx5_mac_addr_set,
2281b012b4ceSOphir Munk 	.set_mc_addr_list = mlx5_set_mc_addr_list,
2282b012b4ceSOphir Munk 	.mtu_set = mlx5_dev_set_mtu,
2283b012b4ceSOphir Munk 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
2284b012b4ceSOphir Munk 	.vlan_offload_set = mlx5_vlan_offload_set,
2285fb7ad441SThomas Monjalon 	.flow_ops_get = mlx5_flow_ops_get,
2286b012b4ceSOphir Munk 	.rxq_info_get = mlx5_rxq_info_get,
2287b012b4ceSOphir Munk 	.txq_info_get = mlx5_txq_info_get,
2288b012b4ceSOphir Munk 	.rx_burst_mode_get = mlx5_rx_burst_mode_get,
2289b012b4ceSOphir Munk 	.tx_burst_mode_get = mlx5_tx_burst_mode_get,
2290b012b4ceSOphir Munk 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
2291b012b4ceSOphir Munk 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
2292b012b4ceSOphir Munk 	.is_removed = mlx5_is_removed,
2293b012b4ceSOphir Munk 	.get_module_info = mlx5_get_module_info,
2294b012b4ceSOphir Munk 	.get_module_eeprom = mlx5_get_module_eeprom,
2295b012b4ceSOphir Munk 	.hairpin_cap_get = mlx5_hairpin_cap_get,
2296b012b4ceSOphir Munk 	.mtr_ops_get = mlx5_flow_meter_ops_get,
2297b012b4ceSOphir Munk 	.hairpin_bind = mlx5_hairpin_bind,
2298b012b4ceSOphir Munk 	.hairpin_unbind = mlx5_hairpin_unbind,
2299b012b4ceSOphir Munk 	.hairpin_get_peer_ports = mlx5_hairpin_get_peer_ports,
2300b012b4ceSOphir Munk 	.hairpin_queue_peer_update = mlx5_hairpin_queue_peer_update,
2301b012b4ceSOphir Munk 	.hairpin_queue_peer_bind = mlx5_hairpin_queue_peer_bind,
2302b012b4ceSOphir Munk 	.hairpin_queue_peer_unbind = mlx5_hairpin_queue_peer_unbind,
2303a8f0df6bSAlexander Kozyrev 	.get_monitor_addr = mlx5_get_monitor_addr,
2304b012b4ceSOphir Munk };
2305b012b4ceSOphir Munk 
2306e72dd09bSNélio Laranjeiro /**
2307e72dd09bSNélio Laranjeiro  * Verify and store value for device argument.
2308e72dd09bSNélio Laranjeiro  *
2309e72dd09bSNélio Laranjeiro  * @param[in] key
2310e72dd09bSNélio Laranjeiro  *   Key argument to verify.
2311e72dd09bSNélio Laranjeiro  * @param[in] val
2312e72dd09bSNélio Laranjeiro  *   Value associated with key.
2313e72dd09bSNélio Laranjeiro  * @param opaque
2314e72dd09bSNélio Laranjeiro  *   User data.
2315e72dd09bSNélio Laranjeiro  *
2316e72dd09bSNélio Laranjeiro  * @return
2317a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
2318e72dd09bSNélio Laranjeiro  */
2319e72dd09bSNélio Laranjeiro static int
232045a6df80SMichael Baum mlx5_port_args_check_handler(const char *key, const char *val, void *opaque)
2321e72dd09bSNélio Laranjeiro {
232245a6df80SMichael Baum 	struct mlx5_port_config *config = opaque;
23238f848f32SViacheslav Ovsiienko 	signed long tmp;
2324e72dd09bSNélio Laranjeiro 
23256de569f5SAdrien Mazarguil 	/* No-op, port representors are processed in mlx5_dev_spawn(). */
2326a729d2f0SMichael Baum 	if (!strcmp(MLX5_REPRESENTOR, key))
23276de569f5SAdrien Mazarguil 		return 0;
232899c12dccSNélio Laranjeiro 	errno = 0;
23298f848f32SViacheslav Ovsiienko 	tmp = strtol(val, NULL, 0);
233099c12dccSNélio Laranjeiro 	if (errno) {
2331a6d83b6aSNélio Laranjeiro 		rte_errno = errno;
2332a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val);
2333a6d83b6aSNélio Laranjeiro 		return -rte_errno;
233499c12dccSNélio Laranjeiro 	}
2335a13ec19cSMichael Baum 	if (tmp < 0) {
23368f848f32SViacheslav Ovsiienko 		/* Negative values are acceptable for some keys only. */
23378f848f32SViacheslav Ovsiienko 		rte_errno = EINVAL;
23388f848f32SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: invalid negative value \"%s\"", key, val);
23398f848f32SViacheslav Ovsiienko 		return -rte_errno;
23408f848f32SViacheslav Ovsiienko 	}
234199c12dccSNélio Laranjeiro 	if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) {
234254c2d46bSAlexander Kozyrev 		if (tmp > MLX5_CQE_RESP_FORMAT_L34H_STRIDX) {
234354c2d46bSAlexander Kozyrev 			DRV_LOG(ERR, "invalid CQE compression "
234454c2d46bSAlexander Kozyrev 				     "format parameter");
234554c2d46bSAlexander Kozyrev 			rte_errno = EINVAL;
234654c2d46bSAlexander Kozyrev 			return -rte_errno;
234754c2d46bSAlexander Kozyrev 		}
23487fe24446SShahaf Shuler 		config->cqe_comp = !!tmp;
234954c2d46bSAlexander Kozyrev 		config->cqe_comp_fmt = tmp;
235078c7a16dSYongseok Koh 	} else if (strcmp(MLX5_RXQ_PKT_PAD_EN, key) == 0) {
235178c7a16dSYongseok Koh 		config->hw_padding = !!tmp;
23527d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_EN, key) == 0) {
23537d6bf6b8SYongseok Koh 		config->mprq.enabled = !!tmp;
23547d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_NUM, key) == 0) {
23550947ed38SMichael Baum 		config->mprq.log_stride_num = tmp;
2356ecb16045SAlexander Kozyrev 	} else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_SIZE, key) == 0) {
23570947ed38SMichael Baum 		config->mprq.log_stride_size = tmp;
23587d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_MAX_MEMCPY_LEN, key) == 0) {
23597d6bf6b8SYongseok Koh 		config->mprq.max_memcpy_len = tmp;
23607d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RXQS_MIN_MPRQ, key) == 0) {
23617d6bf6b8SYongseok Koh 		config->mprq.min_rxqs_num = tmp;
23622a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQ_INLINE, key) == 0) {
2363505f1fe4SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: deprecated parameter,"
2364505f1fe4SViacheslav Ovsiienko 				 " converted to txq_inline_max", key);
2365505f1fe4SViacheslav Ovsiienko 		config->txq_inline_max = tmp;
2366505f1fe4SViacheslav Ovsiienko 	} else if (strcmp(MLX5_TXQ_INLINE_MAX, key) == 0) {
2367505f1fe4SViacheslav Ovsiienko 		config->txq_inline_max = tmp;
2368505f1fe4SViacheslav Ovsiienko 	} else if (strcmp(MLX5_TXQ_INLINE_MIN, key) == 0) {
2369505f1fe4SViacheslav Ovsiienko 		config->txq_inline_min = tmp;
2370505f1fe4SViacheslav Ovsiienko 	} else if (strcmp(MLX5_TXQ_INLINE_MPW, key) == 0) {
2371505f1fe4SViacheslav Ovsiienko 		config->txq_inline_mpw = tmp;
23722a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) {
23737fe24446SShahaf Shuler 		config->txqs_inline = tmp;
237409d8b416SYongseok Koh 	} else if (strcmp(MLX5_TXQS_MAX_VEC, key) == 0) {
2375a6bd4911SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key);
2376230189d9SNélio Laranjeiro 	} else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) {
2377f9de8718SShahaf Shuler 		config->mps = !!tmp;
23786ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) {
2379a6bd4911SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key);
23806ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) {
2381505f1fe4SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: deprecated parameter,"
2382505f1fe4SViacheslav Ovsiienko 				 " converted to txq_inline_mpw", key);
2383505f1fe4SViacheslav Ovsiienko 		config->txq_inline_mpw = tmp;
23845644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_TX_VEC_EN, key) == 0) {
2385a6bd4911SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key);
23865644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_RX_VEC_EN, key) == 0) {
23877fe24446SShahaf Shuler 		config->rx_vec_en = !!tmp;
2388066cfecdSMatan Azrad 	} else if (strcmp(MLX5_MAX_DUMP_FILES_NUM, key) == 0) {
2389066cfecdSMatan Azrad 		config->max_dump_files_num = tmp;
239021bb6c7eSDekel Peled 	} else if (strcmp(MLX5_LRO_TIMEOUT_USEC, key) == 0) {
239187af0d1eSMichael Baum 		config->lro_timeout = tmp;
23921ad9a3d0SBing Zhao 	} else if (strcmp(MLX5_HP_BUF_SIZE, key) == 0) {
23931ad9a3d0SBing Zhao 		config->log_hp_size = tmp;
2394febcac7bSBing Zhao 	} else if (strcmp(MLX5_DELAY_DROP, key) == 0) {
2395ce78c518SBing Zhao 		config->std_delay_drop = !!(tmp & MLX5_DELAY_DROP_STANDARD);
2396ce78c518SBing Zhao 		config->hp_delay_drop = !!(tmp & MLX5_DELAY_DROP_HAIRPIN);
2397e72dd09bSNélio Laranjeiro 	}
239899c12dccSNélio Laranjeiro 	return 0;
239999c12dccSNélio Laranjeiro }
2400e72dd09bSNélio Laranjeiro 
2401e72dd09bSNélio Laranjeiro /**
240245a6df80SMichael Baum  * Parse user port parameters and adjust them according to device capabilities.
2403e72dd09bSNélio Laranjeiro  *
240445a6df80SMichael Baum  * @param priv
240545a6df80SMichael Baum  *   Pointer to shared device context.
2406a729d2f0SMichael Baum  * @param mkvlist
2407a729d2f0SMichael Baum  *   Pointer to mlx5 kvargs control, can be NULL if there is no devargs.
240845a6df80SMichael Baum  * @param config
240945a6df80SMichael Baum  *   Pointer to port configuration structure.
2410e72dd09bSNélio Laranjeiro  *
2411e72dd09bSNélio Laranjeiro  * @return
2412a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
2413e72dd09bSNélio Laranjeiro  */
24142eb4d010SOphir Munk int
2415a729d2f0SMichael Baum mlx5_port_args_config(struct mlx5_priv *priv, struct mlx5_kvargs_ctrl *mkvlist,
241645a6df80SMichael Baum 		      struct mlx5_port_config *config)
2417e72dd09bSNélio Laranjeiro {
241845a6df80SMichael Baum 	struct mlx5_hca_attr *hca_attr = &priv->sh->cdev->config.hca_attr;
241945a6df80SMichael Baum 	struct mlx5_dev_cap *dev_cap = &priv->sh->dev_cap;
242045a6df80SMichael Baum 	bool devx = priv->sh->cdev->config.devx;
2421a729d2f0SMichael Baum 	const char **params = (const char *[]){
2422a729d2f0SMichael Baum 		MLX5_RXQ_CQE_COMP_EN,
2423a729d2f0SMichael Baum 		MLX5_RXQ_PKT_PAD_EN,
2424a729d2f0SMichael Baum 		MLX5_RX_MPRQ_EN,
2425a729d2f0SMichael Baum 		MLX5_RX_MPRQ_LOG_STRIDE_NUM,
2426a729d2f0SMichael Baum 		MLX5_RX_MPRQ_LOG_STRIDE_SIZE,
2427a729d2f0SMichael Baum 		MLX5_RX_MPRQ_MAX_MEMCPY_LEN,
2428a729d2f0SMichael Baum 		MLX5_RXQS_MIN_MPRQ,
2429a729d2f0SMichael Baum 		MLX5_TXQ_INLINE,
2430a729d2f0SMichael Baum 		MLX5_TXQ_INLINE_MIN,
2431a729d2f0SMichael Baum 		MLX5_TXQ_INLINE_MAX,
2432a729d2f0SMichael Baum 		MLX5_TXQ_INLINE_MPW,
2433a729d2f0SMichael Baum 		MLX5_TXQS_MIN_INLINE,
2434a729d2f0SMichael Baum 		MLX5_TXQS_MAX_VEC,
2435a729d2f0SMichael Baum 		MLX5_TXQ_MPW_EN,
2436a729d2f0SMichael Baum 		MLX5_TXQ_MPW_HDR_DSEG_EN,
2437a729d2f0SMichael Baum 		MLX5_TXQ_MAX_INLINE_LEN,
2438a729d2f0SMichael Baum 		MLX5_TX_VEC_EN,
2439a729d2f0SMichael Baum 		MLX5_RX_VEC_EN,
2440a729d2f0SMichael Baum 		MLX5_REPRESENTOR,
2441a729d2f0SMichael Baum 		MLX5_MAX_DUMP_FILES_NUM,
2442a729d2f0SMichael Baum 		MLX5_LRO_TIMEOUT_USEC,
2443a729d2f0SMichael Baum 		MLX5_HP_BUF_SIZE,
2444a729d2f0SMichael Baum 		MLX5_DELAY_DROP,
2445a729d2f0SMichael Baum 		NULL,
2446a729d2f0SMichael Baum 	};
2447e72dd09bSNélio Laranjeiro 	int ret = 0;
2448e72dd09bSNélio Laranjeiro 
244945a6df80SMichael Baum 	/* Default configuration. */
245045a6df80SMichael Baum 	memset(config, 0, sizeof(*config));
245145a6df80SMichael Baum 	config->mps = MLX5_ARG_UNSET;
245245a6df80SMichael Baum 	config->cqe_comp = 1;
245345a6df80SMichael Baum 	config->rx_vec_en = 1;
245445a6df80SMichael Baum 	config->txq_inline_max = MLX5_ARG_UNSET;
245545a6df80SMichael Baum 	config->txq_inline_min = MLX5_ARG_UNSET;
245645a6df80SMichael Baum 	config->txq_inline_mpw = MLX5_ARG_UNSET;
245745a6df80SMichael Baum 	config->txqs_inline = MLX5_ARG_UNSET;
245845a6df80SMichael Baum 	config->mprq.max_memcpy_len = MLX5_MPRQ_MEMCPY_DEFAULT_LEN;
245945a6df80SMichael Baum 	config->mprq.min_rxqs_num = MLX5_MPRQ_MIN_RXQS;
246045a6df80SMichael Baum 	config->mprq.log_stride_num = MLX5_MPRQ_DEFAULT_LOG_STRIDE_NUM;
246145a6df80SMichael Baum 	config->log_hp_size = MLX5_ARG_UNSET;
246245a6df80SMichael Baum 	config->std_delay_drop = 0;
246345a6df80SMichael Baum 	config->hp_delay_drop = 0;
2464a729d2f0SMichael Baum 	if (mkvlist != NULL) {
2465e72dd09bSNélio Laranjeiro 		/* Process parameters. */
2466a729d2f0SMichael Baum 		ret = mlx5_kvargs_process(mkvlist, params,
246745a6df80SMichael Baum 					  mlx5_port_args_check_handler, config);
246845a6df80SMichael Baum 		if (ret) {
246945a6df80SMichael Baum 			DRV_LOG(ERR, "Failed to process port arguments: %s",
247045a6df80SMichael Baum 				strerror(rte_errno));
247145a6df80SMichael Baum 			return -rte_errno;
247245a6df80SMichael Baum 		}
247345a6df80SMichael Baum 	}
247445a6df80SMichael Baum 	/* Adjust parameters according to device capabilities. */
247545a6df80SMichael Baum 	if (config->hw_padding && !dev_cap->hw_padding) {
247645a6df80SMichael Baum 		DRV_LOG(DEBUG, "Rx end alignment padding isn't supported.");
247745a6df80SMichael Baum 		config->hw_padding = 0;
247845a6df80SMichael Baum 	} else if (config->hw_padding) {
247945a6df80SMichael Baum 		DRV_LOG(DEBUG, "Rx end alignment padding is enabled.");
248045a6df80SMichael Baum 	}
248145a6df80SMichael Baum 	/*
248245a6df80SMichael Baum 	 * MPW is disabled by default, while the Enhanced MPW is enabled
248345a6df80SMichael Baum 	 * by default.
248445a6df80SMichael Baum 	 */
248545a6df80SMichael Baum 	if (config->mps == MLX5_ARG_UNSET)
248645a6df80SMichael Baum 		config->mps = (dev_cap->mps == MLX5_MPW_ENHANCED) ?
248745a6df80SMichael Baum 			      MLX5_MPW_ENHANCED : MLX5_MPW_DISABLED;
248845a6df80SMichael Baum 	else
248945a6df80SMichael Baum 		config->mps = config->mps ? dev_cap->mps : MLX5_MPW_DISABLED;
249045a6df80SMichael Baum 	DRV_LOG(INFO, "%sMPS is %s",
249145a6df80SMichael Baum 		config->mps == MLX5_MPW_ENHANCED ? "enhanced " :
249245a6df80SMichael Baum 		config->mps == MLX5_MPW ? "legacy " : "",
249345a6df80SMichael Baum 		config->mps != MLX5_MPW_DISABLED ? "enabled" : "disabled");
2494593f913aSMichael Baum 	if (priv->sh->config.lro_allowed) {
249545a6df80SMichael Baum 		/*
249645a6df80SMichael Baum 		 * If LRO timeout is not configured by application,
249745a6df80SMichael Baum 		 * use the minimal supported value.
249845a6df80SMichael Baum 		 */
249945a6df80SMichael Baum 		if (!config->lro_timeout)
250045a6df80SMichael Baum 			config->lro_timeout =
250145a6df80SMichael Baum 				       hca_attr->lro_timer_supported_periods[0];
250245a6df80SMichael Baum 		DRV_LOG(DEBUG, "LRO session timeout set to %d usec.",
250345a6df80SMichael Baum 			config->lro_timeout);
250445a6df80SMichael Baum 	}
250545a6df80SMichael Baum 	if (config->cqe_comp && !dev_cap->cqe_comp) {
250645a6df80SMichael Baum 		DRV_LOG(WARNING, "Rx CQE 128B compression is not supported.");
250745a6df80SMichael Baum 		config->cqe_comp = 0;
250845a6df80SMichael Baum 	}
250945a6df80SMichael Baum 	if (config->cqe_comp_fmt == MLX5_CQE_RESP_FORMAT_FTAG_STRIDX &&
251045a6df80SMichael Baum 	    (!devx || !hca_attr->mini_cqe_resp_flow_tag)) {
251145a6df80SMichael Baum 		DRV_LOG(WARNING,
251245a6df80SMichael Baum 			"Flow Tag CQE compression format isn't supported.");
251345a6df80SMichael Baum 		config->cqe_comp = 0;
251445a6df80SMichael Baum 	}
251545a6df80SMichael Baum 	if (config->cqe_comp_fmt == MLX5_CQE_RESP_FORMAT_L34H_STRIDX &&
251645a6df80SMichael Baum 	    (!devx || !hca_attr->mini_cqe_resp_l3_l4_tag)) {
251745a6df80SMichael Baum 		DRV_LOG(WARNING,
251845a6df80SMichael Baum 			"L3/L4 Header CQE compression format isn't supported.");
251945a6df80SMichael Baum 		config->cqe_comp = 0;
252045a6df80SMichael Baum 	}
252145a6df80SMichael Baum 	DRV_LOG(DEBUG, "Rx CQE compression is %ssupported.",
252245a6df80SMichael Baum 		config->cqe_comp ? "" : "not ");
252345a6df80SMichael Baum 	if ((config->std_delay_drop || config->hp_delay_drop) &&
252445a6df80SMichael Baum 	    !dev_cap->rq_delay_drop_en) {
252545a6df80SMichael Baum 		config->std_delay_drop = 0;
252645a6df80SMichael Baum 		config->hp_delay_drop = 0;
252745a6df80SMichael Baum 		DRV_LOG(WARNING, "dev_port-%u: Rxq delay drop isn't supported.",
252845a6df80SMichael Baum 			priv->dev_port);
252945a6df80SMichael Baum 	}
253045a6df80SMichael Baum 	if (config->mprq.enabled && !priv->sh->dev_cap.mprq.enabled) {
253145a6df80SMichael Baum 		DRV_LOG(WARNING, "Multi-Packet RQ isn't supported.");
253245a6df80SMichael Baum 		config->mprq.enabled = 0;
253345a6df80SMichael Baum 	}
253445a6df80SMichael Baum 	if (config->max_dump_files_num == 0)
253545a6df80SMichael Baum 		config->max_dump_files_num = 128;
253645a6df80SMichael Baum 	/* Detect minimal data bytes to inline. */
253745a6df80SMichael Baum 	mlx5_set_min_inline(priv);
253845a6df80SMichael Baum 	DRV_LOG(DEBUG, "VLAN insertion in WQE is %ssupported.",
253945a6df80SMichael Baum 		config->hw_vlan_insert ? "" : "not ");
254045a6df80SMichael Baum 	DRV_LOG(DEBUG, "\"rxq_pkt_pad_en\" is %u.", config->hw_padding);
254145a6df80SMichael Baum 	DRV_LOG(DEBUG, "\"rxq_cqe_comp_en\" is %u.", config->cqe_comp);
254245a6df80SMichael Baum 	DRV_LOG(DEBUG, "\"cqe_comp_fmt\" is %u.", config->cqe_comp_fmt);
254345a6df80SMichael Baum 	DRV_LOG(DEBUG, "\"rx_vec_en\" is %u.", config->rx_vec_en);
254445a6df80SMichael Baum 	DRV_LOG(DEBUG, "Standard \"delay_drop\" is %u.",
254545a6df80SMichael Baum 		config->std_delay_drop);
254645a6df80SMichael Baum 	DRV_LOG(DEBUG, "Hairpin \"delay_drop\" is %u.", config->hp_delay_drop);
254745a6df80SMichael Baum 	DRV_LOG(DEBUG, "\"max_dump_files_num\" is %u.",
254845a6df80SMichael Baum 		config->max_dump_files_num);
254945a6df80SMichael Baum 	DRV_LOG(DEBUG, "\"log_hp_size\" is %u.", config->log_hp_size);
255045a6df80SMichael Baum 	DRV_LOG(DEBUG, "\"mprq_en\" is %u.", config->mprq.enabled);
255145a6df80SMichael Baum 	DRV_LOG(DEBUG, "\"mprq_log_stride_num\" is %u.",
255245a6df80SMichael Baum 		config->mprq.log_stride_num);
255345a6df80SMichael Baum 	DRV_LOG(DEBUG, "\"mprq_log_stride_size\" is %u.",
255445a6df80SMichael Baum 		config->mprq.log_stride_size);
255545a6df80SMichael Baum 	DRV_LOG(DEBUG, "\"mprq_max_memcpy_len\" is %u.",
255645a6df80SMichael Baum 		config->mprq.max_memcpy_len);
255745a6df80SMichael Baum 	DRV_LOG(DEBUG, "\"rxqs_min_mprq\" is %u.", config->mprq.min_rxqs_num);
255845a6df80SMichael Baum 	DRV_LOG(DEBUG, "\"lro_timeout_usec\" is %u.", config->lro_timeout);
255945a6df80SMichael Baum 	DRV_LOG(DEBUG, "\"txq_mpw_en\" is %d.", config->mps);
256045a6df80SMichael Baum 	DRV_LOG(DEBUG, "\"txqs_min_inline\" is %d.", config->txqs_inline);
256145a6df80SMichael Baum 	DRV_LOG(DEBUG, "\"txq_inline_min\" is %d.", config->txq_inline_min);
256245a6df80SMichael Baum 	DRV_LOG(DEBUG, "\"txq_inline_max\" is %d.", config->txq_inline_max);
256345a6df80SMichael Baum 	DRV_LOG(DEBUG, "\"txq_inline_mpw\" is %d.", config->txq_inline_mpw);
256445a6df80SMichael Baum 	return 0;
2565e72dd09bSNélio Laranjeiro }
2566e72dd09bSNélio Laranjeiro 
25677be600c8SYongseok Koh /**
2568a729d2f0SMichael Baum  * Print the key for device argument.
2569a729d2f0SMichael Baum  *
2570a729d2f0SMichael Baum  * It is "dummy" handler whose whole purpose is to enable using
2571a729d2f0SMichael Baum  * mlx5_kvargs_process() function which set devargs as used.
2572a729d2f0SMichael Baum  *
2573a729d2f0SMichael Baum  * @param key
2574a729d2f0SMichael Baum  *   Key argument.
2575a729d2f0SMichael Baum  * @param val
2576a729d2f0SMichael Baum  *   Value associated with key, unused.
2577a729d2f0SMichael Baum  * @param opaque
2578a729d2f0SMichael Baum  *   Unused, can be NULL.
2579a729d2f0SMichael Baum  *
2580a729d2f0SMichael Baum  * @return
2581a729d2f0SMichael Baum  *   0 on success, function cannot fail.
2582a729d2f0SMichael Baum  */
2583a729d2f0SMichael Baum static int
2584a729d2f0SMichael Baum mlx5_dummy_handler(const char *key, const char *val, void *opaque)
2585a729d2f0SMichael Baum {
2586a729d2f0SMichael Baum 	DRV_LOG(DEBUG, "\tKey: \"%s\" is set as used.", key);
2587a729d2f0SMichael Baum 	RTE_SET_USED(opaque);
2588a729d2f0SMichael Baum 	RTE_SET_USED(val);
2589a729d2f0SMichael Baum 	return 0;
2590a729d2f0SMichael Baum }
2591a729d2f0SMichael Baum 
2592a729d2f0SMichael Baum /**
2593a729d2f0SMichael Baum  * Set requested devargs as used when device is already spawned.
2594a729d2f0SMichael Baum  *
2595a729d2f0SMichael Baum  * It is necessary since it is valid to ask probe again for existing device,
2596a729d2f0SMichael Baum  * if its devargs don't assign as used, mlx5_kvargs_validate() will fail.
2597a729d2f0SMichael Baum  *
2598a729d2f0SMichael Baum  * @param name
2599a729d2f0SMichael Baum  *   Name of the existing device.
2600a729d2f0SMichael Baum  * @param port_id
2601a729d2f0SMichael Baum  *   Port identifier of the device.
2602a729d2f0SMichael Baum  * @param mkvlist
2603a729d2f0SMichael Baum  *   Pointer to mlx5 kvargs control to sign as used.
2604a729d2f0SMichael Baum  */
2605a729d2f0SMichael Baum void
2606a729d2f0SMichael Baum mlx5_port_args_set_used(const char *name, uint16_t port_id,
2607a729d2f0SMichael Baum 			struct mlx5_kvargs_ctrl *mkvlist)
2608a729d2f0SMichael Baum {
2609a729d2f0SMichael Baum 	const char **params = (const char *[]){
2610a729d2f0SMichael Baum 		MLX5_RXQ_CQE_COMP_EN,
2611a729d2f0SMichael Baum 		MLX5_RXQ_PKT_PAD_EN,
2612a729d2f0SMichael Baum 		MLX5_RX_MPRQ_EN,
2613a729d2f0SMichael Baum 		MLX5_RX_MPRQ_LOG_STRIDE_NUM,
2614a729d2f0SMichael Baum 		MLX5_RX_MPRQ_LOG_STRIDE_SIZE,
2615a729d2f0SMichael Baum 		MLX5_RX_MPRQ_MAX_MEMCPY_LEN,
2616a729d2f0SMichael Baum 		MLX5_RXQS_MIN_MPRQ,
2617a729d2f0SMichael Baum 		MLX5_TXQ_INLINE,
2618a729d2f0SMichael Baum 		MLX5_TXQ_INLINE_MIN,
2619a729d2f0SMichael Baum 		MLX5_TXQ_INLINE_MAX,
2620a729d2f0SMichael Baum 		MLX5_TXQ_INLINE_MPW,
2621a729d2f0SMichael Baum 		MLX5_TXQS_MIN_INLINE,
2622a729d2f0SMichael Baum 		MLX5_TXQS_MAX_VEC,
2623a729d2f0SMichael Baum 		MLX5_TXQ_MPW_EN,
2624a729d2f0SMichael Baum 		MLX5_TXQ_MPW_HDR_DSEG_EN,
2625a729d2f0SMichael Baum 		MLX5_TXQ_MAX_INLINE_LEN,
2626a729d2f0SMichael Baum 		MLX5_TX_VEC_EN,
2627a729d2f0SMichael Baum 		MLX5_RX_VEC_EN,
2628a729d2f0SMichael Baum 		MLX5_REPRESENTOR,
2629a729d2f0SMichael Baum 		MLX5_MAX_DUMP_FILES_NUM,
2630a729d2f0SMichael Baum 		MLX5_LRO_TIMEOUT_USEC,
2631a729d2f0SMichael Baum 		MLX5_HP_BUF_SIZE,
2632a729d2f0SMichael Baum 		MLX5_DELAY_DROP,
2633a729d2f0SMichael Baum 		NULL,
2634a729d2f0SMichael Baum 	};
2635a729d2f0SMichael Baum 
2636a729d2f0SMichael Baum 	/* Secondary process should not handle devargs. */
2637a729d2f0SMichael Baum 	if (rte_eal_process_type() != RTE_PROC_PRIMARY)
2638a729d2f0SMichael Baum 		return;
2639a729d2f0SMichael Baum 	MLX5_ASSERT(mkvlist != NULL);
2640a729d2f0SMichael Baum 	DRV_LOG(DEBUG, "Ethernet device \"%s\" for port %u "
2641a729d2f0SMichael Baum 		"already exists, set devargs as used:", name, port_id);
2642a729d2f0SMichael Baum 	/* This function cannot fail with this handler. */
2643a729d2f0SMichael Baum 	mlx5_kvargs_process(mkvlist, params, mlx5_dummy_handler, NULL);
2644a729d2f0SMichael Baum }
2645a729d2f0SMichael Baum 
2646a729d2f0SMichael Baum /**
2647a13ec19cSMichael Baum  * Check sibling device configurations when probing again.
2648a13ec19cSMichael Baum  *
2649a13ec19cSMichael Baum  * Sibling devices sharing infiniband device context should have compatible
2650a13ec19cSMichael Baum  * configurations. This regards representors and bonding device.
2651a13ec19cSMichael Baum  *
2652a13ec19cSMichael Baum  * @param cdev
2653a13ec19cSMichael Baum  *   Pointer to mlx5 device structure.
2654a729d2f0SMichael Baum  * @param mkvlist
2655a729d2f0SMichael Baum  *   Pointer to mlx5 kvargs control, can be NULL if there is no devargs.
2656a13ec19cSMichael Baum  *
2657a13ec19cSMichael Baum  * @return
2658a13ec19cSMichael Baum  *   0 on success, a negative errno value otherwise and rte_errno is set.
2659a13ec19cSMichael Baum  */
2660a13ec19cSMichael Baum int
2661a729d2f0SMichael Baum mlx5_probe_again_args_validate(struct mlx5_common_device *cdev,
2662a729d2f0SMichael Baum 			       struct mlx5_kvargs_ctrl *mkvlist)
2663a13ec19cSMichael Baum {
2664a13ec19cSMichael Baum 	struct mlx5_dev_ctx_shared *sh = NULL;
2665a13ec19cSMichael Baum 	struct mlx5_sh_config *config;
2666a13ec19cSMichael Baum 	int ret;
2667a13ec19cSMichael Baum 
2668a13ec19cSMichael Baum 	/* Secondary process should not handle devargs. */
2669a13ec19cSMichael Baum 	if (rte_eal_process_type() != RTE_PROC_PRIMARY)
2670a13ec19cSMichael Baum 		return 0;
2671a13ec19cSMichael Baum 	pthread_mutex_lock(&mlx5_dev_ctx_list_mutex);
2672a13ec19cSMichael Baum 	/* Search for IB context by common device pointer. */
2673a13ec19cSMichael Baum 	LIST_FOREACH(sh, &mlx5_dev_ctx_list, next)
2674a13ec19cSMichael Baum 		if (sh->cdev == cdev)
2675a13ec19cSMichael Baum 			break;
2676a13ec19cSMichael Baum 	pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex);
2677a13ec19cSMichael Baum 	/* There is sh for this device -> it isn't probe again. */
2678a13ec19cSMichael Baum 	if (sh == NULL)
2679a13ec19cSMichael Baum 		return 0;
2680a13ec19cSMichael Baum 	config = mlx5_malloc(MLX5_MEM_ZERO | MLX5_MEM_RTE,
2681a13ec19cSMichael Baum 			     sizeof(struct mlx5_sh_config),
2682a13ec19cSMichael Baum 			     RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
2683a13ec19cSMichael Baum 	if (config == NULL) {
2684a13ec19cSMichael Baum 		rte_errno = -ENOMEM;
2685a13ec19cSMichael Baum 		return -rte_errno;
2686a13ec19cSMichael Baum 	}
2687a13ec19cSMichael Baum 	/*
2688a13ec19cSMichael Baum 	 * Creates a temporary IB context configure structure according to new
2689a13ec19cSMichael Baum 	 * devargs attached in probing again.
2690a13ec19cSMichael Baum 	 */
2691a729d2f0SMichael Baum 	ret = mlx5_shared_dev_ctx_args_config(sh, mkvlist, config);
2692a13ec19cSMichael Baum 	if (ret) {
2693a13ec19cSMichael Baum 		DRV_LOG(ERR, "Failed to process device configure: %s",
2694a13ec19cSMichael Baum 			strerror(rte_errno));
2695a13ec19cSMichael Baum 		mlx5_free(config);
2696a13ec19cSMichael Baum 		return ret;
2697a13ec19cSMichael Baum 	}
2698a13ec19cSMichael Baum 	/*
2699a13ec19cSMichael Baum 	 * Checks the match between the temporary structure and the existing
2700a13ec19cSMichael Baum 	 * IB context structure.
2701a13ec19cSMichael Baum 	 */
2702a13ec19cSMichael Baum 	if (sh->config.dv_flow_en ^ config->dv_flow_en) {
2703a13ec19cSMichael Baum 		DRV_LOG(ERR, "\"dv_flow_en\" "
2704a13ec19cSMichael Baum 			"configuration mismatch for shared %s context.",
2705a13ec19cSMichael Baum 			sh->ibdev_name);
2706a13ec19cSMichael Baum 		goto error;
2707a13ec19cSMichael Baum 	}
2708a13ec19cSMichael Baum 	if ((sh->config.dv_xmeta_en ^ config->dv_xmeta_en) ||
2709a13ec19cSMichael Baum 	    (sh->config.dv_miss_info ^ config->dv_miss_info)) {
2710a13ec19cSMichael Baum 		DRV_LOG(ERR, "\"dv_xmeta_en\" "
2711a13ec19cSMichael Baum 			"configuration mismatch for shared %s context.",
2712a13ec19cSMichael Baum 			sh->ibdev_name);
2713a13ec19cSMichael Baum 		goto error;
2714a13ec19cSMichael Baum 	}
2715a13ec19cSMichael Baum 	if (sh->config.dv_esw_en ^ config->dv_esw_en) {
2716a13ec19cSMichael Baum 		DRV_LOG(ERR, "\"dv_esw_en\" "
2717a13ec19cSMichael Baum 			"configuration mismatch for shared %s context.",
2718a13ec19cSMichael Baum 			sh->ibdev_name);
2719a13ec19cSMichael Baum 		goto error;
2720a13ec19cSMichael Baum 	}
2721a13ec19cSMichael Baum 	if (sh->config.reclaim_mode ^ config->reclaim_mode) {
2722a13ec19cSMichael Baum 		DRV_LOG(ERR, "\"reclaim_mode\" "
2723a13ec19cSMichael Baum 			"configuration mismatch for shared %s context.",
2724a13ec19cSMichael Baum 			sh->ibdev_name);
2725a13ec19cSMichael Baum 		goto error;
2726a13ec19cSMichael Baum 	}
2727a13ec19cSMichael Baum 	if (sh->config.allow_duplicate_pattern ^
2728a13ec19cSMichael Baum 	    config->allow_duplicate_pattern) {
2729a13ec19cSMichael Baum 		DRV_LOG(ERR, "\"allow_duplicate_pattern\" "
2730a13ec19cSMichael Baum 			"configuration mismatch for shared %s context.",
2731a13ec19cSMichael Baum 			sh->ibdev_name);
2732a13ec19cSMichael Baum 		goto error;
2733a13ec19cSMichael Baum 	}
27341939eb6fSDariusz Sosnowski 	if (sh->config.fdb_def_rule ^ config->fdb_def_rule) {
27351939eb6fSDariusz Sosnowski 		DRV_LOG(ERR, "\"fdb_def_rule_en\" configuration mismatch for shared %s context.",
27361939eb6fSDariusz Sosnowski 			sh->ibdev_name);
27371939eb6fSDariusz Sosnowski 		goto error;
27381939eb6fSDariusz Sosnowski 	}
2739a13ec19cSMichael Baum 	if (sh->config.l3_vxlan_en ^ config->l3_vxlan_en) {
2740a13ec19cSMichael Baum 		DRV_LOG(ERR, "\"l3_vxlan_en\" "
2741a13ec19cSMichael Baum 			"configuration mismatch for shared %s context.",
2742a13ec19cSMichael Baum 			sh->ibdev_name);
2743a13ec19cSMichael Baum 		goto error;
2744a13ec19cSMichael Baum 	}
2745a13ec19cSMichael Baum 	if (sh->config.decap_en ^ config->decap_en) {
2746a13ec19cSMichael Baum 		DRV_LOG(ERR, "\"decap_en\" "
2747a13ec19cSMichael Baum 			"configuration mismatch for shared %s context.",
2748a13ec19cSMichael Baum 			sh->ibdev_name);
2749a13ec19cSMichael Baum 		goto error;
2750a13ec19cSMichael Baum 	}
2751a13ec19cSMichael Baum 	if (sh->config.lacp_by_user ^ config->lacp_by_user) {
2752a13ec19cSMichael Baum 		DRV_LOG(ERR, "\"lacp_by_user\" "
2753a13ec19cSMichael Baum 			"configuration mismatch for shared %s context.",
2754a13ec19cSMichael Baum 			sh->ibdev_name);
2755a13ec19cSMichael Baum 		goto error;
2756a13ec19cSMichael Baum 	}
2757a13ec19cSMichael Baum 	if (sh->config.tx_pp ^ config->tx_pp) {
2758a13ec19cSMichael Baum 		DRV_LOG(ERR, "\"tx_pp\" "
2759a13ec19cSMichael Baum 			"configuration mismatch for shared %s context.",
2760a13ec19cSMichael Baum 			sh->ibdev_name);
2761a13ec19cSMichael Baum 		goto error;
2762a13ec19cSMichael Baum 	}
2763a13ec19cSMichael Baum 	if (sh->config.tx_skew ^ config->tx_skew) {
2764a13ec19cSMichael Baum 		DRV_LOG(ERR, "\"tx_skew\" "
2765a13ec19cSMichael Baum 			"configuration mismatch for shared %s context.",
2766a13ec19cSMichael Baum 			sh->ibdev_name);
2767a13ec19cSMichael Baum 		goto error;
2768a13ec19cSMichael Baum 	}
2769a13ec19cSMichael Baum 	mlx5_free(config);
2770a13ec19cSMichael Baum 	return 0;
2771a13ec19cSMichael Baum error:
2772a13ec19cSMichael Baum 	mlx5_free(config);
2773a13ec19cSMichael Baum 	rte_errno = EINVAL;
2774a13ec19cSMichael Baum 	return -rte_errno;
2775a13ec19cSMichael Baum }
2776a13ec19cSMichael Baum 
2777a13ec19cSMichael Baum /**
277838b4b397SViacheslav Ovsiienko  * Configures the minimal amount of data to inline into WQE
277938b4b397SViacheslav Ovsiienko  * while sending packets.
278038b4b397SViacheslav Ovsiienko  *
278138b4b397SViacheslav Ovsiienko  * - the txq_inline_min has the maximal priority, if this
278238b4b397SViacheslav Ovsiienko  *   key is specified in devargs
278338b4b397SViacheslav Ovsiienko  * - if DevX is enabled the inline mode is queried from the
278438b4b397SViacheslav Ovsiienko  *   device (HCA attributes and NIC vport context if needed).
2785ee76bddcSThomas Monjalon  * - otherwise L2 mode (18 bytes) is assumed for ConnectX-4/4 Lx
278638b4b397SViacheslav Ovsiienko  *   and none (0 bytes) for other NICs
278738b4b397SViacheslav Ovsiienko  *
278845a6df80SMichael Baum  * @param priv
278945a6df80SMichael Baum  *   Pointer to the private device data structure.
279038b4b397SViacheslav Ovsiienko  */
27912eb4d010SOphir Munk void
279245a6df80SMichael Baum mlx5_set_min_inline(struct mlx5_priv *priv)
279338b4b397SViacheslav Ovsiienko {
279445a6df80SMichael Baum 	struct mlx5_hca_attr *hca_attr = &priv->sh->cdev->config.hca_attr;
279545a6df80SMichael Baum 	struct mlx5_port_config *config = &priv->config;
279653820561SMichael Baum 
279738b4b397SViacheslav Ovsiienko 	if (config->txq_inline_min != MLX5_ARG_UNSET) {
279838b4b397SViacheslav Ovsiienko 		/* Application defines size of inlined data explicitly. */
279945a6df80SMichael Baum 		if (priv->pci_dev != NULL) {
280045a6df80SMichael Baum 			switch (priv->pci_dev->id.device_id) {
280138b4b397SViacheslav Ovsiienko 			case PCI_DEVICE_ID_MELLANOX_CONNECTX4:
280238b4b397SViacheslav Ovsiienko 			case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
280338b4b397SViacheslav Ovsiienko 				if (config->txq_inline_min <
280438b4b397SViacheslav Ovsiienko 					       (int)MLX5_INLINE_HSIZE_L2) {
280538b4b397SViacheslav Ovsiienko 					DRV_LOG(DEBUG,
280656bb3c84SXueming Li 						"txq_inline_mix aligned to minimal ConnectX-4 required value %d",
280738b4b397SViacheslav Ovsiienko 						(int)MLX5_INLINE_HSIZE_L2);
280856bb3c84SXueming Li 					config->txq_inline_min =
280956bb3c84SXueming Li 							MLX5_INLINE_HSIZE_L2;
281038b4b397SViacheslav Ovsiienko 				}
281138b4b397SViacheslav Ovsiienko 				break;
281238b4b397SViacheslav Ovsiienko 			}
281356bb3c84SXueming Li 		}
281438b4b397SViacheslav Ovsiienko 		goto exit;
281538b4b397SViacheslav Ovsiienko 	}
281653820561SMichael Baum 	if (hca_attr->eth_net_offloads) {
281738b4b397SViacheslav Ovsiienko 		/* We have DevX enabled, inline mode queried successfully. */
281853820561SMichael Baum 		switch (hca_attr->wqe_inline_mode) {
281938b4b397SViacheslav Ovsiienko 		case MLX5_CAP_INLINE_MODE_L2:
282038b4b397SViacheslav Ovsiienko 			/* outer L2 header must be inlined. */
282138b4b397SViacheslav Ovsiienko 			config->txq_inline_min = MLX5_INLINE_HSIZE_L2;
282238b4b397SViacheslav Ovsiienko 			goto exit;
282338b4b397SViacheslav Ovsiienko 		case MLX5_CAP_INLINE_MODE_NOT_REQUIRED:
282438b4b397SViacheslav Ovsiienko 			/* No inline data are required by NIC. */
282538b4b397SViacheslav Ovsiienko 			config->txq_inline_min = MLX5_INLINE_HSIZE_NONE;
282638b4b397SViacheslav Ovsiienko 			config->hw_vlan_insert =
282753820561SMichael Baum 				hca_attr->wqe_vlan_insert;
282838b4b397SViacheslav Ovsiienko 			DRV_LOG(DEBUG, "Tx VLAN insertion is supported");
282938b4b397SViacheslav Ovsiienko 			goto exit;
283038b4b397SViacheslav Ovsiienko 		case MLX5_CAP_INLINE_MODE_VPORT_CONTEXT:
283138b4b397SViacheslav Ovsiienko 			/* inline mode is defined by NIC vport context. */
283253820561SMichael Baum 			if (!hca_attr->eth_virt)
283338b4b397SViacheslav Ovsiienko 				break;
283453820561SMichael Baum 			switch (hca_attr->vport_inline_mode) {
283538b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_NONE:
283638b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
283738b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_NONE;
283838b4b397SViacheslav Ovsiienko 				goto exit;
283938b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_L2:
284038b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
284138b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_L2;
284238b4b397SViacheslav Ovsiienko 				goto exit;
284338b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_IP:
284438b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
284538b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_L3;
284638b4b397SViacheslav Ovsiienko 				goto exit;
284738b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_TCP_UDP:
284838b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
284938b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_L4;
285038b4b397SViacheslav Ovsiienko 				goto exit;
285138b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_INNER_L2:
285238b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
285338b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_INNER_L2;
285438b4b397SViacheslav Ovsiienko 				goto exit;
285538b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_INNER_IP:
285638b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
285738b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_INNER_L3;
285838b4b397SViacheslav Ovsiienko 				goto exit;
285938b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_INNER_TCP_UDP:
286038b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
286138b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_INNER_L4;
286238b4b397SViacheslav Ovsiienko 				goto exit;
286338b4b397SViacheslav Ovsiienko 			}
286438b4b397SViacheslav Ovsiienko 		}
286538b4b397SViacheslav Ovsiienko 	}
286645a6df80SMichael Baum 	if (priv->pci_dev == NULL) {
286756bb3c84SXueming Li 		config->txq_inline_min = MLX5_INLINE_HSIZE_NONE;
286856bb3c84SXueming Li 		goto exit;
286956bb3c84SXueming Li 	}
287038b4b397SViacheslav Ovsiienko 	/*
287138b4b397SViacheslav Ovsiienko 	 * We get here if we are unable to deduce
287238b4b397SViacheslav Ovsiienko 	 * inline data size with DevX. Try PCI ID
287338b4b397SViacheslav Ovsiienko 	 * to determine old NICs.
287438b4b397SViacheslav Ovsiienko 	 */
287545a6df80SMichael Baum 	switch (priv->pci_dev->id.device_id) {
287638b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4:
287738b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
287838b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4LX:
287938b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF:
2880614de6c8SViacheslav Ovsiienko 		config->txq_inline_min = MLX5_INLINE_HSIZE_L2;
288138b4b397SViacheslav Ovsiienko 		config->hw_vlan_insert = 0;
288238b4b397SViacheslav Ovsiienko 		break;
288338b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5:
288438b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF:
288538b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5EX:
288638b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF:
288738b4b397SViacheslav Ovsiienko 		/*
288838b4b397SViacheslav Ovsiienko 		 * These NICs support VLAN insertion from WQE and
288938b4b397SViacheslav Ovsiienko 		 * report the wqe_vlan_insert flag. But there is the bug
289038b4b397SViacheslav Ovsiienko 		 * and PFC control may be broken, so disable feature.
289138b4b397SViacheslav Ovsiienko 		 */
289238b4b397SViacheslav Ovsiienko 		config->hw_vlan_insert = 0;
289320215627SDavid Christensen 		config->txq_inline_min = MLX5_INLINE_HSIZE_NONE;
289438b4b397SViacheslav Ovsiienko 		break;
289538b4b397SViacheslav Ovsiienko 	default:
289638b4b397SViacheslav Ovsiienko 		config->txq_inline_min = MLX5_INLINE_HSIZE_NONE;
289738b4b397SViacheslav Ovsiienko 		break;
289838b4b397SViacheslav Ovsiienko 	}
289938b4b397SViacheslav Ovsiienko exit:
290038b4b397SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "min tx inline configured: %d", config->txq_inline_min);
290138b4b397SViacheslav Ovsiienko }
290238b4b397SViacheslav Ovsiienko 
290338b4b397SViacheslav Ovsiienko /**
290439139371SViacheslav Ovsiienko  * Configures the metadata mask fields in the shared context.
290539139371SViacheslav Ovsiienko  *
290639139371SViacheslav Ovsiienko  * @param [in] dev
290739139371SViacheslav Ovsiienko  *   Pointer to Ethernet device.
290839139371SViacheslav Ovsiienko  */
29092eb4d010SOphir Munk void
291039139371SViacheslav Ovsiienko mlx5_set_metadata_mask(struct rte_eth_dev *dev)
291139139371SViacheslav Ovsiienko {
291239139371SViacheslav Ovsiienko 	struct mlx5_priv *priv = dev->data->dev_private;
29136e88bc42SOphir Munk 	struct mlx5_dev_ctx_shared *sh = priv->sh;
291439139371SViacheslav Ovsiienko 	uint32_t meta, mark, reg_c0;
291539139371SViacheslav Ovsiienko 
291639139371SViacheslav Ovsiienko 	reg_c0 = ~priv->vport_meta_mask;
2917a13ec19cSMichael Baum 	switch (sh->config.dv_xmeta_en) {
291839139371SViacheslav Ovsiienko 	case MLX5_XMETA_MODE_LEGACY:
291939139371SViacheslav Ovsiienko 		meta = UINT32_MAX;
292039139371SViacheslav Ovsiienko 		mark = MLX5_FLOW_MARK_MASK;
292139139371SViacheslav Ovsiienko 		break;
292239139371SViacheslav Ovsiienko 	case MLX5_XMETA_MODE_META16:
292339139371SViacheslav Ovsiienko 		meta = reg_c0 >> rte_bsf32(reg_c0);
292439139371SViacheslav Ovsiienko 		mark = MLX5_FLOW_MARK_MASK;
292539139371SViacheslav Ovsiienko 		break;
292639139371SViacheslav Ovsiienko 	case MLX5_XMETA_MODE_META32:
292739139371SViacheslav Ovsiienko 		meta = UINT32_MAX;
292839139371SViacheslav Ovsiienko 		mark = (reg_c0 >> rte_bsf32(reg_c0)) & MLX5_FLOW_MARK_MASK;
292939139371SViacheslav Ovsiienko 		break;
2930ddb68e47SBing Zhao 	case MLX5_XMETA_MODE_META32_HWS:
2931ddb68e47SBing Zhao 		meta = UINT32_MAX;
2932ddb68e47SBing Zhao 		mark = MLX5_FLOW_MARK_MASK;
2933ddb68e47SBing Zhao 		break;
293439139371SViacheslav Ovsiienko 	default:
293539139371SViacheslav Ovsiienko 		meta = 0;
293639139371SViacheslav Ovsiienko 		mark = 0;
29378e46d4e1SAlexander Kozyrev 		MLX5_ASSERT(false);
293839139371SViacheslav Ovsiienko 		break;
293939139371SViacheslav Ovsiienko 	}
294039139371SViacheslav Ovsiienko 	if (sh->dv_mark_mask && sh->dv_mark_mask != mark)
29417be78d02SJosh Soref 		DRV_LOG(WARNING, "metadata MARK mask mismatch %08X:%08X",
294239139371SViacheslav Ovsiienko 				 sh->dv_mark_mask, mark);
294339139371SViacheslav Ovsiienko 	else
294439139371SViacheslav Ovsiienko 		sh->dv_mark_mask = mark;
294539139371SViacheslav Ovsiienko 	if (sh->dv_meta_mask && sh->dv_meta_mask != meta)
29467be78d02SJosh Soref 		DRV_LOG(WARNING, "metadata META mask mismatch %08X:%08X",
294739139371SViacheslav Ovsiienko 				 sh->dv_meta_mask, meta);
294839139371SViacheslav Ovsiienko 	else
294939139371SViacheslav Ovsiienko 		sh->dv_meta_mask = meta;
295039139371SViacheslav Ovsiienko 	if (sh->dv_regc0_mask && sh->dv_regc0_mask != reg_c0)
29517be78d02SJosh Soref 		DRV_LOG(WARNING, "metadata reg_c0 mask mismatch %08X:%08X",
295239139371SViacheslav Ovsiienko 				 sh->dv_meta_mask, reg_c0);
295339139371SViacheslav Ovsiienko 	else
295439139371SViacheslav Ovsiienko 		sh->dv_regc0_mask = reg_c0;
2955a13ec19cSMichael Baum 	DRV_LOG(DEBUG, "metadata mode %u", sh->config.dv_xmeta_en);
295639139371SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "metadata MARK mask %08X", sh->dv_mark_mask);
295739139371SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "metadata META mask %08X", sh->dv_meta_mask);
295839139371SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "metadata reg_c0 mask %08X", sh->dv_regc0_mask);
295939139371SViacheslav Ovsiienko }
296039139371SViacheslav Ovsiienko 
2961efa79e68SOri Kam int
2962efa79e68SOri Kam rte_pmd_mlx5_get_dyn_flag_names(char *names[], unsigned int n)
2963efa79e68SOri Kam {
2964efa79e68SOri Kam 	static const char *const dynf_names[] = {
2965efa79e68SOri Kam 		RTE_PMD_MLX5_FINE_GRANULARITY_INLINE,
29668f848f32SViacheslav Ovsiienko 		RTE_MBUF_DYNFLAG_METADATA_NAME,
29678f848f32SViacheslav Ovsiienko 		RTE_MBUF_DYNFLAG_TX_TIMESTAMP_NAME
2968efa79e68SOri Kam 	};
2969efa79e68SOri Kam 	unsigned int i;
2970efa79e68SOri Kam 
2971efa79e68SOri Kam 	if (n < RTE_DIM(dynf_names))
2972efa79e68SOri Kam 		return -ENOMEM;
2973efa79e68SOri Kam 	for (i = 0; i < RTE_DIM(dynf_names); i++) {
2974efa79e68SOri Kam 		if (names[i] == NULL)
2975efa79e68SOri Kam 			return -EINVAL;
2976efa79e68SOri Kam 		strcpy(names[i], dynf_names[i]);
2977efa79e68SOri Kam 	}
2978efa79e68SOri Kam 	return RTE_DIM(dynf_names);
2979efa79e68SOri Kam }
2980efa79e68SOri Kam 
298121cae858SDekel Peled /**
2982fbc83412SViacheslav Ovsiienko  * Look for the ethernet device belonging to mlx5 driver.
2983fbc83412SViacheslav Ovsiienko  *
2984fbc83412SViacheslav Ovsiienko  * @param[in] port_id
2985fbc83412SViacheslav Ovsiienko  *   port_id to start looking for device.
298656bb3c84SXueming Li  * @param[in] odev
298756bb3c84SXueming Li  *   Pointer to the hint device. When device is being probed
2988fbc83412SViacheslav Ovsiienko  *   the its siblings (master and preceding representors might
29892eb4d010SOphir Munk  *   not have assigned driver yet (because the mlx5_os_pci_probe()
299056bb3c84SXueming Li  *   is not completed yet, for this case match on hint
2991fbc83412SViacheslav Ovsiienko  *   device may be used to detect sibling device.
2992fbc83412SViacheslav Ovsiienko  *
2993fbc83412SViacheslav Ovsiienko  * @return
2994fbc83412SViacheslav Ovsiienko  *   port_id of found device, RTE_MAX_ETHPORT if not found.
2995fbc83412SViacheslav Ovsiienko  */
2996f7e95215SViacheslav Ovsiienko uint16_t
299756bb3c84SXueming Li mlx5_eth_find_next(uint16_t port_id, struct rte_device *odev)
2998f7e95215SViacheslav Ovsiienko {
2999f7e95215SViacheslav Ovsiienko 	while (port_id < RTE_MAX_ETHPORTS) {
3000f7e95215SViacheslav Ovsiienko 		struct rte_eth_dev *dev = &rte_eth_devices[port_id];
3001f7e95215SViacheslav Ovsiienko 
3002f7e95215SViacheslav Ovsiienko 		if (dev->state != RTE_ETH_DEV_UNUSED &&
3003f7e95215SViacheslav Ovsiienko 		    dev->device &&
300456bb3c84SXueming Li 		    (dev->device == odev ||
3005fbc83412SViacheslav Ovsiienko 		     (dev->device->driver &&
3006f7e95215SViacheslav Ovsiienko 		     dev->device->driver->name &&
3007919488fbSXueming Li 		     ((strcmp(dev->device->driver->name,
3008919488fbSXueming Li 			      MLX5_PCI_DRIVER_NAME) == 0) ||
3009919488fbSXueming Li 		      (strcmp(dev->device->driver->name,
3010919488fbSXueming Li 			      MLX5_AUXILIARY_DRIVER_NAME) == 0)))))
3011f7e95215SViacheslav Ovsiienko 			break;
3012f7e95215SViacheslav Ovsiienko 		port_id++;
3013f7e95215SViacheslav Ovsiienko 	}
3014f7e95215SViacheslav Ovsiienko 	if (port_id >= RTE_MAX_ETHPORTS)
3015f7e95215SViacheslav Ovsiienko 		return RTE_MAX_ETHPORTS;
3016f7e95215SViacheslav Ovsiienko 	return port_id;
3017f7e95215SViacheslav Ovsiienko }
3018f7e95215SViacheslav Ovsiienko 
30193a820742SOphir Munk /**
3020a7f34989SXueming Li  * Callback to remove a device.
30213a820742SOphir Munk  *
3022a7f34989SXueming Li  * This function removes all Ethernet devices belong to a given device.
30233a820742SOphir Munk  *
30247af08c8fSMichael Baum  * @param[in] cdev
3025a7f34989SXueming Li  *   Pointer to the generic device.
30263a820742SOphir Munk  *
30273a820742SOphir Munk  * @return
30283a820742SOphir Munk  *   0 on success, the function cannot fail.
30293a820742SOphir Munk  */
30306856efa5SMichael Baum int
30317af08c8fSMichael Baum mlx5_net_remove(struct mlx5_common_device *cdev)
30323a820742SOphir Munk {
30333a820742SOphir Munk 	uint16_t port_id;
30348a5a0aadSThomas Monjalon 	int ret = 0;
30353a820742SOphir Munk 
30367af08c8fSMichael Baum 	RTE_ETH_FOREACH_DEV_OF(port_id, cdev->dev) {
30372786b7bfSSuanming Mou 		/*
30382786b7bfSSuanming Mou 		 * mlx5_dev_close() is not registered to secondary process,
30392786b7bfSSuanming Mou 		 * call the close function explicitly for secondary process.
30402786b7bfSSuanming Mou 		 */
30412786b7bfSSuanming Mou 		if (rte_eal_process_type() == RTE_PROC_SECONDARY)
30428a5a0aadSThomas Monjalon 			ret |= mlx5_dev_close(&rte_eth_devices[port_id]);
30432786b7bfSSuanming Mou 		else
30448a5a0aadSThomas Monjalon 			ret |= rte_eth_dev_close(port_id);
30452786b7bfSSuanming Mou 	}
30468a5a0aadSThomas Monjalon 	return ret == 0 ? 0 : -EIO;
30473a820742SOphir Munk }
30483a820742SOphir Munk 
3049771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = {
3050771fa900SAdrien Mazarguil 	{
30511d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
30521d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4)
3053771fa900SAdrien Mazarguil 	},
3054771fa900SAdrien Mazarguil 	{
30551d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
30561d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4VF)
3057771fa900SAdrien Mazarguil 	},
3058771fa900SAdrien Mazarguil 	{
30591d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
30601d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LX)
3061771fa900SAdrien Mazarguil 	},
3062771fa900SAdrien Mazarguil 	{
30631d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
30641d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF)
3065771fa900SAdrien Mazarguil 	},
3066771fa900SAdrien Mazarguil 	{
3067528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
3068528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5)
3069528a9fbeSYongseok Koh 	},
3070528a9fbeSYongseok Koh 	{
3071528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
3072528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5VF)
3073528a9fbeSYongseok Koh 	},
3074528a9fbeSYongseok Koh 	{
3075528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
3076528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EX)
3077528a9fbeSYongseok Koh 	},
3078528a9fbeSYongseok Koh 	{
3079528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
3080528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF)
3081528a9fbeSYongseok Koh 	},
3082528a9fbeSYongseok Koh 	{
3083dd3331c6SShahaf Shuler 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
3084dd3331c6SShahaf Shuler 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5BF)
3085dd3331c6SShahaf Shuler 	},
3086dd3331c6SShahaf Shuler 	{
3087c322c0e5SOri Kam 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
3088c322c0e5SOri Kam 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF)
3089c322c0e5SOri Kam 	},
3090c322c0e5SOri Kam 	{
3091f0354d84SWisam Jaddo 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
3092f0354d84SWisam Jaddo 				PCI_DEVICE_ID_MELLANOX_CONNECTX6)
3093f0354d84SWisam Jaddo 	},
3094f0354d84SWisam Jaddo 	{
3095f0354d84SWisam Jaddo 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
3096f0354d84SWisam Jaddo 				PCI_DEVICE_ID_MELLANOX_CONNECTX6VF)
3097f0354d84SWisam Jaddo 	},
3098f0354d84SWisam Jaddo 	{
30995fc66630SRaslan Darawsheh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
31005fc66630SRaslan Darawsheh 				PCI_DEVICE_ID_MELLANOX_CONNECTX6DX)
31015fc66630SRaslan Darawsheh 	},
31025fc66630SRaslan Darawsheh 	{
31035fc66630SRaslan Darawsheh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
31043ea12cadSRaslan Darawsheh 				PCI_DEVICE_ID_MELLANOX_CONNECTXVF)
31055fc66630SRaslan Darawsheh 	},
31065fc66630SRaslan Darawsheh 	{
310758b4a2b1SRaslan Darawsheh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
310858b4a2b1SRaslan Darawsheh 				PCI_DEVICE_ID_MELLANOX_CONNECTX6DXBF)
310958b4a2b1SRaslan Darawsheh 	},
311058b4a2b1SRaslan Darawsheh 	{
311128c9a7d7SAli Alnubani 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
311228c9a7d7SAli Alnubani 				PCI_DEVICE_ID_MELLANOX_CONNECTX6LX)
311328c9a7d7SAli Alnubani 	},
311428c9a7d7SAli Alnubani 	{
31156ca37b06SRaslan Darawsheh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
31166ca37b06SRaslan Darawsheh 				PCI_DEVICE_ID_MELLANOX_CONNECTX7)
31176ca37b06SRaslan Darawsheh 	},
31186ca37b06SRaslan Darawsheh 	{
31196ca37b06SRaslan Darawsheh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
31206ca37b06SRaslan Darawsheh 				PCI_DEVICE_ID_MELLANOX_CONNECTX7BF)
31216ca37b06SRaslan Darawsheh 	},
31226ca37b06SRaslan Darawsheh 	{
3123771fa900SAdrien Mazarguil 		.vendor_id = 0
3124771fa900SAdrien Mazarguil 	}
3125771fa900SAdrien Mazarguil };
3126771fa900SAdrien Mazarguil 
3127a7f34989SXueming Li static struct mlx5_class_driver mlx5_net_driver = {
3128a7f34989SXueming Li 	.drv_class = MLX5_CLASS_ETH,
3129a7f34989SXueming Li 	.name = RTE_STR(MLX5_ETH_DRIVER_NAME),
3130771fa900SAdrien Mazarguil 	.id_table = mlx5_pci_id_map,
3131a7f34989SXueming Li 	.probe = mlx5_os_net_probe,
3132a7f34989SXueming Li 	.remove = mlx5_net_remove,
3133a7f34989SXueming Li 	.probe_again = 1,
3134a7f34989SXueming Li 	.intr_lsc = 1,
3135a7f34989SXueming Li 	.intr_rmv = 1,
3136771fa900SAdrien Mazarguil };
3137771fa900SAdrien Mazarguil 
31389c99878aSJerin Jacob /* Initialize driver log type. */
3139eeded204SDavid Marchand RTE_LOG_REGISTER_DEFAULT(mlx5_logtype, NOTICE)
31409c99878aSJerin Jacob 
3141771fa900SAdrien Mazarguil /**
3142771fa900SAdrien Mazarguil  * Driver initialization routine.
3143771fa900SAdrien Mazarguil  */
3144f8e99896SThomas Monjalon RTE_INIT(rte_mlx5_pmd_init)
3145771fa900SAdrien Mazarguil {
3146ef65067cSTal Shnaiderman 	pthread_mutex_init(&mlx5_dev_ctx_list_mutex, NULL);
314782088001SParav Pandit 	mlx5_common_init();
31485f8ba81cSXueming Li 	/* Build the static tables for Verbs conversion. */
3149ea16068cSYongseok Koh 	mlx5_set_ptype_table();
31505f8ba81cSXueming Li 	mlx5_set_cksum_table();
31515f8ba81cSXueming Li 	mlx5_set_swp_types_table();
31527b4f1e6bSMatan Azrad 	if (mlx5_glue)
3153a7f34989SXueming Li 		mlx5_class_driver_register(&mlx5_net_driver);
3154771fa900SAdrien Mazarguil }
3155771fa900SAdrien Mazarguil 
3156a7f34989SXueming Li RTE_PMD_EXPORT_NAME(MLX5_ETH_DRIVER_NAME, __COUNTER__);
3157a7f34989SXueming Li RTE_PMD_REGISTER_PCI_TABLE(MLX5_ETH_DRIVER_NAME, mlx5_pci_id_map);
3158a7f34989SXueming Li RTE_PMD_REGISTER_KMOD_DEP(MLX5_ETH_DRIVER_NAME, "* ib_uverbs & mlx5_core & mlx5_ib");
3159