18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause 2771fa900SAdrien Mazarguil * Copyright 2015 6WIND S.A. 35feecc57SShahaf Shuler * Copyright 2015 Mellanox Technologies, Ltd 4771fa900SAdrien Mazarguil */ 5771fa900SAdrien Mazarguil 6771fa900SAdrien Mazarguil #include <stddef.h> 7771fa900SAdrien Mazarguil #include <unistd.h> 8771fa900SAdrien Mazarguil #include <string.h> 9771fa900SAdrien Mazarguil #include <stdint.h> 10771fa900SAdrien Mazarguil #include <stdlib.h> 11e72dd09bSNélio Laranjeiro #include <errno.h> 12771fa900SAdrien Mazarguil 13771fa900SAdrien Mazarguil #include <rte_malloc.h> 14df96fd0dSBruce Richardson #include <ethdev_driver.h> 15771fa900SAdrien Mazarguil #include <rte_pci.h> 16c752998bSGaetan Rivet #include <rte_bus_pci.h> 17771fa900SAdrien Mazarguil #include <rte_common.h> 18e72dd09bSNélio Laranjeiro #include <rte_kvargs.h> 19e89c15b6SAdrien Mazarguil #include <rte_rwlock.h> 20e89c15b6SAdrien Mazarguil #include <rte_spinlock.h> 21f38c5457SAdrien Mazarguil #include <rte_string_fns.h> 22f15db67dSMatan Azrad #include <rte_alarm.h> 2320698c9fSOphir Munk #include <rte_cycles.h> 24771fa900SAdrien Mazarguil 257b4f1e6bSMatan Azrad #include <mlx5_glue.h> 267b4f1e6bSMatan Azrad #include <mlx5_devx_cmds.h> 2793e30982SMatan Azrad #include <mlx5_common.h> 28391b8bccSOphir Munk #include <mlx5_common_os.h> 29a4de9586SVu Pham #include <mlx5_common_mp.h> 3083c2047cSSuanming Mou #include <mlx5_malloc.h> 317b4f1e6bSMatan Azrad 327b4f1e6bSMatan Azrad #include "mlx5_defs.h" 33771fa900SAdrien Mazarguil #include "mlx5.h" 34771fa900SAdrien Mazarguil #include "mlx5_utils.h" 352e22920bSAdrien Mazarguil #include "mlx5_rxtx.h" 36151cbe3aSMichael Baum #include "mlx5_rx.h" 37377b69fbSMichael Baum #include "mlx5_tx.h" 38771fa900SAdrien Mazarguil #include "mlx5_autoconf.h" 3984c406e7SOri Kam #include "mlx5_flow.h" 40223f2c21SOphir Munk #include "mlx5_flow_os.h" 41efa79e68SOri Kam #include "rte_pmd_mlx5.h" 42771fa900SAdrien Mazarguil 43a7f34989SXueming Li #define MLX5_ETH_DRIVER_NAME mlx5_eth 44a7f34989SXueming Li 456428e032SXueming Li /* Driver type key for new device global syntax. */ 466428e032SXueming Li #define MLX5_DRIVER_KEY "driver" 476428e032SXueming Li 4899c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */ 4999c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en" 5099c12dccSNélio Laranjeiro 5178c7a16dSYongseok Koh /* Device parameter to enable padding Rx packet to cacheline size. */ 5278c7a16dSYongseok Koh #define MLX5_RXQ_PKT_PAD_EN "rxq_pkt_pad_en" 5378c7a16dSYongseok Koh 547d6bf6b8SYongseok Koh /* Device parameter to enable Multi-Packet Rx queue. */ 557d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_EN "mprq_en" 567d6bf6b8SYongseok Koh 577d6bf6b8SYongseok Koh /* Device parameter to configure log 2 of the number of strides for MPRQ. */ 587d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_LOG_STRIDE_NUM "mprq_log_stride_num" 597d6bf6b8SYongseok Koh 60ecb16045SAlexander Kozyrev /* Device parameter to configure log 2 of the stride size for MPRQ. */ 61ecb16045SAlexander Kozyrev #define MLX5_RX_MPRQ_LOG_STRIDE_SIZE "mprq_log_stride_size" 62ecb16045SAlexander Kozyrev 637d6bf6b8SYongseok Koh /* Device parameter to limit the size of memcpy'd packet for MPRQ. */ 647d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_MAX_MEMCPY_LEN "mprq_max_memcpy_len" 657d6bf6b8SYongseok Koh 667d6bf6b8SYongseok Koh /* Device parameter to set the minimum number of Rx queues to enable MPRQ. */ 677d6bf6b8SYongseok Koh #define MLX5_RXQS_MIN_MPRQ "rxqs_min_mprq" 687d6bf6b8SYongseok Koh 69a6bd4911SViacheslav Ovsiienko /* Device parameter to configure inline send. Deprecated, ignored.*/ 702a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline" 712a66cf37SYaacov Hazan 72505f1fe4SViacheslav Ovsiienko /* Device parameter to limit packet size to inline with ordinary SEND. */ 73505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MAX "txq_inline_max" 74505f1fe4SViacheslav Ovsiienko 75505f1fe4SViacheslav Ovsiienko /* Device parameter to configure minimal data size to inline. */ 76505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MIN "txq_inline_min" 77505f1fe4SViacheslav Ovsiienko 78505f1fe4SViacheslav Ovsiienko /* Device parameter to limit packet size to inline with Enhanced MPW. */ 79505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MPW "txq_inline_mpw" 80505f1fe4SViacheslav Ovsiienko 812a66cf37SYaacov Hazan /* 822a66cf37SYaacov Hazan * Device parameter to configure the number of TX queues threshold for 832a66cf37SYaacov Hazan * enabling inline send. 842a66cf37SYaacov Hazan */ 852a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline" 862a66cf37SYaacov Hazan 8709d8b416SYongseok Koh /* 8809d8b416SYongseok Koh * Device parameter to configure the number of TX queues threshold for 89a6bd4911SViacheslav Ovsiienko * enabling vectorized Tx, deprecated, ignored (no vectorized Tx routines). 9009d8b416SYongseok Koh */ 9109d8b416SYongseok Koh #define MLX5_TXQS_MAX_VEC "txqs_max_vec" 9209d8b416SYongseok Koh 93230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */ 94230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en" 95230189d9SNélio Laranjeiro 96a6bd4911SViacheslav Ovsiienko /* 978409a285SViacheslav Ovsiienko * Device parameter to force doorbell register mapping 988409a285SViacheslav Ovsiienko * to non-cahed region eliminating the extra write memory barrier. 998409a285SViacheslav Ovsiienko */ 1008409a285SViacheslav Ovsiienko #define MLX5_TX_DB_NC "tx_db_nc" 1018409a285SViacheslav Ovsiienko 1028409a285SViacheslav Ovsiienko /* 103a6bd4911SViacheslav Ovsiienko * Device parameter to include 2 dsegs in the title WQEBB. 104a6bd4911SViacheslav Ovsiienko * Deprecated, ignored. 105a6bd4911SViacheslav Ovsiienko */ 1066ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en" 1076ce84bd8SYongseok Koh 108a6bd4911SViacheslav Ovsiienko /* 109a6bd4911SViacheslav Ovsiienko * Device parameter to limit the size of inlining packet. 110a6bd4911SViacheslav Ovsiienko * Deprecated, ignored. 111a6bd4911SViacheslav Ovsiienko */ 1126ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len" 1136ce84bd8SYongseok Koh 114a6bd4911SViacheslav Ovsiienko /* 1158f848f32SViacheslav Ovsiienko * Device parameter to enable Tx scheduling on timestamps 1168f848f32SViacheslav Ovsiienko * and specify the packet pacing granularity in nanoseconds. 1178f848f32SViacheslav Ovsiienko */ 1188f848f32SViacheslav Ovsiienko #define MLX5_TX_PP "tx_pp" 1198f848f32SViacheslav Ovsiienko 1208f848f32SViacheslav Ovsiienko /* 1218f848f32SViacheslav Ovsiienko * Device parameter to specify skew in nanoseconds on Tx datapath, 1228f848f32SViacheslav Ovsiienko * it represents the time between SQ start WQE processing and 1238f848f32SViacheslav Ovsiienko * appearing actual packet data on the wire. 1248f848f32SViacheslav Ovsiienko */ 1258f848f32SViacheslav Ovsiienko #define MLX5_TX_SKEW "tx_skew" 1268f848f32SViacheslav Ovsiienko 1278f848f32SViacheslav Ovsiienko /* 128a6bd4911SViacheslav Ovsiienko * Device parameter to enable hardware Tx vector. 129a6bd4911SViacheslav Ovsiienko * Deprecated, ignored (no vectorized Tx routines anymore). 130a6bd4911SViacheslav Ovsiienko */ 1315644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en" 1325644d5b9SNelio Laranjeiro 1335644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */ 1345644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en" 1355644d5b9SNelio Laranjeiro 13678a54648SXueming Li /* Allow L3 VXLAN flow creation. */ 13778a54648SXueming Li #define MLX5_L3_VXLAN_EN "l3_vxlan_en" 13878a54648SXueming Li 139e2b4925eSOri Kam /* Activate DV E-Switch flow steering. */ 140e2b4925eSOri Kam #define MLX5_DV_ESW_EN "dv_esw_en" 141e2b4925eSOri Kam 14251e72d38SOri Kam /* Activate DV flow steering. */ 14351e72d38SOri Kam #define MLX5_DV_FLOW_EN "dv_flow_en" 14451e72d38SOri Kam 1452d241515SViacheslav Ovsiienko /* Enable extensive flow metadata support. */ 1462d241515SViacheslav Ovsiienko #define MLX5_DV_XMETA_EN "dv_xmeta_en" 1472d241515SViacheslav Ovsiienko 1480f0ae73aSShiri Kuzin /* Device parameter to let the user manage the lacp traffic of bonded device */ 1490f0ae73aSShiri Kuzin #define MLX5_LACP_BY_USER "lacp_by_user" 1500f0ae73aSShiri Kuzin 151db209cc3SNélio Laranjeiro /* Activate Netlink support in VF mode. */ 152db209cc3SNélio Laranjeiro #define MLX5_VF_NL_EN "vf_nl_en" 153db209cc3SNélio Laranjeiro 154dceb5029SYongseok Koh /* Enable extending memsegs when creating a MR. */ 155dceb5029SYongseok Koh #define MLX5_MR_EXT_MEMSEG_EN "mr_ext_memseg_en" 156dceb5029SYongseok Koh 1576de569f5SAdrien Mazarguil /* Select port representors to instantiate. */ 1586de569f5SAdrien Mazarguil #define MLX5_REPRESENTOR "representor" 1596de569f5SAdrien Mazarguil 160066cfecdSMatan Azrad /* Device parameter to configure the maximum number of dump files per queue. */ 161066cfecdSMatan Azrad #define MLX5_MAX_DUMP_FILES_NUM "max_dump_files_num" 162066cfecdSMatan Azrad 16321bb6c7eSDekel Peled /* Configure timeout of LRO session (in microseconds). */ 16421bb6c7eSDekel Peled #define MLX5_LRO_TIMEOUT_USEC "lro_timeout_usec" 16521bb6c7eSDekel Peled 1661ad9a3d0SBing Zhao /* 1671ad9a3d0SBing Zhao * Device parameter to configure the total data buffer size for a single 1681ad9a3d0SBing Zhao * hairpin queue (logarithm value). 1691ad9a3d0SBing Zhao */ 1701ad9a3d0SBing Zhao #define MLX5_HP_BUF_SIZE "hp_buf_log_sz" 1711ad9a3d0SBing Zhao 172a1da6f62SSuanming Mou /* Flow memory reclaim mode. */ 173a1da6f62SSuanming Mou #define MLX5_RECLAIM_MEM "reclaim_mem_mode" 174a1da6f62SSuanming Mou 1755522da6bSSuanming Mou /* The default memory allocator used in PMD. */ 1765522da6bSSuanming Mou #define MLX5_SYS_MEM_EN "sys_mem_en" 17750f95b23SSuanming Mou /* Decap will be used or not. */ 17850f95b23SSuanming Mou #define MLX5_DECAP_EN "decap_en" 1795522da6bSSuanming Mou 180e39226bdSJiawei Wang /* Device parameter to configure allow or prevent duplicate rules pattern. */ 181e39226bdSJiawei Wang #define MLX5_ALLOW_DUPLICATE_PATTERN "allow_duplicate_pattern" 182e39226bdSJiawei Wang 183fec28ca0SDmitry Kozlyuk /* Device parameter to configure implicit registration of mempool memory. */ 184fec28ca0SDmitry Kozlyuk #define MLX5_MR_MEMPOOL_REG_EN "mr_mempool_reg_en" 185fec28ca0SDmitry Kozlyuk 186974f1e7eSYongseok Koh /* Shared memory between primary and secondary processes. */ 187974f1e7eSYongseok Koh struct mlx5_shared_data *mlx5_shared_data; 188974f1e7eSYongseok Koh 1892e86c4e5SOphir Munk /** Driver-specific log messages type. */ 1902e86c4e5SOphir Munk int mlx5_logtype; 191a170a30dSNélio Laranjeiro 19291389890SOphir Munk static LIST_HEAD(, mlx5_dev_ctx_shared) mlx5_dev_ctx_list = 19391389890SOphir Munk LIST_HEAD_INITIALIZER(); 194ef65067cSTal Shnaiderman static pthread_mutex_t mlx5_dev_ctx_list_mutex; 1955c761238SGregory Etelson static const struct mlx5_indexed_pool_config mlx5_ipool_cfg[] = { 196f1ae0b35SOphir Munk #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H) 1979cac7dedSGregory Etelson [MLX5_IPOOL_DECAP_ENCAP] = { 198014d1cbeSSuanming Mou .size = sizeof(struct mlx5_flow_dv_encap_decap_resource), 199014d1cbeSSuanming Mou .trunk_size = 64, 200014d1cbeSSuanming Mou .grow_trunk = 3, 201014d1cbeSSuanming Mou .grow_shift = 2, 2022f3dc1f4SSuanming Mou .need_lock = 1, 203014d1cbeSSuanming Mou .release_mem_en = 1, 20483c2047cSSuanming Mou .malloc = mlx5_malloc, 20583c2047cSSuanming Mou .free = mlx5_free, 206014d1cbeSSuanming Mou .type = "mlx5_encap_decap_ipool", 207014d1cbeSSuanming Mou }, 2089cac7dedSGregory Etelson [MLX5_IPOOL_PUSH_VLAN] = { 2098acf8ac9SSuanming Mou .size = sizeof(struct mlx5_flow_dv_push_vlan_action_resource), 2108acf8ac9SSuanming Mou .trunk_size = 64, 2118acf8ac9SSuanming Mou .grow_trunk = 3, 2128acf8ac9SSuanming Mou .grow_shift = 2, 2132f3dc1f4SSuanming Mou .need_lock = 1, 2148acf8ac9SSuanming Mou .release_mem_en = 1, 21583c2047cSSuanming Mou .malloc = mlx5_malloc, 21683c2047cSSuanming Mou .free = mlx5_free, 2178acf8ac9SSuanming Mou .type = "mlx5_push_vlan_ipool", 2188acf8ac9SSuanming Mou }, 2199cac7dedSGregory Etelson [MLX5_IPOOL_TAG] = { 2205f114269SSuanming Mou .size = sizeof(struct mlx5_flow_dv_tag_resource), 2215f114269SSuanming Mou .trunk_size = 64, 2225f114269SSuanming Mou .grow_trunk = 3, 2235f114269SSuanming Mou .grow_shift = 2, 2242f3dc1f4SSuanming Mou .need_lock = 1, 22507b51bb9SSuanming Mou .release_mem_en = 0, 22607b51bb9SSuanming Mou .per_core_cache = (1 << 16), 22783c2047cSSuanming Mou .malloc = mlx5_malloc, 22883c2047cSSuanming Mou .free = mlx5_free, 2295f114269SSuanming Mou .type = "mlx5_tag_ipool", 2305f114269SSuanming Mou }, 2319cac7dedSGregory Etelson [MLX5_IPOOL_PORT_ID] = { 232f3faf9eaSSuanming Mou .size = sizeof(struct mlx5_flow_dv_port_id_action_resource), 233f3faf9eaSSuanming Mou .trunk_size = 64, 234f3faf9eaSSuanming Mou .grow_trunk = 3, 235f3faf9eaSSuanming Mou .grow_shift = 2, 2362f3dc1f4SSuanming Mou .need_lock = 1, 237f3faf9eaSSuanming Mou .release_mem_en = 1, 23883c2047cSSuanming Mou .malloc = mlx5_malloc, 23983c2047cSSuanming Mou .free = mlx5_free, 240f3faf9eaSSuanming Mou .type = "mlx5_port_id_ipool", 241f3faf9eaSSuanming Mou }, 2429cac7dedSGregory Etelson [MLX5_IPOOL_JUMP] = { 2437ac99475SSuanming Mou .size = sizeof(struct mlx5_flow_tbl_data_entry), 2447ac99475SSuanming Mou .trunk_size = 64, 2457ac99475SSuanming Mou .grow_trunk = 3, 2467ac99475SSuanming Mou .grow_shift = 2, 2472f3dc1f4SSuanming Mou .need_lock = 1, 2487ac99475SSuanming Mou .release_mem_en = 1, 24983c2047cSSuanming Mou .malloc = mlx5_malloc, 25083c2047cSSuanming Mou .free = mlx5_free, 2517ac99475SSuanming Mou .type = "mlx5_jump_ipool", 2527ac99475SSuanming Mou }, 2539cac7dedSGregory Etelson [MLX5_IPOOL_SAMPLE] = { 254b4c0ddbfSJiawei Wang .size = sizeof(struct mlx5_flow_dv_sample_resource), 255b4c0ddbfSJiawei Wang .trunk_size = 64, 256b4c0ddbfSJiawei Wang .grow_trunk = 3, 257b4c0ddbfSJiawei Wang .grow_shift = 2, 2582f3dc1f4SSuanming Mou .need_lock = 1, 259b4c0ddbfSJiawei Wang .release_mem_en = 1, 260b4c0ddbfSJiawei Wang .malloc = mlx5_malloc, 261b4c0ddbfSJiawei Wang .free = mlx5_free, 262b4c0ddbfSJiawei Wang .type = "mlx5_sample_ipool", 263b4c0ddbfSJiawei Wang }, 2649cac7dedSGregory Etelson [MLX5_IPOOL_DEST_ARRAY] = { 26500c10c22SJiawei Wang .size = sizeof(struct mlx5_flow_dv_dest_array_resource), 26600c10c22SJiawei Wang .trunk_size = 64, 26700c10c22SJiawei Wang .grow_trunk = 3, 26800c10c22SJiawei Wang .grow_shift = 2, 2692f3dc1f4SSuanming Mou .need_lock = 1, 27000c10c22SJiawei Wang .release_mem_en = 1, 27100c10c22SJiawei Wang .malloc = mlx5_malloc, 27200c10c22SJiawei Wang .free = mlx5_free, 27300c10c22SJiawei Wang .type = "mlx5_dest_array_ipool", 27400c10c22SJiawei Wang }, 2759cac7dedSGregory Etelson [MLX5_IPOOL_TUNNEL_ID] = { 2769cac7dedSGregory Etelson .size = sizeof(struct mlx5_flow_tunnel), 277495b2ed4SSuanming Mou .trunk_size = MLX5_MAX_TUNNELS, 2789cac7dedSGregory Etelson .need_lock = 1, 2799cac7dedSGregory Etelson .release_mem_en = 1, 2809cac7dedSGregory Etelson .type = "mlx5_tunnel_offload", 2819cac7dedSGregory Etelson }, 2829cac7dedSGregory Etelson [MLX5_IPOOL_TNL_TBL_ID] = { 2839cac7dedSGregory Etelson .size = 0, 2849cac7dedSGregory Etelson .need_lock = 1, 2859cac7dedSGregory Etelson .type = "mlx5_flow_tnl_tbl_ipool", 2869cac7dedSGregory Etelson }, 287b88341caSSuanming Mou #endif 2889cac7dedSGregory Etelson [MLX5_IPOOL_MTR] = { 28983306d6cSShun Hao /** 29083306d6cSShun Hao * The ipool index should grow continually from small to big, 29183306d6cSShun Hao * for meter idx, so not set grow_trunk to avoid meter index 29283306d6cSShun Hao * not jump continually. 29383306d6cSShun Hao */ 294e6100c7bSLi Zhang .size = sizeof(struct mlx5_legacy_flow_meter), 2958638e2b0SSuanming Mou .trunk_size = 64, 2962f3dc1f4SSuanming Mou .need_lock = 1, 2978638e2b0SSuanming Mou .release_mem_en = 1, 29883c2047cSSuanming Mou .malloc = mlx5_malloc, 29983c2047cSSuanming Mou .free = mlx5_free, 3008638e2b0SSuanming Mou .type = "mlx5_meter_ipool", 3018638e2b0SSuanming Mou }, 3029cac7dedSGregory Etelson [MLX5_IPOOL_MCP] = { 30390e6053aSSuanming Mou .size = sizeof(struct mlx5_flow_mreg_copy_resource), 30490e6053aSSuanming Mou .trunk_size = 64, 30590e6053aSSuanming Mou .grow_trunk = 3, 30690e6053aSSuanming Mou .grow_shift = 2, 3072f3dc1f4SSuanming Mou .need_lock = 1, 30890e6053aSSuanming Mou .release_mem_en = 1, 30983c2047cSSuanming Mou .malloc = mlx5_malloc, 31083c2047cSSuanming Mou .free = mlx5_free, 31190e6053aSSuanming Mou .type = "mlx5_mcp_ipool", 31290e6053aSSuanming Mou }, 3139cac7dedSGregory Etelson [MLX5_IPOOL_HRXQ] = { 314772dc0ebSSuanming Mou .size = (sizeof(struct mlx5_hrxq) + MLX5_RSS_HASH_KEY_LEN), 315772dc0ebSSuanming Mou .trunk_size = 64, 316772dc0ebSSuanming Mou .grow_trunk = 3, 317772dc0ebSSuanming Mou .grow_shift = 2, 3182f3dc1f4SSuanming Mou .need_lock = 1, 319772dc0ebSSuanming Mou .release_mem_en = 1, 32083c2047cSSuanming Mou .malloc = mlx5_malloc, 32183c2047cSSuanming Mou .free = mlx5_free, 322772dc0ebSSuanming Mou .type = "mlx5_hrxq_ipool", 323772dc0ebSSuanming Mou }, 3249cac7dedSGregory Etelson [MLX5_IPOOL_MLX5_FLOW] = { 3255c761238SGregory Etelson /* 3265c761238SGregory Etelson * MLX5_IPOOL_MLX5_FLOW size varies for DV and VERBS flows. 3275c761238SGregory Etelson * It set in run time according to PCI function configuration. 3285c761238SGregory Etelson */ 3295c761238SGregory Etelson .size = 0, 330b88341caSSuanming Mou .trunk_size = 64, 331b88341caSSuanming Mou .grow_trunk = 3, 332b88341caSSuanming Mou .grow_shift = 2, 3332f3dc1f4SSuanming Mou .need_lock = 1, 334b4edeaf3SSuanming Mou .release_mem_en = 0, 335b4edeaf3SSuanming Mou .per_core_cache = 1 << 19, 33683c2047cSSuanming Mou .malloc = mlx5_malloc, 33783c2047cSSuanming Mou .free = mlx5_free, 338b88341caSSuanming Mou .type = "mlx5_flow_handle_ipool", 339b88341caSSuanming Mou }, 3409cac7dedSGregory Etelson [MLX5_IPOOL_RTE_FLOW] = { 341ab612adcSSuanming Mou .size = sizeof(struct rte_flow), 342ab612adcSSuanming Mou .trunk_size = 4096, 343ab612adcSSuanming Mou .need_lock = 1, 344ab612adcSSuanming Mou .release_mem_en = 1, 34583c2047cSSuanming Mou .malloc = mlx5_malloc, 34683c2047cSSuanming Mou .free = mlx5_free, 347ab612adcSSuanming Mou .type = "rte_flow_ipool", 348ab612adcSSuanming Mou }, 3499cac7dedSGregory Etelson [MLX5_IPOOL_RSS_EXPANTION_FLOW_ID] = { 3504ae8825cSXueming Li .size = 0, 3514ae8825cSXueming Li .need_lock = 1, 3524ae8825cSXueming Li .type = "mlx5_flow_rss_id_ipool", 3534ae8825cSXueming Li }, 3549cac7dedSGregory Etelson [MLX5_IPOOL_RSS_SHARED_ACTIONS] = { 3554a42ac1fSMatan Azrad .size = sizeof(struct mlx5_shared_action_rss), 3564a42ac1fSMatan Azrad .trunk_size = 64, 3574a42ac1fSMatan Azrad .grow_trunk = 3, 3584a42ac1fSMatan Azrad .grow_shift = 2, 3594a42ac1fSMatan Azrad .need_lock = 1, 3604a42ac1fSMatan Azrad .release_mem_en = 1, 3614a42ac1fSMatan Azrad .malloc = mlx5_malloc, 3624a42ac1fSMatan Azrad .free = mlx5_free, 3634a42ac1fSMatan Azrad .type = "mlx5_shared_action_rss", 3644a42ac1fSMatan Azrad }, 365afb4aa4fSLi Zhang [MLX5_IPOOL_MTR_POLICY] = { 366afb4aa4fSLi Zhang /** 367afb4aa4fSLi Zhang * The ipool index should grow continually from small to big, 368afb4aa4fSLi Zhang * for policy idx, so not set grow_trunk to avoid policy index 369afb4aa4fSLi Zhang * not jump continually. 370afb4aa4fSLi Zhang */ 371afb4aa4fSLi Zhang .size = sizeof(struct mlx5_flow_meter_sub_policy), 372afb4aa4fSLi Zhang .trunk_size = 64, 373afb4aa4fSLi Zhang .need_lock = 1, 374afb4aa4fSLi Zhang .release_mem_en = 1, 375afb4aa4fSLi Zhang .malloc = mlx5_malloc, 376afb4aa4fSLi Zhang .free = mlx5_free, 377afb4aa4fSLi Zhang .type = "mlx5_meter_policy_ipool", 378afb4aa4fSLi Zhang }, 379014d1cbeSSuanming Mou }; 380014d1cbeSSuanming Mou 381014d1cbeSSuanming Mou 382830d2091SOri Kam #define MLX5_FLOW_MIN_ID_POOL_SIZE 512 383830d2091SOri Kam #define MLX5_ID_GENERATION_ARRAY_FACTOR 16 384830d2091SOri Kam 385f7c3f3c2SSuanming Mou #define MLX5_FLOW_TABLE_HLIST_ARRAY_SIZE 1024 386860897d2SBing Zhao 387830d2091SOri Kam /** 388f926cce3SXueming Li * Decide whether representor ID is a HPF(host PF) port on BF2. 389f926cce3SXueming Li * 390f926cce3SXueming Li * @param dev 391f926cce3SXueming Li * Pointer to Ethernet device structure. 392f926cce3SXueming Li * 393f926cce3SXueming Li * @return 394f926cce3SXueming Li * Non-zero if HPF, otherwise 0. 395f926cce3SXueming Li */ 396f926cce3SXueming Li bool 397f926cce3SXueming Li mlx5_is_hpf(struct rte_eth_dev *dev) 398f926cce3SXueming Li { 399f926cce3SXueming Li struct mlx5_priv *priv = dev->data->dev_private; 400f926cce3SXueming Li uint16_t repr = MLX5_REPRESENTOR_REPR(priv->representor_id); 401f926cce3SXueming Li int type = MLX5_REPRESENTOR_TYPE(priv->representor_id); 402f926cce3SXueming Li 403f926cce3SXueming Li return priv->representor != 0 && type == RTE_ETH_REPRESENTOR_VF && 404f926cce3SXueming Li MLX5_REPRESENTOR_REPR(-1) == repr; 405f926cce3SXueming Li } 406f926cce3SXueming Li 407f926cce3SXueming Li /** 408919488fbSXueming Li * Decide whether representor ID is a SF port representor. 409919488fbSXueming Li * 410919488fbSXueming Li * @param dev 411919488fbSXueming Li * Pointer to Ethernet device structure. 412919488fbSXueming Li * 413919488fbSXueming Li * @return 414919488fbSXueming Li * Non-zero if HPF, otherwise 0. 415919488fbSXueming Li */ 416919488fbSXueming Li bool 417919488fbSXueming Li mlx5_is_sf_repr(struct rte_eth_dev *dev) 418919488fbSXueming Li { 419919488fbSXueming Li struct mlx5_priv *priv = dev->data->dev_private; 420919488fbSXueming Li int type = MLX5_REPRESENTOR_TYPE(priv->representor_id); 421919488fbSXueming Li 422919488fbSXueming Li return priv->representor != 0 && type == RTE_ETH_REPRESENTOR_SF; 423919488fbSXueming Li } 424919488fbSXueming Li 425919488fbSXueming Li /** 426f935ed4bSDekel Peled * Initialize the ASO aging management structure. 427f935ed4bSDekel Peled * 428f935ed4bSDekel Peled * @param[in] sh 429f935ed4bSDekel Peled * Pointer to mlx5_dev_ctx_shared object to free 430f935ed4bSDekel Peled * 431f935ed4bSDekel Peled * @return 432f935ed4bSDekel Peled * 0 on success, a negative errno value otherwise and rte_errno is set. 433f935ed4bSDekel Peled */ 434f935ed4bSDekel Peled int 435f935ed4bSDekel Peled mlx5_flow_aso_age_mng_init(struct mlx5_dev_ctx_shared *sh) 436f935ed4bSDekel Peled { 437f935ed4bSDekel Peled int err; 438f935ed4bSDekel Peled 439f935ed4bSDekel Peled if (sh->aso_age_mng) 440f935ed4bSDekel Peled return 0; 441f935ed4bSDekel Peled sh->aso_age_mng = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sh->aso_age_mng), 442f935ed4bSDekel Peled RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY); 443f935ed4bSDekel Peled if (!sh->aso_age_mng) { 444f935ed4bSDekel Peled DRV_LOG(ERR, "aso_age_mng allocation was failed."); 445f935ed4bSDekel Peled rte_errno = ENOMEM; 446f935ed4bSDekel Peled return -ENOMEM; 447f935ed4bSDekel Peled } 44829efa63aSLi Zhang err = mlx5_aso_queue_init(sh, ASO_OPC_MOD_FLOW_HIT); 449f935ed4bSDekel Peled if (err) { 450f935ed4bSDekel Peled mlx5_free(sh->aso_age_mng); 451f935ed4bSDekel Peled return -1; 452f935ed4bSDekel Peled } 453f935ed4bSDekel Peled rte_spinlock_init(&sh->aso_age_mng->resize_sl); 454f935ed4bSDekel Peled rte_spinlock_init(&sh->aso_age_mng->free_sl); 455f935ed4bSDekel Peled LIST_INIT(&sh->aso_age_mng->free); 456f935ed4bSDekel Peled return 0; 457f935ed4bSDekel Peled } 458f935ed4bSDekel Peled 459f935ed4bSDekel Peled /** 460f935ed4bSDekel Peled * Close and release all the resources of the ASO aging management structure. 461f935ed4bSDekel Peled * 462f935ed4bSDekel Peled * @param[in] sh 463f935ed4bSDekel Peled * Pointer to mlx5_dev_ctx_shared object to free. 464f935ed4bSDekel Peled */ 465f935ed4bSDekel Peled static void 466f935ed4bSDekel Peled mlx5_flow_aso_age_mng_close(struct mlx5_dev_ctx_shared *sh) 467f935ed4bSDekel Peled { 468f935ed4bSDekel Peled int i, j; 469f935ed4bSDekel Peled 47029efa63aSLi Zhang mlx5_aso_flow_hit_queue_poll_stop(sh); 47129efa63aSLi Zhang mlx5_aso_queue_uninit(sh, ASO_OPC_MOD_FLOW_HIT); 472f935ed4bSDekel Peled if (sh->aso_age_mng->pools) { 473f935ed4bSDekel Peled struct mlx5_aso_age_pool *pool; 474f935ed4bSDekel Peled 475f935ed4bSDekel Peled for (i = 0; i < sh->aso_age_mng->next; ++i) { 476f935ed4bSDekel Peled pool = sh->aso_age_mng->pools[i]; 477f935ed4bSDekel Peled claim_zero(mlx5_devx_cmd_destroy 478f935ed4bSDekel Peled (pool->flow_hit_aso_obj)); 479f935ed4bSDekel Peled for (j = 0; j < MLX5_COUNTERS_PER_POOL; ++j) 480f935ed4bSDekel Peled if (pool->actions[j].dr_action) 481f935ed4bSDekel Peled claim_zero 482223f2c21SOphir Munk (mlx5_flow_os_destroy_flow_action 483f935ed4bSDekel Peled (pool->actions[j].dr_action)); 484f935ed4bSDekel Peled mlx5_free(pool); 485f935ed4bSDekel Peled } 486f935ed4bSDekel Peled mlx5_free(sh->aso_age_mng->pools); 487f935ed4bSDekel Peled } 4887ad0b6d9SDekel Peled mlx5_free(sh->aso_age_mng); 489f935ed4bSDekel Peled } 490f935ed4bSDekel Peled 491f935ed4bSDekel Peled /** 492fa2d01c8SDong Zhou * Initialize the shared aging list information per port. 493fa2d01c8SDong Zhou * 494fa2d01c8SDong Zhou * @param[in] sh 4956e88bc42SOphir Munk * Pointer to mlx5_dev_ctx_shared object. 496fa2d01c8SDong Zhou */ 497fa2d01c8SDong Zhou static void 4986e88bc42SOphir Munk mlx5_flow_aging_init(struct mlx5_dev_ctx_shared *sh) 499fa2d01c8SDong Zhou { 500fa2d01c8SDong Zhou uint32_t i; 501fa2d01c8SDong Zhou struct mlx5_age_info *age_info; 502fa2d01c8SDong Zhou 503fa2d01c8SDong Zhou for (i = 0; i < sh->max_port; i++) { 504fa2d01c8SDong Zhou age_info = &sh->port[i].age_info; 505fa2d01c8SDong Zhou age_info->flags = 0; 506fa2d01c8SDong Zhou TAILQ_INIT(&age_info->aged_counters); 507f9bc5274SMatan Azrad LIST_INIT(&age_info->aged_aso); 508fa2d01c8SDong Zhou rte_spinlock_init(&age_info->aged_sl); 509fa2d01c8SDong Zhou MLX5_AGE_SET(age_info, MLX5_AGE_TRIGGER); 510fa2d01c8SDong Zhou } 511fa2d01c8SDong Zhou } 512fa2d01c8SDong Zhou 513fa2d01c8SDong Zhou /** 5145382d28cSMatan Azrad * Initialize the counters management structure. 5155382d28cSMatan Azrad * 5165382d28cSMatan Azrad * @param[in] sh 5176e88bc42SOphir Munk * Pointer to mlx5_dev_ctx_shared object to free 5185382d28cSMatan Azrad */ 5195382d28cSMatan Azrad static void 5206e88bc42SOphir Munk mlx5_flow_counters_mng_init(struct mlx5_dev_ctx_shared *sh) 5215382d28cSMatan Azrad { 522fe46b20cSMichael Baum struct mlx5_hca_attr *attr = &sh->cdev->config.hca_attr; 523994829e6SSuanming Mou int i; 5245382d28cSMatan Azrad 5255af61440SMatan Azrad memset(&sh->cmng, 0, sizeof(sh->cmng)); 5265382d28cSMatan Azrad TAILQ_INIT(&sh->cmng.flow_counters); 527994829e6SSuanming Mou sh->cmng.min_id = MLX5_CNT_BATCH_OFFSET; 528994829e6SSuanming Mou sh->cmng.max_id = -1; 529994829e6SSuanming Mou sh->cmng.last_pool_idx = POOL_IDX_INVALID; 5303aa27915SSuanming Mou rte_spinlock_init(&sh->cmng.pool_update_sl); 531994829e6SSuanming Mou for (i = 0; i < MLX5_COUNTER_TYPE_MAX; i++) { 532994829e6SSuanming Mou TAILQ_INIT(&sh->cmng.counters[i]); 533994829e6SSuanming Mou rte_spinlock_init(&sh->cmng.csl[i]); 534fa2d01c8SDong Zhou } 535fe46b20cSMichael Baum if (sh->devx && !haswell_broadwell_cpu) { 536fe46b20cSMichael Baum sh->cmng.relaxed_ordering_write = attr->relaxed_ordering_write; 537fe46b20cSMichael Baum sh->cmng.relaxed_ordering_read = attr->relaxed_ordering_read; 538fe46b20cSMichael Baum } 5395382d28cSMatan Azrad } 5405382d28cSMatan Azrad 5415382d28cSMatan Azrad /** 5425382d28cSMatan Azrad * Destroy all the resources allocated for a counter memory management. 5435382d28cSMatan Azrad * 5445382d28cSMatan Azrad * @param[in] mng 5455382d28cSMatan Azrad * Pointer to the memory management structure. 5465382d28cSMatan Azrad */ 5475382d28cSMatan Azrad static void 5485382d28cSMatan Azrad mlx5_flow_destroy_counter_stat_mem_mng(struct mlx5_counter_stats_mem_mng *mng) 5495382d28cSMatan Azrad { 5505382d28cSMatan Azrad uint8_t *mem = (uint8_t *)(uintptr_t)mng->raws[0].data; 5515382d28cSMatan Azrad 5525382d28cSMatan Azrad LIST_REMOVE(mng, next); 5535382d28cSMatan Azrad claim_zero(mlx5_devx_cmd_destroy(mng->dm)); 55407a99de8STal Shnaiderman claim_zero(mlx5_os_umem_dereg(mng->umem)); 55583c2047cSSuanming Mou mlx5_free(mem); 5565382d28cSMatan Azrad } 5575382d28cSMatan Azrad 5585382d28cSMatan Azrad /** 5595382d28cSMatan Azrad * Close and release all the resources of the counters management. 5605382d28cSMatan Azrad * 5615382d28cSMatan Azrad * @param[in] sh 5626e88bc42SOphir Munk * Pointer to mlx5_dev_ctx_shared object to free. 5635382d28cSMatan Azrad */ 5645382d28cSMatan Azrad static void 5656e88bc42SOphir Munk mlx5_flow_counters_mng_close(struct mlx5_dev_ctx_shared *sh) 5665382d28cSMatan Azrad { 5675382d28cSMatan Azrad struct mlx5_counter_stats_mem_mng *mng; 5683aa27915SSuanming Mou int i, j; 569f15db67dSMatan Azrad int retries = 1024; 5705382d28cSMatan Azrad 571f15db67dSMatan Azrad rte_errno = 0; 572f15db67dSMatan Azrad while (--retries) { 573f15db67dSMatan Azrad rte_eal_alarm_cancel(mlx5_flow_query_alarm, sh); 574f15db67dSMatan Azrad if (rte_errno != EINPROGRESS) 575f15db67dSMatan Azrad break; 576f15db67dSMatan Azrad rte_pause(); 577f15db67dSMatan Azrad } 5785382d28cSMatan Azrad 579994829e6SSuanming Mou if (sh->cmng.pools) { 580994829e6SSuanming Mou struct mlx5_flow_counter_pool *pool; 5813aa27915SSuanming Mou uint16_t n_valid = sh->cmng.n_valid; 5822b5b1aebSSuanming Mou bool fallback = sh->cmng.counter_fallback; 583994829e6SSuanming Mou 5843aa27915SSuanming Mou for (i = 0; i < n_valid; ++i) { 5853aa27915SSuanming Mou pool = sh->cmng.pools[i]; 5862b5b1aebSSuanming Mou if (!fallback && pool->min_dcs) 5875af61440SMatan Azrad claim_zero(mlx5_devx_cmd_destroy 588fa2d01c8SDong Zhou (pool->min_dcs)); 5895382d28cSMatan Azrad for (j = 0; j < MLX5_COUNTERS_PER_POOL; ++j) { 5902b5b1aebSSuanming Mou struct mlx5_flow_counter *cnt = 5912b5b1aebSSuanming Mou MLX5_POOL_GET_CNT(pool, j); 5922b5b1aebSSuanming Mou 5932b5b1aebSSuanming Mou if (cnt->action) 5945382d28cSMatan Azrad claim_zero 595223f2c21SOphir Munk (mlx5_flow_os_destroy_flow_action 5962b5b1aebSSuanming Mou (cnt->action)); 5972b5b1aebSSuanming Mou if (fallback && MLX5_POOL_GET_CNT 5982b5b1aebSSuanming Mou (pool, j)->dcs_when_free) 5995382d28cSMatan Azrad claim_zero(mlx5_devx_cmd_destroy 6002b5b1aebSSuanming Mou (cnt->dcs_when_free)); 6015382d28cSMatan Azrad } 60283c2047cSSuanming Mou mlx5_free(pool); 6035382d28cSMatan Azrad } 604994829e6SSuanming Mou mlx5_free(sh->cmng.pools); 6055382d28cSMatan Azrad } 6065382d28cSMatan Azrad mng = LIST_FIRST(&sh->cmng.mem_mngs); 6075382d28cSMatan Azrad while (mng) { 6085382d28cSMatan Azrad mlx5_flow_destroy_counter_stat_mem_mng(mng); 6095382d28cSMatan Azrad mng = LIST_FIRST(&sh->cmng.mem_mngs); 6105382d28cSMatan Azrad } 6115382d28cSMatan Azrad memset(&sh->cmng, 0, sizeof(sh->cmng)); 6125382d28cSMatan Azrad } 6135382d28cSMatan Azrad 61429efa63aSLi Zhang /** 61529efa63aSLi Zhang * Initialize the aso flow meters management structure. 61629efa63aSLi Zhang * 61729efa63aSLi Zhang * @param[in] sh 61829efa63aSLi Zhang * Pointer to mlx5_dev_ctx_shared object to free 61929efa63aSLi Zhang */ 62029efa63aSLi Zhang int 621afb4aa4fSLi Zhang mlx5_aso_flow_mtrs_mng_init(struct mlx5_dev_ctx_shared *sh) 62229efa63aSLi Zhang { 623afb4aa4fSLi Zhang if (!sh->mtrmng) { 624afb4aa4fSLi Zhang sh->mtrmng = mlx5_malloc(MLX5_MEM_ZERO, 625afb4aa4fSLi Zhang sizeof(*sh->mtrmng), 62629efa63aSLi Zhang RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY); 627afb4aa4fSLi Zhang if (!sh->mtrmng) { 628afb4aa4fSLi Zhang DRV_LOG(ERR, 629afb4aa4fSLi Zhang "meter management allocation was failed."); 63029efa63aSLi Zhang rte_errno = ENOMEM; 63129efa63aSLi Zhang return -ENOMEM; 63229efa63aSLi Zhang } 633afb4aa4fSLi Zhang if (sh->meter_aso_en) { 634afb4aa4fSLi Zhang rte_spinlock_init(&sh->mtrmng->pools_mng.mtrsl); 635afb4aa4fSLi Zhang LIST_INIT(&sh->mtrmng->pools_mng.meters); 636afb4aa4fSLi Zhang } 637afb4aa4fSLi Zhang sh->mtrmng->def_policy_id = MLX5_INVALID_POLICY_ID; 63829efa63aSLi Zhang } 63929efa63aSLi Zhang return 0; 64029efa63aSLi Zhang } 64129efa63aSLi Zhang 64229efa63aSLi Zhang /** 64329efa63aSLi Zhang * Close and release all the resources of 64429efa63aSLi Zhang * the ASO flow meter management structure. 64529efa63aSLi Zhang * 64629efa63aSLi Zhang * @param[in] sh 64729efa63aSLi Zhang * Pointer to mlx5_dev_ctx_shared object to free. 64829efa63aSLi Zhang */ 64929efa63aSLi Zhang static void 65029efa63aSLi Zhang mlx5_aso_flow_mtrs_mng_close(struct mlx5_dev_ctx_shared *sh) 65129efa63aSLi Zhang { 65229efa63aSLi Zhang struct mlx5_aso_mtr_pool *mtr_pool; 653afb4aa4fSLi Zhang struct mlx5_flow_mtr_mng *mtrmng = sh->mtrmng; 65429efa63aSLi Zhang uint32_t idx; 655c99b4f8bSLi Zhang #ifdef HAVE_MLX5_DR_CREATE_ACTION_ASO 656c99b4f8bSLi Zhang struct mlx5_aso_mtr *aso_mtr; 657c99b4f8bSLi Zhang int i; 658c99b4f8bSLi Zhang #endif /* HAVE_MLX5_DR_CREATE_ACTION_ASO */ 65929efa63aSLi Zhang 660afb4aa4fSLi Zhang if (sh->meter_aso_en) { 66129efa63aSLi Zhang mlx5_aso_queue_uninit(sh, ASO_OPC_MOD_POLICER); 662afb4aa4fSLi Zhang idx = mtrmng->pools_mng.n_valid; 66329efa63aSLi Zhang while (idx--) { 664afb4aa4fSLi Zhang mtr_pool = mtrmng->pools_mng.pools[idx]; 665c99b4f8bSLi Zhang #ifdef HAVE_MLX5_DR_CREATE_ACTION_ASO 666c99b4f8bSLi Zhang for (i = 0; i < MLX5_ASO_MTRS_PER_POOL; i++) { 667c99b4f8bSLi Zhang aso_mtr = &mtr_pool->mtrs[i]; 668c99b4f8bSLi Zhang if (aso_mtr->fm.meter_action) 669afb4aa4fSLi Zhang claim_zero 670afb4aa4fSLi Zhang (mlx5_glue->destroy_flow_action 671c99b4f8bSLi Zhang (aso_mtr->fm.meter_action)); 672c99b4f8bSLi Zhang } 673c99b4f8bSLi Zhang #endif /* HAVE_MLX5_DR_CREATE_ACTION_ASO */ 67429efa63aSLi Zhang claim_zero(mlx5_devx_cmd_destroy 67529efa63aSLi Zhang (mtr_pool->devx_obj)); 676afb4aa4fSLi Zhang mtrmng->pools_mng.n_valid--; 67729efa63aSLi Zhang mlx5_free(mtr_pool); 67829efa63aSLi Zhang } 679afb4aa4fSLi Zhang mlx5_free(sh->mtrmng->pools_mng.pools); 680afb4aa4fSLi Zhang } 68129efa63aSLi Zhang mlx5_free(sh->mtrmng); 68229efa63aSLi Zhang sh->mtrmng = NULL; 68329efa63aSLi Zhang } 68429efa63aSLi Zhang 685f935ed4bSDekel Peled /* Send FLOW_AGED event if needed. */ 686f935ed4bSDekel Peled void 687f935ed4bSDekel Peled mlx5_age_event_prepare(struct mlx5_dev_ctx_shared *sh) 688f935ed4bSDekel Peled { 689f935ed4bSDekel Peled struct mlx5_age_info *age_info; 690f935ed4bSDekel Peled uint32_t i; 691f935ed4bSDekel Peled 692f935ed4bSDekel Peled for (i = 0; i < sh->max_port; i++) { 693f935ed4bSDekel Peled age_info = &sh->port[i].age_info; 694f935ed4bSDekel Peled if (!MLX5_AGE_GET(age_info, MLX5_AGE_EVENT_NEW)) 695f935ed4bSDekel Peled continue; 696447d4d79SMichael Baum MLX5_AGE_UNSET(age_info, MLX5_AGE_EVENT_NEW); 697447d4d79SMichael Baum if (MLX5_AGE_GET(age_info, MLX5_AGE_TRIGGER)) { 698447d4d79SMichael Baum MLX5_AGE_UNSET(age_info, MLX5_AGE_TRIGGER); 699f935ed4bSDekel Peled rte_eth_dev_callback_process 700f935ed4bSDekel Peled (&rte_eth_devices[sh->port[i].devx_ih_port_id], 701f935ed4bSDekel Peled RTE_ETH_EVENT_FLOW_AGED, NULL); 702447d4d79SMichael Baum } 703f935ed4bSDekel Peled } 704f935ed4bSDekel Peled } 705f935ed4bSDekel Peled 706ee9e5fadSBing Zhao /* 707ee9e5fadSBing Zhao * Initialize the ASO connection tracking structure. 708ee9e5fadSBing Zhao * 709ee9e5fadSBing Zhao * @param[in] sh 710ee9e5fadSBing Zhao * Pointer to mlx5_dev_ctx_shared object. 711ee9e5fadSBing Zhao * 712ee9e5fadSBing Zhao * @return 713ee9e5fadSBing Zhao * 0 on success, a negative errno value otherwise and rte_errno is set. 714ee9e5fadSBing Zhao */ 715ee9e5fadSBing Zhao int 716ee9e5fadSBing Zhao mlx5_flow_aso_ct_mng_init(struct mlx5_dev_ctx_shared *sh) 717ee9e5fadSBing Zhao { 718ee9e5fadSBing Zhao int err; 719ee9e5fadSBing Zhao 720ee9e5fadSBing Zhao if (sh->ct_mng) 721ee9e5fadSBing Zhao return 0; 722ee9e5fadSBing Zhao sh->ct_mng = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sh->ct_mng), 723ee9e5fadSBing Zhao RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY); 724ee9e5fadSBing Zhao if (!sh->ct_mng) { 725ee9e5fadSBing Zhao DRV_LOG(ERR, "ASO CT management allocation failed."); 726ee9e5fadSBing Zhao rte_errno = ENOMEM; 727ee9e5fadSBing Zhao return -rte_errno; 728ee9e5fadSBing Zhao } 729ee9e5fadSBing Zhao err = mlx5_aso_queue_init(sh, ASO_OPC_MOD_CONNECTION_TRACKING); 730ee9e5fadSBing Zhao if (err) { 731ee9e5fadSBing Zhao mlx5_free(sh->ct_mng); 732ee9e5fadSBing Zhao /* rte_errno should be extracted from the failure. */ 733ee9e5fadSBing Zhao rte_errno = EINVAL; 734ee9e5fadSBing Zhao return -rte_errno; 735ee9e5fadSBing Zhao } 736ee9e5fadSBing Zhao rte_spinlock_init(&sh->ct_mng->ct_sl); 737ee9e5fadSBing Zhao rte_rwlock_init(&sh->ct_mng->resize_rwl); 738ee9e5fadSBing Zhao LIST_INIT(&sh->ct_mng->free_cts); 739ee9e5fadSBing Zhao return 0; 740ee9e5fadSBing Zhao } 741ee9e5fadSBing Zhao 7420af8a229SBing Zhao /* 7430af8a229SBing Zhao * Close and release all the resources of the 7440af8a229SBing Zhao * ASO connection tracking management structure. 7450af8a229SBing Zhao * 7460af8a229SBing Zhao * @param[in] sh 7470af8a229SBing Zhao * Pointer to mlx5_dev_ctx_shared object to free. 7480af8a229SBing Zhao */ 7490af8a229SBing Zhao static void 7500af8a229SBing Zhao mlx5_flow_aso_ct_mng_close(struct mlx5_dev_ctx_shared *sh) 7510af8a229SBing Zhao { 7520af8a229SBing Zhao struct mlx5_aso_ct_pools_mng *mng = sh->ct_mng; 7530af8a229SBing Zhao struct mlx5_aso_ct_pool *ct_pool; 7540af8a229SBing Zhao struct mlx5_aso_ct_action *ct; 7550af8a229SBing Zhao uint32_t idx; 7560af8a229SBing Zhao uint32_t val; 7570af8a229SBing Zhao uint32_t cnt; 7580af8a229SBing Zhao int i; 7590af8a229SBing Zhao 7600af8a229SBing Zhao mlx5_aso_queue_uninit(sh, ASO_OPC_MOD_CONNECTION_TRACKING); 7610af8a229SBing Zhao idx = mng->next; 7620af8a229SBing Zhao while (idx--) { 7630af8a229SBing Zhao cnt = 0; 7640af8a229SBing Zhao ct_pool = mng->pools[idx]; 7650af8a229SBing Zhao for (i = 0; i < MLX5_ASO_CT_ACTIONS_PER_POOL; i++) { 7660af8a229SBing Zhao ct = &ct_pool->actions[i]; 7670af8a229SBing Zhao val = __atomic_fetch_sub(&ct->refcnt, 1, 7680af8a229SBing Zhao __ATOMIC_RELAXED); 7690af8a229SBing Zhao MLX5_ASSERT(val == 1); 7700af8a229SBing Zhao if (val > 1) 7710af8a229SBing Zhao cnt++; 7720af8a229SBing Zhao #ifdef HAVE_MLX5_DR_ACTION_ASO_CT 7730af8a229SBing Zhao if (ct->dr_action_orig) 7740af8a229SBing Zhao claim_zero(mlx5_glue->destroy_flow_action 7750af8a229SBing Zhao (ct->dr_action_orig)); 7760af8a229SBing Zhao if (ct->dr_action_rply) 7770af8a229SBing Zhao claim_zero(mlx5_glue->destroy_flow_action 7780af8a229SBing Zhao (ct->dr_action_rply)); 7790af8a229SBing Zhao #endif 7800af8a229SBing Zhao } 7810af8a229SBing Zhao claim_zero(mlx5_devx_cmd_destroy(ct_pool->devx_obj)); 7820af8a229SBing Zhao if (cnt) { 7830af8a229SBing Zhao DRV_LOG(DEBUG, "%u ASO CT objects are being used in the pool %u", 7840af8a229SBing Zhao cnt, i); 7850af8a229SBing Zhao } 7860af8a229SBing Zhao mlx5_free(ct_pool); 7870af8a229SBing Zhao /* in case of failure. */ 7880af8a229SBing Zhao mng->next--; 7890af8a229SBing Zhao } 7900af8a229SBing Zhao mlx5_free(mng->pools); 7910af8a229SBing Zhao mlx5_free(mng); 7920af8a229SBing Zhao /* Management structure must be cleared to 0s during allocation. */ 7930af8a229SBing Zhao sh->ct_mng = NULL; 7940af8a229SBing Zhao } 7950af8a229SBing Zhao 7965382d28cSMatan Azrad /** 797014d1cbeSSuanming Mou * Initialize the flow resources' indexed mempool. 798014d1cbeSSuanming Mou * 799014d1cbeSSuanming Mou * @param[in] sh 8006e88bc42SOphir Munk * Pointer to mlx5_dev_ctx_shared object. 801447d4d79SMichael Baum * @param[in] config 802b88341caSSuanming Mou * Pointer to user dev config. 803014d1cbeSSuanming Mou */ 804014d1cbeSSuanming Mou static void 8056e88bc42SOphir Munk mlx5_flow_ipool_create(struct mlx5_dev_ctx_shared *sh, 8065c761238SGregory Etelson const struct mlx5_dev_config *config) 807014d1cbeSSuanming Mou { 808014d1cbeSSuanming Mou uint8_t i; 8095c761238SGregory Etelson struct mlx5_indexed_pool_config cfg; 810014d1cbeSSuanming Mou 811a1da6f62SSuanming Mou for (i = 0; i < MLX5_IPOOL_MAX; ++i) { 8125c761238SGregory Etelson cfg = mlx5_ipool_cfg[i]; 8135c761238SGregory Etelson switch (i) { 8145c761238SGregory Etelson default: 8155c761238SGregory Etelson break; 8165c761238SGregory Etelson /* 8175c761238SGregory Etelson * Set MLX5_IPOOL_MLX5_FLOW ipool size 8185c761238SGregory Etelson * according to PCI function flow configuration. 8195c761238SGregory Etelson */ 8205c761238SGregory Etelson case MLX5_IPOOL_MLX5_FLOW: 8215c761238SGregory Etelson cfg.size = config->dv_flow_en ? 8225c761238SGregory Etelson sizeof(struct mlx5_flow_handle) : 8235c761238SGregory Etelson MLX5_FLOW_HANDLE_VERBS_SIZE; 8245c761238SGregory Etelson break; 8255c761238SGregory Etelson } 826b4edeaf3SSuanming Mou if (config->reclaim_mode) { 8275c761238SGregory Etelson cfg.release_mem_en = 1; 828b4edeaf3SSuanming Mou cfg.per_core_cache = 0; 829cde19e86SSuanming Mou } else { 830cde19e86SSuanming Mou cfg.release_mem_en = 0; 831b4edeaf3SSuanming Mou } 8325c761238SGregory Etelson sh->ipool[i] = mlx5_ipool_create(&cfg); 833014d1cbeSSuanming Mou } 834a1da6f62SSuanming Mou } 835014d1cbeSSuanming Mou 8364f3d8d0eSMatan Azrad 837014d1cbeSSuanming Mou /** 838014d1cbeSSuanming Mou * Release the flow resources' indexed mempool. 839014d1cbeSSuanming Mou * 840014d1cbeSSuanming Mou * @param[in] sh 8416e88bc42SOphir Munk * Pointer to mlx5_dev_ctx_shared object. 842014d1cbeSSuanming Mou */ 843014d1cbeSSuanming Mou static void 8446e88bc42SOphir Munk mlx5_flow_ipool_destroy(struct mlx5_dev_ctx_shared *sh) 845014d1cbeSSuanming Mou { 846014d1cbeSSuanming Mou uint8_t i; 847014d1cbeSSuanming Mou 848014d1cbeSSuanming Mou for (i = 0; i < MLX5_IPOOL_MAX; ++i) 849014d1cbeSSuanming Mou mlx5_ipool_destroy(sh->ipool[i]); 8504f3d8d0eSMatan Azrad for (i = 0; i < MLX5_MAX_MODIFY_NUM; ++i) 8514f3d8d0eSMatan Azrad if (sh->mdh_ipools[i]) 8524f3d8d0eSMatan Azrad mlx5_ipool_destroy(sh->mdh_ipools[i]); 853014d1cbeSSuanming Mou } 854014d1cbeSSuanming Mou 855daa38a89SBing Zhao /* 856daa38a89SBing Zhao * Check if dynamic flex parser for eCPRI already exists. 857daa38a89SBing Zhao * 858daa38a89SBing Zhao * @param dev 859daa38a89SBing Zhao * Pointer to Ethernet device structure. 860daa38a89SBing Zhao * 861daa38a89SBing Zhao * @return 862daa38a89SBing Zhao * true on exists, false on not. 863daa38a89SBing Zhao */ 864daa38a89SBing Zhao bool 865daa38a89SBing Zhao mlx5_flex_parser_ecpri_exist(struct rte_eth_dev *dev) 866daa38a89SBing Zhao { 867daa38a89SBing Zhao struct mlx5_priv *priv = dev->data->dev_private; 868daa38a89SBing Zhao struct mlx5_flex_parser_profiles *prf = 869daa38a89SBing Zhao &priv->sh->fp[MLX5_FLEX_PARSER_ECPRI_0]; 870daa38a89SBing Zhao 871daa38a89SBing Zhao return !!prf->obj; 872daa38a89SBing Zhao } 873daa38a89SBing Zhao 874daa38a89SBing Zhao /* 875daa38a89SBing Zhao * Allocation of a flex parser for eCPRI. Once created, this parser related 876daa38a89SBing Zhao * resources will be held until the device is closed. 877daa38a89SBing Zhao * 878daa38a89SBing Zhao * @param dev 879daa38a89SBing Zhao * Pointer to Ethernet device structure. 880daa38a89SBing Zhao * 881daa38a89SBing Zhao * @return 882daa38a89SBing Zhao * 0 on success, a negative errno value otherwise and rte_errno is set. 883daa38a89SBing Zhao */ 884daa38a89SBing Zhao int 885daa38a89SBing Zhao mlx5_flex_parser_ecpri_alloc(struct rte_eth_dev *dev) 886daa38a89SBing Zhao { 887daa38a89SBing Zhao struct mlx5_priv *priv = dev->data->dev_private; 888daa38a89SBing Zhao struct mlx5_flex_parser_profiles *prf = 889daa38a89SBing Zhao &priv->sh->fp[MLX5_FLEX_PARSER_ECPRI_0]; 8901c506404SBing Zhao struct mlx5_devx_graph_node_attr node = { 8911c506404SBing Zhao .modify_field_select = 0, 8921c506404SBing Zhao }; 8931c506404SBing Zhao uint32_t ids[8]; 8941c506404SBing Zhao int ret; 895daa38a89SBing Zhao 896d7c49561SBing Zhao if (!priv->config.hca_attr.parse_graph_flex_node) { 897d7c49561SBing Zhao DRV_LOG(ERR, "Dynamic flex parser is not supported " 898d7c49561SBing Zhao "for device %s.", priv->dev_data->name); 899d7c49561SBing Zhao return -ENOTSUP; 900d7c49561SBing Zhao } 9011c506404SBing Zhao node.header_length_mode = MLX5_GRAPH_NODE_LEN_FIXED; 9021c506404SBing Zhao /* 8 bytes now: 4B common header + 4B message body header. */ 9031c506404SBing Zhao node.header_length_base_value = 0x8; 9041c506404SBing Zhao /* After MAC layer: Ether / VLAN. */ 9051c506404SBing Zhao node.in[0].arc_parse_graph_node = MLX5_GRAPH_ARC_NODE_MAC; 9061c506404SBing Zhao /* Type of compared condition should be 0xAEFE in the L2 layer. */ 9071c506404SBing Zhao node.in[0].compare_condition_value = RTE_ETHER_TYPE_ECPRI; 9081c506404SBing Zhao /* Sample #0: type in common header. */ 9091c506404SBing Zhao node.sample[0].flow_match_sample_en = 1; 9101c506404SBing Zhao /* Fixed offset. */ 9111c506404SBing Zhao node.sample[0].flow_match_sample_offset_mode = 0x0; 9121c506404SBing Zhao /* Only the 2nd byte will be used. */ 9131c506404SBing Zhao node.sample[0].flow_match_sample_field_base_offset = 0x0; 9141c506404SBing Zhao /* Sample #1: message payload. */ 9151c506404SBing Zhao node.sample[1].flow_match_sample_en = 1; 9161c506404SBing Zhao /* Fixed offset. */ 9171c506404SBing Zhao node.sample[1].flow_match_sample_offset_mode = 0x0; 9181c506404SBing Zhao /* 9191c506404SBing Zhao * Only the first two bytes will be used right now, and its offset will 9201c506404SBing Zhao * start after the common header that with the length of a DW(u32). 9211c506404SBing Zhao */ 9221c506404SBing Zhao node.sample[1].flow_match_sample_field_base_offset = sizeof(uint32_t); 923ca1418ceSMichael Baum prf->obj = mlx5_devx_cmd_create_flex_parser(priv->sh->cdev->ctx, &node); 9241c506404SBing Zhao if (!prf->obj) { 9251c506404SBing Zhao DRV_LOG(ERR, "Failed to create flex parser node object."); 9261c506404SBing Zhao return (rte_errno == 0) ? -ENODEV : -rte_errno; 9271c506404SBing Zhao } 9281c506404SBing Zhao prf->num = 2; 9291c506404SBing Zhao ret = mlx5_devx_cmd_query_parse_samples(prf->obj, ids, prf->num); 9301c506404SBing Zhao if (ret) { 9311c506404SBing Zhao DRV_LOG(ERR, "Failed to query sample IDs."); 9321c506404SBing Zhao return (rte_errno == 0) ? -ENODEV : -rte_errno; 9331c506404SBing Zhao } 9341c506404SBing Zhao prf->offset[0] = 0x0; 9351c506404SBing Zhao prf->offset[1] = sizeof(uint32_t); 9361c506404SBing Zhao prf->ids[0] = ids[0]; 9371c506404SBing Zhao prf->ids[1] = ids[1]; 938daa38a89SBing Zhao return 0; 939daa38a89SBing Zhao } 940daa38a89SBing Zhao 9411c506404SBing Zhao /* 9421c506404SBing Zhao * Destroy the flex parser node, including the parser itself, input / output 9431c506404SBing Zhao * arcs and DW samples. Resources could be reused then. 9441c506404SBing Zhao * 9451c506404SBing Zhao * @param dev 9461c506404SBing Zhao * Pointer to Ethernet device structure. 9471c506404SBing Zhao */ 9481c506404SBing Zhao static void 9491c506404SBing Zhao mlx5_flex_parser_ecpri_release(struct rte_eth_dev *dev) 9501c506404SBing Zhao { 9511c506404SBing Zhao struct mlx5_priv *priv = dev->data->dev_private; 9521c506404SBing Zhao struct mlx5_flex_parser_profiles *prf = 9531c506404SBing Zhao &priv->sh->fp[MLX5_FLEX_PARSER_ECPRI_0]; 9541c506404SBing Zhao 9551c506404SBing Zhao if (prf->obj) 9561c506404SBing Zhao mlx5_devx_cmd_destroy(prf->obj); 9571c506404SBing Zhao prf->obj = NULL; 9581c506404SBing Zhao } 9591c506404SBing Zhao 960d47fe9daSTal Shnaiderman uint32_t 961d47fe9daSTal Shnaiderman mlx5_get_supported_sw_parsing_offloads(const struct mlx5_hca_attr *attr) 962d47fe9daSTal Shnaiderman { 963d47fe9daSTal Shnaiderman uint32_t sw_parsing_offloads = 0; 964d47fe9daSTal Shnaiderman 965d47fe9daSTal Shnaiderman if (attr->swp) { 966d47fe9daSTal Shnaiderman sw_parsing_offloads |= MLX5_SW_PARSING_CAP; 967d47fe9daSTal Shnaiderman if (attr->swp_csum) 968d47fe9daSTal Shnaiderman sw_parsing_offloads |= MLX5_SW_PARSING_CSUM_CAP; 969d47fe9daSTal Shnaiderman 970d47fe9daSTal Shnaiderman if (attr->swp_lso) 971d47fe9daSTal Shnaiderman sw_parsing_offloads |= MLX5_SW_PARSING_TSO_CAP; 972d47fe9daSTal Shnaiderman } 973d47fe9daSTal Shnaiderman return sw_parsing_offloads; 974d47fe9daSTal Shnaiderman } 975d47fe9daSTal Shnaiderman 9766a86ee2eSTal Shnaiderman uint32_t 9776a86ee2eSTal Shnaiderman mlx5_get_supported_tunneling_offloads(const struct mlx5_hca_attr *attr) 9786a86ee2eSTal Shnaiderman { 9796a86ee2eSTal Shnaiderman uint32_t tn_offloads = 0; 9806a86ee2eSTal Shnaiderman 9816a86ee2eSTal Shnaiderman if (attr->tunnel_stateless_vxlan) 9826a86ee2eSTal Shnaiderman tn_offloads |= MLX5_TUNNELED_OFFLOADS_VXLAN_CAP; 9836a86ee2eSTal Shnaiderman if (attr->tunnel_stateless_gre) 9846a86ee2eSTal Shnaiderman tn_offloads |= MLX5_TUNNELED_OFFLOADS_GRE_CAP; 9856a86ee2eSTal Shnaiderman if (attr->tunnel_stateless_geneve_rx) 9866a86ee2eSTal Shnaiderman tn_offloads |= MLX5_TUNNELED_OFFLOADS_GENEVE_CAP; 9876a86ee2eSTal Shnaiderman return tn_offloads; 9886a86ee2eSTal Shnaiderman } 9896a86ee2eSTal Shnaiderman 990a0bfe9d5SViacheslav Ovsiienko /* 991a0bfe9d5SViacheslav Ovsiienko * Allocate Rx and Tx UARs in robust fashion. 992a0bfe9d5SViacheslav Ovsiienko * This routine handles the following UAR allocation issues: 993a0bfe9d5SViacheslav Ovsiienko * 994a0bfe9d5SViacheslav Ovsiienko * - tries to allocate the UAR with the most appropriate memory 995a0bfe9d5SViacheslav Ovsiienko * mapping type from the ones supported by the host 996a0bfe9d5SViacheslav Ovsiienko * 997a0bfe9d5SViacheslav Ovsiienko * - tries to allocate the UAR with non-NULL base address 998a0bfe9d5SViacheslav Ovsiienko * OFED 5.0.x and Upstream rdma_core before v29 returned the NULL as 999a0bfe9d5SViacheslav Ovsiienko * UAR base address if UAR was not the first object in the UAR page. 1000a0bfe9d5SViacheslav Ovsiienko * It caused the PMD failure and we should try to get another UAR 1001a0bfe9d5SViacheslav Ovsiienko * till we get the first one with non-NULL base address returned. 1002a0bfe9d5SViacheslav Ovsiienko */ 1003a0bfe9d5SViacheslav Ovsiienko static int 1004a0bfe9d5SViacheslav Ovsiienko mlx5_alloc_rxtx_uars(struct mlx5_dev_ctx_shared *sh, 100585209924SMichael Baum const struct mlx5_common_dev_config *config) 1006a0bfe9d5SViacheslav Ovsiienko { 1007a0bfe9d5SViacheslav Ovsiienko uint32_t uar_mapping, retry; 1008a0bfe9d5SViacheslav Ovsiienko int err = 0; 10091f66ac5bSOphir Munk void *base_addr; 1010a0bfe9d5SViacheslav Ovsiienko 1011a0bfe9d5SViacheslav Ovsiienko for (retry = 0; retry < MLX5_ALLOC_UAR_RETRY; ++retry) { 1012a0bfe9d5SViacheslav Ovsiienko #ifdef MLX5DV_UAR_ALLOC_TYPE_NC 1013a0bfe9d5SViacheslav Ovsiienko /* Control the mapping type according to the settings. */ 1014a0bfe9d5SViacheslav Ovsiienko uar_mapping = (config->dbnc == MLX5_TXDB_NCACHED) ? 1015a0bfe9d5SViacheslav Ovsiienko MLX5DV_UAR_ALLOC_TYPE_NC : 1016a0bfe9d5SViacheslav Ovsiienko MLX5DV_UAR_ALLOC_TYPE_BF; 1017a0bfe9d5SViacheslav Ovsiienko #else 1018a0bfe9d5SViacheslav Ovsiienko RTE_SET_USED(config); 1019a0bfe9d5SViacheslav Ovsiienko /* 1020a0bfe9d5SViacheslav Ovsiienko * It seems we have no way to control the memory mapping type 1021a0bfe9d5SViacheslav Ovsiienko * for the UAR, the default "Write-Combining" type is supposed. 1022a0bfe9d5SViacheslav Ovsiienko * The UAR initialization on queue creation queries the 1023a0bfe9d5SViacheslav Ovsiienko * actual mapping type done by Verbs/kernel and setups the 1024a0bfe9d5SViacheslav Ovsiienko * PMD datapath accordingly. 1025a0bfe9d5SViacheslav Ovsiienko */ 1026a0bfe9d5SViacheslav Ovsiienko uar_mapping = 0; 1027a0bfe9d5SViacheslav Ovsiienko #endif 1028ca1418ceSMichael Baum sh->tx_uar = mlx5_glue->devx_alloc_uar(sh->cdev->ctx, 1029ca1418ceSMichael Baum uar_mapping); 1030a0bfe9d5SViacheslav Ovsiienko #ifdef MLX5DV_UAR_ALLOC_TYPE_NC 1031a0bfe9d5SViacheslav Ovsiienko if (!sh->tx_uar && 1032a0bfe9d5SViacheslav Ovsiienko uar_mapping == MLX5DV_UAR_ALLOC_TYPE_BF) { 1033a0bfe9d5SViacheslav Ovsiienko if (config->dbnc == MLX5_TXDB_CACHED || 1034a0bfe9d5SViacheslav Ovsiienko config->dbnc == MLX5_TXDB_HEURISTIC) 1035a0bfe9d5SViacheslav Ovsiienko DRV_LOG(WARNING, "Devarg tx_db_nc setting " 1036a0bfe9d5SViacheslav Ovsiienko "is not supported by DevX"); 1037a0bfe9d5SViacheslav Ovsiienko /* 1038a0bfe9d5SViacheslav Ovsiienko * In some environments like virtual machine 1039a0bfe9d5SViacheslav Ovsiienko * the Write Combining mapped might be not supported 1040a0bfe9d5SViacheslav Ovsiienko * and UAR allocation fails. We try "Non-Cached" 1041a0bfe9d5SViacheslav Ovsiienko * mapping for the case. The tx_burst routines take 1042a0bfe9d5SViacheslav Ovsiienko * the UAR mapping type into account on UAR setup 1043a0bfe9d5SViacheslav Ovsiienko * on queue creation. 1044a0bfe9d5SViacheslav Ovsiienko */ 104509d196c0SViacheslav Ovsiienko DRV_LOG(DEBUG, "Failed to allocate Tx DevX UAR (BF)"); 1046a0bfe9d5SViacheslav Ovsiienko uar_mapping = MLX5DV_UAR_ALLOC_TYPE_NC; 1047ca1418ceSMichael Baum sh->tx_uar = mlx5_glue->devx_alloc_uar(sh->cdev->ctx, 1048ca1418ceSMichael Baum uar_mapping); 1049a0bfe9d5SViacheslav Ovsiienko } else if (!sh->tx_uar && 1050a0bfe9d5SViacheslav Ovsiienko uar_mapping == MLX5DV_UAR_ALLOC_TYPE_NC) { 1051a0bfe9d5SViacheslav Ovsiienko if (config->dbnc == MLX5_TXDB_NCACHED) 1052a0bfe9d5SViacheslav Ovsiienko DRV_LOG(WARNING, "Devarg tx_db_nc settings " 1053a0bfe9d5SViacheslav Ovsiienko "is not supported by DevX"); 1054a0bfe9d5SViacheslav Ovsiienko /* 1055a0bfe9d5SViacheslav Ovsiienko * If Verbs/kernel does not support "Non-Cached" 1056a0bfe9d5SViacheslav Ovsiienko * try the "Write-Combining". 1057a0bfe9d5SViacheslav Ovsiienko */ 105809d196c0SViacheslav Ovsiienko DRV_LOG(DEBUG, "Failed to allocate Tx DevX UAR (NC)"); 1059a0bfe9d5SViacheslav Ovsiienko uar_mapping = MLX5DV_UAR_ALLOC_TYPE_BF; 1060ca1418ceSMichael Baum sh->tx_uar = mlx5_glue->devx_alloc_uar(sh->cdev->ctx, 1061ca1418ceSMichael Baum uar_mapping); 1062a0bfe9d5SViacheslav Ovsiienko } 1063a0bfe9d5SViacheslav Ovsiienko #endif 1064a0bfe9d5SViacheslav Ovsiienko if (!sh->tx_uar) { 1065a0bfe9d5SViacheslav Ovsiienko DRV_LOG(ERR, "Failed to allocate Tx DevX UAR (BF/NC)"); 1066a0bfe9d5SViacheslav Ovsiienko err = ENOMEM; 1067a0bfe9d5SViacheslav Ovsiienko goto exit; 1068a0bfe9d5SViacheslav Ovsiienko } 10691f66ac5bSOphir Munk base_addr = mlx5_os_get_devx_uar_base_addr(sh->tx_uar); 10701f66ac5bSOphir Munk if (base_addr) 1071a0bfe9d5SViacheslav Ovsiienko break; 1072a0bfe9d5SViacheslav Ovsiienko /* 1073a0bfe9d5SViacheslav Ovsiienko * The UARs are allocated by rdma_core within the 1074a0bfe9d5SViacheslav Ovsiienko * IB device context, on context closure all UARs 1075a0bfe9d5SViacheslav Ovsiienko * will be freed, should be no memory/object leakage. 1076a0bfe9d5SViacheslav Ovsiienko */ 107709d196c0SViacheslav Ovsiienko DRV_LOG(DEBUG, "Retrying to allocate Tx DevX UAR"); 1078a0bfe9d5SViacheslav Ovsiienko sh->tx_uar = NULL; 1079a0bfe9d5SViacheslav Ovsiienko } 1080a0bfe9d5SViacheslav Ovsiienko /* Check whether we finally succeeded with valid UAR allocation. */ 1081a0bfe9d5SViacheslav Ovsiienko if (!sh->tx_uar) { 1082a0bfe9d5SViacheslav Ovsiienko DRV_LOG(ERR, "Failed to allocate Tx DevX UAR (NULL base)"); 1083a0bfe9d5SViacheslav Ovsiienko err = ENOMEM; 1084a0bfe9d5SViacheslav Ovsiienko goto exit; 1085a0bfe9d5SViacheslav Ovsiienko } 1086a0bfe9d5SViacheslav Ovsiienko for (retry = 0; retry < MLX5_ALLOC_UAR_RETRY; ++retry) { 1087a0bfe9d5SViacheslav Ovsiienko uar_mapping = 0; 1088ca1418ceSMichael Baum sh->devx_rx_uar = mlx5_glue->devx_alloc_uar(sh->cdev->ctx, 1089ca1418ceSMichael Baum uar_mapping); 1090a0bfe9d5SViacheslav Ovsiienko #ifdef MLX5DV_UAR_ALLOC_TYPE_NC 1091a0bfe9d5SViacheslav Ovsiienko if (!sh->devx_rx_uar && 1092a0bfe9d5SViacheslav Ovsiienko uar_mapping == MLX5DV_UAR_ALLOC_TYPE_BF) { 1093a0bfe9d5SViacheslav Ovsiienko /* 1094a0bfe9d5SViacheslav Ovsiienko * Rx UAR is used to control interrupts only, 1095a0bfe9d5SViacheslav Ovsiienko * should be no datapath noticeable impact, 1096a0bfe9d5SViacheslav Ovsiienko * can try "Non-Cached" mapping safely. 1097a0bfe9d5SViacheslav Ovsiienko */ 109809d196c0SViacheslav Ovsiienko DRV_LOG(DEBUG, "Failed to allocate Rx DevX UAR (BF)"); 1099a0bfe9d5SViacheslav Ovsiienko uar_mapping = MLX5DV_UAR_ALLOC_TYPE_NC; 1100a0bfe9d5SViacheslav Ovsiienko sh->devx_rx_uar = mlx5_glue->devx_alloc_uar 1101ca1418ceSMichael Baum (sh->cdev->ctx, uar_mapping); 1102a0bfe9d5SViacheslav Ovsiienko } 1103a0bfe9d5SViacheslav Ovsiienko #endif 1104a0bfe9d5SViacheslav Ovsiienko if (!sh->devx_rx_uar) { 1105a0bfe9d5SViacheslav Ovsiienko DRV_LOG(ERR, "Failed to allocate Rx DevX UAR (BF/NC)"); 1106a0bfe9d5SViacheslav Ovsiienko err = ENOMEM; 1107a0bfe9d5SViacheslav Ovsiienko goto exit; 1108a0bfe9d5SViacheslav Ovsiienko } 11091f66ac5bSOphir Munk base_addr = mlx5_os_get_devx_uar_base_addr(sh->devx_rx_uar); 11101f66ac5bSOphir Munk if (base_addr) 1111a0bfe9d5SViacheslav Ovsiienko break; 1112a0bfe9d5SViacheslav Ovsiienko /* 1113a0bfe9d5SViacheslav Ovsiienko * The UARs are allocated by rdma_core within the 1114a0bfe9d5SViacheslav Ovsiienko * IB device context, on context closure all UARs 1115a0bfe9d5SViacheslav Ovsiienko * will be freed, should be no memory/object leakage. 1116a0bfe9d5SViacheslav Ovsiienko */ 111709d196c0SViacheslav Ovsiienko DRV_LOG(DEBUG, "Retrying to allocate Rx DevX UAR"); 1118a0bfe9d5SViacheslav Ovsiienko sh->devx_rx_uar = NULL; 1119a0bfe9d5SViacheslav Ovsiienko } 1120a0bfe9d5SViacheslav Ovsiienko /* Check whether we finally succeeded with valid UAR allocation. */ 1121a0bfe9d5SViacheslav Ovsiienko if (!sh->devx_rx_uar) { 1122a0bfe9d5SViacheslav Ovsiienko DRV_LOG(ERR, "Failed to allocate Rx DevX UAR (NULL base)"); 1123a0bfe9d5SViacheslav Ovsiienko err = ENOMEM; 1124a0bfe9d5SViacheslav Ovsiienko } 1125a0bfe9d5SViacheslav Ovsiienko exit: 1126a0bfe9d5SViacheslav Ovsiienko return err; 1127a0bfe9d5SViacheslav Ovsiienko } 1128a0bfe9d5SViacheslav Ovsiienko 1129014d1cbeSSuanming Mou /** 1130fc59a1ecSMichael Baum * rte_mempool_walk() callback to unregister Rx mempools. 1131fc59a1ecSMichael Baum * It used when implicit mempool registration is disabled. 1132fec28ca0SDmitry Kozlyuk * 1133fec28ca0SDmitry Kozlyuk * @param mp 1134fec28ca0SDmitry Kozlyuk * The mempool being walked. 1135fec28ca0SDmitry Kozlyuk * @param arg 1136fec28ca0SDmitry Kozlyuk * Pointer to the device shared context. 1137fec28ca0SDmitry Kozlyuk */ 1138fec28ca0SDmitry Kozlyuk static void 1139fc59a1ecSMichael Baum mlx5_dev_ctx_shared_rx_mempool_unregister_cb(struct rte_mempool *mp, void *arg) 1140fec28ca0SDmitry Kozlyuk { 1141fec28ca0SDmitry Kozlyuk struct mlx5_dev_ctx_shared *sh = arg; 1142fec28ca0SDmitry Kozlyuk 1143fc59a1ecSMichael Baum mlx5_dev_mempool_unregister(sh->cdev, mp); 1144fec28ca0SDmitry Kozlyuk } 1145fec28ca0SDmitry Kozlyuk 1146fec28ca0SDmitry Kozlyuk /** 1147fec28ca0SDmitry Kozlyuk * Callback used when implicit mempool registration is disabled 1148fec28ca0SDmitry Kozlyuk * in order to track Rx mempool destruction. 1149fec28ca0SDmitry Kozlyuk * 1150fec28ca0SDmitry Kozlyuk * @param event 1151fec28ca0SDmitry Kozlyuk * Mempool life cycle event. 1152fec28ca0SDmitry Kozlyuk * @param mp 1153fec28ca0SDmitry Kozlyuk * An Rx mempool registered explicitly when the port is started. 1154fec28ca0SDmitry Kozlyuk * @param arg 1155fec28ca0SDmitry Kozlyuk * Pointer to a device shared context. 1156fec28ca0SDmitry Kozlyuk */ 1157fec28ca0SDmitry Kozlyuk static void 1158fec28ca0SDmitry Kozlyuk mlx5_dev_ctx_shared_rx_mempool_event_cb(enum rte_mempool_event event, 1159fec28ca0SDmitry Kozlyuk struct rte_mempool *mp, void *arg) 1160fec28ca0SDmitry Kozlyuk { 1161fec28ca0SDmitry Kozlyuk struct mlx5_dev_ctx_shared *sh = arg; 1162fec28ca0SDmitry Kozlyuk 1163fec28ca0SDmitry Kozlyuk if (event == RTE_MEMPOOL_EVENT_DESTROY) 1164fc59a1ecSMichael Baum mlx5_dev_mempool_unregister(sh->cdev, mp); 1165fec28ca0SDmitry Kozlyuk } 1166fec28ca0SDmitry Kozlyuk 1167fec28ca0SDmitry Kozlyuk int 1168fec28ca0SDmitry Kozlyuk mlx5_dev_ctx_shared_mempool_subscribe(struct rte_eth_dev *dev) 1169fec28ca0SDmitry Kozlyuk { 1170fec28ca0SDmitry Kozlyuk struct mlx5_priv *priv = dev->data->dev_private; 1171fec28ca0SDmitry Kozlyuk struct mlx5_dev_ctx_shared *sh = priv->sh; 1172fec28ca0SDmitry Kozlyuk int ret; 1173fec28ca0SDmitry Kozlyuk 1174fec28ca0SDmitry Kozlyuk /* Check if we only need to track Rx mempool destruction. */ 117585209924SMichael Baum if (!sh->cdev->config.mr_mempool_reg_en) { 1176fec28ca0SDmitry Kozlyuk ret = rte_mempool_event_callback_register 1177fec28ca0SDmitry Kozlyuk (mlx5_dev_ctx_shared_rx_mempool_event_cb, sh); 1178fec28ca0SDmitry Kozlyuk return ret == 0 || rte_errno == EEXIST ? 0 : ret; 1179fec28ca0SDmitry Kozlyuk } 1180fc59a1ecSMichael Baum return mlx5_dev_mempool_subscribe(sh->cdev); 1181fec28ca0SDmitry Kozlyuk } 1182fec28ca0SDmitry Kozlyuk 1183fec28ca0SDmitry Kozlyuk /** 1184*a89f6433SRongwei Liu * Set up multiple TISs with different affinities according to 1185*a89f6433SRongwei Liu * number of bonding ports 1186*a89f6433SRongwei Liu * 1187*a89f6433SRongwei Liu * @param priv 1188*a89f6433SRongwei Liu * Pointer of shared context. 1189*a89f6433SRongwei Liu * 1190*a89f6433SRongwei Liu * @return 1191*a89f6433SRongwei Liu * Zero on success, -1 otherwise. 1192*a89f6433SRongwei Liu */ 1193*a89f6433SRongwei Liu static int 1194*a89f6433SRongwei Liu mlx5_setup_tis(struct mlx5_dev_ctx_shared *sh) 1195*a89f6433SRongwei Liu { 1196*a89f6433SRongwei Liu int i; 1197*a89f6433SRongwei Liu struct mlx5_devx_lag_context lag_ctx = { 0 }; 1198*a89f6433SRongwei Liu struct mlx5_devx_tis_attr tis_attr = { 0 }; 1199*a89f6433SRongwei Liu 1200*a89f6433SRongwei Liu tis_attr.transport_domain = sh->td->id; 1201*a89f6433SRongwei Liu if (sh->bond.n_port) { 1202*a89f6433SRongwei Liu if (!mlx5_devx_cmd_query_lag(sh->cdev->ctx, &lag_ctx)) { 1203*a89f6433SRongwei Liu sh->lag.tx_remap_affinity[0] = 1204*a89f6433SRongwei Liu lag_ctx.tx_remap_affinity_1; 1205*a89f6433SRongwei Liu sh->lag.tx_remap_affinity[1] = 1206*a89f6433SRongwei Liu lag_ctx.tx_remap_affinity_2; 1207*a89f6433SRongwei Liu sh->lag.affinity_mode = lag_ctx.port_select_mode; 1208*a89f6433SRongwei Liu } else { 1209*a89f6433SRongwei Liu DRV_LOG(ERR, "Failed to query lag affinity."); 1210*a89f6433SRongwei Liu return -1; 1211*a89f6433SRongwei Liu } 1212*a89f6433SRongwei Liu if (sh->lag.affinity_mode == MLX5_LAG_MODE_TIS) { 1213*a89f6433SRongwei Liu for (i = 0; i < sh->bond.n_port; i++) { 1214*a89f6433SRongwei Liu tis_attr.lag_tx_port_affinity = 1215*a89f6433SRongwei Liu MLX5_IFC_LAG_MAP_TIS_AFFINITY(i, 1216*a89f6433SRongwei Liu sh->bond.n_port); 1217*a89f6433SRongwei Liu sh->tis[i] = mlx5_devx_cmd_create_tis(sh->cdev->ctx, 1218*a89f6433SRongwei Liu &tis_attr); 1219*a89f6433SRongwei Liu if (!sh->tis[i]) { 1220*a89f6433SRongwei Liu DRV_LOG(ERR, "Failed to TIS %d/%d for bonding device" 1221*a89f6433SRongwei Liu " %s.", i, sh->bond.n_port, 1222*a89f6433SRongwei Liu sh->ibdev_name); 1223*a89f6433SRongwei Liu return -1; 1224*a89f6433SRongwei Liu } 1225*a89f6433SRongwei Liu } 1226*a89f6433SRongwei Liu DRV_LOG(DEBUG, "LAG number of ports : %d, affinity_1 & 2 : pf%d & %d.\n", 1227*a89f6433SRongwei Liu sh->bond.n_port, lag_ctx.tx_remap_affinity_1, 1228*a89f6433SRongwei Liu lag_ctx.tx_remap_affinity_2); 1229*a89f6433SRongwei Liu return 0; 1230*a89f6433SRongwei Liu } 1231*a89f6433SRongwei Liu if (sh->lag.affinity_mode == MLX5_LAG_MODE_HASH) 1232*a89f6433SRongwei Liu DRV_LOG(INFO, "Device %s enabled HW hash based LAG.", 1233*a89f6433SRongwei Liu sh->ibdev_name); 1234*a89f6433SRongwei Liu } 1235*a89f6433SRongwei Liu tis_attr.lag_tx_port_affinity = 0; 1236*a89f6433SRongwei Liu sh->tis[0] = mlx5_devx_cmd_create_tis(sh->cdev->ctx, &tis_attr); 1237*a89f6433SRongwei Liu if (!sh->tis[0]) { 1238*a89f6433SRongwei Liu DRV_LOG(ERR, "Failed to TIS 0 for bonding device" 1239*a89f6433SRongwei Liu " %s.", sh->ibdev_name); 1240*a89f6433SRongwei Liu return -1; 1241*a89f6433SRongwei Liu } 1242*a89f6433SRongwei Liu return 0; 1243*a89f6433SRongwei Liu } 1244*a89f6433SRongwei Liu 1245*a89f6433SRongwei Liu /** 124691389890SOphir Munk * Allocate shared device context. If there is multiport device the 124717e19bc4SViacheslav Ovsiienko * master and representors will share this context, if there is single 124891389890SOphir Munk * port dedicated device, the context will be used by only given 124917e19bc4SViacheslav Ovsiienko * port due to unification. 125017e19bc4SViacheslav Ovsiienko * 125191389890SOphir Munk * Routine first searches the context for the specified device name, 125217e19bc4SViacheslav Ovsiienko * if found the shared context assumed and reference counter is incremented. 125317e19bc4SViacheslav Ovsiienko * If no context found the new one is created and initialized with specified 125491389890SOphir Munk * device context and parameters. 125517e19bc4SViacheslav Ovsiienko * 125617e19bc4SViacheslav Ovsiienko * @param[in] spawn 125791389890SOphir Munk * Pointer to the device attributes (name, port, etc). 12588409a285SViacheslav Ovsiienko * @param[in] config 12598409a285SViacheslav Ovsiienko * Pointer to device configuration structure. 126017e19bc4SViacheslav Ovsiienko * 126117e19bc4SViacheslav Ovsiienko * @return 12626e88bc42SOphir Munk * Pointer to mlx5_dev_ctx_shared object on success, 126317e19bc4SViacheslav Ovsiienko * otherwise NULL and rte_errno is set. 126417e19bc4SViacheslav Ovsiienko */ 12652eb4d010SOphir Munk struct mlx5_dev_ctx_shared * 126691389890SOphir Munk mlx5_alloc_shared_dev_ctx(const struct mlx5_dev_spawn_data *spawn, 12678409a285SViacheslav Ovsiienko const struct mlx5_dev_config *config) 126817e19bc4SViacheslav Ovsiienko { 12696e88bc42SOphir Munk struct mlx5_dev_ctx_shared *sh; 127017e19bc4SViacheslav Ovsiienko int err = 0; 127153e5a82fSViacheslav Ovsiienko uint32_t i; 127217e19bc4SViacheslav Ovsiienko 12738e46d4e1SAlexander Kozyrev MLX5_ASSERT(spawn); 127417e19bc4SViacheslav Ovsiienko /* Secondary process should not create the shared context. */ 12758e46d4e1SAlexander Kozyrev MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY); 127691389890SOphir Munk pthread_mutex_lock(&mlx5_dev_ctx_list_mutex); 127717e19bc4SViacheslav Ovsiienko /* Search for IB context by device name. */ 127891389890SOphir Munk LIST_FOREACH(sh, &mlx5_dev_ctx_list, next) { 1279ca1418ceSMichael Baum if (!strcmp(sh->ibdev_name, spawn->phys_dev_name)) { 128017e19bc4SViacheslav Ovsiienko sh->refcnt++; 128117e19bc4SViacheslav Ovsiienko goto exit; 128217e19bc4SViacheslav Ovsiienko } 128317e19bc4SViacheslav Ovsiienko } 1284ae4eb7dcSViacheslav Ovsiienko /* No device found, we have to create new shared context. */ 12858e46d4e1SAlexander Kozyrev MLX5_ASSERT(spawn->max_port); 12862175c4dcSSuanming Mou sh = mlx5_malloc(MLX5_MEM_ZERO | MLX5_MEM_RTE, 12876e88bc42SOphir Munk sizeof(struct mlx5_dev_ctx_shared) + 128817e19bc4SViacheslav Ovsiienko spawn->max_port * 128991389890SOphir Munk sizeof(struct mlx5_dev_shared_port), 12902175c4dcSSuanming Mou RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY); 129117e19bc4SViacheslav Ovsiienko if (!sh) { 129217e19bc4SViacheslav Ovsiienko DRV_LOG(ERR, "shared context allocation failure"); 129317e19bc4SViacheslav Ovsiienko rte_errno = ENOMEM; 129417e19bc4SViacheslav Ovsiienko goto exit; 129517e19bc4SViacheslav Ovsiienko } 1296887183efSMichael Baum pthread_mutex_init(&sh->txpp.mutex, NULL); 12977af08c8fSMichael Baum sh->numa_node = spawn->cdev->dev->numa_node; 12987af08c8fSMichael Baum sh->cdev = spawn->cdev; 1299887183efSMichael Baum sh->devx = sh->cdev->config.devx; 1300f5f4c482SXueming Li if (spawn->bond_info) 1301f5f4c482SXueming Li sh->bond = *spawn->bond_info; 1302fe46b20cSMichael Baum err = mlx5_os_get_dev_attr(sh->cdev, &sh->device_attr); 130317e19bc4SViacheslav Ovsiienko if (err) { 1304e85f623eSOphir Munk DRV_LOG(DEBUG, "mlx5_os_get_dev_attr() failed"); 130517e19bc4SViacheslav Ovsiienko goto error; 130617e19bc4SViacheslav Ovsiienko } 130717e19bc4SViacheslav Ovsiienko sh->refcnt = 1; 130817e19bc4SViacheslav Ovsiienko sh->max_port = spawn->max_port; 130907b51bb9SSuanming Mou sh->reclaim_mode = config->reclaim_mode; 1310ca1418ceSMichael Baum strncpy(sh->ibdev_name, mlx5_os_get_ctx_device_name(sh->cdev->ctx), 1311f44b09f9SOphir Munk sizeof(sh->ibdev_name) - 1); 1312ca1418ceSMichael Baum strncpy(sh->ibdev_path, mlx5_os_get_ctx_device_path(sh->cdev->ctx), 1313f44b09f9SOphir Munk sizeof(sh->ibdev_path) - 1); 131453e5a82fSViacheslav Ovsiienko /* 131553e5a82fSViacheslav Ovsiienko * Setting port_id to max unallowed value means 131653e5a82fSViacheslav Ovsiienko * there is no interrupt subhandler installed for 131753e5a82fSViacheslav Ovsiienko * the given port index i. 131853e5a82fSViacheslav Ovsiienko */ 131923242063SMatan Azrad for (i = 0; i < sh->max_port; i++) { 132053e5a82fSViacheslav Ovsiienko sh->port[i].ih_port_id = RTE_MAX_ETHPORTS; 132123242063SMatan Azrad sh->port[i].devx_ih_port_id = RTE_MAX_ETHPORTS; 132223242063SMatan Azrad } 1323ae18a1aeSOri Kam if (sh->devx) { 1324ca1418ceSMichael Baum sh->td = mlx5_devx_cmd_create_td(sh->cdev->ctx); 1325ae18a1aeSOri Kam if (!sh->td) { 1326ae18a1aeSOri Kam DRV_LOG(ERR, "TD allocation failure"); 1327ae18a1aeSOri Kam err = ENOMEM; 1328ae18a1aeSOri Kam goto error; 1329ae18a1aeSOri Kam } 1330*a89f6433SRongwei Liu if (mlx5_setup_tis(sh)) { 1331ae18a1aeSOri Kam DRV_LOG(ERR, "TIS allocation failure"); 1332ae18a1aeSOri Kam err = ENOMEM; 1333ae18a1aeSOri Kam goto error; 1334ae18a1aeSOri Kam } 133585209924SMichael Baum err = mlx5_alloc_rxtx_uars(sh, &sh->cdev->config); 1336a0bfe9d5SViacheslav Ovsiienko if (err) 1337fc4d4f73SViacheslav Ovsiienko goto error; 13381f66ac5bSOphir Munk MLX5_ASSERT(sh->tx_uar); 13391f66ac5bSOphir Munk MLX5_ASSERT(mlx5_os_get_devx_uar_base_addr(sh->tx_uar)); 13401f66ac5bSOphir Munk 13411f66ac5bSOphir Munk MLX5_ASSERT(sh->devx_rx_uar); 13421f66ac5bSOphir Munk MLX5_ASSERT(mlx5_os_get_devx_uar_base_addr(sh->devx_rx_uar)); 1343ae18a1aeSOri Kam } 134424feb045SViacheslav Ovsiienko #ifndef RTE_ARCH_64 134524feb045SViacheslav Ovsiienko /* Initialize UAR access locks for 32bit implementations. */ 134624feb045SViacheslav Ovsiienko rte_spinlock_init(&sh->uar_lock_cq); 134724feb045SViacheslav Ovsiienko for (i = 0; i < MLX5_UAR_PAGE_NUM_MAX; i++) 134824feb045SViacheslav Ovsiienko rte_spinlock_init(&sh->uar_lock[i]); 134924feb045SViacheslav Ovsiienko #endif 13502eb4d010SOphir Munk mlx5_os_dev_shared_handler_install(sh); 13515d55a494STal Shnaiderman if (LIST_EMPTY(&mlx5_dev_ctx_list)) { 13525d55a494STal Shnaiderman err = mlx5_flow_os_init_workspace_once(); 13535d55a494STal Shnaiderman if (err) 13545d55a494STal Shnaiderman goto error; 13555d55a494STal Shnaiderman } 1356fa2d01c8SDong Zhou mlx5_flow_aging_init(sh); 13575382d28cSMatan Azrad mlx5_flow_counters_mng_init(sh); 1358b88341caSSuanming Mou mlx5_flow_ipool_create(sh, config); 13590e3d0525SViacheslav Ovsiienko /* Add context to the global device list. */ 136091389890SOphir Munk LIST_INSERT_HEAD(&mlx5_dev_ctx_list, sh, next); 1361f15f0c38SShiri Kuzin rte_spinlock_init(&sh->geneve_tlv_opt_sl); 136217e19bc4SViacheslav Ovsiienko exit: 136391389890SOphir Munk pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex); 136417e19bc4SViacheslav Ovsiienko return sh; 136517e19bc4SViacheslav Ovsiienko error: 1366d133f4cdSViacheslav Ovsiienko pthread_mutex_destroy(&sh->txpp.mutex); 136791389890SOphir Munk pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex); 13688e46d4e1SAlexander Kozyrev MLX5_ASSERT(sh); 1369ae18a1aeSOri Kam if (sh->td) 1370ae18a1aeSOri Kam claim_zero(mlx5_devx_cmd_destroy(sh->td)); 1371*a89f6433SRongwei Liu i = 0; 1372*a89f6433SRongwei Liu do { 1373*a89f6433SRongwei Liu if (sh->tis[i]) 1374*a89f6433SRongwei Liu claim_zero(mlx5_devx_cmd_destroy(sh->tis[i])); 1375*a89f6433SRongwei Liu } while (++i < (uint32_t)sh->bond.n_port); 137608d1838fSDekel Peled if (sh->devx_rx_uar) 137708d1838fSDekel Peled mlx5_glue->devx_free_uar(sh->devx_rx_uar); 1378a0bfe9d5SViacheslav Ovsiienko if (sh->tx_uar) 1379a0bfe9d5SViacheslav Ovsiienko mlx5_glue->devx_free_uar(sh->tx_uar); 13802175c4dcSSuanming Mou mlx5_free(sh); 13818e46d4e1SAlexander Kozyrev MLX5_ASSERT(err > 0); 138217e19bc4SViacheslav Ovsiienko rte_errno = err; 138317e19bc4SViacheslav Ovsiienko return NULL; 138417e19bc4SViacheslav Ovsiienko } 138517e19bc4SViacheslav Ovsiienko 138617e19bc4SViacheslav Ovsiienko /** 138717e19bc4SViacheslav Ovsiienko * Free shared IB device context. Decrement counter and if zero free 138817e19bc4SViacheslav Ovsiienko * all allocated resources and close handles. 138917e19bc4SViacheslav Ovsiienko * 139017e19bc4SViacheslav Ovsiienko * @param[in] sh 13916e88bc42SOphir Munk * Pointer to mlx5_dev_ctx_shared object to free 139217e19bc4SViacheslav Ovsiienko */ 13932eb4d010SOphir Munk void 139491389890SOphir Munk mlx5_free_shared_dev_ctx(struct mlx5_dev_ctx_shared *sh) 139517e19bc4SViacheslav Ovsiienko { 1396fec28ca0SDmitry Kozlyuk int ret; 1397*a89f6433SRongwei Liu int i = 0; 1398fec28ca0SDmitry Kozlyuk 139991389890SOphir Munk pthread_mutex_lock(&mlx5_dev_ctx_list_mutex); 14000afacb04SAlexander Kozyrev #ifdef RTE_LIBRTE_MLX5_DEBUG 140117e19bc4SViacheslav Ovsiienko /* Check the object presence in the list. */ 14026e88bc42SOphir Munk struct mlx5_dev_ctx_shared *lctx; 140317e19bc4SViacheslav Ovsiienko 140491389890SOphir Munk LIST_FOREACH(lctx, &mlx5_dev_ctx_list, next) 140517e19bc4SViacheslav Ovsiienko if (lctx == sh) 140617e19bc4SViacheslav Ovsiienko break; 14078e46d4e1SAlexander Kozyrev MLX5_ASSERT(lctx); 140817e19bc4SViacheslav Ovsiienko if (lctx != sh) { 140917e19bc4SViacheslav Ovsiienko DRV_LOG(ERR, "Freeing non-existing shared IB context"); 141017e19bc4SViacheslav Ovsiienko goto exit; 141117e19bc4SViacheslav Ovsiienko } 141217e19bc4SViacheslav Ovsiienko #endif 14138e46d4e1SAlexander Kozyrev MLX5_ASSERT(sh); 14148e46d4e1SAlexander Kozyrev MLX5_ASSERT(sh->refcnt); 141517e19bc4SViacheslav Ovsiienko /* Secondary process should not free the shared context. */ 14168e46d4e1SAlexander Kozyrev MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY); 141717e19bc4SViacheslav Ovsiienko if (--sh->refcnt) 141817e19bc4SViacheslav Ovsiienko goto exit; 1419fec28ca0SDmitry Kozlyuk /* Stop watching for mempool events and unregister all mempools. */ 1420fc59a1ecSMichael Baum if (!sh->cdev->config.mr_mempool_reg_en) { 1421fec28ca0SDmitry Kozlyuk ret = rte_mempool_event_callback_unregister 1422fec28ca0SDmitry Kozlyuk (mlx5_dev_ctx_shared_rx_mempool_event_cb, sh); 1423fec28ca0SDmitry Kozlyuk if (ret == 0) 1424fc59a1ecSMichael Baum rte_mempool_walk 1425fc59a1ecSMichael Baum (mlx5_dev_ctx_shared_rx_mempool_unregister_cb, sh); 1426fc59a1ecSMichael Baum } 14270e3d0525SViacheslav Ovsiienko /* Remove context from the global device list. */ 142817e19bc4SViacheslav Ovsiienko LIST_REMOVE(sh, next); 1429ea823b2cSDmitry Kozlyuk /* Release resources on the last device removal. */ 1430ea823b2cSDmitry Kozlyuk if (LIST_EMPTY(&mlx5_dev_ctx_list)) { 1431ea823b2cSDmitry Kozlyuk mlx5_os_net_cleanup(); 14325d55a494STal Shnaiderman mlx5_flow_os_release_workspace(); 1433ea823b2cSDmitry Kozlyuk } 1434f4a08731SMichael Baum pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex); 143553e5a82fSViacheslav Ovsiienko /* 143653e5a82fSViacheslav Ovsiienko * Ensure there is no async event handler installed. 143753e5a82fSViacheslav Ovsiienko * Only primary process handles async device events. 143853e5a82fSViacheslav Ovsiienko **/ 14395382d28cSMatan Azrad mlx5_flow_counters_mng_close(sh); 1440f935ed4bSDekel Peled if (sh->aso_age_mng) { 1441f935ed4bSDekel Peled mlx5_flow_aso_age_mng_close(sh); 1442f935ed4bSDekel Peled sh->aso_age_mng = NULL; 1443f935ed4bSDekel Peled } 144429efa63aSLi Zhang if (sh->mtrmng) 144529efa63aSLi Zhang mlx5_aso_flow_mtrs_mng_close(sh); 1446014d1cbeSSuanming Mou mlx5_flow_ipool_destroy(sh); 14472eb4d010SOphir Munk mlx5_os_dev_shared_handler_uninstall(sh); 1448fc4d4f73SViacheslav Ovsiienko if (sh->tx_uar) { 1449fc4d4f73SViacheslav Ovsiienko mlx5_glue->devx_free_uar(sh->tx_uar); 1450fc4d4f73SViacheslav Ovsiienko sh->tx_uar = NULL; 1451fc4d4f73SViacheslav Ovsiienko } 1452*a89f6433SRongwei Liu do { 1453*a89f6433SRongwei Liu if (sh->tis[i]) 1454*a89f6433SRongwei Liu claim_zero(mlx5_devx_cmd_destroy(sh->tis[i])); 1455*a89f6433SRongwei Liu } while (++i < sh->bond.n_port); 1456ae18a1aeSOri Kam if (sh->td) 1457ae18a1aeSOri Kam claim_zero(mlx5_devx_cmd_destroy(sh->td)); 145808d1838fSDekel Peled if (sh->devx_rx_uar) 145908d1838fSDekel Peled mlx5_glue->devx_free_uar(sh->devx_rx_uar); 1460f15f0c38SShiri Kuzin MLX5_ASSERT(sh->geneve_tlv_option_resource == NULL); 1461d133f4cdSViacheslav Ovsiienko pthread_mutex_destroy(&sh->txpp.mutex); 14622175c4dcSSuanming Mou mlx5_free(sh); 1463f4a08731SMichael Baum return; 146417e19bc4SViacheslav Ovsiienko exit: 146591389890SOphir Munk pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex); 146617e19bc4SViacheslav Ovsiienko } 146717e19bc4SViacheslav Ovsiienko 1468771fa900SAdrien Mazarguil /** 1469afd7a625SXueming Li * Destroy table hash list. 147054534725SMatan Azrad * 147154534725SMatan Azrad * @param[in] priv 147254534725SMatan Azrad * Pointer to the private device data structure. 147354534725SMatan Azrad */ 14742eb4d010SOphir Munk void 147554534725SMatan Azrad mlx5_free_table_hash_list(struct mlx5_priv *priv) 147654534725SMatan Azrad { 14776e88bc42SOphir Munk struct mlx5_dev_ctx_shared *sh = priv->sh; 147854534725SMatan Azrad 147954534725SMatan Azrad if (!sh->flow_tbls) 148054534725SMatan Azrad return; 1481e69a5922SXueming Li mlx5_hlist_destroy(sh->flow_tbls); 1482a6b57ff4SBing Zhao sh->flow_tbls = NULL; 148354534725SMatan Azrad } 148454534725SMatan Azrad 148554534725SMatan Azrad /** 148654534725SMatan Azrad * Initialize flow table hash list and create the root tables entry 148754534725SMatan Azrad * for each domain. 148854534725SMatan Azrad * 148954534725SMatan Azrad * @param[in] priv 149054534725SMatan Azrad * Pointer to the private device data structure. 149154534725SMatan Azrad * 149254534725SMatan Azrad * @return 149354534725SMatan Azrad * Zero on success, positive error code otherwise. 149454534725SMatan Azrad */ 14952eb4d010SOphir Munk int 1496afd7a625SXueming Li mlx5_alloc_table_hash_list(struct mlx5_priv *priv __rte_unused) 149754534725SMatan Azrad { 1498afd7a625SXueming Li int err = 0; 1499afd7a625SXueming Li /* Tables are only used in DV and DR modes. */ 1500f1ae0b35SOphir Munk #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H) 15016e88bc42SOphir Munk struct mlx5_dev_ctx_shared *sh = priv->sh; 1502961b6774SMatan Azrad char s[MLX5_NAME_SIZE]; 150354534725SMatan Azrad 15048e46d4e1SAlexander Kozyrev MLX5_ASSERT(sh); 150554534725SMatan Azrad snprintf(s, sizeof(s), "%s_flow_table", priv->sh->ibdev_name); 1506e69a5922SXueming Li sh->flow_tbls = mlx5_hlist_create(s, MLX5_FLOW_TABLE_HLIST_ARRAY_SIZE, 1507961b6774SMatan Azrad false, true, sh, 1508961b6774SMatan Azrad flow_dv_tbl_create_cb, 1509f5b0aed2SSuanming Mou flow_dv_tbl_match_cb, 1510961b6774SMatan Azrad flow_dv_tbl_remove_cb, 1511961b6774SMatan Azrad flow_dv_tbl_clone_cb, 1512961b6774SMatan Azrad flow_dv_tbl_clone_free_cb); 151354534725SMatan Azrad if (!sh->flow_tbls) { 151463783b01SDavid Marchand DRV_LOG(ERR, "flow tables with hash creation failed."); 151554534725SMatan Azrad err = ENOMEM; 151654534725SMatan Azrad return err; 151754534725SMatan Azrad } 151854534725SMatan Azrad #ifndef HAVE_MLX5DV_DR 1519afd7a625SXueming Li struct rte_flow_error error; 1520afd7a625SXueming Li struct rte_eth_dev *dev = &rte_eth_devices[priv->dev_data->port_id]; 1521afd7a625SXueming Li 152254534725SMatan Azrad /* 152354534725SMatan Azrad * In case we have not DR support, the zero tables should be created 152454534725SMatan Azrad * because DV expect to see them even if they cannot be created by 152554534725SMatan Azrad * RDMA-CORE. 152654534725SMatan Azrad */ 15272d2cef5dSLi Zhang if (!flow_dv_tbl_resource_get(dev, 0, 0, 0, 0, 15282d2cef5dSLi Zhang NULL, 0, 1, 0, &error) || 15292d2cef5dSLi Zhang !flow_dv_tbl_resource_get(dev, 0, 1, 0, 0, 15302d2cef5dSLi Zhang NULL, 0, 1, 0, &error) || 15312d2cef5dSLi Zhang !flow_dv_tbl_resource_get(dev, 0, 0, 1, 0, 15322d2cef5dSLi Zhang NULL, 0, 1, 0, &error)) { 153354534725SMatan Azrad err = ENOMEM; 153454534725SMatan Azrad goto error; 153554534725SMatan Azrad } 153654534725SMatan Azrad return err; 153754534725SMatan Azrad error: 153854534725SMatan Azrad mlx5_free_table_hash_list(priv); 153954534725SMatan Azrad #endif /* HAVE_MLX5DV_DR */ 1540afd7a625SXueming Li #endif 154154534725SMatan Azrad return err; 154254534725SMatan Azrad } 154354534725SMatan Azrad 154454534725SMatan Azrad /** 15454d803a72SOlga Shern * Retrieve integer value from environment variable. 15464d803a72SOlga Shern * 15474d803a72SOlga Shern * @param[in] name 15484d803a72SOlga Shern * Environment variable name. 15494d803a72SOlga Shern * 15504d803a72SOlga Shern * @return 15514d803a72SOlga Shern * Integer value, 0 if the variable is not set. 15524d803a72SOlga Shern */ 15534d803a72SOlga Shern int 15544d803a72SOlga Shern mlx5_getenv_int(const char *name) 15554d803a72SOlga Shern { 15564d803a72SOlga Shern const char *val = getenv(name); 15574d803a72SOlga Shern 15584d803a72SOlga Shern if (val == NULL) 15594d803a72SOlga Shern return 0; 15604d803a72SOlga Shern return atoi(val); 15614d803a72SOlga Shern } 15624d803a72SOlga Shern 15634d803a72SOlga Shern /** 1564c9ba7523SRaslan Darawsheh * DPDK callback to add udp tunnel port 1565c9ba7523SRaslan Darawsheh * 1566c9ba7523SRaslan Darawsheh * @param[in] dev 1567c9ba7523SRaslan Darawsheh * A pointer to eth_dev 1568c9ba7523SRaslan Darawsheh * @param[in] udp_tunnel 1569c9ba7523SRaslan Darawsheh * A pointer to udp tunnel 1570c9ba7523SRaslan Darawsheh * 1571c9ba7523SRaslan Darawsheh * @return 1572c9ba7523SRaslan Darawsheh * 0 on valid udp ports and tunnels, -ENOTSUP otherwise. 1573c9ba7523SRaslan Darawsheh */ 1574c9ba7523SRaslan Darawsheh int 1575c9ba7523SRaslan Darawsheh mlx5_udp_tunnel_port_add(struct rte_eth_dev *dev __rte_unused, 1576c9ba7523SRaslan Darawsheh struct rte_eth_udp_tunnel *udp_tunnel) 1577c9ba7523SRaslan Darawsheh { 15788e46d4e1SAlexander Kozyrev MLX5_ASSERT(udp_tunnel != NULL); 1579c9ba7523SRaslan Darawsheh if (udp_tunnel->prot_type == RTE_TUNNEL_TYPE_VXLAN && 1580c9ba7523SRaslan Darawsheh udp_tunnel->udp_port == 4789) 1581c9ba7523SRaslan Darawsheh return 0; 1582c9ba7523SRaslan Darawsheh if (udp_tunnel->prot_type == RTE_TUNNEL_TYPE_VXLAN_GPE && 1583c9ba7523SRaslan Darawsheh udp_tunnel->udp_port == 4790) 1584c9ba7523SRaslan Darawsheh return 0; 1585c9ba7523SRaslan Darawsheh return -ENOTSUP; 1586c9ba7523SRaslan Darawsheh } 1587c9ba7523SRaslan Darawsheh 1588c9ba7523SRaslan Darawsheh /** 1589120dc4a7SYongseok Koh * Initialize process private data structure. 1590120dc4a7SYongseok Koh * 1591120dc4a7SYongseok Koh * @param dev 1592120dc4a7SYongseok Koh * Pointer to Ethernet device structure. 1593120dc4a7SYongseok Koh * 1594120dc4a7SYongseok Koh * @return 1595120dc4a7SYongseok Koh * 0 on success, a negative errno value otherwise and rte_errno is set. 1596120dc4a7SYongseok Koh */ 1597120dc4a7SYongseok Koh int 1598120dc4a7SYongseok Koh mlx5_proc_priv_init(struct rte_eth_dev *dev) 1599120dc4a7SYongseok Koh { 1600120dc4a7SYongseok Koh struct mlx5_priv *priv = dev->data->dev_private; 1601120dc4a7SYongseok Koh struct mlx5_proc_priv *ppriv; 1602120dc4a7SYongseok Koh size_t ppriv_size; 1603120dc4a7SYongseok Koh 16046dad8b3aSYunjian Wang mlx5_proc_priv_uninit(dev); 1605120dc4a7SYongseok Koh /* 1606120dc4a7SYongseok Koh * UAR register table follows the process private structure. BlueFlame 1607120dc4a7SYongseok Koh * registers for Tx queues are stored in the table. 1608120dc4a7SYongseok Koh */ 1609120dc4a7SYongseok Koh ppriv_size = 1610120dc4a7SYongseok Koh sizeof(struct mlx5_proc_priv) + priv->txqs_n * sizeof(void *); 161184a22cbcSSuanming Mou ppriv = mlx5_malloc(MLX5_MEM_RTE | MLX5_MEM_ZERO, ppriv_size, 161284a22cbcSSuanming Mou RTE_CACHE_LINE_SIZE, dev->device->numa_node); 1613120dc4a7SYongseok Koh if (!ppriv) { 1614120dc4a7SYongseok Koh rte_errno = ENOMEM; 1615120dc4a7SYongseok Koh return -rte_errno; 1616120dc4a7SYongseok Koh } 161784a22cbcSSuanming Mou ppriv->uar_table_sz = priv->txqs_n; 1618120dc4a7SYongseok Koh dev->process_private = ppriv; 1619120dc4a7SYongseok Koh return 0; 1620120dc4a7SYongseok Koh } 1621120dc4a7SYongseok Koh 1622120dc4a7SYongseok Koh /** 1623120dc4a7SYongseok Koh * Un-initialize process private data structure. 1624120dc4a7SYongseok Koh * 1625120dc4a7SYongseok Koh * @param dev 1626120dc4a7SYongseok Koh * Pointer to Ethernet device structure. 1627120dc4a7SYongseok Koh */ 16282b36c30bSSuanming Mou void 1629120dc4a7SYongseok Koh mlx5_proc_priv_uninit(struct rte_eth_dev *dev) 1630120dc4a7SYongseok Koh { 1631120dc4a7SYongseok Koh if (!dev->process_private) 1632120dc4a7SYongseok Koh return; 16332175c4dcSSuanming Mou mlx5_free(dev->process_private); 1634120dc4a7SYongseok Koh dev->process_private = NULL; 1635120dc4a7SYongseok Koh } 1636120dc4a7SYongseok Koh 1637120dc4a7SYongseok Koh /** 1638771fa900SAdrien Mazarguil * DPDK callback to close the device. 1639771fa900SAdrien Mazarguil * 1640771fa900SAdrien Mazarguil * Destroy all queues and objects, free memory. 1641771fa900SAdrien Mazarguil * 1642771fa900SAdrien Mazarguil * @param dev 1643771fa900SAdrien Mazarguil * Pointer to Ethernet device structure. 1644771fa900SAdrien Mazarguil */ 1645b142387bSThomas Monjalon int 1646771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev) 1647771fa900SAdrien Mazarguil { 1648dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 16492e22920bSAdrien Mazarguil unsigned int i; 16506af6b973SNélio Laranjeiro int ret; 1651771fa900SAdrien Mazarguil 16522786b7bfSSuanming Mou if (rte_eal_process_type() == RTE_PROC_SECONDARY) { 16532786b7bfSSuanming Mou /* Check if process_private released. */ 16542786b7bfSSuanming Mou if (!dev->process_private) 1655b142387bSThomas Monjalon return 0; 16562786b7bfSSuanming Mou mlx5_tx_uar_uninit_secondary(dev); 16572786b7bfSSuanming Mou mlx5_proc_priv_uninit(dev); 16582786b7bfSSuanming Mou rte_eth_dev_release_port(dev); 1659b142387bSThomas Monjalon return 0; 16602786b7bfSSuanming Mou } 16612786b7bfSSuanming Mou if (!priv->sh) 1662b142387bSThomas Monjalon return 0; 1663a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u closing device \"%s\"", 16640f99970bSNélio Laranjeiro dev->data->port_id, 1665ca1418ceSMichael Baum ((priv->sh->cdev->ctx != NULL) ? 1666ca1418ceSMichael Baum mlx5_os_get_ctx_device_name(priv->sh->cdev->ctx) : "")); 16678db7e3b6SBing Zhao /* 16688db7e3b6SBing Zhao * If default mreg copy action is removed at the stop stage, 16698db7e3b6SBing Zhao * the search will return none and nothing will be done anymore. 16708db7e3b6SBing Zhao */ 16718db7e3b6SBing Zhao mlx5_flow_stop_default(dev); 1672af4f09f2SNélio Laranjeiro mlx5_traffic_disable(dev); 16738db7e3b6SBing Zhao /* 16748db7e3b6SBing Zhao * If all the flows are already flushed in the device stop stage, 16758db7e3b6SBing Zhao * then this will return directly without any action. 16768db7e3b6SBing Zhao */ 1677b4edeaf3SSuanming Mou mlx5_flow_list_flush(dev, MLX5_FLOW_TYPE_GEN, true); 16784b61b877SBing Zhao mlx5_action_handle_flush(dev); 167902e76468SSuanming Mou mlx5_flow_meter_flush(dev, NULL); 16802e22920bSAdrien Mazarguil /* Prevent crashes when queues are still in use. */ 16812e22920bSAdrien Mazarguil dev->rx_pkt_burst = removed_rx_burst; 16822e22920bSAdrien Mazarguil dev->tx_pkt_burst = removed_tx_burst; 16832aac5b5dSYongseok Koh rte_wmb(); 16842aac5b5dSYongseok Koh /* Disable datapath on secondary process. */ 16852e86c4e5SOphir Munk mlx5_mp_os_req_stop_rxtx(dev); 16861c506404SBing Zhao /* Free the eCPRI flex parser resource. */ 16871c506404SBing Zhao mlx5_flex_parser_ecpri_release(dev); 16882e22920bSAdrien Mazarguil if (priv->rxqs != NULL) { 16892e22920bSAdrien Mazarguil /* XXX race condition if mlx5_rx_burst() is still running. */ 169020698c9fSOphir Munk rte_delay_us_sleep(1000); 1691a1366b1aSNélio Laranjeiro for (i = 0; (i != priv->rxqs_n); ++i) 1692af4f09f2SNélio Laranjeiro mlx5_rxq_release(dev, i); 16932e22920bSAdrien Mazarguil priv->rxqs_n = 0; 16942e22920bSAdrien Mazarguil priv->rxqs = NULL; 16952e22920bSAdrien Mazarguil } 1696494d6863SGregory Etelson if (priv->representor) { 1697494d6863SGregory Etelson /* Each representor has a dedicated interrupts handler */ 1698494d6863SGregory Etelson mlx5_free(dev->intr_handle); 1699494d6863SGregory Etelson dev->intr_handle = NULL; 1700494d6863SGregory Etelson } 17012e22920bSAdrien Mazarguil if (priv->txqs != NULL) { 17022e22920bSAdrien Mazarguil /* XXX race condition if mlx5_tx_burst() is still running. */ 170320698c9fSOphir Munk rte_delay_us_sleep(1000); 17046e78005aSNélio Laranjeiro for (i = 0; (i != priv->txqs_n); ++i) 1705af4f09f2SNélio Laranjeiro mlx5_txq_release(dev, i); 17062e22920bSAdrien Mazarguil priv->txqs_n = 0; 17072e22920bSAdrien Mazarguil priv->txqs = NULL; 17082e22920bSAdrien Mazarguil } 1709120dc4a7SYongseok Koh mlx5_proc_priv_uninit(dev); 1710e6988afdSMatan Azrad if (priv->q_counters) { 1711e6988afdSMatan Azrad mlx5_devx_cmd_destroy(priv->q_counters); 1712e6988afdSMatan Azrad priv->q_counters = NULL; 1713e6988afdSMatan Azrad } 171465b3cd0dSSuanming Mou if (priv->drop_queue.hrxq) 171565b3cd0dSSuanming Mou mlx5_drop_action_destroy(dev); 1716dd3c774fSViacheslav Ovsiienko if (priv->mreg_cp_tbl) 1717e69a5922SXueming Li mlx5_hlist_destroy(priv->mreg_cp_tbl); 17187d6bf6b8SYongseok Koh mlx5_mprq_free_mp(dev); 17190af8a229SBing Zhao if (priv->sh->ct_mng) 17200af8a229SBing Zhao mlx5_flow_aso_ct_mng_close(priv->sh); 17212eb4d010SOphir Munk mlx5_os_free_shared_dr(priv); 172229c1d8bbSNélio Laranjeiro if (priv->rss_conf.rss_key != NULL) 172383c2047cSSuanming Mou mlx5_free(priv->rss_conf.rss_key); 1724634efbc2SNelio Laranjeiro if (priv->reta_idx != NULL) 172583c2047cSSuanming Mou mlx5_free(priv->reta_idx); 1726ccdcba53SNélio Laranjeiro if (priv->config.vf) 1727f00f6562SOphir Munk mlx5_os_mac_addr_flush(dev); 172826c08b97SAdrien Mazarguil if (priv->nl_socket_route >= 0) 172926c08b97SAdrien Mazarguil close(priv->nl_socket_route); 173026c08b97SAdrien Mazarguil if (priv->nl_socket_rdma >= 0) 173126c08b97SAdrien Mazarguil close(priv->nl_socket_rdma); 1732dfedf3e3SViacheslav Ovsiienko if (priv->vmwa_context) 1733dfedf3e3SViacheslav Ovsiienko mlx5_vlan_vmwa_exit(priv->vmwa_context); 173423820a79SDekel Peled ret = mlx5_hrxq_verify(dev); 1735f5479b68SNélio Laranjeiro if (ret) 1736a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some hash Rx queue still remain", 17370f99970bSNélio Laranjeiro dev->data->port_id); 173815c80a12SDekel Peled ret = mlx5_ind_table_obj_verify(dev); 17394c7a0f5fSNélio Laranjeiro if (ret) 1740a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some indirection table still remain", 17410f99970bSNélio Laranjeiro dev->data->port_id); 174293403560SDekel Peled ret = mlx5_rxq_obj_verify(dev); 174309cb5b58SNélio Laranjeiro if (ret) 174493403560SDekel Peled DRV_LOG(WARNING, "port %u some Rx queue objects still remain", 17450f99970bSNélio Laranjeiro dev->data->port_id); 1746af4f09f2SNélio Laranjeiro ret = mlx5_rxq_verify(dev); 1747a1366b1aSNélio Laranjeiro if (ret) 1748a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Rx queues still remain", 17490f99970bSNélio Laranjeiro dev->data->port_id); 1750894c4a8eSOri Kam ret = mlx5_txq_obj_verify(dev); 1751faf2667fSNélio Laranjeiro if (ret) 1752a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain", 17530f99970bSNélio Laranjeiro dev->data->port_id); 1754af4f09f2SNélio Laranjeiro ret = mlx5_txq_verify(dev); 17556e78005aSNélio Laranjeiro if (ret) 1756a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Tx queues still remain", 17570f99970bSNélio Laranjeiro dev->data->port_id); 1758af4f09f2SNélio Laranjeiro ret = mlx5_flow_verify(dev); 17596af6b973SNélio Laranjeiro if (ret) 1760a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some flows still remain", 1761a170a30dSNélio Laranjeiro dev->data->port_id); 1762679f46c7SMatan Azrad if (priv->hrxqs) 1763679f46c7SMatan Azrad mlx5_list_destroy(priv->hrxqs); 1764772dc0ebSSuanming Mou /* 1765772dc0ebSSuanming Mou * Free the shared context in last turn, because the cleanup 1766772dc0ebSSuanming Mou * routines above may use some shared fields, like 1767f00f6562SOphir Munk * mlx5_os_mac_addr_flush() uses ibdev_path for retrieveing 1768772dc0ebSSuanming Mou * ifindex if Netlink fails. 1769772dc0ebSSuanming Mou */ 177091389890SOphir Munk mlx5_free_shared_dev_ctx(priv->sh); 17712b730263SAdrien Mazarguil if (priv->domain_id != RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) { 17722b730263SAdrien Mazarguil unsigned int c = 0; 1773d874a4eeSThomas Monjalon uint16_t port_id; 17742b730263SAdrien Mazarguil 177556bb3c84SXueming Li MLX5_ETH_FOREACH_DEV(port_id, dev->device) { 1776dbeba4cfSThomas Monjalon struct mlx5_priv *opriv = 1777d874a4eeSThomas Monjalon rte_eth_devices[port_id].data->dev_private; 17782b730263SAdrien Mazarguil 17792b730263SAdrien Mazarguil if (!opriv || 17802b730263SAdrien Mazarguil opriv->domain_id != priv->domain_id || 1781d874a4eeSThomas Monjalon &rte_eth_devices[port_id] == dev) 17822b730263SAdrien Mazarguil continue; 17832b730263SAdrien Mazarguil ++c; 1784f7e95215SViacheslav Ovsiienko break; 17852b730263SAdrien Mazarguil } 17862b730263SAdrien Mazarguil if (!c) 17872b730263SAdrien Mazarguil claim_zero(rte_eth_switch_domain_free(priv->domain_id)); 17882b730263SAdrien Mazarguil } 1789771fa900SAdrien Mazarguil memset(priv, 0, sizeof(*priv)); 17902b730263SAdrien Mazarguil priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID; 179142603bbdSOphir Munk /* 179242603bbdSOphir Munk * Reset mac_addrs to NULL such that it is not freed as part of 179342603bbdSOphir Munk * rte_eth_dev_release_port(). mac_addrs is part of dev_private so 179442603bbdSOphir Munk * it is freed when dev_private is freed. 179542603bbdSOphir Munk */ 179642603bbdSOphir Munk dev->data->mac_addrs = NULL; 1797b142387bSThomas Monjalon return 0; 1798771fa900SAdrien Mazarguil } 1799771fa900SAdrien Mazarguil 1800b012b4ceSOphir Munk const struct eth_dev_ops mlx5_dev_ops = { 1801b012b4ceSOphir Munk .dev_configure = mlx5_dev_configure, 1802b012b4ceSOphir Munk .dev_start = mlx5_dev_start, 1803b012b4ceSOphir Munk .dev_stop = mlx5_dev_stop, 1804b012b4ceSOphir Munk .dev_set_link_down = mlx5_set_link_down, 1805b012b4ceSOphir Munk .dev_set_link_up = mlx5_set_link_up, 1806b012b4ceSOphir Munk .dev_close = mlx5_dev_close, 1807b012b4ceSOphir Munk .promiscuous_enable = mlx5_promiscuous_enable, 1808b012b4ceSOphir Munk .promiscuous_disable = mlx5_promiscuous_disable, 1809b012b4ceSOphir Munk .allmulticast_enable = mlx5_allmulticast_enable, 1810b012b4ceSOphir Munk .allmulticast_disable = mlx5_allmulticast_disable, 1811b012b4ceSOphir Munk .link_update = mlx5_link_update, 1812b012b4ceSOphir Munk .stats_get = mlx5_stats_get, 1813b012b4ceSOphir Munk .stats_reset = mlx5_stats_reset, 1814b012b4ceSOphir Munk .xstats_get = mlx5_xstats_get, 1815b012b4ceSOphir Munk .xstats_reset = mlx5_xstats_reset, 1816b012b4ceSOphir Munk .xstats_get_names = mlx5_xstats_get_names, 1817b012b4ceSOphir Munk .fw_version_get = mlx5_fw_version_get, 1818b012b4ceSOphir Munk .dev_infos_get = mlx5_dev_infos_get, 1819cb95feefSXueming Li .representor_info_get = mlx5_representor_info_get, 1820b012b4ceSOphir Munk .read_clock = mlx5_txpp_read_clock, 1821b012b4ceSOphir Munk .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 1822b012b4ceSOphir Munk .vlan_filter_set = mlx5_vlan_filter_set, 1823b012b4ceSOphir Munk .rx_queue_setup = mlx5_rx_queue_setup, 1824b012b4ceSOphir Munk .rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup, 1825b012b4ceSOphir Munk .tx_queue_setup = mlx5_tx_queue_setup, 1826b012b4ceSOphir Munk .tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup, 1827b012b4ceSOphir Munk .rx_queue_release = mlx5_rx_queue_release, 1828b012b4ceSOphir Munk .tx_queue_release = mlx5_tx_queue_release, 1829b012b4ceSOphir Munk .rx_queue_start = mlx5_rx_queue_start, 1830b012b4ceSOphir Munk .rx_queue_stop = mlx5_rx_queue_stop, 1831b012b4ceSOphir Munk .tx_queue_start = mlx5_tx_queue_start, 1832b012b4ceSOphir Munk .tx_queue_stop = mlx5_tx_queue_stop, 1833b012b4ceSOphir Munk .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 1834b012b4ceSOphir Munk .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 1835b012b4ceSOphir Munk .mac_addr_remove = mlx5_mac_addr_remove, 1836b012b4ceSOphir Munk .mac_addr_add = mlx5_mac_addr_add, 1837b012b4ceSOphir Munk .mac_addr_set = mlx5_mac_addr_set, 1838b012b4ceSOphir Munk .set_mc_addr_list = mlx5_set_mc_addr_list, 1839b012b4ceSOphir Munk .mtu_set = mlx5_dev_set_mtu, 1840b012b4ceSOphir Munk .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 1841b012b4ceSOphir Munk .vlan_offload_set = mlx5_vlan_offload_set, 1842b012b4ceSOphir Munk .reta_update = mlx5_dev_rss_reta_update, 1843b012b4ceSOphir Munk .reta_query = mlx5_dev_rss_reta_query, 1844b012b4ceSOphir Munk .rss_hash_update = mlx5_rss_hash_update, 1845b012b4ceSOphir Munk .rss_hash_conf_get = mlx5_rss_hash_conf_get, 1846fb7ad441SThomas Monjalon .flow_ops_get = mlx5_flow_ops_get, 1847b012b4ceSOphir Munk .rxq_info_get = mlx5_rxq_info_get, 1848b012b4ceSOphir Munk .txq_info_get = mlx5_txq_info_get, 1849b012b4ceSOphir Munk .rx_burst_mode_get = mlx5_rx_burst_mode_get, 1850b012b4ceSOphir Munk .tx_burst_mode_get = mlx5_tx_burst_mode_get, 1851b012b4ceSOphir Munk .rx_queue_intr_enable = mlx5_rx_intr_enable, 1852b012b4ceSOphir Munk .rx_queue_intr_disable = mlx5_rx_intr_disable, 1853b012b4ceSOphir Munk .is_removed = mlx5_is_removed, 1854b012b4ceSOphir Munk .udp_tunnel_port_add = mlx5_udp_tunnel_port_add, 1855b012b4ceSOphir Munk .get_module_info = mlx5_get_module_info, 1856b012b4ceSOphir Munk .get_module_eeprom = mlx5_get_module_eeprom, 1857b012b4ceSOphir Munk .hairpin_cap_get = mlx5_hairpin_cap_get, 1858b012b4ceSOphir Munk .mtr_ops_get = mlx5_flow_meter_ops_get, 1859b012b4ceSOphir Munk .hairpin_bind = mlx5_hairpin_bind, 1860b012b4ceSOphir Munk .hairpin_unbind = mlx5_hairpin_unbind, 1861b012b4ceSOphir Munk .hairpin_get_peer_ports = mlx5_hairpin_get_peer_ports, 1862b012b4ceSOphir Munk .hairpin_queue_peer_update = mlx5_hairpin_queue_peer_update, 1863b012b4ceSOphir Munk .hairpin_queue_peer_bind = mlx5_hairpin_queue_peer_bind, 1864b012b4ceSOphir Munk .hairpin_queue_peer_unbind = mlx5_hairpin_queue_peer_unbind, 1865a8f0df6bSAlexander Kozyrev .get_monitor_addr = mlx5_get_monitor_addr, 1866b012b4ceSOphir Munk }; 1867b012b4ceSOphir Munk 1868b012b4ceSOphir Munk /* Available operations from secondary process. */ 1869b012b4ceSOphir Munk const struct eth_dev_ops mlx5_dev_sec_ops = { 1870b012b4ceSOphir Munk .stats_get = mlx5_stats_get, 1871b012b4ceSOphir Munk .stats_reset = mlx5_stats_reset, 1872b012b4ceSOphir Munk .xstats_get = mlx5_xstats_get, 1873b012b4ceSOphir Munk .xstats_reset = mlx5_xstats_reset, 1874b012b4ceSOphir Munk .xstats_get_names = mlx5_xstats_get_names, 1875b012b4ceSOphir Munk .fw_version_get = mlx5_fw_version_get, 1876b012b4ceSOphir Munk .dev_infos_get = mlx5_dev_infos_get, 187792d16c83SXueming Li .representor_info_get = mlx5_representor_info_get, 1878b012b4ceSOphir Munk .read_clock = mlx5_txpp_read_clock, 1879b012b4ceSOphir Munk .rx_queue_start = mlx5_rx_queue_start, 1880b012b4ceSOphir Munk .rx_queue_stop = mlx5_rx_queue_stop, 1881b012b4ceSOphir Munk .tx_queue_start = mlx5_tx_queue_start, 1882b012b4ceSOphir Munk .tx_queue_stop = mlx5_tx_queue_stop, 1883b012b4ceSOphir Munk .rxq_info_get = mlx5_rxq_info_get, 1884b012b4ceSOphir Munk .txq_info_get = mlx5_txq_info_get, 1885b012b4ceSOphir Munk .rx_burst_mode_get = mlx5_rx_burst_mode_get, 1886b012b4ceSOphir Munk .tx_burst_mode_get = mlx5_tx_burst_mode_get, 1887b012b4ceSOphir Munk .get_module_info = mlx5_get_module_info, 1888b012b4ceSOphir Munk .get_module_eeprom = mlx5_get_module_eeprom, 1889b012b4ceSOphir Munk }; 1890b012b4ceSOphir Munk 1891b012b4ceSOphir Munk /* Available operations in flow isolated mode. */ 1892b012b4ceSOphir Munk const struct eth_dev_ops mlx5_dev_ops_isolate = { 1893b012b4ceSOphir Munk .dev_configure = mlx5_dev_configure, 1894b012b4ceSOphir Munk .dev_start = mlx5_dev_start, 1895b012b4ceSOphir Munk .dev_stop = mlx5_dev_stop, 1896b012b4ceSOphir Munk .dev_set_link_down = mlx5_set_link_down, 1897b012b4ceSOphir Munk .dev_set_link_up = mlx5_set_link_up, 1898b012b4ceSOphir Munk .dev_close = mlx5_dev_close, 1899b012b4ceSOphir Munk .promiscuous_enable = mlx5_promiscuous_enable, 1900b012b4ceSOphir Munk .promiscuous_disable = mlx5_promiscuous_disable, 1901b012b4ceSOphir Munk .allmulticast_enable = mlx5_allmulticast_enable, 1902b012b4ceSOphir Munk .allmulticast_disable = mlx5_allmulticast_disable, 1903b012b4ceSOphir Munk .link_update = mlx5_link_update, 1904b012b4ceSOphir Munk .stats_get = mlx5_stats_get, 1905b012b4ceSOphir Munk .stats_reset = mlx5_stats_reset, 1906b012b4ceSOphir Munk .xstats_get = mlx5_xstats_get, 1907b012b4ceSOphir Munk .xstats_reset = mlx5_xstats_reset, 1908b012b4ceSOphir Munk .xstats_get_names = mlx5_xstats_get_names, 1909b012b4ceSOphir Munk .fw_version_get = mlx5_fw_version_get, 1910b012b4ceSOphir Munk .dev_infos_get = mlx5_dev_infos_get, 191192d16c83SXueming Li .representor_info_get = mlx5_representor_info_get, 1912b012b4ceSOphir Munk .read_clock = mlx5_txpp_read_clock, 1913b012b4ceSOphir Munk .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 1914b012b4ceSOphir Munk .vlan_filter_set = mlx5_vlan_filter_set, 1915b012b4ceSOphir Munk .rx_queue_setup = mlx5_rx_queue_setup, 1916b012b4ceSOphir Munk .rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup, 1917b012b4ceSOphir Munk .tx_queue_setup = mlx5_tx_queue_setup, 1918b012b4ceSOphir Munk .tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup, 1919b012b4ceSOphir Munk .rx_queue_release = mlx5_rx_queue_release, 1920b012b4ceSOphir Munk .tx_queue_release = mlx5_tx_queue_release, 1921b012b4ceSOphir Munk .rx_queue_start = mlx5_rx_queue_start, 1922b012b4ceSOphir Munk .rx_queue_stop = mlx5_rx_queue_stop, 1923b012b4ceSOphir Munk .tx_queue_start = mlx5_tx_queue_start, 1924b012b4ceSOphir Munk .tx_queue_stop = mlx5_tx_queue_stop, 1925b012b4ceSOphir Munk .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 1926b012b4ceSOphir Munk .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 1927b012b4ceSOphir Munk .mac_addr_remove = mlx5_mac_addr_remove, 1928b012b4ceSOphir Munk .mac_addr_add = mlx5_mac_addr_add, 1929b012b4ceSOphir Munk .mac_addr_set = mlx5_mac_addr_set, 1930b012b4ceSOphir Munk .set_mc_addr_list = mlx5_set_mc_addr_list, 1931b012b4ceSOphir Munk .mtu_set = mlx5_dev_set_mtu, 1932b012b4ceSOphir Munk .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 1933b012b4ceSOphir Munk .vlan_offload_set = mlx5_vlan_offload_set, 1934fb7ad441SThomas Monjalon .flow_ops_get = mlx5_flow_ops_get, 1935b012b4ceSOphir Munk .rxq_info_get = mlx5_rxq_info_get, 1936b012b4ceSOphir Munk .txq_info_get = mlx5_txq_info_get, 1937b012b4ceSOphir Munk .rx_burst_mode_get = mlx5_rx_burst_mode_get, 1938b012b4ceSOphir Munk .tx_burst_mode_get = mlx5_tx_burst_mode_get, 1939b012b4ceSOphir Munk .rx_queue_intr_enable = mlx5_rx_intr_enable, 1940b012b4ceSOphir Munk .rx_queue_intr_disable = mlx5_rx_intr_disable, 1941b012b4ceSOphir Munk .is_removed = mlx5_is_removed, 1942b012b4ceSOphir Munk .get_module_info = mlx5_get_module_info, 1943b012b4ceSOphir Munk .get_module_eeprom = mlx5_get_module_eeprom, 1944b012b4ceSOphir Munk .hairpin_cap_get = mlx5_hairpin_cap_get, 1945b012b4ceSOphir Munk .mtr_ops_get = mlx5_flow_meter_ops_get, 1946b012b4ceSOphir Munk .hairpin_bind = mlx5_hairpin_bind, 1947b012b4ceSOphir Munk .hairpin_unbind = mlx5_hairpin_unbind, 1948b012b4ceSOphir Munk .hairpin_get_peer_ports = mlx5_hairpin_get_peer_ports, 1949b012b4ceSOphir Munk .hairpin_queue_peer_update = mlx5_hairpin_queue_peer_update, 1950b012b4ceSOphir Munk .hairpin_queue_peer_bind = mlx5_hairpin_queue_peer_bind, 1951b012b4ceSOphir Munk .hairpin_queue_peer_unbind = mlx5_hairpin_queue_peer_unbind, 1952a8f0df6bSAlexander Kozyrev .get_monitor_addr = mlx5_get_monitor_addr, 1953b012b4ceSOphir Munk }; 1954b012b4ceSOphir Munk 1955e72dd09bSNélio Laranjeiro /** 1956e72dd09bSNélio Laranjeiro * Verify and store value for device argument. 1957e72dd09bSNélio Laranjeiro * 1958e72dd09bSNélio Laranjeiro * @param[in] key 1959e72dd09bSNélio Laranjeiro * Key argument to verify. 1960e72dd09bSNélio Laranjeiro * @param[in] val 1961e72dd09bSNélio Laranjeiro * Value associated with key. 1962e72dd09bSNélio Laranjeiro * @param opaque 1963e72dd09bSNélio Laranjeiro * User data. 1964e72dd09bSNélio Laranjeiro * 1965e72dd09bSNélio Laranjeiro * @return 1966a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 1967e72dd09bSNélio Laranjeiro */ 1968e72dd09bSNélio Laranjeiro static int 1969e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque) 1970e72dd09bSNélio Laranjeiro { 19717fe24446SShahaf Shuler struct mlx5_dev_config *config = opaque; 19728f848f32SViacheslav Ovsiienko unsigned long mod; 19738f848f32SViacheslav Ovsiienko signed long tmp; 1974e72dd09bSNélio Laranjeiro 19756de569f5SAdrien Mazarguil /* No-op, port representors are processed in mlx5_dev_spawn(). */ 197685209924SMichael Baum if (!strcmp(MLX5_DRIVER_KEY, key) || !strcmp(MLX5_REPRESENTOR, key) || 197785209924SMichael Baum !strcmp(MLX5_SYS_MEM_EN, key) || !strcmp(MLX5_TX_DB_NC, key) || 197885209924SMichael Baum !strcmp(MLX5_MR_MEMPOOL_REG_EN, key) || 197985209924SMichael Baum !strcmp(MLX5_MR_EXT_MEMSEG_EN, key)) 19806de569f5SAdrien Mazarguil return 0; 198199c12dccSNélio Laranjeiro errno = 0; 19828f848f32SViacheslav Ovsiienko tmp = strtol(val, NULL, 0); 198399c12dccSNélio Laranjeiro if (errno) { 1984a6d83b6aSNélio Laranjeiro rte_errno = errno; 1985a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val); 1986a6d83b6aSNélio Laranjeiro return -rte_errno; 198799c12dccSNélio Laranjeiro } 19888f848f32SViacheslav Ovsiienko if (tmp < 0 && strcmp(MLX5_TX_PP, key) && strcmp(MLX5_TX_SKEW, key)) { 19898f848f32SViacheslav Ovsiienko /* Negative values are acceptable for some keys only. */ 19908f848f32SViacheslav Ovsiienko rte_errno = EINVAL; 19918f848f32SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: invalid negative value \"%s\"", key, val); 19928f848f32SViacheslav Ovsiienko return -rte_errno; 19938f848f32SViacheslav Ovsiienko } 19948f848f32SViacheslav Ovsiienko mod = tmp >= 0 ? tmp : -tmp; 199599c12dccSNélio Laranjeiro if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) { 199654c2d46bSAlexander Kozyrev if (tmp > MLX5_CQE_RESP_FORMAT_L34H_STRIDX) { 199754c2d46bSAlexander Kozyrev DRV_LOG(ERR, "invalid CQE compression " 199854c2d46bSAlexander Kozyrev "format parameter"); 199954c2d46bSAlexander Kozyrev rte_errno = EINVAL; 200054c2d46bSAlexander Kozyrev return -rte_errno; 200154c2d46bSAlexander Kozyrev } 20027fe24446SShahaf Shuler config->cqe_comp = !!tmp; 200354c2d46bSAlexander Kozyrev config->cqe_comp_fmt = tmp; 200478c7a16dSYongseok Koh } else if (strcmp(MLX5_RXQ_PKT_PAD_EN, key) == 0) { 200578c7a16dSYongseok Koh config->hw_padding = !!tmp; 20067d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_EN, key) == 0) { 20077d6bf6b8SYongseok Koh config->mprq.enabled = !!tmp; 20087d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_NUM, key) == 0) { 20097d6bf6b8SYongseok Koh config->mprq.stride_num_n = tmp; 2010ecb16045SAlexander Kozyrev } else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_SIZE, key) == 0) { 2011ecb16045SAlexander Kozyrev config->mprq.stride_size_n = tmp; 20127d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_MAX_MEMCPY_LEN, key) == 0) { 20137d6bf6b8SYongseok Koh config->mprq.max_memcpy_len = tmp; 20147d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RXQS_MIN_MPRQ, key) == 0) { 20157d6bf6b8SYongseok Koh config->mprq.min_rxqs_num = tmp; 20162a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQ_INLINE, key) == 0) { 2017505f1fe4SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter," 2018505f1fe4SViacheslav Ovsiienko " converted to txq_inline_max", key); 2019505f1fe4SViacheslav Ovsiienko config->txq_inline_max = tmp; 2020505f1fe4SViacheslav Ovsiienko } else if (strcmp(MLX5_TXQ_INLINE_MAX, key) == 0) { 2021505f1fe4SViacheslav Ovsiienko config->txq_inline_max = tmp; 2022505f1fe4SViacheslav Ovsiienko } else if (strcmp(MLX5_TXQ_INLINE_MIN, key) == 0) { 2023505f1fe4SViacheslav Ovsiienko config->txq_inline_min = tmp; 2024505f1fe4SViacheslav Ovsiienko } else if (strcmp(MLX5_TXQ_INLINE_MPW, key) == 0) { 2025505f1fe4SViacheslav Ovsiienko config->txq_inline_mpw = tmp; 20262a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) { 20277fe24446SShahaf Shuler config->txqs_inline = tmp; 202809d8b416SYongseok Koh } else if (strcmp(MLX5_TXQS_MAX_VEC, key) == 0) { 2029a6bd4911SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key); 2030230189d9SNélio Laranjeiro } else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) { 2031f9de8718SShahaf Shuler config->mps = !!tmp; 20326ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) { 2033a6bd4911SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key); 20346ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) { 2035505f1fe4SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter," 2036505f1fe4SViacheslav Ovsiienko " converted to txq_inline_mpw", key); 2037505f1fe4SViacheslav Ovsiienko config->txq_inline_mpw = tmp; 20385644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_TX_VEC_EN, key) == 0) { 2039a6bd4911SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key); 20408f848f32SViacheslav Ovsiienko } else if (strcmp(MLX5_TX_PP, key) == 0) { 20418f848f32SViacheslav Ovsiienko if (!mod) { 20428f848f32SViacheslav Ovsiienko DRV_LOG(ERR, "Zero Tx packet pacing parameter"); 20438f848f32SViacheslav Ovsiienko rte_errno = EINVAL; 20448f848f32SViacheslav Ovsiienko return -rte_errno; 20458f848f32SViacheslav Ovsiienko } 20468f848f32SViacheslav Ovsiienko config->tx_pp = tmp; 20478f848f32SViacheslav Ovsiienko } else if (strcmp(MLX5_TX_SKEW, key) == 0) { 20488f848f32SViacheslav Ovsiienko config->tx_skew = tmp; 20495644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_RX_VEC_EN, key) == 0) { 20507fe24446SShahaf Shuler config->rx_vec_en = !!tmp; 205178a54648SXueming Li } else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) { 205278a54648SXueming Li config->l3_vxlan_en = !!tmp; 2053db209cc3SNélio Laranjeiro } else if (strcmp(MLX5_VF_NL_EN, key) == 0) { 2054db209cc3SNélio Laranjeiro config->vf_nl_en = !!tmp; 2055e2b4925eSOri Kam } else if (strcmp(MLX5_DV_ESW_EN, key) == 0) { 2056e2b4925eSOri Kam config->dv_esw_en = !!tmp; 205751e72d38SOri Kam } else if (strcmp(MLX5_DV_FLOW_EN, key) == 0) { 205851e72d38SOri Kam config->dv_flow_en = !!tmp; 20592d241515SViacheslav Ovsiienko } else if (strcmp(MLX5_DV_XMETA_EN, key) == 0) { 20602d241515SViacheslav Ovsiienko if (tmp != MLX5_XMETA_MODE_LEGACY && 20612d241515SViacheslav Ovsiienko tmp != MLX5_XMETA_MODE_META16 && 20624ec6360dSGregory Etelson tmp != MLX5_XMETA_MODE_META32 && 20634ec6360dSGregory Etelson tmp != MLX5_XMETA_MODE_MISS_INFO) { 2064f078ceb6SViacheslav Ovsiienko DRV_LOG(ERR, "invalid extensive " 20652d241515SViacheslav Ovsiienko "metadata parameter"); 20662d241515SViacheslav Ovsiienko rte_errno = EINVAL; 20672d241515SViacheslav Ovsiienko return -rte_errno; 20682d241515SViacheslav Ovsiienko } 20694ec6360dSGregory Etelson if (tmp != MLX5_XMETA_MODE_MISS_INFO) 20702d241515SViacheslav Ovsiienko config->dv_xmeta_en = tmp; 20714ec6360dSGregory Etelson else 20724ec6360dSGregory Etelson config->dv_miss_info = 1; 20730f0ae73aSShiri Kuzin } else if (strcmp(MLX5_LACP_BY_USER, key) == 0) { 20740f0ae73aSShiri Kuzin config->lacp_by_user = !!tmp; 2075066cfecdSMatan Azrad } else if (strcmp(MLX5_MAX_DUMP_FILES_NUM, key) == 0) { 2076066cfecdSMatan Azrad config->max_dump_files_num = tmp; 207721bb6c7eSDekel Peled } else if (strcmp(MLX5_LRO_TIMEOUT_USEC, key) == 0) { 207821bb6c7eSDekel Peled config->lro.timeout = tmp; 207935d4f17bSXueming Li } else if (strcmp(RTE_DEVARGS_KEY_CLASS, key) == 0) { 2080d768f324SMatan Azrad DRV_LOG(DEBUG, "class argument is %s.", val); 20811ad9a3d0SBing Zhao } else if (strcmp(MLX5_HP_BUF_SIZE, key) == 0) { 20821ad9a3d0SBing Zhao config->log_hp_size = tmp; 2083a1da6f62SSuanming Mou } else if (strcmp(MLX5_RECLAIM_MEM, key) == 0) { 2084a1da6f62SSuanming Mou if (tmp != MLX5_RCM_NONE && 2085a1da6f62SSuanming Mou tmp != MLX5_RCM_LIGHT && 2086a1da6f62SSuanming Mou tmp != MLX5_RCM_AGGR) { 2087a1da6f62SSuanming Mou DRV_LOG(ERR, "Unrecognize %s: \"%s\"", key, val); 2088a1da6f62SSuanming Mou rte_errno = EINVAL; 2089a1da6f62SSuanming Mou return -rte_errno; 2090a1da6f62SSuanming Mou } 2091a1da6f62SSuanming Mou config->reclaim_mode = tmp; 209250f95b23SSuanming Mou } else if (strcmp(MLX5_DECAP_EN, key) == 0) { 209350f95b23SSuanming Mou config->decap_en = !!tmp; 2094e39226bdSJiawei Wang } else if (strcmp(MLX5_ALLOW_DUPLICATE_PATTERN, key) == 0) { 2095e39226bdSJiawei Wang config->allow_duplicate_pattern = !!tmp; 209699c12dccSNélio Laranjeiro } else { 2097a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: unknown parameter", key); 2098a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 2099a6d83b6aSNélio Laranjeiro return -rte_errno; 2100e72dd09bSNélio Laranjeiro } 210199c12dccSNélio Laranjeiro return 0; 210299c12dccSNélio Laranjeiro } 2103e72dd09bSNélio Laranjeiro 2104e72dd09bSNélio Laranjeiro /** 2105e72dd09bSNélio Laranjeiro * Parse device parameters. 2106e72dd09bSNélio Laranjeiro * 21077fe24446SShahaf Shuler * @param config 21087fe24446SShahaf Shuler * Pointer to device configuration structure. 2109e72dd09bSNélio Laranjeiro * @param devargs 2110e72dd09bSNélio Laranjeiro * Device arguments structure. 2111e72dd09bSNélio Laranjeiro * 2112e72dd09bSNélio Laranjeiro * @return 2113a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 2114e72dd09bSNélio Laranjeiro */ 21152eb4d010SOphir Munk int 21167fe24446SShahaf Shuler mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs) 2117e72dd09bSNélio Laranjeiro { 2118e72dd09bSNélio Laranjeiro const char **params = (const char *[]){ 21196428e032SXueming Li MLX5_DRIVER_KEY, 212099c12dccSNélio Laranjeiro MLX5_RXQ_CQE_COMP_EN, 212178c7a16dSYongseok Koh MLX5_RXQ_PKT_PAD_EN, 21227d6bf6b8SYongseok Koh MLX5_RX_MPRQ_EN, 21237d6bf6b8SYongseok Koh MLX5_RX_MPRQ_LOG_STRIDE_NUM, 2124ecb16045SAlexander Kozyrev MLX5_RX_MPRQ_LOG_STRIDE_SIZE, 21257d6bf6b8SYongseok Koh MLX5_RX_MPRQ_MAX_MEMCPY_LEN, 21267d6bf6b8SYongseok Koh MLX5_RXQS_MIN_MPRQ, 21272a66cf37SYaacov Hazan MLX5_TXQ_INLINE, 2128505f1fe4SViacheslav Ovsiienko MLX5_TXQ_INLINE_MIN, 2129505f1fe4SViacheslav Ovsiienko MLX5_TXQ_INLINE_MAX, 2130505f1fe4SViacheslav Ovsiienko MLX5_TXQ_INLINE_MPW, 21312a66cf37SYaacov Hazan MLX5_TXQS_MIN_INLINE, 213209d8b416SYongseok Koh MLX5_TXQS_MAX_VEC, 2133230189d9SNélio Laranjeiro MLX5_TXQ_MPW_EN, 21346ce84bd8SYongseok Koh MLX5_TXQ_MPW_HDR_DSEG_EN, 21356ce84bd8SYongseok Koh MLX5_TXQ_MAX_INLINE_LEN, 21368409a285SViacheslav Ovsiienko MLX5_TX_DB_NC, 21378f848f32SViacheslav Ovsiienko MLX5_TX_PP, 21388f848f32SViacheslav Ovsiienko MLX5_TX_SKEW, 21395644d5b9SNelio Laranjeiro MLX5_TX_VEC_EN, 21405644d5b9SNelio Laranjeiro MLX5_RX_VEC_EN, 214178a54648SXueming Li MLX5_L3_VXLAN_EN, 2142db209cc3SNélio Laranjeiro MLX5_VF_NL_EN, 2143e2b4925eSOri Kam MLX5_DV_ESW_EN, 214451e72d38SOri Kam MLX5_DV_FLOW_EN, 21452d241515SViacheslav Ovsiienko MLX5_DV_XMETA_EN, 21460f0ae73aSShiri Kuzin MLX5_LACP_BY_USER, 2147dceb5029SYongseok Koh MLX5_MR_EXT_MEMSEG_EN, 21486de569f5SAdrien Mazarguil MLX5_REPRESENTOR, 2149066cfecdSMatan Azrad MLX5_MAX_DUMP_FILES_NUM, 215021bb6c7eSDekel Peled MLX5_LRO_TIMEOUT_USEC, 215135d4f17bSXueming Li RTE_DEVARGS_KEY_CLASS, 21521ad9a3d0SBing Zhao MLX5_HP_BUF_SIZE, 2153a1da6f62SSuanming Mou MLX5_RECLAIM_MEM, 21545522da6bSSuanming Mou MLX5_SYS_MEM_EN, 215550f95b23SSuanming Mou MLX5_DECAP_EN, 2156e39226bdSJiawei Wang MLX5_ALLOW_DUPLICATE_PATTERN, 2157fec28ca0SDmitry Kozlyuk MLX5_MR_MEMPOOL_REG_EN, 2158e72dd09bSNélio Laranjeiro NULL, 2159e72dd09bSNélio Laranjeiro }; 2160e72dd09bSNélio Laranjeiro struct rte_kvargs *kvlist; 2161e72dd09bSNélio Laranjeiro int ret = 0; 2162e72dd09bSNélio Laranjeiro int i; 2163e72dd09bSNélio Laranjeiro 2164e72dd09bSNélio Laranjeiro if (devargs == NULL) 2165e72dd09bSNélio Laranjeiro return 0; 2166e72dd09bSNélio Laranjeiro /* Following UGLY cast is done to pass checkpatch. */ 2167e72dd09bSNélio Laranjeiro kvlist = rte_kvargs_parse(devargs->args, params); 216815b0ea00SMatan Azrad if (kvlist == NULL) { 216915b0ea00SMatan Azrad rte_errno = EINVAL; 217015b0ea00SMatan Azrad return -rte_errno; 217115b0ea00SMatan Azrad } 2172e72dd09bSNélio Laranjeiro /* Process parameters. */ 2173e72dd09bSNélio Laranjeiro for (i = 0; (params[i] != NULL); ++i) { 2174e72dd09bSNélio Laranjeiro if (rte_kvargs_count(kvlist, params[i])) { 2175e72dd09bSNélio Laranjeiro ret = rte_kvargs_process(kvlist, params[i], 21767fe24446SShahaf Shuler mlx5_args_check, config); 2177a6d83b6aSNélio Laranjeiro if (ret) { 2178a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 2179a67323e4SShahaf Shuler rte_kvargs_free(kvlist); 2180a6d83b6aSNélio Laranjeiro return -rte_errno; 2181e72dd09bSNélio Laranjeiro } 2182e72dd09bSNélio Laranjeiro } 2183a67323e4SShahaf Shuler } 2184e72dd09bSNélio Laranjeiro rte_kvargs_free(kvlist); 2185e72dd09bSNélio Laranjeiro return 0; 2186e72dd09bSNélio Laranjeiro } 2187e72dd09bSNélio Laranjeiro 21887be600c8SYongseok Koh /** 218938b4b397SViacheslav Ovsiienko * Configures the minimal amount of data to inline into WQE 219038b4b397SViacheslav Ovsiienko * while sending packets. 219138b4b397SViacheslav Ovsiienko * 219238b4b397SViacheslav Ovsiienko * - the txq_inline_min has the maximal priority, if this 219338b4b397SViacheslav Ovsiienko * key is specified in devargs 219438b4b397SViacheslav Ovsiienko * - if DevX is enabled the inline mode is queried from the 219538b4b397SViacheslav Ovsiienko * device (HCA attributes and NIC vport context if needed). 2196ee76bddcSThomas Monjalon * - otherwise L2 mode (18 bytes) is assumed for ConnectX-4/4 Lx 219738b4b397SViacheslav Ovsiienko * and none (0 bytes) for other NICs 219838b4b397SViacheslav Ovsiienko * 219938b4b397SViacheslav Ovsiienko * @param spawn 220038b4b397SViacheslav Ovsiienko * Verbs device parameters (name, port, switch_info) to spawn. 220138b4b397SViacheslav Ovsiienko * @param config 220238b4b397SViacheslav Ovsiienko * Device configuration parameters. 220338b4b397SViacheslav Ovsiienko */ 22042eb4d010SOphir Munk void 220538b4b397SViacheslav Ovsiienko mlx5_set_min_inline(struct mlx5_dev_spawn_data *spawn, 220638b4b397SViacheslav Ovsiienko struct mlx5_dev_config *config) 220738b4b397SViacheslav Ovsiienko { 220838b4b397SViacheslav Ovsiienko if (config->txq_inline_min != MLX5_ARG_UNSET) { 220938b4b397SViacheslav Ovsiienko /* Application defines size of inlined data explicitly. */ 221056bb3c84SXueming Li if (spawn->pci_dev != NULL) { 221138b4b397SViacheslav Ovsiienko switch (spawn->pci_dev->id.device_id) { 221238b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4: 221338b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF: 221438b4b397SViacheslav Ovsiienko if (config->txq_inline_min < 221538b4b397SViacheslav Ovsiienko (int)MLX5_INLINE_HSIZE_L2) { 221638b4b397SViacheslav Ovsiienko DRV_LOG(DEBUG, 221756bb3c84SXueming Li "txq_inline_mix aligned to minimal ConnectX-4 required value %d", 221838b4b397SViacheslav Ovsiienko (int)MLX5_INLINE_HSIZE_L2); 221956bb3c84SXueming Li config->txq_inline_min = 222056bb3c84SXueming Li MLX5_INLINE_HSIZE_L2; 222138b4b397SViacheslav Ovsiienko } 222238b4b397SViacheslav Ovsiienko break; 222338b4b397SViacheslav Ovsiienko } 222456bb3c84SXueming Li } 222538b4b397SViacheslav Ovsiienko goto exit; 222638b4b397SViacheslav Ovsiienko } 222738b4b397SViacheslav Ovsiienko if (config->hca_attr.eth_net_offloads) { 222838b4b397SViacheslav Ovsiienko /* We have DevX enabled, inline mode queried successfully. */ 222938b4b397SViacheslav Ovsiienko switch (config->hca_attr.wqe_inline_mode) { 223038b4b397SViacheslav Ovsiienko case MLX5_CAP_INLINE_MODE_L2: 223138b4b397SViacheslav Ovsiienko /* outer L2 header must be inlined. */ 223238b4b397SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_L2; 223338b4b397SViacheslav Ovsiienko goto exit; 223438b4b397SViacheslav Ovsiienko case MLX5_CAP_INLINE_MODE_NOT_REQUIRED: 223538b4b397SViacheslav Ovsiienko /* No inline data are required by NIC. */ 223638b4b397SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_NONE; 223738b4b397SViacheslav Ovsiienko config->hw_vlan_insert = 223838b4b397SViacheslav Ovsiienko config->hca_attr.wqe_vlan_insert; 223938b4b397SViacheslav Ovsiienko DRV_LOG(DEBUG, "Tx VLAN insertion is supported"); 224038b4b397SViacheslav Ovsiienko goto exit; 224138b4b397SViacheslav Ovsiienko case MLX5_CAP_INLINE_MODE_VPORT_CONTEXT: 224238b4b397SViacheslav Ovsiienko /* inline mode is defined by NIC vport context. */ 224338b4b397SViacheslav Ovsiienko if (!config->hca_attr.eth_virt) 224438b4b397SViacheslav Ovsiienko break; 224538b4b397SViacheslav Ovsiienko switch (config->hca_attr.vport_inline_mode) { 224638b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_NONE: 224738b4b397SViacheslav Ovsiienko config->txq_inline_min = 224838b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_NONE; 224938b4b397SViacheslav Ovsiienko goto exit; 225038b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_L2: 225138b4b397SViacheslav Ovsiienko config->txq_inline_min = 225238b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_L2; 225338b4b397SViacheslav Ovsiienko goto exit; 225438b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_IP: 225538b4b397SViacheslav Ovsiienko config->txq_inline_min = 225638b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_L3; 225738b4b397SViacheslav Ovsiienko goto exit; 225838b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_TCP_UDP: 225938b4b397SViacheslav Ovsiienko config->txq_inline_min = 226038b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_L4; 226138b4b397SViacheslav Ovsiienko goto exit; 226238b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_INNER_L2: 226338b4b397SViacheslav Ovsiienko config->txq_inline_min = 226438b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_INNER_L2; 226538b4b397SViacheslav Ovsiienko goto exit; 226638b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_INNER_IP: 226738b4b397SViacheslav Ovsiienko config->txq_inline_min = 226838b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_INNER_L3; 226938b4b397SViacheslav Ovsiienko goto exit; 227038b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_INNER_TCP_UDP: 227138b4b397SViacheslav Ovsiienko config->txq_inline_min = 227238b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_INNER_L4; 227338b4b397SViacheslav Ovsiienko goto exit; 227438b4b397SViacheslav Ovsiienko } 227538b4b397SViacheslav Ovsiienko } 227638b4b397SViacheslav Ovsiienko } 227756bb3c84SXueming Li if (spawn->pci_dev == NULL) { 227856bb3c84SXueming Li config->txq_inline_min = MLX5_INLINE_HSIZE_NONE; 227956bb3c84SXueming Li goto exit; 228056bb3c84SXueming Li } 228138b4b397SViacheslav Ovsiienko /* 228238b4b397SViacheslav Ovsiienko * We get here if we are unable to deduce 228338b4b397SViacheslav Ovsiienko * inline data size with DevX. Try PCI ID 228438b4b397SViacheslav Ovsiienko * to determine old NICs. 228538b4b397SViacheslav Ovsiienko */ 228638b4b397SViacheslav Ovsiienko switch (spawn->pci_dev->id.device_id) { 228738b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4: 228838b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF: 228938b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4LX: 229038b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF: 2291614de6c8SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_L2; 229238b4b397SViacheslav Ovsiienko config->hw_vlan_insert = 0; 229338b4b397SViacheslav Ovsiienko break; 229438b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5: 229538b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF: 229638b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5EX: 229738b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF: 229838b4b397SViacheslav Ovsiienko /* 229938b4b397SViacheslav Ovsiienko * These NICs support VLAN insertion from WQE and 230038b4b397SViacheslav Ovsiienko * report the wqe_vlan_insert flag. But there is the bug 230138b4b397SViacheslav Ovsiienko * and PFC control may be broken, so disable feature. 230238b4b397SViacheslav Ovsiienko */ 230338b4b397SViacheslav Ovsiienko config->hw_vlan_insert = 0; 230420215627SDavid Christensen config->txq_inline_min = MLX5_INLINE_HSIZE_NONE; 230538b4b397SViacheslav Ovsiienko break; 230638b4b397SViacheslav Ovsiienko default: 230738b4b397SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_NONE; 230838b4b397SViacheslav Ovsiienko break; 230938b4b397SViacheslav Ovsiienko } 231038b4b397SViacheslav Ovsiienko exit: 231138b4b397SViacheslav Ovsiienko DRV_LOG(DEBUG, "min tx inline configured: %d", config->txq_inline_min); 231238b4b397SViacheslav Ovsiienko } 231338b4b397SViacheslav Ovsiienko 231438b4b397SViacheslav Ovsiienko /** 231539139371SViacheslav Ovsiienko * Configures the metadata mask fields in the shared context. 231639139371SViacheslav Ovsiienko * 231739139371SViacheslav Ovsiienko * @param [in] dev 231839139371SViacheslav Ovsiienko * Pointer to Ethernet device. 231939139371SViacheslav Ovsiienko */ 23202eb4d010SOphir Munk void 232139139371SViacheslav Ovsiienko mlx5_set_metadata_mask(struct rte_eth_dev *dev) 232239139371SViacheslav Ovsiienko { 232339139371SViacheslav Ovsiienko struct mlx5_priv *priv = dev->data->dev_private; 23246e88bc42SOphir Munk struct mlx5_dev_ctx_shared *sh = priv->sh; 232539139371SViacheslav Ovsiienko uint32_t meta, mark, reg_c0; 232639139371SViacheslav Ovsiienko 232739139371SViacheslav Ovsiienko reg_c0 = ~priv->vport_meta_mask; 232839139371SViacheslav Ovsiienko switch (priv->config.dv_xmeta_en) { 232939139371SViacheslav Ovsiienko case MLX5_XMETA_MODE_LEGACY: 233039139371SViacheslav Ovsiienko meta = UINT32_MAX; 233139139371SViacheslav Ovsiienko mark = MLX5_FLOW_MARK_MASK; 233239139371SViacheslav Ovsiienko break; 233339139371SViacheslav Ovsiienko case MLX5_XMETA_MODE_META16: 233439139371SViacheslav Ovsiienko meta = reg_c0 >> rte_bsf32(reg_c0); 233539139371SViacheslav Ovsiienko mark = MLX5_FLOW_MARK_MASK; 233639139371SViacheslav Ovsiienko break; 233739139371SViacheslav Ovsiienko case MLX5_XMETA_MODE_META32: 233839139371SViacheslav Ovsiienko meta = UINT32_MAX; 233939139371SViacheslav Ovsiienko mark = (reg_c0 >> rte_bsf32(reg_c0)) & MLX5_FLOW_MARK_MASK; 234039139371SViacheslav Ovsiienko break; 234139139371SViacheslav Ovsiienko default: 234239139371SViacheslav Ovsiienko meta = 0; 234339139371SViacheslav Ovsiienko mark = 0; 23448e46d4e1SAlexander Kozyrev MLX5_ASSERT(false); 234539139371SViacheslav Ovsiienko break; 234639139371SViacheslav Ovsiienko } 234739139371SViacheslav Ovsiienko if (sh->dv_mark_mask && sh->dv_mark_mask != mark) 234839139371SViacheslav Ovsiienko DRV_LOG(WARNING, "metadata MARK mask mismatche %08X:%08X", 234939139371SViacheslav Ovsiienko sh->dv_mark_mask, mark); 235039139371SViacheslav Ovsiienko else 235139139371SViacheslav Ovsiienko sh->dv_mark_mask = mark; 235239139371SViacheslav Ovsiienko if (sh->dv_meta_mask && sh->dv_meta_mask != meta) 235339139371SViacheslav Ovsiienko DRV_LOG(WARNING, "metadata META mask mismatche %08X:%08X", 235439139371SViacheslav Ovsiienko sh->dv_meta_mask, meta); 235539139371SViacheslav Ovsiienko else 235639139371SViacheslav Ovsiienko sh->dv_meta_mask = meta; 235739139371SViacheslav Ovsiienko if (sh->dv_regc0_mask && sh->dv_regc0_mask != reg_c0) 235839139371SViacheslav Ovsiienko DRV_LOG(WARNING, "metadata reg_c0 mask mismatche %08X:%08X", 235939139371SViacheslav Ovsiienko sh->dv_meta_mask, reg_c0); 236039139371SViacheslav Ovsiienko else 236139139371SViacheslav Ovsiienko sh->dv_regc0_mask = reg_c0; 236239139371SViacheslav Ovsiienko DRV_LOG(DEBUG, "metadata mode %u", priv->config.dv_xmeta_en); 236339139371SViacheslav Ovsiienko DRV_LOG(DEBUG, "metadata MARK mask %08X", sh->dv_mark_mask); 236439139371SViacheslav Ovsiienko DRV_LOG(DEBUG, "metadata META mask %08X", sh->dv_meta_mask); 236539139371SViacheslav Ovsiienko DRV_LOG(DEBUG, "metadata reg_c0 mask %08X", sh->dv_regc0_mask); 236639139371SViacheslav Ovsiienko } 236739139371SViacheslav Ovsiienko 2368efa79e68SOri Kam int 2369efa79e68SOri Kam rte_pmd_mlx5_get_dyn_flag_names(char *names[], unsigned int n) 2370efa79e68SOri Kam { 2371efa79e68SOri Kam static const char *const dynf_names[] = { 2372efa79e68SOri Kam RTE_PMD_MLX5_FINE_GRANULARITY_INLINE, 23738f848f32SViacheslav Ovsiienko RTE_MBUF_DYNFLAG_METADATA_NAME, 23748f848f32SViacheslav Ovsiienko RTE_MBUF_DYNFLAG_TX_TIMESTAMP_NAME 2375efa79e68SOri Kam }; 2376efa79e68SOri Kam unsigned int i; 2377efa79e68SOri Kam 2378efa79e68SOri Kam if (n < RTE_DIM(dynf_names)) 2379efa79e68SOri Kam return -ENOMEM; 2380efa79e68SOri Kam for (i = 0; i < RTE_DIM(dynf_names); i++) { 2381efa79e68SOri Kam if (names[i] == NULL) 2382efa79e68SOri Kam return -EINVAL; 2383efa79e68SOri Kam strcpy(names[i], dynf_names[i]); 2384efa79e68SOri Kam } 2385efa79e68SOri Kam return RTE_DIM(dynf_names); 2386efa79e68SOri Kam } 2387efa79e68SOri Kam 238821cae858SDekel Peled /** 23892eb4d010SOphir Munk * Comparison callback to sort device data. 239092d5dd48SViacheslav Ovsiienko * 23912eb4d010SOphir Munk * This is meant to be used with qsort(). 239292d5dd48SViacheslav Ovsiienko * 23932eb4d010SOphir Munk * @param a[in] 23942eb4d010SOphir Munk * Pointer to pointer to first data object. 23952eb4d010SOphir Munk * @param b[in] 23962eb4d010SOphir Munk * Pointer to pointer to second data object. 239792d5dd48SViacheslav Ovsiienko * 239892d5dd48SViacheslav Ovsiienko * @return 23992eb4d010SOphir Munk * 0 if both objects are equal, less than 0 if the first argument is less 24002eb4d010SOphir Munk * than the second, greater than 0 otherwise. 240192d5dd48SViacheslav Ovsiienko */ 24022eb4d010SOphir Munk int 240392d5dd48SViacheslav Ovsiienko mlx5_dev_check_sibling_config(struct mlx5_priv *priv, 2404e9d420dfSGregory Etelson struct mlx5_dev_config *config, 2405e9d420dfSGregory Etelson struct rte_device *dpdk_dev) 240692d5dd48SViacheslav Ovsiienko { 24076e88bc42SOphir Munk struct mlx5_dev_ctx_shared *sh = priv->sh; 240892d5dd48SViacheslav Ovsiienko struct mlx5_dev_config *sh_conf = NULL; 240992d5dd48SViacheslav Ovsiienko uint16_t port_id; 241092d5dd48SViacheslav Ovsiienko 24118e46d4e1SAlexander Kozyrev MLX5_ASSERT(sh); 241292d5dd48SViacheslav Ovsiienko /* Nothing to compare for the single/first device. */ 241392d5dd48SViacheslav Ovsiienko if (sh->refcnt == 1) 241492d5dd48SViacheslav Ovsiienko return 0; 241592d5dd48SViacheslav Ovsiienko /* Find the device with shared context. */ 2416e9d420dfSGregory Etelson MLX5_ETH_FOREACH_DEV(port_id, dpdk_dev) { 241792d5dd48SViacheslav Ovsiienko struct mlx5_priv *opriv = 241892d5dd48SViacheslav Ovsiienko rte_eth_devices[port_id].data->dev_private; 241992d5dd48SViacheslav Ovsiienko 242092d5dd48SViacheslav Ovsiienko if (opriv && opriv != priv && opriv->sh == sh) { 242192d5dd48SViacheslav Ovsiienko sh_conf = &opriv->config; 242292d5dd48SViacheslav Ovsiienko break; 242392d5dd48SViacheslav Ovsiienko } 242492d5dd48SViacheslav Ovsiienko } 242592d5dd48SViacheslav Ovsiienko if (!sh_conf) 242692d5dd48SViacheslav Ovsiienko return 0; 242792d5dd48SViacheslav Ovsiienko if (sh_conf->dv_flow_en ^ config->dv_flow_en) { 242892d5dd48SViacheslav Ovsiienko DRV_LOG(ERR, "\"dv_flow_en\" configuration mismatch" 242992d5dd48SViacheslav Ovsiienko " for shared %s context", sh->ibdev_name); 243092d5dd48SViacheslav Ovsiienko rte_errno = EINVAL; 243192d5dd48SViacheslav Ovsiienko return rte_errno; 243292d5dd48SViacheslav Ovsiienko } 24332d241515SViacheslav Ovsiienko if (sh_conf->dv_xmeta_en ^ config->dv_xmeta_en) { 24342d241515SViacheslav Ovsiienko DRV_LOG(ERR, "\"dv_xmeta_en\" configuration mismatch" 24352d241515SViacheslav Ovsiienko " for shared %s context", sh->ibdev_name); 24362d241515SViacheslav Ovsiienko rte_errno = EINVAL; 24372d241515SViacheslav Ovsiienko return rte_errno; 24382d241515SViacheslav Ovsiienko } 243992d5dd48SViacheslav Ovsiienko return 0; 244092d5dd48SViacheslav Ovsiienko } 2441771fa900SAdrien Mazarguil 2442fbc83412SViacheslav Ovsiienko /** 2443fbc83412SViacheslav Ovsiienko * Look for the ethernet device belonging to mlx5 driver. 2444fbc83412SViacheslav Ovsiienko * 2445fbc83412SViacheslav Ovsiienko * @param[in] port_id 2446fbc83412SViacheslav Ovsiienko * port_id to start looking for device. 244756bb3c84SXueming Li * @param[in] odev 244856bb3c84SXueming Li * Pointer to the hint device. When device is being probed 2449fbc83412SViacheslav Ovsiienko * the its siblings (master and preceding representors might 24502eb4d010SOphir Munk * not have assigned driver yet (because the mlx5_os_pci_probe() 245156bb3c84SXueming Li * is not completed yet, for this case match on hint 2452fbc83412SViacheslav Ovsiienko * device may be used to detect sibling device. 2453fbc83412SViacheslav Ovsiienko * 2454fbc83412SViacheslav Ovsiienko * @return 2455fbc83412SViacheslav Ovsiienko * port_id of found device, RTE_MAX_ETHPORT if not found. 2456fbc83412SViacheslav Ovsiienko */ 2457f7e95215SViacheslav Ovsiienko uint16_t 245856bb3c84SXueming Li mlx5_eth_find_next(uint16_t port_id, struct rte_device *odev) 2459f7e95215SViacheslav Ovsiienko { 2460f7e95215SViacheslav Ovsiienko while (port_id < RTE_MAX_ETHPORTS) { 2461f7e95215SViacheslav Ovsiienko struct rte_eth_dev *dev = &rte_eth_devices[port_id]; 2462f7e95215SViacheslav Ovsiienko 2463f7e95215SViacheslav Ovsiienko if (dev->state != RTE_ETH_DEV_UNUSED && 2464f7e95215SViacheslav Ovsiienko dev->device && 246556bb3c84SXueming Li (dev->device == odev || 2466fbc83412SViacheslav Ovsiienko (dev->device->driver && 2467f7e95215SViacheslav Ovsiienko dev->device->driver->name && 2468919488fbSXueming Li ((strcmp(dev->device->driver->name, 2469919488fbSXueming Li MLX5_PCI_DRIVER_NAME) == 0) || 2470919488fbSXueming Li (strcmp(dev->device->driver->name, 2471919488fbSXueming Li MLX5_AUXILIARY_DRIVER_NAME) == 0))))) 2472f7e95215SViacheslav Ovsiienko break; 2473f7e95215SViacheslav Ovsiienko port_id++; 2474f7e95215SViacheslav Ovsiienko } 2475f7e95215SViacheslav Ovsiienko if (port_id >= RTE_MAX_ETHPORTS) 2476f7e95215SViacheslav Ovsiienko return RTE_MAX_ETHPORTS; 2477f7e95215SViacheslav Ovsiienko return port_id; 2478f7e95215SViacheslav Ovsiienko } 2479f7e95215SViacheslav Ovsiienko 24803a820742SOphir Munk /** 2481a7f34989SXueming Li * Callback to remove a device. 24823a820742SOphir Munk * 2483a7f34989SXueming Li * This function removes all Ethernet devices belong to a given device. 24843a820742SOphir Munk * 24857af08c8fSMichael Baum * @param[in] cdev 2486a7f34989SXueming Li * Pointer to the generic device. 24873a820742SOphir Munk * 24883a820742SOphir Munk * @return 24893a820742SOphir Munk * 0 on success, the function cannot fail. 24903a820742SOphir Munk */ 24916856efa5SMichael Baum int 24927af08c8fSMichael Baum mlx5_net_remove(struct mlx5_common_device *cdev) 24933a820742SOphir Munk { 24943a820742SOphir Munk uint16_t port_id; 24958a5a0aadSThomas Monjalon int ret = 0; 24963a820742SOphir Munk 24977af08c8fSMichael Baum RTE_ETH_FOREACH_DEV_OF(port_id, cdev->dev) { 24982786b7bfSSuanming Mou /* 24992786b7bfSSuanming Mou * mlx5_dev_close() is not registered to secondary process, 25002786b7bfSSuanming Mou * call the close function explicitly for secondary process. 25012786b7bfSSuanming Mou */ 25022786b7bfSSuanming Mou if (rte_eal_process_type() == RTE_PROC_SECONDARY) 25038a5a0aadSThomas Monjalon ret |= mlx5_dev_close(&rte_eth_devices[port_id]); 25042786b7bfSSuanming Mou else 25058a5a0aadSThomas Monjalon ret |= rte_eth_dev_close(port_id); 25062786b7bfSSuanming Mou } 25078a5a0aadSThomas Monjalon return ret == 0 ? 0 : -EIO; 25083a820742SOphir Munk } 25093a820742SOphir Munk 2510771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = { 2511771fa900SAdrien Mazarguil { 25121d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 25131d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4) 2514771fa900SAdrien Mazarguil }, 2515771fa900SAdrien Mazarguil { 25161d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 25171d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) 2518771fa900SAdrien Mazarguil }, 2519771fa900SAdrien Mazarguil { 25201d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 25211d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LX) 2522771fa900SAdrien Mazarguil }, 2523771fa900SAdrien Mazarguil { 25241d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 25251d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) 2526771fa900SAdrien Mazarguil }, 2527771fa900SAdrien Mazarguil { 2528528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 2529528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5) 2530528a9fbeSYongseok Koh }, 2531528a9fbeSYongseok Koh { 2532528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 2533528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) 2534528a9fbeSYongseok Koh }, 2535528a9fbeSYongseok Koh { 2536528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 2537528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EX) 2538528a9fbeSYongseok Koh }, 2539528a9fbeSYongseok Koh { 2540528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 2541528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF) 2542528a9fbeSYongseok Koh }, 2543528a9fbeSYongseok Koh { 2544dd3331c6SShahaf Shuler RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 2545dd3331c6SShahaf Shuler PCI_DEVICE_ID_MELLANOX_CONNECTX5BF) 2546dd3331c6SShahaf Shuler }, 2547dd3331c6SShahaf Shuler { 2548c322c0e5SOri Kam RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 2549c322c0e5SOri Kam PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF) 2550c322c0e5SOri Kam }, 2551c322c0e5SOri Kam { 2552f0354d84SWisam Jaddo RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 2553f0354d84SWisam Jaddo PCI_DEVICE_ID_MELLANOX_CONNECTX6) 2554f0354d84SWisam Jaddo }, 2555f0354d84SWisam Jaddo { 2556f0354d84SWisam Jaddo RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 2557f0354d84SWisam Jaddo PCI_DEVICE_ID_MELLANOX_CONNECTX6VF) 2558f0354d84SWisam Jaddo }, 2559f0354d84SWisam Jaddo { 25605fc66630SRaslan Darawsheh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 25615fc66630SRaslan Darawsheh PCI_DEVICE_ID_MELLANOX_CONNECTX6DX) 25625fc66630SRaslan Darawsheh }, 25635fc66630SRaslan Darawsheh { 25645fc66630SRaslan Darawsheh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 25653ea12cadSRaslan Darawsheh PCI_DEVICE_ID_MELLANOX_CONNECTXVF) 25665fc66630SRaslan Darawsheh }, 25675fc66630SRaslan Darawsheh { 256858b4a2b1SRaslan Darawsheh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 256958b4a2b1SRaslan Darawsheh PCI_DEVICE_ID_MELLANOX_CONNECTX6DXBF) 257058b4a2b1SRaslan Darawsheh }, 257158b4a2b1SRaslan Darawsheh { 257228c9a7d7SAli Alnubani RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 257328c9a7d7SAli Alnubani PCI_DEVICE_ID_MELLANOX_CONNECTX6LX) 257428c9a7d7SAli Alnubani }, 257528c9a7d7SAli Alnubani { 25766ca37b06SRaslan Darawsheh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 25776ca37b06SRaslan Darawsheh PCI_DEVICE_ID_MELLANOX_CONNECTX7) 25786ca37b06SRaslan Darawsheh }, 25796ca37b06SRaslan Darawsheh { 25806ca37b06SRaslan Darawsheh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 25816ca37b06SRaslan Darawsheh PCI_DEVICE_ID_MELLANOX_CONNECTX7BF) 25826ca37b06SRaslan Darawsheh }, 25836ca37b06SRaslan Darawsheh { 2584771fa900SAdrien Mazarguil .vendor_id = 0 2585771fa900SAdrien Mazarguil } 2586771fa900SAdrien Mazarguil }; 2587771fa900SAdrien Mazarguil 2588a7f34989SXueming Li static struct mlx5_class_driver mlx5_net_driver = { 2589a7f34989SXueming Li .drv_class = MLX5_CLASS_ETH, 2590a7f34989SXueming Li .name = RTE_STR(MLX5_ETH_DRIVER_NAME), 2591771fa900SAdrien Mazarguil .id_table = mlx5_pci_id_map, 2592a7f34989SXueming Li .probe = mlx5_os_net_probe, 2593a7f34989SXueming Li .remove = mlx5_net_remove, 2594a7f34989SXueming Li .probe_again = 1, 2595a7f34989SXueming Li .intr_lsc = 1, 2596a7f34989SXueming Li .intr_rmv = 1, 2597771fa900SAdrien Mazarguil }; 2598771fa900SAdrien Mazarguil 25999c99878aSJerin Jacob /* Initialize driver log type. */ 2600eeded204SDavid Marchand RTE_LOG_REGISTER_DEFAULT(mlx5_logtype, NOTICE) 26019c99878aSJerin Jacob 2602771fa900SAdrien Mazarguil /** 2603771fa900SAdrien Mazarguil * Driver initialization routine. 2604771fa900SAdrien Mazarguil */ 2605f8e99896SThomas Monjalon RTE_INIT(rte_mlx5_pmd_init) 2606771fa900SAdrien Mazarguil { 2607ef65067cSTal Shnaiderman pthread_mutex_init(&mlx5_dev_ctx_list_mutex, NULL); 260882088001SParav Pandit mlx5_common_init(); 26095f8ba81cSXueming Li /* Build the static tables for Verbs conversion. */ 2610ea16068cSYongseok Koh mlx5_set_ptype_table(); 26115f8ba81cSXueming Li mlx5_set_cksum_table(); 26125f8ba81cSXueming Li mlx5_set_swp_types_table(); 26137b4f1e6bSMatan Azrad if (mlx5_glue) 2614a7f34989SXueming Li mlx5_class_driver_register(&mlx5_net_driver); 2615771fa900SAdrien Mazarguil } 2616771fa900SAdrien Mazarguil 2617a7f34989SXueming Li RTE_PMD_EXPORT_NAME(MLX5_ETH_DRIVER_NAME, __COUNTER__); 2618a7f34989SXueming Li RTE_PMD_REGISTER_PCI_TABLE(MLX5_ETH_DRIVER_NAME, mlx5_pci_id_map); 2619a7f34989SXueming Li RTE_PMD_REGISTER_KMOD_DEP(MLX5_ETH_DRIVER_NAME, "* ib_uverbs & mlx5_core & mlx5_ib"); 2620